Home | History | Annotate | Line # | Download | only in pci
icp_pci.c revision 1.9.2.1
      1  1.9.2.1    skrll /*	$NetBSD: icp_pci.c,v 1.9.2.1 2005/03/04 16:45:17 skrll Exp $	*/
      2      1.1       ad 
      3      1.1       ad /*-
      4      1.1       ad  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5      1.1       ad  * All rights reserved.
      6      1.1       ad  *
      7      1.1       ad  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       ad  * by Andrew Doran.
      9      1.1       ad  *
     10      1.1       ad  * Redistribution and use in source and binary forms, with or without
     11      1.1       ad  * modification, are permitted provided that the following conditions
     12      1.1       ad  * are met:
     13      1.1       ad  * 1. Redistributions of source code must retain the above copyright
     14      1.1       ad  *    notice, this list of conditions and the following disclaimer.
     15      1.1       ad  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       ad  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       ad  *    documentation and/or other materials provided with the distribution.
     18      1.1       ad  * 3. All advertising materials mentioning features or use of this software
     19      1.1       ad  *    must display the following acknowledgement:
     20      1.1       ad  *        This product includes software developed by the NetBSD
     21      1.1       ad  *        Foundation, Inc. and its contributors.
     22      1.1       ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       ad  *    contributors may be used to endorse or promote products derived
     24      1.1       ad  *    from this software without specific prior written permission.
     25      1.1       ad  *
     26      1.1       ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       ad  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       ad  */
     38      1.1       ad 
     39      1.1       ad /*
     40      1.1       ad  * Copyright (c) 1999, 2000 Niklas Hallqvist.  All rights reserved.
     41      1.1       ad  *
     42      1.1       ad  * Redistribution and use in source and binary forms, with or without
     43      1.1       ad  * modification, are permitted provided that the following conditions
     44      1.1       ad  * are met:
     45      1.1       ad  * 1. Redistributions of source code must retain the above copyright
     46      1.1       ad  *    notice, this list of conditions and the following disclaimer.
     47      1.1       ad  * 2. Redistributions in binary form must reproduce the above copyright
     48      1.1       ad  *    notice, this list of conditions and the following disclaimer in the
     49      1.1       ad  *    documentation and/or other materials provided with the distribution.
     50      1.1       ad  * 3. All advertising materials mentioning features or use of this software
     51      1.1       ad  *    must display the following acknowledgement:
     52      1.1       ad  *	This product includes software developed by Niklas Hallqvist.
     53      1.1       ad  * 4. The name of the author may not be used to endorse or promote products
     54      1.1       ad  *    derived from this software without specific prior written permission.
     55      1.1       ad  *
     56      1.1       ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     57      1.1       ad  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     58      1.1       ad  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     59      1.1       ad  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     60      1.1       ad  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     61      1.1       ad  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     62      1.1       ad  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     63      1.1       ad  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     64      1.1       ad  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     65      1.1       ad  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     66      1.1       ad  *
     67      1.1       ad  * from OpenBSD: icp_pci.c,v 1.11 2001/06/12 15:40:30 niklas Exp
     68      1.1       ad  */
     69      1.1       ad 
     70      1.1       ad /*
     71      1.1       ad  * This driver would not have written if it was not for the hardware donations
     72      1.1       ad  * from both ICP-Vortex and ko.neT.  I want to thank them for their support.
     73      1.1       ad  *
     74      1.1       ad  * Re-worked for NetBSD by Andrew Doran.  Test hardware kindly supplied by
     75      1.1       ad  * Intel.
     76      1.1       ad  */
     77      1.1       ad 
     78      1.1       ad #include <sys/cdefs.h>
     79  1.9.2.1    skrll __KERNEL_RCSID(0, "$NetBSD: icp_pci.c,v 1.9.2.1 2005/03/04 16:45:17 skrll Exp $");
     80      1.1       ad 
     81      1.1       ad #include <sys/param.h>
     82      1.1       ad #include <sys/systm.h>
     83      1.1       ad #include <sys/device.h>
     84      1.1       ad #include <sys/kernel.h>
     85      1.1       ad #include <sys/queue.h>
     86      1.1       ad #include <sys/buf.h>
     87      1.1       ad #include <sys/endian.h>
     88      1.1       ad #include <sys/conf.h>
     89      1.1       ad 
     90      1.1       ad #include <uvm/uvm_extern.h>
     91      1.1       ad 
     92      1.1       ad #include <machine/bus.h>
     93      1.1       ad 
     94      1.1       ad #include <dev/pci/pcireg.h>
     95      1.1       ad #include <dev/pci/pcivar.h>
     96      1.1       ad #include <dev/pci/pcidevs.h>
     97      1.1       ad 
     98      1.1       ad #include <dev/ic/icpreg.h>
     99      1.1       ad #include <dev/ic/icpvar.h>
    100      1.1       ad 
    101      1.1       ad /* Product numbers for Fibre-Channel are greater than or equal to 0x200 */
    102      1.1       ad #define	ICP_PCI_PRODUCT_FC	0x200
    103      1.1       ad 
    104      1.1       ad /* Mapping registers for various areas */
    105      1.1       ad #define	ICP_PCI_DPMEM		0x10
    106      1.1       ad #define	ICP_PCINEW_IOMEM	0x10
    107      1.1       ad #define	ICP_PCINEW_IO		0x14
    108      1.1       ad #define	ICP_PCINEW_DPMEM	0x18
    109      1.1       ad 
    110      1.1       ad /* PCI SRAM structure */
    111      1.1       ad #define	ICP_MAGIC	0x00	/* u_int32_t, controller ID from BIOS */
    112      1.1       ad #define	ICP_NEED_DEINIT	0x04	/* u_int16_t, switch between BIOS/driver */
    113      1.1       ad #define	ICP_SWITCH_SUPPORT 0x06	/* u_int8_t, see ICP_NEED_DEINIT */
    114      1.1       ad #define	ICP_OS_USED	0x10	/* u_int8_t [16], OS code per service */
    115      1.1       ad #define	ICP_FW_MAGIC	0x3c	/* u_int8_t, controller ID from firmware */
    116      1.1       ad #define	ICP_SRAM_SZ	0x40
    117      1.1       ad 
    118      1.1       ad /* DPRAM PCI controllers */
    119      1.1       ad #define	ICP_DPR_IF	0x00	/* interface area */
    120      1.1       ad #define	ICP_6SR		(0xff0 - ICP_SRAM_SZ)
    121      1.1       ad #define	ICP_SEMA1	0xff1	/* volatile u_int8_t, command semaphore */
    122      1.1       ad #define	ICP_IRQEN	0xff5	/* u_int8_t, board interrupts enable */
    123      1.1       ad #define	ICP_EVENT	0xff8	/* u_int8_t, release event */
    124      1.1       ad #define	ICP_IRQDEL	0xffc	/* u_int8_t, acknowledge board interrupt */
    125      1.1       ad #define	ICP_DPRAM_SZ	0x1000
    126      1.1       ad 
    127      1.1       ad /* PLX register structure (new PCI controllers) */
    128      1.1       ad #define	ICP_CFG_REG	0x00	/* u_int8_t, DPRAM cfg. (2: < 1MB, 0: any) */
    129      1.1       ad #define	ICP_SEMA0_REG	0x40	/* volatile u_int8_t, command semaphore */
    130      1.1       ad #define	ICP_SEMA1_REG	0x41	/* volatile u_int8_t, status semaphore */
    131      1.1       ad #define	ICP_PLX_STATUS	0x44	/* volatile u_int16_t, command status */
    132      1.1       ad #define	ICP_PLX_SERVICE	0x46	/* u_int16_t, service */
    133      1.1       ad #define	ICP_PLX_INFO	0x48	/* u_int32_t [2], additional info */
    134      1.1       ad #define	ICP_LDOOR_REG	0x60	/* u_int8_t, PCI to local doorbell */
    135      1.1       ad #define	ICP_EDOOR_REG	0x64	/* volatile u_int8_t, local to PCI doorbell */
    136      1.1       ad #define	ICP_CONTROL0	0x68	/* u_int8_t, control0 register (unused) */
    137      1.1       ad #define	ICP_CONTROL1	0x69	/* u_int8_t, board interrupts enable */
    138      1.1       ad #define	ICP_PLX_SZ	0x80
    139      1.1       ad 
    140      1.1       ad /* DPRAM new PCI controllers */
    141      1.1       ad #define	ICP_IC		0x00	/* interface */
    142      1.1       ad #define	ICP_PCINEW_6SR	(0x4000 - ICP_SRAM_SZ)
    143      1.1       ad 				/* SRAM structure */
    144      1.1       ad #define	ICP_PCINEW_SZ	0x4000
    145      1.1       ad 
    146      1.1       ad /* i960 register structure (PCI MPR controllers) */
    147      1.1       ad #define	ICP_MPR_SEMA0	0x10	/* volatile u_int8_t, command semaphore */
    148      1.1       ad #define	ICP_MPR_SEMA1	0x12	/* volatile u_int8_t, status semaphore */
    149      1.1       ad #define	ICP_MPR_STATUS	0x14	/* volatile u_int16_t, command status */
    150      1.1       ad #define	ICP_MPR_SERVICE	0x16	/* u_int16_t, service */
    151      1.1       ad #define	ICP_MPR_INFO	0x18	/* u_int32_t [2], additional info */
    152      1.1       ad #define	ICP_MPR_LDOOR	0x20	/* u_int8_t, PCI to local doorbell */
    153      1.1       ad #define	ICP_MPR_EDOOR	0x2c	/* volatile u_int8_t, locl to PCI doorbell */
    154      1.1       ad #define	ICP_EDOOR_EN	0x34	/* u_int8_t, board interrupts enable */
    155      1.8  thorpej #define	ICP_SEVERITY	0xefc	/* u_int8_t, event severity */
    156      1.8  thorpej #define	ICP_EVT_BUF	0xf00	/* u_int8_t [256], event buffer */
    157      1.1       ad #define	ICP_I960_SZ	0x1000
    158      1.1       ad 
    159      1.1       ad /* DPRAM PCI MPR controllers */
    160      1.1       ad #define	ICP_I960R	0x00	/* 4KB i960 registers */
    161      1.1       ad #define	ICP_MPR_IC	ICP_I960_SZ
    162      1.1       ad 				/* interface area */
    163      1.1       ad #define	ICP_MPR_6SR	(ICP_I960_SZ + 0x3000 - ICP_SRAM_SZ)
    164      1.1       ad 				/* SRAM structure */
    165      1.1       ad #define	ICP_MPR_SZ	0x4000
    166      1.1       ad 
    167      1.1       ad int	icp_pci_match(struct device *, struct cfdata *, void *);
    168      1.1       ad void	icp_pci_attach(struct device *, struct device *, void *);
    169      1.1       ad void	icp_pci_enable_intr(struct icp_softc *);
    170      1.2       ad int	icp_pci_find_class(struct pci_attach_args *);
    171      1.1       ad 
    172      1.1       ad void	icp_pci_copy_cmd(struct icp_softc *, struct icp_ccb *);
    173      1.1       ad u_int8_t icp_pci_get_status(struct icp_softc *);
    174      1.1       ad void	icp_pci_intr(struct icp_softc *, struct icp_intr_ctx *);
    175      1.1       ad void	icp_pci_release_event(struct icp_softc *, struct icp_ccb *);
    176      1.1       ad void	icp_pci_set_sema0(struct icp_softc *);
    177      1.1       ad int	icp_pci_test_busy(struct icp_softc *);
    178      1.1       ad 
    179      1.1       ad void	icp_pcinew_copy_cmd(struct icp_softc *, struct icp_ccb *);
    180      1.1       ad u_int8_t icp_pcinew_get_status(struct icp_softc *);
    181      1.1       ad void	icp_pcinew_intr(struct icp_softc *, struct icp_intr_ctx *);
    182      1.1       ad void	icp_pcinew_release_event(struct icp_softc *, struct icp_ccb *);
    183      1.1       ad void	icp_pcinew_set_sema0(struct icp_softc *);
    184      1.1       ad int	icp_pcinew_test_busy(struct icp_softc *);
    185      1.1       ad 
    186      1.1       ad void	icp_mpr_copy_cmd(struct icp_softc *, struct icp_ccb *);
    187      1.1       ad u_int8_t icp_mpr_get_status(struct icp_softc *);
    188      1.1       ad void	icp_mpr_intr(struct icp_softc *, struct icp_intr_ctx *);
    189      1.1       ad void	icp_mpr_release_event(struct icp_softc *, struct icp_ccb *);
    190      1.1       ad void	icp_mpr_set_sema0(struct icp_softc *);
    191      1.1       ad int	icp_mpr_test_busy(struct icp_softc *);
    192      1.1       ad 
    193      1.4  thorpej CFATTACH_DECL(icp_pci, sizeof(struct icp_softc),
    194      1.5  thorpej     icp_pci_match, icp_pci_attach, NULL, NULL);
    195      1.1       ad 
    196      1.1       ad struct icp_pci_ident {
    197      1.2       ad 	u_short	gpi_vendor;
    198      1.1       ad 	u_short	gpi_product;
    199      1.1       ad 	u_short	gpi_class;
    200      1.1       ad } const icp_pci_ident[] = {
    201      1.1       ad 	{ PCI_VENDOR_VORTEX,	PCI_PRODUCT_VORTEX_GDT_60x0,	ICP_PCI },
    202      1.1       ad 	{ PCI_VENDOR_VORTEX,	PCI_PRODUCT_VORTEX_GDT_6000B,	ICP_PCI },
    203      1.1       ad 
    204      1.1       ad 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_GDT_RAID1,	ICP_MPR },
    205      1.1       ad 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_GDT_RAID2,	ICP_MPR },
    206      1.1       ad };
    207      1.1       ad 
    208      1.2       ad int
    209      1.2       ad icp_pci_find_class(struct pci_attach_args *pa)
    210      1.1       ad {
    211      1.1       ad 	const struct icp_pci_ident *gpi, *maxgpi;
    212      1.1       ad 
    213      1.1       ad 	gpi = icp_pci_ident;
    214      1.1       ad 	maxgpi = gpi + sizeof(icp_pci_ident) / sizeof(icp_pci_ident[0]);
    215      1.1       ad 
    216      1.1       ad 	for (; gpi < maxgpi; gpi++)
    217      1.1       ad 		if (PCI_VENDOR(pa->pa_id) == gpi->gpi_vendor &&
    218      1.1       ad 		    PCI_PRODUCT(pa->pa_id) == gpi->gpi_product)
    219      1.2       ad 			return (gpi->gpi_class);
    220      1.2       ad 
    221      1.2       ad 	/*
    222      1.2       ad 	 * ICP-Vortex only make RAID controllers, so we employ a heuristic
    223      1.2       ad 	 * to match unlisted boards.
    224      1.2       ad 	 */
    225      1.2       ad 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VORTEX)
    226      1.2       ad 		return (PCI_PRODUCT(pa->pa_id) < 0x100 ? ICP_PCINEW : ICP_MPR);
    227      1.1       ad 
    228      1.2       ad 	return (-1);
    229      1.1       ad }
    230      1.1       ad 
    231      1.1       ad int
    232      1.1       ad icp_pci_match(struct device *parent, struct cfdata *match, void *aux)
    233      1.1       ad {
    234      1.1       ad 	struct pci_attach_args *pa;
    235      1.1       ad 
    236      1.1       ad 	pa = aux;
    237      1.1       ad 
    238      1.1       ad 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_I2O)
    239      1.1       ad 		return (0);
    240      1.1       ad 
    241      1.2       ad 	return (icp_pci_find_class(pa) != -1);
    242      1.1       ad }
    243      1.1       ad 
    244      1.1       ad void
    245      1.1       ad icp_pci_attach(struct device *parent, struct device *self, void *aux)
    246      1.1       ad {
    247      1.1       ad 	struct pci_attach_args *pa;
    248      1.1       ad 	struct icp_softc *icp;
    249      1.1       ad 	bus_space_tag_t dpmemt, iomemt, iot;
    250      1.1       ad 	bus_space_handle_t dpmemh, iomemh, ioh;
    251      1.1       ad 	bus_addr_t dpmembase, iomembase, iobase;
    252      1.1       ad 	bus_size_t dpmemsize, iomemsize, iosize;
    253      1.2       ad 	u_int32_t status;
    254      1.1       ad #define	DPMEM_MAPPED		1
    255      1.1       ad #define	IOMEM_MAPPED		2
    256      1.1       ad #define	IO_MAPPED		4
    257      1.1       ad #define	INTR_ESTABLISHED	8
    258      1.1       ad 	int retries;
    259      1.1       ad 	u_int8_t protocol;
    260      1.1       ad 	pci_intr_handle_t ih;
    261      1.1       ad 	const char *intrstr;
    262      1.1       ad 
    263      1.1       ad 	pa = aux;
    264      1.2       ad 	status = 0;
    265      1.1       ad 	icp = (struct icp_softc *)self;
    266      1.2       ad 	icp->icp_class = icp_pci_find_class(pa);
    267      1.1       ad 
    268      1.7  thorpej 	aprint_naive(": RAID controller\n");
    269      1.7  thorpej 	aprint_normal(": ");
    270      1.1       ad 
    271      1.2       ad 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VORTEX &&
    272      1.2       ad 	    PCI_PRODUCT(pa->pa_id) >= ICP_PCI_PRODUCT_FC)
    273      1.1       ad 		icp->icp_class |= ICP_FC;
    274      1.1       ad 
    275      1.1       ad 	if (pci_mapreg_map(pa,
    276      1.1       ad 	    ICP_CLASS(icp) == ICP_PCINEW ? ICP_PCINEW_DPMEM : ICP_PCI_DPMEM,
    277      1.1       ad 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0, &dpmemt,
    278      1.1       ad 	    &dpmemh, &dpmembase, &dpmemsize)) {
    279      1.1       ad 		if (pci_mapreg_map(pa,
    280      1.1       ad 		    ICP_CLASS(icp) == ICP_PCINEW ? ICP_PCINEW_DPMEM :
    281      1.1       ad 		    ICP_PCI_DPMEM,
    282      1.1       ad 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT_1M, 0,
    283      1.1       ad 		    &dpmemt, &dpmemh, &dpmembase, &dpmemsize)) {
    284      1.7  thorpej 			aprint_error("cannot map DPMEM\n");
    285      1.1       ad 			goto bail_out;
    286      1.1       ad 		}
    287      1.1       ad 	}
    288      1.1       ad 	status |= DPMEM_MAPPED;
    289      1.1       ad 	icp->icp_dpmemt = dpmemt;
    290      1.1       ad 	icp->icp_dpmemh = dpmemh;
    291      1.1       ad 	icp->icp_dpmembase = dpmembase;
    292      1.1       ad 	icp->icp_dmat = pa->pa_dmat;
    293      1.1       ad 
    294      1.1       ad 	/*
    295      1.1       ad 	 * The ICP_PCINEW series also has two other regions to map.
    296      1.1       ad 	 */
    297      1.1       ad 	if (ICP_CLASS(icp) == ICP_PCINEW) {
    298      1.1       ad 		if (pci_mapreg_map(pa, ICP_PCINEW_IOMEM, PCI_MAPREG_TYPE_MEM,
    299      1.1       ad 		    0, &iomemt, &iomemh, &iomembase, &iomemsize)) {
    300      1.7  thorpej 			aprint_error("cannot map memory mapped I/O ports\n");
    301      1.1       ad 			goto bail_out;
    302      1.1       ad 		}
    303      1.1       ad 		status |= IOMEM_MAPPED;
    304      1.1       ad 
    305      1.1       ad 		if (pci_mapreg_map(pa, ICP_PCINEW_IO, PCI_MAPREG_TYPE_IO, 0,
    306      1.1       ad 		    &iot, &ioh, &iobase, &iosize)) {
    307      1.7  thorpej 			aprint_error("cannot map I/O ports\n");
    308      1.1       ad 			goto bail_out;
    309      1.1       ad 		}
    310      1.1       ad 		status |= IO_MAPPED;
    311      1.1       ad 		icp->icp_iot = iot;
    312      1.1       ad 		icp->icp_ioh = ioh;
    313      1.1       ad 		icp->icp_iobase = iobase;
    314      1.1       ad 	}
    315      1.1       ad 
    316      1.1       ad 	switch (ICP_CLASS(icp)) {
    317      1.1       ad 	case ICP_PCI:
    318      1.1       ad 		bus_space_set_region_4(dpmemt, dpmemh, 0, 0,
    319      1.1       ad 		    ICP_DPR_IF_SZ >> 2);
    320      1.1       ad 		if (bus_space_read_1(dpmemt, dpmemh, 0) != 0) {
    321      1.7  thorpej 			aprint_error("cannot write to DPMEM\n");
    322      1.1       ad 			goto bail_out;
    323      1.1       ad 		}
    324      1.1       ad 
    325      1.1       ad #if 0
    326      1.1       ad 		/* disable board interrupts, deinit services */
    327      1.1       ad 		icph_writeb(0xff, &dp6_ptr->io.irqdel);
    328      1.6   simonb 		icph_writeb(0x00, &dp6_ptr->io.irqen);
    329      1.1       ad 		icph_writeb(0x00, &dp6_ptr->u.ic.S_Status);
    330      1.1       ad 		icph_writeb(0x00, &dp6_ptr->u.ic.Cmd_Index);
    331      1.1       ad 
    332      1.1       ad 		icph_writel(pcistr->dpmem, &dp6_ptr->u.ic.S_Info[0]);
    333      1.1       ad 		icph_writeb(0xff, &dp6_ptr->u.ic.S_Cmd_Indx);
    334      1.1       ad 		icph_writeb(0, &dp6_ptr->io.event);
    335      1.1       ad 		retries = INIT_RETRIES;
    336      1.1       ad 		icph_delay(20);
    337      1.1       ad 		while (icph_readb(&dp6_ptr->u.ic.S_Status) != 0xff) {
    338      1.1       ad 		  if (--retries == 0) {
    339      1.1       ad 		    printk("initialization error (DEINIT failed)\n");
    340      1.1       ad 		    icph_munmap(ha->brd);
    341      1.1       ad 		    return 0;
    342      1.1       ad 		  }
    343      1.1       ad 		  icph_delay(1);
    344      1.1       ad 		}
    345      1.1       ad 		prot_ver = (unchar)icph_readl(&dp6_ptr->u.ic.S_Info[0]);
    346      1.1       ad 		icph_writeb(0, &dp6_ptr->u.ic.S_Status);
    347      1.1       ad 		icph_writeb(0xff, &dp6_ptr->io.irqdel);
    348      1.1       ad 		if (prot_ver != PROTOCOL_VERSION) {
    349      1.1       ad 		  printk("illegal protocol version\n");
    350      1.1       ad 		  icph_munmap(ha->brd);
    351      1.1       ad 		  return 0;
    352      1.1       ad 		}
    353      1.1       ad 
    354      1.1       ad 		ha->type = ICP_PCI;
    355      1.1       ad 		ha->ic_all_size = sizeof(dp6_ptr->u);
    356      1.1       ad 
    357      1.1       ad 		/* special command to controller BIOS */
    358      1.1       ad 		icph_writel(0x00, &dp6_ptr->u.ic.S_Info[0]);
    359      1.1       ad 		icph_writel(0x00, &dp6_ptr->u.ic.S_Info[1]);
    360      1.1       ad 		icph_writel(0x01, &dp6_ptr->u.ic.S_Info[2]);
    361      1.1       ad 		icph_writel(0x00, &dp6_ptr->u.ic.S_Info[3]);
    362      1.1       ad 		icph_writeb(0xfe, &dp6_ptr->u.ic.S_Cmd_Indx);
    363      1.1       ad 		icph_writeb(0, &dp6_ptr->io.event);
    364      1.1       ad 		retries = INIT_RETRIES;
    365      1.1       ad 		icph_delay(20);
    366      1.1       ad 		while (icph_readb(&dp6_ptr->u.ic.S_Status) != 0xfe) {
    367      1.1       ad 		  if (--retries == 0) {
    368      1.1       ad 		    printk("initialization error\n");
    369      1.1       ad 		    icph_munmap(ha->brd);
    370      1.1       ad 		    return 0;
    371      1.1       ad 		  }
    372      1.1       ad 		  icph_delay(1);
    373      1.1       ad 		}
    374      1.1       ad 		icph_writeb(0, &dp6_ptr->u.ic.S_Status);
    375      1.1       ad 		icph_writeb(0xff, &dp6_ptr->io.irqdel);
    376      1.1       ad #endif
    377      1.1       ad 
    378      1.1       ad 		icp->icp_ic_all_size = ICP_DPRAM_SZ;
    379      1.1       ad 
    380      1.1       ad 		icp->icp_copy_cmd = icp_pci_copy_cmd;
    381      1.1       ad 		icp->icp_get_status = icp_pci_get_status;
    382      1.1       ad 		icp->icp_intr = icp_pci_intr;
    383      1.1       ad 		icp->icp_release_event = icp_pci_release_event;
    384      1.1       ad 		icp->icp_set_sema0 = icp_pci_set_sema0;
    385      1.1       ad 		icp->icp_test_busy = icp_pci_test_busy;
    386      1.1       ad 
    387      1.1       ad 		break;
    388      1.1       ad 
    389      1.1       ad 	case ICP_PCINEW:
    390      1.1       ad 		bus_space_set_region_4(dpmemt, dpmemh, 0, 0,
    391      1.1       ad 		    ICP_DPR_IF_SZ >> 2);
    392      1.1       ad 		if (bus_space_read_1(dpmemt, dpmemh, 0) != 0) {
    393      1.7  thorpej 			aprint_error("cannot write to DPMEM\n");
    394      1.1       ad 			goto bail_out;
    395      1.1       ad 		}
    396      1.1       ad 
    397      1.1       ad #if 0
    398      1.1       ad 		/* disable board interrupts, deinit services */
    399      1.1       ad 		outb(0x00,PTR2USHORT(&ha->plx->control1));
    400      1.1       ad 		outb(0xff,PTR2USHORT(&ha->plx->edoor_reg));
    401      1.1       ad 
    402      1.1       ad 		icph_writeb(0x00, &dp6c_ptr->u.ic.S_Status);
    403      1.1       ad 		icph_writeb(0x00, &dp6c_ptr->u.ic.Cmd_Index);
    404      1.1       ad 
    405      1.1       ad 		icph_writel(pcistr->dpmem, &dp6c_ptr->u.ic.S_Info[0]);
    406      1.1       ad 		icph_writeb(0xff, &dp6c_ptr->u.ic.S_Cmd_Indx);
    407      1.1       ad 
    408      1.1       ad 		outb(1,PTR2USHORT(&ha->plx->ldoor_reg));
    409      1.1       ad 
    410      1.1       ad 		retries = INIT_RETRIES;
    411      1.1       ad 		icph_delay(20);
    412      1.1       ad 		while (icph_readb(&dp6c_ptr->u.ic.S_Status) != 0xff) {
    413      1.1       ad 		  if (--retries == 0) {
    414      1.1       ad 		    printk("initialization error (DEINIT failed)\n");
    415      1.1       ad 		    icph_munmap(ha->brd);
    416      1.1       ad 		    return 0;
    417      1.1       ad 		  }
    418      1.1       ad 		  icph_delay(1);
    419      1.1       ad 		}
    420      1.1       ad 		prot_ver = (unchar)icph_readl(&dp6c_ptr->u.ic.S_Info[0]);
    421      1.1       ad 		icph_writeb(0, &dp6c_ptr->u.ic.Status);
    422      1.1       ad 		if (prot_ver != PROTOCOL_VERSION) {
    423      1.1       ad 		  printk("illegal protocol version\n");
    424      1.1       ad 		  icph_munmap(ha->brd);
    425      1.1       ad 		  return 0;
    426      1.1       ad 		}
    427      1.1       ad 
    428      1.1       ad 		ha->type = ICP_PCINEW;
    429      1.1       ad 		ha->ic_all_size = sizeof(dp6c_ptr->u);
    430      1.1       ad 
    431      1.1       ad 		/* special command to controller BIOS */
    432      1.1       ad 		icph_writel(0x00, &dp6c_ptr->u.ic.S_Info[0]);
    433      1.1       ad 		icph_writel(0x00, &dp6c_ptr->u.ic.S_Info[1]);
    434      1.1       ad 		icph_writel(0x01, &dp6c_ptr->u.ic.S_Info[2]);
    435      1.1       ad 		icph_writel(0x00, &dp6c_ptr->u.ic.S_Info[3]);
    436      1.1       ad 		icph_writeb(0xfe, &dp6c_ptr->u.ic.S_Cmd_Indx);
    437      1.1       ad 
    438      1.1       ad 		outb(1,PTR2USHORT(&ha->plx->ldoor_reg));
    439      1.1       ad 
    440      1.1       ad 		retries = INIT_RETRIES;
    441      1.1       ad 		icph_delay(20);
    442      1.1       ad 		while (icph_readb(&dp6c_ptr->u.ic.S_Status) != 0xfe) {
    443      1.1       ad 		  if (--retries == 0) {
    444      1.1       ad 		    printk("initialization error\n");
    445      1.1       ad 		    icph_munmap(ha->brd);
    446      1.1       ad 		    return 0;
    447      1.1       ad 		  }
    448      1.1       ad 		  icph_delay(1);
    449      1.1       ad 		}
    450      1.1       ad 		icph_writeb(0, &dp6c_ptr->u.ic.S_Status);
    451      1.1       ad #endif
    452      1.1       ad 
    453      1.1       ad 		icp->icp_ic_all_size = ICP_PCINEW_SZ;
    454      1.1       ad 
    455      1.1       ad 		icp->icp_copy_cmd = icp_pcinew_copy_cmd;
    456      1.1       ad 		icp->icp_get_status = icp_pcinew_get_status;
    457      1.1       ad 		icp->icp_intr = icp_pcinew_intr;
    458      1.1       ad 		icp->icp_release_event = icp_pcinew_release_event;
    459      1.1       ad 		icp->icp_set_sema0 = icp_pcinew_set_sema0;
    460      1.1       ad 		icp->icp_test_busy = icp_pcinew_test_busy;
    461      1.1       ad 
    462      1.1       ad 		break;
    463      1.1       ad 
    464      1.1       ad 	case ICP_MPR:
    465      1.1       ad 		bus_space_write_4(dpmemt, dpmemh, ICP_MPR_IC, ICP_MPR_MAGIC);
    466      1.1       ad 		if (bus_space_read_4(dpmemt, dpmemh, ICP_MPR_IC) !=
    467      1.1       ad 		    ICP_MPR_MAGIC) {
    468      1.7  thorpej 			aprint_error(
    469      1.7  thorpej 			    "cannot access DPMEM at 0x%lx (shadowed?)\n",
    470      1.1       ad 			    (u_long)dpmembase);
    471      1.1       ad 			goto bail_out;
    472      1.1       ad 		}
    473      1.1       ad 
    474      1.1       ad 		/*
    475      1.1       ad 		 * XXX Here the Linux driver has a weird remapping logic I
    476      1.1       ad 		 * don't understand.  My controller does not need it, and I
    477      1.1       ad 		 * cannot see what purpose it serves, therefore I did not
    478      1.1       ad 		 * do anything similar.
    479      1.1       ad 		 */
    480      1.1       ad 
    481      1.1       ad 		bus_space_set_region_4(dpmemt, dpmemh, ICP_I960_SZ, 0,
    482      1.1       ad 		    ICP_DPR_IF_SZ >> 2);
    483      1.1       ad 
    484      1.1       ad 		/* Disable everything. */
    485      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_EDOOR_EN,
    486      1.1       ad 		    bus_space_read_1(dpmemt, dpmemh, ICP_EDOOR_EN) | 4);
    487      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_EDOOR, 0xff);
    488      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_STATUS,
    489      1.1       ad 		    0);
    490      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_CMD_INDEX,
    491      1.1       ad 		    0);
    492      1.1       ad 
    493      1.1       ad 		bus_space_write_4(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_INFO,
    494      1.1       ad 		    htole32(dpmembase));
    495      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_CMD_INDX,
    496      1.1       ad 		    0xff);
    497      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_LDOOR, 1);
    498      1.1       ad 
    499      1.1       ad 		DELAY(20);
    500      1.1       ad 		retries = 1000000;
    501      1.1       ad 		while (bus_space_read_1(dpmemt, dpmemh,
    502      1.1       ad 		    ICP_MPR_IC + ICP_S_STATUS) != 0xff) {
    503      1.1       ad 			if (--retries == 0) {
    504      1.7  thorpej 				aprint_error("DEINIT failed\n");
    505      1.1       ad 				goto bail_out;
    506      1.1       ad 			}
    507      1.1       ad 			DELAY(1);
    508      1.1       ad 		}
    509      1.1       ad 
    510      1.1       ad 		protocol = (u_int8_t)bus_space_read_4(dpmemt, dpmemh,
    511      1.1       ad 		    ICP_MPR_IC + ICP_S_INFO);
    512      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_STATUS,
    513      1.1       ad 		    0);
    514      1.1       ad 		if (protocol != ICP_PROTOCOL_VERSION) {
    515      1.7  thorpej 		 	aprint_error("unsupported protocol %d\n", protocol);
    516      1.1       ad 			goto bail_out;
    517      1.1       ad 		}
    518      1.1       ad 
    519      1.1       ad 		/* special commnd to controller BIOS */
    520      1.1       ad 		bus_space_write_4(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_INFO, 0);
    521      1.1       ad 		bus_space_write_4(dpmemt, dpmemh,
    522      1.1       ad 		    ICP_MPR_IC + ICP_S_INFO + sizeof(u_int32_t), 0);
    523      1.1       ad 		bus_space_write_4(dpmemt, dpmemh,
    524      1.1       ad 		    ICP_MPR_IC + ICP_S_INFO + 2 * sizeof(u_int32_t), 1);
    525      1.1       ad 		bus_space_write_4(dpmemt, dpmemh,
    526      1.1       ad 		    ICP_MPR_IC + ICP_S_INFO + 3 * sizeof(u_int32_t), 0);
    527      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_CMD_INDX,
    528      1.1       ad 		    0xfe);
    529      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_LDOOR, 1);
    530      1.1       ad 
    531      1.1       ad 		DELAY(20);
    532      1.1       ad 		retries = 1000000;
    533      1.1       ad 		while (bus_space_read_1(dpmemt, dpmemh,
    534      1.1       ad 		    ICP_MPR_IC + ICP_S_STATUS) != 0xfe) {
    535      1.1       ad 			if (--retries == 0) {
    536      1.7  thorpej 				aprint_error("initialization error\n");
    537      1.1       ad 				goto bail_out;
    538      1.1       ad 			}
    539      1.1       ad 			DELAY(1);
    540      1.1       ad 		}
    541      1.1       ad 
    542      1.1       ad 		bus_space_write_1(dpmemt, dpmemh, ICP_MPR_IC + ICP_S_STATUS,
    543      1.1       ad 		    0);
    544      1.1       ad 
    545      1.1       ad 		icp->icp_copy_cmd = icp_mpr_copy_cmd;
    546      1.1       ad 		icp->icp_get_status = icp_mpr_get_status;
    547      1.1       ad 		icp->icp_intr = icp_mpr_intr;
    548      1.1       ad 		icp->icp_release_event = icp_mpr_release_event;
    549      1.1       ad 		icp->icp_set_sema0 = icp_mpr_set_sema0;
    550      1.1       ad 		icp->icp_test_busy = icp_mpr_test_busy;
    551      1.1       ad 		break;
    552      1.1       ad 	}
    553      1.1       ad 
    554      1.1       ad 	if (pci_intr_map(pa, &ih)) {
    555      1.7  thorpej 		aprint_error("couldn't map interrupt\n");
    556      1.1       ad 		goto bail_out;
    557      1.1       ad 	}
    558      1.1       ad 	intrstr = pci_intr_string(pa->pa_pc, ih);
    559      1.1       ad 	icp->icp_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, icp_intr, icp);
    560      1.1       ad 	if (icp->icp_ih == NULL) {
    561      1.7  thorpej 		aprint_error("couldn't establish interrupt");
    562      1.1       ad 		if (intrstr != NULL)
    563      1.7  thorpej 			aprint_normal(" at %s", intrstr);
    564      1.7  thorpej 		aprint_normal("\n");
    565      1.1       ad 		goto bail_out;
    566      1.1       ad 	}
    567      1.1       ad 	status |= INTR_ESTABLISHED;
    568      1.1       ad 
    569      1.2       ad 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL)
    570      1.7  thorpej 		aprint_normal("Intel Storage RAID controller\n");
    571      1.1       ad 	else
    572      1.7  thorpej 		aprint_normal("ICP-Vortex RAID controller\n");
    573      1.1       ad 
    574      1.8  thorpej 	icp->icp_pci_bus = pa->pa_bus;
    575      1.8  thorpej 	icp->icp_pci_device = pa->pa_device;
    576      1.9  thorpej 	icp->icp_pci_device_id = PCI_PRODUCT(pa->pa_id);
    577      1.8  thorpej 	icp->icp_pci_subdevice_id = pci_conf_read(pa->pa_pc, pa->pa_tag,
    578      1.8  thorpej 	    PCI_SUBSYS_ID_REG);
    579      1.8  thorpej 
    580      1.1       ad 	if (icp_init(icp, intrstr))
    581      1.1       ad 		goto bail_out;
    582      1.1       ad 
    583      1.1       ad 	icp_pci_enable_intr(icp);
    584      1.1       ad 	return;
    585      1.1       ad 
    586      1.1       ad  bail_out:
    587      1.1       ad 	if ((status & DPMEM_MAPPED) != 0)
    588      1.1       ad 		bus_space_unmap(dpmemt, dpmemh, dpmemsize);
    589      1.1       ad 	if ((status & IOMEM_MAPPED) != 0)
    590      1.1       ad 		bus_space_unmap(iomemt, iomemh, iomembase);
    591      1.1       ad 	if ((status & IO_MAPPED) != 0)
    592      1.1       ad 		bus_space_unmap(iot, ioh, iosize);
    593      1.1       ad 	if ((status & INTR_ESTABLISHED) != 0)
    594      1.1       ad 		pci_intr_disestablish(pa->pa_pc, icp->icp_ih);
    595      1.1       ad }
    596      1.1       ad 
    597      1.1       ad /*
    598      1.1       ad  * Enable interrupts.
    599      1.1       ad  */
    600      1.1       ad void
    601  1.9.2.1    skrll icp_pci_enable_intr(struct icp_softc *icp)
    602      1.1       ad {
    603      1.1       ad 
    604      1.1       ad 	switch (ICP_CLASS(icp)) {
    605      1.1       ad 	case ICP_PCI:
    606      1.1       ad 		bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_IRQDEL,
    607      1.1       ad 		    1);
    608      1.1       ad 		bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh,
    609      1.1       ad 		    ICP_CMD_INDEX, 0);
    610      1.1       ad 		bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_IRQEN,
    611      1.1       ad 		    1);
    612      1.1       ad 		break;
    613      1.1       ad 
    614      1.1       ad 	case ICP_PCINEW:
    615      1.1       ad 		bus_space_write_1(icp->icp_iot, icp->icp_ioh, ICP_EDOOR_REG,
    616      1.1       ad 		    0xff);
    617      1.1       ad 		bus_space_write_1(icp->icp_iot, icp->icp_ioh, ICP_CONTROL1, 3);
    618      1.1       ad 		break;
    619      1.1       ad 
    620      1.1       ad 	case ICP_MPR:
    621      1.1       ad 		bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh,
    622      1.1       ad 		    ICP_MPR_EDOOR, 0xff);
    623      1.1       ad 		bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_EDOOR_EN,
    624      1.1       ad 		    bus_space_read_1(icp->icp_dpmemt, icp->icp_dpmemh,
    625      1.1       ad 		    ICP_EDOOR_EN) & ~4);
    626      1.1       ad 		break;
    627      1.1       ad 	}
    628      1.1       ad }
    629      1.1       ad 
    630      1.1       ad /*
    631      1.1       ad  * "Old" PCI controller-specific functions.
    632      1.1       ad  */
    633      1.1       ad 
    634      1.1       ad void
    635      1.1       ad icp_pci_copy_cmd(struct icp_softc *icp, struct icp_ccb *ccb)
    636      1.1       ad {
    637      1.1       ad 
    638      1.1       ad 	/* XXX Not yet implemented */
    639      1.1       ad }
    640      1.1       ad 
    641      1.1       ad u_int8_t
    642      1.1       ad icp_pci_get_status(struct icp_softc *icp)
    643      1.1       ad {
    644      1.1       ad 
    645      1.1       ad 	/* XXX Not yet implemented */
    646      1.1       ad 	return (0);
    647      1.1       ad }
    648      1.1       ad 
    649      1.1       ad void
    650      1.1       ad icp_pci_intr(struct icp_softc *icp, struct icp_intr_ctx *ctx)
    651      1.1       ad {
    652      1.1       ad 
    653      1.1       ad 	/* XXX Not yet implemented */
    654      1.1       ad }
    655      1.1       ad 
    656      1.1       ad void
    657      1.1       ad icp_pci_release_event(struct icp_softc *icp, struct icp_ccb *ccb)
    658      1.1       ad {
    659      1.1       ad 
    660      1.1       ad 	/* XXX Not yet implemented */
    661      1.1       ad }
    662      1.1       ad 
    663      1.1       ad void
    664      1.1       ad icp_pci_set_sema0(struct icp_softc *icp)
    665      1.1       ad {
    666      1.1       ad 
    667      1.1       ad 	bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_SEMA0, 1);
    668      1.1       ad }
    669      1.1       ad 
    670      1.1       ad int
    671      1.1       ad icp_pci_test_busy(struct icp_softc *icp)
    672      1.1       ad {
    673      1.1       ad 
    674      1.1       ad 	/* XXX Not yet implemented */
    675      1.1       ad 	return (0);
    676      1.1       ad }
    677      1.1       ad 
    678      1.1       ad /*
    679      1.1       ad  * "New" PCI controller-specific functions.
    680      1.1       ad  */
    681      1.1       ad 
    682      1.1       ad void
    683      1.1       ad icp_pcinew_copy_cmd(struct icp_softc *icp, struct icp_ccb *ccb)
    684      1.1       ad {
    685      1.1       ad 
    686      1.1       ad 	/* XXX Not yet implemented */
    687      1.1       ad }
    688      1.1       ad 
    689      1.1       ad u_int8_t
    690      1.1       ad icp_pcinew_get_status(struct icp_softc *icp)
    691      1.1       ad {
    692      1.1       ad 
    693      1.1       ad 	/* XXX Not yet implemented */
    694      1.1       ad 	return (0);
    695      1.1       ad }
    696      1.1       ad 
    697      1.1       ad void
    698      1.1       ad icp_pcinew_intr(struct icp_softc *icp, struct icp_intr_ctx *ctx)
    699      1.1       ad {
    700      1.1       ad 
    701      1.1       ad 	/* XXX Not yet implemented */
    702      1.1       ad }
    703      1.1       ad 
    704      1.1       ad void
    705      1.1       ad icp_pcinew_release_event(struct icp_softc *icp, struct icp_ccb *ccb)
    706      1.1       ad {
    707      1.1       ad 
    708      1.1       ad 	/* XXX Not yet implemented */
    709      1.1       ad }
    710      1.1       ad 
    711      1.1       ad void
    712      1.1       ad icp_pcinew_set_sema0(struct icp_softc *icp)
    713      1.1       ad {
    714      1.1       ad 
    715      1.1       ad 	bus_space_write_1(icp->icp_iot, icp->icp_ioh, ICP_SEMA0_REG, 1);
    716      1.1       ad }
    717      1.1       ad 
    718      1.1       ad int
    719      1.1       ad icp_pcinew_test_busy(struct icp_softc *icp)
    720      1.1       ad {
    721      1.1       ad 
    722      1.1       ad 	/* XXX Not yet implemented */
    723      1.1       ad 	return (0);
    724      1.1       ad }
    725      1.1       ad 
    726      1.1       ad /*
    727      1.1       ad  * MPR PCI controller-specific functions
    728      1.1       ad  */
    729      1.1       ad 
    730      1.1       ad void
    731      1.1       ad icp_mpr_copy_cmd(struct icp_softc *icp, struct icp_ccb *ic)
    732      1.1       ad {
    733      1.1       ad 
    734      1.1       ad 	bus_space_write_2(icp->icp_dpmemt, icp->icp_dpmemh,
    735      1.1       ad 	    ICP_MPR_IC + ICP_COMM_QUEUE + 0 * ICP_COMM_Q_SZ + ICP_OFFSET,
    736      1.1       ad 	    ICP_DPR_CMD);
    737      1.1       ad 	bus_space_write_2(icp->icp_dpmemt, icp->icp_dpmemh,
    738      1.1       ad 	    ICP_MPR_IC + ICP_COMM_QUEUE + 0 * ICP_COMM_Q_SZ + ICP_SERV_ID,
    739      1.1       ad 	    ic->ic_service);
    740      1.1       ad 	bus_space_write_region_4(icp->icp_dpmemt, icp->icp_dpmemh,
    741      1.1       ad 	    ICP_MPR_IC + ICP_DPR_CMD, (u_int32_t *)&ic->ic_cmd,
    742      1.1       ad 	    ic->ic_cmdlen >> 2);
    743      1.1       ad }
    744      1.1       ad 
    745      1.1       ad u_int8_t
    746      1.1       ad icp_mpr_get_status(struct icp_softc *icp)
    747      1.1       ad {
    748      1.1       ad 
    749      1.1       ad 	return (bus_space_read_1(icp->icp_dpmemt, icp->icp_dpmemh,
    750      1.1       ad 	    ICP_MPR_EDOOR));
    751      1.1       ad }
    752      1.1       ad 
    753      1.1       ad void
    754      1.1       ad icp_mpr_intr(struct icp_softc *icp, struct icp_intr_ctx *ctx)
    755      1.1       ad {
    756      1.1       ad 
    757      1.1       ad 	if ((ctx->istatus & 0x80) != 0) {	/* error flag */
    758      1.1       ad 		ctx->istatus &= ~0x80;
    759      1.1       ad 		ctx->cmd_status = bus_space_read_2(icp->icp_dpmemt,
    760      1.1       ad 		    icp->icp_dpmemh, ICP_MPR_STATUS);
    761      1.1       ad 	} else
    762      1.1       ad 		ctx->cmd_status = ICP_S_OK;
    763  1.9.2.1    skrll 
    764      1.1       ad 	ctx->service = bus_space_read_2(icp->icp_dpmemt, icp->icp_dpmemh,
    765      1.1       ad 	    ICP_MPR_SERVICE);
    766      1.1       ad 	ctx->info = bus_space_read_4(icp->icp_dpmemt, icp->icp_dpmemh,
    767      1.1       ad 	    ICP_MPR_INFO);
    768      1.1       ad 	ctx->info2 = bus_space_read_4(icp->icp_dpmemt, icp->icp_dpmemh,
    769      1.1       ad 	    ICP_MPR_INFO + sizeof(u_int32_t));
    770      1.1       ad 
    771      1.8  thorpej 	if (ctx->istatus == ICP_ASYNCINDEX) {
    772      1.8  thorpej 		if (ctx->service != ICP_SCREENSERVICE &&
    773      1.8  thorpej 		    (icp->icp_fw_vers & 0xff) >= 0x1a) {
    774      1.8  thorpej 			int i;
    775      1.8  thorpej 
    776      1.8  thorpej 			icp->icp_evt.severity =
    777      1.8  thorpej 			    bus_space_read_1(icp->icp_dpmemt,
    778      1.8  thorpej 			        icp->icp_dpmemh, ICP_SEVERITY);
    779      1.8  thorpej 			for (i = 0;
    780      1.8  thorpej 			     i < sizeof(icp->icp_evt.event_string); i++) {
    781      1.8  thorpej 				icp->icp_evt.event_string[i] =
    782      1.8  thorpej 				    bus_space_read_1(icp->icp_dpmemt,
    783      1.8  thorpej 				    icp->icp_dpmemh, ICP_EVT_BUF + i);
    784      1.8  thorpej 				if (icp->icp_evt.event_string[i] == '\0')
    785      1.8  thorpej 					break;
    786      1.8  thorpej 			}
    787      1.8  thorpej 		}
    788      1.8  thorpej 	}
    789      1.1       ad 
    790      1.1       ad 	bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_MPR_EDOOR,
    791      1.1       ad 	    0xff);
    792      1.1       ad 	bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_MPR_SEMA1, 0);
    793      1.1       ad }
    794      1.1       ad 
    795      1.1       ad void
    796      1.1       ad icp_mpr_release_event(struct icp_softc *icp, struct icp_ccb *ic)
    797      1.1       ad {
    798      1.1       ad 
    799      1.1       ad 	bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_MPR_LDOOR, 1);
    800      1.1       ad }
    801      1.1       ad 
    802      1.1       ad void
    803      1.1       ad icp_mpr_set_sema0(struct icp_softc *icp)
    804      1.1       ad {
    805      1.1       ad 
    806      1.1       ad 	bus_space_write_1(icp->icp_dpmemt, icp->icp_dpmemh, ICP_MPR_SEMA0, 1);
    807      1.1       ad }
    808      1.1       ad 
    809      1.1       ad int
    810      1.1       ad icp_mpr_test_busy(struct icp_softc *icp)
    811      1.1       ad {
    812      1.1       ad 
    813      1.1       ad 	return (bus_space_read_1(icp->icp_dpmemt, icp->icp_dpmemh,
    814      1.1       ad 	    ICP_MPR_SEMA0) & 1);
    815      1.1       ad }
    816