1 1.3 cegger /* $NetBSD: if_agereg.h,v 1.3 2009/07/28 21:03:46 cegger Exp $ */ 2 1.1 cegger /* $OpenBSD: if_agereg.h,v 1.1 2009/01/16 05:00:34 kevlo Exp $ */ 3 1.1 cegger 4 1.1 cegger /*- 5 1.1 cegger * Copyright (c) 2008, Pyun YongHyeon <yongari (at) FreeBSD.org> 6 1.1 cegger * All rights reserved. 7 1.1 cegger * 8 1.1 cegger * Redistribution and use in source and binary forms, with or without 9 1.1 cegger * modification, are permitted provided that the following conditions 10 1.1 cegger * are met: 11 1.1 cegger * 1. Redistributions of source code must retain the above copyright 12 1.1 cegger * notice unmodified, this list of conditions, and the following 13 1.1 cegger * disclaimer. 14 1.1 cegger * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 cegger * notice, this list of conditions and the following disclaimer in the 16 1.1 cegger * documentation and/or other materials provided with the distribution. 17 1.1 cegger * 18 1.1 cegger * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19 1.1 cegger * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 1.1 cegger * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 1.1 cegger * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22 1.1 cegger * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23 1.1 cegger * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24 1.1 cegger * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25 1.1 cegger * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26 1.1 cegger * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27 1.1 cegger * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28 1.1 cegger * SUCH DAMAGE. 29 1.1 cegger * 30 1.1 cegger * $FreeBSD: src/sys/dev/age/if_agereg.h,v 1.1 2008/05/19 01:39:59 yongari Exp $ 31 1.1 cegger */ 32 1.1 cegger 33 1.1 cegger #ifndef _IF_AGEREG_H 34 1.1 cegger #define _IF_AGEREG_H 35 1.1 cegger 36 1.1 cegger #define AGE_PCIR_BAR 0x10 37 1.1 cegger 38 1.1 cegger #define AGE_VPD_REG_CONF_START 0x0100 39 1.1 cegger #define AGE_VPD_REG_CONF_END 0x01FF 40 1.1 cegger #define AGE_VPD_REG_CONF_SIG 0x5A 41 1.1 cegger 42 1.1 cegger #define AGE_SPI_CTRL 0x200 43 1.1 cegger #define SPI_STAT_NOT_READY 0x00000001 44 1.1 cegger #define SPI_STAT_WR_ENB 0x00000002 45 1.1 cegger #define SPI_STAT_WRP_ENB 0x00000080 46 1.1 cegger #define SPI_INST_MASK 0x000000FF 47 1.1 cegger #define SPI_START 0x00000100 48 1.1 cegger #define SPI_INST_START 0x00000800 49 1.1 cegger #define SPI_VPD_ENB 0x00002000 50 1.1 cegger #define SPI_LOADER_START 0x00008000 51 1.1 cegger #define SPI_CS_HI_MASK 0x00030000 52 1.1 cegger #define SPI_CS_HOLD_MASK 0x000C0000 53 1.1 cegger #define SPI_CLK_LO_MASK 0x00300000 54 1.1 cegger #define SPI_CLK_HI_MASK 0x00C00000 55 1.1 cegger #define SPI_CS_SETUP_MASK 0x03000000 56 1.1 cegger #define SPI_EPROM_PG_MASK 0x0C000000 57 1.1 cegger #define SPI_INST_SHIFT 8 58 1.1 cegger #define SPI_CS_HI_SHIFT 16 59 1.1 cegger #define SPI_CS_HOLD_SHIFT 18 60 1.1 cegger #define SPI_CLK_LO_SHIFT 20 61 1.1 cegger #define SPI_CLK_HI_SHIFT 22 62 1.1 cegger #define SPI_CS_SETUP_SHIFT 24 63 1.1 cegger #define SPI_EPROM_PG_SHIFT 26 64 1.1 cegger #define SPI_WAIT_READY 0x10000000 65 1.1 cegger 66 1.1 cegger #define AGE_SPI_ADDR 0x204 /* 16bits */ 67 1.1 cegger 68 1.1 cegger #define AGE_SPI_DATA 0x208 69 1.1 cegger 70 1.1 cegger #define AGE_SPI_CONFIG 0x20C 71 1.1 cegger 72 1.1 cegger #define AGE_SPI_OP_PROGRAM 0x210 /* 8bits */ 73 1.1 cegger 74 1.1 cegger #define AGE_SPI_OP_SC_ERASE 0x211 /* 8bits */ 75 1.1 cegger 76 1.1 cegger #define AGE_SPI_OP_CHIP_ERASE 0x212 /* 8bits */ 77 1.1 cegger 78 1.1 cegger #define AGE_SPI_OP_RDID 0x213 /* 8bits */ 79 1.1 cegger 80 1.1 cegger #define AGE_SPI_OP_WREN 0x214 /* 8bits */ 81 1.1 cegger 82 1.1 cegger #define AGE_SPI_OP_RDSR 0x215 /* 8bits */ 83 1.1 cegger 84 1.1 cegger #define AGE_SPI_OP_WRSR 0x216 /* 8bits */ 85 1.1 cegger 86 1.1 cegger #define AGE_SPI_OP_READ 0x217 /* 8bits */ 87 1.1 cegger 88 1.1 cegger #define AGE_TWSI_CTRL 0x218 89 1.3 cegger #define TWSI_CTRL_SW_LD_START 0x00000800 90 1.3 cegger #define TWSI_CTRL_HW_LD_START 0x00001000 91 1.3 cegger #define TWSI_CTRL_LD_EXIST 0x00400000 92 1.1 cegger 93 1.1 cegger #define AGE_DEV_MISC_CTRL 0x21C 94 1.1 cegger 95 1.1 cegger #define AGE_MASTER_CFG 0x1400 96 1.1 cegger #define MASTER_RESET 0x00000001 97 1.1 cegger #define MASTER_MTIMER_ENB 0x00000002 98 1.1 cegger #define MASTER_ITIMER_ENB 0x00000004 99 1.1 cegger #define MASTER_MANUAL_INT_ENB 0x00000008 100 1.1 cegger #define MASTER_CHIP_REV_MASK 0x00FF0000 101 1.1 cegger #define MASTER_CHIP_ID_MASK 0xFF000000 102 1.1 cegger #define MASTER_CHIP_REV_SHIFT 16 103 1.1 cegger #define MASTER_CHIP_ID_SHIFT 24 104 1.1 cegger 105 1.1 cegger /* Number of ticks per usec for L1. */ 106 1.1 cegger #define AGE_TICK_USECS 2 107 1.1 cegger #define AGE_USECS(x) ((x) / AGE_TICK_USECS) 108 1.1 cegger 109 1.1 cegger #define AGE_MANUAL_TIMER 0x1404 110 1.1 cegger 111 1.1 cegger #define AGE_IM_TIMER 0x1408 /* 16bits */ 112 1.1 cegger #define AGE_IM_TIMER_MIN 0 113 1.1 cegger #define AGE_IM_TIMER_MAX 130000 /* 130ms */ 114 1.1 cegger #define AGE_IM_TIMER_DEFAULT 100 115 1.1 cegger 116 1.1 cegger #define AGE_GPHY_CTRL 0x140C /* 16bits */ 117 1.1 cegger #define GPHY_CTRL_RST 0x0000 118 1.1 cegger #define GPHY_CTRL_CLR 0x0001 119 1.1 cegger 120 1.1 cegger #define AGE_INTR_CLR_TIMER 0x140E /* 16bits */ 121 1.1 cegger 122 1.1 cegger #define AGE_IDLE_STATUS 0x1410 123 1.1 cegger #define IDLE_STATUS_RXMAC 0x00000001 124 1.1 cegger #define IDLE_STATUS_TXMAC 0x00000002 125 1.1 cegger #define IDLE_STATUS_RXQ 0x00000004 126 1.1 cegger #define IDLE_STATUS_TXQ 0x00000008 127 1.1 cegger #define IDLE_STATUS_DMARD 0x00000010 128 1.1 cegger #define IDLE_STATUS_DMAWR 0x00000020 129 1.1 cegger #define IDLE_STATUS_SMB 0x00000040 130 1.1 cegger #define IDLE_STATUS_CMB 0x00000080 131 1.1 cegger 132 1.1 cegger #define AGE_MDIO 0x1414 133 1.1 cegger #define MDIO_DATA_MASK 0x0000FFFF 134 1.1 cegger #define MDIO_REG_ADDR_MASK 0x001F0000 135 1.1 cegger #define MDIO_OP_READ 0x00200000 136 1.1 cegger #define MDIO_OP_WRITE 0x00000000 137 1.1 cegger #define MDIO_SUP_PREAMBLE 0x00400000 138 1.1 cegger #define MDIO_OP_EXECUTE 0x00800000 139 1.1 cegger #define MDIO_CLK_25_4 0x00000000 140 1.1 cegger #define MDIO_CLK_25_6 0x02000000 141 1.1 cegger #define MDIO_CLK_25_8 0x03000000 142 1.1 cegger #define MDIO_CLK_25_10 0x04000000 143 1.1 cegger #define MDIO_CLK_25_14 0x05000000 144 1.1 cegger #define MDIO_CLK_25_20 0x06000000 145 1.1 cegger #define MDIO_CLK_25_28 0x07000000 146 1.1 cegger #define MDIO_OP_BUSY 0x08000000 147 1.1 cegger #define MDIO_DATA_SHIFT 0 148 1.1 cegger #define MDIO_REG_ADDR_SHIFT 16 149 1.1 cegger 150 1.1 cegger #define MDIO_REG_ADDR(x) \ 151 1.1 cegger (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK) 152 1.1 cegger /* Default PHY address. */ 153 1.1 cegger #define AGE_PHY_ADDR 0 154 1.1 cegger 155 1.1 cegger #define AGE_PHY_STATUS 0x1418 156 1.1 cegger 157 1.1 cegger #define AGE_BIST0 0x141C 158 1.1 cegger #define BIST0_ENB 0x00000001 159 1.1 cegger #define BIST0_SRAM_FAIL 0x00000002 160 1.1 cegger #define BIST0_FUSE_FLAG 0x00000004 161 1.1 cegger 162 1.1 cegger #define AGE_BIST1 0x1420 163 1.1 cegger #define BIST1_ENB 0x00000001 164 1.1 cegger #define BIST1_SRAM_FAIL 0x00000002 165 1.1 cegger #define BIST1_FUSE_FLAG 0x00000004 166 1.1 cegger 167 1.1 cegger #define AGE_MAC_CFG 0x1480 168 1.1 cegger #define MAC_CFG_TX_ENB 0x00000001 169 1.1 cegger #define MAC_CFG_RX_ENB 0x00000002 170 1.1 cegger #define MAC_CFG_TX_FC 0x00000004 171 1.1 cegger #define MAC_CFG_RX_FC 0x00000008 172 1.1 cegger #define MAC_CFG_LOOP 0x00000010 173 1.1 cegger #define MAC_CFG_FULL_DUPLEX 0x00000020 174 1.1 cegger #define MAC_CFG_TX_CRC_ENB 0x00000040 175 1.1 cegger #define MAC_CFG_TX_AUTO_PAD 0x00000080 176 1.1 cegger #define MAC_CFG_TX_LENCHK 0x00000100 177 1.1 cegger #define MAC_CFG_RX_JUMBO_ENB 0x00000200 178 1.1 cegger #define MAC_CFG_PREAMBLE_MASK 0x00003C00 179 1.1 cegger #define MAC_CFG_VLAN_TAG_STRIP 0x00004000 180 1.1 cegger #define MAC_CFG_PROMISC 0x00008000 181 1.1 cegger #define MAC_CFG_TX_PAUSE 0x00010000 182 1.1 cegger #define MAC_CFG_SCNT 0x00020000 183 1.1 cegger #define MAC_CFG_SYNC_RST_TX 0x00040000 184 1.1 cegger #define MAC_CFG_SPEED_MASK 0x00300000 185 1.1 cegger #define MAC_CFG_SPEED_10_100 0x00100000 186 1.1 cegger #define MAC_CFG_SPEED_1000 0x00200000 187 1.1 cegger #define MAC_CFG_DBG_TX_BACKOFF 0x00400000 188 1.1 cegger #define MAC_CFG_TX_JUMBO_ENB 0x00800000 189 1.1 cegger #define MAC_CFG_RXCSUM_ENB 0x01000000 190 1.1 cegger #define MAC_CFG_ALLMULTI 0x02000000 191 1.1 cegger #define MAC_CFG_BCAST 0x04000000 192 1.1 cegger #define MAC_CFG_DBG 0x08000000 193 1.1 cegger #define MAC_CFG_PREAMBLE_SHIFT 10 194 1.1 cegger #define MAC_CFG_PREAMBLE_DEFAULT 7 195 1.1 cegger 196 1.1 cegger #define AGE_IPG_IFG_CFG 0x1484 197 1.1 cegger #define IPG_IFG_IPGT_MASK 0x0000007F 198 1.1 cegger #define IPG_IFG_MIFG_MASK 0x0000FF00 199 1.1 cegger #define IPG_IFG_IPG1_MASK 0x007F0000 200 1.1 cegger #define IPG_IFG_IPG2_MASK 0x7F000000 201 1.1 cegger #define IPG_IFG_IPGT_SHIFT 0 202 1.1 cegger #define IPG_IFG_IPGT_DEFAULT 0x60 203 1.1 cegger #define IPG_IFG_MIFG_SHIFT 8 204 1.1 cegger #define IPG_IFG_MIFG_DEFAULT 0x50 205 1.1 cegger #define IPG_IFG_IPG1_SHIFT 16 206 1.1 cegger #define IPG_IFG_IPG1_DEFAULT 0x40 207 1.1 cegger #define IPG_IFG_IPG2_SHIFT 24 208 1.1 cegger #define IPG_IFG_IPG2_DEFAULT 0x60 209 1.1 cegger 210 1.1 cegger /* station address */ 211 1.1 cegger #define AGE_PAR0 0x1488 212 1.1 cegger #define AGE_PAR1 0x148C 213 1.1 cegger 214 1.1 cegger /* 64bit multicast hash register. */ 215 1.1 cegger #define AGE_MAR0 0x1490 216 1.1 cegger #define AGE_MAR1 0x1494 217 1.1 cegger 218 1.1 cegger /* half-duplex parameter configuration. */ 219 1.1 cegger #define AGE_HDPX_CFG 0x1498 220 1.1 cegger #define HDPX_CFG_LCOL_MASK 0x000003FF 221 1.1 cegger #define HDPX_CFG_RETRY_MASK 0x0000F000 222 1.1 cegger #define HDPX_CFG_EXC_DEF_EN 0x00010000 223 1.1 cegger #define HDPX_CFG_NO_BACK_C 0x00020000 224 1.1 cegger #define HDPX_CFG_NO_BACK_P 0x00040000 225 1.1 cegger #define HDPX_CFG_ABEBE 0x00080000 226 1.1 cegger #define HDPX_CFG_ABEBT_MASK 0x00F00000 227 1.1 cegger #define HDPX_CFG_JAMIPG_MASK 0x0F000000 228 1.1 cegger #define HDPX_CFG_LCOL_SHIFT 0 229 1.1 cegger #define HDPX_CFG_LCOL_DEFAULT 0x37 230 1.1 cegger #define HDPX_CFG_RETRY_SHIFT 12 231 1.1 cegger #define HDPX_CFG_RETRY_DEFAULT 0x0F 232 1.1 cegger #define HDPX_CFG_ABEBT_SHIFT 20 233 1.1 cegger #define HDPX_CFG_ABEBT_DEFAULT 0x0A 234 1.1 cegger #define HDPX_CFG_JAMIPG_SHIFT 24 235 1.1 cegger #define HDPX_CFG_JAMIPG_DEFAULT 0x07 236 1.1 cegger 237 1.1 cegger #define AGE_FRAME_SIZE 0x149C 238 1.1 cegger 239 1.1 cegger #define AGE_WOL_CFG 0x14A0 240 1.1 cegger #define WOL_CFG_PATTERN 0x00000001 241 1.1 cegger #define WOL_CFG_PATTERN_ENB 0x00000002 242 1.1 cegger #define WOL_CFG_MAGIC 0x00000004 243 1.1 cegger #define WOL_CFG_MAGIC_ENB 0x00000008 244 1.1 cegger #define WOL_CFG_LINK_CHG 0x00000010 245 1.1 cegger #define WOL_CFG_LINK_CHG_ENB 0x00000020 246 1.1 cegger #define WOL_CFG_PATTERN_DET 0x00000100 247 1.1 cegger #define WOL_CFG_MAGIC_DET 0x00000200 248 1.1 cegger #define WOL_CFG_LINK_CHG_DET 0x00000400 249 1.1 cegger #define WOL_CFG_CLK_SWITCH_ENB 0x00008000 250 1.1 cegger #define WOL_CFG_PATTERN0 0x00010000 251 1.1 cegger #define WOL_CFG_PATTERN1 0x00020000 252 1.1 cegger #define WOL_CFG_PATTERN2 0x00040000 253 1.1 cegger #define WOL_CFG_PATTERN3 0x00080000 254 1.1 cegger #define WOL_CFG_PATTERN4 0x00100000 255 1.1 cegger #define WOL_CFG_PATTERN5 0x00200000 256 1.1 cegger #define WOL_CFG_PATTERN6 0x00400000 257 1.1 cegger 258 1.1 cegger /* WOL pattern length. */ 259 1.1 cegger #define AGE_PATTERN_CFG0 0x14A4 260 1.1 cegger #define PATTERN_CFG_0_LEN_MASK 0x0000007F 261 1.1 cegger #define PATTERN_CFG_1_LEN_MASK 0x00007F00 262 1.1 cegger #define PATTERN_CFG_2_LEN_MASK 0x007F0000 263 1.1 cegger #define PATTERN_CFG_3_LEN_MASK 0x7F000000 264 1.1 cegger 265 1.1 cegger #define AGE_PATTERN_CFG1 0x14A8 266 1.1 cegger #define PATTERN_CFG_4_LEN_MASK 0x0000007F 267 1.1 cegger #define PATTERN_CFG_5_LEN_MASK 0x00007F00 268 1.1 cegger #define PATTERN_CFG_6_LEN_MASK 0x007F0000 269 1.1 cegger 270 1.1 cegger #define AGE_SRAM_RD_ADDR 0x1500 271 1.1 cegger 272 1.1 cegger #define AGE_SRAM_RD_LEN 0x1504 273 1.1 cegger 274 1.1 cegger #define AGE_SRAM_RRD_ADDR 0x1508 275 1.1 cegger 276 1.1 cegger #define AGE_SRAM_RRD_LEN 0x150C 277 1.1 cegger 278 1.1 cegger #define AGE_SRAM_TPD_ADDR 0x1510 279 1.1 cegger 280 1.1 cegger #define AGE_SRAM_TPD_LEN 0x1514 281 1.1 cegger 282 1.1 cegger #define AGE_SRAM_TRD_ADDR 0x1518 283 1.1 cegger 284 1.1 cegger #define AGE_SRAM_TRD_LEN 0x151C 285 1.1 cegger 286 1.1 cegger #define AGE_SRAM_RX_FIFO_ADDR 0x1520 287 1.1 cegger 288 1.1 cegger #define AGE_SRAM_RX_FIFO_LEN 0x1524 289 1.1 cegger 290 1.1 cegger #define AGE_SRAM_TX_FIFO_ADDR 0x1528 291 1.1 cegger 292 1.1 cegger #define AGE_SRAM_TX_FIFO_LEN 0x152C 293 1.1 cegger 294 1.1 cegger #define AGE_SRAM_TCPH_ADDR 0x1530 295 1.1 cegger #define SRAM_TCPH_ADDR_MASK 0x00000FFF 296 1.1 cegger #define SRAM_PATH_ADDR_MASK 0x0FFF0000 297 1.1 cegger #define SRAM_TCPH_ADDR_SHIFT 0 298 1.1 cegger #define SRAM_PATH_ADDR_SHIFT 16 299 1.1 cegger 300 1.1 cegger #define AGE_DMA_BLOCK 0x1534 301 1.1 cegger #define DMA_BLOCK_LOAD 0x00000001 302 1.1 cegger 303 1.1 cegger /* 304 1.1 cegger * All descriptors and CMB/SMB share the same high address. 305 1.1 cegger */ 306 1.1 cegger #define AGE_DESC_ADDR_HI 0x1540 307 1.1 cegger 308 1.1 cegger #define AGE_DESC_RD_ADDR_LO 0x1544 309 1.1 cegger 310 1.1 cegger #define AGE_DESC_RRD_ADDR_LO 0x1548 311 1.1 cegger 312 1.1 cegger #define AGE_DESC_TPD_ADDR_LO 0x154C 313 1.1 cegger 314 1.1 cegger #define AGE_DESC_CMB_ADDR_LO 0x1550 315 1.1 cegger 316 1.1 cegger #define AGE_DESC_SMB_ADDR_LO 0x1554 317 1.1 cegger 318 1.1 cegger #define AGE_DESC_RRD_RD_CNT 0x1558 319 1.1 cegger #define DESC_RD_CNT_MASK 0x000007FF 320 1.1 cegger #define DESC_RRD_CNT_MASK 0x07FF0000 321 1.1 cegger #define DESC_RD_CNT_SHIFT 0 322 1.1 cegger #define DESC_RRD_CNT_SHIFT 16 323 1.1 cegger 324 1.1 cegger #define AGE_DESC_TPD_CNT 0x155C 325 1.1 cegger #define DESC_TPD_CNT_MASK 0x00003FF 326 1.1 cegger #define DESC_TPD_CNT_SHIFT 0 327 1.1 cegger 328 1.1 cegger #define AGE_TXQ_CFG 0x1580 329 1.1 cegger #define TXQ_CFG_TPD_BURST_MASK 0x0000001F 330 1.1 cegger #define TXQ_CFG_ENB 0x00000020 331 1.1 cegger #define TXQ_CFG_ENHANCED_MODE 0x00000040 332 1.1 cegger #define TXQ_CFG_TPD_FETCH_THRESH_MASK 0x00003F00 333 1.1 cegger #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000 334 1.1 cegger #define TXQ_CFG_TPD_BURST_SHIFT 0 335 1.1 cegger #define TXQ_CFG_TPD_BURST_DEFAULT 4 336 1.1 cegger #define TXQ_CFG_TPD_FETCH_THRESH_SHIFT 8 337 1.1 cegger #define TXQ_CFG_TPD_FETCH_DEFAULT 16 338 1.1 cegger #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16 339 1.1 cegger #define TXQ_CFG_TX_FIFO_BURST_DEFAULT 256 340 1.1 cegger 341 1.1 cegger #define AGE_TX_JUMBO_TPD_TH_IPG 0x1584 342 1.1 cegger #define TX_JUMBO_TPD_TH_MASK 0x000007FF 343 1.1 cegger #define TX_JUMBO_TPD_IPG_MASK 0x001F0000 344 1.1 cegger #define TX_JUMBO_TPD_TH_SHIFT 0 345 1.1 cegger #define TX_JUMBO_TPD_IPG_SHIFT 16 346 1.1 cegger #define TX_JUMBO_TPD_IPG_DEFAULT 1 347 1.1 cegger 348 1.1 cegger #define AGE_RXQ_CFG 0x15A0 349 1.1 cegger #define RXQ_CFG_RD_BURST_MASK 0x000000FF 350 1.1 cegger #define RXQ_CFG_RRD_BURST_THRESH_MASK 0x0000FF00 351 1.1 cegger #define RXQ_CFG_RD_PREF_MIN_IPG_MASK 0x001F0000 352 1.1 cegger #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000 353 1.1 cegger #define RXQ_CFG_ENB 0x80000000 354 1.1 cegger #define RXQ_CFG_RD_BURST_SHIFT 0 355 1.1 cegger #define RXQ_CFG_RD_BURST_DEFAULT 8 356 1.1 cegger #define RXQ_CFG_RRD_BURST_THRESH_SHIFT 8 357 1.1 cegger #define RXQ_CFG_RRD_BURST_THRESH_DEFAULT 8 358 1.1 cegger #define RXQ_CFG_RD_PREF_MIN_IPG_SHIFT 16 359 1.1 cegger #define RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT 1 360 1.1 cegger 361 1.1 cegger #define AGE_RXQ_JUMBO_CFG 0x15A4 362 1.1 cegger #define RXQ_JUMBO_CFG_SZ_THRESH_MASK 0x000007FF 363 1.1 cegger #define RXQ_JUMBO_CFG_LKAH_MASK 0x00007800 364 1.1 cegger #define RXQ_JUMBO_CFG_RRD_TIMER_MASK 0xFFFF0000 365 1.1 cegger #define RXQ_JUMBO_CFG_SZ_THRESH_SHIFT 0 366 1.1 cegger #define RXQ_JUMBO_CFG_LKAH_SHIFT 11 367 1.1 cegger #define RXQ_JUMBO_CFG_LKAH_DEFAULT 0x01 368 1.1 cegger #define RXQ_JUMBO_CFG_RRD_TIMER_SHIFT 16 369 1.1 cegger 370 1.1 cegger #define AGE_RXQ_FIFO_PAUSE_THRESH 0x15A8 371 1.1 cegger #define RXQ_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF 372 1.1 cegger #define RXQ_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF000 373 1.1 cegger #define RXQ_FIFO_PAUSE_THRESH_LO_SHIFT 0 374 1.1 cegger #define RXQ_FIFO_PAUSE_THRESH_HI_SHIFT 16 375 1.1 cegger 376 1.1 cegger #define AGE_RXQ_RRD_PAUSE_THRESH 0x15AC 377 1.1 cegger #define RXQ_RRD_PAUSE_THRESH_HI_MASK 0x00000FFF 378 1.1 cegger #define RXQ_RRD_PAUSE_THRESH_LO_MASK 0x0FFF0000 379 1.1 cegger #define RXQ_RRD_PAUSE_THRESH_HI_SHIFT 0 380 1.1 cegger #define RXQ_RRD_PAUSE_THRESH_LO_SHIFT 16 381 1.1 cegger 382 1.1 cegger #define AGE_DMA_CFG 0x15C0 383 1.1 cegger #define DMA_CFG_IN_ORDER 0x00000001 384 1.1 cegger #define DMA_CFG_ENH_ORDER 0x00000002 385 1.1 cegger #define DMA_CFG_OUT_ORDER 0x00000004 386 1.1 cegger #define DMA_CFG_RCB_64 0x00000000 387 1.1 cegger #define DMA_CFG_RCB_128 0x00000008 388 1.1 cegger #define DMA_CFG_RD_BURST_128 0x00000000 389 1.1 cegger #define DMA_CFG_RD_BURST_256 0x00000010 390 1.1 cegger #define DMA_CFG_RD_BURST_512 0x00000020 391 1.1 cegger #define DMA_CFG_RD_BURST_1024 0x00000030 392 1.1 cegger #define DMA_CFG_RD_BURST_2048 0x00000040 393 1.1 cegger #define DMA_CFG_RD_BURST_4096 0x00000050 394 1.1 cegger #define DMA_CFG_WR_BURST_128 0x00000000 395 1.1 cegger #define DMA_CFG_WR_BURST_256 0x00000080 396 1.1 cegger #define DMA_CFG_WR_BURST_512 0x00000100 397 1.1 cegger #define DMA_CFG_WR_BURST_1024 0x00000180 398 1.1 cegger #define DMA_CFG_WR_BURST_2048 0x00000200 399 1.1 cegger #define DMA_CFG_WR_BURST_4096 0x00000280 400 1.1 cegger #define DMA_CFG_RD_ENB 0x00000400 401 1.1 cegger #define DMA_CFG_WR_ENB 0x00000800 402 1.1 cegger #define DMA_CFG_RD_BURST_MASK 0x07 403 1.1 cegger #define DMA_CFG_RD_BURST_SHIFT 4 404 1.1 cegger #define DMA_CFG_WR_BURST_MASK 0x07 405 1.1 cegger #define DMA_CFG_WR_BURST_SHIFT 7 406 1.1 cegger 407 1.1 cegger #define AGE_CSMB_CTRL 0x15D0 408 1.1 cegger #define CSMB_CTRL_CMB_KICK 0x00000001 409 1.1 cegger #define CSMB_CTRL_SMB_KICK 0x00000002 410 1.1 cegger #define CSMB_CTRL_CMB_ENB 0x00000004 411 1.1 cegger #define CSMB_CTRL_SMB_ENB 0x00000008 412 1.1 cegger 413 1.1 cegger /* CMB DMA Write Threshold Register */ 414 1.1 cegger #define AGE_CMB_WR_THRESH 0x15D4 415 1.1 cegger #define CMB_WR_THRESH_RRD_MASK 0x000007FF 416 1.1 cegger #define CMB_WR_THRESH_TPD_MASK 0x07FF0000 417 1.1 cegger #define CMB_WR_THRESH_RRD_SHIFT 0 418 1.1 cegger #define CMB_WR_THRESH_RRD_DEFAULT 4 419 1.1 cegger #define CMB_WR_THRESH_TPD_SHIFT 16 420 1.1 cegger #define CMB_WR_THRESH_TPD_DEFAULT 4 421 1.1 cegger 422 1.1 cegger /* RX/TX count-down timer to trigger CMB-write. */ 423 1.1 cegger #define AGE_CMB_WR_TIMER 0x15D8 424 1.1 cegger #define CMB_WR_TIMER_RX_MASK 0x0000FFFF 425 1.1 cegger #define CMB_WR_TIMER_TX_MASK 0xFFFF0000 426 1.1 cegger #define CMB_WR_TIMER_RX_SHIFT 0 427 1.1 cegger #define CMB_WR_TIMER_TX_SHIFT 16 428 1.1 cegger 429 1.1 cegger /* Number of packet received since last CMB write */ 430 1.1 cegger #define AGE_CMB_RX_PKT_CNT 0x15DC 431 1.1 cegger 432 1.1 cegger /* Number of packet transmitted since last CMB write */ 433 1.1 cegger #define AGE_CMB_TX_PKT_CNT 0x15E0 434 1.1 cegger 435 1.1 cegger /* SMB auto DMA timer register */ 436 1.1 cegger #define AGE_SMB_TIMER 0x15E4 437 1.1 cegger 438 1.1 cegger #define AGE_MBOX 0x15F0 439 1.1 cegger #define MBOX_RD_PROD_IDX_MASK 0x000007FF 440 1.1 cegger #define MBOX_RRD_CONS_IDX_MASK 0x003FF800 441 1.1 cegger #define MBOX_TD_PROD_IDX_MASK 0xFFC00000 442 1.1 cegger #define MBOX_RD_PROD_IDX_SHIFT 0 443 1.1 cegger #define MBOX_RRD_CONS_IDX_SHIFT 11 444 1.1 cegger #define MBOX_TD_PROD_IDX_SHIFT 22 445 1.1 cegger 446 1.1 cegger #define AGE_INTR_STATUS 0x1600 447 1.1 cegger #define INTR_SMB 0x00000001 448 1.1 cegger #define INTR_MOD_TIMER 0x00000002 449 1.1 cegger #define INTR_MANUAL_TIMER 0x00000004 450 1.1 cegger #define INTR_RX_FIFO_OFLOW 0x00000008 451 1.1 cegger #define INTR_RD_UNDERRUN 0x00000010 452 1.1 cegger #define INTR_RRD_OFLOW 0x00000020 453 1.1 cegger #define INTR_TX_FIFO_UNDERRUN 0x00000040 454 1.1 cegger #define INTR_LINK_CHG 0x00000080 455 1.1 cegger #define INTR_HOST_RD_UNDERRUN 0x00000100 456 1.1 cegger #define INTR_HOST_RRD_OFLOW 0x00000200 457 1.1 cegger #define INTR_DMA_RD_TO_RST 0x00000400 458 1.1 cegger #define INTR_DMA_WR_TO_RST 0x00000800 459 1.1 cegger #define INTR_GPHY 0x00001000 460 1.1 cegger #define INTR_RX_PKT 0x00010000 461 1.1 cegger #define INTR_TX_PKT 0x00020000 462 1.1 cegger #define INTR_TX_DMA 0x00040000 463 1.1 cegger #define INTR_RX_DMA 0x00080000 464 1.1 cegger #define INTR_CMB_RX 0x00100000 465 1.1 cegger #define INTR_CMB_TX 0x00200000 466 1.1 cegger #define INTR_MAC_RX 0x00400000 467 1.1 cegger #define INTR_MAC_TX 0x00800000 468 1.1 cegger #define INTR_UNDERRUN 0x01000000 469 1.1 cegger #define INTR_FRAME_ERROR 0x02000000 470 1.1 cegger #define INTR_FRAME_OK 0x04000000 471 1.1 cegger #define INTR_CSUM_ERROR 0x08000000 472 1.1 cegger #define INTR_PHY_LINK_DOWN 0x10000000 473 1.1 cegger #define INTR_DIS_SMB 0x20000000 474 1.1 cegger #define INTR_DIS_DMA 0x40000000 475 1.1 cegger #define INTR_DIS_INT 0x80000000 476 1.1 cegger 477 1.1 cegger /* Interrupt Mask Register */ 478 1.1 cegger #define AGE_INTR_MASK 0x1604 479 1.1 cegger 480 1.1 cegger #define AGE_INTRS \ 481 1.1 cegger (INTR_SMB | INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \ 482 1.1 cegger INTR_CMB_TX | INTR_CMB_RX) 483 1.1 cegger 484 1.1 cegger /* Statistics counters collected by the MAC. */ 485 1.1 cegger struct smb { 486 1.1 cegger /* Rx stats. */ 487 1.1 cegger uint32_t rx_frames; 488 1.1 cegger uint32_t rx_bcast_frames; 489 1.1 cegger uint32_t rx_mcast_frames; 490 1.1 cegger uint32_t rx_pause_frames; 491 1.1 cegger uint32_t rx_control_frames; 492 1.1 cegger uint32_t rx_crcerrs; 493 1.1 cegger uint32_t rx_lenerrs; 494 1.1 cegger uint32_t rx_bytes; 495 1.1 cegger uint32_t rx_runts; 496 1.1 cegger uint32_t rx_fragments; 497 1.1 cegger uint32_t rx_pkts_64; 498 1.1 cegger uint32_t rx_pkts_65_127; 499 1.1 cegger uint32_t rx_pkts_128_255; 500 1.1 cegger uint32_t rx_pkts_256_511; 501 1.1 cegger uint32_t rx_pkts_512_1023; 502 1.1 cegger uint32_t rx_pkts_1024_1518; 503 1.1 cegger uint32_t rx_pkts_1519_max; 504 1.1 cegger uint32_t rx_pkts_truncated; 505 1.1 cegger uint32_t rx_fifo_oflows; 506 1.1 cegger uint32_t rx_desc_oflows; 507 1.1 cegger uint32_t rx_alignerrs; 508 1.1 cegger uint32_t rx_bcast_bytes; 509 1.1 cegger uint32_t rx_mcast_bytes; 510 1.1 cegger uint32_t rx_pkts_filtered; 511 1.1 cegger /* Tx stats. */ 512 1.1 cegger uint32_t tx_frames; 513 1.1 cegger uint32_t tx_bcast_frames; 514 1.1 cegger uint32_t tx_mcast_frames; 515 1.1 cegger uint32_t tx_pause_frames; 516 1.1 cegger uint32_t tx_excess_defer; 517 1.1 cegger uint32_t tx_control_frames; 518 1.1 cegger uint32_t tx_deferred; 519 1.1 cegger uint32_t tx_bytes; 520 1.1 cegger uint32_t tx_pkts_64; 521 1.1 cegger uint32_t tx_pkts_65_127; 522 1.1 cegger uint32_t tx_pkts_128_255; 523 1.1 cegger uint32_t tx_pkts_256_511; 524 1.1 cegger uint32_t tx_pkts_512_1023; 525 1.1 cegger uint32_t tx_pkts_1024_1518; 526 1.1 cegger uint32_t tx_pkts_1519_max; 527 1.1 cegger uint32_t tx_single_colls; 528 1.1 cegger uint32_t tx_multi_colls; 529 1.1 cegger uint32_t tx_late_colls; 530 1.1 cegger uint32_t tx_excess_colls; 531 1.1 cegger uint32_t tx_underrun; 532 1.1 cegger uint32_t tx_desc_underrun; 533 1.1 cegger uint32_t tx_lenerrs; 534 1.1 cegger uint32_t tx_pkts_truncated; 535 1.1 cegger uint32_t tx_bcast_bytes; 536 1.1 cegger uint32_t tx_mcast_bytes; 537 1.1 cegger uint32_t updated; 538 1.1 cegger } __packed; 539 1.1 cegger 540 1.1 cegger /* Coalescing message block */ 541 1.1 cegger struct cmb { 542 1.1 cegger uint32_t intr_status; 543 1.1 cegger uint32_t rprod_cons; 544 1.1 cegger #define RRD_PROD_MASK 0x0000FFFF 545 1.1 cegger #define RD_CONS_MASK 0xFFFF0000 546 1.1 cegger #define RRD_PROD_SHIFT 0 547 1.1 cegger #define RD_CONS_SHIFT 16 548 1.1 cegger uint32_t tpd_cons; 549 1.1 cegger #define CMB_UPDATED 0x00000001 550 1.1 cegger #define TPD_CONS_MASK 0xFFFF0000 551 1.1 cegger #define TPD_CONS_SHIFT 16 552 1.1 cegger } __packed; 553 1.1 cegger 554 1.1 cegger /* Rx return descriptor */ 555 1.1 cegger struct rx_rdesc { 556 1.1 cegger uint32_t index; 557 1.1 cegger #define AGE_RRD_NSEGS_MASK 0x000000FF 558 1.1 cegger #define AGE_RRD_CONS_MASK 0xFFFF0000 559 1.1 cegger #define AGE_RRD_NSEGS_SHIFT 0 560 1.1 cegger #define AGE_RRD_CONS_SHIFT 16 561 1.1 cegger uint32_t len; 562 1.1 cegger #define AGE_RRD_CSUM_MASK 0x0000FFFF 563 1.1 cegger #define AGE_RRD_LEN_MASK 0xFFFF0000 564 1.1 cegger #define AGE_RRD_CSUM_SHIFT 0 565 1.1 cegger #define AGE_RRD_LEN_SHIFT 16 566 1.1 cegger uint32_t flags; 567 1.1 cegger #define AGE_RRD_ETHERNET 0x00000080 568 1.1 cegger #define AGE_RRD_VLAN 0x00000100 569 1.1 cegger #define AGE_RRD_ERROR 0x00000200 570 1.1 cegger #define AGE_RRD_IPV4 0x00000400 571 1.1 cegger #define AGE_RRD_UDP 0x00000800 572 1.1 cegger #define AGE_RRD_TCP 0x00001000 573 1.1 cegger #define AGE_RRD_BCAST 0x00002000 574 1.1 cegger #define AGE_RRD_MCAST 0x00004000 575 1.1 cegger #define AGE_RRD_PAUSE 0x00008000 576 1.1 cegger #define AGE_RRD_CRC 0x00010000 577 1.1 cegger #define AGE_RRD_CODE 0x00020000 578 1.1 cegger #define AGE_RRD_DRIBBLE 0x00040000 579 1.1 cegger #define AGE_RRD_RUNT 0x00080000 580 1.1 cegger #define AGE_RRD_OFLOW 0x00100000 581 1.1 cegger #define AGE_RRD_TRUNC 0x00200000 582 1.1 cegger #define AGE_RRD_IPCSUM_NOK 0x00400000 583 1.1 cegger #define AGE_RRD_TCP_UDPCSUM_NOK 0x00800000 584 1.1 cegger #define AGE_RRD_LENGTH_NOK 0x01000000 585 1.1 cegger #define AGE_RRD_DES_ADDR_FILTERED 0x02000000 586 1.1 cegger uint32_t vtags; 587 1.1 cegger #define AGE_RRD_VLAN_MASK 0xFFFF0000 588 1.1 cegger #define AGE_RRD_VLAN_SHIFT 16 589 1.1 cegger } __packed; 590 1.1 cegger 591 1.1 cegger #define AGE_RX_NSEGS(x) \ 592 1.1 cegger (((x) & AGE_RRD_NSEGS_MASK) >> AGE_RRD_NSEGS_SHIFT) 593 1.1 cegger #define AGE_RX_CONS(x) \ 594 1.1 cegger (((x) & AGE_RRD_CONS_MASK) >> AGE_RRD_CONS_SHIFT) 595 1.1 cegger #define AGE_RX_CSUM(x) \ 596 1.1 cegger (((x) & AGE_RRD_CSUM_MASK) >> AGE_RRD_CSUM_SHIFT) 597 1.1 cegger #define AGE_RX_BYTES(x) \ 598 1.1 cegger (((x) & AGE_RRD_LEN_MASK) >> AGE_RRD_LEN_SHIFT) 599 1.1 cegger #define AGE_RX_VLAN(x) \ 600 1.1 cegger (((x) & AGE_RRD_VLAN_MASK) >> AGE_RRD_VLAN_SHIFT) 601 1.1 cegger #define AGE_RX_VLAN_TAG(x) \ 602 1.1 cegger (((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9)) 603 1.1 cegger 604 1.1 cegger /* Rx descriptor. */ 605 1.1 cegger struct rx_desc { 606 1.1 cegger uint64_t addr; 607 1.1 cegger uint32_t len; 608 1.1 cegger #define AGE_RD_LEN_MASK 0x0000FFFF 609 1.1 cegger #define AGE_CONS_UPD_REQ_MASK 0xFFFF0000 610 1.1 cegger #define AGE_RD_LEN_SHIFT 0 611 1.1 cegger #define AGE_CONS_UPD_REQ_SHIFT 16 612 1.1 cegger } __packed; 613 1.1 cegger 614 1.1 cegger /* Tx descriptor. */ 615 1.1 cegger struct tx_desc { 616 1.1 cegger uint64_t addr; 617 1.1 cegger uint32_t len; 618 1.1 cegger #define AGE_TD_VLAN_MASK 0xFFFF0000 619 1.1 cegger #define AGE_TD_PKT_INT 0x00008000 620 1.1 cegger #define AGE_TD_DMA_INT 0x00004000 621 1.1 cegger #define AGE_TD_BUFLEN_MASK 0x00003FFF 622 1.1 cegger #define AGE_TD_VLAN_SHIFT 16 623 1.1 cegger #define AGE_TX_VLAN_TAG(x) \ 624 1.1 cegger (((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8)) 625 1.1 cegger #define AGE_TD_BUFLEN_SHIFT 0 626 1.1 cegger #define AGE_TX_BYTES(x) \ 627 1.1 cegger (((x) << AGE_TD_BUFLEN_SHIFT) & AGE_TD_BUFLEN_MASK) 628 1.1 cegger uint32_t flags; 629 1.1 cegger #define AGE_TD_TSO_MSS 0xFFF80000 630 1.1 cegger #define AGE_TD_TSO_HDR 0x00040000 631 1.1 cegger #define AGE_TD_TSO_TCPHDR_LEN 0x0003C000 632 1.1 cegger #define AGE_TD_IPHDR_LEN 0x00003C00 633 1.1 cegger #define AGE_TD_LLC_SNAP 0x00000200 634 1.1 cegger #define AGE_TD_VLAN_TAGGED 0x00000100 635 1.1 cegger #define AGE_TD_UDPCSUM 0x00000080 636 1.1 cegger #define AGE_TD_TCPCSUM 0x00000040 637 1.1 cegger #define AGE_TD_IPCSUM 0x00000020 638 1.1 cegger #define AGE_TD_TSO_IPV4 0x00000010 639 1.1 cegger #define AGE_TD_TSO_IPV6 0x00000012 640 1.1 cegger #define AGE_TD_CSUM 0x00000008 641 1.1 cegger #define AGE_TD_INSERT_VLAN_TAG 0x00000004 642 1.1 cegger #define AGE_TD_COALESCE 0x00000002 643 1.1 cegger #define AGE_TD_EOP 0x00000001 644 1.1 cegger 645 1.1 cegger #define AGE_TD_CSUM_PLOADOFFSET 0x00FF0000 646 1.1 cegger #define AGE_TD_CSUM_XSUMOFFSET 0xFF000000 647 1.1 cegger #define AGE_TD_CSUM_XSUMOFFSET_SHIFT 24 648 1.1 cegger #define AGE_TD_CSUM_PLOADOFFSET_SHIFT 16 649 1.1 cegger #define AGE_TD_TSO_MSS_SHIFT 19 650 1.1 cegger #define AGE_TD_TSO_TCPHDR_LEN_SHIFT 14 651 1.1 cegger #define AGE_TD_IPHDR_LEN_SHIFT 10 652 1.1 cegger } __packed; 653 1.1 cegger 654 1.1 cegger #define AGE_TX_RING_CNT 256 655 1.1 cegger #define AGE_RX_RING_CNT 256 656 1.1 cegger #define AGE_RR_RING_CNT (AGE_TX_RING_CNT + AGE_RX_RING_CNT) 657 1.1 cegger /* The following ring alignments are just guessing. */ 658 1.1 cegger #define AGE_TX_RING_ALIGN 16 659 1.1 cegger #define AGE_RX_RING_ALIGN 16 660 1.1 cegger #define AGE_RR_RING_ALIGN 16 661 1.1 cegger #define AGE_CMB_ALIGN 16 662 1.1 cegger #define AGE_SMB_ALIGN 16 663 1.1 cegger 664 1.1 cegger #define AGE_TSO_MAXSEGSIZE 4096 665 1.1 cegger #define AGE_TSO_MAXSIZE (65535 + sizeof(struct ether_vlan_header)) 666 1.1 cegger #define AGE_MAXTXSEGS 32 667 1.1 cegger 668 1.1 cegger #define AGE_ADDR_LO(x) ((uint64_t) (x) & 0xFFFFFFFF) 669 1.1 cegger #define AGE_ADDR_HI(x) ((uint64_t) (x) >> 32) 670 1.1 cegger 671 1.1 cegger #define AGE_MSI_MESSAGES 1 672 1.1 cegger #define AGE_MSIX_MESSAGES 1 673 1.1 cegger 674 1.1 cegger #define AGE_JUMBO_FRAMELEN 10240 675 1.1 cegger #define AGE_JUMBO_MTU \ 676 1.1 cegger (AGE_JUMBO_FRAMELEN - EVL_ENCAPLEN - \ 677 1.1 cegger ETHER_HDR_LEN - ETHER_CRC_LEN) 678 1.1 cegger 679 1.1 cegger #define AGE_DESC_INC(x, y) ((x) = ((x) + 1) % (y)) 680 1.1 cegger 681 1.1 cegger #define AGE_PROC_MIN 30 682 1.1 cegger #define AGE_PROC_MAX (AGE_RX_RING_CNT - 1) 683 1.1 cegger #define AGE_PROC_DEFAULT (AGE_RX_RING_CNT / 2) 684 1.1 cegger 685 1.1 cegger struct age_txdesc { 686 1.1 cegger struct mbuf *tx_m; 687 1.1 cegger bus_dmamap_t tx_dmamap; 688 1.1 cegger struct tx_desc *tx_desc; 689 1.1 cegger }; 690 1.1 cegger 691 1.1 cegger struct age_rxdesc { 692 1.1 cegger struct mbuf *rx_m; 693 1.1 cegger bus_dmamap_t rx_dmamap; 694 1.1 cegger struct rx_desc *rx_desc; 695 1.1 cegger }; 696 1.1 cegger 697 1.1 cegger struct age_chain_data{ 698 1.1 cegger struct age_txdesc age_txdesc[AGE_TX_RING_CNT]; 699 1.1 cegger struct age_rxdesc age_rxdesc[AGE_RX_RING_CNT]; 700 1.1 cegger bus_dmamap_t age_tx_ring_map; 701 1.1 cegger bus_dma_segment_t age_tx_ring_seg; 702 1.1 cegger bus_dmamap_t age_rx_ring_map; 703 1.1 cegger bus_dma_segment_t age_rx_ring_seg; 704 1.1 cegger bus_dmamap_t age_rx_sparemap; 705 1.1 cegger bus_dmamap_t age_rr_ring_map; 706 1.1 cegger bus_dma_segment_t age_rr_ring_seg; 707 1.1 cegger bus_dmamap_t age_cmb_block_map; 708 1.1 cegger bus_dma_segment_t age_cmb_block_seg; 709 1.1 cegger bus_dmamap_t age_smb_block_map; 710 1.1 cegger bus_dma_segment_t age_smb_block_seg; 711 1.1 cegger 712 1.1 cegger int age_tx_prod; 713 1.1 cegger int age_tx_cons; 714 1.1 cegger int age_tx_cnt; 715 1.1 cegger int age_rx_cons; 716 1.1 cegger int age_rr_cons; 717 1.1 cegger int age_rxlen; 718 1.1 cegger 719 1.1 cegger struct mbuf *age_rxhead; 720 1.1 cegger struct mbuf *age_rxtail; 721 1.1 cegger struct mbuf *age_rxprev_tail; 722 1.1 cegger }; 723 1.1 cegger 724 1.1 cegger struct age_ring_data { 725 1.1 cegger struct tx_desc *age_tx_ring; 726 1.1 cegger bus_dma_segment_t age_tx_ring_seg; 727 1.1 cegger bus_addr_t age_tx_ring_paddr; 728 1.1 cegger struct rx_desc *age_rx_ring; 729 1.1 cegger bus_dma_segment_t age_rx_ring_seg; 730 1.1 cegger bus_addr_t age_rx_ring_paddr; 731 1.1 cegger struct rx_rdesc *age_rr_ring; 732 1.1 cegger bus_dma_segment_t age_rr_ring_seg; 733 1.1 cegger bus_addr_t age_rr_ring_paddr; 734 1.1 cegger struct cmb *age_cmb_block; 735 1.1 cegger bus_dma_segment_t age_cmb_block_seg; 736 1.1 cegger bus_addr_t age_cmb_block_paddr; 737 1.1 cegger struct smb *age_smb_block; 738 1.1 cegger bus_dma_segment_t age_smb_block_seg; 739 1.1 cegger bus_addr_t age_smb_block_paddr; 740 1.1 cegger }; 741 1.1 cegger 742 1.1 cegger #define AGE_TX_RING_SZ \ 743 1.1 cegger (sizeof(struct tx_desc) * AGE_TX_RING_CNT) 744 1.1 cegger #define AGE_RX_RING_SZ \ 745 1.1 cegger (sizeof(struct rx_desc) * AGE_RX_RING_CNT) 746 1.1 cegger #define AGE_RR_RING_SZ \ 747 1.1 cegger (sizeof(struct rx_rdesc) * AGE_RR_RING_CNT) 748 1.1 cegger #define AGE_CMB_BLOCK_SZ sizeof(struct cmb) 749 1.1 cegger #define AGE_SMB_BLOCK_SZ sizeof(struct smb) 750 1.1 cegger 751 1.1 cegger struct age_stats { 752 1.1 cegger /* Rx stats. */ 753 1.1 cegger uint64_t rx_frames; 754 1.1 cegger uint64_t rx_bcast_frames; 755 1.1 cegger uint64_t rx_mcast_frames; 756 1.1 cegger uint32_t rx_pause_frames; 757 1.1 cegger uint32_t rx_control_frames; 758 1.1 cegger uint32_t rx_crcerrs; 759 1.1 cegger uint32_t rx_lenerrs; 760 1.1 cegger uint64_t rx_bytes; 761 1.1 cegger uint32_t rx_runts; 762 1.1 cegger uint64_t rx_fragments; 763 1.1 cegger uint64_t rx_pkts_64; 764 1.1 cegger uint64_t rx_pkts_65_127; 765 1.1 cegger uint64_t rx_pkts_128_255; 766 1.1 cegger uint64_t rx_pkts_256_511; 767 1.1 cegger uint64_t rx_pkts_512_1023; 768 1.1 cegger uint64_t rx_pkts_1024_1518; 769 1.1 cegger uint64_t rx_pkts_1519_max; 770 1.1 cegger uint64_t rx_pkts_truncated; 771 1.1 cegger uint32_t rx_fifo_oflows; 772 1.1 cegger uint32_t rx_desc_oflows; 773 1.1 cegger uint32_t rx_alignerrs; 774 1.1 cegger uint64_t rx_bcast_bytes; 775 1.1 cegger uint64_t rx_mcast_bytes; 776 1.1 cegger uint64_t rx_pkts_filtered; 777 1.1 cegger /* Tx stats. */ 778 1.1 cegger uint64_t tx_frames; 779 1.1 cegger uint64_t tx_bcast_frames; 780 1.1 cegger uint64_t tx_mcast_frames; 781 1.1 cegger uint32_t tx_pause_frames; 782 1.1 cegger uint32_t tx_excess_defer; 783 1.1 cegger uint32_t tx_control_frames; 784 1.1 cegger uint32_t tx_deferred; 785 1.1 cegger uint64_t tx_bytes; 786 1.1 cegger uint64_t tx_pkts_64; 787 1.1 cegger uint64_t tx_pkts_65_127; 788 1.1 cegger uint64_t tx_pkts_128_255; 789 1.1 cegger uint64_t tx_pkts_256_511; 790 1.1 cegger uint64_t tx_pkts_512_1023; 791 1.1 cegger uint64_t tx_pkts_1024_1518; 792 1.1 cegger uint64_t tx_pkts_1519_max; 793 1.1 cegger uint32_t tx_single_colls; 794 1.1 cegger uint32_t tx_multi_colls; 795 1.1 cegger uint32_t tx_late_colls; 796 1.1 cegger uint32_t tx_excess_colls; 797 1.1 cegger uint32_t tx_underrun; 798 1.1 cegger uint32_t tx_desc_underrun; 799 1.1 cegger uint32_t tx_lenerrs; 800 1.1 cegger uint32_t tx_pkts_truncated; 801 1.1 cegger uint64_t tx_bcast_bytes; 802 1.1 cegger uint64_t tx_mcast_bytes; 803 1.1 cegger }; 804 1.1 cegger 805 1.1 cegger /* 806 1.1 cegger * Software state per device. 807 1.1 cegger */ 808 1.1 cegger struct age_softc { 809 1.1 cegger device_t sc_dev; 810 1.1 cegger struct ethercom sc_ec; 811 1.1 cegger uint8_t sc_enaddr[ETHER_ADDR_LEN]; 812 1.1 cegger 813 1.1 cegger bus_space_tag_t sc_mem_bt; 814 1.1 cegger bus_space_handle_t sc_mem_bh; 815 1.1 cegger bus_size_t sc_mem_size; 816 1.1 cegger bus_dma_tag_t sc_dmat; 817 1.1 cegger pci_chipset_tag_t sc_pct; 818 1.1 cegger pcitag_t sc_pcitag; 819 1.1 cegger 820 1.1 cegger void *sc_irq_handle; 821 1.1 cegger 822 1.1 cegger struct mii_data sc_miibus; 823 1.1 cegger int age_rev; 824 1.1 cegger int age_chip_rev; 825 1.1 cegger int age_phyaddr; 826 1.1 cegger 827 1.1 cegger uint32_t age_dma_rd_burst; 828 1.1 cegger uint32_t age_dma_wr_burst; 829 1.1 cegger 830 1.1 cegger uint32_t age_flags; 831 1.1 cegger #define AGE_FLAG_PCIE 0x0001 832 1.1 cegger #define AGE_FLAG_PCIX 0x0002 833 1.1 cegger #define AGE_FLAG_MSI 0x0004 834 1.1 cegger #define AGE_FLAG_MSIX 0x0008 835 1.1 cegger #define AGE_FLAG_PMCAP 0x0010 836 1.1 cegger #define AGE_FLAG_DETACH 0x4000 837 1.1 cegger #define AGE_FLAG_LINK 0x8000 838 1.1 cegger 839 1.1 cegger callout_t sc_tick_ch; 840 1.1 cegger struct age_stats age_stat; 841 1.1 cegger struct age_chain_data age_cdata; 842 1.1 cegger struct age_ring_data age_rdata; 843 1.1 cegger int age_process_limit; 844 1.1 cegger int age_int_mod; 845 1.1 cegger int age_max_frame_size; 846 1.1 cegger int age_morework; 847 1.1 cegger int age_rr_prod; 848 1.1 cegger int age_tpd_cons; 849 1.1 cegger 850 1.1 cegger int age_txd_spare; 851 1.1 cegger }; 852 1.1 cegger 853 1.1 cegger /* Register access macros. */ 854 1.1 cegger #define CSR_WRITE_4(sc, reg, val) \ 855 1.1 cegger bus_space_write_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val)) 856 1.1 cegger #define CSR_WRITE_2(sc, reg, val) \ 857 1.1 cegger bus_space_write_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val)) 858 1.1 cegger #define CSR_READ_2(sc, reg) \ 859 1.1 cegger bus_space_read_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg)) 860 1.1 cegger #define CSR_READ_4(sc, reg) \ 861 1.1 cegger bus_space_read_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg)) 862 1.1 cegger 863 1.1 cegger 864 1.1 cegger #define AGE_COMMIT_MBOX(_sc) \ 865 1.1 cegger do { \ 866 1.1 cegger CSR_WRITE_4(_sc, AGE_MBOX, \ 867 1.1 cegger (((_sc)->age_cdata.age_rx_cons << MBOX_RD_PROD_IDX_SHIFT) & \ 868 1.1 cegger MBOX_RD_PROD_IDX_MASK) | \ 869 1.1 cegger (((_sc)->age_cdata.age_rr_cons << \ 870 1.1 cegger MBOX_RRD_CONS_IDX_SHIFT) & MBOX_RRD_CONS_IDX_MASK) | \ 871 1.1 cegger (((_sc)->age_cdata.age_tx_prod << MBOX_TD_PROD_IDX_SHIFT) & \ 872 1.1 cegger MBOX_TD_PROD_IDX_MASK)); \ 873 1.1 cegger } while (0) 874 1.1 cegger 875 1.1 cegger #define AGE_RXCHAIN_RESET(_sc) \ 876 1.1 cegger do { \ 877 1.1 cegger (_sc)->age_cdata.age_rxhead = NULL; \ 878 1.1 cegger (_sc)->age_cdata.age_rxtail = NULL; \ 879 1.1 cegger (_sc)->age_cdata.age_rxprev_tail = NULL; \ 880 1.1 cegger (_sc)->age_cdata.age_rxlen = 0; \ 881 1.1 cegger } while (0) 882 1.1 cegger 883 1.1 cegger #define AGE_TX_TIMEOUT 5 884 1.1 cegger #define AGE_RESET_TIMEOUT 100 885 1.1 cegger #define AGE_TIMEOUT 1000 886 1.1 cegger #define AGE_PHY_TIMEOUT 1000 887 1.1 cegger 888 1.1 cegger #endif /* _IF_AGEREG_H */ 889