if_alcreg.h revision 1.4 1 /* $OpenBSD: if_alcreg.h,v 1.1 2009/08/08 09:31:13 kevlo Exp $ */
2 /*-
3 * Copyright (c) 2009, Pyun YongHyeon <yongari (at) FreeBSD.org>
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice unmodified, this list of conditions, and the following
11 * disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMATES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMATE.
27 *
28 * $FreeBSD: src/sys/dev/alc/if_alcreg.h,v 1.1 2009/06/10 02:07:58 yongari Exp $
29 */
30
31 #ifndef _IF_ALCREG_H
32 #define _IF_ALCREG_H
33
34 #define ALC_PCIR_BAR 0x10
35
36 #define ATHEROS_AR8152_B_V10 0xC0
37 #define ATHEROS_AR8152_B_V11 0xC1
38
39 /*
40 * Atheros AR816x/AR817x revisions
41 */
42 #define AR816X_REV_A0 0
43 #define AR816X_REV_A1 1
44 #define AR816X_REV_B0 2
45 #define AR816X_REV_C0 3
46
47 #define AR816X_REV_SHIFT 3
48 #define AR816X_REV(x) ((x) >> AR816X_REV_SHIFT)
49
50 /* 0x0000 - 0x02FF : PCIe configuration space */
51
52 #define ALC_PEX_UNC_ERR_SEV 0x10C
53 #define PEX_UNC_ERR_SEV_TRN 0x00000001
54 #define PEX_UNC_ERR_SEV_DLP 0x00000010
55 #define PEX_UNC_ERR_SEV_PSN_TLP 0x00001000
56 #define PEX_UNC_ERR_SEV_FCP 0x00002000
57 #define PEX_UNC_ERR_SEV_CPL_TO 0x00004000
58 #define PEX_UNC_ERR_SEV_CA 0x00008000
59 #define PEX_UNC_ERR_SEV_UC 0x00010000
60 #define PEX_UNC_ERR_SEV_ROV 0x00020000
61 #define PEX_UNC_ERR_SEV_MLFP 0x00040000
62 #define PEX_UNC_ERR_SEV_ECRC 0x00080000
63 #define PEX_UNC_ERR_SEV_UR 0x00100000
64
65 #define ALC_EEPROM_LD 0x204 /* AR816x */
66 #define EEPROM_LD_START 0x00000001
67 #define EEPROM_LD_IDLE 0x00000010
68 #define EEPROM_LD_DONE 0x00000000
69 #define EEPROM_LD_PROGRESS 0x00000020
70 #define EEPROM_LD_EXIST 0x00000100
71 #define EEPROM_LD_EEPROM_EXIST 0x00000200
72 #define EEPROM_LD_FLASH_EXIST 0x00000400
73 #define EEPROM_LD_FLASH_END_ADDR_MASK 0x03FF0000
74 #define EEPROM_LD_FLASH_END_ADDR_SHIFT 16
75
76 #define ALC_TWSI_CFG 0x218
77 #define TWSI_CFG_SW_LD_START 0x00000800
78 #define TWSI_CFG_HW_LD_START 0x00001000
79 #define TWSI_CFG_LD_EXIST 0x00400000
80
81 #define ALC_SLD 0x218 /* AR816x */
82 #define SLD_START 0x00000800
83 #define SLD_PROGRESS 0x00001000
84 #define SLD_IDLE 0x00002000
85 #define SLD_SLVADDR_MASK 0x007F0000
86 #define SLD_EXIST 0x00800000
87 #define SLD_FREQ_MASK 0x03000000
88 #define SLD_FREQ_100K 0x00000000
89 #define SLD_FREQ_200K 0x01000000
90 #define SLD_FREQ_300K 0x02000000
91 #define SLD_FREQ_400K 0x03000000
92
93 #define ALC_PCIE_PHYMISC 0x1000
94 #define PCIE_PHYMISC_FORCE_RCV_DET 0x00000004
95
96 #define ALC_PCIE_PHYMISC2 0x1004
97 #define PCIE_PHYMISC2_SERDES_CDR_MASK 0x00030000
98 #define PCIE_PHYMISC2_SERDES_TH_MASK 0x000C0000
99 #define PCIE_PHYMISC2_SERDES_CDR_SHIFT 16
100 #define PCIE_PHYMISC2_SERDES_TH_SHIFT 18
101
102 #define ALC_TWSI_DEBUG 0x1108
103 #define TWSI_DEBUG_DEV_EXIST 0x20000000
104
105 #define ALC_PDLL_TRNS1 0x1104
106 #define PDLL_TRNS1_D3PLLOFF_ENB 0x00000800
107
108 #define ALC_EEPROM_CFG 0x12C0
109 #define EEPROM_CFG_DATA_HI_MASK 0x0000FFFF
110 #define EEPROM_CFG_ADDR_MASK 0x03FF0000
111 #define EEPROM_CFG_ACK 0x40000000
112 #define EEPROM_CFG_RW 0x80000000
113 #define EEPROM_CFG_DATA_HI_SHIFT 0
114 #define EEPROM_CFG_ADDR_SHIFT 16
115
116 #define ALC_EEPROM_DATA_LO 0x12C4
117
118 #define ALC_OPT_CFG 0x12F0
119 #define OPT_CFG_CLK_ENB 0x00000002
120
121 #define ALC_PM_CFG 0x12F8
122 #define PM_CFG_SERDES_ENB 0x00000001
123 #define PM_CFG_RBER_ENB 0x00000002
124 #define PM_CFG_CLK_REQ_ENB 0x00000004
125 #define PM_CFG_ASPM_L1_ENB 0x00000008
126 #define PM_CFG_SERDES_L1_ENB 0x00000010
127 #define PM_CFG_SERDES_PLL_L1_ENB 0x00000020
128 #define PM_CFG_SERDES_PD_EX_L1 0x00000040
129 #define PM_CFG_SERDES_BUDS_RX_L1_ENB 0x00000080
130 #define PM_CFG_L0S_ENTRY_TIMER_MASK 0x00000F00
131 #define PM_CFG_RX_L1_AFTER_L0S 0x00000800
132 #define PM_CFG_ASPM_L0S_ENB 0x00001000
133 #define PM_CFG_CLK_SWH_L1 0x00002000
134 #define PM_CFG_CLK_PWM_VER1_1 0x00004000
135 #define PM_CFG_PCIE_RECV 0x00008000
136 #define PM_CFG_L1_ENTRY_TIMER_MASK 0x000F0000
137 #define PM_CFG_L1_ENTRY_TIMER_816X_MASK 0x00070000
138 #define PM_CFG_TX_L1_AFTER_L0S 0x00080000
139 #define PM_CFG_PM_REQ_TIMER_MASK 0x00F00000
140 #define PM_CFG_LCKDET_TIMER_MASK 0x0F000000
141 #define PM_CFG_EN_BUFS_RX_L0S 0x10000000
142 #define PM_CFG_SA_DLY_ENB 0x20000000
143 #define PM_CFG_MAC_ASPM_CHK 0x40000000
144 #define PM_CFG_HOTRST 0x80000000
145 #define PM_CFG_L0S_ENTRY_TIMER_SHIFT 8
146 #define PM_CFG_L1_ENTRY_TIMER_SHIFT 16
147 #define PM_CFG_PM_REQ_TIMER_SHIFT 20
148 #define PM_CFG_LCKDET_TIMER_SHIFT 24
149
150 #define PM_CFG_L0S_ENTRY_TIMER_DEFAULT 6
151 #define PM_CFG_L1_ENTRY_TIMER_DEFAULT 1
152 #define PM_CFG_L1_ENTRY_TIMER_816X_DEFAULT 4
153 #define PM_CFG_LCKDET_TIMER_DEFAULT 12
154 #define PM_CFG_PM_REQ_TIMER_DEFAULT 12
155 #define PM_CFG_PM_REQ_TIMER_816X_DEFAULT 15
156
157 #define ALC_LTSSM_ID_CFG 0x12FC
158 #define LTSSM_ID_WRO_ENB 0x00001000
159
160 #define ALC_MASTER_CFG 0x1400
161 #define MASTER_RESET 0x00000001
162 #define MASTER_TEST_MODE_MASK 0x0000000C
163 #define MASTER_BERT_START 0x00000010
164 #define MASTER_WAKEN_25M 0x00000020
165 #define MASTER_OOB_DIS_OFF 0x00000040
166 #define MASTER_SA_TIMER_ENB 0x00000080
167 #define MASTER_MTIMER_ENB 0x00000100
168 #define MASTER_MANUAL_INTR_ENB 0x00000200
169 #define MASTER_IM_TX_TIMER_ENB 0x00000400
170 #define MASTER_IM_RX_TIMER_ENB 0x00000800
171 #define MASTER_CLK_SEL_DIS 0x00001000
172 #define MASTER_CLK_SWH_MODE 0x00002000
173 #define MASTER_INTR_RD_CLR 0x00004000
174 #define MASTER_CHIP_REV_MASK 0x00FF0000
175 #define MASTER_CHIP_ID_MASK 0x7F000000
176 #define MASTER_OTP_SEL 0x80000000
177 #define MASTER_TEST_MODE_SHIFT 2
178 #define MASTER_CHIP_REV_SHIFT 16
179 #define MASTER_CHIP_ID_SHIFT 24
180
181 /* Number of ticks per usec for AR813x/AR815x. */
182 #define ALC_TICK_USECS 2
183 #define ALC_USECS(x) ((x) / ALC_TICK_USECS)
184
185 #define ALC_MANUAL_TIMER 0x1404
186
187 #define ALC_IM_TIMER 0x1408
188 #define IM_TIMER_TX_MASK 0x0000FFFF
189 #define IM_TIMER_RX_MASK 0xFFFF0000
190 #define IM_TIMER_TX_SHIFT 0
191 #define IM_TIMER_RX_SHIFT 16
192 #define ALC_IM_TIMER_MIN 0
193 #define ALC_IM_TIMER_MAX 130000 /* 130ms */
194 /*
195 * 100us will ensure alc(4) wouldn't generate more than 10000 Rx
196 * interrupts in a second.
197 */
198 #define ALC_IM_RX_TIMER_DEFAULT 100 /* 100us */
199 /*
200 * alc(4) does not rely on Tx completion interrupts, so set it
201 * somewhat large value to reduce Tx completion interrupts.
202 */
203 #define ALC_IM_TX_TIMER_DEFAULT 1000 /* 1ms */
204
205 #define ALC_GPHY_CFG 0x140C /* 16 bits, 32 bits on AR816x */
206 #define GPHY_CFG_EXT_RESET 0x0001
207 #define GPHY_CFG_RTL_MODE 0x0002
208 #define GPHY_CFG_LED_MODE 0x0004
209 #define GPHY_CFG_ANEG_NOW 0x0008
210 #define GPHY_CFG_RECV_ANEG 0x0010
211 #define GPHY_CFG_GATE_25M_ENB 0x0020
212 #define GPHY_CFG_LPW_EXIT 0x0040
213 #define GPHY_CFG_PHY_IDDQ 0x0080
214 #define GPHY_CFG_PHY_IDDQ_DIS 0x0100
215 #define GPHY_CFG_PCLK_SEL_DIS 0x0200
216 #define GPHY_CFG_HIB_EN 0x0400
217 #define GPHY_CFG_HIB_PULSE 0x0800
218 #define GPHY_CFG_SEL_ANA_RESET 0x1000
219 #define GPHY_CFG_PHY_PLL_ON 0x2000
220 #define GPHY_CFG_PWDOWN_HW 0x4000
221 #define GPHY_CFG_PHY_PLL_BYPASS 0x8000
222 #define GPHY_CFG_100AB_ENB 0x00020000
223
224 #define ALC_IDLE_STATUS 0x1410
225 #define IDLE_STATUS_RXMAC 0x00000001
226 #define IDLE_STATUS_TXMAC 0x00000002
227 #define IDLE_STATUS_RXQ 0x00000004
228 #define IDLE_STATUS_TXQ 0x00000008
229 #define IDLE_STATUS_DMARD 0x00000010
230 #define IDLE_STATUS_DMAWR 0x00000020
231 #define IDLE_STATUS_SMB 0x00000040
232 #define IDLE_STATUS_CMB 0x00000080
233
234 #define ALC_MDIO 0x1414
235 #define MDIO_DATA_MASK 0x0000FFFF
236 #define MDIO_REG_ADDR_MASK 0x001F0000
237 #define MDIO_OP_READ 0x00200000
238 #define MDIO_OP_WRITE 0x00000000
239 #define MDIO_SUP_PREAMBLE 0x00400000
240 #define MDIO_OP_EXECUTE 0x00800000
241 #define MDIO_CLK_25_4 0x00000000
242 #define MDIO_CLK_25_6 0x02000000
243 #define MDIO_CLK_25_8 0x03000000
244 #define MDIO_CLK_25_10 0x04000000
245 #define MDIO_CLK_25_14 0x05000000
246 #define MDIO_CLK_25_20 0x06000000
247 #define MDIO_CLK_25_128 0x07000000
248 #define MDIO_OP_BUSY 0x08000000
249 #define MDIO_AP_ENB 0x10000000
250 #define MDIO_MODE_EXT 0x40000000
251 #define MDIO_DATA_SHIFT 0
252 #define MDIO_REG_ADDR_SHIFT 16
253
254 #define MDIO_REG_ADDR(x) \
255 (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
256 /* Default PHY address. */
257 #define ALC_PHY_ADDR 0
258
259 #define ALC_PHY_STATUS 0x1418
260 #define PHY_STATUS_RECV_ENB 0x00000001
261 #define PHY_STATUS_GENERAL_MASK 0x0000FFFF
262 #define PHY_STATUS_OE_PWSP_MASK 0x07FF0000
263 #define PHY_STATUS_LPW_STATE 0x80000000
264 #define PHY_STATIS_OE_PWSP_SHIFT 16
265
266 /* Packet memory BIST. */
267 #define ALC_BIST0 0x141C
268 #define BIST0_ENB 0x00000001
269 #define BIST0_SRAM_FAIL 0x00000002
270 #define BIST0_FUSE_FLAG 0x00000004
271
272 /* PCIe retry buffer BIST. */
273 #define ALC_BIST1 0x1420
274 #define BIST1_ENB 0x00000001
275 #define BIST1_SRAM_FAIL 0x00000002
276 #define BIST1_FUSE_FLAG 0x00000004
277
278 #define ALC_SERDES_LOCK 0x1424
279 #define SERDES_LOCK_DET 0x00000001
280 #define SERDES_LOCK_DET_ENB 0x00000002
281 #define SERDES_MAC_CLK_SLOWDOWN 0x00020000
282 #define SERDES_PHY_CLK_SLOWDOWN 0x00040000
283
284 #define ALC_LPI_CTL 0x1440
285 #define LPI_CTL_ENB 0x00000001
286
287 #define ALC_EXT_MDIO 0x1448
288 #define EXT_MDIO_REG_MASK 0x0000FFFF
289 #define EXT_MDIO_DEVADDR_MASK 0x001F0000
290 #define EXT_MDIO_REG_SHIFT 0
291 #define EXT_MDIO_DEVADDR_SHIFT 16
292
293 #define EXT_MDIO_REG(x) \
294 (((x) << EXT_MDIO_REG_SHIFT) & EXT_MDIO_REG_MASK)
295 #define EXT_MDIO_DEVADDR(x) \
296 (((x) << EXT_MDIO_DEVADDR_SHIFT) & EXT_MDIO_DEVADDR_MASK)
297
298 #define ALC_IDLE_DECISN_TIMER 0x1474
299 #define IDLE_DECISN_TIMER_DEFAULT_1MS 0x400
300
301 #define ALC_MAC_CFG 0x1480
302 #define MAC_CFG_TX_ENB 0x00000001
303 #define MAC_CFG_RX_ENB 0x00000002
304 #define MAC_CFG_TX_FC 0x00000004
305 #define MAC_CFG_RX_FC 0x00000008
306 #define MAC_CFG_LOOP 0x00000010
307 #define MAC_CFG_FULL_DUPLEX 0x00000020
308 #define MAC_CFG_TX_CRC_ENB 0x00000040
309 #define MAC_CFG_TX_AUTO_PAD 0x00000080
310 #define MAC_CFG_TX_LENCHK 0x00000100
311 #define MAC_CFG_RX_JUMBO_ENB 0x00000200
312 #define MAC_CFG_PREAMBLE_MASK 0x00003C00
313 #define MAC_CFG_VLAN_TAG_STRIP 0x00004000
314 #define MAC_CFG_PROMISC 0x00008000
315 #define MAC_CFG_TX_PAUSE 0x00010000
316 #define MAC_CFG_SCNT 0x00020000
317 #define MAC_CFG_SYNC_RST_TX 0x00040000
318 #define MAC_CFG_SIM_RST_TX 0x00080000
319 #define MAC_CFG_SPEED_MASK 0x00300000
320 #define MAC_CFG_SPEED_10_100 0x00100000
321 #define MAC_CFG_SPEED_1000 0x00200000
322 #define MAC_CFG_DBG_TX_BACKOFF 0x00400000
323 #define MAC_CFG_TX_JUMBO_ENB 0x00800000
324 #define MAC_CFG_RXCSUM_ENB 0x01000000
325 #define MAC_CFG_ALLMULTI 0x02000000
326 #define MAC_CFG_BCAST 0x04000000
327 #define MAC_CFG_DBG 0x08000000
328 #define MAC_CFG_SINGLE_PAUSE_ENB 0x10000000
329 #define MAC_CFG_HASH_ALG_CRC32 0x20000000
330 #define MAC_CFG_SPEED_MODE_SW 0x40000000
331 #define MAC_CFG_FAST_PAUSE 0x80000000
332 #define MAC_CFG_PREAMBLE_SHIFT 10
333 #define MAC_CFG_PREAMBLE_DEFAULT 7
334
335 #define ALC_IPG_IFG_CFG 0x1484
336 #define IPG_IFG_IPGT_MASK 0x0000007F
337 #define IPG_IFG_MIFG_MASK 0x0000FF00
338 #define IPG_IFG_IPG1_MASK 0x007F0000
339 #define IPG_IFG_IPG2_MASK 0x7F000000
340 #define IPG_IFG_IPGT_SHIFT 0
341 #define IPG_IFG_IPGT_DEFAULT 0x60
342 #define IPG_IFG_MIFG_SHIFT 8
343 #define IPG_IFG_MIFG_DEFAULT 0x50
344 #define IPG_IFG_IPG1_SHIFT 16
345 #define IPG_IFG_IPG1_DEFAULT 0x40
346 #define IPG_IFG_IPG2_SHIFT 24
347 #define IPG_IFG_IPG2_DEFAULT 0x60
348
349 /* Station address. */
350 #define ALC_PAR0 0x1488
351 #define ALC_PAR1 0x148C
352
353 /* 64bit multicast hash register. */
354 #define ALC_MAR0 0x1490
355 #define ALC_MAR1 0x1494
356
357 /* half-duplex parameter configuration. */
358 #define ALC_HDPX_CFG 0x1498
359 #define HDPX_CFG_LCOL_MASK 0x000003FF
360 #define HDPX_CFG_RETRY_MASK 0x0000F000
361 #define HDPX_CFG_EXC_DEF_EN 0x00010000
362 #define HDPX_CFG_NO_BACK_C 0x00020000
363 #define HDPX_CFG_NO_BACK_P 0x00040000
364 #define HDPX_CFG_ABEBE 0x00080000
365 #define HDPX_CFG_ABEBT_MASK 0x00F00000
366 #define HDPX_CFG_JAMIPG_MASK 0x0F000000
367 #define HDPX_CFG_LCOL_SHIFT 0
368 #define HDPX_CFG_LCOL_DEFAULT 0x37
369 #define HDPX_CFG_RETRY_SHIFT 12
370 #define HDPX_CFG_RETRY_DEFAULT 0x0F
371 #define HDPX_CFG_ABEBT_SHIFT 20
372 #define HDPX_CFG_ABEBT_DEFAULT 0x0A
373 #define HDPX_CFG_JAMIPG_SHIFT 24
374 #define HDPX_CFG_JAMIPG_DEFAULT 0x07
375
376 #define ALC_FRAME_SIZE 0x149C
377
378 #define ALC_WOL_CFG 0x14A0
379 #define WOL_CFG_PATTERN 0x00000001
380 #define WOL_CFG_PATTERN_ENB 0x00000002
381 #define WOL_CFG_MAGIC 0x00000004
382 #define WOL_CFG_MAGIC_ENB 0x00000008
383 #define WOL_CFG_LINK_CHG 0x00000010
384 #define WOL_CFG_LINK_CHG_ENB 0x00000020
385 #define WOL_CFG_PATTERN_DET 0x00000100
386 #define WOL_CFG_MAGIC_DET 0x00000200
387 #define WOL_CFG_LINK_CHG_DET 0x00000400
388 #define WOL_CFG_CLK_SWITCH_ENB 0x00008000
389 #define WOL_CFG_PATTERN0 0x00010000
390 #define WOL_CFG_PATTERN1 0x00020000
391 #define WOL_CFG_PATTERN2 0x00040000
392 #define WOL_CFG_PATTERN3 0x00080000
393 #define WOL_CFG_PATTERN4 0x00100000
394 #define WOL_CFG_PATTERN5 0x00200000
395 #define WOL_CFG_PATTERN6 0x00400000
396
397 /* WOL pattern length. */
398 #define ALC_PATTERN_CFG0 0x14A4
399 #define PATTERN_CFG_0_LEN_MASK 0x0000007F
400 #define PATTERN_CFG_1_LEN_MASK 0x00007F00
401 #define PATTERN_CFG_2_LEN_MASK 0x007F0000
402 #define PATTERN_CFG_3_LEN_MASK 0x7F000000
403
404 #define ALC_PATTERN_CFG1 0x14A8
405 #define PATTERN_CFG_4_LEN_MASK 0x0000007F
406 #define PATTERN_CFG_5_LEN_MASK 0x00007F00
407 #define PATTERN_CFG_6_LEN_MASK 0x007F0000
408
409 /* RSS */
410 #define ALC_RSS_KEY0 0x14B0
411
412 #define ALC_RSS_KEY1 0x14B4
413
414 #define ALC_RSS_KEY2 0x14B8
415
416 #define ALC_RSS_KEY3 0x14BC
417
418 #define ALC_RSS_KEY4 0x14C0
419
420 #define ALC_RSS_KEY5 0x14C4
421
422 #define ALC_RSS_KEY6 0x14C8
423
424 #define ALC_RSS_KEY7 0x14CC
425
426 #define ALC_RSS_KEY8 0x14D0
427
428 #define ALC_RSS_KEY9 0x14D4
429
430 #define ALC_RSS_IDT_TABLE0 0x14E0
431
432 #define ALC_TD_PRI2_HEAD_ADDR_LO 0x14E0 /* AR816x */
433
434 #define ALC_RSS_IDT_TABLE1 0x14E4
435
436 #define ALC_TD_PRI3_HEAD_ADDR_LO 0x14E4 /* AR816x */
437
438 #define ALC_RSS_IDT_TABLE2 0x14E8
439
440 #define ALC_RSS_IDT_TABLE3 0x14EC
441
442 #define ALC_RSS_IDT_TABLE4 0x14F0
443
444 #define ALC_RSS_IDT_TABLE5 0x14F4
445
446 #define ALC_RSS_IDT_TABLE6 0x14F8
447
448 #define ALC_RSS_IDT_TABLE7 0x14FC
449
450 #define ALC_SRAM_RD0_ADDR 0x1500
451
452 #define ALC_SRAM_RD1_ADDR 0x1504
453
454 #define ALC_SRAM_RD2_ADDR 0x1508
455
456 #define ALC_SRAM_RD3_ADDR 0x150C
457
458 #define RD_HEAD_ADDR_MASK 0x000003FF
459 #define RD_TAIL_ADDR_MASK 0x03FF0000
460 #define RD_HEAD_ADDR_SHIFT 0
461 #define RD_TAIL_ADDR_SHIFT 16
462
463 #define ALC_RD_NIC_LEN0 0x1510 /* 8 bytes unit */
464 #define RD_NIC_LEN_MASK 0x000003FF
465
466 #define ALC_RD_NIC_LEN1 0x1514
467
468 #define ALC_SRAM_TD_ADDR 0x1518
469 #define TD_HEAD_ADDR_MASK 0x000003FF
470 #define TD_TAIL_ADDR_MASK 0x03FF0000
471 #define TD_HEAD_ADDR_SHIFT 0
472 #define TD_TAIL_ADDR_SHIFT 16
473
474 #define ALC_SRAM_TD_LEN 0x151C /* 8 bytes unit */
475 #define SRAM_TD_LEN_MASK 0x000003FF
476
477 #define ALC_SRAM_RX_FIFO_ADDR 0x1520
478
479 #define ALC_SRAM_RX_FIFO_LEN 0x1524
480 #define SRAM_RX_FIFO_LEN_MASK 0x00000FFF
481 #define SRAM_RX_FIFO_LEN_SHIFT 0
482
483 #define ALC_SRAM_TX_FIFO_ADDR 0x1528
484
485 #define ALC_SRAM_TX_FIFO_LEN 0x152C
486
487 #define ALC_SRAM_TCPH_ADDR 0x1530
488 #define SRAM_TCPH_ADDR_MASK 0x00000FFF
489 #define SRAM_PATH_ADDR_MASK 0x0FFF0000
490 #define SRAM_TCPH_ADDR_SHIFT 0
491 #define SRAM_PKTH_ADDR_SHIFT 16
492
493 #define ALC_DMA_BLOCK 0x1534
494 #define DMA_BLOCK_LOAD 0x00000001
495
496 #define ALC_RX_BASE_ADDR_HI 0x1540
497
498 #define ALC_TX_BASE_ADDR_HI 0x1544
499
500 #define ALC_SMB_BASE_ADDR_HI 0x1548
501
502 #define ALC_SMB_BASE_ADDR_LO 0x154C
503
504 #define ALC_RD0_HEAD_ADDR_LO 0x1550
505
506 #define ALC_RD1_HEAD_ADDR_LO 0x1554
507
508 #define ALC_RD2_HEAD_ADDR_LO 0x1558
509
510 #define ALC_RD3_HEAD_ADDR_LO 0x155C
511
512 #define ALC_RD_RING_CNT 0x1560
513 #define RD_RING_CNT_MASK 0x00000FFF
514 #define RD_RING_CNT_SHIFT 0
515
516 #define ALC_RX_BUF_SIZE 0x1564
517 #define RX_BUF_SIZE_MASK 0x0000FFFF
518 /*
519 * If larger buffer size than 1536 is specified the controller
520 * will be locked up. This is hardware limitation.
521 */
522 #define RX_BUF_SIZE_MAX 1536
523
524 #define ALC_RRD0_HEAD_ADDR_LO 0x1568
525
526 #define ALC_RRD1_HEAD_ADDR_LO 0x156C
527
528 #define ALC_RRD2_HEAD_ADDR_LO 0x1570
529
530 #define ALC_RRD3_HEAD_ADDR_LO 0x1574
531
532 #define ALC_RRD_RING_CNT 0x1578
533 #define RRD_RING_CNT_MASK 0x00000FFF
534 #define RRD_RING_CNT_SHIFT 0
535
536 #define ALC_TDH_HEAD_ADDR_LO 0x157C
537
538 #define ALC_TD_PRI1_HEAD_ADDR_LO 0x157C /* AR816x */
539
540 #define ALC_TDL_HEAD_ADDR_LO 0x1580
541
542 #define ALC_TD_PRI0_HEAD_ADDR_LO 0x1580 /* AR816x */
543
544 #define ALC_TD_RING_CNT 0x1584
545 #define TD_RING_CNT_MASK 0x0000FFFF
546 #define TD_RING_CNT_SHIFT 0
547
548 #define ALC_CMB_BASE_ADDR_LO 0x1588
549
550 #define ALC_TXQ_CFG 0x1590
551 #define TXQ_CFG_TD_BURST_MASK 0x0000000F
552 #define TXQ_CFG_IP_OPTION_ENB 0x00000010
553 #define TXQ_CFG_ENB 0x00000020
554 #define TXQ_CFG_ENHANCED_MODE 0x00000040
555 #define TXQ_CFG_8023_ENB 0x00000080
556 #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000
557 #define TXQ_CFG_TD_BURST_SHIFT 0
558 #define TXQ_CFG_TD_BURST_DEFAULT 5
559 #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16
560
561 #define ALC_TSO_OFFLOAD_THRESH 0x1594 /* 8 bytes unit */
562 #define TSO_OFFLOAD_THRESH_MASK 0x000007FF
563 #define TSO_OFFLOAD_ERRLGPKT_DROP_ENB 0x00000800
564 #define TSO_OFFLOAD_THRESH_SHIFT 0
565 #define TSO_OFFLOAD_THRESH_UNIT 8
566 #define TSO_OFFLOAD_THRESH_UNIT_SHIFT 3
567
568 #define ALC_TXF_WATER_MARK 0x1598 /* 8 bytes unit */
569 #define TXF_WATER_MARK_HI_MASK 0x00000FFF
570 #define TXF_WATER_MARK_LO_MASK 0x0FFF0000
571 #define TXF_WATER_MARK_BURST_ENB 0x80000000
572 #define TXF_WATER_MARK_LO_SHIFT 0
573 #define TXF_WATER_MARK_HI_SHIFT 16
574
575 #define ALC_THROUGHPUT_MON 0x159C
576 #define THROUGHPUT_MON_RATE_MASK 0x00000003
577 #define THROUGHPUT_MON_ENB 0x00000080
578 #define THROUGHPUT_MON_RATE_SHIFT 0
579
580 #define ALC_RXQ_CFG 0x15A0
581 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_MASK 0x00000003
582 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_NONE 0x00000000
583 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_1M 0x00000001
584 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_10M 0x00000002
585 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M 0x00000003
586 #define RXQ_CFG_QUEUE1_ENB 0x00000010
587 #define RXQ_CFG_QUEUE2_ENB 0x00000020
588 #define RXQ_CFG_QUEUE3_ENB 0x00000040
589 #define RXQ_CFG_IPV6_CSUM_ENB 0x00000080
590 #define RXQ_CFG_RSS_HASH_TBL_LEN_MASK 0x0000FF00
591 #define RXQ_CFG_RSS_HASH_IPV4 0x00010000
592 #define RXQ_CFG_RSS_HASH_IPV4_TCP 0x00020000
593 #define RXQ_CFG_RSS_HASH_IPV6 0x00040000
594 #define RXQ_CFG_RSS_HASH_IPV6_TCP 0x00080000
595 #define RXQ_CFG_RD_BURST_MASK 0x03F00000
596 #define RXQ_CFG_RSS_MODE_DIS 0x00000000
597 #define RXQ_CFG_RSS_MODE_SQSINT 0x04000000
598 #define RXQ_CFG_RSS_MODE_MQUESINT 0x08000000
599 #define RXQ_CFG_RSS_MODE_MQUEMINT 0x0C000000
600 #define RXQ_CFG_NIP_QUEUE_SEL_TBL 0x10000000
601 #define RXQ_CFG_RSS_HASH_ENB 0x20000000
602 #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000
603 #define RXQ_CFG_QUEUE0_ENB 0x80000000
604 #define RXQ_CFG_RSS_HASH_TBL_LEN_SHIFT 8
605 #define RXQ_CFG_RD_BURST_DEFAULT 8
606 #define RXQ_CFG_RD_BURST_SHIFT 20
607 #define RXQ_CFG_ENB \
608 (RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | \
609 RXQ_CFG_QUEUE2_ENB | RXQ_CFG_QUEUE3_ENB)
610
611 /* AR816x specific bits */
612 #define RXQ_CFG_816X_RSS_HASH_IPV4 0x00000004
613 #define RXQ_CFG_816X_RSS_HASH_IPV4_TCP 0x00000008
614 #define RXQ_CFG_816X_RSS_HASH_IPV6 0x00000010
615 #define RXQ_CFG_816X_RSS_HASH_IPV6_TCP 0x00000020
616 #define RXQ_CFG_816X_RSS_HASH_MASK 0x0000003C
617 #define RXQ_CFG_816X_IPV6_PARSE_ENB 0x00000080
618 #define RXQ_CFG_816X_IDT_TBL_SIZE_MASK 0x0001FF00
619 #define RXQ_CFG_816X_IDT_TBL_SIZE_SHIFT 8
620 #define RXQ_CFG_816X_IDT_TBL_SIZE_DEFAULT 0x100
621
622 #define ALC_RX_RD_FREE_THRESH 0x15A4 /* 8 bytes unit. */
623 #define RX_RD_FREE_THRESH_HI_MASK 0x0000003F
624 #define RX_RD_FREE_THRESH_LO_MASK 0x00000FC0
625 #define RX_RD_FREE_THRESH_HI_SHIFT 0
626 #define RX_RD_FREE_THRESH_LO_SHIFT 6
627 #define RX_RD_FREE_THRESH_HI_DEFAULT 16
628 #define RX_RD_FREE_THRESH_LO_DEFAULT 8
629
630 #define ALC_RX_FIFO_PAUSE_THRESH 0x15A8
631 #define RX_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF
632 #define RX_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF0000
633 #define RX_FIFO_PAUSE_THRESH_LO_SHIFT 0
634 #define RX_FIFO_PAUSE_THRESH_HI_SHIFT 16
635 /*
636 * Size = tx-packet(1522) + IPG(12) + SOF(8) + 64(Pause) + IPG(12) + SOF(8) +
637 * rx-packet(1522) + delay-of-link(64)
638 * = 3212.
639 */
640 #define RX_FIFO_PAUSE_816X_RSVD 3212
641
642 #define ALC_RD_DMA_CFG 0x15AC
643 #define RD_DMA_CFG_THRESH_MASK 0x00000FFF /* 8 bytes unit */
644 #define RD_DMA_CFG_TIMER_MASK 0xFFFF0000
645 #define RD_DMA_CFG_THRESH_SHIFT 0
646 #define RD_DMA_CFG_TIMER_SHIFT 16
647 #define RD_DMA_CFG_THRESH_DEFAULT 0x100
648 #define RD_DMA_CFG_TIMER_DEFAULT 0
649 #define RD_DMA_CFG_TICK_USECS 8
650 #define ALC_RD_DMA_CFG_USECS(x) ((x) / RD_DMA_CFG_TICK_USECS)
651
652 #define ALC_RSS_HASH_VALUE 0x15B0
653
654 #define ALC_RSS_HASH_FLAG 0x15B4
655
656 #define ALC_RSS_CPU 0x15B8
657
658 #define ALC_DMA_CFG 0x15C0
659 #define DMA_CFG_IN_ORDER 0x00000001
660 #define DMA_CFG_ENH_ORDER 0x00000002
661 #define DMA_CFG_OUT_ORDER 0x00000004
662 #define DMA_CFG_RCB_64 0x00000000
663 #define DMA_CFG_RCB_128 0x00000008
664 #define DMA_CFG_PEND_AUTO_RST 0x00000008
665 #define DMA_CFG_RD_BURST_128 0x00000000
666 #define DMA_CFG_RD_BURST_256 0x00000010
667 #define DMA_CFG_RD_BURST_512 0x00000020
668 #define DMA_CFG_RD_BURST_1024 0x00000030
669 #define DMA_CFG_RD_BURST_2048 0x00000040
670 #define DMA_CFG_RD_BURST_4096 0x00000050
671 #define DMA_CFG_WR_BURST_128 0x00000000
672 #define DMA_CFG_WR_BURST_256 0x00000080
673 #define DMA_CFG_WR_BURST_512 0x00000100
674 #define DMA_CFG_WR_BURST_1024 0x00000180
675 #define DMA_CFG_WR_BURST_2048 0x00000200
676 #define DMA_CFG_WR_BURST_4096 0x00000280
677 #define DMA_CFG_RD_REQ_PRI 0x00000400
678 #define DMA_CFG_RD_DELAY_CNT_MASK 0x0000F800
679 #define DMA_CFG_WR_DELAY_CNT_MASK 0x000F0000
680 #define DMA_CFG_CMB_ENB 0x00100000
681 #define DMA_CFG_SMB_ENB 0x00200000
682 #define DMA_CFG_CMB_NOW 0x00400000
683 #define DMA_CFG_SMB_DIS 0x01000000
684 #define DMA_CFG_RD_CHNL_SEL_MASK 0x0C000000
685 #define DMA_CFG_RD_CHNL_SEL_1 0x00000000
686 #define DMA_CFG_RD_CHNL_SEL_2 0x04000000
687 #define DMA_CFG_RD_CHNL_SEL_3 0x08000000
688 #define DMA_CFG_RD_CHNL_SEL_4 0x0C000000
689 #define DMA_CFG_WSRAM_RDCTL 0x10000000
690 #define DMA_CFG_RD_PEND_CLR 0x20000000
691 #define DMA_CFG_WR_PEND_CLR 0x40000000
692 #define DMA_CFG_SMB_NOW 0x80000000
693 #define DMA_CFG_RD_BURST_MASK 0x07
694 #define DMA_CFG_RD_BURST_SHIFT 4
695 #define DMA_CFG_WR_BURST_MASK 0x07
696 #define DMA_CFG_WR_BURST_SHIFT 7
697 #define DMA_CFG_RD_DELAY_CNT_SHIFT 11
698 #define DMA_CFG_WR_DELAY_CNT_SHIFT 16
699 #define DMA_CFG_RD_DELAY_CNT_DEFAULT 15
700 #define DMA_CFG_WR_DELAY_CNT_DEFAULT 4
701
702 #define ALC_SMB_STAT_TIMER 0x15C4
703 #define SMB_STAT_TIMER_MASK 0x00FFFFFF
704 #define SMB_STAT_TIMER_SHIFT 0
705
706 #define ALC_CMB_TD_THRESH 0x15C8
707 #define CMB_TD_THRESH_MASK 0x0000FFFF
708 #define CMB_TD_THRESH_SHIFT 0
709
710 #define ALC_CMB_TX_TIMER 0x15CC
711 #define CMB_TX_TIMER_MASK 0x0000FFFF
712 #define CMB_TX_TIMER_SHIFT 0
713
714 #define ALC_MSI_MAP_TBL1 0x15D0
715
716 #define ALC_MSI_ID_MAP 0x15D4
717
718 #define ALC_MSI_MAP_TBL2 0x15D8
719
720 #define ALC_MBOX_RD0_PROD_IDX 0x15E0
721
722 #define ALC_MBOX_RD1_PROD_IDX 0x15E4
723
724 #define ALC_MBOX_RD2_PROD_IDX 0x15E8
725
726 #define ALC_MBOX_RD3_PROD_IDX 0x15EC
727
728 #define ALC_MBOX_RD_PROD_MASK 0x0000FFFF
729 #define MBOX_RD_PROD_SHIFT 0
730
731 #define ALC_MBOX_TD_PROD_IDX 0x15F0
732 #define MBOX_TD_PROD_HI_IDX_MASK 0x0000FFFF
733 #define MBOX_TD_PROD_LO_IDX_MASK 0xFFFF0000
734 #define MBOX_TD_PROD_HI_IDX_SHIFT 0
735 #define MBOX_TD_PROD_LO_IDX_SHIFT 16
736
737 #define ALC_MBOX_TD_PRI1_PROD_IDX 0x15F0 /* 16 bits AR816x */
738
739 #define ALC_MBOX_TD_PRI0_PROD_IDX 0x15F2 /* 16 bits AR816x */
740
741 #define ALC_MBOX_TD_CONS_IDX 0x15F4
742 #define MBOX_TD_CONS_HI_IDX_MASK 0x0000FFFF
743 #define MBOX_TD_CONS_LO_IDX_MASK 0xFFFF0000
744 #define MBOX_TD_CONS_HI_IDX_SHIFT 0
745 #define MBOX_TD_CONS_LO_IDX_SHIFT 16
746
747 #define ALC_MBOX_TD_PRI1_CONS_IDX 0x15F4 /* 16 bits AR816x */
748
749 #define ALC_MBOX_TD_PRI0_CONS_IDX 0x15F6 /* 16 bits AR816x */
750
751 #define ALC_MBOX_RD01_CONS_IDX 0x15F8
752 #define MBOX_RD0_CONS_IDX_MASK 0x0000FFFF
753 #define MBOX_RD1_CONS_IDX_MASK 0xFFFF0000
754 #define MBOX_RD0_CONS_IDX_SHIFT 0
755 #define MBOX_RD1_CONS_IDX_SHIFT 16
756
757 #define ALC_MBOX_RD23_CONS_IDX 0x15FC
758 #define MBOX_RD2_CONS_IDX_MASK 0x0000FFFF
759 #define MBOX_RD3_CONS_IDX_MASK 0xFFFF0000
760 #define MBOX_RD2_CONS_IDX_SHIFT 0
761 #define MBOX_RD3_CONS_IDX_SHIFT 16
762
763 #define ALC_INTR_STATUS 0x1600
764 #define INTR_SMB 0x00000001
765 #define INTR_TIMER 0x00000002
766 #define INTR_MANUAL_TIMER 0x00000004
767 #define INTR_RX_FIFO_OFLOW 0x00000008
768 #define INTR_RD0_UNDERRUN 0x00000010
769 #define INTR_RD1_UNDERRUN 0x00000020
770 #define INTR_RD2_UNDERRUN 0x00000040
771 #define INTR_RD3_UNDERRUN 0x00000080
772 #define INTR_TX_FIFO_UNDERRUN 0x00000100
773 #define INTR_DMA_RD_TO_RST 0x00000200
774 #define INTR_DMA_WR_TO_RST 0x00000400
775 #define INTR_TX_CREDIT 0x00000800
776 #define INTR_GPHY 0x00001000
777 #define INTR_GPHY_LOW_PW 0x00002000
778 #define INTR_TXQ_TO_RST 0x00004000
779 #define INTR_TX_PKT0 0x00008000
780 #define INTR_RX_PKT0 0x00010000
781 #define INTR_RX_PKT1 0x00020000
782 #define INTR_RX_PKT2 0x00040000
783 #define INTR_RX_PKT3 0x00080000
784 #define INTR_MAC_RX 0x00100000
785 #define INTR_MAC_TX 0x00200000
786 #define INTR_UNDERRUN 0x00400000
787 #define INTR_FRAME_ERROR 0x00800000
788 #define INTR_FRAME_OK 0x01000000
789 #define INTR_CSUM_ERROR 0x02000000
790 #define INTR_PHY_LINK_DOWN 0x04000000
791 #define INTR_DIS_INT 0x80000000
792
793 /* INTR status for AR816x/AR817x 4 TX queues, 8 RX queues */
794 #define INTR_TX_PKT1 0x00000020
795 #define INTR_TX_PKT2 0x00000040
796 #define INTR_TX_PKT3 0x00000080
797 #define INTR_RX_PKT4 0x08000000
798 #define INTR_RX_PKT5 0x10000000
799 #define INTR_RX_PKT6 0x20000000
800 #define INTR_RX_PKT7 0x40000000
801
802 /* Interrupt Mask Register */
803 #define ALC_INTR_MASK 0x1604
804
805 #ifdef notyet
806 #define INTR_RX_PKT \
807 (INTR_RX_PKT0 | INTR_RX_PKT1 | INTR_RX_PKT2 | \
808 INTR_RX_PKT3)
809 #define INTR_RD_UNDERRUN \
810 (INTR_RD0_UNDERRUN | INTR_RD1_UNDERRUN | \
811 INTR_RD2_UNDERRUN | INTR_RD3_UNDERRUN)
812 #else
813 #define INTR_TX_PKT INTR_TX_PKT0
814 #define INTR_RX_PKT INTR_RX_PKT0
815 #define INTR_RD_UNDERRUN INTR_RD0_UNDERRUN
816 #endif
817
818 #define ALC_INTRS \
819 (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \
820 INTR_TXQ_TO_RST | INTR_RX_PKT | INTR_TX_PKT | \
821 INTR_RX_FIFO_OFLOW | INTR_RD_UNDERRUN | \
822 INTR_TX_FIFO_UNDERRUN)
823
824 #define ALC_INTR_RETRIG_TIMER 0x1608
825 #define INTR_RETRIG_TIMER_MASK 0x0000FFFF
826 #define INTR_RETRIG_TIMER_SHIFT 0
827
828 #define ALC_HDS_CFG 0x160C
829 #define HDS_CFG_ENB 0x00000001
830 #define HDS_CFG_BACKFILLSIZE_MASK 0x000FFF00
831 #define HDS_CFG_MAX_HDRSIZE_MASK 0xFFF00000
832 #define HDS_CFG_BACKFILLSIZE_SHIFT 8
833 #define HDS_CFG_MAX_HDRSIZE_SHIFT 20
834
835 #define ALC_MBOX_TD_PRI3_PROD_IDX 0x1618 /* 16 bits AR816x */
836
837 #define ALC_MBOX_TD_PRI2_PROD_IDX 0x161A /* 16 bits AR816x */
838
839 #define ALC_MBOX_TD_PRI3_CONS_IDX 0x161C /* 16 bits AR816x */
840
841 #define ALC_MBOX_TD_PRI2_CONS_IDX 0x161E /* 16 bits AR816x */
842
843 /* AR813x/AR815x registers for MAC statistics */
844 #define ALC_RX_MIB_BASE 0x1700
845
846 #define ALC_TX_MIB_BASE 0x1760
847
848 #define ALC_DRV 0x1804 /* AR816x */
849 #define DRV_ASPM_SPD10LMT_1M 0x00000000
850 #define DRV_ASPM_SPD10LMT_10M 0x00000001
851 #define DRV_ASPM_SPD10LMT_100M 0x00000002
852 #define DRV_ASPM_SPD10LMT_NO 0x00000003
853 #define DRV_ASPM_SPD10LMT_MASK 0x00000003
854 #define DRV_ASPM_SPD100LMT_1M 0x00000000
855 #define DRV_ASPM_SPD100LMT_10M 0x00000004
856 #define DRV_ASPM_SPD100LMT_100M 0x00000008
857 #define DRV_ASPM_SPD100LMT_NO 0x0000000C
858 #define DRV_ASPM_SPD100LMT_MASK 0x0000000C
859 #define DRV_ASPM_SPD1000LMT_100M 0x00000000
860 #define DRV_ASPM_SPD1000LMT_NO 0x00000010
861 #define DRV_ASPM_SPD1000LMT_1M 0x00000020
862 #define DRV_ASPM_SPD1000LMT_10M 0x00000030
863 #define DRV_ASPM_SPD1000LMT_MASK 0x00000000
864 #define DRV_WOLCAP_BIOS_EN 0x00000100
865 #define DRV_WOLMAGIC_EN 0x00000200
866 #define DRV_WOLLINKUP_EN 0x00000400
867 #define DRV_WOLPATTERN_EN 0x00000800
868 #define DRV_AZ_EN 0x00001000
869 #define DRV_WOLS5_BIOS_EN 0x00010000
870 #define DRV_WOLS5_EN 0x00020000
871 #define DRV_DISABLE 0x00040000
872 #define DRV_PHY_MASK 0x1FE00000
873 #define DRV_PHY_EEE 0x00200000
874 #define DRV_PHY_APAUSE 0x00400000
875 #define DRV_PHY_PAUSE 0x00800000
876 #define DRV_PHY_DUPLEX 0x01000000
877 #define DRV_PHY_10 0x02000000
878 #define DRV_PHY_100 0x04000000
879 #define DRV_PHY_1000 0x08000000
880 #define DRV_PHY_AUTO 0x10000000
881 #define DRV_PHY_SHIFT 21
882
883 #define ALC_CLK_GATING_CFG 0x1814
884 #define CLK_GATING_DMAW_ENB 0x0001
885 #define CLK_GATING_DMAR_ENB 0x0002
886 #define CLK_GATING_TXQ_ENB 0x0004
887 #define CLK_GATING_RXQ_ENB 0x0008
888 #define CLK_GATING_TXMAC_ENB 0x0010
889 #define CLK_GATING_RXMAC_ENB 0x0020
890
891 #define ALC_DEBUG_DATA0 0x1900
892
893 #define ALC_DEBUG_DATA1 0x1904
894
895 #define ALC_MSI_RETRANS_TIMER 0x1920
896 #define MSI_RETRANS_TIMER_MASK 0x0000FFFF
897 #define MSI_RETRANS_MASK_SEL_STD 0x00000000
898 #define MSI_RETRANS_MASK_SEL_LINE 0x00010000
899 #define MSI_RETRANS_TIMER_SHIFT 0
900
901 #define ALC_WRR 0x1938
902 #define WRR_PRI0_MASK 0x0000001F
903 #define WRR_PRI1_MASK 0x00001F00
904 #define WRR_PRI2_MASK 0x001F0000
905 #define WRR_PRI3_MASK 0x1F000000
906 #define WRR_PRI_RESTRICT_MASK 0x60000000
907 #define WRR_PRI_RESTRICT_ALL 0x00000000
908 #define WRR_PRI_RESTRICT_HI 0x20000000
909 #define WRR_PRI_RESTRICT_HI2 0x40000000
910 #define WRR_PRI_RESTRICT_NONE 0x60000000
911 #define WRR_PRI0_SHIFT 0
912 #define WRR_PRI1_SHIFT 8
913 #define WRR_PRI2_SHIFT 16
914 #define WRR_PRI3_SHIFT 24
915 #define WRR_PRI_DEFAULT 4
916 #define WRR_PRI_RESTRICT_SHIFT 29
917
918 #define ALC_HQTD_CFG 0x193C
919 #define HQTD_CFG_Q1_BURST_MASK 0x0000000F
920 #define HQTD_CFG_Q2_BURST_MASK 0x000000F0
921 #define HQTD_CFG_Q3_BURST_MASK 0x00000F00
922 #define HQTD_CFG_BURST_ENB 0x80000000
923 #define HQTD_CFG_Q1_BURST_SHIFT 0
924 #define HQTD_CFG_Q2_BURST_SHIFT 4
925 #define HQTD_CFG_Q3_BURST_SHIFT 8
926
927 #define ALC_MISC 0x19C0
928 #define MISC_INTNLOSC_OPEN 0x00000008
929 #define MISC_ISO_ENB 0x00001000
930 #define MISC_PSW_OCP_MASK 0x00E00000
931 #define MISC_PSW_OCP_SHIFT 21
932 #define MISC_PSW_OCP_DEFAULT 7
933
934 #define ALC_MISC2 0x19C8
935 #define MISC2_CALB_START 0x00000001
936
937 #define ALC_MISC3 0x19CC
938 #define MISC3_25M_NOTO_INTNL 0x00000001
939 #define MISC3_25M_BY_SW 0x00000002
940
941 #define ALC_MII_DBG_ADDR 0x1D
942 #define ALC_MII_DBG_DATA 0x1E
943
944 #define MII_ANA_CFG0 0x00
945 #define ANA_RESTART_CAL 0x0001
946 #define ANA_MANUL_SWICH_ON_MASK 0x001E
947 #define ANA_MAN_ENABLE 0x0020
948 #define ANA_SEL_HSP 0x0040
949 #define ANA_EN_HB 0x0080
950 #define ANA_EN_HBIAS 0x0100
951 #define ANA_OEN_125M 0x0200
952 #define ANA_EN_LCKDT 0x0400
953 #define ANA_LCKDT_PHY 0x0800
954 #define ANA_AFE_MODE 0x1000
955 #define ANA_VCO_SLOW 0x2000
956 #define ANA_VCO_FAST 0x4000
957 #define ANA_SEL_CLK125M_DSP 0x8000
958 #define ANA_MANUL_SWICH_ON_SHIFT 1
959
960 #define MII_DBG_ANACTL 0x00
961 #define DBG_ANACTL_DEFAULT 0x02EF
962
963 #define MII_ANA_CFG4 0x04
964 #define ANA_IECHO_ADJ_MASK 0x0F
965 #define ANA_IECHO_ADJ_3_MASK 0x000F
966 #define ANA_IECHO_ADJ_2_MASK 0x00F0
967 #define ANA_IECHO_ADJ_1_MASK 0x0F00
968 #define ANA_IECHO_ADJ_0_MASK 0xF000
969 #define ANA_IECHO_ADJ_3_SHIFT 0
970 #define ANA_IECHO_ADJ_2_SHIFT 4
971 #define ANA_IECHO_ADJ_1_SHIFT 8
972 #define ANA_IECHO_ADJ_0_SHIFT 12
973
974 #define MII_DBG_SYSMODCTL 0x04
975 #define DBG_SYSMODCTL_DEFAULT 0xBB8B
976
977 #define MII_ANA_CFG5 0x05
978 #define ANA_SERDES_CDR_BW_MASK 0x0003
979 #define ANA_MS_PAD_DBG 0x0004
980 #define ANA_SPEEDUP_DBG 0x0008
981 #define ANA_SERDES_TH_LOS_MASK 0x0030
982 #define ANA_SERDES_EN_DEEM 0x0040
983 #define ANA_SERDES_TXELECIDLE 0x0080
984 #define ANA_SERDES_BEACON 0x0100
985 #define ANA_SERDES_HALFTXDR 0x0200
986 #define ANA_SERDES_SEL_HSP 0x0400
987 #define ANA_SERDES_EN_PLL 0x0800
988 #define ANA_SERDES_EN 0x1000
989 #define ANA_SERDES_EN_LCKDT 0x2000
990 #define ANA_SERDES_CDR_BW_SHIFT 0
991 #define ANA_SERDES_TH_LOS_SHIFT 4
992
993 #define MII_DBG_SRDSYSMOD 0x05
994 #define DBG_SRDSYSMOD_DEFAULT 0x2C46
995
996 #define MII_ANA_CFG11 0x0B
997 #define ANA_PS_HIB_EN 0x8000
998
999 #define MII_DBG_HIBNEG 0x0B
1000 #define DBG_HIBNEG_HIB_PULSE 0x1000
1001 #define DBG_HIBNEG_PSHIB_EN 0x8000
1002 #define DBG_HIBNEG_DEFAULT 0xBC40
1003
1004 #define MII_ANA_CFG18 0x12
1005 #define ANA_TEST_MODE_10BT_01MASK 0x0003
1006 #define ANA_LOOP_SEL_10BT 0x0004
1007 #define ANA_RGMII_MODE_SW 0x0008
1008 #define ANA_EN_LONGECABLE 0x0010
1009 #define ANA_TEST_MODE_10BT_2 0x0020
1010 #define ANA_EN_10BT_IDLE 0x0400
1011 #define ANA_EN_MASK_TB 0x0800
1012 #define ANA_TRIGGER_SEL_TIMER_MASK 0x3000
1013 #define ANA_INTERVAL_SEL_TIMER_MASK 0xC000
1014 #define ANA_TEST_MODE_10BT_01SHIFT 0
1015 #define ANA_TRIGGER_SEL_TIMER_SHIFT 12
1016 #define ANA_INTERVAL_SEL_TIMER_SHIFT 14
1017
1018 #define MII_DBG_TST10BTCFG 0x12
1019 #define DBG_TST10BTCFG_DEFAULT 0x4C04
1020
1021 #define MII_DBG_AZ_ANADECT 0x15
1022 #define DBG_AZ_ANADECT_DEFAULT 0x3220
1023 #define DBG_AZ_ANADECT_LONG 0x3210
1024
1025 #define MII_DBG_MSE16DB 0x18
1026 #define DBG_MSE16DB_UP 0x05EA
1027 #define DBG_MSE16DB_DOWN 0x02EA
1028
1029 #define MII_DBG_MSE20DB 0x1C
1030 #define DBG_MSE20DB_TH_MASK 0x01FC
1031 #define DBG_MSE20DB_TH_DEFAULT 0x2E
1032 #define DBG_MSE20DB_TH_HI 0x54
1033 #define DBG_MSE20DB_TH_SHIFT 2
1034
1035 #define MII_DBG_AGC 0x23
1036 #define DBG_AGC_2_VGA_MASK 0x3F00
1037 #define DBG_AGC_2_VGA_SHIFT 8
1038 #define DBG_AGC_LONG1G_LIMT 40
1039 #define DBG_AGC_LONG100M_LIMT 44
1040
1041 #define MII_ANA_CFG41 0x29
1042 #define ANA_TOP_PS_EN 0x8000
1043
1044 #define MII_DBG_LEGCYPS 0x29
1045 #define DBG_LEGCYPS_ENB 0x8000
1046 #define DBG_LEGCYPS_DEFAULT 0x129D
1047
1048 #define MII_ANA_CFG54 0x36
1049 #define ANA_LONG_CABLE_TH_100_MASK 0x003F
1050 #define ANA_DESERVED 0x0040
1051 #define ANA_EN_LIT_CH 0x0080
1052 #define ANA_SHORT_CABLE_TH_100_MASK 0x3F00
1053 #define ANA_BP_BAD_LINK_ACCUM 0x4000
1054 #define ANA_BP_SMALL_BW 0x8000
1055 #define ANA_LONG_CABLE_TH_100_SHIFT 0
1056 #define ANA_SHORT_CABLE_TH_100_SHIFT 8
1057
1058 #define MII_DBG_TST100BTCFG 0x36
1059 #define DBG_TST100BTCFG_DEFAULT 0xE12C
1060
1061 #define MII_DBG_GREENCFG 0x3B
1062 #define DBG_GREENCFG_DEFAULT 0x7078
1063
1064 #define MII_DBG_GREENCFG2 0x3D
1065 #define DBG_GREENCFG2_GATE_DFSE_EN 0x0080
1066 #define DBG_GREENCFG2_BP_GREEN 0x8000
1067
1068 /* Device addr 3 */
1069 #define MII_EXT_PCS 3
1070
1071 #define MII_EXT_CLDCTL3 0x8003
1072 #define EXT_CLDCTL3_BP_CABLE1TH_DET_GT 0x8000
1073
1074 #define MII_EXT_CLDCTL5 0x8005
1075 #define EXT_CLDCTL5_BP_VD_HLFBIAS 0x4000
1076
1077 #define MII_EXT_CLDCTL6 0x8006
1078 #define EXT_CLDCTL6_CAB_LEN_MASK 0x00FF
1079 #define EXT_CLDCTL6_CAB_LEN_SHIFT 0
1080 #define EXT_CLDCTL6_CAB_LEN_SHORT1G 116
1081 #define EXT_CLDCTL6_CAB_LEN_SHORT100M 152
1082
1083 #define MII_EXT_VDRVBIAS 0x8062
1084 #define EXT_VDRVBIAS_DEFAULT 3
1085
1086 /* Device addr 7 */
1087 #define MII_EXT_ANEG 7
1088
1089 #define MII_EXT_ANEG_LOCAL_EEEADV 0x3C
1090 #define ANEG_LOCA_EEEADV_100BT 0x0002
1091 #define ANEG_LOCA_EEEADV_1000BT 0x0004
1092
1093 #define MII_EXT_ANEG_AFE 0x801A
1094 #define ANEG_AFEE_10BT_100M_TH 0x0040
1095
1096 #define MII_EXT_ANEG_S3DIG10 0x8023
1097 #define ANEG_S3DIG10_SL 0x0001
1098 #define ANEG_S3DIG10_DEFAULT 0
1099
1100 #define MII_EXT_ANEG_NLP78 0x8027
1101 #define ANEG_NLP78_120M_DEFAULT 0x8A05
1102
1103 /* Statistics counters collected by the MAC. */
1104 struct smb {
1105 /* Rx stats. */
1106 uint32_t rx_frames;
1107 uint32_t rx_bcast_frames;
1108 uint32_t rx_mcast_frames;
1109 uint32_t rx_pause_frames;
1110 uint32_t rx_control_frames;
1111 uint32_t rx_crcerrs;
1112 uint32_t rx_lenerrs;
1113 uint32_t rx_bytes;
1114 uint32_t rx_runts;
1115 uint32_t rx_fragments;
1116 uint32_t rx_pkts_64;
1117 uint32_t rx_pkts_65_127;
1118 uint32_t rx_pkts_128_255;
1119 uint32_t rx_pkts_256_511;
1120 uint32_t rx_pkts_512_1023;
1121 uint32_t rx_pkts_1024_1518;
1122 uint32_t rx_pkts_1519_max;
1123 uint32_t rx_pkts_truncated;
1124 uint32_t rx_fifo_oflows;
1125 uint32_t rx_rrs_errs;
1126 uint32_t rx_alignerrs;
1127 uint32_t rx_bcast_bytes;
1128 uint32_t rx_mcast_bytes;
1129 uint32_t rx_pkts_filtered;
1130 /* Tx stats. */
1131 uint32_t tx_frames;
1132 uint32_t tx_bcast_frames;
1133 uint32_t tx_mcast_frames;
1134 uint32_t tx_pause_frames;
1135 uint32_t tx_excess_defer;
1136 uint32_t tx_control_frames;
1137 uint32_t tx_deferred;
1138 uint32_t tx_bytes;
1139 uint32_t tx_pkts_64;
1140 uint32_t tx_pkts_65_127;
1141 uint32_t tx_pkts_128_255;
1142 uint32_t tx_pkts_256_511;
1143 uint32_t tx_pkts_512_1023;
1144 uint32_t tx_pkts_1024_1518;
1145 uint32_t tx_pkts_1519_max;
1146 uint32_t tx_single_colls;
1147 uint32_t tx_multi_colls;
1148 uint32_t tx_late_colls;
1149 uint32_t tx_excess_colls;
1150 uint32_t tx_underrun;
1151 uint32_t tx_desc_underrun;
1152 uint32_t tx_lenerrs;
1153 uint32_t tx_pkts_truncated;
1154 uint32_t tx_bcast_bytes;
1155 uint32_t tx_mcast_bytes;
1156 uint32_t updated;
1157 };
1158
1159 /* CMB(Coalesing message block) */
1160 struct cmb {
1161 uint32_t cons;
1162 };
1163
1164 /* Rx free descriptor */
1165 struct rx_desc {
1166 uint64_t addr;
1167 };
1168
1169 /* Rx return descriptor */
1170 struct rx_rdesc {
1171 uint32_t rdinfo;
1172 #define RRD_CSUM_MASK 0x0000FFFF
1173 #define RRD_RD_CNT_MASK 0x000F0000
1174 #define RRD_RD_IDX_MASK 0xFFF00000
1175 #define RRD_CSUM_SHIFT 0
1176 #define RRD_RD_CNT_SHIFT 16
1177 #define RRD_RD_IDX_SHIFT 20
1178 #define RRD_CSUM(x) \
1179 (((x) & RRD_CSUM_MASK) >> RRD_CSUM_SHIFT)
1180 #define RRD_RD_CNT(x) \
1181 (((x) & RRD_RD_CNT_MASK) >> RRD_RD_CNT_SHIFT)
1182 #define RRD_RD_IDX(x) \
1183 (((x) & RRD_RD_IDX_MASK) >> RRD_RD_IDX_SHIFT)
1184 uint32_t rss;
1185 uint32_t vtag;
1186 #define RRD_VLAN_MASK 0x0000FFFF
1187 #define RRD_HEAD_LEN_MASK 0x00FF0000
1188 #define RRD_HDS_MASK 0x03000000
1189 #define RRD_HDS_NONE 0x00000000
1190 #define RRD_HDS_HEAD 0x01000000
1191 #define RRD_HDS_DATA 0x02000000
1192 #define RRD_CPU_MASK 0x0C000000
1193 #define RRD_HASH_FLAG_MASK 0xF0000000
1194 #define RRD_VLAN_SHIFT 0
1195 #define RRD_HEAD_LEN_SHIFT 16
1196 #define RRD_HDS_SHIFT 24
1197 #define RRD_CPU_SHIFT 26
1198 #define RRD_HASH_FLAG_SHIFT 28
1199 #define RRD_VLAN(x) \
1200 (((x) & RRD_VLAN_MASK) >> RRD_VLAN_SHIFT)
1201 #define RRD_HEAD_LEN(x) \
1202 (((x) & RRD_HEAD_LEN_MASK) >> RRD_HEAD_LEN_SHIFT)
1203 #define RRD_CPU(x) \
1204 (((x) & RRD_CPU_MASK) >> RRD_CPU_SHIFT)
1205 uint32_t status;
1206 #define RRD_LEN_MASK 0x00003FFF
1207 #define RRD_LEN_SHIFT 0
1208 #define RRD_TCP_UDPCSUM_NOK 0x00004000
1209 #define RRD_IPCSUM_NOK 0x00008000
1210 #define RRD_VLAN_TAG 0x00010000
1211 #define RRD_PROTO_MASK 0x000E0000
1212 #define RRD_PROTO_IPV4 0x00020000
1213 #define RRD_PROTO_IPV6 0x000C0000
1214 #define RRD_ERR_SUM 0x00100000
1215 #define RRD_ERR_CRC 0x00200000
1216 #define RRD_ERR_ALIGN 0x00400000
1217 #define RRD_ERR_TRUNC 0x00800000
1218 #define RRD_ERR_RUNT 0x01000000
1219 #define RRD_ERR_ICMP 0x02000000
1220 #define RRD_BCAST 0x04000000
1221 #define RRD_MCAST 0x08000000
1222 #define RRD_SNAP_LLC 0x10000000
1223 #define RRD_ETHER 0x00000000
1224 #define RRD_FIFO_FULL 0x20000000
1225 #define RRD_ERR_LENGTH 0x40000000
1226 #define RRD_VALID 0x80000000
1227 #define RRD_BYTES(x) \
1228 (((x) & RRD_LEN_MASK) >> RRD_LEN_SHIFT)
1229 #define RRD_IPV4(x) \
1230 (((x) & RRD_PROTO_MASK) == RRD_PROTO_IPV4)
1231 };
1232
1233 /* Tx descriptor */
1234 struct tx_desc {
1235 uint32_t len;
1236 #define TD_BUFLEN_MASK 0x00003FFF
1237 #define TD_VLAN_MASK 0xFFFF0000
1238 #define TD_BUFLEN_SHIFT 0
1239 #define TX_BYTES(x) \
1240 (((x) << TD_BUFLEN_SHIFT) & TD_BUFLEN_MASK)
1241 #define TD_VLAN_SHIFT 16
1242 uint32_t flags;
1243 #define TD_L4HDR_OFFSET_MASK 0x000000FF /* byte unit */
1244 #define TD_TCPHDR_OFFSET_MASK 0x000000FF /* byte unit */
1245 #define TD_PLOAD_OFFSET_MASK 0x000000FF /* 2 bytes unit */
1246 #define TD_CUSTOM_CSUM 0x00000100
1247 #define TD_IPCSUM 0x00000200
1248 #define TD_TCPCSUM 0x00000400
1249 #define TD_UDPCSUM 0x00000800
1250 #define TD_TSO 0x00001000
1251 #define TD_TSO_DESCV1 0x00000000
1252 #define TD_TSO_DESCV2 0x00002000
1253 #define TD_CON_VLAN_TAG 0x00004000
1254 #define TD_INS_VLAN_TAG 0x00008000
1255 #define TD_IPV4_DESCV2 0x00010000
1256 #define TD_LLC_SNAP 0x00020000
1257 #define TD_ETHERNET 0x00000000
1258 #define TD_CUSTOM_CSUM_OFFSET_MASK 0x03FC0000 /* 2 bytes unit */
1259 #define TD_CUSTOM_CSUM_EVEN_PAD 0x40000000
1260 #define TD_MSS_MASK 0x7FFC0000
1261 #define TD_EOP 0x80000000
1262 #define TD_L4HDR_OFFSET_SHIFT 0
1263 #define TD_TCPHDR_OFFSET_SHIFT 0
1264 #define TD_PLOAD_OFFSET_SHIFT 0
1265 #define TD_CUSTOM_CSUM_OFFSET_SHIFT 18
1266 #define TD_MSS_SHIFT 18
1267 uint64_t addr;
1268 };
1269
1270 #define ALC_TX_RING_CNT 256
1271 #define ALC_TX_RING_ALIGN sizeof(struct tx_desc)
1272 #define ALC_RX_RING_CNT 256
1273 #define ALC_RX_RING_ALIGN sizeof(struct rx_desc)
1274 #define ALC_RX_BUF_ALIGN 4
1275 #define ALC_RR_RING_CNT ALC_RX_RING_CNT
1276 #define ALC_RR_RING_ALIGN sizeof(struct rx_rdesc)
1277 #define ALC_CMB_ALIGN 8
1278 #define ALC_SMB_ALIGN 8
1279
1280 #define ALC_TSO_MAXSEGSIZE 4096
1281 #define ALC_TSO_MAXSIZE (65535 + sizeof(struct ether_vlan_header))
1282 #define ALC_MAXTXSEGS 32
1283
1284 #define ALC_ADDR_LO(x) ((uint64_t) (x) & 0xFFFFFFFF)
1285 #define ALC_ADDR_HI(x) ((uint64_t) (x) >> 32)
1286
1287 #define ALC_DESC_INC(x, y) ((x) = ((x) + 1) % (y))
1288
1289 /* Water mark to kick reclaiming Tx buffers. */
1290 #define ALC_TX_DESC_HIWAT ((ALC_TX_RING_CNT * 6) / 10)
1291
1292 /*
1293 * AR816x controllers support up to 16 messages but this driver
1294 * uses single message.
1295 */
1296 #define ALC_MSI_MESSAGES 1
1297 #define ALC_MSIX_MESSAGES 1
1298
1299 #define ALC_TX_RING_SZ \
1300 (sizeof(struct tx_desc) * ALC_TX_RING_CNT)
1301 #define ALC_RX_RING_SZ \
1302 (sizeof(struct rx_desc) * ALC_RX_RING_CNT)
1303 #define ALC_RR_RING_SZ \
1304 (sizeof(struct rx_rdesc) * ALC_RR_RING_CNT)
1305 #define ALC_CMB_SZ (sizeof(struct cmb))
1306 #define ALC_SMB_SZ (sizeof(struct smb))
1307
1308 #define ALC_PROC_MIN 16
1309 #define ALC_PROC_MAX (ALC_RX_RING_CNT - 1)
1310 #define ALC_PROC_DEFAULT (ALC_RX_RING_CNT / 4)
1311
1312 /*
1313 * The number of bits reserved for MSS in AR813x/AR815x controllers
1314 * are 13 bits. This limits the maximum interface MTU size in TSO
1315 * case(8191 + sizeof(struct ip) + sizeof(struct tcphdr)) as upper
1316 * stack should not generate TCP segments with MSS greater than the
1317 * limit. Also Atheros says that maximum MTU for TSO is 6KB.
1318 */
1319 #define ALC_TSO_MTU (6 * 1024)
1320
1321 struct alc_rxdesc {
1322 struct mbuf *rx_m;
1323 bus_dmamap_t rx_dmamap;
1324 struct rx_desc *rx_desc;
1325 };
1326
1327 struct alc_txdesc {
1328 struct mbuf *tx_m;
1329 bus_dmamap_t tx_dmamap;
1330 };
1331
1332 struct alc_ring_data {
1333 struct tx_desc *alc_tx_ring;
1334 bus_dma_segment_t alc_tx_ring_seg;
1335 bus_addr_t alc_tx_ring_paddr;
1336 struct rx_desc *alc_rx_ring;
1337 bus_dma_segment_t alc_rx_ring_seg;
1338 bus_addr_t alc_rx_ring_paddr;
1339 struct rx_rdesc *alc_rr_ring;
1340 bus_dma_segment_t alc_rr_ring_seg;
1341 bus_addr_t alc_rr_ring_paddr;
1342 struct cmb *alc_cmb;
1343 bus_dma_segment_t alc_cmb_seg;
1344 bus_addr_t alc_cmb_paddr;
1345 struct smb *alc_smb;
1346 bus_dma_segment_t alc_smb_seg;
1347 bus_addr_t alc_smb_paddr;
1348 };
1349
1350 struct alc_chain_data {
1351 struct alc_txdesc alc_txdesc[ALC_TX_RING_CNT];
1352 struct alc_rxdesc alc_rxdesc[ALC_RX_RING_CNT];
1353 bus_dmamap_t alc_tx_ring_map;
1354 bus_dma_segment_t alc_tx_ring_seg;
1355 bus_dmamap_t alc_rx_ring_map;
1356 bus_dma_segment_t alc_rx_ring_seg;
1357 bus_dmamap_t alc_rr_ring_map;
1358 bus_dma_segment_t alc_rr_ring_seg;
1359 bus_dmamap_t alc_rx_sparemap;
1360 bus_dmamap_t alc_cmb_map;
1361 bus_dma_segment_t alc_cmb_seg;
1362 bus_dmamap_t alc_smb_map;
1363 bus_dma_segment_t alc_smb_seg;
1364
1365 int alc_tx_prod;
1366 int alc_tx_cons;
1367 int alc_tx_cnt;
1368 int alc_rx_cons;
1369 int alc_rr_cons;
1370 int alc_rxlen;
1371
1372 struct mbuf *alc_rxhead;
1373 struct mbuf *alc_rxtail;
1374 struct mbuf *alc_rxprev_tail;
1375 };
1376
1377 struct alc_hw_stats {
1378 /* Rx stats. */
1379 uint32_t rx_frames;
1380 uint32_t rx_bcast_frames;
1381 uint32_t rx_mcast_frames;
1382 uint32_t rx_pause_frames;
1383 uint32_t rx_control_frames;
1384 uint32_t rx_crcerrs;
1385 uint32_t rx_lenerrs;
1386 uint64_t rx_bytes;
1387 uint32_t rx_runts;
1388 uint32_t rx_fragments;
1389 uint32_t rx_pkts_64;
1390 uint32_t rx_pkts_65_127;
1391 uint32_t rx_pkts_128_255;
1392 uint32_t rx_pkts_256_511;
1393 uint32_t rx_pkts_512_1023;
1394 uint32_t rx_pkts_1024_1518;
1395 uint32_t rx_pkts_1519_max;
1396 uint32_t rx_pkts_truncated;
1397 uint32_t rx_fifo_oflows;
1398 uint32_t rx_rrs_errs;
1399 uint32_t rx_alignerrs;
1400 uint64_t rx_bcast_bytes;
1401 uint64_t rx_mcast_bytes;
1402 uint32_t rx_pkts_filtered;
1403 /* Tx stats. */
1404 uint32_t tx_frames;
1405 uint32_t tx_bcast_frames;
1406 uint32_t tx_mcast_frames;
1407 uint32_t tx_pause_frames;
1408 uint32_t tx_excess_defer;
1409 uint32_t tx_control_frames;
1410 uint32_t tx_deferred;
1411 uint64_t tx_bytes;
1412 uint32_t tx_pkts_64;
1413 uint32_t tx_pkts_65_127;
1414 uint32_t tx_pkts_128_255;
1415 uint32_t tx_pkts_256_511;
1416 uint32_t tx_pkts_512_1023;
1417 uint32_t tx_pkts_1024_1518;
1418 uint32_t tx_pkts_1519_max;
1419 uint32_t tx_single_colls;
1420 uint32_t tx_multi_colls;
1421 uint32_t tx_late_colls;
1422 uint32_t tx_excess_colls;
1423 uint32_t tx_underrun;
1424 uint32_t tx_desc_underrun;
1425 uint32_t tx_lenerrs;
1426 uint32_t tx_pkts_truncated;
1427 uint64_t tx_bcast_bytes;
1428 uint64_t tx_mcast_bytes;
1429 };
1430
1431 struct alc_ident {
1432 uint16_t vendorid;
1433 uint16_t deviceid;
1434 uint32_t max_framelen;
1435 const char *name;
1436 };
1437
1438 /*
1439 * Software state per device.
1440 */
1441 struct alc_softc {
1442 device_t sc_dev;
1443 struct ethercom sc_ec;
1444
1445 bus_space_tag_t sc_mem_bt;
1446 bus_space_handle_t sc_mem_bh;
1447 bus_size_t sc_mem_size;
1448 bus_dma_tag_t sc_dmat;
1449 pci_chipset_tag_t sc_pct;
1450 pcitag_t sc_pcitag;
1451
1452 void *sc_irq_handle;
1453 struct alc_ident *alc_ident;
1454 struct mii_data sc_miibus;
1455 int alc_rev;
1456 int alc_expcap;
1457 int alc_chip_rev;
1458 int alc_phyaddr;
1459 uint8_t alc_eaddr[ETHER_ADDR_LEN];
1460 uint32_t alc_dma_rd_burst;
1461 uint32_t alc_dma_wr_burst;
1462 uint32_t alc_rcb;
1463 int alc_flags;
1464 #define ALC_FLAG_PCIE 0x0001
1465 #define ALC_FLAG_PCIX 0x0002
1466 #define ALC_FLAG_MSI 0x0004
1467 #define ALC_FLAG_MSIX 0x0008
1468 #define ALC_FLAG_FASTETHER 0x0020
1469 #define ALC_FLAG_JUMBO 0x0040
1470 #define ALC_FLAG_CMB_BUG 0x0100
1471 #define ALC_FLAG_SMB_BUG 0x0200
1472 #define ALC_FLAG_L0S 0x0400
1473 #define ALC_FLAG_L1S 0x0800
1474 #define ALC_FLAG_APS 0x1000
1475 #define ALC_FLAG_AR816X_FAMILY 0x2000
1476 #define ALC_FLAG_LINK_WAR 0x4000
1477 #define ALC_FLAG_LINK 0x8000
1478
1479 callout_t sc_tick_ch;
1480 struct alc_hw_stats alc_stats;
1481 struct alc_chain_data alc_cdata;
1482 struct alc_ring_data alc_rdata;
1483 int alc_int_rx_mod;
1484 int alc_int_tx_mod;
1485 int alc_buf_size;
1486 };
1487
1488 /* Register access macros. */
1489 #define CSR_WRITE_4(_sc, reg, val) \
1490 bus_space_write_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
1491 #define CSR_WRITE_2(_sc, reg, val) \
1492 bus_space_write_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
1493 #define CSR_WRITE_1(_sc, reg, val) \
1494 bus_space_write_1((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
1495 #define CSR_READ_2(_sc, reg) \
1496 bus_space_read_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg))
1497 #define CSR_READ_4(_sc, reg) \
1498 bus_space_read_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg))
1499
1500 #define ALC_RXCHAIN_RESET(_sc) \
1501 do { \
1502 (_sc)->alc_cdata.alc_rxhead = NULL; \
1503 (_sc)->alc_cdata.alc_rxtail = NULL; \
1504 (_sc)->alc_cdata.alc_rxprev_tail = NULL; \
1505 (_sc)->alc_cdata.alc_rxlen = 0; \
1506 } while (0)
1507
1508 #define ALC_TX_TIMEOUT 5
1509 #define ALC_RESET_TIMEOUT 100
1510 #define ALC_TIMEOUT 1000
1511 #define ALC_PHY_TIMEOUT 1000
1512
1513 /* For compatibility with FreeBSD */
1514 #define IFM_UNKNOWN 31
1515
1516 #endif /* _IF_ALCREG_H */
1517