if_alereg.h revision 1.2.14.2 1 1.2.14.2 matt /* $NetBSD: if_alereg.h,v 1.2.14.2 2010/04/21 00:27:40 matt Exp $ */
2 1.2.14.2 matt /* $OpenBSD: if_alereg.h,v 1.1 2009/02/25 03:05:32 kevlo Exp $ */
3 1.2.14.2 matt
4 1.2.14.2 matt /*-
5 1.2.14.2 matt * Copyright (c) 2008, Pyun YongHyeon <yongari (at) FreeBSD.org>
6 1.2.14.2 matt * All rights reserved.
7 1.2.14.2 matt *
8 1.2.14.2 matt * Redistribution and use in source and binary forms, with or without
9 1.2.14.2 matt * modification, are permitted provided that the following conditions
10 1.2.14.2 matt * are met:
11 1.2.14.2 matt * 1. Redistributions of source code must retain the above copyright
12 1.2.14.2 matt * notice unmodified, this list of conditions, and the following
13 1.2.14.2 matt * disclaimer.
14 1.2.14.2 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.2.14.2 matt * notice, this list of conditions and the following disclaimer in the
16 1.2.14.2 matt * documentation and/or other materials provided with the distribution.
17 1.2.14.2 matt *
18 1.2.14.2 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19 1.2.14.2 matt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 1.2.14.2 matt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 1.2.14.2 matt * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22 1.2.14.2 matt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 1.2.14.2 matt * DAMATES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 1.2.14.2 matt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.2.14.2 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 1.2.14.2 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.2.14.2 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.2.14.2 matt * SUCH DAMATE.
29 1.2.14.2 matt *
30 1.2.14.2 matt * $FreeBSD: src/sys/dev/ale/if_alereg.h,v 1.1 2008/11/12 09:52:06 yongari Exp $
31 1.2.14.2 matt */
32 1.2.14.2 matt
33 1.2.14.2 matt #ifndef _IF_ALEREG_H
34 1.2.14.2 matt #define _IF_ALEREG_H
35 1.2.14.2 matt
36 1.2.14.2 matt #define ALE_PCIR_BAR 0x10
37 1.2.14.2 matt
38 1.2.14.2 matt #define ALE_SPI_CTRL 0x200
39 1.2.14.2 matt #define SPI_VPD_ENB 0x00002000
40 1.2.14.2 matt
41 1.2.14.2 matt #define ALE_SPI_ADDR 0x204 /* 16bits */
42 1.2.14.2 matt
43 1.2.14.2 matt #define ALE_SPI_DATA 0x208
44 1.2.14.2 matt
45 1.2.14.2 matt #define ALE_SPI_CONFIG 0x20C
46 1.2.14.2 matt
47 1.2.14.2 matt #define ALE_SPI_OP_PROGRAM 0x210 /* 8bits */
48 1.2.14.2 matt
49 1.2.14.2 matt #define ALE_SPI_OP_SC_ERASE 0x211 /* 8bits */
50 1.2.14.2 matt
51 1.2.14.2 matt #define ALE_SPI_OP_CHIP_ERASE 0x212 /* 8bits */
52 1.2.14.2 matt
53 1.2.14.2 matt #define ALE_SPI_OP_RDID 0x213 /* 8bits */
54 1.2.14.2 matt
55 1.2.14.2 matt #define ALE_SPI_OP_WREN 0x214 /* 8bits */
56 1.2.14.2 matt
57 1.2.14.2 matt #define ALE_SPI_OP_RDSR 0x215 /* 8bits */
58 1.2.14.2 matt
59 1.2.14.2 matt #define ALE_SPI_OP_WRSR 0x216 /* 8bits */
60 1.2.14.2 matt
61 1.2.14.2 matt #define ALE_SPI_OP_READ 0x217 /* 8bits */
62 1.2.14.2 matt
63 1.2.14.2 matt #define ALE_TWSI_CTRL 0x218
64 1.2.14.2 matt #define TWSI_CTRL_SW_LD_START 0x00000800
65 1.2.14.2 matt #define TWSI_CTRL_HW_LD_START 0x00001000
66 1.2.14.2 matt #define TWSI_CTRL_LD_EXIST 0x00400000
67 1.2.14.2 matt
68 1.2.14.2 matt #define ALE_DEV_MISC_CTRL 0x21C
69 1.2.14.2 matt
70 1.2.14.2 matt #define ALE_PCIE_PHYMISC 0x1000
71 1.2.14.2 matt #define PCIE_PHYMISC_FORCE_RCV_DET 0x00000004
72 1.2.14.2 matt
73 1.2.14.2 matt #define ALE_MASTER_CFG 0x1400
74 1.2.14.2 matt #define MASTER_RESET 0x00000001
75 1.2.14.2 matt #define MASTER_MTIMER_ENB 0x00000002
76 1.2.14.2 matt #define MASTER_IM_TX_TIMER_ENB 0x00000004
77 1.2.14.2 matt #define MASTER_MANUAL_INT_ENB 0x00000008
78 1.2.14.2 matt #define MASTER_IM_RX_TIMER_ENB 0x00000020
79 1.2.14.2 matt #define MASTER_INT_RDCLR 0x00000040
80 1.2.14.2 matt #define MASTER_LED_MODE 0x00000200
81 1.2.14.2 matt #define MASTER_CHIP_REV_MASK 0x00FF0000
82 1.2.14.2 matt #define MASTER_CHIP_ID_MASK 0xFF000000
83 1.2.14.2 matt #define MASTER_CHIP_REV_SHIFT 16
84 1.2.14.2 matt #define MASTER_CHIP_ID_SHIFT 24
85 1.2.14.2 matt
86 1.2.14.2 matt /* Number of ticks per usec for AR81xx. */
87 1.2.14.2 matt #define ALE_TICK_USECS 2
88 1.2.14.2 matt #define ALE_USECS(x) ((x) / ALE_TICK_USECS)
89 1.2.14.2 matt
90 1.2.14.2 matt #define ALE_MANUAL_TIMER 0x1404
91 1.2.14.2 matt
92 1.2.14.2 matt #define ALE_IM_TIMER 0x1408
93 1.2.14.2 matt #define IM_TIMER_TX_MASK 0x0000FFFF
94 1.2.14.2 matt #define IM_TIMER_RX_MASK 0xFFFF0000
95 1.2.14.2 matt #define IM_TIMER_TX_SHIFT 0
96 1.2.14.2 matt #define IM_TIMER_RX_SHIFT 16
97 1.2.14.2 matt #define ALE_IM_TIMER_MIN 0
98 1.2.14.2 matt #define ALE_IM_TIMER_MAX 130000 /* 130ms */
99 1.2.14.2 matt #define ALE_IM_RX_TIMER_DEFAULT 30
100 1.2.14.2 matt #define ALE_IM_TX_TIMER_DEFAULT 1000
101 1.2.14.2 matt
102 1.2.14.2 matt #define ALE_GPHY_CTRL 0x140C /* 16bits */
103 1.2.14.2 matt #define GPHY_CTRL_EXT_RESET 0x0001
104 1.2.14.2 matt #define GPHY_CTRL_PIPE_MOD 0x0002
105 1.2.14.2 matt #define GPHY_CTRL_BERT_START 0x0010
106 1.2.14.2 matt #define GPHY_CTRL_GALE_25M_ENB 0x0020
107 1.2.14.2 matt #define GPHY_CTRL_LPW_EXIT 0x0040
108 1.2.14.2 matt #define GPHY_CTRL_PHY_IDDQ 0x0080
109 1.2.14.2 matt #define GPHY_CTRL_PHY_IDDQ_DIS 0x0100
110 1.2.14.2 matt #define GPHY_CTRL_PCLK_SEL_DIS 0x0200
111 1.2.14.2 matt #define GPHY_CTRL_HIB_EN 0x0400
112 1.2.14.2 matt #define GPHY_CTRL_HIB_PULSE 0x0800
113 1.2.14.2 matt #define GPHY_CTRL_SEL_ANA_RESET 0x1000
114 1.2.14.2 matt #define GPHY_CTRL_PHY_PLL_ON 0x2000
115 1.2.14.2 matt #define GPHY_CTRL_PWDOWN_HW 0x4000
116 1.2.14.2 matt
117 1.2.14.2 matt #define ALE_INTR_CLR_TIMER 0x140E /* 16bits */
118 1.2.14.2 matt
119 1.2.14.2 matt #define ALE_IDLE_STATUS 0x1410
120 1.2.14.2 matt #define IDLE_STATUS_RXMAC 0x00000001
121 1.2.14.2 matt #define IDLE_STATUS_TXMAC 0x00000002
122 1.2.14.2 matt #define IDLE_STATUS_RXQ 0x00000004
123 1.2.14.2 matt #define IDLE_STATUS_TXQ 0x00000008
124 1.2.14.2 matt #define IDLE_STATUS_DMARD 0x00000010
125 1.2.14.2 matt #define IDLE_STATUS_DMAWR 0x00000020
126 1.2.14.2 matt #define IDLE_STATUS_SMB 0x00000040
127 1.2.14.2 matt #define IDLE_STATUS_CMB 0x00000080
128 1.2.14.2 matt
129 1.2.14.2 matt #define ALE_MDIO 0x1414
130 1.2.14.2 matt #define MDIO_DATA_MASK 0x0000FFFF
131 1.2.14.2 matt #define MDIO_REG_ADDR_MASK 0x001F0000
132 1.2.14.2 matt #define MDIO_OP_READ 0x00200000
133 1.2.14.2 matt #define MDIO_OP_WRITE 0x00000000
134 1.2.14.2 matt #define MDIO_SUP_PREAMBLE 0x00400000
135 1.2.14.2 matt #define MDIO_OP_EXECUTE 0x00800000
136 1.2.14.2 matt #define MDIO_CLK_25_4 0x00000000
137 1.2.14.2 matt #define MDIO_CLK_25_6 0x02000000
138 1.2.14.2 matt #define MDIO_CLK_25_8 0x03000000
139 1.2.14.2 matt #define MDIO_CLK_25_10 0x04000000
140 1.2.14.2 matt #define MDIO_CLK_25_14 0x05000000
141 1.2.14.2 matt #define MDIO_CLK_25_20 0x06000000
142 1.2.14.2 matt #define MDIO_CLK_25_28 0x07000000
143 1.2.14.2 matt #define MDIO_OP_BUSY 0x08000000
144 1.2.14.2 matt #define MDIO_DATA_SHIFT 0
145 1.2.14.2 matt #define MDIO_REG_ADDR_SHIFT 16
146 1.2.14.2 matt
147 1.2.14.2 matt #define MDIO_REG_ADDR(x) \
148 1.2.14.2 matt (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
149 1.2.14.2 matt /* Default PHY address. */
150 1.2.14.2 matt #define ALE_PHY_ADDR 0
151 1.2.14.2 matt
152 1.2.14.2 matt #define ALE_PHY_STATUS 0x1418
153 1.2.14.2 matt #define PHY_STATUS_100M 0x00020000
154 1.2.14.2 matt
155 1.2.14.2 matt /* Packet memory BIST. */
156 1.2.14.2 matt #define ALE_BIST0 0x141C
157 1.2.14.2 matt #define BIST0_ENB 0x00000001
158 1.2.14.2 matt #define BIST0_SRAM_FAIL 0x00000002
159 1.2.14.2 matt #define BIST0_FUSE_FLAG 0x00000004
160 1.2.14.2 matt
161 1.2.14.2 matt /* PCIe retry buffer BIST. */
162 1.2.14.2 matt #define ALE_BIST1 0x1420
163 1.2.14.2 matt #define BIST1_ENB 0x00000001
164 1.2.14.2 matt #define BIST1_SRAM_FAIL 0x00000002
165 1.2.14.2 matt #define BIST1_FUSE_FLAG 0x00000004
166 1.2.14.2 matt
167 1.2.14.2 matt #define ALE_SERDES_LOCK 0x1424
168 1.2.14.2 matt #define SERDES_LOCK_DET 0x00000001
169 1.2.14.2 matt #define SERDES_LOCK_DET_ENB 0x00000002
170 1.2.14.2 matt
171 1.2.14.2 matt #define ALE_MAC_CFG 0x1480
172 1.2.14.2 matt #define MAC_CFG_TX_ENB 0x00000001
173 1.2.14.2 matt #define MAC_CFG_RX_ENB 0x00000002
174 1.2.14.2 matt #define MAC_CFG_TX_FC 0x00000004
175 1.2.14.2 matt #define MAC_CFG_RX_FC 0x00000008
176 1.2.14.2 matt #define MAC_CFG_LOOP 0x00000010
177 1.2.14.2 matt #define MAC_CFG_FULL_DUPLEX 0x00000020
178 1.2.14.2 matt #define MAC_CFG_TX_CRC_ENB 0x00000040
179 1.2.14.2 matt #define MAC_CFG_TX_AUTO_PAD 0x00000080
180 1.2.14.2 matt #define MAC_CFG_TX_LENCHK 0x00000100
181 1.2.14.2 matt #define MAC_CFG_RX_JUMBO_ENB 0x00000200
182 1.2.14.2 matt #define MAC_CFG_PREAMBLE_MASK 0x00003C00
183 1.2.14.2 matt #define MAC_CFG_VLAN_TAG_STRIP 0x00004000
184 1.2.14.2 matt #define MAC_CFG_PROMISC 0x00008000
185 1.2.14.2 matt #define MAC_CFG_TX_PAUSE 0x00010000
186 1.2.14.2 matt #define MAC_CFG_SCNT 0x00020000
187 1.2.14.2 matt #define MAC_CFG_SYNC_RST_TX 0x00040000
188 1.2.14.2 matt #define MAC_CFG_SPEED_MASK 0x00300000
189 1.2.14.2 matt #define MAC_CFG_SPEED_10_100 0x00100000
190 1.2.14.2 matt #define MAC_CFG_SPEED_1000 0x00200000
191 1.2.14.2 matt #define MAC_CFG_DBG_TX_BACKOFF 0x00400000
192 1.2.14.2 matt #define MAC_CFG_TX_JUMBO_ENB 0x00800000
193 1.2.14.2 matt #define MAC_CFG_RXCSUM_ENB 0x01000000
194 1.2.14.2 matt #define MAC_CFG_ALLMULTI 0x02000000
195 1.2.14.2 matt #define MAC_CFG_BCAST 0x04000000
196 1.2.14.2 matt #define MAC_CFG_DBG 0x08000000
197 1.2.14.2 matt #define MAC_CFG_PREAMBLE_SHIFT 10
198 1.2.14.2 matt #define MAC_CFG_PREAMBLE_DEFAULT 7
199 1.2.14.2 matt
200 1.2.14.2 matt #define ALE_IPG_IFG_CFG 0x1484
201 1.2.14.2 matt #define IPG_IFG_IPGT_MASK 0x0000007F
202 1.2.14.2 matt #define IPG_IFG_MIFG_MASK 0x0000FF00
203 1.2.14.2 matt #define IPG_IFG_IPG1_MASK 0x007F0000
204 1.2.14.2 matt #define IPG_IFG_IPG2_MASK 0x7F000000
205 1.2.14.2 matt #define IPG_IFG_IPGT_SHIFT 0
206 1.2.14.2 matt #define IPG_IFG_IPGT_DEFAULT 0x60
207 1.2.14.2 matt #define IPG_IFG_MIFG_SHIFT 8
208 1.2.14.2 matt #define IPG_IFG_MIFG_DEFAULT 0x50
209 1.2.14.2 matt #define IPG_IFG_IPG1_SHIFT 16
210 1.2.14.2 matt #define IPG_IFG_IPG1_DEFAULT 0x40
211 1.2.14.2 matt #define IPG_IFG_IPG2_SHIFT 24
212 1.2.14.2 matt #define IPG_IFG_IPG2_DEFAULT 0x60
213 1.2.14.2 matt
214 1.2.14.2 matt /* Station address. */
215 1.2.14.2 matt #define ALE_PAR0 0x1488
216 1.2.14.2 matt #define ALE_PAR1 0x148C
217 1.2.14.2 matt
218 1.2.14.2 matt /* 64bit multicast hash register. */
219 1.2.14.2 matt #define ALE_MAR0 0x1490
220 1.2.14.2 matt #define ALE_MAR1 0x1494
221 1.2.14.2 matt
222 1.2.14.2 matt /* half-duplex parameter configuration. */
223 1.2.14.2 matt #define ALE_HDPX_CFG 0x1498
224 1.2.14.2 matt #define HDPX_CFG_LCOL_MASK 0x000003FF
225 1.2.14.2 matt #define HDPX_CFG_RETRY_MASK 0x0000F000
226 1.2.14.2 matt #define HDPX_CFG_EXC_DEF_EN 0x00010000
227 1.2.14.2 matt #define HDPX_CFG_NO_BACK_C 0x00020000
228 1.2.14.2 matt #define HDPX_CFG_NO_BACK_P 0x00040000
229 1.2.14.2 matt #define HDPX_CFG_ABEBE 0x00080000
230 1.2.14.2 matt #define HDPX_CFG_ABEBT_MASK 0x00F00000
231 1.2.14.2 matt #define HDPX_CFG_JAMIPG_MASK 0x0F000000
232 1.2.14.2 matt #define HDPX_CFG_LCOL_SHIFT 0
233 1.2.14.2 matt #define HDPX_CFG_LCOL_DEFAULT 0x37
234 1.2.14.2 matt #define HDPX_CFG_RETRY_SHIFT 12
235 1.2.14.2 matt #define HDPX_CFG_RETRY_DEFAULT 0x0F
236 1.2.14.2 matt #define HDPX_CFG_ABEBT_SHIFT 20
237 1.2.14.2 matt #define HDPX_CFG_ABEBT_DEFAULT 0x0A
238 1.2.14.2 matt #define HDPX_CFG_JAMIPG_SHIFT 24
239 1.2.14.2 matt #define HDPX_CFG_JAMIPG_DEFAULT 0x07
240 1.2.14.2 matt
241 1.2.14.2 matt #define ALE_FRAME_SIZE 0x149C
242 1.2.14.2 matt
243 1.2.14.2 matt #define ALE_WOL_CFG 0x14A0
244 1.2.14.2 matt #define WOL_CFG_PATTERN 0x00000001
245 1.2.14.2 matt #define WOL_CFG_PATTERN_ENB 0x00000002
246 1.2.14.2 matt #define WOL_CFG_MAGIC 0x00000004
247 1.2.14.2 matt #define WOL_CFG_MAGIC_ENB 0x00000008
248 1.2.14.2 matt #define WOL_CFG_LINK_CHG 0x00000010
249 1.2.14.2 matt #define WOL_CFG_LINK_CHG_ENB 0x00000020
250 1.2.14.2 matt #define WOL_CFG_PATTERN_DET 0x00000100
251 1.2.14.2 matt #define WOL_CFG_MAGIC_DET 0x00000200
252 1.2.14.2 matt #define WOL_CFG_LINK_CHG_DET 0x00000400
253 1.2.14.2 matt #define WOL_CFG_CLK_SWITCH_ENB 0x00008000
254 1.2.14.2 matt #define WOL_CFG_PATTERN0 0x00010000
255 1.2.14.2 matt #define WOL_CFG_PATTERN1 0x00020000
256 1.2.14.2 matt #define WOL_CFG_PATTERN2 0x00040000
257 1.2.14.2 matt #define WOL_CFG_PATTERN3 0x00080000
258 1.2.14.2 matt #define WOL_CFG_PATTERN4 0x00100000
259 1.2.14.2 matt #define WOL_CFG_PATTERN5 0x00200000
260 1.2.14.2 matt #define WOL_CFG_PATTERN6 0x00400000
261 1.2.14.2 matt
262 1.2.14.2 matt /* WOL pattern length. */
263 1.2.14.2 matt #define ALE_PATTERN_CFG0 0x14A4
264 1.2.14.2 matt #define PATTERN_CFG_0_LEN_MASK 0x0000007F
265 1.2.14.2 matt #define PATTERN_CFG_1_LEN_MASK 0x00007F00
266 1.2.14.2 matt #define PATTERN_CFG_2_LEN_MASK 0x007F0000
267 1.2.14.2 matt #define PATTERN_CFG_3_LEN_MASK 0x7F000000
268 1.2.14.2 matt
269 1.2.14.2 matt #define ALE_PATTERN_CFG1 0x14A8
270 1.2.14.2 matt #define PATTERN_CFG_4_LEN_MASK 0x0000007F
271 1.2.14.2 matt #define PATTERN_CFG_5_LEN_MASK 0x00007F00
272 1.2.14.2 matt #define PATTERN_CFG_6_LEN_MASK 0x007F0000
273 1.2.14.2 matt
274 1.2.14.2 matt /* RSS */
275 1.2.14.2 matt #define ALE_RSS_KEY0 0x14B0
276 1.2.14.2 matt
277 1.2.14.2 matt #define ALE_RSS_KEY1 0x14B4
278 1.2.14.2 matt
279 1.2.14.2 matt #define ALE_RSS_KEY2 0x14B8
280 1.2.14.2 matt
281 1.2.14.2 matt #define ALE_RSS_KEY3 0x14BC
282 1.2.14.2 matt
283 1.2.14.2 matt #define ALE_RSS_KEY4 0x14C0
284 1.2.14.2 matt
285 1.2.14.2 matt #define ALE_RSS_KEY5 0x14C4
286 1.2.14.2 matt
287 1.2.14.2 matt #define ALE_RSS_KEY6 0x14C8
288 1.2.14.2 matt
289 1.2.14.2 matt #define ALE_RSS_KEY7 0x14CC
290 1.2.14.2 matt
291 1.2.14.2 matt #define ALE_RSS_KEY8 0x14D0
292 1.2.14.2 matt
293 1.2.14.2 matt #define ALE_RSS_KEY9 0x14D4
294 1.2.14.2 matt
295 1.2.14.2 matt #define ALE_RSS_IDT_TABLE4 0x14E0
296 1.2.14.2 matt
297 1.2.14.2 matt #define ALE_RSS_IDT_TABLE5 0x14E4
298 1.2.14.2 matt
299 1.2.14.2 matt #define ALE_RSS_IDT_TABLE6 0x14E8
300 1.2.14.2 matt
301 1.2.14.2 matt #define ALE_RSS_IDT_TABLE7 0x14EC
302 1.2.14.2 matt
303 1.2.14.2 matt #define ALE_SRAM_RD_ADDR 0x1500
304 1.2.14.2 matt
305 1.2.14.2 matt #define ALE_SRAM_RD_LEN 0x1504
306 1.2.14.2 matt
307 1.2.14.2 matt #define ALE_SRAM_RRD_ADDR 0x1508
308 1.2.14.2 matt
309 1.2.14.2 matt #define ALE_SRAM_RRD_LEN 0x150C
310 1.2.14.2 matt
311 1.2.14.2 matt #define ALE_SRAM_TPD_ADDR 0x1510
312 1.2.14.2 matt
313 1.2.14.2 matt #define ALE_SRAM_TPD_LEN 0x1514
314 1.2.14.2 matt
315 1.2.14.2 matt #define ALE_SRAM_TRD_ADDR 0x1518
316 1.2.14.2 matt
317 1.2.14.2 matt #define ALE_SRAM_TRD_LEN 0x151C
318 1.2.14.2 matt
319 1.2.14.2 matt #define ALE_SRAM_RX_FIFO_ADDR 0x1520
320 1.2.14.2 matt
321 1.2.14.2 matt #define ALE_SRAM_RX_FIFO_LEN 0x1524
322 1.2.14.2 matt
323 1.2.14.2 matt #define ALE_SRAM_TX_FIFO_ADDR 0x1528
324 1.2.14.2 matt
325 1.2.14.2 matt #define ALE_SRAM_TX_FIFO_LEN 0x152C
326 1.2.14.2 matt
327 1.2.14.2 matt #define ALE_SRAM_TCPH_ADDR 0x1530
328 1.2.14.2 matt #define SRAM_TCPH_ADDR_MASK 0x00000FFF
329 1.2.14.2 matt #define SRAM_PATH_ADDR_MASK 0x0FFF0000
330 1.2.14.2 matt #define SRAM_TCPH_ADDR_SHIFT 0
331 1.2.14.2 matt #define SRAM_PATH_ADDR_SHIFT 16
332 1.2.14.2 matt
333 1.2.14.2 matt #define ALE_DMA_BLOCK 0x1534
334 1.2.14.2 matt #define DMA_BLOCK_LOAD 0x00000001
335 1.2.14.2 matt
336 1.2.14.2 matt #define ALE_RXF3_ADDR_HI 0x153C
337 1.2.14.2 matt
338 1.2.14.2 matt #define ALE_TPD_ADDR_HI 0x1540
339 1.2.14.2 matt
340 1.2.14.2 matt #define ALE_RXF0_PAGE0_ADDR_LO 0x1544
341 1.2.14.2 matt
342 1.2.14.2 matt #define ALE_RXF0_PAGE1_ADDR_LO 0x1548
343 1.2.14.2 matt
344 1.2.14.2 matt #define ALE_TPD_ADDR_LO 0x154C
345 1.2.14.2 matt
346 1.2.14.2 matt #define ALE_RXF1_ADDR_HI 0x1550
347 1.2.14.2 matt
348 1.2.14.2 matt #define ALE_RXF2_ADDR_HI 0x1554
349 1.2.14.2 matt
350 1.2.14.2 matt #define ALE_RXF_PAGE_SIZE 0x1558
351 1.2.14.2 matt
352 1.2.14.2 matt #define ALE_TPD_CNT 0x155C
353 1.2.14.2 matt #define TPD_CNT_MASK 0x00003FF
354 1.2.14.2 matt #define TPD_CNT_SHIFT 0
355 1.2.14.2 matt
356 1.2.14.2 matt #define ALE_RSS_IDT_TABLE0 0x1560
357 1.2.14.2 matt
358 1.2.14.2 matt #define ALE_RSS_IDT_TABLE1 0x1564
359 1.2.14.2 matt
360 1.2.14.2 matt #define ALE_RSS_IDT_TABLE2 0x1568
361 1.2.14.2 matt
362 1.2.14.2 matt #define ALE_RSS_IDT_TABLE3 0x156C
363 1.2.14.2 matt
364 1.2.14.2 matt #define ALE_RSS_HASH_VALUE 0x1570
365 1.2.14.2 matt
366 1.2.14.2 matt #define ALE_RSS_HASH_FLAG 0x1574
367 1.2.14.2 matt
368 1.2.14.2 matt #define ALE_RSS_CPU 0x157C
369 1.2.14.2 matt
370 1.2.14.2 matt #define ALE_TXQ_CFG 0x1580
371 1.2.14.2 matt #define TXQ_CFG_TPD_BURST_MASK 0x0000000F
372 1.2.14.2 matt #define TXQ_CFG_ENB 0x00000020
373 1.2.14.2 matt #define TXQ_CFG_ENHANCED_MODE 0x00000040
374 1.2.14.2 matt #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000
375 1.2.14.2 matt #define TXQ_CFG_TPD_BURST_SHIFT 0
376 1.2.14.2 matt #define TXQ_CFG_TPD_BURST_DEFAULT 4
377 1.2.14.2 matt #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16
378 1.2.14.2 matt #define TXQ_CFG_TX_FIFO_BURST_DEFAULT 256
379 1.2.14.2 matt
380 1.2.14.2 matt #define ALE_TX_JUMBO_THRESH 0x1584
381 1.2.14.2 matt #define TX_JUMBO_THRESH_MASK 0x000007FF
382 1.2.14.2 matt #define TX_JUMBO_THRESH_SHIFT 0
383 1.2.14.2 matt #define TX_JUMBO_THRESH_UNIT 8
384 1.2.14.2 matt #define TX_JUMBO_THRESH_UNIT_SHIFT 3
385 1.2.14.2 matt
386 1.2.14.2 matt #define ALE_RXQ_CFG 0x15A0
387 1.2.14.2 matt #define RXQ_CFG_ALIGN_32 0x00000000
388 1.2.14.2 matt #define RXQ_CFG_ALIGN_64 0x00000001
389 1.2.14.2 matt #define RXQ_CFG_ALIGN_128 0x00000002
390 1.2.14.2 matt #define RXQ_CFG_ALIGN_256 0x00000003
391 1.2.14.2 matt #define RXQ_CFG_QUEUE1_ENB 0x00000010
392 1.2.14.2 matt #define RXQ_CFG_QUEUE2_ENB 0x00000020
393 1.2.14.2 matt #define RXQ_CFG_QUEUE3_ENB 0x00000040
394 1.2.14.2 matt #define RXQ_CFG_IPV6_CSUM_VERIFY 0x00000080
395 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_TBL_LEN_MASK 0x0000FF00
396 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_IPV4 0x00010000
397 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_IPV4_TCP 0x00020000
398 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_IPV6 0x00040000
399 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_IPV6_TCP 0x00080000
400 1.2.14.2 matt #define RXQ_CFG_RSS_MODE_DIS 0x00000000
401 1.2.14.2 matt #define RXQ_CFG_RSS_MODE_SQSINT 0x04000000
402 1.2.14.2 matt #define RXQ_CFG_RSS_MODE_MQUESINT 0x08000000
403 1.2.14.2 matt #define RXQ_CFG_RSS_MODE_MQUEMINT 0x0C000000
404 1.2.14.2 matt #define RXQ_CFG_NIP_QUEUE_SEL_TBL 0x10000000
405 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_ENB 0x20000000
406 1.2.14.2 matt #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000
407 1.2.14.2 matt #define RXQ_CFG_ENB 0x80000000
408 1.2.14.2 matt #define RXQ_CFG_RSS_HASH_TBL_LEN_SHIFT 8
409 1.2.14.2 matt
410 1.2.14.2 matt #define ALE_RX_JUMBO_THRESH 0x15A4 /* 16bits */
411 1.2.14.2 matt #define RX_JUMBO_THRESH_MASK 0x07FF
412 1.2.14.2 matt #define RX_JUMBO_LKAH_MASK 0x7800
413 1.2.14.2 matt #define RX_JUMBO_THRESH_MASK_SHIFT 0
414 1.2.14.2 matt #define RX_JUMBO_THRESH_UNIT 8
415 1.2.14.2 matt #define RX_JUMBO_THRESH_UNIT_SHIFT 3
416 1.2.14.2 matt #define RX_JUMBO_LKAH_SHIFT 11
417 1.2.14.2 matt #define RX_JUMBO_LKAH_DEFAULT 1
418 1.2.14.2 matt
419 1.2.14.2 matt #define ALE_RX_FIFO_PAUSE_THRESH 0x15A8
420 1.2.14.2 matt #define RX_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF
421 1.2.14.2 matt #define RX_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF0000
422 1.2.14.2 matt #define RX_FIFO_PAUSE_THRESH_LO_SHIFT 0
423 1.2.14.2 matt #define RX_FIFO_PAUSE_THRESH_HI_SHIFT 16
424 1.2.14.2 matt
425 1.2.14.2 matt #define ALE_CMB_RXF1 0x15B4
426 1.2.14.2 matt
427 1.2.14.2 matt #define ALE_CMB_RXF2 0x15B8
428 1.2.14.2 matt
429 1.2.14.2 matt #define ALE_CMB_RXF3 0x15BC
430 1.2.14.2 matt
431 1.2.14.2 matt #define ALE_DMA_CFG 0x15C0
432 1.2.14.2 matt #define DMA_CFG_IN_ORDER 0x00000001
433 1.2.14.2 matt #define DMA_CFG_ENH_ORDER 0x00000002
434 1.2.14.2 matt #define DMA_CFG_OUT_ORDER 0x00000004
435 1.2.14.2 matt #define DMA_CFG_RCB_64 0x00000000
436 1.2.14.2 matt #define DMA_CFG_RCB_128 0x00000008
437 1.2.14.2 matt #define DMA_CFG_RD_BURST_128 0x00000000
438 1.2.14.2 matt #define DMA_CFG_RD_BURST_256 0x00000010
439 1.2.14.2 matt #define DMA_CFG_RD_BURST_512 0x00000020
440 1.2.14.2 matt #define DMA_CFG_RD_BURST_1024 0x00000030
441 1.2.14.2 matt #define DMA_CFG_RD_BURST_2048 0x00000040
442 1.2.14.2 matt #define DMA_CFG_RD_BURST_4096 0x00000050
443 1.2.14.2 matt #define DMA_CFG_WR_BURST_128 0x00000000
444 1.2.14.2 matt #define DMA_CFG_WR_BURST_256 0x00000080
445 1.2.14.2 matt #define DMA_CFG_WR_BURST_512 0x00000100
446 1.2.14.2 matt #define DMA_CFG_WR_BURST_1024 0x00000180
447 1.2.14.2 matt #define DMA_CFG_WR_BURST_2048 0x00000200
448 1.2.14.2 matt #define DMA_CFG_WR_BURST_4096 0x00000280
449 1.2.14.2 matt #define DMA_CFG_RD_REQ_PRI 0x00000400
450 1.2.14.2 matt #define DMA_CFG_RD_DELAY_CNT_MASK 0x0000F800
451 1.2.14.2 matt #define DMA_CFG_WR_DELAY_CNT_MASK 0x000F0000
452 1.2.14.2 matt #define DMA_CFG_TXCMB_ENB 0x00100000
453 1.2.14.2 matt #define DMA_CFG_RXCMB_ENB 0x00200000
454 1.2.14.2 matt #define DMA_CFG_RD_BURST_MASK 0x07
455 1.2.14.2 matt #define DMA_CFG_RD_BURST_SHIFT 4
456 1.2.14.2 matt #define DMA_CFG_WR_BURST_MASK 0x07
457 1.2.14.2 matt #define DMA_CFG_WR_BURST_SHIFT 7
458 1.2.14.2 matt #define DMA_CFG_RD_DELAY_CNT_SHIFT 11
459 1.2.14.2 matt #define DMA_CFG_WR_DELAY_CNT_SHIFT 16
460 1.2.14.2 matt #define DMA_CFG_RD_DELAY_CNT_DEFAULT 15
461 1.2.14.2 matt #define DMA_CFG_WR_DELAY_CNT_DEFAULT 4
462 1.2.14.2 matt
463 1.2.14.2 matt #define ALE_SMB_STAT_TIMER 0x15C4
464 1.2.14.2 matt
465 1.2.14.2 matt #define ALE_INT_TRIG_THRESH 0x15C8
466 1.2.14.2 matt #define INT_TRIG_TX_THRESH_MASK 0x0000FFFF
467 1.2.14.2 matt #define INT_TRIG_RX_THRESH_MASK 0xFFFF0000
468 1.2.14.2 matt #define INT_TRIG_TX_THRESH_SHIFT 0
469 1.2.14.2 matt #define INT_TRIG_RX_THRESH_SHIFT 16
470 1.2.14.2 matt
471 1.2.14.2 matt #define ALE_INT_TRIG_TIMER 0x15CC
472 1.2.14.2 matt #define INT_TRIG_TX_TIMER_MASK 0x0000FFFF
473 1.2.14.2 matt #define INT_TRIG_RX_TIMER_MASK 0x0000FFFF
474 1.2.14.2 matt #define INT_TRIG_TX_TIMER_SHIFT 0
475 1.2.14.2 matt #define INT_TRIG_RX_TIMER_SHIFT 16
476 1.2.14.2 matt
477 1.2.14.2 matt #define ALE_RXF1_PAGE0_ADDR_LO 0x15D0
478 1.2.14.2 matt
479 1.2.14.2 matt #define ALE_RXF1_PAGE1_ADDR_LO 0x15D4
480 1.2.14.2 matt
481 1.2.14.2 matt #define ALE_RXF2_PAGE0_ADDR_LO 0x15D8
482 1.2.14.2 matt
483 1.2.14.2 matt #define ALE_RXF2_PAGE1_ADDR_LO 0x15DC
484 1.2.14.2 matt
485 1.2.14.2 matt #define ALE_RXF3_PAGE0_ADDR_LO 0x15E0
486 1.2.14.2 matt
487 1.2.14.2 matt #define ALE_RXF3_PAGE1_ADDR_LO 0x15E4
488 1.2.14.2 matt
489 1.2.14.2 matt #define ALE_MBOX_TPD_PROD_IDX 0x15F0
490 1.2.14.2 matt
491 1.2.14.2 matt #define ALE_RXF0_PAGE0 0x15F4
492 1.2.14.2 matt
493 1.2.14.2 matt #define ALE_RXF0_PAGE1 0x15F5
494 1.2.14.2 matt
495 1.2.14.2 matt #define ALE_RXF1_PAGE0 0x15F6
496 1.2.14.2 matt
497 1.2.14.2 matt #define ALE_RXF1_PAGE1 0x15F7
498 1.2.14.2 matt
499 1.2.14.2 matt #define ALE_RXF2_PAGE0 0x15F8
500 1.2.14.2 matt
501 1.2.14.2 matt #define ALE_RXF2_PAGE1 0x15F9
502 1.2.14.2 matt
503 1.2.14.2 matt #define ALE_RXF3_PAGE0 0x15FA
504 1.2.14.2 matt
505 1.2.14.2 matt #define ALE_RXF3_PAGE1 0x15FB
506 1.2.14.2 matt
507 1.2.14.2 matt #define RXF_VALID 0x01
508 1.2.14.2 matt
509 1.2.14.2 matt #define ALE_INTR_STATUS 0x1600
510 1.2.14.2 matt #define INTR_SMB 0x00000001
511 1.2.14.2 matt #define INTR_TIMER 0x00000002
512 1.2.14.2 matt #define INTR_MANUAL_TIMER 0x00000004
513 1.2.14.2 matt #define INTR_RX_FIFO_OFLOW 0x00000008
514 1.2.14.2 matt #define INTR_RXF0_OFLOW 0x00000010
515 1.2.14.2 matt #define INTR_RXF1_OFLOW 0x00000020
516 1.2.14.2 matt #define INTR_RXF2_OFLOW 0x00000040
517 1.2.14.2 matt #define INTR_RXF3_OFLOW 0x00000080
518 1.2.14.2 matt #define INTR_TX_FIFO_UNDERRUN 0x00000100
519 1.2.14.2 matt #define INTR_RX0_PAGE_FULL 0x00000200
520 1.2.14.2 matt #define INTR_DMA_RD_TO_RST 0x00000400
521 1.2.14.2 matt #define INTR_DMA_WR_TO_RST 0x00000800
522 1.2.14.2 matt #define INTR_GPHY 0x00001000
523 1.2.14.2 matt #define INTR_TX_CREDIT 0x00002000
524 1.2.14.2 matt #define INTR_GPHY_LOW_PW 0x00004000
525 1.2.14.2 matt #define INTR_RX_PKT 0x00010000
526 1.2.14.2 matt #define INTR_TX_PKT 0x00020000
527 1.2.14.2 matt #define INTR_TX_DMA 0x00040000
528 1.2.14.2 matt #define INTR_RX_PKT1 0x00080000
529 1.2.14.2 matt #define INTR_RX_PKT2 0x00100000
530 1.2.14.2 matt #define INTR_RX_PKT3 0x00200000
531 1.2.14.2 matt #define INTR_MAC_RX 0x00400000
532 1.2.14.2 matt #define INTR_MAC_TX 0x00800000
533 1.2.14.2 matt #define INTR_UNDERRUN 0x01000000
534 1.2.14.2 matt #define INTR_FRAME_ERROR 0x02000000
535 1.2.14.2 matt #define INTR_FRAME_OK 0x04000000
536 1.2.14.2 matt #define INTR_CSUM_ERROR 0x08000000
537 1.2.14.2 matt #define INTR_PHY_LINK_DOWN 0x10000000
538 1.2.14.2 matt #define INTR_DIS_INT 0x80000000
539 1.2.14.2 matt
540 1.2.14.2 matt /* Interrupt Mask Register */
541 1.2.14.2 matt #define ALE_INTR_MASK 0x1604
542 1.2.14.2 matt
543 1.2.14.2 matt #define ALE_INTRS \
544 1.2.14.2 matt (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \
545 1.2.14.2 matt INTR_RX_PKT | INTR_TX_PKT | INTR_RX_FIFO_OFLOW | \
546 1.2.14.2 matt INTR_TX_FIFO_UNDERRUN)
547 1.2.14.2 matt
548 1.2.14.2 matt /*
549 1.2.14.2 matt * AR81xx requires register access to get MAC statistics
550 1.2.14.2 matt * and the format of statistics seems to be the same of L1 .
551 1.2.14.2 matt */
552 1.2.14.2 matt #define ALE_RX_MIB_BASE 0x1700
553 1.2.14.2 matt
554 1.2.14.2 matt #define ALE_TX_MIB_BASE 0x1760
555 1.2.14.2 matt
556 1.2.14.2 matt /* Statistics counters collected by the MAC. */
557 1.2.14.2 matt struct smb {
558 1.2.14.2 matt /* Rx stats. */
559 1.2.14.2 matt uint32_t rx_frames;
560 1.2.14.2 matt uint32_t rx_bcast_frames;
561 1.2.14.2 matt uint32_t rx_mcast_frames;
562 1.2.14.2 matt uint32_t rx_pause_frames;
563 1.2.14.2 matt uint32_t rx_control_frames;
564 1.2.14.2 matt uint32_t rx_crcerrs;
565 1.2.14.2 matt uint32_t rx_lenerrs;
566 1.2.14.2 matt uint32_t rx_bytes;
567 1.2.14.2 matt uint32_t rx_runts;
568 1.2.14.2 matt uint32_t rx_fragments;
569 1.2.14.2 matt uint32_t rx_pkts_64;
570 1.2.14.2 matt uint32_t rx_pkts_65_127;
571 1.2.14.2 matt uint32_t rx_pkts_128_255;
572 1.2.14.2 matt uint32_t rx_pkts_256_511;
573 1.2.14.2 matt uint32_t rx_pkts_512_1023;
574 1.2.14.2 matt uint32_t rx_pkts_1024_1518;
575 1.2.14.2 matt uint32_t rx_pkts_1519_max;
576 1.2.14.2 matt uint32_t rx_pkts_truncated;
577 1.2.14.2 matt uint32_t rx_fifo_oflows;
578 1.2.14.2 matt uint32_t rx_rrs_errs;
579 1.2.14.2 matt uint32_t rx_alignerrs;
580 1.2.14.2 matt uint32_t rx_bcast_bytes;
581 1.2.14.2 matt uint32_t rx_mcast_bytes;
582 1.2.14.2 matt uint32_t rx_pkts_filtered;
583 1.2.14.2 matt /* Tx stats. */
584 1.2.14.2 matt uint32_t tx_frames;
585 1.2.14.2 matt uint32_t tx_bcast_frames;
586 1.2.14.2 matt uint32_t tx_mcast_frames;
587 1.2.14.2 matt uint32_t tx_pause_frames;
588 1.2.14.2 matt uint32_t tx_excess_defer;
589 1.2.14.2 matt uint32_t tx_control_frames;
590 1.2.14.2 matt uint32_t tx_deferred;
591 1.2.14.2 matt uint32_t tx_bytes;
592 1.2.14.2 matt uint32_t tx_pkts_64;
593 1.2.14.2 matt uint32_t tx_pkts_65_127;
594 1.2.14.2 matt uint32_t tx_pkts_128_255;
595 1.2.14.2 matt uint32_t tx_pkts_256_511;
596 1.2.14.2 matt uint32_t tx_pkts_512_1023;
597 1.2.14.2 matt uint32_t tx_pkts_1024_1518;
598 1.2.14.2 matt uint32_t tx_pkts_1519_max;
599 1.2.14.2 matt uint32_t tx_single_colls;
600 1.2.14.2 matt uint32_t tx_multi_colls;
601 1.2.14.2 matt uint32_t tx_late_colls;
602 1.2.14.2 matt uint32_t tx_excess_colls;
603 1.2.14.2 matt uint32_t tx_abort;
604 1.2.14.2 matt uint32_t tx_underrun;
605 1.2.14.2 matt uint32_t tx_desc_underrun;
606 1.2.14.2 matt uint32_t tx_lenerrs;
607 1.2.14.2 matt uint32_t tx_pkts_truncated;
608 1.2.14.2 matt uint32_t tx_bcast_bytes;
609 1.2.14.2 matt uint32_t tx_mcast_bytes;
610 1.2.14.2 matt } __packed;
611 1.2.14.2 matt
612 1.2.14.2 matt #define ALE_HOST_RXF0_PAGEOFF 0x1800
613 1.2.14.2 matt
614 1.2.14.2 matt #define ALE_TPD_CONS_IDX 0x1804
615 1.2.14.2 matt
616 1.2.14.2 matt #define ALE_HOST_RXF1_PAGEOFF 0x1808
617 1.2.14.2 matt
618 1.2.14.2 matt #define ALE_HOST_RXF2_PAGEOFF 0x180C
619 1.2.14.2 matt
620 1.2.14.2 matt #define ALE_HOST_RXF3_PAGEOFF 0x1810
621 1.2.14.2 matt
622 1.2.14.2 matt #define ALE_RXF0_CMB0_ADDR_LO 0x1820
623 1.2.14.2 matt
624 1.2.14.2 matt #define ALE_RXF0_CMB1_ADDR_LO 0x1824
625 1.2.14.2 matt
626 1.2.14.2 matt #define ALE_RXF1_CMB0_ADDR_LO 0x1828
627 1.2.14.2 matt
628 1.2.14.2 matt #define ALE_RXF1_CMB1_ADDR_LO 0x182C
629 1.2.14.2 matt
630 1.2.14.2 matt #define ALE_RXF2_CMB0_ADDR_LO 0x1830
631 1.2.14.2 matt
632 1.2.14.2 matt #define ALE_RXF2_CMB1_ADDR_LO 0x1834
633 1.2.14.2 matt
634 1.2.14.2 matt #define ALE_RXF3_CMB0_ADDR_LO 0x1838
635 1.2.14.2 matt
636 1.2.14.2 matt #define ALE_RXF3_CMB1_ADDR_LO 0x183C
637 1.2.14.2 matt
638 1.2.14.2 matt #define ALE_TX_CMB_ADDR_LO 0x1840
639 1.2.14.2 matt
640 1.2.14.2 matt #define ALE_SMB_ADDR_LO 0x1844
641 1.2.14.2 matt
642 1.2.14.2 matt /*
643 1.2.14.2 matt * RRS(receive return status) structure.
644 1.2.14.2 matt *
645 1.2.14.2 matt * Note:
646 1.2.14.2 matt * Atheros AR81xx does not support descriptor based DMA on Rx
647 1.2.14.2 matt * instead it just prepends a Rx status structure prior to a
648 1.2.14.2 matt * received frame which also resides on the same Rx buffer.
649 1.2.14.2 matt * This means driver should copy an entire frame from the
650 1.2.14.2 matt * buffer to new mbuf chain which in turn greatly increases CPU
651 1.2.14.2 matt * cycles and effectively nullify the advantage of DMA
652 1.2.14.2 matt * operation of controller. So you should have fast CPU to cope
653 1.2.14.2 matt * with the copy operation. Implementing flow-controls may help
654 1.2.14.2 matt * a lot to minimize Rx FIFO overflows but it's not available
655 1.2.14.2 matt * yet on FreeBSD and hardware doesn't seem to support
656 1.2.14.2 matt * fine-grained Tx/Rx flow controls.
657 1.2.14.2 matt */
658 1.2.14.2 matt struct rx_rs {
659 1.2.14.2 matt uint32_t seqno;
660 1.2.14.2 matt #define ALE_RD_SEQNO_MASK 0x0000FFFF
661 1.2.14.2 matt #define ALE_RD_HASH_MASK 0xFFFF0000
662 1.2.14.2 matt #define ALE_RD_SEQNO_SHIFT 0
663 1.2.14.2 matt #define ALE_RD_HASH_SHIFT 16
664 1.2.14.2 matt #define ALE_RX_SEQNO(x) \
665 1.2.14.2 matt (((x) & ALE_RD_SEQNO_MASK) >> ALE_RD_SEQNO_SHIFT)
666 1.2.14.2 matt uint32_t length;
667 1.2.14.2 matt #define ALE_RD_CSUM_MASK 0x0000FFFF
668 1.2.14.2 matt #define ALE_RD_LEN_MASK 0x3FFF0000
669 1.2.14.2 matt #define ALE_RD_CPU_MASK 0xC0000000
670 1.2.14.2 matt #define ALE_RD_CSUM_SHIFT 0
671 1.2.14.2 matt #define ALE_RD_LEN_SHIFT 16
672 1.2.14.2 matt #define ALE_RD_CPU_SHIFT 30
673 1.2.14.2 matt #define ALE_RX_CSUM(x) \
674 1.2.14.2 matt (((x) & ALE_RD_CSUM_MASK) >> ALE_RD_CSUM_SHIFT)
675 1.2.14.2 matt #define ALE_RX_BYTES(x) \
676 1.2.14.2 matt (((x) & ALE_RD_LEN_MASK) >> ALE_RD_LEN_SHIFT)
677 1.2.14.2 matt #define ALE_RX_CPU(x) \
678 1.2.14.2 matt (((x) & ALE_RD_CPU_MASK) >> ALE_RD_CPU_SHIFT)
679 1.2.14.2 matt uint32_t flags;
680 1.2.14.2 matt #define ALE_RD_RSS_IPV4 0x00000001
681 1.2.14.2 matt #define ALE_RD_RSS_IPV4_TCP 0x00000002
682 1.2.14.2 matt #define ALE_RD_RSS_IPV6 0x00000004
683 1.2.14.2 matt #define ALE_RD_RSS_IPV6_TCP 0x00000008
684 1.2.14.2 matt #define ALE_RD_IPV6 0x00000010
685 1.2.14.2 matt #define ALE_RD_IPV4_FRAG 0x00000020
686 1.2.14.2 matt #define ALE_RD_IPV4_DF 0x00000040
687 1.2.14.2 matt #define ALE_RD_802_3 0x00000080
688 1.2.14.2 matt #define ALE_RD_VLAN 0x00000100
689 1.2.14.2 matt #define ALE_RD_ERROR 0x00000200
690 1.2.14.2 matt #define ALE_RD_IPV4 0x00000400
691 1.2.14.2 matt #define ALE_RD_UDP 0x00000800
692 1.2.14.2 matt #define ALE_RD_TCP 0x00001000
693 1.2.14.2 matt #define ALE_RD_BCAST 0x00002000
694 1.2.14.2 matt #define ALE_RD_MCAST 0x00004000
695 1.2.14.2 matt #define ALE_RD_PAUSE 0x00008000
696 1.2.14.2 matt #define ALE_RD_CRC 0x00010000
697 1.2.14.2 matt #define ALE_RD_CODE 0x00020000
698 1.2.14.2 matt #define ALE_RD_DRIBBLE 0x00040000
699 1.2.14.2 matt #define ALE_RD_RUNT 0x00080000
700 1.2.14.2 matt #define ALE_RD_OFLOW 0x00100000
701 1.2.14.2 matt #define ALE_RD_TRUNC 0x00200000
702 1.2.14.2 matt #define ALE_RD_IPCSUM_NOK 0x00400000
703 1.2.14.2 matt #define ALE_RD_TCP_UDPCSUM_NOK 0x00800000
704 1.2.14.2 matt #define ALE_RD_LENGTH_NOK 0x01000000
705 1.2.14.2 matt #define ALE_RD_DES_ADDR_FILTERED 0x02000000
706 1.2.14.2 matt uint32_t vtags;
707 1.2.14.2 matt #define ALE_RD_HASH_HI_MASK 0x0000FFFF
708 1.2.14.2 matt #define ALE_RD_HASH_HI_SHIFT 0
709 1.2.14.2 matt #define ALE_RD_VLAN_MASK 0xFFFF0000
710 1.2.14.2 matt #define ALE_RD_VLAN_SHIFT 16
711 1.2.14.2 matt #define ALE_RX_VLAN(x) \
712 1.2.14.2 matt (((x) & ALE_RD_VLAN_MASK) >> ALE_RD_VLAN_SHIFT)
713 1.2.14.2 matt #define ALE_RX_VLAN_TAG(x) \
714 1.2.14.2 matt (((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9))
715 1.2.14.2 matt } __packed;
716 1.2.14.2 matt
717 1.2.14.2 matt /* Tx descriptor. */
718 1.2.14.2 matt struct tx_desc {
719 1.2.14.2 matt uint64_t addr;
720 1.2.14.2 matt uint32_t len;
721 1.2.14.2 matt #define ALE_TD_VLAN_MASK 0xFFFF0000
722 1.2.14.2 matt #define ALE_TD_PKT_INT 0x00008000
723 1.2.14.2 matt #define ALE_TD_DMA_INT 0x00004000
724 1.2.14.2 matt #define ALE_TD_BUFLEN_MASK 0x00003FFF
725 1.2.14.2 matt #define ALE_TD_VLAN_SHIFT 16
726 1.2.14.2 matt #define ALE_TX_VLAN_TAG(x) \
727 1.2.14.2 matt (((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8))
728 1.2.14.2 matt #define ALE_TD_BUFLEN_SHIFT 0
729 1.2.14.2 matt #define ALE_TX_BYTES(x) \
730 1.2.14.2 matt (((x) << ALE_TD_BUFLEN_SHIFT) & ALE_TD_BUFLEN_MASK)
731 1.2.14.2 matt uint32_t flags;
732 1.2.14.2 matt #define ALE_TD_MSS 0xFFF80000
733 1.2.14.2 matt #define ALE_TD_TSO_HDR 0x00040000
734 1.2.14.2 matt #define ALE_TD_TCPHDR_LEN 0x0003C000
735 1.2.14.2 matt #define ALE_TD_IPHDR_LEN 0x00003C00
736 1.2.14.2 matt #define ALE_TD_IPV6HDR_LEN2 0x00003C00
737 1.2.14.2 matt #define ALE_TD_LLC_SNAP 0x00000200
738 1.2.14.2 matt #define ALE_TD_VLAN_TAGGED 0x00000100
739 1.2.14.2 matt #define ALE_TD_UDPCSUM 0x00000080
740 1.2.14.2 matt #define ALE_TD_TCPCSUM 0x00000040
741 1.2.14.2 matt #define ALE_TD_IPCSUM 0x00000020
742 1.2.14.2 matt #define ALE_TD_IPV6HDR_LEN1 0x000000E0
743 1.2.14.2 matt #define ALE_TD_TSO 0x00000010
744 1.2.14.2 matt #define ALE_TD_CXSUM 0x00000008
745 1.2.14.2 matt #define ALE_TD_INSERT_VLAN_TAG 0x00000004
746 1.2.14.2 matt #define ALE_TD_IPV6 0x00000002
747 1.2.14.2 matt #define ALE_TD_EOP 0x00000001
748 1.2.14.2 matt
749 1.2.14.2 matt #define ALE_TD_CSUM_PLOADOFFSET 0x00FF0000
750 1.2.14.2 matt #define ALE_TD_CSUM_XSUMOFFSET 0xFF000000
751 1.2.14.2 matt #define ALE_TD_CSUM_XSUMOFFSET_SHIFT 24
752 1.2.14.2 matt #define ALE_TD_CSUM_PLOADOFFSET_SHIFT 16
753 1.2.14.2 matt #define ALE_TD_MSS_SHIFT 19
754 1.2.14.2 matt #define ALE_TD_TCPHDR_LEN_SHIFT 14
755 1.2.14.2 matt #define ALE_TD_IPHDR_LEN_SHIFT 10
756 1.2.14.2 matt } __packed;
757 1.2.14.2 matt
758 1.2.14.2 matt #define ALE_TX_RING_CNT 256 /* Should be multiple of 4. */
759 1.2.14.2 matt #define ALE_TX_RING_CNT_MIN 32
760 1.2.14.2 matt #define ALE_TX_RING_CNT_MAX 1020
761 1.2.14.2 matt #define ALE_TX_RING_ALIGN 8
762 1.2.14.2 matt #define ALE_RX_PAGE_ALIGN 32
763 1.2.14.2 matt #define ALE_RX_PAGES 2
764 1.2.14.2 matt #define ALE_CMB_ALIGN 32
765 1.2.14.2 matt
766 1.2.14.2 matt #define ALE_TSO_MAXSEGSIZE 4096
767 1.2.14.2 matt #define ALE_TSO_MAXSIZE (65535 + sizeof(struct ether_vlan_header))
768 1.2.14.2 matt #define ALE_MAXTXSEGS 32
769 1.2.14.2 matt
770 1.2.14.2 matt #define ALE_ADDR_LO(x) ((uint64_t) (x) & 0xFFFFFFFF)
771 1.2.14.2 matt #define ALE_ADDR_HI(x) ((uint64_t) (x) >> 32)
772 1.2.14.2 matt
773 1.2.14.2 matt /* Water mark to kick reclaiming Tx buffers. */
774 1.2.14.2 matt #define ALE_TX_DESC_HIWAT (ALE_TX_RING_CNT - ((ALE_TX_RING_CNT * 4) / 10))
775 1.2.14.2 matt
776 1.2.14.2 matt #define ALE_MSI_MESSAGES 1
777 1.2.14.2 matt #define ALE_MSIX_MESSAGES 1
778 1.2.14.2 matt
779 1.2.14.2 matt /*
780 1.2.14.2 matt * TODO : Should get real jumbo MTU size.
781 1.2.14.2 matt * The hardware seems to have trouble in dealing with large
782 1.2.14.2 matt * frame length. If you encounter unstability issue, use
783 1.2.14.2 matt * lower MTU size.
784 1.2.14.2 matt */
785 1.2.14.2 matt #define ALE_JUMBO_FRAMELEN 8132
786 1.2.14.2 matt #define ALE_JUMBO_MTU \
787 1.2.14.2 matt (ALE_JUMBO_FRAMELEN - sizeof(struct ether_vlan_header) - ETHER_CRC_LEN)
788 1.2.14.2 matt #define ALE_MAX_FRAMELEN (ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN)
789 1.2.14.2 matt
790 1.2.14.2 matt #define ALE_DESC_INC(x, y) ((x) = ((x) + 1) % (y))
791 1.2.14.2 matt
792 1.2.14.2 matt struct ale_txdesc {
793 1.2.14.2 matt struct mbuf *tx_m;
794 1.2.14.2 matt bus_dmamap_t tx_dmamap;
795 1.2.14.2 matt };
796 1.2.14.2 matt
797 1.2.14.2 matt struct ale_rx_page {
798 1.2.14.2 matt bus_dmamap_t page_map;
799 1.2.14.2 matt bus_dma_segment_t page_seg;
800 1.2.14.2 matt uint8_t *page_addr;
801 1.2.14.2 matt bus_addr_t page_paddr;
802 1.2.14.2 matt bus_dmamap_t cmb_map;
803 1.2.14.2 matt bus_dma_segment_t cmb_seg;
804 1.2.14.2 matt uint32_t *cmb_addr;
805 1.2.14.2 matt bus_addr_t cmb_paddr;
806 1.2.14.2 matt uint32_t cons;
807 1.2.14.2 matt };
808 1.2.14.2 matt
809 1.2.14.2 matt struct ale_chain_data{
810 1.2.14.2 matt struct ale_txdesc ale_txdesc[ALE_TX_RING_CNT];
811 1.2.14.2 matt bus_dmamap_t ale_tx_ring_map;
812 1.2.14.2 matt bus_dma_segment_t ale_tx_ring_seg;
813 1.2.14.2 matt bus_dmamap_t ale_rx_mblock_map[ALE_RX_PAGES];
814 1.2.14.2 matt bus_dma_segment_t ale_rx_mblock_seg[ALE_RX_PAGES];
815 1.2.14.2 matt struct tx_desc *ale_tx_ring;
816 1.2.14.2 matt bus_addr_t ale_tx_ring_paddr;
817 1.2.14.2 matt uint32_t *ale_tx_cmb;
818 1.2.14.2 matt bus_addr_t ale_tx_cmb_paddr;
819 1.2.14.2 matt bus_dmamap_t ale_tx_cmb_map;
820 1.2.14.2 matt bus_dma_segment_t ale_tx_cmb_seg;
821 1.2.14.2 matt
822 1.2.14.2 matt uint32_t ale_tx_prod;
823 1.2.14.2 matt uint32_t ale_tx_cons;
824 1.2.14.2 matt int ale_tx_cnt;
825 1.2.14.2 matt struct ale_rx_page ale_rx_page[ALE_RX_PAGES];
826 1.2.14.2 matt int ale_rx_curp;
827 1.2.14.2 matt uint16_t ale_rx_seqno;
828 1.2.14.2 matt };
829 1.2.14.2 matt
830 1.2.14.2 matt #define ALE_TX_RING_SZ \
831 1.2.14.2 matt (sizeof(struct tx_desc) * ALE_TX_RING_CNT)
832 1.2.14.2 matt #define ALE_RX_PAGE_SZ_MIN (8 * 1024)
833 1.2.14.2 matt #define ALE_RX_PAGE_SZ_MAX (1024 * 1024)
834 1.2.14.2 matt #define ALE_RX_FRAMES_PAGE 128
835 1.2.14.2 matt #define ALE_RX_PAGE_SZ \
836 1.2.14.2 matt (roundup(ALE_MAX_FRAMELEN, ALE_RX_PAGE_ALIGN) * ALE_RX_FRAMES_PAGE)
837 1.2.14.2 matt #define ALE_TX_CMB_SZ (sizeof(uint32_t))
838 1.2.14.2 matt #define ALE_RX_CMB_SZ (sizeof(uint32_t))
839 1.2.14.2 matt
840 1.2.14.2 matt #define ALE_PROC_MIN (ALE_RX_FRAMES_PAGE / 4)
841 1.2.14.2 matt #define ALE_PROC_MAX \
842 1.2.14.2 matt ((ALE_RX_PAGE_SZ * ALE_RX_PAGES) / ETHER_MAX_LEN)
843 1.2.14.2 matt #define ALE_PROC_DEFAULT (ALE_PROC_MAX / 4)
844 1.2.14.2 matt
845 1.2.14.2 matt struct ale_hw_stats {
846 1.2.14.2 matt /* Rx stats. */
847 1.2.14.2 matt uint32_t rx_frames;
848 1.2.14.2 matt uint32_t rx_bcast_frames;
849 1.2.14.2 matt uint32_t rx_mcast_frames;
850 1.2.14.2 matt uint32_t rx_pause_frames;
851 1.2.14.2 matt uint32_t rx_control_frames;
852 1.2.14.2 matt uint32_t rx_crcerrs;
853 1.2.14.2 matt uint32_t rx_lenerrs;
854 1.2.14.2 matt uint64_t rx_bytes;
855 1.2.14.2 matt uint32_t rx_runts;
856 1.2.14.2 matt uint32_t rx_fragments;
857 1.2.14.2 matt uint32_t rx_pkts_64;
858 1.2.14.2 matt uint32_t rx_pkts_65_127;
859 1.2.14.2 matt uint32_t rx_pkts_128_255;
860 1.2.14.2 matt uint32_t rx_pkts_256_511;
861 1.2.14.2 matt uint32_t rx_pkts_512_1023;
862 1.2.14.2 matt uint32_t rx_pkts_1024_1518;
863 1.2.14.2 matt uint32_t rx_pkts_1519_max;
864 1.2.14.2 matt uint32_t rx_pkts_truncated;
865 1.2.14.2 matt uint32_t rx_fifo_oflows;
866 1.2.14.2 matt uint32_t rx_rrs_errs;
867 1.2.14.2 matt uint32_t rx_alignerrs;
868 1.2.14.2 matt uint64_t rx_bcast_bytes;
869 1.2.14.2 matt uint64_t rx_mcast_bytes;
870 1.2.14.2 matt uint32_t rx_pkts_filtered;
871 1.2.14.2 matt /* Tx stats. */
872 1.2.14.2 matt uint32_t tx_frames;
873 1.2.14.2 matt uint32_t tx_bcast_frames;
874 1.2.14.2 matt uint32_t tx_mcast_frames;
875 1.2.14.2 matt uint32_t tx_pause_frames;
876 1.2.14.2 matt uint32_t tx_excess_defer;
877 1.2.14.2 matt uint32_t tx_control_frames;
878 1.2.14.2 matt uint32_t tx_deferred;
879 1.2.14.2 matt uint64_t tx_bytes;
880 1.2.14.2 matt uint32_t tx_pkts_64;
881 1.2.14.2 matt uint32_t tx_pkts_65_127;
882 1.2.14.2 matt uint32_t tx_pkts_128_255;
883 1.2.14.2 matt uint32_t tx_pkts_256_511;
884 1.2.14.2 matt uint32_t tx_pkts_512_1023;
885 1.2.14.2 matt uint32_t tx_pkts_1024_1518;
886 1.2.14.2 matt uint32_t tx_pkts_1519_max;
887 1.2.14.2 matt uint32_t tx_single_colls;
888 1.2.14.2 matt uint32_t tx_multi_colls;
889 1.2.14.2 matt uint32_t tx_late_colls;
890 1.2.14.2 matt uint32_t tx_excess_colls;
891 1.2.14.2 matt uint32_t tx_abort;
892 1.2.14.2 matt uint32_t tx_underrun;
893 1.2.14.2 matt uint32_t tx_desc_underrun;
894 1.2.14.2 matt uint32_t tx_lenerrs;
895 1.2.14.2 matt uint32_t tx_pkts_truncated;
896 1.2.14.2 matt uint64_t tx_bcast_bytes;
897 1.2.14.2 matt uint64_t tx_mcast_bytes;
898 1.2.14.2 matt /* Misc. */
899 1.2.14.2 matt uint32_t reset_brk_seq;
900 1.2.14.2 matt };
901 1.2.14.2 matt
902 1.2.14.2 matt /*
903 1.2.14.2 matt * Software state per device.
904 1.2.14.2 matt */
905 1.2.14.2 matt struct ale_softc {
906 1.2.14.2 matt device_t sc_dev;
907 1.2.14.2 matt struct ethercom sc_ec;
908 1.2.14.2 matt
909 1.2.14.2 matt bus_space_tag_t sc_mem_bt;
910 1.2.14.2 matt bus_space_handle_t sc_mem_bh;
911 1.2.14.2 matt bus_size_t sc_mem_size;
912 1.2.14.2 matt bus_dma_tag_t sc_dmat;
913 1.2.14.2 matt pci_chipset_tag_t sc_pct;
914 1.2.14.2 matt pcitag_t sc_pcitag;
915 1.2.14.2 matt
916 1.2.14.2 matt void *sc_irq_handle;
917 1.2.14.2 matt
918 1.2.14.2 matt struct mii_data sc_miibus;
919 1.2.14.2 matt int ale_phyaddr;
920 1.2.14.2 matt
921 1.2.14.2 matt int ale_rev;
922 1.2.14.2 matt int ale_chip_rev;
923 1.2.14.2 matt uint8_t ale_eaddr[ETHER_ADDR_LEN];
924 1.2.14.2 matt uint32_t ale_dma_rd_burst;
925 1.2.14.2 matt uint32_t ale_dma_wr_burst;
926 1.2.14.2 matt int ale_flags;
927 1.2.14.2 matt #define ALE_FLAG_PCIE 0x0001
928 1.2.14.2 matt #define ALE_FLAG_PCIX 0x0002
929 1.2.14.2 matt #define ALE_FLAG_MSI 0x0004
930 1.2.14.2 matt #define ALE_FLAG_MSIX 0x0008
931 1.2.14.2 matt #define ALE_FLAG_PMCAP 0x0010
932 1.2.14.2 matt #define ALE_FLAG_FASTETHER 0x0020
933 1.2.14.2 matt #define ALE_FLAG_JUMBO 0x0040
934 1.2.14.2 matt #define ALE_FLAG_RXCSUM_BUG 0x0080
935 1.2.14.2 matt #define ALE_FLAG_TXCSUM_BUG 0x0100
936 1.2.14.2 matt #define ALE_FLAG_TXCMB_BUG 0x0200
937 1.2.14.2 matt #define ALE_FLAG_DETACH 0x4000
938 1.2.14.2 matt #define ALE_FLAG_LINK 0x8000
939 1.2.14.2 matt
940 1.2.14.2 matt callout_t sc_tick_ch;
941 1.2.14.2 matt struct ale_hw_stats ale_stats;
942 1.2.14.2 matt struct ale_chain_data ale_cdata;
943 1.2.14.2 matt int ale_int_rx_mod;
944 1.2.14.2 matt int ale_int_tx_mod;
945 1.2.14.2 matt int ale_max_frame_size;
946 1.2.14.2 matt int ale_pagesize;
947 1.2.14.2 matt
948 1.2.14.2 matt };
949 1.2.14.2 matt
950 1.2.14.2 matt /* Register access macros. */
951 1.2.14.2 matt #define CSR_WRITE_4(_sc, reg, val) \
952 1.2.14.2 matt bus_space_write_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
953 1.2.14.2 matt #define CSR_WRITE_2(_sc, reg, val) \
954 1.2.14.2 matt bus_space_write_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
955 1.2.14.2 matt #define CSR_WRITE_1(_sc, reg, val) \
956 1.2.14.2 matt bus_space_write_1((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val))
957 1.2.14.2 matt #define CSR_READ_2(_sc, reg) \
958 1.2.14.2 matt bus_space_read_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg))
959 1.2.14.2 matt #define CSR_READ_4(_sc, reg) \
960 1.2.14.2 matt bus_space_read_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg))
961 1.2.14.2 matt
962 1.2.14.2 matt #define ALE_TX_TIMEOUT 5
963 1.2.14.2 matt #define ALE_RESET_TIMEOUT 100
964 1.2.14.2 matt #define ALE_TIMEOUT 1000
965 1.2.14.2 matt #define ALE_PHY_TIMEOUT 1000
966 1.2.14.2 matt
967 1.2.14.2 matt #endif /* _IF_ALEREG_H */
968