Home | History | Annotate | Line # | Download | only in pci
if_aq.c revision 1.5
      1  1.5  msaitoh /*	$NetBSD: if_aq.c,v 1.5 2020/01/25 07:57:48 msaitoh Exp $	*/
      2  1.1      ryo 
      3  1.1      ryo /**
      4  1.1      ryo  * aQuantia Corporation Network Driver
      5  1.1      ryo  * Copyright (C) 2014-2017 aQuantia Corporation. All rights reserved
      6  1.1      ryo  *
      7  1.1      ryo  * Redistribution and use in source and binary forms, with or without
      8  1.1      ryo  * modification, are permitted provided that the following conditions
      9  1.1      ryo  * are met:
     10  1.1      ryo  *
     11  1.1      ryo  *   (1) Redistributions of source code must retain the above
     12  1.1      ryo  *   copyright notice, this list of conditions and the following
     13  1.1      ryo  *   disclaimer.
     14  1.1      ryo  *
     15  1.1      ryo  *   (2) Redistributions in binary form must reproduce the above
     16  1.1      ryo  *   copyright notice, this list of conditions and the following
     17  1.1      ryo  *   disclaimer in the documentation and/or other materials provided
     18  1.1      ryo  *   with the distribution.
     19  1.1      ryo  *
     20  1.1      ryo  *   (3) The name of the author may not be used to endorse or promote
     21  1.1      ryo  *   products derived from this software without specific prior
     22  1.1      ryo  *   written permission.
     23  1.1      ryo  *
     24  1.1      ryo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS
     25  1.1      ryo  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     26  1.1      ryo  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  1.1      ryo  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
     28  1.1      ryo  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  1.1      ryo  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     30  1.1      ryo  * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     31  1.1      ryo  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     32  1.1      ryo  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
     33  1.1      ryo  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
     34  1.1      ryo  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     35  1.1      ryo  *
     36  1.1      ryo  */
     37  1.1      ryo 
     38  1.1      ryo /*-
     39  1.1      ryo  * Copyright (c) 2020 Ryo Shimizu <ryo (at) nerv.org>
     40  1.1      ryo  * All rights reserved.
     41  1.1      ryo  *
     42  1.1      ryo  * Redistribution and use in source and binary forms, with or without
     43  1.1      ryo  * modification, are permitted provided that the following conditions
     44  1.1      ryo  * are met:
     45  1.1      ryo  * 1. Redistributions of source code must retain the above copyright
     46  1.1      ryo  *    notice, this list of conditions and the following disclaimer.
     47  1.1      ryo  * 2. Redistributions in binary form must reproduce the above copyright
     48  1.1      ryo  *    notice, this list of conditions and the following disclaimer in the
     49  1.1      ryo  *    documentation and/or other materials provided with the distribution.
     50  1.1      ryo  *
     51  1.1      ryo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52  1.1      ryo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     53  1.1      ryo  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     54  1.1      ryo  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     55  1.1      ryo  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     56  1.1      ryo  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     57  1.1      ryo  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     58  1.1      ryo  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     59  1.1      ryo  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     60  1.1      ryo  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     61  1.1      ryo  * POSSIBILITY OF SUCH DAMAGE.
     62  1.1      ryo  */
     63  1.1      ryo 
     64  1.1      ryo #include <sys/cdefs.h>
     65  1.5  msaitoh __KERNEL_RCSID(0, "$NetBSD: if_aq.c,v 1.5 2020/01/25 07:57:48 msaitoh Exp $");
     66  1.1      ryo 
     67  1.1      ryo #ifdef _KERNEL_OPT
     68  1.1      ryo #include "opt_if_aq.h"
     69  1.4      ryo #include "sysmon_envsys.h"
     70  1.1      ryo #endif
     71  1.1      ryo 
     72  1.1      ryo #include <sys/param.h>
     73  1.1      ryo #include <sys/types.h>
     74  1.1      ryo #include <sys/bitops.h>
     75  1.1      ryo #include <sys/cprng.h>
     76  1.1      ryo #include <sys/cpu.h>
     77  1.1      ryo #include <sys/interrupt.h>
     78  1.1      ryo #include <sys/module.h>
     79  1.1      ryo #include <sys/pcq.h>
     80  1.1      ryo 
     81  1.1      ryo #include <net/bpf.h>
     82  1.1      ryo #include <net/if.h>
     83  1.1      ryo #include <net/if_dl.h>
     84  1.1      ryo #include <net/if_media.h>
     85  1.1      ryo #include <net/if_ether.h>
     86  1.1      ryo #include <net/rss_config.h>
     87  1.1      ryo 
     88  1.1      ryo #include <dev/pci/pcivar.h>
     89  1.1      ryo #include <dev/pci/pcireg.h>
     90  1.1      ryo #include <dev/pci/pcidevs.h>
     91  1.4      ryo #include <dev/sysmon/sysmonvar.h>
     92  1.1      ryo 
     93  1.1      ryo /* driver configuration */
     94  1.1      ryo #define CONFIG_INTR_MODERATION_ENABLE	true	/* delayed interrupt */
     95  1.1      ryo #undef CONFIG_LRO_SUPPORT			/* no LRO not suppoted */
     96  1.1      ryo #undef CONFIG_NO_TXRX_INDEPENDENT		/* share TX/RX interrupts */
     97  1.1      ryo 
     98  1.1      ryo #define AQ_NINTR_MAX			(AQ_RSSQUEUE_MAX + AQ_RSSQUEUE_MAX + 1)
     99  1.1      ryo 					/* TX + RX + LINK. must be <= 32 */
    100  1.1      ryo #define AQ_LINKSTAT_IRQ			31	/* for legacy mode */
    101  1.1      ryo 
    102  1.1      ryo #define AQ_TXD_NUM			2048	/* per ring. 8*n && 32~8184 */
    103  1.1      ryo #define AQ_RXD_NUM			2048	/* per ring. 8*n && 32~8184 */
    104  1.1      ryo /* minimum required to send a packet (vlan needs additional TX descriptor) */
    105  1.1      ryo #define AQ_TXD_MIN			(1 + 1)
    106  1.1      ryo 
    107  1.1      ryo 
    108  1.1      ryo /* hardware specification */
    109  1.1      ryo #define AQ_RINGS_NUM			32
    110  1.1      ryo #define AQ_RSSQUEUE_MAX			8
    111  1.1      ryo #define AQ_RX_DESCRIPTOR_MIN		32
    112  1.1      ryo #define AQ_TX_DESCRIPTOR_MIN		32
    113  1.1      ryo #define AQ_RX_DESCRIPTOR_MAX		8184
    114  1.1      ryo #define AQ_TX_DESCRIPTOR_MAX		8184
    115  1.1      ryo #define AQ_TRAFFICCLASS_NUM		8
    116  1.1      ryo #define AQ_RSS_HASHKEY_SIZE		40
    117  1.1      ryo #define AQ_RSS_INDIRECTION_TABLE_MAX	64
    118  1.1      ryo 
    119  1.1      ryo /*
    120  1.1      ryo  * TERMINOLOGY
    121  1.1      ryo  *	MPI = MAC PHY INTERFACE?
    122  1.1      ryo  *	RPO = RX Protocol Offloading
    123  1.1      ryo  *	TPO = TX Protocol Offloading
    124  1.1      ryo  *	RPF = RX Packet Filter
    125  1.1      ryo  *	TPB = TX Packet buffer
    126  1.1      ryo  *	RPB = RX Packet buffer
    127  1.1      ryo  */
    128  1.1      ryo 
    129  1.1      ryo /* registers */
    130  1.1      ryo #define AQ_FW_SOFTRESET_REG			0x0000
    131  1.1      ryo #define  AQ_FW_SOFTRESET_RESET			__BIT(15) /* soft reset bit */
    132  1.1      ryo #define  AQ_FW_SOFTRESET_DIS			__BIT(14) /* reset disable */
    133  1.1      ryo 
    134  1.1      ryo #define AQ_FW_VERSION_REG			0x0018
    135  1.1      ryo #define AQ_HW_REVISION_REG			0x001c
    136  1.1      ryo #define AQ_GLB_NVR_INTERFACE1_REG		0x0100
    137  1.1      ryo 
    138  1.1      ryo #define AQ_FW_MBOX_CMD_REG			0x0200
    139  1.1      ryo #define  AQ_FW_MBOX_CMD_EXECUTE			0x00008000
    140  1.1      ryo #define  AQ_FW_MBOX_CMD_BUSY			0x00000100
    141  1.1      ryo #define AQ_FW_MBOX_ADDR_REG			0x0208
    142  1.1      ryo #define AQ_FW_MBOX_VAL_REG			0x020c
    143  1.1      ryo 
    144  1.1      ryo #define FW2X_LED_MIN_VERSION			0x03010026	/* >= 3.1.38 */
    145  1.1      ryo #define FW2X_LED_REG				0x031c
    146  1.1      ryo #define  FW2X_LED_DEFAULT			0x00000000
    147  1.1      ryo #define  FW2X_LED_NONE				0x0000003f
    148  1.1      ryo #define  FW2X_LINKLED				__BITS(0,1)
    149  1.1      ryo #define   FW2X_LINKLED_ACTIVE			0
    150  1.1      ryo #define   FW2X_LINKLED_ON			1
    151  1.1      ryo #define   FW2X_LINKLED_BLINK			2
    152  1.1      ryo #define   FW2X_LINKLED_OFF			3
    153  1.1      ryo #define  FW2X_STATUSLED				__BITS(2,5)
    154  1.1      ryo #define   FW2X_STATUSLED_ORANGE			0
    155  1.1      ryo #define   FW2X_STATUSLED_ORANGE_BLINK		2
    156  1.1      ryo #define   FW2X_STATUSLED_OFF			3
    157  1.1      ryo #define   FW2X_STATUSLED_GREEN			4
    158  1.1      ryo #define   FW2X_STATUSLED_ORANGE_GREEN_BLINK	8
    159  1.1      ryo #define   FW2X_STATUSLED_GREEN_BLINK		10
    160  1.1      ryo 
    161  1.1      ryo #define FW_MPI_MBOX_ADDR_REG			0x0360
    162  1.1      ryo #define FW1X_MPI_INIT1_REG			0x0364
    163  1.1      ryo #define FW1X_MPI_CONTROL_REG			0x0368
    164  1.1      ryo #define FW1X_MPI_STATE_REG			0x036c
    165  1.1      ryo #define  FW1X_MPI_STATE_MODE			__BITS(7,0)
    166  1.1      ryo #define  FW1X_MPI_STATE_SPEED			__BITS(32,16)
    167  1.1      ryo #define  FW1X_MPI_STATE_DISABLE_DIRTYWAKE	__BITS(25)
    168  1.1      ryo #define  FW1X_MPI_STATE_DOWNSHIFT		__BITS(31,28)
    169  1.1      ryo #define FW1X_MPI_INIT2_REG			0x0370
    170  1.1      ryo #define FW1X_MPI_EFUSEADDR_REG			0x0374
    171  1.1      ryo 
    172  1.1      ryo #define FW2X_MPI_EFUSEADDR_REG			0x0364
    173  1.1      ryo #define FW2X_MPI_CONTROL_REG			0x0368	/* 64bit */
    174  1.1      ryo #define FW2X_MPI_STATE_REG			0x0370	/* 64bit */
    175  1.1      ryo #define FW_BOOT_EXIT_CODE_REG			0x0388
    176  1.1      ryo #define  RBL_STATUS_DEAD			0x0000dead
    177  1.1      ryo #define  RBL_STATUS_SUCCESS			0x0000abba
    178  1.1      ryo #define  RBL_STATUS_FAILURE			0x00000bad
    179  1.1      ryo #define  RBL_STATUS_HOST_BOOT			0x0000f1a7
    180  1.1      ryo 
    181  1.1      ryo #define AQ_FW_GLB_CPU_SEM_REG(i)		(0x03a0 + (i) * 4)
    182  1.1      ryo #define AQ_FW_SEM_RAM_REG			AQ_FW_GLB_CPU_SEM_REG(2)
    183  1.1      ryo 
    184  1.1      ryo #define AQ_FW_GLB_CTL2_REG			0x0404
    185  1.1      ryo #define  AQ_FW_GLB_CTL2_MCP_UP_FORCE_INTERRUPT	__BIT(1)
    186  1.1      ryo 
    187  1.1      ryo #define AQ_GLB_GENERAL_PROVISIONING9_REG	0x0520
    188  1.1      ryo #define AQ_GLB_NVR_PROVISIONING2_REG		0x0534
    189  1.1      ryo 
    190  1.1      ryo #define FW_MPI_DAISY_CHAIN_STATUS_REG		0x0704
    191  1.1      ryo 
    192  1.1      ryo #define AQ_PCI_REG_CONTROL_6_REG		0x1014
    193  1.1      ryo 
    194  1.1      ryo // msix bitmap */
    195  1.1      ryo #define AQ_INTR_STATUS_REG			0x2000	/* intr status */
    196  1.1      ryo #define AQ_INTR_STATUS_CLR_REG			0x2050	/* intr status clear */
    197  1.1      ryo #define AQ_INTR_MASK_REG			0x2060	/* intr mask set */
    198  1.1      ryo #define AQ_INTR_MASK_CLR_REG			0x2070	/* intr mask clear */
    199  1.1      ryo #define AQ_INTR_AUTOMASK_REG			0x2090
    200  1.1      ryo 
    201  1.1      ryo /* AQ_INTR_IRQ_MAP_TXRX_REG[AQ_RINGS_NUM] 0x2100-0x2140 */
    202  1.1      ryo #define AQ_INTR_IRQ_MAP_TXRX_REG(i)		(0x2100 + ((i) / 2) * 4)
    203  1.1      ryo #define AQ_INTR_IRQ_MAP_TX_REG(i)		AQ_INTR_IRQ_MAP_TXRX_REG(i)
    204  1.1      ryo #define  AQ_INTR_IRQ_MAP_TX_IRQMAP(i)		(__BITS(28,24) >> (((i) & 1)*8))
    205  1.1      ryo #define  AQ_INTR_IRQ_MAP_TX_EN(i)		(__BIT(31)     >> (((i) & 1)*8))
    206  1.1      ryo #define AQ_INTR_IRQ_MAP_RX_REG(i)		AQ_INTR_IRQ_MAP_TXRX_REG(i)
    207  1.1      ryo #define  AQ_INTR_IRQ_MAP_RX_IRQMAP(i)		(__BITS(12,8)  >> (((i) & 1)*8))
    208  1.1      ryo #define  AQ_INTR_IRQ_MAP_RX_EN(i)		(__BIT(15)     >> (((i) & 1)*8))
    209  1.1      ryo 
    210  1.1      ryo /* AQ_GEN_INTR_MAP_REG[AQ_RINGS_NUM] 0x2180-0x2200 */
    211  1.1      ryo #define AQ_GEN_INTR_MAP_REG(i)			(0x2180 + (i) * 4)
    212  1.5  msaitoh #define  AQ_B0_ERR_INT				8U
    213  1.1      ryo 
    214  1.1      ryo #define AQ_INTR_CTRL_REG			0x2300
    215  1.1      ryo #define  AQ_INTR_CTRL_IRQMODE			__BITS(1,0)
    216  1.1      ryo #define  AQ_INTR_CTRL_IRQMODE_LEGACY		0
    217  1.1      ryo #define  AQ_INTR_CTRL_IRQMODE_MSI		1
    218  1.1      ryo #define  AQ_INTR_CTRL_IRQMODE_MSIX		2
    219  1.1      ryo #define  AQ_INTR_CTRL_MULTIVEC			__BIT(2)
    220  1.1      ryo #define  AQ_INTR_CTRL_AUTO_MASK			__BIT(5)
    221  1.1      ryo #define  AQ_INTR_CTRL_CLR_ON_READ		__BIT(7)
    222  1.1      ryo #define  AQ_INTR_CTRL_RESET_DIS			__BIT(29)
    223  1.1      ryo #define  AQ_INTR_CTRL_RESET_IRQ			__BIT(31)
    224  1.1      ryo 
    225  1.1      ryo #define AQ_MBOXIF_POWER_GATING_CONTROL_REG	0x32a8
    226  1.1      ryo 
    227  1.1      ryo #define FW_MPI_RESETCTRL_REG			0x4000
    228  1.1      ryo #define  FW_MPI_RESETCTRL_RESET_DIS		__BIT(29)
    229  1.1      ryo 
    230  1.1      ryo #define RX_SYSCONTROL_REG			0x5000
    231  1.1      ryo #define  RX_SYSCONTROL_RPB_DMA_LOOPBACK		__BIT(6)
    232  1.1      ryo #define  RX_SYSCONTROL_RPF_TPO_LOOPBACK		__BIT(8)
    233  1.1      ryo #define  RX_SYSCONTROL_RESET_DIS		__BIT(29)
    234  1.1      ryo 
    235  1.1      ryo #define RX_TCP_RSS_HASH_REG			0x5040
    236  1.1      ryo #define  RX_TCP_RSS_HASH_RPF2			__BITS(19,16)
    237  1.1      ryo #define  RX_TCP_RSS_HASH_TYPE			__BITS(15,0)
    238  1.1      ryo 
    239  1.1      ryo /* for RPF_*_REG.ACTION */
    240  1.1      ryo #define RPF_ACTION_DISCARD			0
    241  1.1      ryo #define RPF_ACTION_HOST				1
    242  1.1      ryo #define RPF_ACTION_MANAGEMENT			2
    243  1.1      ryo #define RPF_ACTION_HOST_MANAGEMENT		3
    244  1.1      ryo #define RPF_ACTION_WOL				4
    245  1.1      ryo 
    246  1.1      ryo #define RPF_L2BC_REG				0x5100
    247  1.1      ryo #define  RPF_L2BC_EN				__BIT(0)
    248  1.1      ryo #define  RPF_L2BC_PROMISC			__BIT(3)
    249  1.1      ryo #define  RPF_L2BC_ACTION			__BITS(12,14)
    250  1.1      ryo #define  RPF_L2BC_THRESHOLD			__BITS(31,16)
    251  1.1      ryo 
    252  1.1      ryo /* RPF_L2UC_*_REG[34] (actual [38]?) */
    253  1.1      ryo #define RPF_L2UC_LSW_REG(i)			(0x5110 + (i) * 8)
    254  1.1      ryo #define RPF_L2UC_MSW_REG(i)			(0x5114 + (i) * 8)
    255  1.1      ryo #define  RPF_L2UC_MSW_MACADDR_HI		__BITS(15,0)
    256  1.1      ryo #define  RPF_L2UC_MSW_ACTION			__BITS(18,16)
    257  1.1      ryo #define  RPF_L2UC_MSW_EN			__BIT(31)
    258  1.1      ryo #define AQ_HW_MAC_OWN			0	/* index of own address */
    259  1.1      ryo #define AQ_HW_MAC_NUM			34
    260  1.1      ryo 
    261  1.1      ryo /* RPF_MCAST_FILTER_REG[12] 0x5250-0x5280 */
    262  1.1      ryo #define RPF_MCAST_FILTER_REG(i)			(0x5250 + (i) * 4)
    263  1.1      ryo #define  RPF_MCAST_FILTER_EN			__BIT(31)
    264  1.1      ryo #define RPF_MCAST_FILTER_MASK_REG		0x5270
    265  1.1      ryo #define  RPF_MCAST_FILTER_MASK_ALLMULTI		__BIT(14)
    266  1.1      ryo 
    267  1.1      ryo #define RPF_VLAN_MODE_REG			0x5280
    268  1.1      ryo #define  RPF_VLAN_MODE_PROMISC			__BIT(1)
    269  1.1      ryo #define  RPF_VLAN_MODE_ACCEPT_UNTAGGED		__BIT(2)
    270  1.1      ryo #define  RPF_VLAN_MODE_UNTAGGED_ACTION		__BITS(5,3)
    271  1.1      ryo 
    272  1.1      ryo #define RPF_VLAN_TPID_REG			0x5284
    273  1.1      ryo #define  RPF_VLAN_TPID_OUTER			__BITS(31,16)
    274  1.1      ryo #define  RPF_VLAN_TPID_INNER			__BITS(15,0)
    275  1.1      ryo 
    276  1.1      ryo /* RPF_VLAN_FILTER_REG[16] 0x5290-0x52d0 */
    277  1.1      ryo #define RPF_VLAN_MAX_FILTERS			16
    278  1.1      ryo #define RPF_VLAN_FILTER_REG(i)			(0x5290 + (i) * 4)
    279  1.1      ryo #define  RPF_VLAN_FILTER_EN			__BIT(31)
    280  1.1      ryo #define  RPF_VLAN_FILTER_RXQ_EN			__BIT(28)
    281  1.1      ryo #define  RPF_VLAN_FILTER_RXQ			__BITS(24,20)
    282  1.1      ryo #define  RPF_VLAN_FILTER_ACTION			__BITS(18,16)
    283  1.1      ryo #define  RPF_VLAN_FILTER_ID			__BITS(11,0)
    284  1.1      ryo 
    285  1.1      ryo /* RPF_ETHERTYPE_FILTER_REG[AQ_RINGS_NUM] 0x5300-0x5380 */
    286  1.1      ryo #define RPF_ETHERTYPE_FILTER_REG(i)		(0x5300 + (i) * 4)
    287  1.1      ryo #define  RPF_ETHERTYPE_FILTER_EN		__BIT(31)
    288  1.1      ryo #define  RPF_ETHERTYPE_FILTER_PRIO_EN		__BIT(30)
    289  1.1      ryo #define  RPF_ETHERTYPE_FILTER_RXQF_EN		__BIT(29)
    290  1.1      ryo #define  RPF_ETHERTYPE_FILTER_PRIO		__BITS(28,26)
    291  1.1      ryo #define  RPF_ETHERTYPE_FILTER_RXQF		__BITS(24,20)
    292  1.1      ryo #define  RPF_ETHERTYPE_FILTER_MNG_RXQF		__BIT(19)
    293  1.1      ryo #define  RPF_ETHERTYPE_FILTER_ACTION		__BITS(18,16)
    294  1.1      ryo #define  RPF_ETHERTYPE_FILTER_VAL		__BITS(15,0)
    295  1.1      ryo 
    296  1.1      ryo /* RPF_L3_FILTER_REG[8] 0x5380-0x53a0 */
    297  1.1      ryo #define RPF_L3_FILTER_REG(i)			(0x5380 + (i) * 4)
    298  1.1      ryo #define  RPF_L3_FILTER_L4_EN			__BIT(31)
    299  1.1      ryo #define  RPF_L3_FILTER_IPV6_EN			__BIT(30)
    300  1.1      ryo #define  RPF_L3_FILTER_SRCADDR_EN		__BIT(29)
    301  1.1      ryo #define  RPF_L3_FILTER_DSTADDR_EN		__BIT(28)
    302  1.1      ryo #define  RPF_L3_FILTER_L4_SRCPORT_EN		__BIT(27)
    303  1.1      ryo #define  RPF_L3_FILTER_L4_DSTPORT_EN		__BIT(26)
    304  1.1      ryo #define  RPF_L3_FILTER_L4_PROTO_EN		__BIT(25)
    305  1.1      ryo #define  RPF_L3_FILTER_ARP_EN			__BIT(24)
    306  1.1      ryo #define  RPF_L3_FILTER_L4_RXQUEUE_EN		__BIT(23)
    307  1.1      ryo #define  RPF_L3_FILTER_L4_RXQUEUE_MANAGEMENT_EN	__BIT(22)
    308  1.1      ryo #define  RPF_L3_FILTER_L4_ACTION		__BITS(16,18)
    309  1.1      ryo #define  RPF_L3_FILTER_L4_RXQUEUE		__BITS(12,8)
    310  1.1      ryo #define  RPF_L3_FILTER_L4_PROTO			__BITS(2,0)
    311  1.1      ryo #define   RPF_L3_FILTER_L4_PROTO_TCP		0
    312  1.1      ryo #define   RPF_L3_FILTER_L4_PROTO_UDP		1
    313  1.1      ryo #define   RPF_L3_FILTER_L4_PROTO_SCTP		2
    314  1.1      ryo #define   RPF_L3_FILTER_L4_PROTO_ICMP		3
    315  1.1      ryo /* parameters of RPF_L3_FILTER_REG[8] */
    316  1.1      ryo #define RPF_L3_FILTER_SRCADDR_REG(i)		(0x53b0 + (i) * 4)
    317  1.1      ryo #define RPF_L3_FILTER_DSTADDR_REG(i)		(0x53d0 + (i) * 4)
    318  1.1      ryo #define RPF_L3_FILTER_L4_SRCPORT_REG(i)		(0x5400 + (i) * 4)
    319  1.1      ryo #define RPF_L3_FILTER_L4_DSTPORT_REG(i)		(0x5420 + (i) * 4)
    320  1.1      ryo 
    321  1.1      ryo #define RX_FLR_RSS_CONTROL1_REG			0x54c0
    322  1.1      ryo #define  RX_FLR_RSS_CONTROL1_EN			__BIT(31)
    323  1.1      ryo 
    324  1.1      ryo #define RPF_RPB_RX_TC_UPT_REG			0x54c4
    325  1.1      ryo #define  RPF_RPB_RX_TC_UPT_MASK(i)		(0x00000007 << ((i) * 4))
    326  1.1      ryo 
    327  1.1      ryo #define RPF_RSS_KEY_ADDR_REG			0x54d0
    328  1.1      ryo #define  RPF_RSS_KEY_ADDR			__BITS(4,0)
    329  1.1      ryo #define  RPF_RSS_KEY_WR_EN			__BIT(5)
    330  1.1      ryo #define RPF_RSS_KEY_WR_DATA_REG			0x54d4
    331  1.1      ryo #define RPF_RSS_KEY_RD_DATA_REG			0x54d8
    332  1.1      ryo 
    333  1.1      ryo #define RPF_RSS_REDIR_ADDR_REG			0x54e0
    334  1.1      ryo #define  RPF_RSS_REDIR_ADDR			__BITS(3,0)
    335  1.1      ryo #define  RPF_RSS_REDIR_WR_EN			__BIT(4)
    336  1.1      ryo 
    337  1.1      ryo #define RPF_RSS_REDIR_WR_DATA_REG		0x54e4
    338  1.1      ryo #define  RPF_RSS_REDIR_WR_DATA			__BITS(15,0)
    339  1.1      ryo 
    340  1.1      ryo #define RPO_HWCSUM_REG				0x5580
    341  1.1      ryo #define  RPO_HWCSUM_IP4CSUM_EN			__BIT(1)
    342  1.1      ryo #define  RPO_HWCSUM_L4CSUM_EN			__BIT(0) /* TCP/UDP/SCTP */
    343  1.1      ryo 
    344  1.1      ryo #define RPO_LRO_ENABLE_REG			0x5590
    345  1.1      ryo 
    346  1.1      ryo #define RPO_LRO_CONF_REG			0x5594
    347  1.1      ryo #define  RPO_LRO_CONF_QSESSION_LIMIT		__BITS(13,12)
    348  1.1      ryo #define  RPO_LRO_CONF_TOTAL_DESC_LIMIT		__BITS(6,5)
    349  1.1      ryo #define  RPO_LRO_CONF_PATCHOPTIMIZATION_EN	__BIT(15)
    350  1.1      ryo #define  RPO_LRO_CONF_MIN_PAYLOAD_OF_FIRST_PKT	__BITS(4,0)
    351  1.1      ryo #define RPO_LRO_RSC_MAX_REG			0x5598
    352  1.1      ryo 
    353  1.1      ryo /* RPO_LRO_LDES_MAX_REG[32/8] 0x55a0-0x55b0 */
    354  1.1      ryo #define RPO_LRO_LDES_MAX_REG(i)			(0x55a0 + (i / 8) * 4)
    355  1.1      ryo #define  RPO_LRO_LDES_MAX_MASK(i)		(0x00000003 << ((i & 7) * 4))
    356  1.1      ryo #define RPO_LRO_TB_DIV_REG			0x5620
    357  1.1      ryo #define  RPO_LRO_TB_DIV				__BITS(20,31)
    358  1.1      ryo #define RPO_LRO_INACTIVE_IVAL_REG		0x5620
    359  1.1      ryo #define  RPO_LRO_INACTIVE_IVAL			__BITS(10,19)
    360  1.1      ryo #define RPO_LRO_MAX_COALESCING_IVAL_REG		0x5620
    361  1.1      ryo #define  RPO_LRO_MAX_COALESCING_IVAL		__BITS(9,0)
    362  1.1      ryo 
    363  1.1      ryo #define RPB_RPF_RX_REG				0x5700
    364  1.1      ryo #define  RPB_RPF_RX_TC_MODE			__BIT(8)
    365  1.1      ryo #define  RPB_RPF_RX_FC_MODE			__BITS(5,4)
    366  1.1      ryo #define  RPB_RPF_RX_BUF_EN			__BIT(0)
    367  1.1      ryo 
    368  1.1      ryo /* RPB_RXB_BUFSIZE_REG[AQ_TRAFFICCLASS_NUM] 0x5710-0x5790 */
    369  1.1      ryo #define RPB_RXB_BUFSIZE_REG(i)			(0x5710 + (i) * 0x10)
    370  1.1      ryo #define  RPB_RXB_BUFSIZE			__BITS(8,0)
    371  1.1      ryo #define RPB_RXB_XOFF_REG(i)			(0x5714 + (i) * 0x10)
    372  1.1      ryo #define  RPB_RXB_XOFF_EN			__BIT(31)
    373  1.1      ryo #define  RPB_RXB_XOFF_THRESH_HI			__BITS(29,16)
    374  1.1      ryo #define  RPB_RXB_XOFF_THRESH_LO			__BITS(13,0)
    375  1.1      ryo 
    376  1.1      ryo #define RX_DMA_DESC_CACHE_INIT_REG		0x5a00
    377  1.1      ryo #define  RX_DMA_DESC_CACHE_INIT			__BIT(0)
    378  1.1      ryo 
    379  1.1      ryo #define RX_DMA_INT_DESC_WRWB_EN_REG		0x05a30
    380  1.1      ryo #define  RX_DMA_INT_DESC_WRWB_EN		__BIT(2)
    381  1.1      ryo #define  RX_DMA_INT_DESC_MODERATE_EN		__BIT(3)
    382  1.1      ryo 
    383  1.1      ryo /* RX_INTR_MODERATION_CTL_REG[AQ_RINGS_NUM] 0x5a40-0x5ac0 */
    384  1.1      ryo #define RX_INTR_MODERATION_CTL_REG(i)		(0x5a40 + (i) * 4)
    385  1.1      ryo #define  RX_INTR_MODERATION_CTL_EN		__BIT(1)
    386  1.1      ryo #define  RX_INTR_MODERATION_CTL_MIN		__BITS(15,8)
    387  1.1      ryo #define  RX_INTR_MODERATION_CTL_MAX		__BITS(24,16)
    388  1.1      ryo 
    389  1.1      ryo /* RX_DMA_DESC_*[AQ_RINGS_NUM] 0x5b00-0x5f00 */
    390  1.1      ryo #define RX_DMA_DESC_BASE_ADDRLSW_REG(i)		(0x5b00 + (i) * 0x20)
    391  1.1      ryo #define RX_DMA_DESC_BASE_ADDRMSW_REG(i)		(0x5b04 + (i) * 0x20)
    392  1.1      ryo #define RX_DMA_DESC_REG(i)			(0x5b08 + (i) * 0x20)
    393  1.1      ryo #define  RX_DMA_DESC_LEN			__BITS(12,3)	/* RXD_NUM/8 */
    394  1.1      ryo #define  RX_DMA_DESC_RESET			__BIT(25)
    395  1.1      ryo #define  RX_DMA_DESC_HEADER_SPLIT		__BIT(28)
    396  1.1      ryo #define  RX_DMA_DESC_VLAN_STRIP			__BIT(29)
    397  1.1      ryo #define  RX_DMA_DESC_EN				__BIT(31)
    398  1.1      ryo #define RX_DMA_DESC_HEAD_PTR_REG(i)		(0x5b0c + (i) * 0x20)
    399  1.1      ryo #define  RX_DMA_DESC_HEAD_PTR			__BITS(12,0)
    400  1.1      ryo #define RX_DMA_DESC_TAIL_PTR_REG(i)		(0x5b10 + (i) * 0x20)
    401  1.1      ryo #define RX_DMA_DESC_BUFSIZE_REG(i)		(0x5b18 + (i) * 0x20)
    402  1.1      ryo #define  RX_DMA_DESC_BUFSIZE_DATA		__BITS(4,0)
    403  1.1      ryo #define  RX_DMA_DESC_BUFSIZE_HDR		__BITS(12,8)
    404  1.1      ryo 
    405  1.1      ryo /* RX_DMA_DCAD_REG[AQ_RINGS_NUM] 0x6100-0x6180 */
    406  1.1      ryo #define RX_DMA_DCAD_REG(i)			(0x6100 + (i) * 4)
    407  1.1      ryo #define  RX_DMA_DCAD_CPUID			__BITS(7,0)
    408  1.1      ryo #define  RX_DMA_DCAD_PAYLOAD_EN			__BIT(29)
    409  1.1      ryo #define  RX_DMA_DCAD_HEADER_EN			__BIT(30)
    410  1.1      ryo #define  RX_DMA_DCAD_DESC_EN			__BIT(31)
    411  1.1      ryo 
    412  1.1      ryo #define RX_DMA_DCA_REG				0x6180
    413  1.1      ryo #define  RX_DMA_DCA_EN				__BIT(31)
    414  1.1      ryo #define  RX_DMA_DCA_MODE			__BITS(3,0)
    415  1.1      ryo 
    416  1.1      ryo /* counters */
    417  1.1      ryo #define RX_DMA_GOOD_PKT_COUNTERLSW		0x6800
    418  1.1      ryo #define RX_DMA_GOOD_OCTET_COUNTERLSW		0x6808
    419  1.1      ryo #define RX_DMA_DROP_PKT_CNT_REG			0x6818
    420  1.1      ryo #define RX_DMA_COALESCED_PKT_CNT_REG		0x6820
    421  1.1      ryo 
    422  1.1      ryo #define TX_SYSCONTROL_REG			0x7000
    423  1.1      ryo #define  TX_SYSCONTROL_TPB_DMA_LOOPBACK		__BIT(6)
    424  1.1      ryo #define  TX_SYSCONTROL_TPO_PKT_LOOPBACK		__BIT(7)
    425  1.1      ryo #define  TX_SYSCONTROL_RESET_DIS		__BIT(29)
    426  1.1      ryo 
    427  1.1      ryo #define TX_TPO2_REG				0x7040
    428  1.1      ryo #define  TX_TPO2_EN				__BIT(16)
    429  1.1      ryo 
    430  1.1      ryo #define TPS_DESC_VM_ARB_MODE_REG		0x7300
    431  1.1      ryo #define  TPS_DESC_VM_ARB_MODE			__BIT(0)
    432  1.1      ryo #define TPS_DESC_RATE_REG			0x7310
    433  1.1      ryo #define  TPS_DESC_RATE_TA_RST			__BIT(31)
    434  1.1      ryo #define  TPS_DESC_RATE_LIM			__BITS(10,0)
    435  1.1      ryo #define TPS_DESC_TC_ARB_MODE_REG		0x7200
    436  1.1      ryo #define  TPS_DESC_TC_ARB_MODE			__BITS(1,0)
    437  1.1      ryo #define TPS_DATA_TC_ARB_MODE_REG		0x7100
    438  1.1      ryo #define  TPS_DATA_TC_ARB_MODE			__BIT(0)
    439  1.1      ryo 
    440  1.1      ryo /* TPS_DATA_TCT_REG[AQ_TRAFFICCLASS_NUM] 0x7110-0x7130 */
    441  1.1      ryo #define TPS_DATA_TCT_REG(i)			(0x7110 + (i) * 4)
    442  1.1      ryo #define  TPS_DATA_TCT_CREDIT_MAX		__BITS(16,27)
    443  1.1      ryo #define  TPS_DATA_TCT_WEIGHT			__BITS(8,0)
    444  1.1      ryo /* TPS_DATA_TCT_REG[AQ_TRAFFICCLASS_NUM] 0x7210-0x7230 */
    445  1.1      ryo #define TPS_DESC_TCT_REG(i)			(0x7210 + (i) * 4)
    446  1.1      ryo #define  TPS_DESC_TCT_CREDIT_MAX		__BITS(16,27)
    447  1.1      ryo #define  TPS_DESC_TCT_WEIGHT			__BITS(8,0)
    448  1.1      ryo 
    449  1.1      ryo #define AQ_HW_TXBUF_MAX		160
    450  1.1      ryo #define AQ_HW_RXBUF_MAX		320
    451  1.1      ryo 
    452  1.1      ryo #define TPO_HWCSUM_REG				0x7800
    453  1.1      ryo #define  TPO_HWCSUM_IP4CSUM_EN			__BIT(1)
    454  1.1      ryo #define  TPO_HWCSUM_L4CSUM_EN			__BIT(0) /* TCP/UDP/SCTP */
    455  1.1      ryo 
    456  1.1      ryo #define TDM_LSO_EN_REG				0x7810
    457  1.1      ryo 
    458  1.1      ryo #define THM_LSO_TCP_FLAG1_REG			0x7820
    459  1.1      ryo #define  THM_LSO_TCP_FLAG1_FIRST		__BITS(11,0)
    460  1.1      ryo #define  THM_LSO_TCP_FLAG1_MID			__BITS(27,16)
    461  1.1      ryo #define THM_LSO_TCP_FLAG2_REG			0x7824
    462  1.1      ryo #define  THM_LSO_TCP_FLAG2_LAST			__BITS(11,0)
    463  1.1      ryo 
    464  1.1      ryo #define TPB_TX_BUF_REG				0x7900
    465  1.1      ryo #define  TPB_TX_BUF_EN				__BIT(0)
    466  1.1      ryo #define  TPB_TX_BUF_SCP_INS_EN			__BIT(2)
    467  1.1      ryo #define  TPB_TX_BUF_TC_MODE_EN			__BIT(8)
    468  1.1      ryo 
    469  1.1      ryo /* TPB_TXB_BUFSIZE_REG[AQ_TRAFFICCLASS_NUM] 0x7910-7990 */
    470  1.1      ryo #define TPB_TXB_BUFSIZE_REG(i)			(0x7910 + (i) * 0x10)
    471  1.1      ryo #define  TPB_TXB_BUFSIZE			__BITS(7,0)
    472  1.1      ryo #define TPB_TXB_THRESH_REG(i)			(0x7914 + (i) * 0x10)
    473  1.1      ryo #define  TPB_TXB_THRESH_HI			__BITS(16,28)
    474  1.1      ryo #define  TPB_TXB_THRESH_LO			__BITS(12,0)
    475  1.1      ryo 
    476  1.1      ryo #define AQ_HW_TX_DMA_TOTAL_REQ_LIMIT_REG	0x7b20
    477  1.1      ryo #define TX_DMA_INT_DESC_WRWB_EN_REG		0x7b40
    478  1.1      ryo #define  TX_DMA_INT_DESC_WRWB_EN		__BIT(1)
    479  1.1      ryo #define  TX_DMA_INT_DESC_MODERATE_EN		__BIT(4)
    480  1.1      ryo 
    481  1.1      ryo /* TX_DMA_DESC_*[AQ_RINGS_NUM] 0x7c00-0x8400 */
    482  1.1      ryo #define TX_DMA_DESC_BASE_ADDRLSW_REG(i)		(0x7c00 + (i) * 0x40)
    483  1.1      ryo #define TX_DMA_DESC_BASE_ADDRMSW_REG(i)		(0x7c04 + (i) * 0x40)
    484  1.1      ryo #define TX_DMA_DESC_REG(i)			(0x7c08 + (i) * 0x40)
    485  1.1      ryo #define  TX_DMA_DESC_LEN			__BITS(12, 3)	/* TXD_NUM/8 */
    486  1.1      ryo #define  TX_DMA_DESC_EN				__BIT(31)
    487  1.1      ryo #define TX_DMA_DESC_HEAD_PTR_REG(i)		(0x7c0c + (i) * 0x40)
    488  1.1      ryo #define  TX_DMA_DESC_HEAD_PTR			__BITS(12,0)
    489  1.1      ryo #define TX_DMA_DESC_TAIL_PTR_REG(i)		(0x7c10 + (i) * 0x40)
    490  1.1      ryo #define TX_DMA_DESC_WRWB_THRESH_REG(i)		(0x7c18 + (i) * 0x40)
    491  1.1      ryo #define  TX_DMA_DESC_WRWB_THRESH		__BITS(14,8)
    492  1.1      ryo 
    493  1.1      ryo /* TDM_DCAD_REG[AQ_RINGS_NUM] 0x8400-0x8480 */
    494  1.1      ryo #define TDM_DCAD_REG(i)				(0x8400 + (i) * 4)
    495  1.1      ryo #define  TDM_DCAD_CPUID				__BITS(7,0)
    496  1.1      ryo #define  TDM_DCAD_CPUID_EN			__BIT(31)
    497  1.1      ryo 
    498  1.1      ryo #define TDM_DCA_REG				0x8480
    499  1.1      ryo #define  TDM_DCA_EN				__BIT(31)
    500  1.1      ryo #define  TDM_DCA_MODE				__BITS(3,0)
    501  1.1      ryo 
    502  1.1      ryo /* TX_INTR_MODERATION_CTL_REG[AQ_RINGS_NUM] 0x8980-0x8a00 */
    503  1.1      ryo #define TX_INTR_MODERATION_CTL_REG(i)		(0x8980 + (i) * 4)
    504  1.1      ryo #define  TX_INTR_MODERATION_CTL_EN		__BIT(1)
    505  1.1      ryo #define  TX_INTR_MODERATION_CTL_MIN		__BITS(15,8)
    506  1.1      ryo #define  TX_INTR_MODERATION_CTL_MAX		__BITS(24,16)
    507  1.1      ryo 
    508  1.1      ryo #define FW1X_CTRL_10G				__BIT(0)
    509  1.1      ryo #define FW1X_CTRL_5G				__BIT(1)
    510  1.1      ryo #define FW1X_CTRL_5GSR				__BIT(2)
    511  1.1      ryo #define FW1X_CTRL_2G5				__BIT(3)
    512  1.1      ryo #define FW1X_CTRL_1G				__BIT(4)
    513  1.1      ryo #define FW1X_CTRL_100M				__BIT(5)
    514  1.1      ryo 
    515  1.1      ryo #define FW2X_CTRL_10BASET_HD			__BIT(0)
    516  1.1      ryo #define FW2X_CTRL_10BASET_FD			__BIT(1)
    517  1.1      ryo #define FW2X_CTRL_100BASETX_HD			__BIT(2)
    518  1.1      ryo #define FW2X_CTRL_100BASET4_HD			__BIT(3)
    519  1.1      ryo #define FW2X_CTRL_100BASET2_HD			__BIT(4)
    520  1.1      ryo #define FW2X_CTRL_100BASETX_FD			__BIT(5)
    521  1.1      ryo #define FW2X_CTRL_100BASET2_FD			__BIT(6)
    522  1.1      ryo #define FW2X_CTRL_1000BASET_HD			__BIT(7)
    523  1.1      ryo #define FW2X_CTRL_1000BASET_FD			__BIT(8)
    524  1.1      ryo #define FW2X_CTRL_2P5GBASET_FD			__BIT(9)
    525  1.1      ryo #define FW2X_CTRL_5GBASET_FD			__BIT(10)
    526  1.1      ryo #define FW2X_CTRL_10GBASET_FD			__BIT(11)
    527  1.1      ryo #define FW2X_CTRL_RESERVED1			__BIT(32)
    528  1.1      ryo #define FW2X_CTRL_10BASET_EEE			__BIT(33)
    529  1.1      ryo #define FW2X_CTRL_RESERVED2			__BIT(34)
    530  1.1      ryo #define FW2X_CTRL_PAUSE				__BIT(35)
    531  1.1      ryo #define FW2X_CTRL_ASYMMETRIC_PAUSE		__BIT(36)
    532  1.1      ryo #define FW2X_CTRL_100BASETX_EEE			__BIT(37)
    533  1.1      ryo #define FW2X_CTRL_RESERVED3			__BIT(38)
    534  1.1      ryo #define FW2X_CTRL_RESERVED4			__BIT(39)
    535  1.1      ryo #define FW2X_CTRL_1000BASET_FD_EEE		__BIT(40)
    536  1.1      ryo #define FW2X_CTRL_2P5GBASET_FD_EEE		__BIT(41)
    537  1.1      ryo #define FW2X_CTRL_5GBASET_FD_EEE		__BIT(42)
    538  1.1      ryo #define FW2X_CTRL_10GBASET_FD_EEE		__BIT(43)
    539  1.1      ryo #define FW2X_CTRL_RESERVED5			__BIT(44)
    540  1.1      ryo #define FW2X_CTRL_RESERVED6			__BIT(45)
    541  1.1      ryo #define FW2X_CTRL_RESERVED7			__BIT(46)
    542  1.1      ryo #define FW2X_CTRL_RESERVED8			__BIT(47)
    543  1.1      ryo #define FW2X_CTRL_RESERVED9			__BIT(48)
    544  1.1      ryo #define FW2X_CTRL_CABLE_DIAG			__BIT(49)
    545  1.1      ryo #define FW2X_CTRL_TEMPERATURE			__BIT(50)
    546  1.1      ryo #define FW2X_CTRL_DOWNSHIFT			__BIT(51)
    547  1.1      ryo #define FW2X_CTRL_PTP_AVB_EN			__BIT(52)
    548  1.1      ryo #define FW2X_CTRL_MEDIA_DETECT			__BIT(53)
    549  1.1      ryo #define FW2X_CTRL_LINK_DROP			__BIT(54)
    550  1.1      ryo #define FW2X_CTRL_SLEEP_PROXY			__BIT(55)
    551  1.1      ryo #define FW2X_CTRL_WOL				__BIT(56)
    552  1.1      ryo #define FW2X_CTRL_MAC_STOP			__BIT(57)
    553  1.1      ryo #define FW2X_CTRL_EXT_LOOPBACK			__BIT(58)
    554  1.1      ryo #define FW2X_CTRL_INT_LOOPBACK			__BIT(59)
    555  1.1      ryo #define FW2X_CTRL_EFUSE_AGENT			__BIT(60)
    556  1.1      ryo #define FW2X_CTRL_WOL_TIMER			__BIT(61)
    557  1.1      ryo #define FW2X_CTRL_STATISTICS			__BIT(62)
    558  1.1      ryo #define FW2X_CTRL_TRANSACTION_ID		__BIT(63)
    559  1.1      ryo 
    560  1.1      ryo #define FW2X_SNPRINTB			\
    561  1.1      ryo 	"\177\020"			\
    562  1.1      ryo 	"b\x23" "PAUSE\0"		\
    563  1.1      ryo 	"b\x24" "ASYMMETRIC-PAUSE\0"	\
    564  1.1      ryo 	"b\x31" "CABLE-DIAG\0"		\
    565  1.1      ryo 	"b\x32" "TEMPERATURE\0"		\
    566  1.1      ryo 	"b\x33" "DOWNSHIFT\0"		\
    567  1.1      ryo 	"b\x34" "PTP-AVB\0"		\
    568  1.1      ryo 	"b\x35" "MEDIA-DETECT\0"	\
    569  1.1      ryo 	"b\x36" "LINK-DROP\0"		\
    570  1.1      ryo 	"b\x37" "SLEEP-PROXY\0"		\
    571  1.1      ryo 	"b\x38" "WOL\0"			\
    572  1.1      ryo 	"b\x39" "MAC-STOP\0"		\
    573  1.1      ryo 	"b\x3a" "EXT-LOOPBACK\0"	\
    574  1.1      ryo 	"b\x3b" "INT-LOOPBACK\0"	\
    575  1.1      ryo 	"b\x3c" "EFUSE-AGENT\0"		\
    576  1.1      ryo 	"b\x3d" "WOL-TIMER\0"		\
    577  1.1      ryo 	"b\x3e" "STATISTICS\0"		\
    578  1.1      ryo 	"b\x3f" "TRANSACTION-ID\0"	\
    579  1.1      ryo 	"\0"
    580  1.1      ryo 
    581  1.1      ryo #define FW2X_CTRL_RATE_100M			FW2X_CTRL_100BASETX_FD
    582  1.1      ryo #define FW2X_CTRL_RATE_1G			FW2X_CTRL_1000BASET_FD
    583  1.1      ryo #define FW2X_CTRL_RATE_2G5			FW2X_CTRL_2P5GBASET_FD
    584  1.1      ryo #define FW2X_CTRL_RATE_5G			FW2X_CTRL_5GBASET_FD
    585  1.1      ryo #define FW2X_CTRL_RATE_10G			FW2X_CTRL_10GBASET_FD
    586  1.1      ryo #define FW2X_CTRL_RATE_MASK		\
    587  1.1      ryo 	(FW2X_CTRL_RATE_100M |		\
    588  1.1      ryo 	 FW2X_CTRL_RATE_1G |		\
    589  1.1      ryo 	 FW2X_CTRL_RATE_2G5 |		\
    590  1.1      ryo 	 FW2X_CTRL_RATE_5G |		\
    591  1.1      ryo 	 FW2X_CTRL_RATE_10G)
    592  1.1      ryo #define FW2X_CTRL_EEE_MASK		\
    593  1.1      ryo 	(FW2X_CTRL_10BASET_EEE |	\
    594  1.1      ryo 	 FW2X_CTRL_100BASETX_EEE |	\
    595  1.1      ryo 	 FW2X_CTRL_1000BASET_FD_EEE |	\
    596  1.1      ryo 	 FW2X_CTRL_2P5GBASET_FD_EEE |	\
    597  1.1      ryo 	 FW2X_CTRL_5GBASET_FD_EEE |	\
    598  1.1      ryo 	 FW2X_CTRL_10GBASET_FD_EEE)
    599  1.1      ryo 
    600  1.1      ryo typedef enum aq_fw_bootloader_mode {
    601  1.1      ryo 	FW_BOOT_MODE_UNKNOWN = 0,
    602  1.1      ryo 	FW_BOOT_MODE_FLB,
    603  1.1      ryo 	FW_BOOT_MODE_RBL_FLASH,
    604  1.1      ryo 	FW_BOOT_MODE_RBL_HOST_BOOTLOAD
    605  1.1      ryo } aq_fw_bootloader_mode_t;
    606  1.1      ryo 
    607  1.1      ryo #define AQ_WRITE_REG(sc, reg, val)				\
    608  1.1      ryo 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    609  1.1      ryo 
    610  1.1      ryo #define AQ_READ_REG(sc, reg)					\
    611  1.1      ryo 	bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
    612  1.1      ryo 
    613  1.1      ryo #define AQ_READ64_REG(sc, reg)					\
    614  1.1      ryo 	((uint64_t)AQ_READ_REG(sc, reg) |			\
    615  1.1      ryo 	(((uint64_t)AQ_READ_REG(sc, (reg) + 4)) << 32))
    616  1.1      ryo 
    617  1.1      ryo #define AQ_WRITE64_REG(sc, reg, val)				\
    618  1.1      ryo 	do {							\
    619  1.1      ryo 		AQ_WRITE_REG(sc, reg, (uint32_t)val);		\
    620  1.1      ryo 		AQ_WRITE_REG(sc, reg + 4, (uint32_t)(val >> 32)); \
    621  1.1      ryo 	} while (/* CONSTCOND */0)
    622  1.1      ryo 
    623  1.1      ryo #define AQ_READ_REG_BIT(sc, reg, mask)				\
    624  1.1      ryo 	__SHIFTOUT(AQ_READ_REG(sc, reg), mask)
    625  1.1      ryo 
    626  1.1      ryo #define AQ_WRITE_REG_BIT(sc, reg, mask, val)			\
    627  1.1      ryo 	do {							\
    628  1.1      ryo 		uint32_t _v;					\
    629  1.1      ryo 		_v = AQ_READ_REG((sc), (reg));			\
    630  1.1      ryo 		_v &= ~(mask);					\
    631  1.1      ryo 		if ((val) != 0)					\
    632  1.1      ryo 			_v |= __SHIFTIN((val), (mask));		\
    633  1.1      ryo 		AQ_WRITE_REG((sc), (reg), _v);			\
    634  1.1      ryo 	} while (/* CONSTCOND */ 0)
    635  1.1      ryo 
    636  1.1      ryo #define WAIT_FOR(expr, us, n, errp)				\
    637  1.1      ryo 	do {							\
    638  1.1      ryo 		unsigned int _n;				\
    639  1.1      ryo 		for (_n = n; (!(expr)) && _n != 0; --_n) {	\
    640  1.1      ryo 			delay((us));				\
    641  1.1      ryo 		}						\
    642  1.1      ryo 		if ((errp != NULL)) {				\
    643  1.1      ryo 			if (_n == 0)				\
    644  1.1      ryo 				*(errp) = ETIMEDOUT;		\
    645  1.1      ryo 			else					\
    646  1.1      ryo 				*(errp) = 0;			\
    647  1.1      ryo 		}						\
    648  1.1      ryo 	} while (/* CONSTCOND */ 0)
    649  1.1      ryo 
    650  1.1      ryo #define msec_delay(x)	DELAY(1000 * (x))
    651  1.1      ryo 
    652  1.1      ryo typedef struct aq_mailbox_header {
    653  1.1      ryo 	uint32_t version;
    654  1.1      ryo 	uint32_t transaction_id;
    655  1.1      ryo 	int32_t error;
    656  1.1      ryo } __packed aq_mailbox_header_t;
    657  1.1      ryo 
    658  1.1      ryo typedef struct aq_hw_stats_s {
    659  1.1      ryo 	uint32_t uprc;
    660  1.1      ryo 	uint32_t mprc;
    661  1.1      ryo 	uint32_t bprc;
    662  1.1      ryo 	uint32_t erpt;
    663  1.1      ryo 	uint32_t uptc;
    664  1.1      ryo 	uint32_t mptc;
    665  1.1      ryo 	uint32_t bptc;
    666  1.1      ryo 	uint32_t erpr;
    667  1.1      ryo 	uint32_t mbtc;
    668  1.1      ryo 	uint32_t bbtc;
    669  1.1      ryo 	uint32_t mbrc;
    670  1.1      ryo 	uint32_t bbrc;
    671  1.1      ryo 	uint32_t ubrc;
    672  1.1      ryo 	uint32_t ubtc;
    673  1.1      ryo 	uint32_t ptc;
    674  1.1      ryo 	uint32_t prc;
    675  1.1      ryo 	uint32_t dpc;	/* not exists in fw2x_msm_statistics */
    676  1.1      ryo 	uint32_t cprc;	/* not exists in fw2x_msm_statistics */
    677  1.1      ryo } __packed aq_hw_stats_s_t;
    678  1.1      ryo 
    679  1.1      ryo typedef struct fw1x_mailbox {
    680  1.1      ryo 	aq_mailbox_header_t header;
    681  1.1      ryo 	aq_hw_stats_s_t msm;
    682  1.1      ryo } __packed fw1x_mailbox_t;
    683  1.1      ryo 
    684  1.1      ryo typedef struct fw2x_msm_statistics {
    685  1.1      ryo 	uint32_t uprc;
    686  1.1      ryo 	uint32_t mprc;
    687  1.1      ryo 	uint32_t bprc;
    688  1.1      ryo 	uint32_t erpt;
    689  1.1      ryo 	uint32_t uptc;
    690  1.1      ryo 	uint32_t mptc;
    691  1.1      ryo 	uint32_t bptc;
    692  1.1      ryo 	uint32_t erpr;
    693  1.1      ryo 	uint32_t mbtc;
    694  1.1      ryo 	uint32_t bbtc;
    695  1.1      ryo 	uint32_t mbrc;
    696  1.1      ryo 	uint32_t bbrc;
    697  1.1      ryo 	uint32_t ubrc;
    698  1.1      ryo 	uint32_t ubtc;
    699  1.1      ryo 	uint32_t ptc;
    700  1.1      ryo 	uint32_t prc;
    701  1.1      ryo } __packed fw2x_msm_statistics_t;
    702  1.1      ryo 
    703  1.1      ryo typedef struct fw2x_phy_cable_diag_data {
    704  1.1      ryo 	uint32_t lane_data[4];
    705  1.1      ryo } __packed fw2x_phy_cable_diag_data_t;
    706  1.1      ryo 
    707  1.1      ryo typedef struct fw2x_capabilities {
    708  1.1      ryo 	uint32_t caps_lo;
    709  1.1      ryo 	uint32_t caps_hi;
    710  1.1      ryo } __packed fw2x_capabilities_t;
    711  1.1      ryo 
    712  1.1      ryo typedef struct fw2x_mailbox {		/* struct fwHostInterface */
    713  1.1      ryo 	aq_mailbox_header_t header;
    714  1.1      ryo 	fw2x_msm_statistics_t msm;	/* msmStatistics_t msm; */
    715  1.4      ryo 
    716  1.4      ryo 	uint32_t phy_info1;
    717  1.4      ryo #define PHYINFO1_FAULT_CODE	__BITS(31,16)
    718  1.4      ryo #define PHYINFO1_PHY_H_BIT	__BITS(0,15)
    719  1.4      ryo 	uint32_t phy_info2;
    720  1.4      ryo #define PHYINFO2_TEMPERATURE	__BITS(15,0)
    721  1.4      ryo #define PHYINFO2_CABLE_LEN	__BITS(23,16)
    722  1.4      ryo 
    723  1.1      ryo 	fw2x_phy_cable_diag_data_t diag_data;
    724  1.1      ryo 	uint32_t reserved[8];
    725  1.1      ryo 
    726  1.1      ryo 	fw2x_capabilities_t caps;
    727  1.1      ryo 
    728  1.1      ryo 	/* ... */
    729  1.1      ryo } __packed fw2x_mailbox_t;
    730  1.1      ryo 
    731  1.1      ryo typedef enum aq_link_speed {
    732  1.1      ryo 	AQ_LINK_NONE	= 0,
    733  1.1      ryo 	AQ_LINK_100M	= (1 << 0),
    734  1.1      ryo 	AQ_LINK_1G	= (1 << 1),
    735  1.1      ryo 	AQ_LINK_2G5	= (1 << 2),
    736  1.1      ryo 	AQ_LINK_5G	= (1 << 3),
    737  1.1      ryo 	AQ_LINK_10G	= (1 << 4)
    738  1.1      ryo } aq_link_speed_t;
    739  1.1      ryo #define AQ_LINK_ALL	(AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | \
    740  1.1      ryo 			 AQ_LINK_5G | AQ_LINK_10G )
    741  1.1      ryo #define AQ_LINK_AUTO	AQ_LINK_ALL
    742  1.1      ryo 
    743  1.1      ryo typedef enum aq_link_fc {
    744  1.1      ryo 	AQ_FC_NONE = 0,
    745  1.1      ryo 	AQ_FC_RX = __BIT(0),
    746  1.1      ryo 	AQ_FC_TX = __BIT(1),
    747  1.1      ryo 	AQ_FC_ALL = (AQ_FC_RX | AQ_FC_TX)
    748  1.1      ryo } aq_link_fc_t;
    749  1.1      ryo 
    750  1.1      ryo typedef enum aq_link_eee {
    751  1.1      ryo 	AQ_EEE_DISABLE = 0,
    752  1.1      ryo 	AQ_EEE_ENABLE = 1
    753  1.1      ryo } aq_link_eee_t;
    754  1.1      ryo 
    755  1.1      ryo typedef enum aq_hw_fw_mpi_state {
    756  1.1      ryo 	MPI_DEINIT	= 0,
    757  1.1      ryo 	MPI_RESET	= 1,
    758  1.1      ryo 	MPI_INIT	= 2,
    759  1.1      ryo 	MPI_POWER	= 4
    760  1.1      ryo } aq_hw_fw_mpi_state_t;
    761  1.1      ryo 
    762  1.1      ryo enum aq_media_type {
    763  1.1      ryo 	AQ_MEDIA_TYPE_UNKNOWN = 0,
    764  1.1      ryo 	AQ_MEDIA_TYPE_FIBRE,
    765  1.1      ryo 	AQ_MEDIA_TYPE_TP
    766  1.1      ryo };
    767  1.1      ryo 
    768  1.1      ryo struct aq_rx_desc_read {
    769  1.1      ryo 	uint64_t buf_addr;
    770  1.1      ryo 	uint64_t hdr_addr;
    771  1.1      ryo } __packed;
    772  1.1      ryo 
    773  1.1      ryo struct aq_rx_desc_wb {
    774  1.1      ryo 	uint32_t type;
    775  1.1      ryo #define RXDESC_TYPE_RSSTYPE		__BITS(3,0)
    776  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_NONE		0
    777  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV4		2
    778  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV6		3
    779  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV4_TCP		4
    780  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV6_TCP		5
    781  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV4_UDP		6
    782  1.1      ryo #define  RXDESC_TYPE_RSSTYPE_IPV6_UDP		7
    783  1.1      ryo #define RXDESC_TYPE_PKTTYPE_ETHER	__BITS(5,4)
    784  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_ETHER_IPV4		0
    785  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_ETHER_IPV6		1
    786  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_ETHER_OTHERS	2
    787  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_ETHER_ARP		3
    788  1.1      ryo #define RXDESC_TYPE_PKTTYPE_PROTO	__BITS(8,6)
    789  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_PROTO_TCP		0
    790  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_PROTO_UDP		1
    791  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_PROTO_SCTP		2
    792  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_PROTO_ICMP		3
    793  1.1      ryo #define  RXDESC_TYPE_PKTTYPE_PROTO_OTHERS	4
    794  1.1      ryo #define RXDESC_TYPE_PKTTYPE_VLAN	__BIT(9)
    795  1.1      ryo #define RXDESC_TYPE_PKTTYPE_VLAN_DOUBLE	__BIT(10)
    796  1.1      ryo #define RXDESC_TYPE_MAC_DMA_ERR		__BIT(12)
    797  1.1      ryo #define RXDESC_TYPE_RESERVED		__BITS(18,13)
    798  1.1      ryo #define RXDESC_TYPE_IPV4_CSUM_CHECKED	__BIT(19)	/* PKTTYPE_ETHER_IPV4 */
    799  1.1      ryo #define RXDESC_TYPE_TCPUDP_CSUM_CHECKED	__BIT(20)
    800  1.1      ryo #define RXDESC_TYPE_SPH			__BIT(21)
    801  1.1      ryo #define RXDESC_TYPE_HDR_LEN		__BITS(31,22)
    802  1.1      ryo 	uint32_t rss_hash;
    803  1.1      ryo 	uint16_t status;
    804  1.1      ryo #define RXDESC_STATUS_DD		__BIT(0)
    805  1.1      ryo #define RXDESC_STATUS_EOP		__BIT(1)
    806  1.1      ryo #define RXDESC_STATUS_MACERR		__BIT(2)
    807  1.1      ryo #define RXDESC_STATUS_IPV4_CSUM_NG	__BIT(3)
    808  1.1      ryo #define RXDESC_STATUS_TCPUDP_CSUM_ERROR	__BIT(4)
    809  1.1      ryo #define RXDESC_STATUS_TCPUDP_CSUM_OK	__BIT(5)
    810  1.1      ryo 
    811  1.1      ryo #define RXDESC_STATUS_STAT		__BITS(2,5)
    812  1.1      ryo #define RXDESC_STATUS_ESTAT		__BITS(6,11)
    813  1.1      ryo #define RXDESC_STATUS_RSC_CNT		__BITS(12,15)
    814  1.1      ryo 	uint16_t pkt_len;
    815  1.1      ryo 	uint16_t next_desc_ptr;
    816  1.1      ryo 	uint16_t vlan;
    817  1.1      ryo } __packed;
    818  1.1      ryo 
    819  1.1      ryo typedef union aq_rx_desc {
    820  1.1      ryo 	struct aq_rx_desc_read read;
    821  1.1      ryo 	struct aq_rx_desc_wb wb;
    822  1.1      ryo } __packed aq_rx_desc_t;
    823  1.1      ryo 
    824  1.1      ryo typedef struct aq_tx_desc {
    825  1.1      ryo 	uint64_t buf_addr;
    826  1.1      ryo 	uint32_t ctl1;
    827  1.1      ryo #define AQ_TXDESC_CTL1_TYPE_MASK	0x00000003
    828  1.1      ryo #define AQ_TXDESC_CTL1_TYPE_TXD		0x00000001
    829  1.1      ryo #define AQ_TXDESC_CTL1_TYPE_TXC		0x00000002
    830  1.1      ryo #define AQ_TXDESC_CTL1_BLEN		__BITS(19,4)	/* TXD */
    831  1.1      ryo #define AQ_TXDESC_CTL1_DD		__BIT(20)	/* TXD */
    832  1.1      ryo #define AQ_TXDESC_CTL1_EOP		__BIT(21)	/* TXD */
    833  1.1      ryo #define AQ_TXDESC_CTL1_CMD_VLAN		__BIT(22)	/* TXD */
    834  1.1      ryo #define AQ_TXDESC_CTL1_CMD_FCS		__BIT(23)	/* TXD */
    835  1.1      ryo #define AQ_TXDESC_CTL1_CMD_IP4CSUM	__BIT(24)	/* TXD */
    836  1.1      ryo #define AQ_TXDESC_CTL1_CMD_L4CSUM	__BIT(25)	/* TXD */
    837  1.1      ryo #define AQ_TXDESC_CTL1_CMD_LSO		__BIT(26)	/* TXD */
    838  1.1      ryo #define AQ_TXDESC_CTL1_CMD_WB		__BIT(27)	/* TXD */
    839  1.1      ryo #define AQ_TXDESC_CTL1_CMD_VXLAN	__BIT(28)	/* TXD */
    840  1.1      ryo #define AQ_TXDESC_CTL1_VID		__BITS(15,4)	/* TXC */
    841  1.1      ryo #define AQ_TXDESC_CTL1_LSO_IPV6		__BIT(21)	/* TXC */
    842  1.1      ryo #define AQ_TXDESC_CTL1_LSO_TCP		__BIT(22)	/* TXC */
    843  1.1      ryo 	uint32_t ctl2;
    844  1.1      ryo #define AQ_TXDESC_CTL2_LEN		__BITS(31,14)
    845  1.1      ryo #define AQ_TXDESC_CTL2_CTX_EN		__BIT(13)
    846  1.1      ryo #define AQ_TXDESC_CTL2_CTX_IDX		__BIT(12)
    847  1.1      ryo } __packed aq_tx_desc_t;
    848  1.1      ryo 
    849  1.1      ryo struct aq_txring {
    850  1.1      ryo 	struct aq_softc *txr_sc;
    851  1.1      ryo 	int txr_index;
    852  1.1      ryo 	kmutex_t txr_mutex;
    853  1.1      ryo 	bool txr_active;
    854  1.1      ryo 
    855  1.1      ryo 	pcq_t *txr_pcq;
    856  1.1      ryo 	void *txr_softint;
    857  1.1      ryo 
    858  1.1      ryo 	aq_tx_desc_t *txr_txdesc;	/* aq_tx_desc_t[AQ_TXD_NUM] */
    859  1.1      ryo 	bus_dmamap_t txr_txdesc_dmamap;
    860  1.1      ryo 	bus_dma_segment_t txr_txdesc_seg[1];
    861  1.1      ryo 	bus_size_t txr_txdesc_size;
    862  1.1      ryo 
    863  1.1      ryo 	struct {
    864  1.1      ryo 		struct mbuf *m;
    865  1.1      ryo 		bus_dmamap_t dmamap;
    866  1.1      ryo 	} txr_mbufs[AQ_TXD_NUM];
    867  1.1      ryo 	unsigned int txr_prodidx;
    868  1.1      ryo 	unsigned int txr_considx;
    869  1.1      ryo 	int txr_nfree;
    870  1.3      ryo 
    871  1.3      ryo 	/* counters */
    872  1.3      ryo 	uint64_t txr_opackets;
    873  1.3      ryo 	uint64_t txr_obytes;
    874  1.3      ryo 	uint64_t txr_omcasts;
    875  1.3      ryo 	uint64_t txr_oerrors;
    876  1.1      ryo };
    877  1.1      ryo 
    878  1.1      ryo struct aq_rxring {
    879  1.1      ryo 	struct aq_softc *rxr_sc;
    880  1.1      ryo 	int rxr_index;
    881  1.1      ryo 	kmutex_t rxr_mutex;
    882  1.1      ryo 	bool rxr_active;
    883  1.1      ryo 
    884  1.1      ryo 	aq_rx_desc_t *rxr_rxdesc;	/* aq_rx_desc_t[AQ_RXD_NUM] */
    885  1.1      ryo 	bus_dmamap_t rxr_rxdesc_dmamap;
    886  1.1      ryo 	bus_dma_segment_t rxr_rxdesc_seg[1];
    887  1.1      ryo 	bus_size_t rxr_rxdesc_size;
    888  1.1      ryo 	struct {
    889  1.1      ryo 		struct mbuf *m;
    890  1.1      ryo 		bus_dmamap_t dmamap;
    891  1.1      ryo 	} rxr_mbufs[AQ_RXD_NUM];
    892  1.1      ryo 	unsigned int rxr_readidx;
    893  1.3      ryo 
    894  1.3      ryo 	/* counters */
    895  1.3      ryo 	uint64_t rxr_ipackets;
    896  1.3      ryo 	uint64_t rxr_ibytes;
    897  1.3      ryo 	uint64_t rxr_ierrors;
    898  1.3      ryo 	uint64_t rxr_iqdrops;
    899  1.1      ryo };
    900  1.1      ryo 
    901  1.1      ryo struct aq_queue {
    902  1.1      ryo 	struct aq_softc *sc;
    903  1.1      ryo 	struct aq_txring txring;
    904  1.1      ryo 	struct aq_rxring rxring;
    905  1.1      ryo };
    906  1.1      ryo 
    907  1.1      ryo struct aq_softc;
    908  1.1      ryo struct aq_firmware_ops {
    909  1.1      ryo 	int (*reset)(struct aq_softc *);
    910  1.1      ryo 	int (*set_mode)(struct aq_softc *, aq_hw_fw_mpi_state_t,
    911  1.1      ryo 	    aq_link_speed_t, aq_link_fc_t, aq_link_eee_t);
    912  1.1      ryo 	int (*get_mode)(struct aq_softc *, aq_hw_fw_mpi_state_t *,
    913  1.1      ryo 	    aq_link_speed_t *, aq_link_fc_t *, aq_link_eee_t *);
    914  1.1      ryo 	int (*get_stats)(struct aq_softc *, aq_hw_stats_s_t *);
    915  1.4      ryo #if NSYSMON_ENVSYS > 0
    916  1.4      ryo 	int (*get_temperature)(struct aq_softc *, uint32_t *);
    917  1.4      ryo #endif
    918  1.1      ryo };
    919  1.1      ryo 
    920  1.1      ryo #ifdef AQ_EVENT_COUNTERS
    921  1.1      ryo #define AQ_EVCNT_DECL(name)						\
    922  1.1      ryo 	char sc_evcount_##name##_name[32];				\
    923  1.1      ryo 	struct evcnt sc_evcount_##name##_ev;
    924  1.1      ryo #define AQ_EVCNT_ATTACH(sc, name, desc, evtype)				\
    925  1.1      ryo 	do {								\
    926  1.1      ryo 		snprintf((sc)->sc_evcount_##name##_name,		\
    927  1.1      ryo 		    sizeof((sc)->sc_evcount_##name##_name),		\
    928  1.1      ryo 		    "%s", desc);					\
    929  1.1      ryo 		evcnt_attach_dynamic(&(sc)->sc_evcount_##name##_ev,	\
    930  1.1      ryo 		    (evtype), NULL, device_xname((sc)->sc_dev),		\
    931  1.1      ryo 		    (sc)->sc_evcount_##name##_name);			\
    932  1.1      ryo 	} while (/*CONSTCOND*/0)
    933  1.1      ryo #define AQ_EVCNT_ATTACH_MISC(sc, name, desc)				\
    934  1.1      ryo 	AQ_EVCNT_ATTACH(sc, name, desc, EVCNT_TYPE_MISC)
    935  1.1      ryo #define AQ_EVCNT_DETACH(sc, name)					\
    936  1.1      ryo 	evcnt_detach(&(sc)->sc_evcount_##name##_ev)
    937  1.1      ryo #define AQ_EVCNT_ADD(sc, name, val)					\
    938  1.1      ryo 	((sc)->sc_evcount_##name##_ev.ev_count += (val))
    939  1.1      ryo #endif /* AQ_EVENT_COUNTERS */
    940  1.1      ryo 
    941  1.1      ryo #define AQ_LOCK(sc)		mutex_enter(&(sc)->sc_mutex);
    942  1.1      ryo #define AQ_UNLOCK(sc)		mutex_exit(&(sc)->sc_mutex);
    943  1.1      ryo 
    944  1.4      ryo /* lock for FW2X_MPI_{CONTROL,STATE]_REG read-modify-write */
    945  1.4      ryo #define AQ_MPI_LOCK(sc)		mutex_enter(&(sc)->sc_mpi_mutex);
    946  1.4      ryo #define AQ_MPI_UNLOCK(sc)	mutex_exit(&(sc)->sc_mpi_mutex);
    947  1.4      ryo 
    948  1.4      ryo 
    949  1.1      ryo struct aq_softc {
    950  1.1      ryo 	device_t sc_dev;
    951  1.1      ryo 
    952  1.1      ryo 	bus_space_tag_t sc_iot;
    953  1.1      ryo 	bus_space_handle_t sc_ioh;
    954  1.1      ryo 	bus_size_t sc_iosize;
    955  1.1      ryo 	bus_dma_tag_t sc_dmat;;
    956  1.1      ryo 
    957  1.1      ryo 	void *sc_ihs[AQ_NINTR_MAX];
    958  1.1      ryo 	pci_intr_handle_t *sc_intrs;
    959  1.1      ryo 
    960  1.1      ryo 	int sc_tx_irq[AQ_RSSQUEUE_MAX];
    961  1.1      ryo 	int sc_rx_irq[AQ_RSSQUEUE_MAX];
    962  1.1      ryo 	int sc_linkstat_irq;
    963  1.1      ryo 	bool sc_use_txrx_independent_intr;
    964  1.1      ryo 	bool sc_poll_linkstat;
    965  1.1      ryo 	bool sc_detect_linkstat;
    966  1.1      ryo 
    967  1.4      ryo #if NSYSMON_ENVSYS > 0
    968  1.4      ryo 	struct sysmon_envsys *sc_sme;
    969  1.4      ryo 	envsys_data_t sc_sensor_temp;
    970  1.4      ryo #endif
    971  1.4      ryo 
    972  1.1      ryo 	callout_t sc_tick_ch;
    973  1.1      ryo 
    974  1.1      ryo 	int sc_nintrs;
    975  1.1      ryo 	bool sc_msix;
    976  1.1      ryo 
    977  1.1      ryo 	struct aq_queue sc_queue[AQ_RSSQUEUE_MAX];
    978  1.1      ryo 	int sc_nqueues;
    979  1.1      ryo 
    980  1.1      ryo 	pci_chipset_tag_t sc_pc;
    981  1.1      ryo 	pcitag_t sc_pcitag;
    982  1.1      ryo 	uint16_t sc_product;
    983  1.1      ryo 	uint16_t sc_revision;
    984  1.1      ryo 
    985  1.1      ryo 	kmutex_t sc_mutex;
    986  1.4      ryo 	kmutex_t sc_mpi_mutex;
    987  1.1      ryo 
    988  1.1      ryo 	struct aq_firmware_ops *sc_fw_ops;
    989  1.1      ryo 	uint64_t sc_fw_caps;
    990  1.1      ryo 	enum aq_media_type sc_media_type;
    991  1.1      ryo 	aq_link_speed_t sc_available_rates;
    992  1.1      ryo 
    993  1.1      ryo 	aq_link_speed_t sc_link_rate;
    994  1.1      ryo 	aq_link_fc_t sc_link_fc;
    995  1.1      ryo 	aq_link_eee_t sc_link_eee;
    996  1.1      ryo 
    997  1.1      ryo 	uint32_t sc_fw_version;
    998  1.1      ryo #define FW_VERSION_MAJOR(sc)	(((sc)->sc_fw_version >> 24) & 0xff)
    999  1.1      ryo #define FW_VERSION_MINOR(sc)	(((sc)->sc_fw_version >> 16) & 0xff)
   1000  1.1      ryo #define FW_VERSION_BUILD(sc)	((sc)->sc_fw_version & 0xffff)
   1001  1.1      ryo 	uint32_t sc_features;
   1002  1.1      ryo #define FEATURES_MIPS		0x00000001
   1003  1.1      ryo #define FEATURES_TPO2		0x00000002
   1004  1.1      ryo #define FEATURES_RPF2		0x00000004
   1005  1.1      ryo #define FEATURES_MPI_AQ		0x00000008
   1006  1.1      ryo #define FEATURES_REV_A0		0x10000000
   1007  1.1      ryo #define FEATURES_REV_A		(FEATURES_REV_A0)
   1008  1.1      ryo #define FEATURES_REV_B0		0x20000000
   1009  1.1      ryo #define FEATURES_REV_B1		0x40000000
   1010  1.1      ryo #define FEATURES_REV_B		(FEATURES_REV_B0|FEATURES_REV_B1)
   1011  1.1      ryo 	uint32_t sc_mbox_addr;
   1012  1.1      ryo 
   1013  1.1      ryo 	bool sc_rbl_enabled;
   1014  1.1      ryo 	bool sc_fast_start_enabled;
   1015  1.1      ryo 	bool sc_flash_present;
   1016  1.1      ryo 
   1017  1.1      ryo 	bool sc_intr_moderation_enable;
   1018  1.1      ryo 	bool sc_rss_enable;
   1019  1.1      ryo 
   1020  1.1      ryo 	int sc_media_active;
   1021  1.1      ryo 
   1022  1.1      ryo 	struct ethercom sc_ethercom;
   1023  1.1      ryo 	struct ether_addr sc_enaddr;
   1024  1.1      ryo 	struct ifmedia sc_media;
   1025  1.1      ryo 	int sc_ec_capenable;		/* last ec_capenable */
   1026  1.1      ryo 	unsigned short sc_if_flags;	/* last if_flags */
   1027  1.1      ryo 
   1028  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   1029  1.1      ryo 	aq_hw_stats_s_t sc_statistics[2];
   1030  1.1      ryo 	int sc_statistics_idx;
   1031  1.1      ryo 	bool sc_poll_statistics;
   1032  1.1      ryo 
   1033  1.1      ryo 	AQ_EVCNT_DECL(uprc);
   1034  1.1      ryo 	AQ_EVCNT_DECL(mprc);
   1035  1.1      ryo 	AQ_EVCNT_DECL(bprc);
   1036  1.1      ryo 	AQ_EVCNT_DECL(erpt);
   1037  1.1      ryo 	AQ_EVCNT_DECL(uptc);
   1038  1.1      ryo 	AQ_EVCNT_DECL(mptc);
   1039  1.1      ryo 	AQ_EVCNT_DECL(bptc);
   1040  1.1      ryo 	AQ_EVCNT_DECL(erpr);
   1041  1.1      ryo 	AQ_EVCNT_DECL(mbtc);
   1042  1.1      ryo 	AQ_EVCNT_DECL(bbtc);
   1043  1.1      ryo 	AQ_EVCNT_DECL(mbrc);
   1044  1.1      ryo 	AQ_EVCNT_DECL(bbrc);
   1045  1.1      ryo 	AQ_EVCNT_DECL(ubrc);
   1046  1.1      ryo 	AQ_EVCNT_DECL(ubtc);
   1047  1.1      ryo 	AQ_EVCNT_DECL(ptc);
   1048  1.1      ryo 	AQ_EVCNT_DECL(prc);
   1049  1.1      ryo 	AQ_EVCNT_DECL(dpc);
   1050  1.1      ryo 	AQ_EVCNT_DECL(cprc);
   1051  1.1      ryo #endif
   1052  1.1      ryo };
   1053  1.1      ryo 
   1054  1.1      ryo static int aq_match(device_t, cfdata_t, void *);
   1055  1.1      ryo static void aq_attach(device_t, device_t, void *);
   1056  1.1      ryo static int aq_detach(device_t, int);
   1057  1.1      ryo 
   1058  1.1      ryo static int aq_setup_msix(struct aq_softc *, struct pci_attach_args *, int,
   1059  1.1      ryo     bool, bool);
   1060  1.1      ryo static int aq_setup_legacy(struct aq_softc *, struct pci_attach_args *,
   1061  1.1      ryo     pci_intr_type_t);
   1062  1.1      ryo static int aq_establish_msix_intr(struct aq_softc *, bool, bool);
   1063  1.1      ryo 
   1064  1.1      ryo static int aq_ifmedia_change(struct ifnet * const);
   1065  1.1      ryo static void aq_ifmedia_status(struct ifnet * const, struct ifmediareq *);
   1066  1.1      ryo static int aq_ifflags_cb(struct ethercom *);
   1067  1.1      ryo static int aq_init(struct ifnet *);
   1068  1.1      ryo static void aq_send_common_locked(struct ifnet *, struct aq_softc *,
   1069  1.1      ryo     struct aq_txring *, bool);
   1070  1.1      ryo static int aq_transmit(struct ifnet *, struct mbuf *);
   1071  1.1      ryo static void aq_deferred_transmit(void *);
   1072  1.1      ryo static void aq_start(struct ifnet *);
   1073  1.1      ryo static void aq_stop(struct ifnet *, int);
   1074  1.1      ryo static void aq_watchdog(struct ifnet *);
   1075  1.1      ryo static int aq_ioctl(struct ifnet *, unsigned long, void *);
   1076  1.1      ryo 
   1077  1.1      ryo static int aq_txrx_rings_alloc(struct aq_softc *);
   1078  1.1      ryo static void aq_txrx_rings_free(struct aq_softc *);
   1079  1.1      ryo static int aq_tx_pcq_alloc(struct aq_softc *, struct aq_txring *);
   1080  1.1      ryo static void aq_tx_pcq_free(struct aq_softc *, struct aq_txring *);
   1081  1.1      ryo 
   1082  1.1      ryo static void aq_initmedia(struct aq_softc *);
   1083  1.1      ryo static void aq_enable_intr(struct aq_softc *, bool, bool);
   1084  1.1      ryo 
   1085  1.4      ryo #if NSYSMON_ENVSYS > 0
   1086  1.4      ryo static void aq_temp_refresh(struct sysmon_envsys *, envsys_data_t *);
   1087  1.4      ryo #endif
   1088  1.1      ryo static void aq_tick(void *);
   1089  1.1      ryo static int aq_legacy_intr(void *);
   1090  1.1      ryo static int aq_link_intr(void *);
   1091  1.1      ryo static int aq_txrx_intr(void *);
   1092  1.1      ryo static int aq_tx_intr(void *);
   1093  1.1      ryo static int aq_rx_intr(void *);
   1094  1.1      ryo 
   1095  1.1      ryo static int aq_set_linkmode(struct aq_softc *, aq_link_speed_t, aq_link_fc_t,
   1096  1.1      ryo     aq_link_eee_t);
   1097  1.1      ryo static int aq_get_linkmode(struct aq_softc *, aq_link_speed_t *, aq_link_fc_t *,
   1098  1.1      ryo     aq_link_eee_t *);
   1099  1.1      ryo 
   1100  1.1      ryo static int aq_fw_reset(struct aq_softc *);
   1101  1.1      ryo static int aq_fw_version_init(struct aq_softc *);
   1102  1.1      ryo static int aq_hw_init(struct aq_softc *);
   1103  1.1      ryo static int aq_hw_init_ucp(struct aq_softc *);
   1104  1.1      ryo static int aq_hw_reset(struct aq_softc *);
   1105  1.1      ryo static int aq_fw_downld_dwords(struct aq_softc *, uint32_t, uint32_t *,
   1106  1.1      ryo     uint32_t);
   1107  1.1      ryo static int aq_get_mac_addr(struct aq_softc *);
   1108  1.1      ryo static int aq_init_rss(struct aq_softc *);
   1109  1.1      ryo static int aq_set_capability(struct aq_softc *);
   1110  1.1      ryo 
   1111  1.1      ryo static int fw1x_reset(struct aq_softc *);
   1112  1.1      ryo static int fw1x_set_mode(struct aq_softc *, aq_hw_fw_mpi_state_t,
   1113  1.1      ryo     aq_link_speed_t, aq_link_fc_t, aq_link_eee_t);
   1114  1.1      ryo static int fw1x_get_mode(struct aq_softc *, aq_hw_fw_mpi_state_t *,
   1115  1.1      ryo     aq_link_speed_t *, aq_link_fc_t *, aq_link_eee_t *);
   1116  1.1      ryo static int fw1x_get_stats(struct aq_softc *, aq_hw_stats_s_t *);
   1117  1.1      ryo 
   1118  1.1      ryo static int fw2x_reset(struct aq_softc *);
   1119  1.1      ryo static int fw2x_set_mode(struct aq_softc *, aq_hw_fw_mpi_state_t,
   1120  1.1      ryo     aq_link_speed_t, aq_link_fc_t, aq_link_eee_t);
   1121  1.1      ryo static int fw2x_get_mode(struct aq_softc *, aq_hw_fw_mpi_state_t *,
   1122  1.1      ryo     aq_link_speed_t *, aq_link_fc_t *, aq_link_eee_t *);
   1123  1.1      ryo static int fw2x_get_stats(struct aq_softc *, aq_hw_stats_s_t *);
   1124  1.4      ryo #if NSYSMON_ENVSYS > 0
   1125  1.4      ryo static int fw2x_get_temperature(struct aq_softc *, uint32_t *);
   1126  1.4      ryo #endif
   1127  1.1      ryo 
   1128  1.1      ryo static struct aq_firmware_ops aq_fw1x_ops = {
   1129  1.1      ryo 	.reset = fw1x_reset,
   1130  1.1      ryo 	.set_mode = fw1x_set_mode,
   1131  1.1      ryo 	.get_mode = fw1x_get_mode,
   1132  1.4      ryo 	.get_stats = fw1x_get_stats,
   1133  1.4      ryo #if NSYSMON_ENVSYS > 0
   1134  1.4      ryo 	.get_temperature = NULL
   1135  1.4      ryo #endif
   1136  1.1      ryo };
   1137  1.1      ryo 
   1138  1.1      ryo static struct aq_firmware_ops aq_fw2x_ops = {
   1139  1.1      ryo 	.reset = fw2x_reset,
   1140  1.1      ryo 	.set_mode = fw2x_set_mode,
   1141  1.1      ryo 	.get_mode = fw2x_get_mode,
   1142  1.4      ryo 	.get_stats = fw2x_get_stats,
   1143  1.4      ryo #if NSYSMON_ENVSYS > 0
   1144  1.4      ryo 	.get_temperature = fw2x_get_temperature
   1145  1.4      ryo #endif
   1146  1.1      ryo };
   1147  1.1      ryo 
   1148  1.1      ryo CFATTACH_DECL3_NEW(aq, sizeof(struct aq_softc),
   1149  1.1      ryo     aq_match, aq_attach, aq_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   1150  1.1      ryo 
   1151  1.1      ryo static const struct aq_product {
   1152  1.1      ryo 	pci_vendor_id_t aq_vendor;
   1153  1.1      ryo 	pci_product_id_t aq_product;
   1154  1.1      ryo 	const char *aq_name;
   1155  1.1      ryo 	enum aq_media_type aq_media_type;
   1156  1.1      ryo 	aq_link_speed_t aq_available_rates;
   1157  1.1      ryo } aq_products[] = {
   1158  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC107,
   1159  1.1      ryo 	  "Aquantia AQC107 10 Gigabit Network Adapter",
   1160  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_ALL
   1161  1.1      ryo 	},
   1162  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC108,
   1163  1.1      ryo 	  "Aquantia AQC108 5 Gigabit Network Adapter",
   1164  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | AQ_LINK_5G
   1165  1.1      ryo 	},
   1166  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC109,
   1167  1.1      ryo 	  "Aquantia AQC109 2.5 Gigabit Network Adapter",
   1168  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5
   1169  1.1      ryo 	},
   1170  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC111,
   1171  1.1      ryo 	  "Aquantia AQC111 5 Gigabit Network Adapter",
   1172  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | AQ_LINK_5G
   1173  1.1      ryo 	},
   1174  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC112,
   1175  1.1      ryo 	  "Aquantia AQC112 2.5 Gigabit Network Adapter",
   1176  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5
   1177  1.1      ryo 	},
   1178  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC107S,
   1179  1.1      ryo 	  "Aquantia AQC107S 10 Gigabit Network Adapter",
   1180  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_ALL
   1181  1.1      ryo 	},
   1182  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC108S,
   1183  1.1      ryo 	  "Aquantia AQC108S 5 Gigabit Network Adapter",
   1184  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | AQ_LINK_5G
   1185  1.1      ryo 	},
   1186  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC109S,
   1187  1.1      ryo 	  "Aquantia AQC109S 2.5 Gigabit Network Adapter",
   1188  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5
   1189  1.1      ryo 	},
   1190  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC111S,
   1191  1.1      ryo 	  "Aquantia AQC111S 5 Gigabit Network Adapter",
   1192  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | AQ_LINK_5G
   1193  1.1      ryo 	},
   1194  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_AQC112S,
   1195  1.1      ryo 	  "Aquantia AQC112S 2.5 Gigabit Network Adapter",
   1196  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5
   1197  1.1      ryo 	},
   1198  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_D107,
   1199  1.1      ryo 	  "Aquantia D107 10 Gigabit Network Adapter",
   1200  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_ALL
   1201  1.1      ryo 	},
   1202  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_D108,
   1203  1.1      ryo 	  "Aquantia D108 5 Gigabit Network Adapter",
   1204  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5 | AQ_LINK_5G
   1205  1.1      ryo 	},
   1206  1.1      ryo 	{ PCI_VENDOR_AQUANTIA, PCI_PRODUCT_AQUANTIA_D109,
   1207  1.1      ryo 	  "Aquantia D109 2.5 Gigabit Network Adapter",
   1208  1.1      ryo 	  AQ_MEDIA_TYPE_TP, AQ_LINK_100M | AQ_LINK_1G | AQ_LINK_2G5
   1209  1.1      ryo 	}
   1210  1.1      ryo };
   1211  1.1      ryo 
   1212  1.1      ryo static const struct aq_product *
   1213  1.1      ryo aq_lookup(const struct pci_attach_args *pa)
   1214  1.1      ryo {
   1215  1.1      ryo 	unsigned int i;
   1216  1.1      ryo 
   1217  1.1      ryo 	for (i = 0; i < __arraycount(aq_products); i++) {
   1218  1.1      ryo 		if (PCI_VENDOR(pa->pa_id)  == aq_products[i].aq_vendor &&
   1219  1.1      ryo 		    PCI_PRODUCT(pa->pa_id) == aq_products[i].aq_product)
   1220  1.1      ryo 			return &aq_products[i];
   1221  1.1      ryo 	}
   1222  1.1      ryo 	return NULL;
   1223  1.1      ryo }
   1224  1.1      ryo 
   1225  1.1      ryo static int
   1226  1.1      ryo aq_match(device_t parent, cfdata_t cf, void *aux)
   1227  1.1      ryo {
   1228  1.1      ryo 	struct pci_attach_args *pa = aux;
   1229  1.1      ryo 
   1230  1.1      ryo 	if (aq_lookup(pa) != NULL)
   1231  1.1      ryo 		return 1;
   1232  1.1      ryo 
   1233  1.1      ryo 	return 0;
   1234  1.1      ryo }
   1235  1.1      ryo 
   1236  1.1      ryo static void
   1237  1.1      ryo aq_attach(device_t parent, device_t self, void *aux)
   1238  1.1      ryo {
   1239  1.1      ryo 	struct aq_softc *sc = device_private(self);
   1240  1.1      ryo 	struct pci_attach_args *pa = aux;
   1241  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1242  1.1      ryo 	pci_chipset_tag_t pc;
   1243  1.1      ryo 	pcitag_t tag;
   1244  1.1      ryo 	pcireg_t command, memtype, bar;
   1245  1.1      ryo 	const struct aq_product *aqp;
   1246  1.1      ryo 	int error;
   1247  1.1      ryo 
   1248  1.1      ryo 	sc->sc_dev = self;
   1249  1.1      ryo 	mutex_init(&sc->sc_mutex, MUTEX_DEFAULT, IPL_NET);
   1250  1.4      ryo 	mutex_init(&sc->sc_mpi_mutex, MUTEX_DEFAULT, IPL_NET);
   1251  1.1      ryo 
   1252  1.1      ryo 	sc->sc_pc = pc = pa->pa_pc;
   1253  1.1      ryo 	sc->sc_pcitag = tag = pa->pa_tag;
   1254  1.1      ryo 	sc->sc_dmat = pci_dma64_available(pa) ? pa->pa_dmat64 : pa->pa_dmat;
   1255  1.1      ryo 
   1256  1.1      ryo 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1257  1.1      ryo 	command |= PCI_COMMAND_MASTER_ENABLE;
   1258  1.1      ryo 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
   1259  1.1      ryo 
   1260  1.1      ryo 	sc->sc_product = PCI_PRODUCT(pa->pa_id);
   1261  1.1      ryo 	sc->sc_revision = PCI_REVISION(pa->pa_class);
   1262  1.1      ryo 
   1263  1.1      ryo 	aqp = aq_lookup(pa);
   1264  1.1      ryo 	KASSERT(aqp != NULL);
   1265  1.1      ryo 
   1266  1.1      ryo 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", aqp->aq_name, 1);
   1267  1.1      ryo 
   1268  1.1      ryo 	bar = pci_conf_read(pc, tag, PCI_BAR(0));
   1269  1.1      ryo 	if ((PCI_MAPREG_MEM_ADDR(bar) == 0) ||
   1270  1.1      ryo 	    (PCI_MAPREG_TYPE(bar) != PCI_MAPREG_TYPE_MEM)) {
   1271  1.1      ryo 		aprint_error_dev(sc->sc_dev, "wrong BAR type\n");
   1272  1.1      ryo 		return;
   1273  1.1      ryo 	}
   1274  1.1      ryo 	memtype = pci_mapreg_type(pc, tag, PCI_BAR(0));
   1275  1.1      ryo 	if (pci_mapreg_map(pa, PCI_BAR(0), memtype, 0, &sc->sc_iot, &sc->sc_ioh,
   1276  1.1      ryo 	    NULL, &sc->sc_iosize) != 0) {
   1277  1.1      ryo 		aprint_error_dev(sc->sc_dev, "unable to map register\n");
   1278  1.1      ryo 		return;
   1279  1.1      ryo 	}
   1280  1.1      ryo 
   1281  1.1      ryo 	sc->sc_nqueues = MIN(ncpu, AQ_RSSQUEUE_MAX);
   1282  1.1      ryo 
   1283  1.1      ryo 	/* max queue num is 8, and must be 2^n */
   1284  1.1      ryo 	if (ncpu >= 8)
   1285  1.1      ryo 		sc->sc_nqueues = 8;
   1286  1.1      ryo 	else if (ncpu >= 4)
   1287  1.1      ryo 		sc->sc_nqueues = 4;
   1288  1.1      ryo 	else if (ncpu >= 2)
   1289  1.1      ryo 		sc->sc_nqueues = 2;
   1290  1.1      ryo 	else
   1291  1.1      ryo 		sc->sc_nqueues = 1;
   1292  1.1      ryo 
   1293  1.1      ryo 	int msixcount = pci_msix_count(pa->pa_pc, pa->pa_tag);
   1294  1.1      ryo #ifndef CONFIG_NO_TXRX_INDEPENDENT
   1295  1.1      ryo 	if (msixcount >= (sc->sc_nqueues * 2 + 1)) {
   1296  1.1      ryo 		/* TX intrs + RX intrs + LINKSTAT intrs */
   1297  1.1      ryo 		sc->sc_use_txrx_independent_intr = true;
   1298  1.1      ryo 		sc->sc_poll_linkstat = false;
   1299  1.1      ryo 		sc->sc_msix = true;
   1300  1.1      ryo 	} else if (msixcount >= (sc->sc_nqueues * 2)) {
   1301  1.1      ryo 		/* TX intrs + RX intrs */
   1302  1.1      ryo 		sc->sc_use_txrx_independent_intr = true;
   1303  1.1      ryo 		sc->sc_poll_linkstat = true;
   1304  1.1      ryo 		sc->sc_msix = true;
   1305  1.1      ryo 	} else
   1306  1.1      ryo #endif
   1307  1.1      ryo 	if (msixcount >= (sc->sc_nqueues + 1)) {
   1308  1.1      ryo 		/* TX/RX intrs LINKSTAT intrs */
   1309  1.1      ryo 		sc->sc_use_txrx_independent_intr = false;
   1310  1.1      ryo 		sc->sc_poll_linkstat = false;
   1311  1.1      ryo 		sc->sc_msix = true;
   1312  1.1      ryo 	} else if (msixcount >= sc->sc_nqueues) {
   1313  1.1      ryo 		/* TX/RX intrs */
   1314  1.1      ryo 		sc->sc_use_txrx_independent_intr = false;
   1315  1.1      ryo 		sc->sc_poll_linkstat = true;
   1316  1.1      ryo 		sc->sc_msix = true;
   1317  1.1      ryo 	} else {
   1318  1.1      ryo 		/* giving up using MSI-X */
   1319  1.1      ryo 		sc->sc_msix = false;
   1320  1.1      ryo 	}
   1321  1.1      ryo 
   1322  1.1      ryo 	aprint_debug_dev(sc->sc_dev,
   1323  1.1      ryo 	    "ncpu=%d, pci_msix_count=%d."
   1324  1.1      ryo 	    " allocate %d interrupts for %d%s queues%s\n",
   1325  1.1      ryo 	    ncpu, msixcount,
   1326  1.1      ryo 	    (sc->sc_use_txrx_independent_intr ?
   1327  1.1      ryo 	    (sc->sc_nqueues * 2) : sc->sc_nqueues) +
   1328  1.1      ryo 	    (sc->sc_poll_linkstat ? 0 : 1),
   1329  1.1      ryo 	    sc->sc_nqueues,
   1330  1.1      ryo 	    sc->sc_use_txrx_independent_intr ? "*2" : "",
   1331  1.1      ryo 	    sc->sc_poll_linkstat ? "" : ", and link status");
   1332  1.1      ryo 
   1333  1.1      ryo 	if (sc->sc_msix)
   1334  1.1      ryo 		error = aq_setup_msix(sc, pa, sc->sc_nqueues,
   1335  1.1      ryo 		    sc->sc_use_txrx_independent_intr, !sc->sc_poll_linkstat);
   1336  1.1      ryo 	else
   1337  1.1      ryo 		error = ENODEV;
   1338  1.1      ryo 
   1339  1.1      ryo 	if (error != 0) {
   1340  1.1      ryo 		/* if MSI-X failed, fallback to MSI with single queue */
   1341  1.1      ryo 		sc->sc_use_txrx_independent_intr = false;
   1342  1.1      ryo 		sc->sc_poll_linkstat = false;
   1343  1.1      ryo 		sc->sc_msix = false;
   1344  1.1      ryo 		sc->sc_nqueues = 1;
   1345  1.1      ryo 		error = aq_setup_legacy(sc, pa, PCI_INTR_TYPE_MSI);
   1346  1.1      ryo 	}
   1347  1.1      ryo 	if (error != 0) {
   1348  1.1      ryo 		/* if MSI failed, fallback to INTx */
   1349  1.1      ryo 		error = aq_setup_legacy(sc, pa, PCI_INTR_TYPE_INTX);
   1350  1.1      ryo 	}
   1351  1.1      ryo 	if (error != 0)
   1352  1.1      ryo 		return;
   1353  1.1      ryo 
   1354  1.1      ryo 	callout_init(&sc->sc_tick_ch, 0);
   1355  1.1      ryo 	callout_setfunc(&sc->sc_tick_ch, aq_tick, sc);
   1356  1.1      ryo 
   1357  1.1      ryo 	sc->sc_intr_moderation_enable = CONFIG_INTR_MODERATION_ENABLE;
   1358  1.1      ryo 
   1359  1.1      ryo 	if (sc->sc_msix && (sc->sc_nqueues > 1))
   1360  1.1      ryo 		sc->sc_rss_enable = true;
   1361  1.1      ryo 	else
   1362  1.1      ryo 		sc->sc_rss_enable = false;
   1363  1.1      ryo 
   1364  1.1      ryo 	error = aq_txrx_rings_alloc(sc);
   1365  1.1      ryo 	if (error != 0)
   1366  1.1      ryo 		goto attach_failure;
   1367  1.1      ryo 
   1368  1.1      ryo 	error = aq_fw_reset(sc);
   1369  1.1      ryo 	if (error != 0)
   1370  1.1      ryo 		goto attach_failure;
   1371  1.1      ryo 
   1372  1.1      ryo 	error = aq_fw_version_init(sc);
   1373  1.1      ryo 	if (error != 0)
   1374  1.1      ryo 		goto attach_failure;
   1375  1.1      ryo 
   1376  1.1      ryo 	error = aq_hw_init_ucp(sc);
   1377  1.1      ryo 	if (error < 0)
   1378  1.1      ryo 		goto attach_failure;
   1379  1.1      ryo 
   1380  1.1      ryo 	KASSERT(sc->sc_mbox_addr != 0);
   1381  1.1      ryo 	error = aq_hw_reset(sc);
   1382  1.1      ryo 	if (error != 0)
   1383  1.1      ryo 		goto attach_failure;
   1384  1.1      ryo 
   1385  1.1      ryo 	aq_get_mac_addr(sc);
   1386  1.1      ryo 	aq_init_rss(sc);
   1387  1.1      ryo 
   1388  1.1      ryo 	error = aq_hw_init(sc);	/* initialize and interrupts */
   1389  1.1      ryo 	if (error != 0)
   1390  1.1      ryo 		goto attach_failure;
   1391  1.1      ryo 
   1392  1.1      ryo 	sc->sc_media_type = aqp->aq_media_type;
   1393  1.1      ryo 	sc->sc_available_rates = aqp->aq_available_rates;
   1394  1.1      ryo 
   1395  1.1      ryo 	sc->sc_ethercom.ec_ifmedia = &sc->sc_media;
   1396  1.1      ryo 	ifmedia_init(&sc->sc_media, IFM_IMASK,
   1397  1.1      ryo 	    aq_ifmedia_change, aq_ifmedia_status);
   1398  1.1      ryo 	aq_initmedia(sc);
   1399  1.1      ryo 
   1400  1.1      ryo 	strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
   1401  1.1      ryo 	ifp->if_softc = sc;
   1402  1.1      ryo 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1403  1.1      ryo 	ifp->if_baudrate = IF_Gbps(10);
   1404  1.1      ryo 	ifp->if_init = aq_init;
   1405  1.1      ryo 	ifp->if_ioctl = aq_ioctl;
   1406  1.1      ryo 	if (sc->sc_msix && (sc->sc_nqueues > 1))
   1407  1.1      ryo 		ifp->if_transmit = aq_transmit;
   1408  1.1      ryo 	ifp->if_start = aq_start;
   1409  1.1      ryo 	ifp->if_stop = aq_stop;
   1410  1.1      ryo 	ifp->if_watchdog = aq_watchdog;
   1411  1.1      ryo 	IFQ_SET_READY(&ifp->if_snd);
   1412  1.1      ryo 
   1413  1.1      ryo 	/* initialize capabilities */
   1414  1.1      ryo 	sc->sc_ethercom.ec_capabilities = 0;
   1415  1.1      ryo 	sc->sc_ethercom.ec_capenable = 0;
   1416  1.1      ryo #if notyet
   1417  1.1      ryo 	/* TODO */
   1418  1.1      ryo 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_EEE;
   1419  1.1      ryo 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_HWFILTER;
   1420  1.1      ryo #endif
   1421  1.1      ryo 	sc->sc_ethercom.ec_capabilities |=
   1422  1.1      ryo 	    ETHERCAP_JUMBO_MTU |
   1423  1.1      ryo 	    ETHERCAP_VLAN_MTU |
   1424  1.1      ryo 	    ETHERCAP_VLAN_HWTAGGING;
   1425  1.1      ryo 	sc->sc_ethercom.ec_capenable |=
   1426  1.1      ryo 	    ETHERCAP_VLAN_HWTAGGING;
   1427  1.1      ryo 
   1428  1.1      ryo 	ifp->if_capabilities = 0;
   1429  1.1      ryo 	ifp->if_capenable = 0;
   1430  1.1      ryo #ifdef CONFIG_LRO_SUPPORT
   1431  1.1      ryo 	ifp->if_capabilities |= IFCAP_LRO;
   1432  1.1      ryo 	ifp->if_capenable |= IFCAP_LRO;
   1433  1.1      ryo #endif
   1434  1.1      ryo #if notyet
   1435  1.1      ryo 	/* TSO */
   1436  1.1      ryo 	ifp->if_capabilities |= IFCAP_TSOv4 | IFCAP_TSOv6;
   1437  1.1      ryo #endif
   1438  1.1      ryo 
   1439  1.1      ryo #if notyet
   1440  1.1      ryo 	/*
   1441  1.1      ryo 	 * XXX:
   1442  1.1      ryo 	 *   Rx L4 CSUM doesn't work well for fragment packet.
   1443  1.1      ryo 	 *   aq marks 'CHEDKED' and 'BAD' for them.
   1444  1.1      ryo 	 *   we need to ignore (clear) hw-csum flags if the packet is fragmented
   1445  1.1      ryo 	 *
   1446  1.1      ryo 	 *   TODO: test with LRO enabled
   1447  1.1      ryo 	 */
   1448  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_TCPv6_Rx;
   1449  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_UDPv4_Rx | IFCAP_CSUM_UDPv6_Rx;
   1450  1.1      ryo #endif
   1451  1.1      ryo 	/* TX hardware checksum offloadding */
   1452  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_IPv4_Tx;
   1453  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv6_Tx;
   1454  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv6_Tx;
   1455  1.1      ryo 	/* RX hardware checksum offloadding */
   1456  1.1      ryo 	ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx;
   1457  1.1      ryo 
   1458  1.1      ryo 	if_attach(ifp);
   1459  1.1      ryo 	if_deferred_start_init(ifp, NULL);
   1460  1.1      ryo 	ether_ifattach(ifp, sc->sc_enaddr.ether_addr_octet);
   1461  1.1      ryo 	ether_set_ifflags_cb(&sc->sc_ethercom, aq_ifflags_cb);
   1462  1.1      ryo 
   1463  1.1      ryo 	aq_enable_intr(sc, true, false);	/* only intr about link */
   1464  1.1      ryo 
   1465  1.1      ryo 	/* update media */
   1466  1.1      ryo 	aq_ifmedia_change(ifp);
   1467  1.1      ryo 
   1468  1.4      ryo #if NSYSMON_ENVSYS > 0
   1469  1.4      ryo 	/* temperature monitoring */
   1470  1.4      ryo 	if (sc->sc_fw_ops != NULL && sc->sc_fw_ops->get_temperature != NULL &&
   1471  1.4      ryo 	    (sc->sc_fw_caps & FW2X_CTRL_TEMPERATURE) != 0) {
   1472  1.4      ryo 
   1473  1.4      ryo 		sc->sc_sme = sysmon_envsys_create();
   1474  1.4      ryo 		sc->sc_sme->sme_name = device_xname(self);
   1475  1.4      ryo 		sc->sc_sme->sme_cookie = sc;
   1476  1.4      ryo 		sc->sc_sme->sme_flags = 0;
   1477  1.4      ryo 		sc->sc_sme->sme_refresh = aq_temp_refresh;
   1478  1.4      ryo 		sc->sc_sensor_temp.units = ENVSYS_STEMP;
   1479  1.4      ryo 		sc->sc_sensor_temp.state = ENVSYS_SINVALID;
   1480  1.4      ryo 		snprintf(sc->sc_sensor_temp.desc, ENVSYS_DESCLEN, "PHY");
   1481  1.4      ryo 
   1482  1.4      ryo 		sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_sensor_temp);
   1483  1.4      ryo 		sysmon_envsys_register(sc->sc_sme);
   1484  1.4      ryo 
   1485  1.4      ryo 		/*
   1486  1.4      ryo 		 * for unknown reasons, the first call of fw2x_get_temperature()
   1487  1.4      ryo 		 * will always fail (firmware matter?), so run once now.
   1488  1.4      ryo 		 */
   1489  1.4      ryo 		aq_temp_refresh(sc->sc_sme, &sc->sc_sensor_temp);
   1490  1.4      ryo 	}
   1491  1.4      ryo #endif
   1492  1.4      ryo 
   1493  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   1494  1.1      ryo 	/* get starting statistics values */
   1495  1.1      ryo 	if (sc->sc_fw_ops != NULL && sc->sc_fw_ops->get_stats != NULL &&
   1496  1.1      ryo 	    sc->sc_fw_ops->get_stats(sc, &sc->sc_statistics[0]) == 0) {
   1497  1.1      ryo 		sc->sc_poll_statistics = true;
   1498  1.1      ryo 	}
   1499  1.1      ryo 
   1500  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, uprc, "RX unicast packet");
   1501  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, bprc, "RX broadcast packet");
   1502  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, mprc, "RX multicast packet");
   1503  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, erpr, "RX error packet");
   1504  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, ubrc, "RX unicast bytes");
   1505  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, bbrc, "RX broadcast bytes");
   1506  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, mbrc, "RX multicast bytes");
   1507  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, prc, "RX good packet");
   1508  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, uptc, "TX unicast packet");
   1509  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, bptc, "TX broadcast packet");
   1510  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, mptc, "TX multicast packet");
   1511  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, erpt, "TX error packet");
   1512  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, ubtc, "TX unicast bytes");
   1513  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, bbtc, "TX broadcast bytes");
   1514  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, mbtc, "TX multicast bytes");
   1515  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, ptc, "TX good packet");
   1516  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, dpc, "DMA drop packet");
   1517  1.1      ryo 	AQ_EVCNT_ATTACH_MISC(sc, cprc, "RX coalesced packet");
   1518  1.1      ryo #endif
   1519  1.1      ryo 
   1520  1.1      ryo 	return;
   1521  1.1      ryo 
   1522  1.1      ryo  attach_failure:
   1523  1.1      ryo 	aq_detach(self, 0);
   1524  1.1      ryo }
   1525  1.1      ryo 
   1526  1.1      ryo static int
   1527  1.1      ryo aq_detach(device_t self, int flags __unused)
   1528  1.1      ryo {
   1529  1.1      ryo 	struct aq_softc *sc = device_private(self);
   1530  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1531  1.1      ryo 	int i, s;
   1532  1.1      ryo 
   1533  1.1      ryo 	if (sc->sc_iosize != 0) {
   1534  1.1      ryo 		if (ifp->if_softc != NULL) {
   1535  1.1      ryo 			s = splnet();
   1536  1.1      ryo 			aq_stop(ifp, 0);
   1537  1.1      ryo 			splx(s);
   1538  1.1      ryo 		}
   1539  1.1      ryo 
   1540  1.1      ryo 		for (i = 0; i < AQ_NINTR_MAX; i++) {
   1541  1.1      ryo 			if (sc->sc_ihs[i] != NULL) {
   1542  1.1      ryo 				pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
   1543  1.1      ryo 				sc->sc_ihs[i] = NULL;
   1544  1.1      ryo 			}
   1545  1.1      ryo 		}
   1546  1.1      ryo 		if (sc->sc_nintrs > 0) {
   1547  1.1      ryo 			pci_intr_release(sc->sc_pc, sc->sc_intrs,
   1548  1.1      ryo 			    sc->sc_nintrs);
   1549  1.1      ryo 			sc->sc_intrs = NULL;
   1550  1.1      ryo 			sc->sc_nintrs = 0;
   1551  1.1      ryo 		}
   1552  1.1      ryo 
   1553  1.1      ryo 		aq_txrx_rings_free(sc);
   1554  1.1      ryo 
   1555  1.1      ryo 		if (ifp->if_softc != NULL) {
   1556  1.1      ryo 			ether_ifdetach(ifp);
   1557  1.1      ryo 			if_detach(ifp);
   1558  1.1      ryo 		}
   1559  1.1      ryo 
   1560  1.1      ryo 		aprint_debug_dev(sc->sc_dev, "%s: bus_space_unmap\n", __func__);
   1561  1.1      ryo 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
   1562  1.1      ryo 		sc->sc_iosize = 0;
   1563  1.1      ryo 	}
   1564  1.1      ryo 
   1565  1.1      ryo 	callout_stop(&sc->sc_tick_ch);
   1566  1.1      ryo 
   1567  1.4      ryo #if NSYSMON_ENVSYS > 0
   1568  1.4      ryo 	if (sc->sc_sme != NULL) {
   1569  1.4      ryo 		/* all sensors associated with this will also be detached */
   1570  1.4      ryo 		sysmon_envsys_unregister(sc->sc_sme);
   1571  1.4      ryo 		sc->sc_sme = NULL;
   1572  1.4      ryo 	}
   1573  1.4      ryo #endif
   1574  1.4      ryo 
   1575  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   1576  1.1      ryo 	AQ_EVCNT_DETACH(sc, uprc);
   1577  1.1      ryo 	AQ_EVCNT_DETACH(sc, mprc);
   1578  1.1      ryo 	AQ_EVCNT_DETACH(sc, bprc);
   1579  1.1      ryo 	AQ_EVCNT_DETACH(sc, erpt);
   1580  1.1      ryo 	AQ_EVCNT_DETACH(sc, uptc);
   1581  1.1      ryo 	AQ_EVCNT_DETACH(sc, mptc);
   1582  1.1      ryo 	AQ_EVCNT_DETACH(sc, bptc);
   1583  1.1      ryo 	AQ_EVCNT_DETACH(sc, erpr);
   1584  1.1      ryo 	AQ_EVCNT_DETACH(sc, mbtc);
   1585  1.1      ryo 	AQ_EVCNT_DETACH(sc, bbtc);
   1586  1.1      ryo 	AQ_EVCNT_DETACH(sc, mbrc);
   1587  1.1      ryo 	AQ_EVCNT_DETACH(sc, bbrc);
   1588  1.1      ryo 	AQ_EVCNT_DETACH(sc, ubrc);
   1589  1.1      ryo 	AQ_EVCNT_DETACH(sc, ubtc);
   1590  1.1      ryo 	AQ_EVCNT_DETACH(sc, ptc);
   1591  1.1      ryo 	AQ_EVCNT_DETACH(sc, prc);
   1592  1.1      ryo 	AQ_EVCNT_DETACH(sc, dpc);
   1593  1.1      ryo 	AQ_EVCNT_DETACH(sc, cprc);
   1594  1.1      ryo #endif
   1595  1.1      ryo 
   1596  1.4      ryo 	mutex_destroy(&sc->sc_mpi_mutex);
   1597  1.1      ryo 	mutex_destroy(&sc->sc_mutex);
   1598  1.1      ryo 
   1599  1.1      ryo 	return 0;
   1600  1.1      ryo }
   1601  1.1      ryo 
   1602  1.1      ryo static int
   1603  1.1      ryo aq_establish_intr(struct aq_softc *sc, int intno, kcpuset_t *affinity,
   1604  1.1      ryo     int (*func)(void *), void *arg, const char *xname)
   1605  1.1      ryo {
   1606  1.1      ryo 	char intrbuf[PCI_INTRSTR_LEN];
   1607  1.1      ryo 	pci_chipset_tag_t pc = sc->sc_pc;
   1608  1.1      ryo 	void *vih;
   1609  1.1      ryo 	const char *intrstr = NULL;
   1610  1.1      ryo 
   1611  1.1      ryo 	intrstr = pci_intr_string(pc, sc->sc_intrs[intno], intrbuf,
   1612  1.1      ryo 	    sizeof(intrbuf));
   1613  1.1      ryo 
   1614  1.1      ryo 	pci_intr_setattr(pc, &sc->sc_intrs[intno], PCI_INTR_MPSAFE, true);
   1615  1.1      ryo 
   1616  1.1      ryo 	vih = pci_intr_establish_xname(pc, sc->sc_intrs[intno],
   1617  1.1      ryo 	    IPL_NET, func, arg, xname);
   1618  1.1      ryo 	if (vih == NULL) {
   1619  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1620  1.1      ryo 		    "unable to establish MSI-X%s%s for %s\n",
   1621  1.1      ryo 		    intrstr ? " at " : "",
   1622  1.1      ryo 		    intrstr ? intrstr : "", xname);
   1623  1.1      ryo 		return EIO;
   1624  1.1      ryo 	}
   1625  1.1      ryo 	sc->sc_ihs[intno] = vih;
   1626  1.1      ryo 
   1627  1.1      ryo 	if (affinity != NULL) {
   1628  1.1      ryo 		/* Round-robin affinity */
   1629  1.1      ryo 		kcpuset_zero(affinity);
   1630  1.1      ryo 		kcpuset_set(affinity, intno % ncpu);
   1631  1.1      ryo 		interrupt_distribute(vih, affinity, NULL);
   1632  1.1      ryo 	}
   1633  1.1      ryo 
   1634  1.1      ryo 	return 0;
   1635  1.1      ryo }
   1636  1.1      ryo 
   1637  1.1      ryo static int
   1638  1.1      ryo aq_establish_msix_intr(struct aq_softc *sc, bool txrx_independent,
   1639  1.1      ryo     bool linkintr)
   1640  1.1      ryo {
   1641  1.1      ryo 	kcpuset_t *affinity;
   1642  1.1      ryo 	int error, intno, i;
   1643  1.1      ryo 	char intr_xname[INTRDEVNAMEBUF];
   1644  1.1      ryo 
   1645  1.1      ryo 	kcpuset_create(&affinity, false);
   1646  1.1      ryo 
   1647  1.1      ryo 	intno = 0;
   1648  1.1      ryo 
   1649  1.1      ryo 	if (txrx_independent) {
   1650  1.1      ryo 		for (i = 0; i < sc->sc_nqueues; i++) {
   1651  1.1      ryo 			snprintf(intr_xname, sizeof(intr_xname), "%s RX%d",
   1652  1.1      ryo 			    device_xname(sc->sc_dev), i);
   1653  1.1      ryo 			sc->sc_rx_irq[i] = intno;
   1654  1.1      ryo 			error = aq_establish_intr(sc, intno++, affinity,
   1655  1.1      ryo 			   aq_rx_intr, &sc->sc_queue[i].rxring, intr_xname);
   1656  1.1      ryo 			if (error != 0)
   1657  1.1      ryo 				goto fail;
   1658  1.1      ryo 		}
   1659  1.1      ryo 		for (i = 0; i < sc->sc_nqueues; i++) {
   1660  1.1      ryo 			snprintf(intr_xname, sizeof(intr_xname), "%s TX%d",
   1661  1.1      ryo 			    device_xname(sc->sc_dev), i);
   1662  1.1      ryo 			sc->sc_tx_irq[i] = intno;
   1663  1.1      ryo 			error = aq_establish_intr(sc, intno++, affinity,
   1664  1.1      ryo 			    aq_tx_intr, &sc->sc_queue[i].txring, intr_xname);
   1665  1.1      ryo 			if (error != 0)
   1666  1.1      ryo 				goto fail;
   1667  1.1      ryo 		}
   1668  1.1      ryo 	} else {
   1669  1.1      ryo 		for (i = 0; i < sc->sc_nqueues; i++) {
   1670  1.1      ryo 			snprintf(intr_xname, sizeof(intr_xname), "%s TXRX%d",
   1671  1.1      ryo 			    device_xname(sc->sc_dev), i);
   1672  1.1      ryo 			sc->sc_rx_irq[i] = intno;
   1673  1.1      ryo 			sc->sc_tx_irq[i] = intno;
   1674  1.1      ryo 			error = aq_establish_intr(sc, intno++, affinity,
   1675  1.1      ryo 			    aq_txrx_intr, &sc->sc_queue[i], intr_xname);
   1676  1.1      ryo 			if (error != 0)
   1677  1.1      ryo 				goto fail;
   1678  1.1      ryo 		}
   1679  1.1      ryo 	}
   1680  1.1      ryo 
   1681  1.1      ryo 	if (linkintr) {
   1682  1.1      ryo 		snprintf(intr_xname, sizeof(intr_xname), "%s LINK",
   1683  1.1      ryo 		    device_xname(sc->sc_dev));
   1684  1.1      ryo 		sc->sc_linkstat_irq = intno;
   1685  1.1      ryo 		error = aq_establish_intr(sc, intno++, affinity,
   1686  1.1      ryo 		    aq_link_intr, sc, intr_xname);
   1687  1.1      ryo 		if (error != 0)
   1688  1.1      ryo 			goto fail;
   1689  1.1      ryo 	}
   1690  1.1      ryo 
   1691  1.1      ryo 	kcpuset_destroy(affinity);
   1692  1.1      ryo 	return 0;
   1693  1.1      ryo 
   1694  1.1      ryo  fail:
   1695  1.1      ryo 	for (i = 0; i < AQ_NINTR_MAX; i++) {
   1696  1.1      ryo 		if (sc->sc_ihs[i] != NULL) {
   1697  1.1      ryo 			pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
   1698  1.1      ryo 			sc->sc_ihs[i] = NULL;
   1699  1.1      ryo 		}
   1700  1.1      ryo 	}
   1701  1.1      ryo 
   1702  1.1      ryo 	kcpuset_destroy(affinity);
   1703  1.1      ryo 	return ENOMEM;
   1704  1.1      ryo }
   1705  1.1      ryo 
   1706  1.1      ryo static int
   1707  1.1      ryo aq_setup_msix(struct aq_softc *sc, struct pci_attach_args *pa, int nqueue,
   1708  1.1      ryo     bool txrx_independent, bool linkintr)
   1709  1.1      ryo {
   1710  1.1      ryo 	int error, nintr;
   1711  1.1      ryo 
   1712  1.1      ryo 	if (txrx_independent)
   1713  1.1      ryo 		nintr = nqueue * 2;
   1714  1.1      ryo 	else
   1715  1.1      ryo 		nintr = nqueue;
   1716  1.1      ryo 
   1717  1.1      ryo 	if (linkintr)
   1718  1.1      ryo 		nintr++;
   1719  1.1      ryo 
   1720  1.1      ryo 	error = pci_msix_alloc_exact(pa, &sc->sc_intrs, nintr);
   1721  1.1      ryo 	if (error != 0) {
   1722  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1723  1.1      ryo 		    "failed to allocate MSI-X interrupts\n");
   1724  1.1      ryo 		goto fail;
   1725  1.1      ryo 	}
   1726  1.1      ryo 
   1727  1.1      ryo 	error = aq_establish_msix_intr(sc, txrx_independent, linkintr);
   1728  1.1      ryo 	if (error == 0) {
   1729  1.1      ryo 		sc->sc_nintrs = nintr;
   1730  1.1      ryo 	} else {
   1731  1.1      ryo 		pci_intr_release(sc->sc_pc, sc->sc_intrs, nintr);
   1732  1.1      ryo 		sc->sc_nintrs = 0;
   1733  1.1      ryo 	}
   1734  1.1      ryo  fail:
   1735  1.1      ryo 	return error;
   1736  1.1      ryo 
   1737  1.1      ryo }
   1738  1.1      ryo 
   1739  1.1      ryo static int
   1740  1.1      ryo aq_setup_legacy(struct aq_softc *sc, struct pci_attach_args *pa,
   1741  1.1      ryo     pci_intr_type_t inttype)
   1742  1.1      ryo {
   1743  1.1      ryo 	int counts[PCI_INTR_TYPE_SIZE];
   1744  1.1      ryo 	int error, nintr;
   1745  1.1      ryo 
   1746  1.1      ryo 	nintr = 1;
   1747  1.1      ryo 
   1748  1.1      ryo 	memset(counts, 0, sizeof(counts));
   1749  1.1      ryo 	counts[inttype] = nintr;
   1750  1.1      ryo 
   1751  1.1      ryo 	error = pci_intr_alloc(pa, &sc->sc_intrs, counts, inttype);
   1752  1.1      ryo 	if (error != 0) {
   1753  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1754  1.1      ryo 		    "failed to allocate%s interrupts\n",
   1755  1.1      ryo 		    (inttype == PCI_INTR_TYPE_MSI) ? " MSI" : "");
   1756  1.1      ryo 		return error;
   1757  1.1      ryo 	}
   1758  1.1      ryo 	error = aq_establish_intr(sc, 0, NULL, aq_legacy_intr, sc,
   1759  1.1      ryo 	    device_xname(sc->sc_dev));
   1760  1.1      ryo 	if (error == 0) {
   1761  1.1      ryo 		sc->sc_nintrs = nintr;
   1762  1.1      ryo 	} else {
   1763  1.1      ryo 		pci_intr_release(sc->sc_pc, sc->sc_intrs, nintr);
   1764  1.1      ryo 		sc->sc_nintrs = 0;
   1765  1.1      ryo 	}
   1766  1.1      ryo 	return error;
   1767  1.1      ryo }
   1768  1.1      ryo 
   1769  1.1      ryo static void
   1770  1.1      ryo global_software_reset(struct aq_softc *sc)
   1771  1.1      ryo {
   1772  1.1      ryo 	uint32_t v;
   1773  1.1      ryo 
   1774  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_SYSCONTROL_REG, RX_SYSCONTROL_RESET_DIS, 0);
   1775  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TX_SYSCONTROL_REG, TX_SYSCONTROL_RESET_DIS, 0);
   1776  1.1      ryo 	AQ_WRITE_REG_BIT(sc, FW_MPI_RESETCTRL_REG,
   1777  1.1      ryo 	    FW_MPI_RESETCTRL_RESET_DIS, 0);
   1778  1.1      ryo 
   1779  1.1      ryo 	v = AQ_READ_REG(sc, AQ_FW_SOFTRESET_REG);
   1780  1.1      ryo 	v &= ~AQ_FW_SOFTRESET_DIS;
   1781  1.1      ryo 	v |= AQ_FW_SOFTRESET_RESET;
   1782  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_SOFTRESET_REG, v);
   1783  1.1      ryo }
   1784  1.1      ryo 
   1785  1.1      ryo static int
   1786  1.1      ryo mac_soft_reset_rbl(struct aq_softc *sc, aq_fw_bootloader_mode_t *mode)
   1787  1.1      ryo {
   1788  1.1      ryo 	int timo;
   1789  1.1      ryo 
   1790  1.1      ryo 	aprint_debug_dev(sc->sc_dev, "RBL> MAC reset STARTED!\n");
   1791  1.1      ryo 
   1792  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x40e1);
   1793  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CPU_SEM_REG(0), 1);
   1794  1.1      ryo 	AQ_WRITE_REG(sc, AQ_MBOXIF_POWER_GATING_CONTROL_REG, 0);
   1795  1.1      ryo 
   1796  1.1      ryo 	/* MAC FW will reload PHY FW if 1E.1000.3 was cleaned - #undone */
   1797  1.1      ryo 	AQ_WRITE_REG(sc, FW_BOOT_EXIT_CODE_REG, RBL_STATUS_DEAD);
   1798  1.1      ryo 
   1799  1.1      ryo 	global_software_reset(sc);
   1800  1.1      ryo 
   1801  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x40e0);
   1802  1.1      ryo 
   1803  1.1      ryo 	/* Wait for RBL to finish boot process. */
   1804  1.1      ryo #define RBL_TIMEOUT_MS	10000
   1805  1.1      ryo 	uint16_t rbl_status;
   1806  1.1      ryo 	for (timo = RBL_TIMEOUT_MS; timo > 0; timo--) {
   1807  1.1      ryo 		rbl_status = AQ_READ_REG(sc, FW_BOOT_EXIT_CODE_REG) & 0xffff;
   1808  1.1      ryo 		if (rbl_status != 0 && rbl_status != RBL_STATUS_DEAD)
   1809  1.1      ryo 			break;
   1810  1.1      ryo 		msec_delay(1);
   1811  1.1      ryo 	}
   1812  1.1      ryo 	if (timo <= 0) {
   1813  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1814  1.1      ryo 		    "RBL> RBL restart failed: timeout\n");
   1815  1.1      ryo 		return EBUSY;
   1816  1.1      ryo 	}
   1817  1.1      ryo 	switch (rbl_status) {
   1818  1.1      ryo 	case RBL_STATUS_SUCCESS:
   1819  1.1      ryo 		if (mode != NULL)
   1820  1.1      ryo 			*mode = FW_BOOT_MODE_RBL_FLASH;
   1821  1.1      ryo 		aprint_debug_dev(sc->sc_dev, "RBL> reset complete! [Flash]\n");
   1822  1.1      ryo 		break;
   1823  1.1      ryo 	case RBL_STATUS_HOST_BOOT:
   1824  1.1      ryo 		if (mode != NULL)
   1825  1.1      ryo 			*mode = FW_BOOT_MODE_RBL_HOST_BOOTLOAD;
   1826  1.1      ryo 		aprint_debug_dev(sc->sc_dev,
   1827  1.1      ryo 		    "RBL> reset complete! [Host Bootload]\n");
   1828  1.1      ryo 		break;
   1829  1.1      ryo 	case RBL_STATUS_FAILURE:
   1830  1.1      ryo 	default:
   1831  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1832  1.1      ryo 		    "unknown RBL status 0x%x\n", rbl_status);
   1833  1.1      ryo 		return EBUSY;
   1834  1.1      ryo 	}
   1835  1.1      ryo 
   1836  1.1      ryo 	return 0;
   1837  1.1      ryo }
   1838  1.1      ryo 
   1839  1.1      ryo static int
   1840  1.1      ryo mac_soft_reset_flb(struct aq_softc *sc)
   1841  1.1      ryo {
   1842  1.1      ryo 	uint32_t v;
   1843  1.1      ryo 	int timo;
   1844  1.1      ryo 
   1845  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x40e1);
   1846  1.1      ryo 	/*
   1847  1.1      ryo 	 * Let Felicity hardware to complete SMBUS transaction before
   1848  1.1      ryo 	 * Global software reset.
   1849  1.1      ryo 	 */
   1850  1.1      ryo 	msec_delay(50);
   1851  1.1      ryo 
   1852  1.1      ryo 	/*
   1853  1.1      ryo 	 * If SPI burst transaction was interrupted(before running the script),
   1854  1.1      ryo 	 * global software reset may not clear SPI interface.
   1855  1.1      ryo 	 * Clean it up manually before global reset.
   1856  1.1      ryo 	 */
   1857  1.1      ryo 	AQ_WRITE_REG(sc, AQ_GLB_NVR_PROVISIONING2_REG, 0x00a0);
   1858  1.1      ryo 	AQ_WRITE_REG(sc, AQ_GLB_NVR_INTERFACE1_REG, 0x009f);
   1859  1.1      ryo 	AQ_WRITE_REG(sc, AQ_GLB_NVR_INTERFACE1_REG, 0x809f);
   1860  1.1      ryo 	msec_delay(50);
   1861  1.1      ryo 
   1862  1.1      ryo 	v = AQ_READ_REG(sc, AQ_FW_SOFTRESET_REG);
   1863  1.1      ryo 	v &= ~AQ_FW_SOFTRESET_DIS;
   1864  1.1      ryo 	v |= AQ_FW_SOFTRESET_RESET;
   1865  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_SOFTRESET_REG, v);
   1866  1.1      ryo 
   1867  1.1      ryo 	/* Kickstart. */
   1868  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x80e0);
   1869  1.1      ryo 	AQ_WRITE_REG(sc, AQ_MBOXIF_POWER_GATING_CONTROL_REG, 0);
   1870  1.1      ryo 	if (!sc->sc_fast_start_enabled)
   1871  1.1      ryo 		AQ_WRITE_REG(sc, AQ_GLB_GENERAL_PROVISIONING9_REG, 1);
   1872  1.1      ryo 
   1873  1.1      ryo 	/*
   1874  1.1      ryo 	 * For the case SPI burst transaction was interrupted (by MCP reset
   1875  1.1      ryo 	 * above), wait until it is completed by hardware.
   1876  1.1      ryo 	 */
   1877  1.1      ryo 	msec_delay(50);
   1878  1.1      ryo 
   1879  1.1      ryo 	/* MAC Kickstart */
   1880  1.1      ryo 	if (!sc->sc_fast_start_enabled) {
   1881  1.1      ryo 		AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x180e0);
   1882  1.1      ryo 
   1883  1.1      ryo 		uint32_t flb_status;
   1884  1.1      ryo 		for (timo = 0; timo < 1000; timo++) {
   1885  1.1      ryo 			flb_status = AQ_READ_REG(sc,
   1886  1.1      ryo 			    FW_MPI_DAISY_CHAIN_STATUS_REG) & 0x10;
   1887  1.1      ryo 			if (flb_status != 0)
   1888  1.1      ryo 				break;
   1889  1.1      ryo 			msec_delay(1);
   1890  1.1      ryo 		}
   1891  1.1      ryo 		if (flb_status == 0) {
   1892  1.1      ryo 			aprint_error_dev(sc->sc_dev,
   1893  1.1      ryo 			    "FLB> MAC kickstart failed: timed out\n");
   1894  1.1      ryo 			return ETIMEDOUT;
   1895  1.1      ryo 		}
   1896  1.1      ryo 		aprint_debug_dev(sc->sc_dev,
   1897  1.1      ryo 		    "FLB> MAC kickstart done, %d ms\n", timo);
   1898  1.1      ryo 		/* FW reset */
   1899  1.1      ryo 		AQ_WRITE_REG(sc, AQ_FW_GLB_CTL2_REG, 0x80e0);
   1900  1.1      ryo 		/*
   1901  1.1      ryo 		 * Let Felicity hardware complete SMBUS transaction before
   1902  1.1      ryo 		 * Global software reset.
   1903  1.1      ryo 		 */
   1904  1.1      ryo 		msec_delay(50);
   1905  1.1      ryo 		sc->sc_fast_start_enabled = true;
   1906  1.1      ryo 	}
   1907  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_GLB_CPU_SEM_REG(0), 1);
   1908  1.1      ryo 
   1909  1.1      ryo 	/* PHY Kickstart: #undone */
   1910  1.1      ryo 	global_software_reset(sc);
   1911  1.1      ryo 
   1912  1.1      ryo 	for (timo = 0; timo < 1000; timo++) {
   1913  1.1      ryo 		if (AQ_READ_REG(sc, AQ_FW_VERSION_REG) != 0)
   1914  1.1      ryo 			break;
   1915  1.1      ryo 		msec_delay(10);
   1916  1.1      ryo 	}
   1917  1.1      ryo 	if (timo >= 1000) {
   1918  1.1      ryo 		aprint_error_dev(sc->sc_dev, "FLB> Global Soft Reset failed\n");
   1919  1.1      ryo 		return ETIMEDOUT;
   1920  1.1      ryo 	}
   1921  1.1      ryo 	aprint_debug_dev(sc->sc_dev, "FLB> F/W restart: %d ms\n", timo * 10);
   1922  1.1      ryo 	return 0;
   1923  1.1      ryo 
   1924  1.1      ryo }
   1925  1.1      ryo 
   1926  1.1      ryo static int
   1927  1.1      ryo mac_soft_reset(struct aq_softc *sc, aq_fw_bootloader_mode_t *mode)
   1928  1.1      ryo {
   1929  1.1      ryo 	if (sc->sc_rbl_enabled)
   1930  1.1      ryo 		return mac_soft_reset_rbl(sc, mode);
   1931  1.1      ryo 
   1932  1.1      ryo 	if (mode != NULL)
   1933  1.1      ryo 		*mode = FW_BOOT_MODE_FLB;
   1934  1.1      ryo 	return mac_soft_reset_flb(sc);
   1935  1.1      ryo }
   1936  1.1      ryo 
   1937  1.1      ryo static int
   1938  1.1      ryo aq_fw_read_version(struct aq_softc *sc)
   1939  1.1      ryo {
   1940  1.1      ryo 	int i, error = EBUSY;
   1941  1.1      ryo #define MAC_FW_START_TIMEOUT_MS	10000
   1942  1.1      ryo 	for (i = 0; i < MAC_FW_START_TIMEOUT_MS; i++) {
   1943  1.1      ryo 		sc->sc_fw_version = AQ_READ_REG(sc, AQ_FW_VERSION_REG);
   1944  1.1      ryo 		if (sc->sc_fw_version != 0) {
   1945  1.1      ryo 			error = 0;
   1946  1.1      ryo 			break;
   1947  1.1      ryo 		}
   1948  1.1      ryo 		delay(1000);
   1949  1.1      ryo 	}
   1950  1.1      ryo 	return error;
   1951  1.1      ryo }
   1952  1.1      ryo 
   1953  1.1      ryo static int
   1954  1.1      ryo aq_fw_reset(struct aq_softc *sc)
   1955  1.1      ryo {
   1956  1.1      ryo 	uint32_t ver, v, bootExitCode;
   1957  1.1      ryo 	int i, error;
   1958  1.1      ryo 
   1959  1.1      ryo 	ver = AQ_READ_REG(sc, AQ_FW_VERSION_REG);
   1960  1.1      ryo 
   1961  1.1      ryo 	for (i = 1000; i > 0; i--) {
   1962  1.1      ryo 		v = AQ_READ_REG(sc, FW_MPI_DAISY_CHAIN_STATUS_REG);
   1963  1.1      ryo 		bootExitCode = AQ_READ_REG(sc, FW_BOOT_EXIT_CODE_REG);
   1964  1.1      ryo 		if (v != 0x06000000 || bootExitCode != 0)
   1965  1.1      ryo 			break;
   1966  1.1      ryo 	}
   1967  1.1      ryo 	if (i <= 0) {
   1968  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   1969  1.1      ryo 		    "F/W reset failed. Neither RBL nor FLB started\n");
   1970  1.1      ryo 		return ETIMEDOUT;
   1971  1.1      ryo 	}
   1972  1.1      ryo 	sc->sc_rbl_enabled = (bootExitCode != 0);
   1973  1.1      ryo 
   1974  1.1      ryo 	/*
   1975  1.1      ryo 	 * Having FW version 0 is an indicator that cold start
   1976  1.1      ryo 	 * is in progress. This means two things:
   1977  1.1      ryo 	 * 1) Driver have to wait for FW/HW to finish boot (500ms giveup)
   1978  1.1      ryo 	 * 2) Driver may skip reset sequence and save time.
   1979  1.1      ryo 	 */
   1980  1.1      ryo 	if (sc->sc_fast_start_enabled && (ver != 0)) {
   1981  1.1      ryo 		error = aq_fw_read_version(sc);
   1982  1.1      ryo 		/* Skip reset as it just completed */
   1983  1.1      ryo 		if (error == 0)
   1984  1.1      ryo 			return 0;
   1985  1.1      ryo 	}
   1986  1.1      ryo 
   1987  1.1      ryo 	aq_fw_bootloader_mode_t mode = FW_BOOT_MODE_UNKNOWN;
   1988  1.1      ryo 	error = mac_soft_reset(sc, &mode);
   1989  1.1      ryo 	if (error != 0) {
   1990  1.1      ryo 		aprint_error_dev(sc->sc_dev, "MAC reset failed: %d\n", error);
   1991  1.1      ryo 		return error;
   1992  1.1      ryo 	}
   1993  1.1      ryo 
   1994  1.1      ryo 	switch (mode) {
   1995  1.1      ryo 	case FW_BOOT_MODE_FLB:
   1996  1.1      ryo 		aprint_debug_dev(sc->sc_dev,
   1997  1.1      ryo 		    "FLB> F/W successfully loaded from flash.\n");
   1998  1.1      ryo 		sc->sc_flash_present = true;
   1999  1.1      ryo 		return aq_fw_read_version(sc);
   2000  1.1      ryo 	case FW_BOOT_MODE_RBL_FLASH:
   2001  1.1      ryo 		aprint_debug_dev(sc->sc_dev,
   2002  1.1      ryo 		    "RBL> F/W loaded from flash. Host Bootload disabled.\n");
   2003  1.1      ryo 		sc->sc_flash_present = true;
   2004  1.1      ryo 		return aq_fw_read_version(sc);
   2005  1.1      ryo 	case FW_BOOT_MODE_UNKNOWN:
   2006  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2007  1.1      ryo 		    "F/W bootload error: unknown bootloader type\n");
   2008  1.1      ryo 		return ENOTSUP;
   2009  1.1      ryo 	case FW_BOOT_MODE_RBL_HOST_BOOTLOAD:
   2010  1.1      ryo 		aprint_debug_dev(sc->sc_dev, "RBL> Host Bootload mode\n");
   2011  1.1      ryo 		break;
   2012  1.1      ryo 	}
   2013  1.1      ryo 
   2014  1.1      ryo 	/*
   2015  1.1      ryo 	 * XXX: TODO: add support Host Boot
   2016  1.1      ryo 	 */
   2017  1.1      ryo 	aprint_error_dev(sc->sc_dev,
   2018  1.1      ryo 	    "RBL> F/W Host Bootload not implemented\n");
   2019  1.1      ryo 	return ENOTSUP;
   2020  1.1      ryo }
   2021  1.1      ryo 
   2022  1.1      ryo static int
   2023  1.1      ryo aq_hw_reset(struct aq_softc *sc)
   2024  1.1      ryo {
   2025  1.1      ryo 	int error;
   2026  1.1      ryo 
   2027  1.1      ryo 	/* disable irq */
   2028  1.1      ryo 	AQ_WRITE_REG_BIT(sc, AQ_INTR_CTRL_REG, AQ_INTR_CTRL_RESET_DIS, 0);
   2029  1.1      ryo 
   2030  1.1      ryo 	/* apply */
   2031  1.1      ryo 	AQ_WRITE_REG_BIT(sc, AQ_INTR_CTRL_REG, AQ_INTR_CTRL_RESET_IRQ, 1);
   2032  1.1      ryo 
   2033  1.1      ryo 	/* wait ack 10 times by 1ms */
   2034  1.1      ryo 	WAIT_FOR(
   2035  1.1      ryo 	    (AQ_READ_REG(sc, AQ_INTR_CTRL_REG) & AQ_INTR_CTRL_RESET_IRQ) == 0,
   2036  1.1      ryo 	    1000, 10, &error);
   2037  1.1      ryo 	if (error != 0) {
   2038  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2039  1.1      ryo 		    "atlantic: IRQ reset failed: %d\n", error);
   2040  1.1      ryo 		return error;
   2041  1.1      ryo 	}
   2042  1.1      ryo 
   2043  1.1      ryo 	return sc->sc_fw_ops->reset(sc);
   2044  1.1      ryo }
   2045  1.1      ryo 
   2046  1.1      ryo static int
   2047  1.1      ryo aq_hw_init_ucp(struct aq_softc *sc)
   2048  1.1      ryo {
   2049  1.1      ryo 	int timo;
   2050  1.1      ryo 
   2051  1.1      ryo 	if (FW_VERSION_MAJOR(sc) == 1) {
   2052  1.1      ryo 		if (AQ_READ_REG(sc, FW1X_MPI_INIT2_REG) == 0) {
   2053  1.1      ryo 			uint32_t data;
   2054  1.1      ryo 			cprng_fast(&data, sizeof(data));
   2055  1.1      ryo 			data &= 0xfefefefe;
   2056  1.1      ryo 			data |= 0x02020202;
   2057  1.1      ryo 			AQ_WRITE_REG(sc, FW1X_MPI_INIT2_REG, data);
   2058  1.1      ryo 		}
   2059  1.1      ryo 		AQ_WRITE_REG(sc, FW1X_MPI_INIT1_REG, 0);
   2060  1.1      ryo 	}
   2061  1.1      ryo 
   2062  1.1      ryo 	for (timo = 100; timo > 0; timo--) {
   2063  1.1      ryo 		sc->sc_mbox_addr = AQ_READ_REG(sc, FW_MPI_MBOX_ADDR_REG);
   2064  1.1      ryo 		if (sc->sc_mbox_addr != 0)
   2065  1.1      ryo 			break;
   2066  1.1      ryo 		delay(1000);
   2067  1.1      ryo 	}
   2068  1.1      ryo 
   2069  1.1      ryo #define AQ_FW_MIN_VERSION	0x01050006
   2070  1.1      ryo #define AQ_FW_MIN_VERSION_STR	"1.5.6"
   2071  1.1      ryo 	if (sc->sc_fw_version < AQ_FW_MIN_VERSION) {
   2072  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2073  1.1      ryo 		    "atlantic: wrong FW version: " AQ_FW_MIN_VERSION_STR
   2074  1.1      ryo 		    " or later required, this is %d.%d.%d\n",
   2075  1.1      ryo 		    FW_VERSION_MAJOR(sc),
   2076  1.1      ryo 		    FW_VERSION_MINOR(sc),
   2077  1.1      ryo 		    FW_VERSION_BUILD(sc));
   2078  1.1      ryo 		return ENOTSUP;
   2079  1.1      ryo 	}
   2080  1.1      ryo 
   2081  1.1      ryo 	return 0;
   2082  1.1      ryo }
   2083  1.1      ryo 
   2084  1.1      ryo static int
   2085  1.1      ryo aq_fw_version_init(struct aq_softc *sc)
   2086  1.1      ryo {
   2087  1.1      ryo 	int error = 0;
   2088  1.1      ryo 	char fw_vers[sizeof("F/W version xxxxx.xxxxx.xxxxx")];
   2089  1.1      ryo 
   2090  1.1      ryo 	if (FW_VERSION_MAJOR(sc) == 1) {
   2091  1.1      ryo 		sc->sc_fw_ops = &aq_fw1x_ops;
   2092  1.1      ryo 	} else if ((FW_VERSION_MAJOR(sc) == 2) || (FW_VERSION_MAJOR(sc) == 3)) {
   2093  1.1      ryo 		sc->sc_fw_ops = &aq_fw2x_ops;
   2094  1.1      ryo 	} else {
   2095  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2096  1.1      ryo 		    "Unsupported F/W version %d.%d.%d\n",
   2097  1.1      ryo 		    FW_VERSION_MAJOR(sc), FW_VERSION_MINOR(sc),
   2098  1.1      ryo 		    FW_VERSION_BUILD(sc));
   2099  1.1      ryo 		return ENOTSUP;
   2100  1.1      ryo 	}
   2101  1.1      ryo 	snprintf(fw_vers, sizeof(fw_vers), "F/W version %d.%d.%d",
   2102  1.1      ryo 	    FW_VERSION_MAJOR(sc), FW_VERSION_MINOR(sc), FW_VERSION_BUILD(sc));
   2103  1.1      ryo 
   2104  1.1      ryo 	/* detect revision */
   2105  1.1      ryo 	uint32_t hwrev = AQ_READ_REG(sc, AQ_HW_REVISION_REG);
   2106  1.1      ryo 	switch (hwrev & 0x0000000f) {
   2107  1.1      ryo 	case 0x01:
   2108  1.1      ryo 		aprint_normal_dev(sc->sc_dev, "Atlantic revision A0, %s\n",
   2109  1.1      ryo 		    fw_vers);
   2110  1.1      ryo 		sc->sc_features |= FEATURES_REV_A0 |
   2111  1.1      ryo 		    FEATURES_MPI_AQ | FEATURES_MIPS;
   2112  1.1      ryo 		break;
   2113  1.1      ryo 	case 0x02:
   2114  1.1      ryo 		aprint_normal_dev(sc->sc_dev, "Atlantic revision B0, %s\n",
   2115  1.1      ryo 		    fw_vers);
   2116  1.1      ryo 		sc->sc_features |= FEATURES_REV_B0 |
   2117  1.1      ryo 		    FEATURES_MPI_AQ | FEATURES_MIPS |
   2118  1.1      ryo 		    FEATURES_TPO2 | FEATURES_RPF2;
   2119  1.1      ryo 		break;
   2120  1.1      ryo 	case 0x0A:
   2121  1.1      ryo 		aprint_normal_dev(sc->sc_dev, "Atlantic revision B1, %s\n",
   2122  1.1      ryo 		    fw_vers);
   2123  1.1      ryo 		sc->sc_features |= FEATURES_REV_B1 |
   2124  1.1      ryo 		    FEATURES_MPI_AQ | FEATURES_MIPS |
   2125  1.1      ryo 		    FEATURES_TPO2 | FEATURES_RPF2;
   2126  1.1      ryo 		break;
   2127  1.1      ryo 	default:
   2128  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2129  1.1      ryo 		    "Unknown revision (0x%08x)\n", hwrev);
   2130  1.1      ryo 		error = ENOTSUP;
   2131  1.1      ryo 		break;
   2132  1.1      ryo 	}
   2133  1.1      ryo 	return error;
   2134  1.1      ryo }
   2135  1.1      ryo 
   2136  1.1      ryo static int
   2137  1.1      ryo fw1x_reset(struct aq_softc *sc)
   2138  1.1      ryo {
   2139  1.1      ryo 	struct aq_mailbox_header mbox;
   2140  1.1      ryo 	const int retryCount = 1000;
   2141  1.1      ryo 	uint32_t tid0;
   2142  1.1      ryo 	int i;
   2143  1.1      ryo 
   2144  1.1      ryo 	tid0 = ~0;	/*< Initial value of MBOX transactionId. */
   2145  1.1      ryo 
   2146  1.1      ryo 	for (i = 0; i < retryCount; ++i) {
   2147  1.1      ryo 		/*
   2148  1.1      ryo 		 * Read the beginning of Statistics structure to capture
   2149  1.1      ryo 		 * the Transaction ID.
   2150  1.1      ryo 		 */
   2151  1.1      ryo 		aq_fw_downld_dwords(sc, sc->sc_mbox_addr,
   2152  1.1      ryo 		    (uint32_t *)&mbox, sizeof(mbox) / sizeof(uint32_t));
   2153  1.1      ryo 
   2154  1.1      ryo 		/* Successfully read the stats. */
   2155  1.1      ryo 		if (tid0 == ~0U) {
   2156  1.1      ryo 			/* We have read the initial value. */
   2157  1.1      ryo 			tid0 = mbox.transaction_id;
   2158  1.1      ryo 			continue;
   2159  1.1      ryo 		} else if (mbox.transaction_id != tid0) {
   2160  1.1      ryo 			/*
   2161  1.1      ryo 			 * Compare transaction ID to initial value.
   2162  1.1      ryo 			 * If it's different means f/w is alive.
   2163  1.1      ryo 			 * We're done.
   2164  1.1      ryo 			 */
   2165  1.1      ryo 			return 0;
   2166  1.1      ryo 		}
   2167  1.1      ryo 
   2168  1.1      ryo 		/*
   2169  1.1      ryo 		 * Transaction ID value haven't changed since last time.
   2170  1.1      ryo 		 * Try reading the stats again.
   2171  1.1      ryo 		 */
   2172  1.1      ryo 		delay(10);
   2173  1.1      ryo 	}
   2174  1.1      ryo 	aprint_error_dev(sc->sc_dev, "F/W 1.x reset finalize timeout\n");
   2175  1.1      ryo 	return EBUSY;
   2176  1.1      ryo }
   2177  1.1      ryo 
   2178  1.1      ryo static int
   2179  1.1      ryo fw1x_set_mode(struct aq_softc *sc, aq_hw_fw_mpi_state_t mode,
   2180  1.1      ryo     aq_link_speed_t speed, aq_link_fc_t fc, aq_link_eee_t eee)
   2181  1.1      ryo {
   2182  1.1      ryo 	uint32_t mpictrl = 0;
   2183  1.1      ryo 	uint32_t mpispeed = 0;
   2184  1.1      ryo 
   2185  1.1      ryo 	if (speed & AQ_LINK_10G)
   2186  1.1      ryo 		mpispeed |= FW1X_CTRL_10G;
   2187  1.1      ryo 	if (speed & AQ_LINK_5G)
   2188  1.1      ryo 		mpispeed |= (FW1X_CTRL_5G | FW1X_CTRL_5GSR);
   2189  1.1      ryo 	if (speed & AQ_LINK_2G5)
   2190  1.1      ryo 		mpispeed |= FW1X_CTRL_2G5;
   2191  1.1      ryo 	if (speed & AQ_LINK_1G)
   2192  1.1      ryo 		mpispeed |= FW1X_CTRL_1G;
   2193  1.1      ryo 	if (speed & AQ_LINK_100M)
   2194  1.1      ryo 		mpispeed |= FW1X_CTRL_100M;
   2195  1.1      ryo 
   2196  1.1      ryo 	mpictrl |= __SHIFTIN(mode, FW1X_MPI_STATE_MODE);
   2197  1.1      ryo 	mpictrl |= __SHIFTIN(mpispeed, FW1X_MPI_STATE_SPEED);
   2198  1.1      ryo 	AQ_WRITE_REG(sc, FW1X_MPI_CONTROL_REG, mpictrl);
   2199  1.1      ryo 	return 0;
   2200  1.1      ryo }
   2201  1.1      ryo 
   2202  1.1      ryo static int
   2203  1.1      ryo fw1x_get_mode(struct aq_softc *sc, aq_hw_fw_mpi_state_t *modep,
   2204  1.1      ryo     aq_link_speed_t *speedp, aq_link_fc_t *fcp, aq_link_eee_t *eeep)
   2205  1.1      ryo {
   2206  1.1      ryo 	uint32_t mpistate, mpi_speed;
   2207  1.1      ryo 	aq_link_speed_t speed = AQ_LINK_NONE;
   2208  1.1      ryo 
   2209  1.1      ryo 	mpistate = AQ_READ_REG(sc, FW1X_MPI_STATE_REG);
   2210  1.1      ryo 
   2211  1.1      ryo 	if (modep != NULL)
   2212  1.1      ryo 		*modep = __SHIFTOUT(mpistate, FW1X_MPI_STATE_MODE);
   2213  1.1      ryo 
   2214  1.1      ryo 	mpi_speed = __SHIFTOUT(mpistate, FW1X_MPI_STATE_SPEED);
   2215  1.1      ryo 	if (mpi_speed & FW1X_CTRL_10G)
   2216  1.1      ryo 		speed = AQ_LINK_10G;
   2217  1.1      ryo 	else if (mpi_speed & (FW1X_CTRL_5G|FW1X_CTRL_5GSR))
   2218  1.1      ryo 		speed = AQ_LINK_5G;
   2219  1.1      ryo 	else if (mpi_speed & FW1X_CTRL_2G5)
   2220  1.1      ryo 		speed = AQ_LINK_2G5;
   2221  1.1      ryo 	else if (mpi_speed & FW1X_CTRL_1G)
   2222  1.1      ryo 		speed = AQ_LINK_1G;
   2223  1.1      ryo 	else if (mpi_speed & FW1X_CTRL_100M)
   2224  1.1      ryo 		speed = AQ_LINK_100M;
   2225  1.1      ryo 
   2226  1.1      ryo 	if (speedp != NULL)
   2227  1.1      ryo 		*speedp = speed;
   2228  1.1      ryo 
   2229  1.1      ryo 	if (fcp != NULL)
   2230  1.1      ryo 		*fcp = AQ_FC_NONE;
   2231  1.1      ryo 
   2232  1.1      ryo 	if (eeep != NULL)
   2233  1.1      ryo 		*eeep = AQ_EEE_DISABLE;
   2234  1.1      ryo 
   2235  1.1      ryo 	return 0;
   2236  1.1      ryo }
   2237  1.1      ryo 
   2238  1.1      ryo static int
   2239  1.1      ryo fw1x_get_stats(struct aq_softc *sc, aq_hw_stats_s_t *stats)
   2240  1.1      ryo {
   2241  1.1      ryo 	int error;
   2242  1.1      ryo 
   2243  1.1      ryo 	error = aq_fw_downld_dwords(sc,
   2244  1.1      ryo 	    sc->sc_mbox_addr + offsetof(fw1x_mailbox_t, msm), (uint32_t *)stats,
   2245  1.1      ryo 	    sizeof(aq_hw_stats_s_t) / sizeof(uint32_t));
   2246  1.1      ryo 	if (error < 0) {
   2247  1.1      ryo 		device_printf(sc->sc_dev,
   2248  1.1      ryo 		    "fw1x> download statistics data FAILED, error %d", error);
   2249  1.1      ryo 		return error;
   2250  1.1      ryo 	}
   2251  1.1      ryo 
   2252  1.1      ryo 	stats->dpc = AQ_READ_REG(sc, RX_DMA_DROP_PKT_CNT_REG);
   2253  1.1      ryo 	stats->cprc = AQ_READ_REG(sc, RX_DMA_COALESCED_PKT_CNT_REG);
   2254  1.1      ryo 	return 0;
   2255  1.1      ryo }
   2256  1.1      ryo 
   2257  1.1      ryo static int
   2258  1.1      ryo fw2x_reset(struct aq_softc *sc)
   2259  1.1      ryo {
   2260  1.1      ryo 	fw2x_capabilities_t caps = { 0 };
   2261  1.1      ryo 	int error;
   2262  1.1      ryo 
   2263  1.1      ryo 	error = aq_fw_downld_dwords(sc,
   2264  1.1      ryo 	    sc->sc_mbox_addr + offsetof(fw2x_mailbox_t, caps),
   2265  1.1      ryo 	    (uint32_t *)&caps, sizeof caps / sizeof(uint32_t));
   2266  1.1      ryo 	if (error != 0) {
   2267  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   2268  1.1      ryo 		    "fw2x> can't get F/W capabilities mask, error %d\n",
   2269  1.1      ryo 		    error);
   2270  1.1      ryo 		return error;
   2271  1.1      ryo 	}
   2272  1.1      ryo 	sc->sc_fw_caps = caps.caps_lo | ((uint64_t)caps.caps_hi << 32);
   2273  1.1      ryo 
   2274  1.1      ryo 	char buf[256];
   2275  1.1      ryo 	snprintb(buf, sizeof(buf), FW2X_SNPRINTB, sc->sc_fw_caps);
   2276  1.1      ryo 	aprint_verbose_dev(sc->sc_dev, "fw2x> F/W capabilities=%s\n", buf);
   2277  1.1      ryo 
   2278  1.1      ryo 	return 0;
   2279  1.1      ryo }
   2280  1.1      ryo 
   2281  1.1      ryo static int
   2282  1.1      ryo fw2x_set_mode(struct aq_softc *sc, aq_hw_fw_mpi_state_t mode,
   2283  1.1      ryo     aq_link_speed_t speed, aq_link_fc_t fc, aq_link_eee_t eee)
   2284  1.1      ryo {
   2285  1.4      ryo 	uint64_t mpi_ctrl;
   2286  1.4      ryo 	int error = 0;
   2287  1.4      ryo 
   2288  1.4      ryo 	AQ_MPI_LOCK(sc);
   2289  1.4      ryo 
   2290  1.4      ryo 	mpi_ctrl = AQ_READ64_REG(sc, FW2X_MPI_CONTROL_REG);
   2291  1.1      ryo 
   2292  1.1      ryo 	switch (mode) {
   2293  1.1      ryo 	case MPI_INIT:
   2294  1.1      ryo 		mpi_ctrl &= ~FW2X_CTRL_RATE_MASK;
   2295  1.1      ryo 		if (speed & AQ_LINK_10G)
   2296  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_RATE_10G;
   2297  1.1      ryo 		if (speed & AQ_LINK_5G)
   2298  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_RATE_5G;
   2299  1.1      ryo 		if (speed & AQ_LINK_2G5)
   2300  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_RATE_2G5;
   2301  1.1      ryo 		if (speed & AQ_LINK_1G)
   2302  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_RATE_1G;
   2303  1.1      ryo 		if (speed & AQ_LINK_100M)
   2304  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_RATE_100M;
   2305  1.1      ryo 
   2306  1.1      ryo 		mpi_ctrl &= ~FW2X_CTRL_LINK_DROP;
   2307  1.1      ryo 
   2308  1.1      ryo 		mpi_ctrl &= ~FW2X_CTRL_EEE_MASK;
   2309  1.1      ryo 		if (eee == AQ_EEE_ENABLE)
   2310  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_EEE_MASK;
   2311  1.1      ryo 
   2312  1.1      ryo 		mpi_ctrl &= ~(FW2X_CTRL_PAUSE | FW2X_CTRL_ASYMMETRIC_PAUSE);
   2313  1.1      ryo 		if (fc & AQ_FC_RX)
   2314  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_PAUSE;
   2315  1.1      ryo 		if (fc & AQ_FC_TX)
   2316  1.1      ryo 			mpi_ctrl |= FW2X_CTRL_ASYMMETRIC_PAUSE;
   2317  1.1      ryo 		break;
   2318  1.1      ryo 	case MPI_DEINIT:
   2319  1.1      ryo 		mpi_ctrl &= ~(FW2X_CTRL_RATE_MASK | FW2X_CTRL_EEE_MASK);
   2320  1.1      ryo 		mpi_ctrl &= ~(FW2X_CTRL_PAUSE | FW2X_CTRL_ASYMMETRIC_PAUSE);
   2321  1.1      ryo 		break;
   2322  1.1      ryo 	default:
   2323  1.1      ryo 		device_printf(sc->sc_dev, "fw2x> unknown MPI state %d\n", mode);
   2324  1.4      ryo 		error =  EINVAL;
   2325  1.4      ryo 		goto failure;
   2326  1.1      ryo 	}
   2327  1.4      ryo 	AQ_WRITE64_REG(sc, FW2X_MPI_CONTROL_REG, mpi_ctrl);
   2328  1.1      ryo 
   2329  1.4      ryo  failure:
   2330  1.4      ryo 	AQ_MPI_UNLOCK(sc);
   2331  1.4      ryo 	return error;
   2332  1.1      ryo }
   2333  1.1      ryo 
   2334  1.1      ryo static int
   2335  1.1      ryo fw2x_get_mode(struct aq_softc *sc, aq_hw_fw_mpi_state_t *modep,
   2336  1.1      ryo     aq_link_speed_t *speedp, aq_link_fc_t *fcp, aq_link_eee_t *eeep)
   2337  1.1      ryo {
   2338  1.1      ryo 	uint64_t mpi_state = AQ_READ64_REG(sc, FW2X_MPI_STATE_REG);
   2339  1.1      ryo 
   2340  1.1      ryo 	if (modep != NULL) {
   2341  1.1      ryo 		uint64_t mpi_ctrl = AQ_READ64_REG(sc, FW2X_MPI_CONTROL_REG);
   2342  1.1      ryo 		if (mpi_ctrl & FW2X_CTRL_RATE_MASK)
   2343  1.1      ryo 			*modep = MPI_INIT;
   2344  1.1      ryo 		else
   2345  1.1      ryo 			*modep = MPI_DEINIT;
   2346  1.1      ryo 	}
   2347  1.1      ryo 
   2348  1.1      ryo 	aq_link_speed_t speed = AQ_LINK_NONE;
   2349  1.1      ryo 	if (mpi_state & FW2X_CTRL_RATE_10G)
   2350  1.1      ryo 		speed = AQ_LINK_10G;
   2351  1.1      ryo 	else if (mpi_state & FW2X_CTRL_RATE_5G)
   2352  1.1      ryo 		speed = AQ_LINK_5G;
   2353  1.1      ryo 	else if (mpi_state & FW2X_CTRL_RATE_2G5)
   2354  1.1      ryo 		speed = AQ_LINK_2G5;
   2355  1.1      ryo 	else if (mpi_state & FW2X_CTRL_RATE_1G)
   2356  1.1      ryo 		speed = AQ_LINK_1G;
   2357  1.1      ryo 	else if (mpi_state & FW2X_CTRL_RATE_100M)
   2358  1.1      ryo 		speed = AQ_LINK_100M;
   2359  1.1      ryo 
   2360  1.1      ryo 	if (speedp != NULL)
   2361  1.1      ryo 		*speedp = speed;
   2362  1.1      ryo 
   2363  1.1      ryo 	aq_link_fc_t fc = AQ_FC_NONE;
   2364  1.1      ryo 	if (mpi_state & FW2X_CTRL_PAUSE)
   2365  1.1      ryo 		fc |= AQ_FC_RX;
   2366  1.1      ryo 	if (mpi_state & FW2X_CTRL_ASYMMETRIC_PAUSE)
   2367  1.1      ryo 		fc |= AQ_FC_TX;
   2368  1.1      ryo 	if (fcp != NULL)
   2369  1.1      ryo 		*fcp = fc;
   2370  1.1      ryo 
   2371  1.1      ryo 	/* XXX: TODO: EEE */
   2372  1.1      ryo 	if (eeep != NULL)
   2373  1.1      ryo 		*eeep = AQ_EEE_DISABLE;
   2374  1.1      ryo 
   2375  1.1      ryo 	return 0;
   2376  1.1      ryo }
   2377  1.1      ryo 
   2378  1.1      ryo static int
   2379  1.1      ryo toggle_mpi_ctrl_and_wait(struct aq_softc *sc, uint64_t mask,
   2380  1.1      ryo     uint32_t timeout_ms, uint32_t try_count)
   2381  1.1      ryo {
   2382  1.1      ryo 	uint64_t mpi_ctrl = AQ_READ64_REG(sc, FW2X_MPI_CONTROL_REG);
   2383  1.1      ryo 	uint64_t mpi_state = AQ_READ64_REG(sc, FW2X_MPI_STATE_REG);
   2384  1.1      ryo 	int error;
   2385  1.1      ryo 
   2386  1.1      ryo 	/* First, check that control and state values are consistent */
   2387  1.1      ryo 	if ((mpi_ctrl & mask) != (mpi_state & mask)) {
   2388  1.1      ryo 		device_printf(sc->sc_dev,
   2389  1.1      ryo 		    "fw2x> MPI control (%#llx) and state (%#llx)"
   2390  1.1      ryo 		    " are not consistent for mask %#llx!\n",
   2391  1.1      ryo 		    (unsigned long long)mpi_ctrl, (unsigned long long)mpi_state,
   2392  1.1      ryo 		    (unsigned long long)mask);
   2393  1.1      ryo 		return EINVAL;
   2394  1.1      ryo 	}
   2395  1.1      ryo 
   2396  1.1      ryo 	/* Invert bits (toggle) in control register */
   2397  1.1      ryo 	mpi_ctrl ^= mask;
   2398  1.1      ryo 	AQ_WRITE64_REG(sc, FW2X_MPI_CONTROL_REG, mpi_ctrl);
   2399  1.1      ryo 
   2400  1.1      ryo 	/* Clear all bits except masked */
   2401  1.1      ryo 	mpi_ctrl &= mask;
   2402  1.1      ryo 
   2403  1.1      ryo 	/* Wait for FW reflecting change in state register */
   2404  1.1      ryo 	WAIT_FOR((AQ_READ64_REG(sc, FW2X_MPI_CONTROL_REG) & mask) == mpi_ctrl,
   2405  1.1      ryo 	    1000 * timeout_ms, try_count, &error);
   2406  1.1      ryo 	if (error != 0) {
   2407  1.1      ryo 		device_printf(sc->sc_dev,
   2408  1.1      ryo 		    "f/w2x> timeout while waiting for response"
   2409  1.1      ryo 		    " in state register for bit %#llx!",
   2410  1.1      ryo 		    (unsigned long long)mask);
   2411  1.1      ryo 		return error;
   2412  1.1      ryo 	}
   2413  1.1      ryo 	return 0;
   2414  1.1      ryo }
   2415  1.1      ryo 
   2416  1.1      ryo static int
   2417  1.1      ryo fw2x_get_stats(struct aq_softc *sc, aq_hw_stats_s_t *stats)
   2418  1.1      ryo {
   2419  1.1      ryo 	int error;
   2420  1.1      ryo 
   2421  1.4      ryo 	AQ_MPI_LOCK(sc);
   2422  1.1      ryo 	/* Say to F/W to update the statistics */
   2423  1.1      ryo 	error = toggle_mpi_ctrl_and_wait(sc, FW2X_CTRL_STATISTICS, 1, 25);
   2424  1.1      ryo 	if (error != 0) {
   2425  1.1      ryo 		device_printf(sc->sc_dev,
   2426  1.1      ryo 		    "fw2x> statistics update error %d\n", error);
   2427  1.4      ryo 		goto failure;
   2428  1.1      ryo 	}
   2429  1.1      ryo 
   2430  1.1      ryo 	CTASSERT(sizeof(fw2x_msm_statistics_t) <= sizeof(struct aq_hw_stats_s));
   2431  1.1      ryo 	error = aq_fw_downld_dwords(sc,
   2432  1.1      ryo 	    sc->sc_mbox_addr + offsetof(fw2x_mailbox_t, msm), (uint32_t *)stats,
   2433  1.1      ryo 	    sizeof(fw2x_msm_statistics_t) / sizeof(uint32_t));
   2434  1.1      ryo 	if (error != 0) {
   2435  1.1      ryo 		device_printf(sc->sc_dev,
   2436  1.1      ryo 		    "fw2x> download statistics data FAILED, error %d", error);
   2437  1.4      ryo 		goto failure;
   2438  1.1      ryo 	}
   2439  1.1      ryo 	stats->dpc = AQ_READ_REG(sc, RX_DMA_DROP_PKT_CNT_REG);
   2440  1.1      ryo 	stats->cprc = AQ_READ_REG(sc, RX_DMA_COALESCED_PKT_CNT_REG);
   2441  1.1      ryo 
   2442  1.4      ryo  failure:
   2443  1.4      ryo 	AQ_MPI_UNLOCK(sc);
   2444  1.4      ryo 	return error;
   2445  1.4      ryo }
   2446  1.4      ryo 
   2447  1.4      ryo #if NSYSMON_ENVSYS > 0
   2448  1.4      ryo static int
   2449  1.4      ryo fw2x_get_temperature(struct aq_softc *sc, uint32_t *temp)
   2450  1.4      ryo {
   2451  1.4      ryo 	int error;
   2452  1.4      ryo 	uint32_t value, celsius;
   2453  1.4      ryo 
   2454  1.4      ryo 	AQ_MPI_LOCK(sc);
   2455  1.4      ryo 
   2456  1.4      ryo 	/* Say to F/W to update the temperature */
   2457  1.4      ryo 	error = toggle_mpi_ctrl_and_wait(sc, FW2X_CTRL_TEMPERATURE, 1, 25);
   2458  1.4      ryo 	if (error != 0)
   2459  1.4      ryo 		goto failure;
   2460  1.4      ryo 
   2461  1.4      ryo 	error = aq_fw_downld_dwords(sc,
   2462  1.4      ryo 	    sc->sc_mbox_addr + offsetof(fw2x_mailbox_t, phy_info2),
   2463  1.4      ryo 	    &value, sizeof(value) / sizeof(uint32_t));
   2464  1.4      ryo 	if (error != 0)
   2465  1.4      ryo 		goto failure;
   2466  1.4      ryo 
   2467  1.4      ryo 	/* 1/256 decrees C to microkelvin */
   2468  1.4      ryo 	celsius = __SHIFTOUT(value, PHYINFO2_TEMPERATURE);
   2469  1.4      ryo 	if (celsius == 0) {
   2470  1.4      ryo 		error = EIO;
   2471  1.4      ryo 		goto failure;
   2472  1.4      ryo 	}
   2473  1.4      ryo 	*temp = celsius * (1000000 / 256) + 273150000;
   2474  1.4      ryo 
   2475  1.4      ryo  failure:
   2476  1.4      ryo 	AQ_MPI_UNLOCK(sc);
   2477  1.1      ryo 	return 0;
   2478  1.1      ryo }
   2479  1.4      ryo #endif
   2480  1.1      ryo 
   2481  1.1      ryo static int
   2482  1.1      ryo aq_fw_downld_dwords(struct aq_softc *sc, uint32_t addr, uint32_t *p,
   2483  1.1      ryo     uint32_t cnt)
   2484  1.1      ryo {
   2485  1.1      ryo 	uint32_t v;
   2486  1.1      ryo 	int error = 0;
   2487  1.1      ryo 
   2488  1.1      ryo 	WAIT_FOR(AQ_READ_REG(sc, AQ_FW_SEM_RAM_REG) == 1, 1, 10000, &error);
   2489  1.1      ryo 	if (error != 0) {
   2490  1.1      ryo 		AQ_WRITE_REG(sc, AQ_FW_SEM_RAM_REG, 1);
   2491  1.1      ryo 		v = AQ_READ_REG(sc, AQ_FW_SEM_RAM_REG);
   2492  1.1      ryo 		if (v == 0) {
   2493  1.1      ryo 			device_printf(sc->sc_dev,
   2494  1.1      ryo 			    "%s:%d: timeout\n", __func__, __LINE__);
   2495  1.1      ryo 			return ETIMEDOUT;
   2496  1.1      ryo 		}
   2497  1.1      ryo 	}
   2498  1.1      ryo 
   2499  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_MBOX_ADDR_REG, addr);
   2500  1.1      ryo 
   2501  1.1      ryo 	error = 0;
   2502  1.1      ryo 	for (; cnt > 0 && error == 0; cnt--) {
   2503  1.1      ryo 		/* execute mailbox interface */
   2504  1.1      ryo 		AQ_WRITE_REG_BIT(sc, AQ_FW_MBOX_CMD_REG,
   2505  1.1      ryo 		    AQ_FW_MBOX_CMD_EXECUTE, 1);
   2506  1.1      ryo 		if (sc->sc_features & FEATURES_REV_B1) {
   2507  1.1      ryo 			WAIT_FOR(AQ_READ_REG(sc, AQ_FW_MBOX_ADDR_REG) != addr,
   2508  1.1      ryo 			    1, 1000, &error);
   2509  1.1      ryo 		} else {
   2510  1.1      ryo 			WAIT_FOR((AQ_READ_REG(sc, AQ_FW_MBOX_CMD_REG) &
   2511  1.1      ryo 			    AQ_FW_MBOX_CMD_BUSY) == 0,
   2512  1.1      ryo 			    1, 1000, &error);
   2513  1.1      ryo 		}
   2514  1.1      ryo 		*p++ = AQ_READ_REG(sc, AQ_FW_MBOX_VAL_REG);
   2515  1.1      ryo 		addr += sizeof(uint32_t);
   2516  1.1      ryo 	}
   2517  1.1      ryo 	AQ_WRITE_REG(sc, AQ_FW_SEM_RAM_REG, 1);
   2518  1.1      ryo 
   2519  1.1      ryo 	if (error != 0)
   2520  1.1      ryo 		device_printf(sc->sc_dev,
   2521  1.1      ryo 		    "%s:%d: timeout\n", __func__, __LINE__);
   2522  1.1      ryo 
   2523  1.1      ryo 	return error;
   2524  1.1      ryo }
   2525  1.1      ryo 
   2526  1.1      ryo /* read my mac address */
   2527  1.1      ryo static int
   2528  1.1      ryo aq_get_mac_addr(struct aq_softc *sc)
   2529  1.1      ryo {
   2530  1.1      ryo 	uint32_t mac_addr[2];
   2531  1.1      ryo 	uint32_t efuse_shadow_addr;
   2532  1.1      ryo 	int err;
   2533  1.1      ryo 
   2534  1.1      ryo 	efuse_shadow_addr = 0;
   2535  1.1      ryo 	if (FW_VERSION_MAJOR(sc) >= 2)
   2536  1.1      ryo 		efuse_shadow_addr = AQ_READ_REG(sc, FW2X_MPI_EFUSEADDR_REG);
   2537  1.1      ryo 	else
   2538  1.1      ryo 		efuse_shadow_addr = AQ_READ_REG(sc, FW1X_MPI_EFUSEADDR_REG);
   2539  1.1      ryo 
   2540  1.1      ryo 	if (efuse_shadow_addr == 0) {
   2541  1.1      ryo 		aprint_error_dev(sc->sc_dev, "cannot get efuse addr\n");
   2542  1.1      ryo 		return ENXIO;
   2543  1.1      ryo 	}
   2544  1.1      ryo 
   2545  1.1      ryo 	memset(mac_addr, 0, sizeof(mac_addr));
   2546  1.1      ryo 	err = aq_fw_downld_dwords(sc, efuse_shadow_addr + (40 * 4),
   2547  1.1      ryo 	    mac_addr, __arraycount(mac_addr));
   2548  1.1      ryo 	if (err < 0)
   2549  1.1      ryo 		return err;
   2550  1.1      ryo 
   2551  1.1      ryo 	if (mac_addr[0] == 0 && mac_addr[1] == 0) {
   2552  1.1      ryo 		aprint_error_dev(sc->sc_dev, "mac address not found\n");
   2553  1.1      ryo 		return ENXIO;
   2554  1.1      ryo 	}
   2555  1.1      ryo 
   2556  1.1      ryo 	mac_addr[0] = bswap32(mac_addr[0]);
   2557  1.1      ryo 	mac_addr[1] = bswap32(mac_addr[1]);
   2558  1.1      ryo 
   2559  1.1      ryo 	memcpy(sc->sc_enaddr.ether_addr_octet,
   2560  1.1      ryo 	    (uint8_t *)mac_addr, ETHER_ADDR_LEN);
   2561  1.1      ryo 	aprint_normal_dev(sc->sc_dev, "Etheraddr: %s\n",
   2562  1.1      ryo 	    ether_sprintf(sc->sc_enaddr.ether_addr_octet));
   2563  1.1      ryo 
   2564  1.1      ryo 	return 0;
   2565  1.1      ryo }
   2566  1.1      ryo 
   2567  1.1      ryo /* set multicast filter. index 0 for own address */
   2568  1.1      ryo static int
   2569  1.1      ryo aq_set_mac_addr(struct aq_softc *sc, int index, uint8_t *enaddr)
   2570  1.1      ryo {
   2571  1.1      ryo 	uint32_t h, l;
   2572  1.1      ryo 
   2573  1.1      ryo 	if (index >= AQ_HW_MAC_NUM)
   2574  1.1      ryo 		return EINVAL;
   2575  1.1      ryo 
   2576  1.1      ryo 	if (enaddr == NULL) {
   2577  1.1      ryo 		/* disable */
   2578  1.1      ryo 		AQ_WRITE_REG_BIT(sc,
   2579  1.1      ryo 		    RPF_L2UC_MSW_REG(index), RPF_L2UC_MSW_EN, 0);
   2580  1.1      ryo 		return 0;
   2581  1.1      ryo 	}
   2582  1.1      ryo 
   2583  1.1      ryo 	h = (enaddr[0] <<  8) | (enaddr[1]);
   2584  1.5  msaitoh 	l = ((uint32_t)enaddr[2] << 24) | (enaddr[3] << 16) |
   2585  1.1      ryo 	    (enaddr[4] <<  8) | (enaddr[5]);
   2586  1.1      ryo 
   2587  1.1      ryo 	/* disable, set, and enable */
   2588  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(index), RPF_L2UC_MSW_EN, 0);
   2589  1.1      ryo 	AQ_WRITE_REG(sc, RPF_L2UC_LSW_REG(index), l);
   2590  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(index),
   2591  1.1      ryo 	    RPF_L2UC_MSW_MACADDR_HI, h);
   2592  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(index), RPF_L2UC_MSW_ACTION, 1);
   2593  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(index), RPF_L2UC_MSW_EN, 1);
   2594  1.1      ryo 
   2595  1.1      ryo 	return 0;
   2596  1.1      ryo }
   2597  1.1      ryo 
   2598  1.1      ryo static int
   2599  1.1      ryo aq_set_capability(struct aq_softc *sc)
   2600  1.1      ryo {
   2601  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2602  1.1      ryo 	int ip4csum_tx =
   2603  1.1      ryo 	    ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) == 0) ? 0 : 1;
   2604  1.1      ryo 	int ip4csum_rx =
   2605  1.1      ryo 	    ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) == 0) ? 0 : 1;
   2606  1.1      ryo 	int l4csum_tx = ((ifp->if_capenable &
   2607  1.1      ryo 	   (IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx |
   2608  1.1      ryo 	   IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx)) == 0) ? 0 : 1;
   2609  1.1      ryo 	int l4csum_rx =
   2610  1.1      ryo 	   ((ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
   2611  1.1      ryo 	   IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx)) == 0) ? 0 : 1;
   2612  1.1      ryo 	uint32_t lso =
   2613  1.1      ryo 	   ((ifp->if_capenable & (IFCAP_TSOv4 | IFCAP_TSOv6)) == 0) ?
   2614  1.1      ryo 	   0 : 0xffffffff;
   2615  1.1      ryo 	uint32_t lro = ((ifp->if_capenable & IFCAP_LRO) == 0) ?
   2616  1.1      ryo 	    0 : 0xffffffff;
   2617  1.1      ryo 	uint32_t i, v;
   2618  1.1      ryo 
   2619  1.1      ryo 	/* TX checksums offloads*/
   2620  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPO_HWCSUM_REG, TPO_HWCSUM_IP4CSUM_EN, ip4csum_tx);
   2621  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPO_HWCSUM_REG, TPO_HWCSUM_L4CSUM_EN, l4csum_tx);
   2622  1.1      ryo 
   2623  1.1      ryo 	/* RX checksums offloads*/
   2624  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_HWCSUM_REG, RPO_HWCSUM_IP4CSUM_EN, ip4csum_rx);
   2625  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_HWCSUM_REG, RPO_HWCSUM_L4CSUM_EN, l4csum_rx);
   2626  1.1      ryo 
   2627  1.1      ryo 	/* LSO offloads*/
   2628  1.1      ryo 	AQ_WRITE_REG(sc, TDM_LSO_EN_REG, lso);
   2629  1.1      ryo 
   2630  1.1      ryo #define AQ_B0_LRO_RXD_MAX	16
   2631  1.1      ryo 	v = (8 < AQ_B0_LRO_RXD_MAX) ? 3 :
   2632  1.1      ryo 	    (4 < AQ_B0_LRO_RXD_MAX) ? 2 :
   2633  1.1      ryo 	    (2 < AQ_B0_LRO_RXD_MAX) ? 1 : 0;
   2634  1.1      ryo 	for (i = 0; i < AQ_RINGS_NUM; i++) {
   2635  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPO_LRO_LDES_MAX_REG(i),
   2636  1.1      ryo 		    RPO_LRO_LDES_MAX_MASK(i), v);
   2637  1.1      ryo 	}
   2638  1.1      ryo 
   2639  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_TB_DIV_REG, RPO_LRO_TB_DIV, 0x61a);
   2640  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_INACTIVE_IVAL_REG,
   2641  1.1      ryo 	    RPO_LRO_INACTIVE_IVAL, 0);
   2642  1.1      ryo 	/*
   2643  1.1      ryo 	 * the LRO timebase divider is 5 uS (0x61a),
   2644  1.1      ryo 	 * to get a maximum coalescing interval of 250 uS,
   2645  1.1      ryo 	 * we need to multiply by 50(0x32) to get
   2646  1.1      ryo 	 * the default value 250 uS
   2647  1.1      ryo 	 */
   2648  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_MAX_COALESCING_IVAL_REG,
   2649  1.1      ryo 	    RPO_LRO_MAX_COALESCING_IVAL, 50);
   2650  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_CONF_REG,
   2651  1.1      ryo 	    RPO_LRO_CONF_QSESSION_LIMIT, 1);
   2652  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_CONF_REG,
   2653  1.1      ryo 	    RPO_LRO_CONF_TOTAL_DESC_LIMIT, 2);
   2654  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_CONF_REG,
   2655  1.1      ryo 	    RPO_LRO_CONF_PATCHOPTIMIZATION_EN, 0);
   2656  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPO_LRO_CONF_REG,
   2657  1.1      ryo 	    RPO_LRO_CONF_MIN_PAYLOAD_OF_FIRST_PKT, 10);
   2658  1.1      ryo 	AQ_WRITE_REG(sc, RPO_LRO_RSC_MAX_REG, 1);
   2659  1.1      ryo 	AQ_WRITE_REG(sc, RPO_LRO_ENABLE_REG, lro);
   2660  1.1      ryo 
   2661  1.1      ryo 	return 0;
   2662  1.1      ryo }
   2663  1.1      ryo 
   2664  1.1      ryo static int
   2665  1.1      ryo aq_set_filter(struct aq_softc *sc)
   2666  1.1      ryo {
   2667  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2668  1.1      ryo 	struct ethercom *ec = &sc->sc_ethercom;
   2669  1.1      ryo 	struct ether_multi *enm;
   2670  1.1      ryo 	struct ether_multistep step;
   2671  1.1      ryo 	int idx, error = 0;
   2672  1.1      ryo 
   2673  1.1      ryo 	if (ifp->if_flags & IFF_PROMISC) {
   2674  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_L2BC_REG, RPF_L2BC_PROMISC,
   2675  1.1      ryo 		    (ifp->if_flags & IFF_PROMISC) ? 1 : 0);
   2676  1.1      ryo 		ec->ec_flags |= ETHER_F_ALLMULTI;
   2677  1.1      ryo 		goto done;
   2678  1.1      ryo 	}
   2679  1.1      ryo 
   2680  1.1      ryo 	/* clear all table */
   2681  1.1      ryo 	for (idx = 0; idx < AQ_HW_MAC_NUM; idx++) {
   2682  1.1      ryo 		if (idx == AQ_HW_MAC_OWN)	/* already used for own */
   2683  1.1      ryo 			continue;
   2684  1.1      ryo 		aq_set_mac_addr(sc, idx, NULL);
   2685  1.1      ryo 	}
   2686  1.1      ryo 
   2687  1.1      ryo 	/* don't accept all multicast */
   2688  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_MCAST_FILTER_MASK_REG,
   2689  1.1      ryo 	    RPF_MCAST_FILTER_MASK_ALLMULTI, 0);
   2690  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_MCAST_FILTER_REG(0),
   2691  1.1      ryo 	    RPF_MCAST_FILTER_EN, 0);
   2692  1.1      ryo 
   2693  1.1      ryo 	idx = 0;
   2694  1.1      ryo 	ETHER_LOCK(ec);
   2695  1.1      ryo 	ETHER_FIRST_MULTI(step, ec, enm);
   2696  1.1      ryo 	while (enm != NULL) {
   2697  1.1      ryo 		if (idx == AQ_HW_MAC_OWN)
   2698  1.1      ryo 			idx++;
   2699  1.1      ryo 
   2700  1.1      ryo 		if ((idx >= AQ_HW_MAC_NUM) ||
   2701  1.1      ryo 		    memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2702  1.1      ryo 			/*
   2703  1.1      ryo 			 * too many filters.
   2704  1.1      ryo 			 * fallback to accept all multicast addresses.
   2705  1.1      ryo 			 */
   2706  1.1      ryo 			AQ_WRITE_REG_BIT(sc, RPF_MCAST_FILTER_MASK_REG,
   2707  1.1      ryo 			    RPF_MCAST_FILTER_MASK_ALLMULTI, 1);
   2708  1.1      ryo 			AQ_WRITE_REG_BIT(sc, RPF_MCAST_FILTER_REG(0),
   2709  1.1      ryo 			    RPF_MCAST_FILTER_EN, 1);
   2710  1.1      ryo 			ec->ec_flags |= ETHER_F_ALLMULTI;
   2711  1.1      ryo 			ETHER_UNLOCK(ec);
   2712  1.1      ryo 			goto done;
   2713  1.1      ryo 		}
   2714  1.1      ryo 
   2715  1.1      ryo 		/* add a filter */
   2716  1.1      ryo 		aq_set_mac_addr(sc, idx++, enm->enm_addrlo);
   2717  1.1      ryo 
   2718  1.1      ryo 		ETHER_NEXT_MULTI(step, enm);
   2719  1.1      ryo 	}
   2720  1.1      ryo 	ec->ec_flags &= ~ETHER_F_ALLMULTI;
   2721  1.1      ryo 	ETHER_UNLOCK(ec);
   2722  1.1      ryo 
   2723  1.1      ryo  done:
   2724  1.1      ryo 	return error;
   2725  1.1      ryo }
   2726  1.1      ryo 
   2727  1.1      ryo static void
   2728  1.1      ryo aq_mediastatus_update(struct aq_softc *sc)
   2729  1.1      ryo {
   2730  1.1      ryo 	sc->sc_media_active = 0;
   2731  1.1      ryo 
   2732  1.1      ryo 	if (sc->sc_link_fc & AQ_FC_RX)
   2733  1.1      ryo 		sc->sc_media_active |= IFM_ETH_RXPAUSE;
   2734  1.1      ryo 	if (sc->sc_link_fc & AQ_FC_TX)
   2735  1.1      ryo 		sc->sc_media_active |= IFM_ETH_TXPAUSE;
   2736  1.1      ryo 
   2737  1.1      ryo 	switch (sc->sc_link_rate) {
   2738  1.1      ryo 	case AQ_LINK_100M:
   2739  1.1      ryo 		/* XXX: need to detect fulldup or halfdup */
   2740  1.1      ryo 		sc->sc_media_active |= IFM_100_TX | IFM_FDX;
   2741  1.1      ryo 		break;
   2742  1.1      ryo 	case AQ_LINK_1G:
   2743  1.1      ryo 		sc->sc_media_active |= IFM_1000_T | IFM_FDX;
   2744  1.1      ryo 		break;
   2745  1.1      ryo 	case AQ_LINK_2G5:
   2746  1.1      ryo 		sc->sc_media_active |= IFM_2500_T | IFM_FDX;
   2747  1.1      ryo 		break;
   2748  1.1      ryo 	case AQ_LINK_5G:
   2749  1.1      ryo 		sc->sc_media_active |= IFM_5000_T | IFM_FDX;
   2750  1.1      ryo 		break;
   2751  1.1      ryo 	case AQ_LINK_10G:
   2752  1.1      ryo 		sc->sc_media_active |= IFM_10G_T | IFM_FDX;
   2753  1.1      ryo 		break;
   2754  1.1      ryo 	default:
   2755  1.1      ryo 		sc->sc_media_active |= IFM_NONE;
   2756  1.1      ryo 		break;
   2757  1.1      ryo 	}
   2758  1.1      ryo }
   2759  1.1      ryo 
   2760  1.1      ryo static int
   2761  1.1      ryo aq_ifmedia_change(struct ifnet * const ifp)
   2762  1.1      ryo {
   2763  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   2764  1.1      ryo 	aq_link_speed_t rate = AQ_LINK_NONE;
   2765  1.1      ryo 	aq_link_fc_t fc = AQ_FC_NONE;
   2766  1.1      ryo 	aq_link_eee_t eee = AQ_EEE_DISABLE;
   2767  1.1      ryo 
   2768  1.1      ryo 	if (IFM_TYPE(sc->sc_media.ifm_media) != IFM_ETHER)
   2769  1.1      ryo 		return EINVAL;
   2770  1.1      ryo 
   2771  1.1      ryo 	switch (IFM_SUBTYPE(sc->sc_media.ifm_media)) {
   2772  1.1      ryo 	case IFM_AUTO:
   2773  1.1      ryo 		rate = AQ_LINK_AUTO;
   2774  1.1      ryo 		break;
   2775  1.1      ryo 	case IFM_NONE:
   2776  1.1      ryo 		rate = AQ_LINK_NONE;
   2777  1.1      ryo 		break;
   2778  1.1      ryo 	case IFM_100_TX:
   2779  1.1      ryo 		rate = AQ_LINK_100M;
   2780  1.1      ryo 		break;
   2781  1.1      ryo 	case IFM_1000_T:
   2782  1.1      ryo 		rate = AQ_LINK_1G;
   2783  1.1      ryo 		break;
   2784  1.1      ryo 	case IFM_2500_T:
   2785  1.1      ryo 		rate = AQ_LINK_2G5;
   2786  1.1      ryo 		break;
   2787  1.1      ryo 	case IFM_5000_T:
   2788  1.1      ryo 		rate = AQ_LINK_5G;
   2789  1.1      ryo 		break;
   2790  1.1      ryo 	case IFM_10G_T:
   2791  1.1      ryo 		rate = AQ_LINK_10G;
   2792  1.1      ryo 		break;
   2793  1.1      ryo 	default:
   2794  1.1      ryo 		device_printf(sc->sc_dev, "unknown media: 0x%X\n",
   2795  1.1      ryo 		    IFM_SUBTYPE(sc->sc_media.ifm_media));
   2796  1.1      ryo 		return ENODEV;
   2797  1.1      ryo 	}
   2798  1.1      ryo 
   2799  1.1      ryo 	if (sc->sc_media.ifm_media & IFM_FLOW)
   2800  1.1      ryo 		fc = AQ_FC_ALL;
   2801  1.1      ryo 
   2802  1.1      ryo 	/* XXX: todo EEE */
   2803  1.1      ryo 
   2804  1.1      ryo 	/* re-initialize hardware with new parameters */
   2805  1.1      ryo 	aq_set_linkmode(sc, rate, fc, eee);
   2806  1.1      ryo 
   2807  1.1      ryo 	return 0;
   2808  1.1      ryo }
   2809  1.1      ryo 
   2810  1.1      ryo static void
   2811  1.1      ryo aq_ifmedia_status(struct ifnet * const ifp, struct ifmediareq *ifmr)
   2812  1.1      ryo {
   2813  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   2814  1.1      ryo 
   2815  1.1      ryo 	ifmr->ifm_active = IFM_ETHER;
   2816  1.1      ryo 	ifmr->ifm_status = IFM_AVALID;
   2817  1.1      ryo 
   2818  1.1      ryo 	if (sc->sc_link_rate != AQ_LINK_NONE)
   2819  1.1      ryo 		ifmr->ifm_status |= IFM_ACTIVE;
   2820  1.1      ryo 
   2821  1.1      ryo 	ifmr->ifm_active |= sc->sc_media_active;
   2822  1.1      ryo }
   2823  1.1      ryo 
   2824  1.1      ryo static void
   2825  1.1      ryo aq_initmedia(struct aq_softc *sc)
   2826  1.1      ryo {
   2827  1.1      ryo #define IFMEDIA_ETHER_ADD(sc, media)	\
   2828  1.1      ryo 	ifmedia_add(&(sc)->sc_media, IFM_ETHER | media, 0, NULL);
   2829  1.1      ryo 
   2830  1.1      ryo 	IFMEDIA_ETHER_ADD(sc, IFM_NONE);
   2831  1.1      ryo 	if (sc->sc_available_rates & AQ_LINK_100M) {
   2832  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_100_TX);
   2833  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_100_TX | IFM_FLOW);
   2834  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_100_TX | IFM_FDX | IFM_FLOW);
   2835  1.1      ryo 	}
   2836  1.1      ryo 	if (sc->sc_available_rates & AQ_LINK_1G) {
   2837  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_1000_T | IFM_FDX);
   2838  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_1000_T | IFM_FDX | IFM_FLOW);
   2839  1.1      ryo 	}
   2840  1.1      ryo 	if (sc->sc_available_rates & AQ_LINK_2G5) {
   2841  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_2500_T | IFM_FDX);
   2842  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_2500_T | IFM_FDX | IFM_FLOW);
   2843  1.1      ryo 	}
   2844  1.1      ryo 	if (sc->sc_available_rates & AQ_LINK_5G) {
   2845  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_5000_T | IFM_FDX);
   2846  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_5000_T | IFM_FDX | IFM_FLOW);
   2847  1.1      ryo 	}
   2848  1.1      ryo 	if (sc->sc_available_rates & AQ_LINK_10G) {
   2849  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_10G_T | IFM_FDX);
   2850  1.1      ryo 		IFMEDIA_ETHER_ADD(sc, IFM_10G_T | IFM_FDX | IFM_FLOW);
   2851  1.1      ryo 	}
   2852  1.1      ryo 	IFMEDIA_ETHER_ADD(sc, IFM_AUTO);
   2853  1.1      ryo 	IFMEDIA_ETHER_ADD(sc, IFM_AUTO | IFM_FLOW);
   2854  1.1      ryo 
   2855  1.1      ryo 	/* default: auto without flowcontrol */
   2856  1.1      ryo 	ifmedia_set(&sc->sc_media, IFM_ETHER | IFM_AUTO);
   2857  1.1      ryo 	aq_set_linkmode(sc, AQ_LINK_AUTO, AQ_FC_NONE, AQ_EEE_DISABLE);
   2858  1.1      ryo }
   2859  1.1      ryo 
   2860  1.1      ryo static int
   2861  1.1      ryo aq_set_linkmode(struct aq_softc *sc, aq_link_speed_t speed, aq_link_fc_t fc,
   2862  1.1      ryo     aq_link_eee_t eee)
   2863  1.1      ryo {
   2864  1.1      ryo 	return sc->sc_fw_ops->set_mode(sc, MPI_INIT, speed, fc, eee);
   2865  1.1      ryo }
   2866  1.1      ryo 
   2867  1.1      ryo static int
   2868  1.1      ryo aq_get_linkmode(struct aq_softc *sc, aq_link_speed_t *speed, aq_link_fc_t *fc,
   2869  1.1      ryo    aq_link_eee_t *eee)
   2870  1.1      ryo {
   2871  1.1      ryo 	aq_hw_fw_mpi_state_t mode;
   2872  1.1      ryo 	int error;
   2873  1.1      ryo 
   2874  1.1      ryo 	error = sc->sc_fw_ops->get_mode(sc, &mode, speed, fc, eee);
   2875  1.1      ryo 	if (error != 0)
   2876  1.1      ryo 		return error;
   2877  1.1      ryo 	if (mode != MPI_INIT)
   2878  1.1      ryo 		return ENXIO;
   2879  1.1      ryo 
   2880  1.1      ryo 	return 0;
   2881  1.1      ryo }
   2882  1.1      ryo 
   2883  1.1      ryo static void
   2884  1.1      ryo aq_hw_init_tx_path(struct aq_softc *sc)
   2885  1.1      ryo {
   2886  1.1      ryo 	/* Tx TC/RSS number config */
   2887  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TX_BUF_REG, TPB_TX_BUF_TC_MODE_EN, 1);
   2888  1.1      ryo 
   2889  1.1      ryo 	AQ_WRITE_REG_BIT(sc, THM_LSO_TCP_FLAG1_REG,
   2890  1.1      ryo 	    THM_LSO_TCP_FLAG1_FIRST, 0x0ff6);
   2891  1.1      ryo 	AQ_WRITE_REG_BIT(sc, THM_LSO_TCP_FLAG1_REG,
   2892  1.1      ryo 	    THM_LSO_TCP_FLAG1_MID,   0x0ff6);
   2893  1.1      ryo 	AQ_WRITE_REG_BIT(sc, THM_LSO_TCP_FLAG2_REG,
   2894  1.1      ryo 	   THM_LSO_TCP_FLAG2_LAST,  0x0f7f);
   2895  1.1      ryo 
   2896  1.1      ryo 	/* misc */
   2897  1.1      ryo 	AQ_WRITE_REG(sc, TX_TPO2_REG,
   2898  1.1      ryo 	   (sc->sc_features & FEATURES_TPO2) ? TX_TPO2_EN : 0);
   2899  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TDM_DCA_REG, TDM_DCA_EN, 0);
   2900  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TDM_DCA_REG, TDM_DCA_MODE, 0);
   2901  1.1      ryo 
   2902  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TX_BUF_REG, TPB_TX_BUF_SCP_INS_EN, 1);
   2903  1.1      ryo }
   2904  1.1      ryo 
   2905  1.1      ryo static void
   2906  1.1      ryo aq_hw_init_rx_path(struct aq_softc *sc)
   2907  1.1      ryo {
   2908  1.1      ryo 	int i;
   2909  1.1      ryo 
   2910  1.1      ryo 	/* clear setting */
   2911  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_TC_MODE, 0);
   2912  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_FC_MODE, 0);
   2913  1.1      ryo 	AQ_WRITE_REG(sc, RX_FLR_RSS_CONTROL1_REG, 0);
   2914  1.1      ryo 	for (i = 0; i < 32; i++) {
   2915  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_ETHERTYPE_FILTER_REG(i),
   2916  1.1      ryo 		   RPF_ETHERTYPE_FILTER_EN, 0);
   2917  1.1      ryo 	}
   2918  1.1      ryo 
   2919  1.1      ryo 	if (sc->sc_rss_enable) {
   2920  1.1      ryo 		/* Rx TC/RSS number config */
   2921  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_TC_MODE, 1);
   2922  1.1      ryo 
   2923  1.1      ryo 		/* Rx flow control */
   2924  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_FC_MODE, 1);
   2925  1.1      ryo 
   2926  1.1      ryo 		/* RSS Ring selection */
   2927  1.1      ryo 		switch (sc->sc_nqueues) {
   2928  1.1      ryo 		case 2:
   2929  1.1      ryo 			AQ_WRITE_REG(sc, RX_FLR_RSS_CONTROL1_REG,
   2930  1.1      ryo 			    RX_FLR_RSS_CONTROL1_EN | 0x11111111);
   2931  1.1      ryo 			break;
   2932  1.1      ryo 		case 4:
   2933  1.1      ryo 			AQ_WRITE_REG(sc, RX_FLR_RSS_CONTROL1_REG,
   2934  1.1      ryo 			    RX_FLR_RSS_CONTROL1_EN | 0x22222222);
   2935  1.1      ryo 			break;
   2936  1.1      ryo 		case 8:
   2937  1.1      ryo 			AQ_WRITE_REG(sc, RX_FLR_RSS_CONTROL1_REG,
   2938  1.1      ryo 			    RX_FLR_RSS_CONTROL1_EN | 0x33333333);
   2939  1.1      ryo 			break;
   2940  1.1      ryo 		}
   2941  1.1      ryo 	}
   2942  1.1      ryo 
   2943  1.1      ryo 	/* L2 and Multicast filters */
   2944  1.1      ryo 	for (i = 0; i < AQ_HW_MAC_NUM; i++) {
   2945  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(i), RPF_L2UC_MSW_EN, 0);
   2946  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_L2UC_MSW_REG(i), RPF_L2UC_MSW_ACTION,
   2947  1.1      ryo 		    RPF_ACTION_HOST);
   2948  1.1      ryo 	}
   2949  1.1      ryo 	AQ_WRITE_REG(sc, RPF_MCAST_FILTER_MASK_REG, 0);
   2950  1.1      ryo 	AQ_WRITE_REG(sc, RPF_MCAST_FILTER_REG(0), 0x00010fff);
   2951  1.1      ryo 
   2952  1.1      ryo 	/* Vlan filters */
   2953  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_VLAN_TPID_REG, RPF_VLAN_TPID_OUTER,
   2954  1.1      ryo 	    ETHERTYPE_QINQ);
   2955  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_VLAN_TPID_REG, RPF_VLAN_TPID_INNER,
   2956  1.1      ryo 	    ETHERTYPE_VLAN);
   2957  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_VLAN_MODE_REG, RPF_VLAN_MODE_PROMISC, 1);
   2958  1.1      ryo 
   2959  1.1      ryo 	if (sc->sc_features & FEATURES_REV_B) {
   2960  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_VLAN_MODE_REG,
   2961  1.1      ryo 		    RPF_VLAN_MODE_ACCEPT_UNTAGGED, 1);
   2962  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_VLAN_MODE_REG,
   2963  1.1      ryo 		    RPF_VLAN_MODE_UNTAGGED_ACTION, RPF_ACTION_HOST);
   2964  1.1      ryo 	}
   2965  1.1      ryo 
   2966  1.1      ryo 	/* misc */
   2967  1.1      ryo 	if (sc->sc_features & FEATURES_RPF2)
   2968  1.1      ryo 		AQ_WRITE_REG(sc, RX_TCP_RSS_HASH_REG, RX_TCP_RSS_HASH_RPF2);
   2969  1.1      ryo 	else
   2970  1.1      ryo 		AQ_WRITE_REG(sc, RX_TCP_RSS_HASH_REG, 0);
   2971  1.1      ryo 
   2972  1.1      ryo 	/*
   2973  1.1      ryo 	 * XXX: RX_TCP_RSS_HASH_REG:
   2974  1.1      ryo 	 *  linux   set 0x000f0000
   2975  1.1      ryo 	 *  freebsd set 0x000f001e
   2976  1.1      ryo 	 */
   2977  1.1      ryo 	/* RSS hash type set for IP/TCP */
   2978  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_TCP_RSS_HASH_REG,
   2979  1.1      ryo 	    RX_TCP_RSS_HASH_TYPE, 0x001e);
   2980  1.1      ryo 
   2981  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2BC_REG, RPF_L2BC_EN, 1);
   2982  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2BC_REG, RPF_L2BC_ACTION, RPF_ACTION_HOST);
   2983  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_L2BC_REG, RPF_L2BC_THRESHOLD, 0xffff);
   2984  1.1      ryo 
   2985  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_DMA_DCA_REG, RX_DMA_DCA_EN, 0);
   2986  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_DMA_DCA_REG, RX_DMA_DCA_MODE, 0);
   2987  1.1      ryo }
   2988  1.1      ryo 
   2989  1.1      ryo static void
   2990  1.1      ryo aq_hw_interrupt_moderation_set(struct aq_softc *sc)
   2991  1.1      ryo {
   2992  1.1      ryo 	int i;
   2993  1.1      ryo 
   2994  1.1      ryo 	if (sc->sc_intr_moderation_enable) {
   2995  1.1      ryo 		unsigned int tx_min, rx_min;	/* 0-255 */
   2996  1.1      ryo 		unsigned int tx_max, rx_max;	/* 0-511? */
   2997  1.1      ryo 
   2998  1.1      ryo 		switch (sc->sc_link_rate) {
   2999  1.1      ryo 		case AQ_LINK_100M:
   3000  1.1      ryo 			tx_min = 0x4f;
   3001  1.1      ryo 			tx_max = 0xff;
   3002  1.1      ryo 			rx_min = 0x04;
   3003  1.1      ryo 			rx_max = 0x50;
   3004  1.1      ryo 			break;
   3005  1.1      ryo 		case AQ_LINK_1G:
   3006  1.1      ryo 		default:
   3007  1.1      ryo 			tx_min = 0x4f;
   3008  1.1      ryo 			tx_max = 0xff;
   3009  1.1      ryo 			rx_min = 0x30;
   3010  1.1      ryo 			rx_max = 0x80;
   3011  1.1      ryo 			break;
   3012  1.1      ryo 		case AQ_LINK_2G5:
   3013  1.1      ryo 			tx_min = 0x4f;
   3014  1.1      ryo 			tx_max = 0xff;
   3015  1.1      ryo 			rx_min = 0x18;
   3016  1.1      ryo 			rx_max = 0xe0;
   3017  1.1      ryo 			break;
   3018  1.1      ryo 		case AQ_LINK_5G:
   3019  1.1      ryo 			tx_min = 0x4f;
   3020  1.1      ryo 			tx_max = 0xff;
   3021  1.1      ryo 			rx_min = 0x0c;
   3022  1.1      ryo 			rx_max = 0x70;
   3023  1.1      ryo 			break;
   3024  1.1      ryo 		case AQ_LINK_10G:
   3025  1.1      ryo 			tx_min = 0x4f;
   3026  1.1      ryo 			tx_max = 0x1ff;
   3027  1.1      ryo 			rx_min = 0x06;	/* freebsd use 80 */
   3028  1.1      ryo 			rx_max = 0x38;	/* freebsd use 120 */
   3029  1.1      ryo 			break;
   3030  1.1      ryo 		}
   3031  1.1      ryo 
   3032  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_INT_DESC_WRWB_EN_REG,
   3033  1.1      ryo 		    TX_DMA_INT_DESC_WRWB_EN, 0);
   3034  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_INT_DESC_WRWB_EN_REG,
   3035  1.1      ryo 		    TX_DMA_INT_DESC_MODERATE_EN, 1);
   3036  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_INT_DESC_WRWB_EN_REG,
   3037  1.1      ryo 		    RX_DMA_INT_DESC_WRWB_EN, 0);
   3038  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_INT_DESC_WRWB_EN_REG,
   3039  1.1      ryo 		    RX_DMA_INT_DESC_MODERATE_EN, 1);
   3040  1.1      ryo 
   3041  1.1      ryo 		for (i = 0; i < AQ_RINGS_NUM; i++) {
   3042  1.1      ryo 			AQ_WRITE_REG(sc, TX_INTR_MODERATION_CTL_REG(i),
   3043  1.1      ryo 			    __SHIFTIN(tx_min, TX_INTR_MODERATION_CTL_MIN) |
   3044  1.1      ryo 			    __SHIFTIN(tx_max, TX_INTR_MODERATION_CTL_MAX) |
   3045  1.1      ryo 			    TX_INTR_MODERATION_CTL_EN);
   3046  1.1      ryo 		}
   3047  1.1      ryo 		for (i = 0; i < AQ_RINGS_NUM; i++) {
   3048  1.1      ryo 			AQ_WRITE_REG(sc, RX_INTR_MODERATION_CTL_REG(i),
   3049  1.1      ryo 			    __SHIFTIN(rx_min, RX_INTR_MODERATION_CTL_MIN) |
   3050  1.1      ryo 			    __SHIFTIN(rx_max, RX_INTR_MODERATION_CTL_MAX) |
   3051  1.1      ryo 			    RX_INTR_MODERATION_CTL_EN);
   3052  1.1      ryo 		}
   3053  1.1      ryo 
   3054  1.1      ryo 	} else {
   3055  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_INT_DESC_WRWB_EN_REG,
   3056  1.1      ryo 		    TX_DMA_INT_DESC_WRWB_EN, 1);
   3057  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_INT_DESC_WRWB_EN_REG,
   3058  1.1      ryo 		    TX_DMA_INT_DESC_MODERATE_EN, 0);
   3059  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_INT_DESC_WRWB_EN_REG,
   3060  1.1      ryo 		    RX_DMA_INT_DESC_WRWB_EN, 1);
   3061  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_INT_DESC_WRWB_EN_REG,
   3062  1.1      ryo 		    RX_DMA_INT_DESC_MODERATE_EN, 0);
   3063  1.1      ryo 
   3064  1.1      ryo 		for (i = 0; i < AQ_RINGS_NUM; i++) {
   3065  1.1      ryo 			AQ_WRITE_REG(sc, TX_INTR_MODERATION_CTL_REG(i), 0);
   3066  1.1      ryo 		}
   3067  1.1      ryo 		for (i = 0; i < AQ_RINGS_NUM; i++) {
   3068  1.1      ryo 			AQ_WRITE_REG(sc, RX_INTR_MODERATION_CTL_REG(i), 0);
   3069  1.1      ryo 		}
   3070  1.1      ryo 	}
   3071  1.1      ryo }
   3072  1.1      ryo 
   3073  1.1      ryo static void
   3074  1.1      ryo aq_hw_qos_set(struct aq_softc *sc)
   3075  1.1      ryo {
   3076  1.1      ryo 	uint32_t tc = 0;
   3077  1.1      ryo 	uint32_t buff_size;
   3078  1.1      ryo 
   3079  1.1      ryo 	/* TPS Descriptor rate init */
   3080  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_RATE_REG, TPS_DESC_RATE_TA_RST, 0);
   3081  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_RATE_REG, TPS_DESC_RATE_LIM, 0xa);
   3082  1.1      ryo 
   3083  1.1      ryo 	/* TPS VM init */
   3084  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_VM_ARB_MODE_REG, TPS_DESC_VM_ARB_MODE, 0);
   3085  1.1      ryo 
   3086  1.1      ryo 	/* TPS TC credits init */
   3087  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_TC_ARB_MODE_REG, TPS_DESC_TC_ARB_MODE, 0);
   3088  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DATA_TC_ARB_MODE_REG, TPS_DATA_TC_ARB_MODE, 0);
   3089  1.1      ryo 
   3090  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DATA_TCT_REG(tc),
   3091  1.1      ryo 	    TPS_DATA_TCT_CREDIT_MAX, 0xfff);
   3092  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DATA_TCT_REG(tc),
   3093  1.1      ryo 	    TPS_DATA_TCT_WEIGHT, 0x64);
   3094  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_TCT_REG(tc),
   3095  1.1      ryo 	    TPS_DESC_TCT_CREDIT_MAX, 0x50);
   3096  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPS_DESC_TCT_REG(tc),
   3097  1.1      ryo 	    TPS_DESC_TCT_WEIGHT, 0x1e);
   3098  1.1      ryo 
   3099  1.1      ryo 	/* Tx buf size */
   3100  1.1      ryo 	tc = 0;
   3101  1.1      ryo 	buff_size = AQ_HW_TXBUF_MAX;
   3102  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TXB_BUFSIZE_REG(tc), TPB_TXB_BUFSIZE,
   3103  1.1      ryo 	    buff_size);
   3104  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TXB_THRESH_REG(tc), TPB_TXB_THRESH_HI,
   3105  1.1      ryo 	    (buff_size * (1024 / 32) * 66) / 100);
   3106  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TXB_THRESH_REG(tc), TPB_TXB_THRESH_LO,
   3107  1.1      ryo 	    (buff_size * (1024 / 32) * 50) / 100);
   3108  1.1      ryo 
   3109  1.1      ryo 	/* QoS Rx buf size per TC */
   3110  1.1      ryo 	tc = 0;
   3111  1.1      ryo 	buff_size = AQ_HW_RXBUF_MAX;
   3112  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RXB_BUFSIZE_REG(tc), RPB_RXB_BUFSIZE,
   3113  1.1      ryo 	    buff_size);
   3114  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RXB_XOFF_REG(tc), RPB_RXB_XOFF_EN, 0);
   3115  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RXB_XOFF_REG(tc), RPB_RXB_XOFF_THRESH_HI,
   3116  1.1      ryo 	    (buff_size * (1024 / 32) * 66) / 100);
   3117  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RXB_XOFF_REG(tc), RPB_RXB_XOFF_THRESH_LO,
   3118  1.1      ryo 	    (buff_size * (1024 / 32) * 50) / 100);
   3119  1.1      ryo 
   3120  1.1      ryo 	/* QoS 802.1p priority -> TC mapping */
   3121  1.1      ryo 	int i_priority;
   3122  1.1      ryo 	for (i_priority = 0; i_priority < 8; i_priority++) {
   3123  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RPB_RX_TC_UPT_REG,
   3124  1.1      ryo 		    RPF_RPB_RX_TC_UPT_MASK(i_priority), 0);
   3125  1.1      ryo 	}
   3126  1.1      ryo }
   3127  1.1      ryo 
   3128  1.1      ryo /* called once from aq_attach */
   3129  1.1      ryo static int
   3130  1.1      ryo aq_init_rss(struct aq_softc *sc)
   3131  1.1      ryo {
   3132  1.1      ryo 	CTASSERT(AQ_RSS_HASHKEY_SIZE == RSS_KEYSIZE);
   3133  1.1      ryo 	uint32_t rss_key[RSS_KEYSIZE / sizeof(uint32_t)];
   3134  1.1      ryo 	uint8_t rss_table[AQ_RSS_INDIRECTION_TABLE_MAX];
   3135  1.1      ryo 	unsigned int i;
   3136  1.1      ryo 	int error;
   3137  1.1      ryo 
   3138  1.1      ryo 	/* initialize rss key */
   3139  1.1      ryo 	rss_getkey((uint8_t *)rss_key);
   3140  1.1      ryo 
   3141  1.1      ryo 	/* hash to ring table */
   3142  1.1      ryo 	for (i = 0; i < AQ_RSS_INDIRECTION_TABLE_MAX; i++) {
   3143  1.1      ryo 		rss_table[i] = i % sc->sc_nqueues;
   3144  1.1      ryo 	}
   3145  1.1      ryo 
   3146  1.1      ryo 	/*
   3147  1.1      ryo 	 * set rss key
   3148  1.1      ryo 	 */
   3149  1.1      ryo 	for (i = 0; i < __arraycount(rss_key); i++) {
   3150  1.1      ryo 		uint32_t key_data = sc->sc_rss_enable ? ntohl(rss_key[i]) : 0;
   3151  1.1      ryo 		AQ_WRITE_REG(sc, RPF_RSS_KEY_WR_DATA_REG, key_data);
   3152  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RSS_KEY_ADDR_REG,
   3153  1.1      ryo 		    RPF_RSS_KEY_ADDR, __arraycount(rss_key) - 1 - i);
   3154  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RSS_KEY_ADDR_REG,
   3155  1.1      ryo 		    RPF_RSS_KEY_WR_EN, 1);
   3156  1.1      ryo 		WAIT_FOR(AQ_READ_REG_BIT(sc, RPF_RSS_KEY_ADDR_REG,
   3157  1.1      ryo 		    RPF_RSS_KEY_WR_EN) == 0, 1000, 10, &error);
   3158  1.1      ryo 		if (error != 0) {
   3159  1.1      ryo 			device_printf(sc->sc_dev, "%s: rss key write timeout\n",
   3160  1.1      ryo 			    __func__);
   3161  1.1      ryo 			goto rss_set_timeout;
   3162  1.1      ryo 		}
   3163  1.1      ryo 	}
   3164  1.1      ryo 
   3165  1.1      ryo 	/*
   3166  1.1      ryo 	 * set rss indirection table
   3167  1.1      ryo 	 *
   3168  1.1      ryo 	 * AQ's rss redirect table is consist of 3bit*64 (192bit) packed array.
   3169  1.1      ryo 	 * we'll make it by __BITMAP(3) macros.
   3170  1.1      ryo 	 */
   3171  1.1      ryo 	__BITMAP_TYPE(, uint16_t, 3 * AQ_RSS_INDIRECTION_TABLE_MAX) bit3x64;
   3172  1.1      ryo 	__BITMAP_ZERO(&bit3x64);
   3173  1.1      ryo 
   3174  1.1      ryo #define AQ_3BIT_PACKED_ARRAY_SET(bitmap, idx, val)		\
   3175  1.1      ryo 	do {							\
   3176  1.1      ryo 		if (val & 1) {					\
   3177  1.1      ryo 			__BITMAP_SET((idx) * 3, (bitmap));	\
   3178  1.1      ryo 		} else {					\
   3179  1.1      ryo 			__BITMAP_CLR((idx) * 3, (bitmap));	\
   3180  1.1      ryo 		}						\
   3181  1.1      ryo 		if (val & 2) {					\
   3182  1.1      ryo 			__BITMAP_SET((idx) * 3 + 1, (bitmap));	\
   3183  1.1      ryo 		} else {					\
   3184  1.1      ryo 			__BITMAP_CLR((idx) * 3 + 1, (bitmap));	\
   3185  1.1      ryo 		}						\
   3186  1.1      ryo 		if (val & 4) {					\
   3187  1.1      ryo 			__BITMAP_SET((idx) * 3 + 2, (bitmap));	\
   3188  1.1      ryo 		} else {					\
   3189  1.1      ryo 			__BITMAP_CLR((idx) * 3 + 2, (bitmap));	\
   3190  1.1      ryo 		}						\
   3191  1.1      ryo 	} while (0 /* CONSTCOND */)
   3192  1.1      ryo 
   3193  1.1      ryo 	for (i = 0; i < AQ_RSS_INDIRECTION_TABLE_MAX; i++) {
   3194  1.1      ryo 		AQ_3BIT_PACKED_ARRAY_SET(&bit3x64, i, rss_table[i]);
   3195  1.1      ryo 	}
   3196  1.1      ryo 
   3197  1.1      ryo 	/* write 192bit data in steps of 16bit */
   3198  1.1      ryo 	for (i = 0; i < (int)__arraycount(bit3x64._b); i++) {
   3199  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RSS_REDIR_WR_DATA_REG,
   3200  1.1      ryo 		    RPF_RSS_REDIR_WR_DATA, bit3x64._b[i]);
   3201  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RSS_REDIR_ADDR_REG,
   3202  1.1      ryo 		    RPF_RSS_REDIR_ADDR, i);
   3203  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_RSS_REDIR_ADDR_REG,
   3204  1.1      ryo 		    RPF_RSS_REDIR_WR_EN, 1);
   3205  1.1      ryo 
   3206  1.1      ryo 		WAIT_FOR(AQ_READ_REG_BIT(sc, RPF_RSS_REDIR_ADDR_REG,
   3207  1.1      ryo 		    RPF_RSS_REDIR_WR_EN) == 0, 1000, 10, &error);
   3208  1.1      ryo 		if (error != 0)
   3209  1.1      ryo 			break;
   3210  1.1      ryo 	}
   3211  1.1      ryo 
   3212  1.1      ryo  rss_set_timeout:
   3213  1.1      ryo 	return error;
   3214  1.1      ryo }
   3215  1.1      ryo 
   3216  1.1      ryo static void
   3217  1.1      ryo aq_hw_l3_filter_set(struct aq_softc *sc)
   3218  1.1      ryo {
   3219  1.1      ryo 	int i;
   3220  1.1      ryo 
   3221  1.1      ryo 	/* clear all filter */
   3222  1.1      ryo 	for (i = 0; i < 8; i++) {
   3223  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_L3_FILTER_REG(i),
   3224  1.1      ryo 		    RPF_L3_FILTER_L4_EN, 0);
   3225  1.1      ryo 	}
   3226  1.1      ryo }
   3227  1.1      ryo 
   3228  1.1      ryo static void
   3229  1.1      ryo aq_update_vlan_filters(struct aq_softc *sc)
   3230  1.1      ryo {
   3231  1.1      ryo 	/* XXX: notyet. vlan always promisc */
   3232  1.1      ryo 	int i;
   3233  1.1      ryo 
   3234  1.1      ryo 	for (i = 0; i < RPF_VLAN_MAX_FILTERS; i++) {
   3235  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_VLAN_FILTER_REG(i),
   3236  1.1      ryo 		    RPF_VLAN_FILTER_EN, 0);
   3237  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RPF_VLAN_FILTER_REG(i),
   3238  1.1      ryo 		    RPF_VLAN_FILTER_RXQ_EN, 0);
   3239  1.1      ryo 	}
   3240  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPF_VLAN_MODE_REG, RPF_VLAN_MODE_PROMISC, 1);
   3241  1.1      ryo }
   3242  1.1      ryo 
   3243  1.1      ryo static int
   3244  1.1      ryo aq_hw_init(struct aq_softc *sc)
   3245  1.1      ryo {
   3246  1.1      ryo 	uint32_t v;
   3247  1.1      ryo 
   3248  1.1      ryo 	/* Force limit MRRS on RDM/TDM to 2K */
   3249  1.1      ryo 	v = AQ_READ_REG(sc, AQ_PCI_REG_CONTROL_6_REG);
   3250  1.1      ryo 	AQ_WRITE_REG(sc, AQ_PCI_REG_CONTROL_6_REG, (v & ~0x0707) | 0x0404);
   3251  1.1      ryo 
   3252  1.1      ryo 	/*
   3253  1.1      ryo 	 * TX DMA total request limit. B0 hardware is not capable to
   3254  1.1      ryo 	 * handle more than (8K-MRRS) incoming DMA data.
   3255  1.1      ryo 	 * Value 24 in 256byte units
   3256  1.1      ryo 	 */
   3257  1.1      ryo 	AQ_WRITE_REG(sc, AQ_HW_TX_DMA_TOTAL_REQ_LIMIT_REG, 24);
   3258  1.1      ryo 
   3259  1.1      ryo 	aq_hw_init_tx_path(sc);
   3260  1.1      ryo 	aq_hw_init_rx_path(sc);
   3261  1.1      ryo 
   3262  1.1      ryo 	aq_hw_interrupt_moderation_set(sc);
   3263  1.1      ryo 
   3264  1.1      ryo 	aq_set_mac_addr(sc, AQ_HW_MAC_OWN, sc->sc_enaddr.ether_addr_octet);
   3265  1.1      ryo 	aq_set_linkmode(sc, AQ_LINK_NONE, AQ_FC_NONE, AQ_EEE_DISABLE);
   3266  1.1      ryo 
   3267  1.1      ryo 	aq_hw_qos_set(sc);
   3268  1.1      ryo 
   3269  1.1      ryo 	/* Enable interrupt */
   3270  1.1      ryo 	int irqmode;
   3271  1.1      ryo 	if (sc->sc_msix)
   3272  1.1      ryo 		irqmode =  AQ_INTR_CTRL_IRQMODE_MSIX;
   3273  1.1      ryo 	else
   3274  1.1      ryo 		irqmode =  AQ_INTR_CTRL_IRQMODE_MSI;
   3275  1.1      ryo 
   3276  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_CTRL_REG, AQ_INTR_CTRL_RESET_DIS);
   3277  1.1      ryo 	AQ_WRITE_REG_BIT(sc, AQ_INTR_CTRL_REG, AQ_INTR_CTRL_MULTIVEC,
   3278  1.1      ryo 	    sc->sc_msix ? 1 : 0);
   3279  1.1      ryo 	AQ_WRITE_REG_BIT(sc, AQ_INTR_CTRL_REG, AQ_INTR_CTRL_IRQMODE, irqmode);
   3280  1.1      ryo 
   3281  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_AUTOMASK_REG, 0xffffffff);
   3282  1.1      ryo 
   3283  1.1      ryo 	AQ_WRITE_REG(sc, AQ_GEN_INTR_MAP_REG(0),
   3284  1.5  msaitoh 	    ((AQ_B0_ERR_INT << 24) | (1U << 31)) |
   3285  1.1      ryo 	    ((AQ_B0_ERR_INT << 16) | (1 << 23))
   3286  1.1      ryo 	);
   3287  1.1      ryo 
   3288  1.1      ryo 	/* link interrupt */
   3289  1.1      ryo 	if (!sc->sc_msix)
   3290  1.1      ryo 		sc->sc_linkstat_irq = AQ_LINKSTAT_IRQ;
   3291  1.1      ryo 	AQ_WRITE_REG(sc, AQ_GEN_INTR_MAP_REG(3),
   3292  1.1      ryo 	    __BIT(7) | sc->sc_linkstat_irq);
   3293  1.1      ryo 
   3294  1.1      ryo 	return 0;
   3295  1.1      ryo }
   3296  1.1      ryo 
   3297  1.1      ryo static int
   3298  1.1      ryo aq_update_link_status(struct aq_softc *sc)
   3299  1.1      ryo {
   3300  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3301  1.1      ryo 	aq_link_speed_t rate = AQ_LINK_NONE;
   3302  1.1      ryo 	aq_link_fc_t fc = AQ_FC_NONE;
   3303  1.1      ryo 	aq_link_eee_t eee = AQ_EEE_DISABLE;
   3304  1.1      ryo 	unsigned int speed;
   3305  1.1      ryo 	int changed = 0;
   3306  1.1      ryo 
   3307  1.1      ryo 	aq_get_linkmode(sc, &rate, &fc, &eee);
   3308  1.1      ryo 
   3309  1.1      ryo 	if (sc->sc_link_rate != rate)
   3310  1.1      ryo 		changed = 1;
   3311  1.1      ryo 	if (sc->sc_link_fc != fc)
   3312  1.1      ryo 		changed = 1;
   3313  1.1      ryo 	if (sc->sc_link_eee != eee)
   3314  1.1      ryo 		changed = 1;
   3315  1.1      ryo 
   3316  1.1      ryo 	if (changed) {
   3317  1.1      ryo 		switch (rate) {
   3318  1.1      ryo 		case AQ_LINK_100M:
   3319  1.1      ryo 			speed = 100;
   3320  1.1      ryo 			break;
   3321  1.1      ryo 		case AQ_LINK_1G:
   3322  1.1      ryo 			speed = 1000;
   3323  1.1      ryo 			break;
   3324  1.1      ryo 		case AQ_LINK_2G5:
   3325  1.1      ryo 			speed = 2500;
   3326  1.1      ryo 			break;
   3327  1.1      ryo 		case AQ_LINK_5G:
   3328  1.1      ryo 			speed = 5000;
   3329  1.1      ryo 			break;
   3330  1.1      ryo 		case AQ_LINK_10G:
   3331  1.1      ryo 			speed = 10000;
   3332  1.1      ryo 			break;
   3333  1.1      ryo 		case AQ_LINK_NONE:
   3334  1.1      ryo 		default:
   3335  1.1      ryo 			speed = 0;
   3336  1.1      ryo 			break;
   3337  1.1      ryo 		}
   3338  1.1      ryo 
   3339  1.1      ryo 		if (sc->sc_link_rate == AQ_LINK_NONE) {
   3340  1.1      ryo 			/* link DOWN -> UP */
   3341  1.1      ryo 			device_printf(sc->sc_dev, "link is UP: speed=%u\n",
   3342  1.1      ryo 			    speed);
   3343  1.1      ryo 			if_link_state_change(ifp, LINK_STATE_UP);
   3344  1.1      ryo 		} else if (rate == AQ_LINK_NONE) {
   3345  1.1      ryo 			/* link UP -> DOWN */
   3346  1.1      ryo 			device_printf(sc->sc_dev, "link is DOWN\n");
   3347  1.1      ryo 			if_link_state_change(ifp, LINK_STATE_DOWN);
   3348  1.1      ryo 		} else {
   3349  1.1      ryo 			device_printf(sc->sc_dev,
   3350  1.1      ryo 			    "link mode changed: speed=%u, fc=0x%x, eee=%x\n",
   3351  1.1      ryo 			    speed, fc, eee);
   3352  1.1      ryo 		}
   3353  1.1      ryo 
   3354  1.1      ryo 		sc->sc_link_rate = rate;
   3355  1.1      ryo 		sc->sc_link_fc = fc;
   3356  1.1      ryo 		sc->sc_link_eee = eee;
   3357  1.1      ryo 
   3358  1.1      ryo 		aq_mediastatus_update(sc);
   3359  1.1      ryo 
   3360  1.1      ryo 		/* update interrupt timing according to new link speed */
   3361  1.1      ryo 		aq_hw_interrupt_moderation_set(sc);
   3362  1.1      ryo 	}
   3363  1.1      ryo 
   3364  1.1      ryo 	return changed;
   3365  1.1      ryo }
   3366  1.1      ryo 
   3367  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   3368  1.1      ryo static void
   3369  1.1      ryo aq_update_statistics(struct aq_softc *sc)
   3370  1.1      ryo {
   3371  1.1      ryo 	int prev = sc->sc_statistics_idx;
   3372  1.1      ryo 	int cur = prev ^ 1;
   3373  1.1      ryo 
   3374  1.1      ryo 	sc->sc_fw_ops->get_stats(sc, &sc->sc_statistics[cur]);
   3375  1.1      ryo 
   3376  1.1      ryo 	/*
   3377  1.1      ryo 	 * aq's internal statistics counter is 32bit.
   3378  1.1      ryo 	 * cauculate delta, and add to evcount
   3379  1.1      ryo 	 */
   3380  1.1      ryo #define ADD_DELTA(cur, prev, name)				\
   3381  1.1      ryo 	do {							\
   3382  1.1      ryo 		uint32_t n;					\
   3383  1.1      ryo 		n = (uint32_t)(sc->sc_statistics[cur].name -	\
   3384  1.1      ryo 		    sc->sc_statistics[prev].name);		\
   3385  1.1      ryo 		if (n != 0) {					\
   3386  1.1      ryo 			AQ_EVCNT_ADD(sc, name, n);		\
   3387  1.1      ryo 		}						\
   3388  1.1      ryo 	} while (/*CONSTCOND*/0);
   3389  1.1      ryo 
   3390  1.1      ryo 	ADD_DELTA(cur, prev, uprc);
   3391  1.1      ryo 	ADD_DELTA(cur, prev, mprc);
   3392  1.1      ryo 	ADD_DELTA(cur, prev, bprc);
   3393  1.1      ryo 	ADD_DELTA(cur, prev, prc);
   3394  1.1      ryo 	ADD_DELTA(cur, prev, erpr);
   3395  1.1      ryo 	ADD_DELTA(cur, prev, uptc);
   3396  1.1      ryo 	ADD_DELTA(cur, prev, mptc);
   3397  1.1      ryo 	ADD_DELTA(cur, prev, bptc);
   3398  1.1      ryo 	ADD_DELTA(cur, prev, ptc);
   3399  1.1      ryo 	ADD_DELTA(cur, prev, erpt);
   3400  1.1      ryo 	ADD_DELTA(cur, prev, mbtc);
   3401  1.1      ryo 	ADD_DELTA(cur, prev, bbtc);
   3402  1.1      ryo 	ADD_DELTA(cur, prev, mbrc);
   3403  1.1      ryo 	ADD_DELTA(cur, prev, bbrc);
   3404  1.1      ryo 	ADD_DELTA(cur, prev, ubrc);
   3405  1.1      ryo 	ADD_DELTA(cur, prev, ubtc);
   3406  1.1      ryo 	ADD_DELTA(cur, prev, dpc);
   3407  1.1      ryo 	ADD_DELTA(cur, prev, cprc);
   3408  1.1      ryo 
   3409  1.1      ryo 	sc->sc_statistics_idx = cur;
   3410  1.1      ryo }
   3411  1.1      ryo #endif /* AQ_EVENT_COUNTERS */
   3412  1.1      ryo 
   3413  1.1      ryo /* allocate and map one DMA block */
   3414  1.1      ryo static int
   3415  1.1      ryo _alloc_dma(struct aq_softc *sc, bus_size_t size, bus_size_t *sizep,
   3416  1.1      ryo     void **addrp, bus_dmamap_t *mapp, bus_dma_segment_t *seg)
   3417  1.1      ryo {
   3418  1.1      ryo 	int nsegs, error;
   3419  1.1      ryo 
   3420  1.1      ryo 	if ((error = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, seg,
   3421  1.1      ryo 	    1, &nsegs, 0)) != 0) {
   3422  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3423  1.1      ryo 		    "unable to allocate DMA buffer, error=%d\n", error);
   3424  1.1      ryo 		goto fail_alloc;
   3425  1.1      ryo 	}
   3426  1.1      ryo 
   3427  1.1      ryo 	if ((error = bus_dmamem_map(sc->sc_dmat, seg, 1, size, addrp,
   3428  1.1      ryo 	    BUS_DMA_COHERENT)) != 0) {
   3429  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3430  1.1      ryo 		    "unable to map DMA buffer, error=%d\n", error);
   3431  1.1      ryo 		goto fail_map;
   3432  1.1      ryo 	}
   3433  1.1      ryo 
   3434  1.1      ryo 	if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
   3435  1.1      ryo 	    0, mapp)) != 0) {
   3436  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3437  1.1      ryo 		    "unable to create DMA map, error=%d\n", error);
   3438  1.1      ryo 		goto fail_create;
   3439  1.1      ryo 	}
   3440  1.1      ryo 
   3441  1.1      ryo 	if ((error = bus_dmamap_load(sc->sc_dmat, *mapp, *addrp, size, NULL,
   3442  1.1      ryo 	    0)) != 0) {
   3443  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3444  1.1      ryo 		    "unable to load DMA map, error=%d\n", error);
   3445  1.1      ryo 		goto fail_load;
   3446  1.1      ryo 	}
   3447  1.1      ryo 
   3448  1.1      ryo 	*sizep = size;
   3449  1.1      ryo 	return 0;
   3450  1.1      ryo 
   3451  1.1      ryo  fail_load:
   3452  1.1      ryo 	bus_dmamap_destroy(sc->sc_dmat, *mapp);
   3453  1.1      ryo 	*mapp = NULL;
   3454  1.1      ryo  fail_create:
   3455  1.1      ryo 	bus_dmamem_unmap(sc->sc_dmat, *addrp, size);
   3456  1.1      ryo 	*addrp = NULL;
   3457  1.1      ryo  fail_map:
   3458  1.1      ryo 	bus_dmamem_free(sc->sc_dmat, seg, 1);
   3459  1.1      ryo 	memset(seg, 0, sizeof(*seg));
   3460  1.1      ryo  fail_alloc:
   3461  1.1      ryo 	*sizep = 0;
   3462  1.1      ryo 	return error;
   3463  1.1      ryo }
   3464  1.1      ryo 
   3465  1.1      ryo static void
   3466  1.1      ryo _free_dma(struct aq_softc *sc, bus_size_t *sizep, void **addrp,
   3467  1.1      ryo     bus_dmamap_t *mapp, bus_dma_segment_t *seg)
   3468  1.1      ryo {
   3469  1.1      ryo 	if (*mapp != NULL) {
   3470  1.1      ryo 		bus_dmamap_destroy(sc->sc_dmat, *mapp);
   3471  1.1      ryo 		*mapp = NULL;
   3472  1.1      ryo 	}
   3473  1.1      ryo 	if (*addrp != NULL) {
   3474  1.1      ryo 		bus_dmamem_unmap(sc->sc_dmat, *addrp, *sizep);
   3475  1.1      ryo 		*addrp = NULL;
   3476  1.1      ryo 	}
   3477  1.1      ryo 	if (*sizep != 0) {
   3478  1.1      ryo 		bus_dmamem_free(sc->sc_dmat, seg, 1);
   3479  1.1      ryo 		memset(seg, 0, sizeof(*seg));
   3480  1.1      ryo 		*sizep = 0;
   3481  1.1      ryo 	}
   3482  1.1      ryo }
   3483  1.1      ryo 
   3484  1.1      ryo static int
   3485  1.1      ryo aq_txring_alloc(struct aq_softc *sc, struct aq_txring *txring)
   3486  1.1      ryo {
   3487  1.1      ryo 	int i, error;
   3488  1.1      ryo 
   3489  1.1      ryo 	/* allocate tx descriptors */
   3490  1.1      ryo 	error = _alloc_dma(sc, sizeof(aq_tx_desc_t) * AQ_TXD_NUM,
   3491  1.1      ryo 	    &txring->txr_txdesc_size, (void **)&txring->txr_txdesc,
   3492  1.1      ryo 	    &txring->txr_txdesc_dmamap, txring->txr_txdesc_seg);
   3493  1.1      ryo 	if (error != 0)
   3494  1.1      ryo 		return error;
   3495  1.1      ryo 
   3496  1.1      ryo 	memset(txring->txr_txdesc, 0, sizeof(aq_tx_desc_t) * AQ_TXD_NUM);
   3497  1.1      ryo 
   3498  1.1      ryo 	/* fill tx ring with dmamap */
   3499  1.1      ryo 	for (i = 0; i < AQ_TXD_NUM; i++) {
   3500  1.1      ryo #define AQ_MAXDMASIZE	(16 * 1024)
   3501  1.1      ryo #define AQ_NTXSEGS	32
   3502  1.1      ryo 		/* XXX: TODO: error check */
   3503  1.1      ryo 		bus_dmamap_create(sc->sc_dmat, AQ_MAXDMASIZE, AQ_NTXSEGS,
   3504  1.1      ryo 		    AQ_MAXDMASIZE, 0, 0, &txring->txr_mbufs[i].dmamap);
   3505  1.1      ryo 	}
   3506  1.1      ryo 	return 0;
   3507  1.1      ryo }
   3508  1.1      ryo 
   3509  1.1      ryo static void
   3510  1.1      ryo aq_txring_free(struct aq_softc *sc, struct aq_txring *txring)
   3511  1.1      ryo {
   3512  1.1      ryo 	int i;
   3513  1.1      ryo 
   3514  1.1      ryo 	_free_dma(sc, &txring->txr_txdesc_size, (void **)&txring->txr_txdesc,
   3515  1.1      ryo 	    &txring->txr_txdesc_dmamap, txring->txr_txdesc_seg);
   3516  1.1      ryo 
   3517  1.1      ryo 	for (i = 0; i < AQ_TXD_NUM; i++) {
   3518  1.1      ryo 		if (txring->txr_mbufs[i].dmamap != NULL) {
   3519  1.1      ryo 			if (txring->txr_mbufs[i].m != NULL) {
   3520  1.1      ryo 				bus_dmamap_unload(sc->sc_dmat,
   3521  1.1      ryo 				    txring->txr_mbufs[i].dmamap);
   3522  1.1      ryo 				m_freem(txring->txr_mbufs[i].m);
   3523  1.1      ryo 				txring->txr_mbufs[i].m = NULL;
   3524  1.1      ryo 			}
   3525  1.1      ryo 			bus_dmamap_destroy(sc->sc_dmat,
   3526  1.1      ryo 			    txring->txr_mbufs[i].dmamap);
   3527  1.1      ryo 			txring->txr_mbufs[i].dmamap = NULL;
   3528  1.1      ryo 		}
   3529  1.1      ryo 	}
   3530  1.1      ryo }
   3531  1.1      ryo 
   3532  1.1      ryo static int
   3533  1.1      ryo aq_rxring_alloc(struct aq_softc *sc, struct aq_rxring *rxring)
   3534  1.1      ryo {
   3535  1.1      ryo 	int i, error;
   3536  1.1      ryo 
   3537  1.1      ryo 	/* allocate rx descriptors */
   3538  1.1      ryo 	error = _alloc_dma(sc, sizeof(aq_rx_desc_t) * AQ_RXD_NUM,
   3539  1.1      ryo 	    &rxring->rxr_rxdesc_size, (void **)&rxring->rxr_rxdesc,
   3540  1.1      ryo 	    &rxring->rxr_rxdesc_dmamap, rxring->rxr_rxdesc_seg);
   3541  1.1      ryo 	if (error != 0)
   3542  1.1      ryo 		return error;
   3543  1.1      ryo 
   3544  1.1      ryo 	memset(rxring->rxr_rxdesc, 0, sizeof(aq_rx_desc_t) * AQ_RXD_NUM);
   3545  1.1      ryo 
   3546  1.1      ryo 	/* fill rxring with dmamaps */
   3547  1.1      ryo 	for (i = 0; i < AQ_RXD_NUM; i++) {
   3548  1.1      ryo 		rxring->rxr_mbufs[i].m = NULL;
   3549  1.1      ryo 		/* XXX: TODO: error check */
   3550  1.1      ryo 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0, 0,
   3551  1.1      ryo 		    &rxring->rxr_mbufs[i].dmamap);
   3552  1.1      ryo 	}
   3553  1.1      ryo 	return 0;
   3554  1.1      ryo }
   3555  1.1      ryo 
   3556  1.1      ryo static void
   3557  1.1      ryo aq_rxdrain(struct aq_softc *sc, struct aq_rxring *rxring)
   3558  1.1      ryo {
   3559  1.1      ryo 	int i;
   3560  1.1      ryo 
   3561  1.1      ryo 	/* free all mbufs allocated for RX */
   3562  1.1      ryo 	for (i = 0; i < AQ_RXD_NUM; i++) {
   3563  1.1      ryo 		if (rxring->rxr_mbufs[i].m != NULL) {
   3564  1.1      ryo 			bus_dmamap_unload(sc->sc_dmat,
   3565  1.1      ryo 			    rxring->rxr_mbufs[i].dmamap);
   3566  1.1      ryo 			m_freem(rxring->rxr_mbufs[i].m);
   3567  1.1      ryo 			rxring->rxr_mbufs[i].m = NULL;
   3568  1.1      ryo 		}
   3569  1.1      ryo 	}
   3570  1.1      ryo }
   3571  1.1      ryo 
   3572  1.1      ryo static void
   3573  1.1      ryo aq_rxring_free(struct aq_softc *sc, struct aq_rxring *rxring)
   3574  1.1      ryo {
   3575  1.1      ryo 	int i;
   3576  1.1      ryo 
   3577  1.1      ryo 	/* free all mbufs and dmamaps */
   3578  1.1      ryo 	aq_rxdrain(sc, rxring);
   3579  1.1      ryo 	for (i = 0; i < AQ_RXD_NUM; i++) {
   3580  1.1      ryo 		if (rxring->rxr_mbufs[i].dmamap != NULL) {
   3581  1.1      ryo 			bus_dmamap_destroy(sc->sc_dmat,
   3582  1.1      ryo 			    rxring->rxr_mbufs[i].dmamap);
   3583  1.1      ryo 			rxring->rxr_mbufs[i].dmamap = NULL;
   3584  1.1      ryo 		}
   3585  1.1      ryo 	}
   3586  1.1      ryo 
   3587  1.1      ryo 	/* free RX descriptor */
   3588  1.1      ryo 	_free_dma(sc, &rxring->rxr_rxdesc_size, (void **)&rxring->rxr_rxdesc,
   3589  1.1      ryo 	    &rxring->rxr_rxdesc_dmamap, rxring->rxr_rxdesc_seg);
   3590  1.1      ryo }
   3591  1.1      ryo 
   3592  1.1      ryo static void
   3593  1.1      ryo aq_rxring_setmbuf(struct aq_softc *sc, struct aq_rxring *rxring, int idx,
   3594  1.1      ryo     struct mbuf *m)
   3595  1.1      ryo {
   3596  1.1      ryo 	int error;
   3597  1.1      ryo 
   3598  1.1      ryo 	/* if mbuf already exists, unload and free */
   3599  1.1      ryo 	if (rxring->rxr_mbufs[idx].m != NULL) {
   3600  1.1      ryo 		bus_dmamap_unload(sc->sc_dmat, rxring->rxr_mbufs[idx].dmamap);
   3601  1.1      ryo 		m_freem(rxring->rxr_mbufs[idx].m);
   3602  1.1      ryo 		rxring->rxr_mbufs[idx].m = NULL;
   3603  1.1      ryo 	}
   3604  1.1      ryo 
   3605  1.1      ryo 	rxring->rxr_mbufs[idx].m = m;
   3606  1.1      ryo 
   3607  1.1      ryo 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   3608  1.1      ryo 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxring->rxr_mbufs[idx].dmamap,
   3609  1.1      ryo 	    m, BUS_DMA_READ | BUS_DMA_NOWAIT);
   3610  1.1      ryo 	if (error) {
   3611  1.1      ryo 		device_printf(sc->sc_dev,
   3612  1.1      ryo 		    "unable to load rx DMA map %d, error = %d\n", idx, error);
   3613  1.1      ryo 		panic("%s: unable to load rx DMA map. error=%d",
   3614  1.1      ryo 		    __func__, error);
   3615  1.1      ryo 	}
   3616  1.1      ryo 	bus_dmamap_sync(sc->sc_dmat, rxring->rxr_mbufs[idx].dmamap, 0,
   3617  1.1      ryo 	    rxring->rxr_mbufs[idx].dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3618  1.1      ryo }
   3619  1.1      ryo 
   3620  1.1      ryo static inline void
   3621  1.1      ryo aq_rxring_reset_desc(struct aq_softc *sc, struct aq_rxring *rxring, int idx)
   3622  1.1      ryo {
   3623  1.1      ryo 	/* refill rxdesc, and sync */
   3624  1.1      ryo 	rxring->rxr_rxdesc[idx].read.buf_addr =
   3625  1.1      ryo 	   htole64(rxring->rxr_mbufs[idx].dmamap->dm_segs[0].ds_addr);
   3626  1.1      ryo 	rxring->rxr_rxdesc[idx].read.hdr_addr = 0;
   3627  1.1      ryo 	bus_dmamap_sync(sc->sc_dmat, rxring->rxr_rxdesc_dmamap,
   3628  1.1      ryo 	    sizeof(aq_rx_desc_t) * idx, sizeof(aq_rx_desc_t),
   3629  1.1      ryo 	    BUS_DMASYNC_PREWRITE);
   3630  1.1      ryo }
   3631  1.1      ryo 
   3632  1.1      ryo static struct mbuf *
   3633  1.1      ryo aq_alloc_mbuf(void)
   3634  1.1      ryo {
   3635  1.1      ryo 	struct mbuf *m;
   3636  1.1      ryo 
   3637  1.1      ryo 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   3638  1.1      ryo 	if (m == NULL)
   3639  1.1      ryo 		return NULL;
   3640  1.1      ryo 
   3641  1.1      ryo 	MCLGET(m, M_DONTWAIT);
   3642  1.1      ryo 	if ((m->m_flags & M_EXT) == 0) {
   3643  1.1      ryo 		m_freem(m);
   3644  1.1      ryo 		return NULL;
   3645  1.1      ryo 	}
   3646  1.1      ryo 
   3647  1.1      ryo 	return m;
   3648  1.1      ryo }
   3649  1.1      ryo 
   3650  1.1      ryo /* allocate mbuf and unload dmamap */
   3651  1.1      ryo static int
   3652  1.1      ryo aq_rxring_add(struct aq_softc *sc, struct aq_rxring *rxring, int idx)
   3653  1.1      ryo {
   3654  1.1      ryo 	struct mbuf *m;
   3655  1.1      ryo 
   3656  1.1      ryo 	m = aq_alloc_mbuf();
   3657  1.1      ryo 	if (m == NULL)
   3658  1.1      ryo 		return ENOBUFS;
   3659  1.1      ryo 
   3660  1.1      ryo 	aq_rxring_setmbuf(sc, rxring, idx, m);
   3661  1.1      ryo 	return 0;
   3662  1.1      ryo }
   3663  1.1      ryo 
   3664  1.1      ryo static int
   3665  1.1      ryo aq_txrx_rings_alloc(struct aq_softc *sc)
   3666  1.1      ryo {
   3667  1.1      ryo 	int n, error;
   3668  1.1      ryo 
   3669  1.1      ryo 	for (n = 0; n < sc->sc_nqueues; n++) {
   3670  1.1      ryo 		sc->sc_queue[n].sc = sc;
   3671  1.1      ryo 		sc->sc_queue[n].txring.txr_sc = sc;
   3672  1.1      ryo 		sc->sc_queue[n].txring.txr_index = n;
   3673  1.1      ryo 		mutex_init(&sc->sc_queue[n].txring.txr_mutex, MUTEX_DEFAULT,
   3674  1.1      ryo 		    IPL_NET);
   3675  1.1      ryo 		error = aq_txring_alloc(sc, &sc->sc_queue[n].txring);
   3676  1.1      ryo 		if (error != 0)
   3677  1.1      ryo 			goto failure;
   3678  1.1      ryo 
   3679  1.1      ryo 		error = aq_tx_pcq_alloc(sc, &sc->sc_queue[n].txring);
   3680  1.1      ryo 		if (error != 0)
   3681  1.1      ryo 			goto failure;
   3682  1.1      ryo 
   3683  1.1      ryo 		sc->sc_queue[n].rxring.rxr_sc = sc;
   3684  1.1      ryo 		sc->sc_queue[n].rxring.rxr_index = n;
   3685  1.1      ryo 		mutex_init(&sc->sc_queue[n].rxring.rxr_mutex, MUTEX_DEFAULT,
   3686  1.1      ryo 		   IPL_NET);
   3687  1.1      ryo 		error = aq_rxring_alloc(sc, &sc->sc_queue[n].rxring);
   3688  1.1      ryo 		if (error != 0)
   3689  1.1      ryo 			break;
   3690  1.1      ryo 	}
   3691  1.1      ryo 
   3692  1.1      ryo  failure:
   3693  1.1      ryo 	return error;
   3694  1.1      ryo }
   3695  1.1      ryo 
   3696  1.1      ryo static void
   3697  1.1      ryo aq_txrx_rings_free(struct aq_softc *sc)
   3698  1.1      ryo {
   3699  1.1      ryo 	int n;
   3700  1.1      ryo 
   3701  1.1      ryo 	for (n = 0; n < sc->sc_nqueues; n++) {
   3702  1.1      ryo 		aq_txring_free(sc, &sc->sc_queue[n].txring);
   3703  1.1      ryo 		mutex_destroy(&sc->sc_queue[n].txring.txr_mutex);
   3704  1.1      ryo 
   3705  1.1      ryo 		aq_tx_pcq_free(sc, &sc->sc_queue[n].txring);
   3706  1.1      ryo 
   3707  1.1      ryo 		aq_rxring_free(sc, &sc->sc_queue[n].rxring);
   3708  1.1      ryo 		mutex_destroy(&sc->sc_queue[n].rxring.rxr_mutex);
   3709  1.1      ryo 	}
   3710  1.1      ryo }
   3711  1.1      ryo 
   3712  1.1      ryo static int
   3713  1.1      ryo aq_tx_pcq_alloc(struct aq_softc *sc, struct aq_txring *txring)
   3714  1.1      ryo {
   3715  1.1      ryo 	int error = 0;
   3716  1.1      ryo 	txring->txr_softint = NULL;
   3717  1.1      ryo 
   3718  1.1      ryo 	txring->txr_pcq = pcq_create(AQ_TXD_NUM, KM_NOSLEEP);
   3719  1.1      ryo 	if (txring->txr_pcq == NULL) {
   3720  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3721  1.1      ryo 		    "unable to allocate pcq for TXring[%d]\n",
   3722  1.1      ryo 		    txring->txr_index);
   3723  1.1      ryo 		error = ENOMEM;
   3724  1.1      ryo 		goto done;
   3725  1.1      ryo 	}
   3726  1.1      ryo 
   3727  1.1      ryo 	txring->txr_softint = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
   3728  1.1      ryo 	    aq_deferred_transmit, txring);
   3729  1.1      ryo 	if (txring->txr_softint == NULL) {
   3730  1.1      ryo 		aprint_error_dev(sc->sc_dev,
   3731  1.1      ryo 		    "unable to establish softint for TXring[%d]\n",
   3732  1.1      ryo 		    txring->txr_index);
   3733  1.1      ryo 		error = ENOENT;
   3734  1.1      ryo 	}
   3735  1.1      ryo 
   3736  1.1      ryo  done:
   3737  1.1      ryo 	return error;
   3738  1.1      ryo }
   3739  1.1      ryo 
   3740  1.1      ryo static void
   3741  1.1      ryo aq_tx_pcq_free(struct aq_softc *sc, struct aq_txring *txring)
   3742  1.1      ryo {
   3743  1.1      ryo 	struct mbuf *m;
   3744  1.1      ryo 
   3745  1.1      ryo 	if (txring->txr_softint != NULL) {
   3746  1.1      ryo 		softint_disestablish(txring->txr_softint);
   3747  1.1      ryo 		txring->txr_softint = NULL;
   3748  1.1      ryo 	}
   3749  1.1      ryo 
   3750  1.1      ryo 	if (txring->txr_pcq != NULL) {
   3751  1.1      ryo 		while ((m = pcq_get(txring->txr_pcq)) != NULL)
   3752  1.1      ryo 			m_freem(m);
   3753  1.1      ryo 		pcq_destroy(txring->txr_pcq);
   3754  1.1      ryo 		txring->txr_pcq = NULL;
   3755  1.1      ryo 	}
   3756  1.1      ryo }
   3757  1.1      ryo 
   3758  1.4      ryo #if NSYSMON_ENVSYS > 0
   3759  1.4      ryo static void
   3760  1.4      ryo aq_temp_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   3761  1.4      ryo {
   3762  1.4      ryo 	struct aq_softc *sc;
   3763  1.4      ryo 	uint32_t temp;
   3764  1.4      ryo 	int error;
   3765  1.4      ryo 
   3766  1.4      ryo 	sc = sme->sme_cookie;
   3767  1.4      ryo 
   3768  1.4      ryo 	error = sc->sc_fw_ops->get_temperature(sc, &temp);
   3769  1.4      ryo 	if (error == 0) {
   3770  1.4      ryo 		edata->value_cur = temp;
   3771  1.4      ryo 		edata->state = ENVSYS_SVALID;
   3772  1.4      ryo 	} else {
   3773  1.4      ryo 		edata->state = ENVSYS_SINVALID;
   3774  1.4      ryo 	}
   3775  1.4      ryo }
   3776  1.4      ryo #endif
   3777  1.4      ryo 
   3778  1.1      ryo static void
   3779  1.1      ryo aq_tick(void *arg)
   3780  1.1      ryo {
   3781  1.1      ryo 	struct aq_softc *sc = arg;
   3782  1.1      ryo 
   3783  1.1      ryo 	if (sc->sc_poll_linkstat || sc->sc_detect_linkstat) {
   3784  1.1      ryo 		sc->sc_detect_linkstat = false;
   3785  1.1      ryo 		aq_update_link_status(sc);
   3786  1.1      ryo 	}
   3787  1.1      ryo 
   3788  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   3789  1.1      ryo 	if (sc->sc_poll_statistics)
   3790  1.1      ryo 		aq_update_statistics(sc);
   3791  1.1      ryo #endif
   3792  1.1      ryo 
   3793  1.1      ryo 	if (sc->sc_poll_linkstat
   3794  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   3795  1.1      ryo 	    || sc->sc_poll_statistics
   3796  1.1      ryo #endif
   3797  1.1      ryo 	    ) {
   3798  1.1      ryo 		callout_schedule(&sc->sc_tick_ch, hz);
   3799  1.1      ryo 	}
   3800  1.1      ryo }
   3801  1.1      ryo 
   3802  1.1      ryo /* interrupt enable/disable */
   3803  1.1      ryo static void
   3804  1.1      ryo aq_enable_intr(struct aq_softc *sc, bool link, bool txrx)
   3805  1.1      ryo {
   3806  1.1      ryo 	uint32_t imask = 0;
   3807  1.1      ryo 	int i;
   3808  1.1      ryo 
   3809  1.1      ryo 	if (txrx) {
   3810  1.1      ryo 		for (i = 0; i < sc->sc_nqueues; i++) {
   3811  1.1      ryo 			imask |= __BIT(sc->sc_tx_irq[i]);
   3812  1.1      ryo 			imask |= __BIT(sc->sc_rx_irq[i]);
   3813  1.1      ryo 		}
   3814  1.1      ryo 	}
   3815  1.1      ryo 
   3816  1.1      ryo 	if (link)
   3817  1.1      ryo 		imask |= __BIT(sc->sc_linkstat_irq);
   3818  1.1      ryo 
   3819  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_MASK_REG, imask);
   3820  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_STATUS_CLR_REG, 0xffffffff);
   3821  1.1      ryo }
   3822  1.1      ryo 
   3823  1.1      ryo static int
   3824  1.1      ryo aq_legacy_intr(void *arg)
   3825  1.1      ryo {
   3826  1.1      ryo 	struct aq_softc *sc = arg;
   3827  1.1      ryo 	uint32_t status;
   3828  1.1      ryo 	int nintr = 0;
   3829  1.1      ryo 
   3830  1.1      ryo 	status = AQ_READ_REG(sc, AQ_INTR_STATUS_REG);
   3831  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_STATUS_CLR_REG, 0xffffffff);
   3832  1.1      ryo 
   3833  1.1      ryo 	if (status & __BIT(sc->sc_linkstat_irq)) {
   3834  1.1      ryo 		sc->sc_detect_linkstat = true;
   3835  1.1      ryo 		callout_schedule(&sc->sc_tick_ch, 0);
   3836  1.1      ryo 		nintr++;
   3837  1.1      ryo 	}
   3838  1.1      ryo 
   3839  1.1      ryo 	if (status & __BIT(sc->sc_rx_irq[0])) {
   3840  1.1      ryo 		nintr += aq_rx_intr(&sc->sc_queue[0].rxring);
   3841  1.1      ryo 	}
   3842  1.1      ryo 
   3843  1.1      ryo 	if (status & __BIT(sc->sc_tx_irq[0])) {
   3844  1.1      ryo 		nintr += aq_tx_intr(&sc->sc_queue[0].txring);
   3845  1.1      ryo 	}
   3846  1.1      ryo 
   3847  1.1      ryo 	return nintr;
   3848  1.1      ryo }
   3849  1.1      ryo 
   3850  1.1      ryo static int
   3851  1.1      ryo aq_txrx_intr(void *arg)
   3852  1.1      ryo {
   3853  1.1      ryo 	struct aq_queue *queue = arg;
   3854  1.1      ryo 	struct aq_softc *sc = queue->sc;
   3855  1.1      ryo 	struct aq_txring *txring = &queue->txring;
   3856  1.1      ryo 	struct aq_rxring *rxring = &queue->rxring;
   3857  1.1      ryo 	uint32_t status;
   3858  1.1      ryo 	int nintr = 0;
   3859  1.1      ryo 	int txringidx, rxringidx, txirq, rxirq;
   3860  1.1      ryo 
   3861  1.1      ryo 	txringidx = txring->txr_index;
   3862  1.1      ryo 	rxringidx = rxring->rxr_index;
   3863  1.1      ryo 	txirq = sc->sc_tx_irq[txringidx];
   3864  1.1      ryo 	rxirq = sc->sc_rx_irq[rxringidx];
   3865  1.1      ryo 
   3866  1.1      ryo 	status = AQ_READ_REG(sc, AQ_INTR_STATUS_REG);
   3867  1.1      ryo 	if ((status & (__BIT(txirq) | __BIT(rxirq))) == 0) {
   3868  1.1      ryo 		/* stray interrupt? */
   3869  1.1      ryo 		return 0;
   3870  1.1      ryo 	}
   3871  1.1      ryo 
   3872  1.1      ryo 	nintr += aq_rx_intr(rxring);
   3873  1.1      ryo 	nintr += aq_tx_intr(txring);
   3874  1.1      ryo 
   3875  1.1      ryo 	return nintr;
   3876  1.1      ryo }
   3877  1.1      ryo 
   3878  1.1      ryo static int
   3879  1.1      ryo aq_link_intr(void *arg)
   3880  1.1      ryo {
   3881  1.1      ryo 	struct aq_softc *sc = arg;
   3882  1.1      ryo 	uint32_t status;
   3883  1.1      ryo 	int nintr = 0;
   3884  1.1      ryo 
   3885  1.1      ryo 	status = AQ_READ_REG(sc, AQ_INTR_STATUS_REG);
   3886  1.1      ryo 	if (status & __BIT(sc->sc_linkstat_irq)) {
   3887  1.1      ryo 		sc->sc_detect_linkstat = true;
   3888  1.1      ryo 		callout_schedule(&sc->sc_tick_ch, 0);
   3889  1.1      ryo 		AQ_WRITE_REG(sc, AQ_INTR_STATUS_CLR_REG,
   3890  1.1      ryo 		    __BIT(sc->sc_linkstat_irq));
   3891  1.1      ryo 		nintr++;
   3892  1.1      ryo 	}
   3893  1.1      ryo 
   3894  1.1      ryo 	return nintr;
   3895  1.1      ryo }
   3896  1.1      ryo 
   3897  1.1      ryo static void
   3898  1.1      ryo aq_txring_reset(struct aq_softc *sc, struct aq_txring *txring, bool start)
   3899  1.1      ryo {
   3900  1.1      ryo 	const int ringidx = txring->txr_index;
   3901  1.1      ryo 	int i;
   3902  1.1      ryo 
   3903  1.1      ryo 	mutex_enter(&txring->txr_mutex);
   3904  1.1      ryo 
   3905  1.1      ryo 	txring->txr_prodidx = 0;
   3906  1.1      ryo 	txring->txr_considx = 0;
   3907  1.1      ryo 	txring->txr_nfree = AQ_TXD_NUM;
   3908  1.1      ryo 	txring->txr_active = false;
   3909  1.1      ryo 
   3910  1.1      ryo 	/* free mbufs untransmitted */
   3911  1.1      ryo 	for (i = 0; i < AQ_TXD_NUM; i++) {
   3912  1.1      ryo 		if (txring->txr_mbufs[i].m != NULL) {
   3913  1.1      ryo 			m_freem(txring->txr_mbufs[i].m);
   3914  1.1      ryo 			txring->txr_mbufs[i].m = NULL;
   3915  1.1      ryo 		}
   3916  1.1      ryo 	}
   3917  1.1      ryo 
   3918  1.1      ryo 	/* disable DMA */
   3919  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TX_DMA_DESC_REG(ringidx), TX_DMA_DESC_EN, 0);
   3920  1.1      ryo 
   3921  1.1      ryo 	if (start) {
   3922  1.1      ryo 		/* TX descriptor physical address */
   3923  1.1      ryo 		paddr_t paddr = txring->txr_txdesc_dmamap->dm_segs[0].ds_addr;
   3924  1.1      ryo 		AQ_WRITE_REG(sc, TX_DMA_DESC_BASE_ADDRLSW_REG(ringidx), paddr);
   3925  1.1      ryo 		AQ_WRITE_REG(sc, TX_DMA_DESC_BASE_ADDRMSW_REG(ringidx),
   3926  1.1      ryo 		    (uint32_t)((uint64_t)paddr >> 32));
   3927  1.1      ryo 
   3928  1.1      ryo 		/* TX descriptor size */
   3929  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_DESC_REG(ringidx), TX_DMA_DESC_LEN,
   3930  1.1      ryo 		    AQ_TXD_NUM / 8);
   3931  1.1      ryo 
   3932  1.1      ryo 		/* reload TAIL pointer */
   3933  1.1      ryo 		txring->txr_prodidx = txring->txr_considx =
   3934  1.1      ryo 		    AQ_READ_REG(sc, TX_DMA_DESC_TAIL_PTR_REG(ringidx));
   3935  1.1      ryo 		AQ_WRITE_REG(sc, TX_DMA_DESC_WRWB_THRESH_REG(ringidx), 0);
   3936  1.1      ryo 
   3937  1.1      ryo 		/* Mapping interrupt vector */
   3938  1.1      ryo 		AQ_WRITE_REG_BIT(sc, AQ_INTR_IRQ_MAP_TX_REG(ringidx),
   3939  1.1      ryo 		    AQ_INTR_IRQ_MAP_TX_IRQMAP(ringidx), sc->sc_tx_irq[ringidx]);
   3940  1.1      ryo 		AQ_WRITE_REG_BIT(sc, AQ_INTR_IRQ_MAP_TX_REG(ringidx),
   3941  1.1      ryo 		    AQ_INTR_IRQ_MAP_TX_EN(ringidx), true);
   3942  1.1      ryo 
   3943  1.1      ryo 		/* enable DMA */
   3944  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TX_DMA_DESC_REG(ringidx),
   3945  1.1      ryo 		    TX_DMA_DESC_EN, 1);
   3946  1.1      ryo 
   3947  1.1      ryo 		const int cpuid = 0;	/* XXX? */
   3948  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TDM_DCAD_REG(ringidx),
   3949  1.1      ryo 		    TDM_DCAD_CPUID, cpuid);
   3950  1.1      ryo 		AQ_WRITE_REG_BIT(sc, TDM_DCAD_REG(ringidx),
   3951  1.1      ryo 		    TDM_DCAD_CPUID_EN, 0);
   3952  1.1      ryo 
   3953  1.1      ryo 		txring->txr_active = true;
   3954  1.1      ryo 	}
   3955  1.1      ryo 
   3956  1.1      ryo 	mutex_exit(&txring->txr_mutex);
   3957  1.1      ryo }
   3958  1.1      ryo 
   3959  1.1      ryo static int
   3960  1.1      ryo aq_rxring_reset(struct aq_softc *sc, struct aq_rxring *rxring, bool start)
   3961  1.1      ryo {
   3962  1.1      ryo 	const int ringidx = rxring->rxr_index;
   3963  1.1      ryo 	int i;
   3964  1.1      ryo 	int error = 0;
   3965  1.1      ryo 
   3966  1.1      ryo 	mutex_enter(&rxring->rxr_mutex);
   3967  1.1      ryo 	rxring->rxr_active = false;
   3968  1.1      ryo 
   3969  1.1      ryo 	/* disable DMA */
   3970  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(ringidx), RX_DMA_DESC_EN, 0);
   3971  1.1      ryo 
   3972  1.1      ryo 	/* free all RX mbufs */
   3973  1.1      ryo 	aq_rxdrain(sc, rxring);
   3974  1.1      ryo 
   3975  1.1      ryo 	if (start) {
   3976  1.1      ryo 		for (i = 0; i < AQ_RXD_NUM; i++) {
   3977  1.1      ryo 			error = aq_rxring_add(sc, rxring, i);
   3978  1.1      ryo 			if (error != 0) {
   3979  1.1      ryo 				aq_rxdrain(sc, rxring);
   3980  1.1      ryo 				return error;
   3981  1.1      ryo 			}
   3982  1.1      ryo 			aq_rxring_reset_desc(sc, rxring, i);
   3983  1.1      ryo 		}
   3984  1.1      ryo 
   3985  1.1      ryo 		/* RX descriptor physical address */
   3986  1.1      ryo 		paddr_t paddr = rxring->rxr_rxdesc_dmamap->dm_segs[0].ds_addr;
   3987  1.1      ryo 		AQ_WRITE_REG(sc, RX_DMA_DESC_BASE_ADDRLSW_REG(ringidx), paddr);
   3988  1.1      ryo 		AQ_WRITE_REG(sc, RX_DMA_DESC_BASE_ADDRMSW_REG(ringidx),
   3989  1.1      ryo 		    (uint32_t)((uint64_t)paddr >> 32));
   3990  1.1      ryo 
   3991  1.1      ryo 		/* RX descriptor size */
   3992  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(ringidx), RX_DMA_DESC_LEN,
   3993  1.1      ryo 		    AQ_RXD_NUM / 8);
   3994  1.1      ryo 
   3995  1.1      ryo 		/* maximum receive frame size */
   3996  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_BUFSIZE_REG(ringidx),
   3997  1.1      ryo 		    RX_DMA_DESC_BUFSIZE_DATA, MCLBYTES / 1024);
   3998  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_BUFSIZE_REG(ringidx),
   3999  1.1      ryo 		    RX_DMA_DESC_BUFSIZE_HDR, 0 / 1024);
   4000  1.1      ryo 
   4001  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(ringidx),
   4002  1.1      ryo 		    RX_DMA_DESC_HEADER_SPLIT, 0);
   4003  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(ringidx),
   4004  1.1      ryo 		    RX_DMA_DESC_VLAN_STRIP,
   4005  1.1      ryo 		    (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_HWTAGGING) ?
   4006  1.1      ryo 		    1 : 0);
   4007  1.1      ryo 
   4008  1.1      ryo 		/*
   4009  1.1      ryo 		 * reload TAIL pointer, and update readidx
   4010  1.1      ryo 		 * (HEAD pointer cannot write)
   4011  1.1      ryo 		 */
   4012  1.1      ryo 		rxring->rxr_readidx = AQ_READ_REG_BIT(sc,
   4013  1.1      ryo 		    RX_DMA_DESC_HEAD_PTR_REG(ringidx), RX_DMA_DESC_HEAD_PTR);
   4014  1.1      ryo 		AQ_WRITE_REG(sc, RX_DMA_DESC_TAIL_PTR_REG(ringidx),
   4015  1.1      ryo 		    (rxring->rxr_readidx + AQ_RXD_NUM - 1) % AQ_RXD_NUM);
   4016  1.1      ryo 
   4017  1.1      ryo 		/* Rx ring set mode */
   4018  1.1      ryo 
   4019  1.1      ryo 		/* Mapping interrupt vector */
   4020  1.1      ryo 		AQ_WRITE_REG_BIT(sc, AQ_INTR_IRQ_MAP_RX_REG(ringidx),
   4021  1.1      ryo 		    AQ_INTR_IRQ_MAP_RX_IRQMAP(ringidx), sc->sc_rx_irq[ringidx]);
   4022  1.1      ryo 		AQ_WRITE_REG_BIT(sc, AQ_INTR_IRQ_MAP_RX_REG(ringidx),
   4023  1.1      ryo 		    AQ_INTR_IRQ_MAP_RX_EN(ringidx), 1);
   4024  1.1      ryo 
   4025  1.1      ryo 		const int cpuid = 0;	/* XXX? */
   4026  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DCAD_REG(ringidx),
   4027  1.1      ryo 		    RX_DMA_DCAD_CPUID, cpuid);
   4028  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DCAD_REG(ringidx),
   4029  1.1      ryo 		    RX_DMA_DCAD_DESC_EN, 0);
   4030  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DCAD_REG(ringidx),
   4031  1.1      ryo 		    RX_DMA_DCAD_HEADER_EN, 0);
   4032  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DCAD_REG(ringidx),
   4033  1.1      ryo 		    RX_DMA_DCAD_PAYLOAD_EN, 0);
   4034  1.1      ryo 
   4035  1.1      ryo 		/* enable DMA. start receiving */
   4036  1.1      ryo 		AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(ringidx),
   4037  1.1      ryo 		    RX_DMA_DESC_EN, 1);
   4038  1.1      ryo 
   4039  1.1      ryo 		rxring->rxr_active = true;
   4040  1.1      ryo 	}
   4041  1.1      ryo 
   4042  1.1      ryo 	mutex_exit(&rxring->rxr_mutex);
   4043  1.1      ryo 	return error;
   4044  1.1      ryo }
   4045  1.1      ryo 
   4046  1.1      ryo #define TXRING_NEXTIDX(idx)	\
   4047  1.1      ryo 	(((idx) >= (AQ_TXD_NUM - 1)) ? 0 : ((idx) + 1))
   4048  1.1      ryo #define RXRING_NEXTIDX(idx)	\
   4049  1.1      ryo 	(((idx) >= (AQ_RXD_NUM - 1)) ? 0 : ((idx) + 1))
   4050  1.1      ryo 
   4051  1.1      ryo static int
   4052  1.1      ryo aq_encap_txring(struct aq_softc *sc, struct aq_txring *txring, struct mbuf **mp)
   4053  1.1      ryo {
   4054  1.1      ryo 	bus_dmamap_t map;
   4055  1.1      ryo 	struct mbuf *m = *mp;
   4056  1.1      ryo 	uint32_t ctl1, ctl1_ctx, ctl2;
   4057  1.1      ryo 	int idx, i, error;
   4058  1.1      ryo 
   4059  1.1      ryo 	idx = txring->txr_prodidx;
   4060  1.1      ryo 	map = txring->txr_mbufs[idx].dmamap;
   4061  1.1      ryo 
   4062  1.1      ryo 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   4063  1.1      ryo 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   4064  1.1      ryo 	if (error == EFBIG) {
   4065  1.1      ryo 		struct mbuf *n;
   4066  1.1      ryo 		n = m_defrag(m, M_DONTWAIT);
   4067  1.1      ryo 		if (n == NULL)
   4068  1.1      ryo 			return EFBIG;
   4069  1.1      ryo 		/* m_defrag() preserve m */
   4070  1.1      ryo 		KASSERT(n == m);
   4071  1.1      ryo 		error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   4072  1.1      ryo 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   4073  1.1      ryo 	}
   4074  1.1      ryo 	if (error != 0)
   4075  1.1      ryo 		return error;
   4076  1.1      ryo 
   4077  1.1      ryo 	/*
   4078  1.1      ryo 	 * check spaces of free descriptors.
   4079  1.1      ryo 	 * +1 is additional descriptor for context (vlan, etc,.)
   4080  1.1      ryo 	 */
   4081  1.1      ryo 	if ((map->dm_nsegs + 1) > txring->txr_nfree) {
   4082  1.1      ryo 		device_printf(sc->sc_dev,
   4083  1.1      ryo 		    "TX: not enough descriptors left %d for %d segs\n",
   4084  1.1      ryo 		    txring->txr_nfree, map->dm_nsegs + 1);
   4085  1.1      ryo 		bus_dmamap_unload(sc->sc_dmat, map);
   4086  1.1      ryo 		return ENOBUFS;
   4087  1.1      ryo 	}
   4088  1.1      ryo 
   4089  1.1      ryo 	/* sync dma for mbuf */
   4090  1.1      ryo 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   4091  1.1      ryo 	    BUS_DMASYNC_PREWRITE);
   4092  1.1      ryo 
   4093  1.1      ryo 	ctl1_ctx = 0;
   4094  1.1      ryo 	ctl2 = __SHIFTIN(m->m_pkthdr.len, AQ_TXDESC_CTL2_LEN);
   4095  1.1      ryo 
   4096  1.1      ryo 	if (vlan_has_tag(m)) {
   4097  1.1      ryo 		ctl1 = AQ_TXDESC_CTL1_TYPE_TXC;
   4098  1.1      ryo 		ctl1 |= __SHIFTIN(vlan_get_tag(m), AQ_TXDESC_CTL1_VID);
   4099  1.1      ryo 
   4100  1.1      ryo 		ctl1_ctx |= AQ_TXDESC_CTL1_CMD_VLAN;
   4101  1.1      ryo 		ctl2 |= AQ_TXDESC_CTL2_CTX_EN;
   4102  1.1      ryo 
   4103  1.1      ryo 		/* fill context descriptor and forward index */
   4104  1.1      ryo 		txring->txr_txdesc[idx].buf_addr = 0;
   4105  1.1      ryo 		txring->txr_txdesc[idx].ctl1 = htole32(ctl1);
   4106  1.1      ryo 		txring->txr_txdesc[idx].ctl2 = 0;
   4107  1.1      ryo 
   4108  1.1      ryo 		idx = TXRING_NEXTIDX(idx);
   4109  1.1      ryo 		txring->txr_nfree--;
   4110  1.1      ryo 	}
   4111  1.1      ryo 
   4112  1.1      ryo 	if (m->m_pkthdr.csum_flags & M_CSUM_IPv4)
   4113  1.1      ryo 		ctl1_ctx |= AQ_TXDESC_CTL1_CMD_IP4CSUM;
   4114  1.1      ryo 	if (m->m_pkthdr.csum_flags &
   4115  1.1      ryo 	    (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   4116  1.1      ryo 		ctl1_ctx |= AQ_TXDESC_CTL1_CMD_L4CSUM;
   4117  1.1      ryo 	}
   4118  1.1      ryo 
   4119  1.1      ryo 	/* fill descriptor(s) */
   4120  1.1      ryo 	for (i = 0; i < map->dm_nsegs; i++) {
   4121  1.1      ryo 		ctl1 = ctl1_ctx | AQ_TXDESC_CTL1_TYPE_TXD |
   4122  1.1      ryo 		    __SHIFTIN(map->dm_segs[i].ds_len, AQ_TXDESC_CTL1_BLEN);
   4123  1.1      ryo 		ctl1 |= AQ_TXDESC_CTL1_CMD_FCS;
   4124  1.1      ryo 
   4125  1.1      ryo 		if (i == 0) {
   4126  1.1      ryo 			/* remember mbuf of these descriptors */
   4127  1.1      ryo 			txring->txr_mbufs[idx].m = m;
   4128  1.1      ryo 		} else {
   4129  1.1      ryo 			txring->txr_mbufs[idx].m = NULL;
   4130  1.1      ryo 		}
   4131  1.1      ryo 
   4132  1.1      ryo 		if (i == map->dm_nsegs - 1) {
   4133  1.1      ryo 			/* last segment, mark an EndOfPacket, and cause intr */
   4134  1.1      ryo 			ctl1 |= AQ_TXDESC_CTL1_EOP | AQ_TXDESC_CTL1_CMD_WB;
   4135  1.1      ryo 		}
   4136  1.1      ryo 
   4137  1.1      ryo 		txring->txr_txdesc[idx].buf_addr =
   4138  1.1      ryo 		    htole64(map->dm_segs[i].ds_addr);
   4139  1.1      ryo 		txring->txr_txdesc[idx].ctl1 = htole32(ctl1);
   4140  1.1      ryo 		txring->txr_txdesc[idx].ctl2 = htole32(ctl2);
   4141  1.1      ryo 
   4142  1.1      ryo 		bus_dmamap_sync(sc->sc_dmat, txring->txr_txdesc_dmamap,
   4143  1.1      ryo 		    sizeof(aq_tx_desc_t) * idx, sizeof(aq_tx_desc_t),
   4144  1.1      ryo 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   4145  1.1      ryo 
   4146  1.1      ryo 		idx = TXRING_NEXTIDX(idx);
   4147  1.1      ryo 		txring->txr_nfree--;
   4148  1.1      ryo 	}
   4149  1.1      ryo 
   4150  1.1      ryo 	txring->txr_prodidx = idx;
   4151  1.1      ryo 
   4152  1.1      ryo 	return 0;
   4153  1.1      ryo }
   4154  1.1      ryo 
   4155  1.1      ryo static int
   4156  1.1      ryo aq_tx_intr(void *arg)
   4157  1.1      ryo {
   4158  1.1      ryo 	struct aq_txring *txring = arg;
   4159  1.1      ryo 	struct aq_softc *sc = txring->txr_sc;
   4160  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4161  1.3      ryo 	struct mbuf *m;
   4162  1.1      ryo 	const int ringidx = txring->txr_index;
   4163  1.1      ryo 	unsigned int idx, hw_head, n = 0;
   4164  1.1      ryo 
   4165  1.1      ryo 	mutex_enter(&txring->txr_mutex);
   4166  1.1      ryo 
   4167  1.1      ryo 	if (!txring->txr_active)
   4168  1.1      ryo 		goto tx_intr_done;
   4169  1.1      ryo 
   4170  1.1      ryo 	hw_head = AQ_READ_REG_BIT(sc, TX_DMA_DESC_HEAD_PTR_REG(ringidx),
   4171  1.1      ryo 	    TX_DMA_DESC_HEAD_PTR);
   4172  1.1      ryo 	if (hw_head == txring->txr_considx) {
   4173  1.1      ryo 		goto tx_intr_done;
   4174  1.1      ryo 	}
   4175  1.1      ryo 
   4176  1.1      ryo 	for (idx = txring->txr_considx; idx != hw_head;
   4177  1.1      ryo 	    idx = TXRING_NEXTIDX(idx), n++) {
   4178  1.1      ryo 
   4179  1.3      ryo 		if ((m = txring->txr_mbufs[idx].m) != NULL) {
   4180  1.1      ryo 			bus_dmamap_unload(sc->sc_dmat,
   4181  1.1      ryo 			    txring->txr_mbufs[idx].dmamap);
   4182  1.3      ryo 
   4183  1.3      ryo 			txring->txr_opackets++;
   4184  1.3      ryo 			txring->txr_obytes += m->m_pkthdr.len;
   4185  1.3      ryo 			if (m->m_flags & M_MCAST)
   4186  1.3      ryo 				txring->txr_omcasts++;
   4187  1.3      ryo 
   4188  1.3      ryo 			m_freem(m);
   4189  1.1      ryo 			txring->txr_mbufs[idx].m = NULL;
   4190  1.1      ryo 		}
   4191  1.1      ryo 
   4192  1.1      ryo 		txring->txr_nfree++;
   4193  1.1      ryo 	}
   4194  1.1      ryo 	txring->txr_considx = idx;
   4195  1.1      ryo 
   4196  1.1      ryo 	if (ringidx == 0 && txring->txr_nfree >= AQ_TXD_MIN)
   4197  1.1      ryo 		ifp->if_flags &= ~IFF_OACTIVE;
   4198  1.1      ryo 
   4199  1.1      ryo 	/* no more pending TX packet, cancel watchdog */
   4200  1.1      ryo 	if (txring->txr_nfree >= AQ_TXD_NUM)
   4201  1.1      ryo 		ifp->if_timer = 0;
   4202  1.1      ryo 
   4203  1.1      ryo  tx_intr_done:
   4204  1.1      ryo 	mutex_exit(&txring->txr_mutex);
   4205  1.1      ryo 
   4206  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_STATUS_CLR_REG, __BIT(sc->sc_tx_irq[ringidx]));
   4207  1.1      ryo 	return n;
   4208  1.1      ryo }
   4209  1.1      ryo 
   4210  1.1      ryo static int
   4211  1.1      ryo aq_rx_intr(void *arg)
   4212  1.1      ryo {
   4213  1.1      ryo 	struct aq_rxring *rxring = arg;
   4214  1.1      ryo 	struct aq_softc *sc = rxring->rxr_sc;
   4215  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4216  1.1      ryo 	const int ringidx = rxring->rxr_index;
   4217  1.1      ryo 	aq_rx_desc_t *rxd;
   4218  1.1      ryo 	struct mbuf *m, *m0, *mprev, *new_m;
   4219  1.1      ryo 	uint32_t rxd_type, rxd_hash __unused;
   4220  1.1      ryo 	uint16_t rxd_status, rxd_pktlen;
   4221  1.1      ryo 	uint16_t rxd_nextdescptr __unused, rxd_vlan __unused;
   4222  1.1      ryo 	unsigned int idx, n = 0;
   4223  1.1      ryo 
   4224  1.1      ryo 	mutex_enter(&rxring->rxr_mutex);
   4225  1.1      ryo 
   4226  1.1      ryo 	if (!rxring->rxr_active)
   4227  1.1      ryo 		goto rx_intr_done;
   4228  1.1      ryo 
   4229  1.1      ryo 	if (rxring->rxr_readidx == AQ_READ_REG_BIT(sc,
   4230  1.1      ryo 	    RX_DMA_DESC_HEAD_PTR_REG(ringidx), RX_DMA_DESC_HEAD_PTR)) {
   4231  1.1      ryo 		goto rx_intr_done;
   4232  1.1      ryo 	}
   4233  1.1      ryo 
   4234  1.1      ryo 	m0 = mprev = NULL;
   4235  1.1      ryo 	for (idx = rxring->rxr_readidx;
   4236  1.1      ryo 	    idx != AQ_READ_REG_BIT(sc, RX_DMA_DESC_HEAD_PTR_REG(ringidx),
   4237  1.1      ryo 	    RX_DMA_DESC_HEAD_PTR); idx = RXRING_NEXTIDX(idx), n++) {
   4238  1.1      ryo 
   4239  1.1      ryo 		bus_dmamap_sync(sc->sc_dmat, rxring->rxr_rxdesc_dmamap,
   4240  1.1      ryo 		    sizeof(aq_rx_desc_t) * idx, sizeof(aq_rx_desc_t),
   4241  1.1      ryo 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   4242  1.1      ryo 
   4243  1.1      ryo 		rxd = &rxring->rxr_rxdesc[idx];
   4244  1.1      ryo 		rxd_status = le16toh(rxd->wb.status);
   4245  1.1      ryo 
   4246  1.1      ryo 		if ((rxd_status & RXDESC_STATUS_DD) == 0)
   4247  1.1      ryo 			break;	/* not yet done */
   4248  1.1      ryo 
   4249  1.1      ryo 		rxd_type = le32toh(rxd->wb.type);
   4250  1.1      ryo 		rxd_pktlen = le16toh(rxd->wb.pkt_len);
   4251  1.1      ryo 		rxd_nextdescptr = le16toh(rxd->wb.next_desc_ptr);
   4252  1.1      ryo 		rxd_hash = le32toh(rxd->wb.rss_hash);
   4253  1.1      ryo 		rxd_vlan = le16toh(rxd->wb.vlan);
   4254  1.1      ryo 
   4255  1.1      ryo 		if ((rxd_status & RXDESC_STATUS_MACERR) ||
   4256  1.1      ryo 		    (rxd_type & RXDESC_TYPE_MAC_DMA_ERR)) {
   4257  1.3      ryo 			rxring->rxr_ierrors++;
   4258  1.1      ryo 			goto rx_next;
   4259  1.1      ryo 		}
   4260  1.1      ryo 
   4261  1.1      ryo 		bus_dmamap_sync(sc->sc_dmat, rxring->rxr_mbufs[idx].dmamap, 0,
   4262  1.1      ryo 		    rxring->rxr_mbufs[idx].dmamap->dm_mapsize,
   4263  1.1      ryo 		    BUS_DMASYNC_POSTREAD);
   4264  1.1      ryo 		m = rxring->rxr_mbufs[idx].m;
   4265  1.1      ryo 
   4266  1.1      ryo 		new_m = aq_alloc_mbuf();
   4267  1.1      ryo 		if (new_m == NULL) {
   4268  1.1      ryo 			/*
   4269  1.1      ryo 			 * cannot allocate new mbuf.
   4270  1.1      ryo 			 * discard this packet, and reuse mbuf for next.
   4271  1.1      ryo 			 */
   4272  1.3      ryo 			rxring->rxr_iqdrops++;
   4273  1.1      ryo 			goto rx_next;
   4274  1.1      ryo 		}
   4275  1.1      ryo 		rxring->rxr_mbufs[idx].m = NULL;
   4276  1.1      ryo 		aq_rxring_setmbuf(sc, rxring, idx, new_m);
   4277  1.1      ryo 
   4278  1.1      ryo 		if (m0 == NULL) {
   4279  1.1      ryo 			m0 = m;
   4280  1.1      ryo 		} else {
   4281  1.1      ryo 			if (m->m_flags & M_PKTHDR)
   4282  1.1      ryo 				m_remove_pkthdr(m);
   4283  1.1      ryo 			mprev->m_next = m;
   4284  1.1      ryo 		}
   4285  1.1      ryo 		mprev = m;
   4286  1.1      ryo 
   4287  1.1      ryo 		if ((rxd_status & RXDESC_STATUS_EOP) == 0) {
   4288  1.1      ryo 			m->m_len = MCLBYTES;
   4289  1.1      ryo 		} else {
   4290  1.1      ryo 			/* last buffer */
   4291  1.1      ryo 			m->m_len = rxd_pktlen % MCLBYTES;
   4292  1.1      ryo 			m0->m_pkthdr.len = rxd_pktlen;
   4293  1.1      ryo 			/* VLAN offloading */
   4294  1.1      ryo 			if ((sc->sc_ethercom.ec_capenable &
   4295  1.1      ryo 			    ETHERCAP_VLAN_HWTAGGING) &&
   4296  1.1      ryo 			    (__SHIFTOUT(rxd_type, RXDESC_TYPE_PKTTYPE_VLAN) ||
   4297  1.1      ryo 			    __SHIFTOUT(rxd_type,
   4298  1.1      ryo 			    RXDESC_TYPE_PKTTYPE_VLAN_DOUBLE))) {
   4299  1.1      ryo 				vlan_set_tag(m0, rxd_vlan);
   4300  1.1      ryo 			}
   4301  1.1      ryo 
   4302  1.1      ryo 			/* Checksum offloading */
   4303  1.1      ryo 			unsigned int pkttype_eth =
   4304  1.1      ryo 			    __SHIFTOUT(rxd_type, RXDESC_TYPE_PKTTYPE_ETHER);
   4305  1.1      ryo 			if ((ifp->if_capabilities & IFCAP_CSUM_IPv4_Rx) &&
   4306  1.1      ryo 			    (pkttype_eth == RXDESC_TYPE_PKTTYPE_ETHER_IPV4) &&
   4307  1.1      ryo 			    __SHIFTOUT(rxd_type,
   4308  1.1      ryo 			    RXDESC_TYPE_IPV4_CSUM_CHECKED)) {
   4309  1.1      ryo 				m0->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   4310  1.1      ryo 				if (__SHIFTOUT(rxd_status,
   4311  1.1      ryo 				    RXDESC_STATUS_IPV4_CSUM_NG))
   4312  1.1      ryo 					m0->m_pkthdr.csum_flags |=
   4313  1.1      ryo 					    M_CSUM_IPv4_BAD;
   4314  1.1      ryo 			}
   4315  1.1      ryo #if notyet
   4316  1.1      ryo 			/*
   4317  1.1      ryo 			 * XXX: aq always marks BAD for fragmented packet.
   4318  1.1      ryo 			 * we should peek L3 header, and ignore cksum flags
   4319  1.1      ryo 			 * if the packet is fragmented.
   4320  1.1      ryo 			 */
   4321  1.1      ryo 			if (__SHIFTOUT(rxd_type,
   4322  1.1      ryo 			    RXDESC_TYPE_TCPUDP_CSUM_CHECKED)) {
   4323  1.1      ryo 				bool checked = false;
   4324  1.1      ryo 				unsigned int pkttype_proto =
   4325  1.1      ryo 				    __SHIFTOUT(rxd_type,
   4326  1.1      ryo 				    RXDESC_TYPE_PKTTYPE_PROTO);
   4327  1.1      ryo 
   4328  1.1      ryo 				if (pkttype_proto ==
   4329  1.1      ryo 				    RXDESC_TYPE_PKTTYPE_PROTO_TCP) {
   4330  1.1      ryo 					if ((pkttype_eth ==
   4331  1.1      ryo 					    RXDESC_TYPE_PKTTYPE_ETHER_IPV4) &&
   4332  1.1      ryo 					    (ifp->if_capabilities &
   4333  1.1      ryo 					    IFCAP_CSUM_TCPv4_Rx)) {
   4334  1.1      ryo 						m0->m_pkthdr.csum_flags |=
   4335  1.1      ryo 						    M_CSUM_TCPv4;
   4336  1.1      ryo 						checked = true;
   4337  1.1      ryo 					} else if ((pkttype_eth ==
   4338  1.1      ryo 					    RXDESC_TYPE_PKTTYPE_ETHER_IPV6) &&
   4339  1.1      ryo 					    (ifp->if_capabilities &
   4340  1.1      ryo 					    IFCAP_CSUM_TCPv6_Rx)) {
   4341  1.1      ryo 						m0->m_pkthdr.csum_flags |=
   4342  1.1      ryo 						    M_CSUM_TCPv6;
   4343  1.1      ryo 						checked = true;
   4344  1.1      ryo 					}
   4345  1.1      ryo 				} else if (pkttype_proto ==
   4346  1.1      ryo 				    RXDESC_TYPE_PKTTYPE_PROTO_UDP) {
   4347  1.1      ryo 					if ((pkttype_eth ==
   4348  1.1      ryo 					    RXDESC_TYPE_PKTTYPE_ETHER_IPV4) &&
   4349  1.1      ryo 					    (ifp->if_capabilities &
   4350  1.1      ryo 					    IFCAP_CSUM_UDPv4_Rx)) {
   4351  1.1      ryo 						m0->m_pkthdr.csum_flags |=
   4352  1.1      ryo 						    M_CSUM_UDPv4;
   4353  1.1      ryo 						checked = true;
   4354  1.1      ryo 					} else if ((pkttype_eth ==
   4355  1.1      ryo 					    RXDESC_TYPE_PKTTYPE_ETHER_IPV6) &&
   4356  1.1      ryo 					    (ifp->if_capabilities &
   4357  1.1      ryo 					    IFCAP_CSUM_UDPv6_Rx)) {
   4358  1.1      ryo 						m0->m_pkthdr.csum_flags |=
   4359  1.1      ryo 						    M_CSUM_UDPv6;
   4360  1.1      ryo 						checked = true;
   4361  1.1      ryo 					}
   4362  1.1      ryo 				}
   4363  1.1      ryo 				if (checked &&
   4364  1.1      ryo 				    (__SHIFTOUT(rxd_status,
   4365  1.1      ryo 				    RXDESC_STATUS_TCPUDP_CSUM_ERROR) ||
   4366  1.1      ryo 				    !__SHIFTOUT(rxd_status,
   4367  1.1      ryo 				    RXDESC_STATUS_TCPUDP_CSUM_OK))) {
   4368  1.1      ryo 					m0->m_pkthdr.csum_flags |=
   4369  1.1      ryo 					    M_CSUM_TCP_UDP_BAD;
   4370  1.1      ryo 				}
   4371  1.1      ryo 			}
   4372  1.1      ryo #endif
   4373  1.1      ryo 			m_set_rcvif(m0, ifp);
   4374  1.3      ryo 			rxring->rxr_ipackets++;
   4375  1.3      ryo 			rxring->rxr_ibytes += m0->m_pkthdr.len;
   4376  1.1      ryo 			if_percpuq_enqueue(ifp->if_percpuq, m0);
   4377  1.1      ryo 			m0 = mprev = NULL;
   4378  1.1      ryo 		}
   4379  1.1      ryo 
   4380  1.1      ryo  rx_next:
   4381  1.1      ryo 		aq_rxring_reset_desc(sc, rxring, idx);
   4382  1.1      ryo 		AQ_WRITE_REG(sc, RX_DMA_DESC_TAIL_PTR_REG(ringidx), idx);
   4383  1.1      ryo 	}
   4384  1.1      ryo 	rxring->rxr_readidx = idx;
   4385  1.1      ryo 
   4386  1.1      ryo  rx_intr_done:
   4387  1.1      ryo 	mutex_exit(&rxring->rxr_mutex);
   4388  1.1      ryo 
   4389  1.1      ryo 	AQ_WRITE_REG(sc, AQ_INTR_STATUS_CLR_REG, __BIT(sc->sc_rx_irq[ringidx]));
   4390  1.1      ryo 	return n;
   4391  1.1      ryo }
   4392  1.1      ryo 
   4393  1.1      ryo static int
   4394  1.1      ryo aq_ifflags_cb(struct ethercom *ec)
   4395  1.1      ryo {
   4396  1.1      ryo 	struct ifnet *ifp = &ec->ec_if;
   4397  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   4398  1.1      ryo 	int i, ecchange, error = 0;
   4399  1.1      ryo 	unsigned short iffchange;
   4400  1.1      ryo 
   4401  1.1      ryo 	AQ_LOCK(sc);
   4402  1.1      ryo 
   4403  1.1      ryo 	iffchange = ifp->if_flags ^ sc->sc_if_flags;
   4404  1.1      ryo 	if ((iffchange & IFF_PROMISC) != 0)
   4405  1.1      ryo 		error = aq_set_filter(sc);
   4406  1.1      ryo 
   4407  1.1      ryo 	ecchange = ec->ec_capenable ^ sc->sc_ec_capenable;
   4408  1.1      ryo 	if (ecchange & ETHERCAP_VLAN_HWTAGGING) {
   4409  1.1      ryo 		for (i = 0; i < AQ_RINGS_NUM; i++) {
   4410  1.1      ryo 			AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_REG(i),
   4411  1.1      ryo 			    RX_DMA_DESC_VLAN_STRIP,
   4412  1.1      ryo 			    (ec->ec_capenable & ETHERCAP_VLAN_HWTAGGING) ?
   4413  1.1      ryo 			    1 : 0);
   4414  1.1      ryo 		}
   4415  1.1      ryo 	}
   4416  1.1      ryo 
   4417  1.1      ryo 	sc->sc_ec_capenable = ec->ec_capenable;
   4418  1.1      ryo 	sc->sc_if_flags = ifp->if_flags;
   4419  1.1      ryo 
   4420  1.1      ryo 	AQ_UNLOCK(sc);
   4421  1.1      ryo 
   4422  1.1      ryo 	return error;
   4423  1.1      ryo }
   4424  1.1      ryo 
   4425  1.1      ryo static int
   4426  1.1      ryo aq_init(struct ifnet *ifp)
   4427  1.1      ryo {
   4428  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   4429  1.1      ryo 	int i, error = 0;
   4430  1.1      ryo 
   4431  1.1      ryo 	AQ_LOCK(sc);
   4432  1.1      ryo 
   4433  1.1      ryo 	aq_update_vlan_filters(sc);
   4434  1.1      ryo 	aq_set_capability(sc);
   4435  1.1      ryo 
   4436  1.1      ryo 	for (i = 0; i < sc->sc_nqueues; i++) {
   4437  1.1      ryo 		aq_txring_reset(sc, &sc->sc_queue[i].txring, true);
   4438  1.1      ryo 	}
   4439  1.1      ryo 
   4440  1.1      ryo 	/* invalidate RX descriptor cache */
   4441  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_CACHE_INIT_REG, RX_DMA_DESC_CACHE_INIT,
   4442  1.1      ryo 	    AQ_READ_REG_BIT(sc,
   4443  1.1      ryo 	    RX_DMA_DESC_CACHE_INIT_REG, RX_DMA_DESC_CACHE_INIT) ^ 1);
   4444  1.1      ryo 
   4445  1.1      ryo 	/* start RX */
   4446  1.1      ryo 	for (i = 0; i < sc->sc_nqueues; i++) {
   4447  1.1      ryo 		error = aq_rxring_reset(sc, &sc->sc_queue[i].rxring, true);
   4448  1.1      ryo 		if (error != 0) {
   4449  1.1      ryo 			device_printf(sc->sc_dev, "%s: cannot allocate rxbuf\n",
   4450  1.1      ryo 			    __func__);
   4451  1.1      ryo 			goto aq_init_failure;
   4452  1.1      ryo 		}
   4453  1.1      ryo 	}
   4454  1.1      ryo 	aq_init_rss(sc);
   4455  1.1      ryo 	aq_hw_l3_filter_set(sc);
   4456  1.1      ryo 
   4457  1.1      ryo 	/* need to start callout? */
   4458  1.1      ryo 	if (sc->sc_poll_linkstat
   4459  1.1      ryo #ifdef AQ_EVENT_COUNTERS
   4460  1.1      ryo 	    || sc->sc_poll_statistics
   4461  1.1      ryo #endif
   4462  1.1      ryo 	    ) {
   4463  1.1      ryo 		callout_schedule(&sc->sc_tick_ch, hz);
   4464  1.1      ryo 	}
   4465  1.1      ryo 
   4466  1.1      ryo 	/* ready */
   4467  1.1      ryo 	ifp->if_flags |= IFF_RUNNING;
   4468  1.1      ryo 	ifp->if_flags &= ~IFF_OACTIVE;
   4469  1.1      ryo 
   4470  1.1      ryo 	/* start TX and RX */
   4471  1.1      ryo 	aq_enable_intr(sc, true, true);
   4472  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TX_BUF_REG, TPB_TX_BUF_EN, 1);
   4473  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_BUF_EN, 1);
   4474  1.1      ryo 
   4475  1.1      ryo  aq_init_failure:
   4476  1.1      ryo 	sc->sc_if_flags = ifp->if_flags;
   4477  1.1      ryo 
   4478  1.1      ryo 	AQ_UNLOCK(sc);
   4479  1.1      ryo 
   4480  1.1      ryo 	return error;
   4481  1.1      ryo }
   4482  1.1      ryo 
   4483  1.1      ryo static void
   4484  1.1      ryo aq_send_common_locked(struct ifnet *ifp, struct aq_softc *sc,
   4485  1.1      ryo     struct aq_txring *txring, bool is_transmit)
   4486  1.1      ryo {
   4487  1.1      ryo 	struct mbuf *m;
   4488  1.1      ryo 	int npkt, error;
   4489  1.1      ryo 
   4490  1.1      ryo 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   4491  1.1      ryo 		return;
   4492  1.1      ryo 
   4493  1.1      ryo 	for (npkt = 0; ; npkt++) {
   4494  1.1      ryo 		if (is_transmit)
   4495  1.1      ryo 			m = pcq_peek(txring->txr_pcq);
   4496  1.1      ryo 		else
   4497  1.1      ryo 			IFQ_POLL(&ifp->if_snd, m);
   4498  1.1      ryo 
   4499  1.1      ryo 		if (m == NULL)
   4500  1.1      ryo 			break;
   4501  1.1      ryo 
   4502  1.1      ryo 		if (txring->txr_nfree < AQ_TXD_MIN)
   4503  1.1      ryo 			break;
   4504  1.1      ryo 
   4505  1.1      ryo 		if (is_transmit)
   4506  1.1      ryo 			pcq_get(txring->txr_pcq);
   4507  1.1      ryo 		else
   4508  1.1      ryo 			IFQ_DEQUEUE(&ifp->if_snd, m);
   4509  1.1      ryo 
   4510  1.1      ryo 		error = aq_encap_txring(sc, txring, &m);
   4511  1.1      ryo 		if (error != 0) {
   4512  1.1      ryo 			/* too many mbuf chains? or not enough descriptors? */
   4513  1.1      ryo 			m_freem(m);
   4514  1.3      ryo 			txring->txr_oerrors++;
   4515  1.2      ryo 			if (txring->txr_index == 0 && error == ENOBUFS)
   4516  1.1      ryo 				ifp->if_flags |= IFF_OACTIVE;
   4517  1.1      ryo 			break;
   4518  1.1      ryo 		}
   4519  1.1      ryo 
   4520  1.1      ryo 		/* update tail ptr */
   4521  1.1      ryo 		AQ_WRITE_REG(sc, TX_DMA_DESC_TAIL_PTR_REG(txring->txr_index),
   4522  1.1      ryo 		    txring->txr_prodidx);
   4523  1.1      ryo 
   4524  1.1      ryo 		/* Pass the packet to any BPF listeners */
   4525  1.1      ryo 		bpf_mtap(ifp, m, BPF_D_OUT);
   4526  1.1      ryo 	}
   4527  1.1      ryo 
   4528  1.2      ryo 	if (txring->txr_index == 0 && txring->txr_nfree < AQ_TXD_MIN)
   4529  1.1      ryo 		ifp->if_flags |= IFF_OACTIVE;
   4530  1.1      ryo 
   4531  1.1      ryo 	if (npkt)
   4532  1.1      ryo 		ifp->if_timer = 5;
   4533  1.1      ryo }
   4534  1.1      ryo 
   4535  1.1      ryo static void
   4536  1.1      ryo aq_start(struct ifnet *ifp)
   4537  1.1      ryo {
   4538  1.1      ryo 	struct aq_softc *sc;
   4539  1.1      ryo 	struct aq_txring *txring;
   4540  1.1      ryo 
   4541  1.1      ryo 	sc = ifp->if_softc;
   4542  1.1      ryo 	txring = &sc->sc_queue[0].txring; /* aq_start() always use TX ring[0] */
   4543  1.1      ryo 
   4544  1.1      ryo 	mutex_enter(&txring->txr_mutex);
   4545  1.1      ryo 	if (txring->txr_active && !ISSET(ifp->if_flags, IFF_OACTIVE))
   4546  1.1      ryo 		aq_send_common_locked(ifp, sc, txring, false);
   4547  1.1      ryo 	mutex_exit(&txring->txr_mutex);
   4548  1.1      ryo }
   4549  1.1      ryo 
   4550  1.1      ryo static inline unsigned int
   4551  1.1      ryo aq_select_txqueue(struct aq_softc *sc, struct mbuf *m)
   4552  1.1      ryo {
   4553  1.1      ryo 	return (cpu_index(curcpu()) % sc->sc_nqueues);
   4554  1.1      ryo }
   4555  1.1      ryo 
   4556  1.1      ryo static int
   4557  1.1      ryo aq_transmit(struct ifnet *ifp, struct mbuf *m)
   4558  1.1      ryo {
   4559  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   4560  1.1      ryo 	struct aq_txring *txring;
   4561  1.1      ryo 	int ringidx;
   4562  1.1      ryo 
   4563  1.1      ryo 	ringidx = aq_select_txqueue(sc, m);
   4564  1.1      ryo 	txring = &sc->sc_queue[ringidx].txring;
   4565  1.1      ryo 
   4566  1.1      ryo 	if (__predict_false(!pcq_put(txring->txr_pcq, m))) {
   4567  1.1      ryo 		m_freem(m);
   4568  1.1      ryo 		return ENOBUFS;
   4569  1.1      ryo 	}
   4570  1.1      ryo 
   4571  1.1      ryo 	if (mutex_tryenter(&txring->txr_mutex)) {
   4572  1.1      ryo 		aq_send_common_locked(ifp, sc, txring, true);
   4573  1.1      ryo 		mutex_exit(&txring->txr_mutex);
   4574  1.1      ryo 	} else {
   4575  1.1      ryo 		softint_schedule(txring->txr_softint);
   4576  1.1      ryo 	}
   4577  1.1      ryo 	return 0;
   4578  1.1      ryo }
   4579  1.1      ryo 
   4580  1.1      ryo static void
   4581  1.1      ryo aq_deferred_transmit(void *arg)
   4582  1.1      ryo {
   4583  1.1      ryo 	struct aq_txring *txring = arg;
   4584  1.1      ryo 	struct aq_softc *sc = txring->txr_sc;
   4585  1.1      ryo 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4586  1.1      ryo 
   4587  1.1      ryo 	mutex_enter(&txring->txr_mutex);
   4588  1.1      ryo 	if (pcq_peek(txring->txr_pcq) != NULL)
   4589  1.1      ryo 		aq_send_common_locked(ifp, sc, txring, true);
   4590  1.1      ryo 	mutex_exit(&txring->txr_mutex);
   4591  1.1      ryo }
   4592  1.1      ryo 
   4593  1.1      ryo static void
   4594  1.1      ryo aq_stop(struct ifnet *ifp, int disable)
   4595  1.1      ryo {
   4596  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   4597  1.1      ryo 	int i;
   4598  1.1      ryo 
   4599  1.1      ryo 	AQ_LOCK(sc);
   4600  1.1      ryo 
   4601  1.1      ryo 	ifp->if_timer = 0;
   4602  1.1      ryo 
   4603  1.1      ryo 	/* disable tx/rx interrupts */
   4604  1.1      ryo 	aq_enable_intr(sc, true, false);
   4605  1.1      ryo 
   4606  1.1      ryo 	AQ_WRITE_REG_BIT(sc, TPB_TX_BUF_REG, TPB_TX_BUF_EN, 0);
   4607  1.1      ryo 	for (i = 0; i < sc->sc_nqueues; i++) {
   4608  1.1      ryo 		aq_txring_reset(sc, &sc->sc_queue[i].txring, false);
   4609  1.1      ryo 	}
   4610  1.1      ryo 
   4611  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RPB_RPF_RX_REG, RPB_RPF_RX_BUF_EN, 0);
   4612  1.1      ryo 	for (i = 0; i < sc->sc_nqueues; i++) {
   4613  1.1      ryo 		aq_rxring_reset(sc, &sc->sc_queue[i].rxring, false);
   4614  1.1      ryo 	}
   4615  1.1      ryo 
   4616  1.1      ryo 	/* invalidate RX descriptor cache */
   4617  1.1      ryo 	AQ_WRITE_REG_BIT(sc, RX_DMA_DESC_CACHE_INIT_REG, RX_DMA_DESC_CACHE_INIT,
   4618  1.1      ryo 	    AQ_READ_REG_BIT(sc,
   4619  1.1      ryo 	    RX_DMA_DESC_CACHE_INIT_REG, RX_DMA_DESC_CACHE_INIT) ^ 1);
   4620  1.1      ryo 
   4621  1.1      ryo 	ifp->if_timer = 0;
   4622  1.1      ryo 
   4623  1.1      ryo 	if (!disable) {
   4624  1.1      ryo 		/* when pmf stop, disable link status intr and callout */
   4625  1.1      ryo 		aq_enable_intr(sc, false, false);
   4626  1.1      ryo 		callout_stop(&sc->sc_tick_ch);
   4627  1.1      ryo 	}
   4628  1.1      ryo 
   4629  1.1      ryo 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   4630  1.1      ryo 
   4631  1.1      ryo 	AQ_UNLOCK(sc);
   4632  1.1      ryo }
   4633  1.1      ryo 
   4634  1.1      ryo static void
   4635  1.1      ryo aq_watchdog(struct ifnet *ifp)
   4636  1.1      ryo {
   4637  1.1      ryo 	struct aq_softc *sc = ifp->if_softc;
   4638  1.1      ryo 	struct aq_txring *txring;
   4639  1.1      ryo 	int n, head, tail;
   4640  1.1      ryo 
   4641  1.1      ryo 	AQ_LOCK(sc);
   4642  1.1      ryo 
   4643  1.1      ryo 	device_printf(sc->sc_dev, "%s: INTR_MASK/STATUS = %08x/%08x\n",
   4644  1.1      ryo 	    __func__, AQ_READ_REG(sc, AQ_INTR_MASK_REG),
   4645  1.1      ryo 	    AQ_READ_REG(sc, AQ_INTR_STATUS_REG));
   4646  1.1      ryo 
   4647  1.1      ryo 	for (n = 0; n < sc->sc_nqueues; n++) {
   4648  1.1      ryo 		txring = &sc->sc_queue[n].txring;
   4649  1.1      ryo 		head = AQ_READ_REG_BIT(sc,
   4650  1.1      ryo 		    TX_DMA_DESC_HEAD_PTR_REG(txring->txr_index),
   4651  1.1      ryo 		    TX_DMA_DESC_HEAD_PTR),
   4652  1.1      ryo 		tail = AQ_READ_REG(sc,
   4653  1.1      ryo 		    TX_DMA_DESC_TAIL_PTR_REG(txring->txr_index));
   4654  1.1      ryo 
   4655  1.1      ryo 		device_printf(sc->sc_dev, "%s: TXring[%d] HEAD/TAIL=%d/%d\n",
   4656  1.1      ryo 		    __func__, txring->txr_index, head, tail);
   4657  1.1      ryo 
   4658  1.1      ryo 		aq_tx_intr(txring);
   4659  1.1      ryo 	}
   4660  1.1      ryo 
   4661  1.1      ryo 	AQ_UNLOCK(sc);
   4662  1.1      ryo 
   4663  1.1      ryo 	aq_init(ifp);
   4664  1.1      ryo }
   4665  1.1      ryo 
   4666  1.1      ryo static int
   4667  1.1      ryo aq_ioctl(struct ifnet *ifp, unsigned long cmd, void *data)
   4668  1.1      ryo {
   4669  1.1      ryo 	struct aq_softc *sc __unused;
   4670  1.1      ryo 	struct ifreq *ifr __unused;
   4671  1.3      ryo 	uint64_t opackets, oerrors, obytes, omcasts;
   4672  1.3      ryo 	uint64_t ipackets, ierrors, ibytes, iqdrops;
   4673  1.3      ryo 	int error, i, s;
   4674  1.1      ryo 
   4675  1.1      ryo 	sc = (struct aq_softc *)ifp->if_softc;
   4676  1.1      ryo 	ifr = (struct ifreq *)data;
   4677  1.1      ryo 	error = 0;
   4678  1.1      ryo 
   4679  1.3      ryo 	switch (cmd) {
   4680  1.3      ryo 	case SIOCGIFDATA:
   4681  1.3      ryo 	case SIOCZIFDATA:
   4682  1.3      ryo 		opackets = oerrors = obytes = omcasts = 0;
   4683  1.3      ryo 		ipackets = ierrors = ibytes = iqdrops = 0;
   4684  1.3      ryo 		for (i = 0; i < sc->sc_nqueues; i++) {
   4685  1.3      ryo 			struct aq_txring *txring = &sc->sc_queue[i].txring;
   4686  1.3      ryo 			mutex_enter(&txring->txr_mutex);
   4687  1.3      ryo 			if (cmd == SIOCZIFDATA) {
   4688  1.3      ryo 				txring->txr_opackets = 0;
   4689  1.3      ryo 				txring->txr_obytes = 0;
   4690  1.3      ryo 				txring->txr_omcasts = 0;
   4691  1.3      ryo 				txring->txr_oerrors = 0;
   4692  1.3      ryo 			} else {
   4693  1.3      ryo 				opackets += txring->txr_opackets;
   4694  1.3      ryo 				oerrors += txring->txr_oerrors;
   4695  1.3      ryo 				obytes += txring->txr_obytes;
   4696  1.3      ryo 				omcasts += txring->txr_omcasts;
   4697  1.3      ryo 			}
   4698  1.3      ryo 			mutex_exit(&txring->txr_mutex);
   4699  1.3      ryo 
   4700  1.3      ryo 			struct aq_rxring *rxring = &sc->sc_queue[i].rxring;
   4701  1.3      ryo 			mutex_enter(&rxring->rxr_mutex);
   4702  1.3      ryo 			if (cmd == SIOCZIFDATA) {
   4703  1.3      ryo 				rxring->rxr_ipackets = 0;
   4704  1.3      ryo 				rxring->rxr_ibytes = 0;
   4705  1.3      ryo 				rxring->rxr_ierrors = 0;
   4706  1.3      ryo 				rxring->rxr_iqdrops = 0;
   4707  1.3      ryo 			} else {
   4708  1.3      ryo 				ipackets += rxring->rxr_ipackets;
   4709  1.3      ryo 				ierrors += rxring->rxr_ierrors;
   4710  1.3      ryo 				ibytes += rxring->rxr_ibytes;
   4711  1.3      ryo 				iqdrops += rxring->rxr_iqdrops;
   4712  1.3      ryo 			}
   4713  1.3      ryo 			mutex_exit(&rxring->rxr_mutex);
   4714  1.3      ryo 		}
   4715  1.3      ryo 		ifp->if_opackets = opackets;
   4716  1.3      ryo 		ifp->if_oerrors = oerrors;
   4717  1.3      ryo 		ifp->if_obytes = obytes;
   4718  1.3      ryo 		ifp->if_omcasts = omcasts;
   4719  1.3      ryo 		ifp->if_ipackets = ipackets;
   4720  1.3      ryo 		ifp->if_ierrors = ierrors;
   4721  1.3      ryo 		ifp->if_ibytes = ibytes;
   4722  1.3      ryo 		ifp->if_iqdrops = iqdrops;
   4723  1.3      ryo 		break;
   4724  1.3      ryo 	}
   4725  1.3      ryo 
   4726  1.1      ryo 	s = splnet();
   4727  1.1      ryo 	error = ether_ioctl(ifp, cmd, data);
   4728  1.1      ryo 	splx(s);
   4729  1.1      ryo 
   4730  1.1      ryo 	if (error != ENETRESET)
   4731  1.1      ryo 		return error;
   4732  1.1      ryo 
   4733  1.1      ryo 	switch (cmd) {
   4734  1.1      ryo 	case SIOCSIFCAP:
   4735  1.1      ryo 		error = aq_set_capability(sc);
   4736  1.1      ryo 		break;
   4737  1.1      ryo 	case SIOCADDMULTI:
   4738  1.1      ryo 	case SIOCDELMULTI:
   4739  1.1      ryo 		if ((ifp->if_flags & IFF_RUNNING) == 0)
   4740  1.1      ryo 			break;
   4741  1.1      ryo 
   4742  1.1      ryo 		/*
   4743  1.1      ryo 		 * Multicast list has changed; set the hardware filter
   4744  1.1      ryo 		 * accordingly.
   4745  1.1      ryo 		 */
   4746  1.1      ryo 		error = aq_set_filter(sc);
   4747  1.1      ryo 		break;
   4748  1.1      ryo 	}
   4749  1.1      ryo 
   4750  1.1      ryo 	return error;
   4751  1.1      ryo }
   4752  1.1      ryo 
   4753  1.1      ryo 
   4754  1.1      ryo MODULE(MODULE_CLASS_DRIVER, if_aq, "pci");
   4755  1.1      ryo 
   4756  1.1      ryo #ifdef _MODULE
   4757  1.1      ryo #include "ioconf.c"
   4758  1.1      ryo #endif
   4759  1.1      ryo 
   4760  1.1      ryo static int
   4761  1.1      ryo if_aq_modcmd(modcmd_t cmd, void *opaque)
   4762  1.1      ryo {
   4763  1.1      ryo 	int error = 0;
   4764  1.1      ryo 
   4765  1.1      ryo 	switch (cmd) {
   4766  1.1      ryo 	case MODULE_CMD_INIT:
   4767  1.1      ryo #ifdef _MODULE
   4768  1.1      ryo 		error = config_init_component(cfdriver_ioconf_if_aq,
   4769  1.1      ryo 		    cfattach_ioconf_if_aq, cfdata_ioconf_if_aq);
   4770  1.1      ryo #endif
   4771  1.1      ryo 		return error;
   4772  1.1      ryo 	case MODULE_CMD_FINI:
   4773  1.1      ryo #ifdef _MODULE
   4774  1.1      ryo 		error = config_fini_component(cfdriver_ioconf_if_aq,
   4775  1.1      ryo 		    cfattach_ioconf_if_aq, cfdata_ioconf_if_aq);
   4776  1.1      ryo #endif
   4777  1.1      ryo 		return error;
   4778  1.1      ryo 	default:
   4779  1.1      ryo 		return ENOTTY;
   4780  1.1      ryo 	}
   4781  1.1      ryo }
   4782