if_bcereg.h revision 1.5 1 1.5 msaitoh /* $NetBSD: if_bcereg.h,v 1.5 2019/10/18 23:08:29 msaitoh Exp $ */
2 1.1 mrg
3 1.1 mrg /*
4 1.1 mrg * Copyright (c) 2003 Clifford Wright. All rights reserved.
5 1.1 mrg *
6 1.1 mrg * Redistribution and use in source and binary forms, with or without
7 1.1 mrg * modification, are permitted provided that the following conditions
8 1.1 mrg * are met:
9 1.1 mrg * 1. Redistributions of source code must retain the above copyright
10 1.1 mrg * notice, this list of conditions and the following disclaimer.
11 1.1 mrg * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 mrg * notice, this list of conditions and the following disclaimer in the
13 1.1 mrg * documentation and/or other materials provided with the distribution.
14 1.1 mrg * 3. The name of the author may not be used to endorse or promote products
15 1.1 mrg * derived from this software without specific prior written permission.
16 1.1 mrg *
17 1.1 mrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 mrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 mrg * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 mrg * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 mrg * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 mrg * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 mrg * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 mrg * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 mrg * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 mrg * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 mrg * SUCH DAMAGE.
28 1.1 mrg */
29 1.1 mrg
30 1.1 mrg /* Broadcom BCM440x */
31 1.1 mrg
32 1.1 mrg /* PCI registers defined in the PCI 2.2 spec. */
33 1.1 mrg #define BCE_PCI_BAR0 0x10
34 1.1 mrg
35 1.1 mrg /* Sonics SB register access */
36 1.1 mrg #define BCE_REG_WIN 0x80
37 1.1 mrg #define BCE_SONICS_WIN 0x18002000
38 1.1 mrg
39 1.1 mrg /* Sonics PCI control */
40 1.1 mrg #define BCE_SPCI_TR2 0x0108 /* Sonics to PCI translation
41 1.1 mrg * 2 */
42 1.1 mrg /* bit defines */
43 1.1 mrg #define SBTOPCI_PREF 0x4 /* prefetch enable */
44 1.1 mrg #define SBTOPCI_BURST 0x8 /* burst enable */
45 1.1 mrg #define BCE_SBINTVEC 0x0f94
46 1.1 mrg /* interrupt bits */
47 1.1 mrg #define SBIV_ENET0 0x02 /* enable for enet 0 */
48 1.1 mrg #define SBIV_ENET1 0x40 /* enable for enet 1 */
49 1.1 mrg
50 1.1 mrg
51 1.1 mrg /* Host Interface Registers */
52 1.1 mrg
53 1.1 mrg #define BCE_DEVCTL 0x0000 /* device control */
54 1.1 mrg /* device control bits */
55 1.1 mrg #define BCE_DC_IP 0x00000400 /* internal phy present */
56 1.1 mrg #define BCE_DC_ER 0x00008000 /* ephy reset */
57 1.1 mrg /* Interrupt Control */
58 1.1 mrg #define BCE_INT_STS 0x0020
59 1.1 mrg #define BCE_INT_MASK 0x0024
60 1.1 mrg /* bits for both status, and mask */
61 1.1 mrg #define I_TO 0x00000080 /* general timeout */
62 1.1 mrg #define I_PC 0x00000400 /* descriptor error */
63 1.1 mrg #define I_PD 0x00000800 /* data error */
64 1.1 mrg #define I_DE 0x00001000 /* desc. protocol error */
65 1.1 mrg #define I_RU 0x00002000 /* rx desc. underflow */
66 1.1 mrg #define I_RO 0x00004000 /* rx fifo overflow */
67 1.1 mrg #define I_XU 0x00008000 /* tx fifo underflow */
68 1.1 mrg #define I_RI 0x00010000 /* receive interrupt */
69 1.1 mrg #define I_XI 0x01000000 /* transmit interrupt */
70 1.1 mrg
71 1.1 mrg /* Ethernet MAC Control */
72 1.1 mrg #define BCE_MACCTL 0x00A8 /* ethernet mac control */
73 1.1 mrg /* mac control bits */
74 1.5 msaitoh #define BCE_EMC_CRC32_ENAB 0x00000001 /* crc32 generation */
75 1.5 msaitoh #define BCE_EMC_PDOWN 0x00000004 /* PHY powerdown */
76 1.5 msaitoh #define BCE_EMC_EDET 0x00000008 /* PHY energy detect */
77 1.5 msaitoh #define BCE_EMC_LED 0x000000e0 /* PHY LED control */
78 1.1 mrg
79 1.1 mrg /* DMA Interrupt control */
80 1.1 mrg #define BCE_DMAI_CTL 0x0100
81 1.1 mrg
82 1.1 mrg /* DMA registers */
83 1.1 mrg #define BCE_DMA_TXCTL 0x0200 /* transmit control */
84 1.1 mrg /* transmit control bits */
85 1.1 mrg #define XC_XE 0x1 /* transmit enable */
86 1.1 mrg #define XC_LE 0x4 /* loopback enable */
87 1.1 mrg #define BCE_DMA_TXADDR 0x0204 /* tx ring base address */
88 1.1 mrg #define BCE_DMA_DPTR 0x0208 /* last tx descriptor */
89 1.1 mrg #define BCE_DMA_TXSTATUS 0x020C /* active desc, etc */
90 1.1 mrg #define BCE_DMA_RXCTL 0x0210 /* enable, etc */
91 1.1 mrg #define BCE_DMA_RXADDR 0x0214 /* rx ring base address */
92 1.1 mrg #define BCE_DMA_RXDPTR 0x0218 /* last descriptor */
93 1.1 mrg #define BCE_DMA_RXSTATUS 0x021C /* active desc, etc */
94 1.1 mrg /* receive status bits */
95 1.1 mrg #define RS_CD_MASK 0x0fff /* current descriptor pointer */
96 1.3 mrg #define RS_DMA_IDLE 0x2000 /* DMA is idle */
97 1.3 mrg #define RS_ERROR 0xf0000 /* had an error */
98 1.1 mrg
99 1.1 mrg /* Ethernet MAC control registers */
100 1.1 mrg #define BCE_RX_CTL 0x0400 /* receive config */
101 1.1 mrg /* config bits */
102 1.1 mrg #define ERC_DB 0x00000001 /* disable broadcast */
103 1.1 mrg #define ERC_AM 0x00000002 /* rx all multicast */
104 1.1 mrg #define ERC_PE 0x00000008 /* promiscuous enable */
105 1.1 mrg
106 1.1 mrg #define BCE_RX_MAX 0x0404 /* max packet length */
107 1.1 mrg #define BCE_TX_MAX 0x0408
108 1.1 mrg #define BCE_MI_CTL 0x0410
109 1.1 mrg #define BCE_MI_COMM 0x0414
110 1.1 mrg #define BCE_MI_STS 0x041C
111 1.1 mrg /* mii status bits */
112 1.1 mrg #define BCE_MIINTR 0x00000001 /* mii mdio interrupt */
113 1.1 mrg
114 1.1 mrg #define BCE_FILT_LOW 0x0420 /* mac low 4 bytes */
115 1.1 mrg #define BCE_FILT_HI 0x0424 /* mac hi 2 bytes */
116 1.1 mrg #define BCE_FILT_CTL 0x0428 /* packet filter ctrl */
117 1.1 mrg #define BCE_ENET_CTL 0x042C
118 1.1 mrg /* bits for mac control */
119 1.1 mrg #define EC_EE 0x00000001 /* emac enable */
120 1.1 mrg #define EC_ED 0x00000002 /* disable emac */
121 1.1 mrg #define EC_ES 0x00000004 /* soft reset emac */
122 1.1 mrg #define EC_EP 0x00000008 /* external phy */
123 1.1 mrg #define BCE_TX_CTL 0x0430
124 1.1 mrg /* bits for transmit control */
125 1.1 mrg #define EXC_FD 0x00000001 /* full duplex */
126 1.1 mrg #define BCE_TX_WATER 0x0434 /* tx watermark */
127 1.1 mrg
128 1.1 mrg /* statistics counters */
129 1.1 mrg #define BCE_RX_PKTS 0x058C
130 1.1 mrg
131 1.1 mrg /* SiliconBackplane registers */
132 1.1 mrg #define BCE_SBIMSTATE 0x0f90
133 1.1 mrg #define BCE_SBTMSTATELOW 0x0f98
134 1.1 mrg #define BCE_SBTMSTATEHI 0x0f9C
135 1.3 mrg #define SBTML_RESET 0x1 /* reset */
136 1.3 mrg #define SBTML_REJ 0x2 /* reject */
137 1.3 mrg #define SBTML_CLK 0x10000 /* clock enable */
138 1.3 mrg #define SBTML_FGC 0x20000 /* force gated clocks on */
139 1.1 mrg
140 1.1 mrg /* MI communication register */
141 1.1 mrg #define BCE_MICOMM_DATA 0x0000FFFF
142 1.1 mrg
143 1.3 mrg #define BCE_MIREG(x) ((x & 0x1F) << 18)
144 1.3 mrg #define BCE_MIPHY(x) ((x & 0x1F) << 23)
145 1.1 mrg
146 1.3 mrg /* Magic constants.... */
147 1.3 mrg #define BCE_MAGIC_PHYEMAC_BASE 0x1000
148 1.3 mrg #define BCE_MAGIC_PHY (BCE_MAGIC_PHYEMAC_BASE + 90)
149 1.3 mrg #define BCE_MAGIC_ENET0 (BCE_MAGIC_PHYEMAC_BASE + 79)
150 1.3 mrg #define BCE_MAGIC_ENET1 (BCE_MAGIC_PHYEMAC_BASE + 78)
151 1.3 mrg #define BCE_MAGIC_ENET2 (BCE_MAGIC_PHYEMAC_BASE + 81)
152 1.3 mrg #define BCE_MAGIC_ENET3 (BCE_MAGIC_PHYEMAC_BASE + 80)
153 1.3 mrg #define BCE_MAGIC_ENET4 (BCE_MAGIC_PHYEMAC_BASE + 83)
154 1.3 mrg #define BCE_MAGIC_ENET5 (BCE_MAGIC_PHYEMAC_BASE + 82)
155 1.3 mrg
156 1.3 mrg #define SBIM_MAGIC_ERRORBITS 0x60000
157