if_bge.c revision 1.215 1 1.215 msaitoh /* $NetBSD: if_bge.c,v 1.215 2013/03/14 18:49:20 msaitoh Exp $ */
2 1.8 thorpej
3 1.1 fvdl /*
4 1.1 fvdl * Copyright (c) 2001 Wind River Systems
5 1.1 fvdl * Copyright (c) 1997, 1998, 1999, 2001
6 1.1 fvdl * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
7 1.1 fvdl *
8 1.1 fvdl * Redistribution and use in source and binary forms, with or without
9 1.1 fvdl * modification, are permitted provided that the following conditions
10 1.1 fvdl * are met:
11 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
12 1.1 fvdl * notice, this list of conditions and the following disclaimer.
13 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
15 1.1 fvdl * documentation and/or other materials provided with the distribution.
16 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
17 1.1 fvdl * must display the following acknowledgement:
18 1.1 fvdl * This product includes software developed by Bill Paul.
19 1.1 fvdl * 4. Neither the name of the author nor the names of any co-contributors
20 1.1 fvdl * may be used to endorse or promote products derived from this software
21 1.1 fvdl * without specific prior written permission.
22 1.1 fvdl *
23 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
24 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
27 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
33 1.1 fvdl * THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 fvdl *
35 1.1 fvdl * $FreeBSD: if_bge.c,v 1.13 2002/04/04 06:01:31 wpaul Exp $
36 1.1 fvdl */
37 1.1 fvdl
38 1.1 fvdl /*
39 1.12 thorpej * Broadcom BCM570x family gigabit ethernet driver for NetBSD.
40 1.1 fvdl *
41 1.12 thorpej * NetBSD version by:
42 1.12 thorpej *
43 1.12 thorpej * Frank van der Linden <fvdl (at) wasabisystems.com>
44 1.12 thorpej * Jason Thorpe <thorpej (at) wasabisystems.com>
45 1.32 tron * Jonathan Stone <jonathan (at) dsg.stanford.edu>
46 1.12 thorpej *
47 1.12 thorpej * Originally written for FreeBSD by Bill Paul <wpaul (at) windriver.com>
48 1.1 fvdl * Senior Engineer, Wind River Systems
49 1.1 fvdl */
50 1.1 fvdl
51 1.1 fvdl /*
52 1.1 fvdl * The Broadcom BCM5700 is based on technology originally developed by
53 1.1 fvdl * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
54 1.203 msaitoh * MAC chips. The BCM5700, sometimes referred to as the Tigon III, has
55 1.1 fvdl * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
56 1.1 fvdl * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
57 1.1 fvdl * frames, highly configurable RX filtering, and 16 RX and TX queues
58 1.1 fvdl * (which, along with RX filter rules, can be used for QOS applications).
59 1.1 fvdl * Other features, such as TCP segmentation, may be available as part
60 1.1 fvdl * of value-added firmware updates. Unlike the Tigon I and Tigon II,
61 1.1 fvdl * firmware images can be stored in hardware and need not be compiled
62 1.1 fvdl * into the driver.
63 1.1 fvdl *
64 1.1 fvdl * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
65 1.33 tsutsui * function in a 32-bit/64-bit 33/66MHz bus, or a 64-bit/133MHz bus.
66 1.1 fvdl *
67 1.1 fvdl * The BCM5701 is a single-chip solution incorporating both the BCM5700
68 1.25 jonathan * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
69 1.1 fvdl * does not support external SSRAM.
70 1.1 fvdl *
71 1.1 fvdl * Broadcom also produces a variation of the BCM5700 under the "Altima"
72 1.1 fvdl * brand name, which is functionally similar but lacks PCI-X support.
73 1.1 fvdl *
74 1.1 fvdl * Without external SSRAM, you can only have at most 4 TX rings,
75 1.1 fvdl * and the use of the mini RX ring is disabled. This seems to imply
76 1.1 fvdl * that these features are simply not available on the BCM5701. As a
77 1.1 fvdl * result, this driver does not implement any support for the mini RX
78 1.1 fvdl * ring.
79 1.1 fvdl */
80 1.43 lukem
81 1.43 lukem #include <sys/cdefs.h>
82 1.215 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_bge.c,v 1.215 2013/03/14 18:49:20 msaitoh Exp $");
83 1.1 fvdl
84 1.1 fvdl #include "vlan.h"
85 1.1 fvdl
86 1.1 fvdl #include <sys/param.h>
87 1.1 fvdl #include <sys/systm.h>
88 1.1 fvdl #include <sys/callout.h>
89 1.1 fvdl #include <sys/sockio.h>
90 1.1 fvdl #include <sys/mbuf.h>
91 1.1 fvdl #include <sys/malloc.h>
92 1.1 fvdl #include <sys/kernel.h>
93 1.1 fvdl #include <sys/device.h>
94 1.1 fvdl #include <sys/socket.h>
95 1.64 jonathan #include <sys/sysctl.h>
96 1.1 fvdl
97 1.1 fvdl #include <net/if.h>
98 1.1 fvdl #include <net/if_dl.h>
99 1.1 fvdl #include <net/if_media.h>
100 1.1 fvdl #include <net/if_ether.h>
101 1.1 fvdl
102 1.148 mlelstv #include <sys/rnd.h>
103 1.148 mlelstv
104 1.1 fvdl #ifdef INET
105 1.1 fvdl #include <netinet/in.h>
106 1.1 fvdl #include <netinet/in_systm.h>
107 1.1 fvdl #include <netinet/in_var.h>
108 1.1 fvdl #include <netinet/ip.h>
109 1.1 fvdl #endif
110 1.1 fvdl
111 1.95 jonathan /* Headers for TCP Segmentation Offload (TSO) */
112 1.95 jonathan #include <netinet/in_systm.h> /* n_time for <netinet/ip.h>... */
113 1.95 jonathan #include <netinet/in.h> /* ip_{src,dst}, for <netinet/ip.h> */
114 1.95 jonathan #include <netinet/ip.h> /* for struct ip */
115 1.95 jonathan #include <netinet/tcp.h> /* for struct tcphdr */
116 1.95 jonathan
117 1.95 jonathan
118 1.1 fvdl #include <net/bpf.h>
119 1.1 fvdl
120 1.1 fvdl #include <dev/pci/pcireg.h>
121 1.1 fvdl #include <dev/pci/pcivar.h>
122 1.1 fvdl #include <dev/pci/pcidevs.h>
123 1.1 fvdl
124 1.1 fvdl #include <dev/mii/mii.h>
125 1.1 fvdl #include <dev/mii/miivar.h>
126 1.1 fvdl #include <dev/mii/miidevs.h>
127 1.1 fvdl #include <dev/mii/brgphyreg.h>
128 1.1 fvdl
129 1.1 fvdl #include <dev/pci/if_bgereg.h>
130 1.164 msaitoh #include <dev/pci/if_bgevar.h>
131 1.1 fvdl
132 1.164 msaitoh #include <prop/proplib.h>
133 1.1 fvdl
134 1.46 jonathan #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
135 1.46 jonathan
136 1.63 jonathan
137 1.63 jonathan /*
138 1.63 jonathan * Tunable thresholds for rx-side bge interrupt mitigation.
139 1.63 jonathan */
140 1.63 jonathan
141 1.63 jonathan /*
142 1.63 jonathan * The pairs of values below were obtained from empirical measurement
143 1.63 jonathan * on bcm5700 rev B2; they ar designed to give roughly 1 receive
144 1.63 jonathan * interrupt for every N packets received, where N is, approximately,
145 1.63 jonathan * the second value (rx_max_bds) in each pair. The values are chosen
146 1.63 jonathan * such that moving from one pair to the succeeding pair was observed
147 1.63 jonathan * to roughly halve interrupt rate under sustained input packet load.
148 1.63 jonathan * The values were empirically chosen to avoid overflowing internal
149 1.184 njoly * limits on the bcm5700: increasing rx_ticks much beyond 600
150 1.63 jonathan * results in internal wrapping and higher interrupt rates.
151 1.63 jonathan * The limit of 46 frames was chosen to match NFS workloads.
152 1.87 perry *
153 1.63 jonathan * These values also work well on bcm5701, bcm5704C, and (less
154 1.63 jonathan * tested) bcm5703. On other chipsets, (including the Altima chip
155 1.63 jonathan * family), the larger values may overflow internal chip limits,
156 1.63 jonathan * leading to increasing interrupt rates rather than lower interrupt
157 1.63 jonathan * rates.
158 1.63 jonathan *
159 1.63 jonathan * Applications using heavy interrupt mitigation (interrupting every
160 1.63 jonathan * 32 or 46 frames) in both directions may need to increase the TCP
161 1.63 jonathan * windowsize to above 131072 bytes (e.g., to 199608 bytes) to sustain
162 1.87 perry * full link bandwidth, due to ACKs and window updates lingering
163 1.63 jonathan * in the RX queue during the 30-to-40-frame interrupt-mitigation window.
164 1.63 jonathan */
165 1.104 thorpej static const struct bge_load_rx_thresh {
166 1.63 jonathan int rx_ticks;
167 1.63 jonathan int rx_max_bds; }
168 1.63 jonathan bge_rx_threshes[] = {
169 1.199 yamt { 16, 1 }, /* rx_max_bds = 1 disables interrupt mitigation */
170 1.63 jonathan { 32, 2 },
171 1.63 jonathan { 50, 4 },
172 1.63 jonathan { 100, 8 },
173 1.63 jonathan { 192, 16 },
174 1.63 jonathan { 416, 32 },
175 1.63 jonathan { 598, 46 }
176 1.63 jonathan };
177 1.63 jonathan #define NBGE_RX_THRESH (sizeof(bge_rx_threshes) / sizeof(bge_rx_threshes[0]))
178 1.63 jonathan
179 1.63 jonathan /* XXX patchable; should be sysctl'able */
180 1.177 msaitoh static int bge_auto_thresh = 1;
181 1.177 msaitoh static int bge_rx_thresh_lvl;
182 1.64 jonathan
183 1.177 msaitoh static int bge_rxthresh_nodenum;
184 1.1 fvdl
185 1.170 msaitoh typedef int (*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
186 1.151 cegger
187 1.215 msaitoh static uint32_t bge_chipid(const struct pci_attach_args *pa);
188 1.177 msaitoh static int bge_probe(device_t, cfdata_t, void *);
189 1.177 msaitoh static void bge_attach(device_t, device_t, void *);
190 1.177 msaitoh static void bge_release_resources(struct bge_softc *);
191 1.177 msaitoh
192 1.177 msaitoh static int bge_get_eaddr_fw(struct bge_softc *, uint8_t[]);
193 1.177 msaitoh static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
194 1.177 msaitoh static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
195 1.177 msaitoh static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
196 1.177 msaitoh static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
197 1.177 msaitoh
198 1.177 msaitoh static void bge_txeof(struct bge_softc *);
199 1.177 msaitoh static void bge_rxeof(struct bge_softc *);
200 1.177 msaitoh
201 1.177 msaitoh static void bge_asf_driver_up (struct bge_softc *);
202 1.177 msaitoh static void bge_tick(void *);
203 1.177 msaitoh static void bge_stats_update(struct bge_softc *);
204 1.177 msaitoh static void bge_stats_update_regs(struct bge_softc *);
205 1.177 msaitoh static int bge_encap(struct bge_softc *, struct mbuf *, uint32_t *);
206 1.177 msaitoh
207 1.177 msaitoh static int bge_intr(void *);
208 1.177 msaitoh static void bge_start(struct ifnet *);
209 1.186 msaitoh static int bge_ifflags_cb(struct ethercom *);
210 1.177 msaitoh static int bge_ioctl(struct ifnet *, u_long, void *);
211 1.177 msaitoh static int bge_init(struct ifnet *);
212 1.177 msaitoh static void bge_stop(struct ifnet *, int);
213 1.177 msaitoh static void bge_watchdog(struct ifnet *);
214 1.177 msaitoh static int bge_ifmedia_upd(struct ifnet *);
215 1.177 msaitoh static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
216 1.177 msaitoh
217 1.177 msaitoh static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
218 1.177 msaitoh static int bge_read_nvram(struct bge_softc *, uint8_t *, int, int);
219 1.177 msaitoh
220 1.177 msaitoh static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
221 1.177 msaitoh static int bge_read_eeprom(struct bge_softc *, void *, int, int);
222 1.177 msaitoh static void bge_setmulti(struct bge_softc *);
223 1.104 thorpej
224 1.177 msaitoh static void bge_handle_events(struct bge_softc *);
225 1.177 msaitoh static int bge_alloc_jumbo_mem(struct bge_softc *);
226 1.104 thorpej #if 0 /* XXX */
227 1.177 msaitoh static void bge_free_jumbo_mem(struct bge_softc *);
228 1.1 fvdl #endif
229 1.177 msaitoh static void *bge_jalloc(struct bge_softc *);
230 1.177 msaitoh static void bge_jfree(struct mbuf *, void *, size_t, void *);
231 1.177 msaitoh static int bge_newbuf_std(struct bge_softc *, int, struct mbuf *,
232 1.104 thorpej bus_dmamap_t);
233 1.177 msaitoh static int bge_newbuf_jumbo(struct bge_softc *, int, struct mbuf *);
234 1.177 msaitoh static int bge_init_rx_ring_std(struct bge_softc *);
235 1.177 msaitoh static void bge_free_rx_ring_std(struct bge_softc *);
236 1.177 msaitoh static int bge_init_rx_ring_jumbo(struct bge_softc *);
237 1.177 msaitoh static void bge_free_rx_ring_jumbo(struct bge_softc *);
238 1.177 msaitoh static void bge_free_tx_ring(struct bge_softc *);
239 1.177 msaitoh static int bge_init_tx_ring(struct bge_softc *);
240 1.177 msaitoh
241 1.177 msaitoh static int bge_chipinit(struct bge_softc *);
242 1.177 msaitoh static int bge_blockinit(struct bge_softc *);
243 1.177 msaitoh static int bge_setpowerstate(struct bge_softc *, int);
244 1.177 msaitoh static uint32_t bge_readmem_ind(struct bge_softc *, int);
245 1.177 msaitoh static void bge_writemem_ind(struct bge_softc *, int, int);
246 1.177 msaitoh static void bge_writembx(struct bge_softc *, int, int);
247 1.211 msaitoh static void bge_writembx_flush(struct bge_softc *, int, int);
248 1.177 msaitoh static void bge_writemem_direct(struct bge_softc *, int, int);
249 1.177 msaitoh static void bge_writereg_ind(struct bge_softc *, int, int);
250 1.177 msaitoh static void bge_set_max_readrq(struct bge_softc *);
251 1.177 msaitoh
252 1.177 msaitoh static int bge_miibus_readreg(device_t, int, int);
253 1.177 msaitoh static void bge_miibus_writereg(device_t, int, int, int);
254 1.201 matt static void bge_miibus_statchg(struct ifnet *);
255 1.177 msaitoh
256 1.177 msaitoh #define BGE_RESET_START 1
257 1.177 msaitoh #define BGE_RESET_STOP 2
258 1.177 msaitoh static void bge_sig_post_reset(struct bge_softc *, int);
259 1.177 msaitoh static void bge_sig_legacy(struct bge_softc *, int);
260 1.177 msaitoh static void bge_sig_pre_reset(struct bge_softc *, int);
261 1.177 msaitoh static void bge_stop_fw(struct bge_softc *);
262 1.177 msaitoh static int bge_reset(struct bge_softc *);
263 1.177 msaitoh static void bge_link_upd(struct bge_softc *);
264 1.207 msaitoh static void bge_sysctl_init(struct bge_softc *);
265 1.207 msaitoh static int bge_sysctl_verify(SYSCTLFN_PROTO);
266 1.95 jonathan
267 1.1 fvdl #ifdef BGE_DEBUG
268 1.1 fvdl #define DPRINTF(x) if (bgedebug) printf x
269 1.1 fvdl #define DPRINTFN(n,x) if (bgedebug >= (n)) printf x
270 1.95 jonathan #define BGE_TSO_PRINTF(x) do { if (bge_tso_debug) printf x ;} while (0)
271 1.1 fvdl int bgedebug = 0;
272 1.95 jonathan int bge_tso_debug = 0;
273 1.172 msaitoh void bge_debug_info(struct bge_softc *);
274 1.1 fvdl #else
275 1.1 fvdl #define DPRINTF(x)
276 1.1 fvdl #define DPRINTFN(n,x)
277 1.95 jonathan #define BGE_TSO_PRINTF(x)
278 1.1 fvdl #endif
279 1.1 fvdl
280 1.72 thorpej #ifdef BGE_EVENT_COUNTERS
281 1.72 thorpej #define BGE_EVCNT_INCR(ev) (ev).ev_count++
282 1.72 thorpej #define BGE_EVCNT_ADD(ev, val) (ev).ev_count += (val)
283 1.72 thorpej #define BGE_EVCNT_UPD(ev, val) (ev).ev_count = (val)
284 1.72 thorpej #else
285 1.72 thorpej #define BGE_EVCNT_INCR(ev) /* nothing */
286 1.72 thorpej #define BGE_EVCNT_ADD(ev, val) /* nothing */
287 1.72 thorpej #define BGE_EVCNT_UPD(ev, val) /* nothing */
288 1.72 thorpej #endif
289 1.72 thorpej
290 1.158 msaitoh static const struct bge_product {
291 1.158 msaitoh pci_vendor_id_t bp_vendor;
292 1.158 msaitoh pci_product_id_t bp_product;
293 1.158 msaitoh const char *bp_name;
294 1.158 msaitoh } bge_products[] = {
295 1.158 msaitoh /*
296 1.158 msaitoh * The BCM5700 documentation seems to indicate that the hardware
297 1.158 msaitoh * still has the Alteon vendor ID burned into it, though it
298 1.158 msaitoh * should always be overridden by the value in the EEPROM. We'll
299 1.158 msaitoh * check for it anyway.
300 1.158 msaitoh */
301 1.158 msaitoh { PCI_VENDOR_ALTEON,
302 1.158 msaitoh PCI_PRODUCT_ALTEON_BCM5700,
303 1.158 msaitoh "Broadcom BCM5700 Gigabit Ethernet",
304 1.158 msaitoh },
305 1.158 msaitoh { PCI_VENDOR_ALTEON,
306 1.158 msaitoh PCI_PRODUCT_ALTEON_BCM5701,
307 1.158 msaitoh "Broadcom BCM5701 Gigabit Ethernet",
308 1.158 msaitoh },
309 1.158 msaitoh { PCI_VENDOR_ALTIMA,
310 1.158 msaitoh PCI_PRODUCT_ALTIMA_AC1000,
311 1.158 msaitoh "Altima AC1000 Gigabit Ethernet",
312 1.158 msaitoh },
313 1.158 msaitoh { PCI_VENDOR_ALTIMA,
314 1.158 msaitoh PCI_PRODUCT_ALTIMA_AC1001,
315 1.158 msaitoh "Altima AC1001 Gigabit Ethernet",
316 1.158 msaitoh },
317 1.158 msaitoh { PCI_VENDOR_ALTIMA,
318 1.209 msaitoh PCI_PRODUCT_ALTIMA_AC1003,
319 1.209 msaitoh "Altima AC1003 Gigabit Ethernet",
320 1.209 msaitoh },
321 1.209 msaitoh { PCI_VENDOR_ALTIMA,
322 1.158 msaitoh PCI_PRODUCT_ALTIMA_AC9100,
323 1.158 msaitoh "Altima AC9100 Gigabit Ethernet",
324 1.158 msaitoh },
325 1.209 msaitoh { PCI_VENDOR_APPLE,
326 1.209 msaitoh PCI_PRODUCT_APPLE_BCM5701,
327 1.209 msaitoh "APPLE BCM5701 Gigabit Ethernet",
328 1.209 msaitoh },
329 1.158 msaitoh { PCI_VENDOR_BROADCOM,
330 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5700,
331 1.158 msaitoh "Broadcom BCM5700 Gigabit Ethernet",
332 1.158 msaitoh },
333 1.158 msaitoh { PCI_VENDOR_BROADCOM,
334 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5701,
335 1.158 msaitoh "Broadcom BCM5701 Gigabit Ethernet",
336 1.158 msaitoh },
337 1.158 msaitoh { PCI_VENDOR_BROADCOM,
338 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5702,
339 1.158 msaitoh "Broadcom BCM5702 Gigabit Ethernet",
340 1.158 msaitoh },
341 1.158 msaitoh { PCI_VENDOR_BROADCOM,
342 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5702X,
343 1.158 msaitoh "Broadcom BCM5702X Gigabit Ethernet" },
344 1.158 msaitoh { PCI_VENDOR_BROADCOM,
345 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5703,
346 1.158 msaitoh "Broadcom BCM5703 Gigabit Ethernet",
347 1.158 msaitoh },
348 1.158 msaitoh { PCI_VENDOR_BROADCOM,
349 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5703X,
350 1.158 msaitoh "Broadcom BCM5703X Gigabit Ethernet",
351 1.158 msaitoh },
352 1.158 msaitoh { PCI_VENDOR_BROADCOM,
353 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5703_ALT,
354 1.158 msaitoh "Broadcom BCM5703 Gigabit Ethernet",
355 1.158 msaitoh },
356 1.178 msaitoh { PCI_VENDOR_BROADCOM,
357 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5704C,
358 1.158 msaitoh "Broadcom BCM5704C Dual Gigabit Ethernet",
359 1.158 msaitoh },
360 1.178 msaitoh { PCI_VENDOR_BROADCOM,
361 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5704S,
362 1.158 msaitoh "Broadcom BCM5704S Dual Gigabit Ethernet",
363 1.158 msaitoh },
364 1.178 msaitoh { PCI_VENDOR_BROADCOM,
365 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5705,
366 1.158 msaitoh "Broadcom BCM5705 Gigabit Ethernet",
367 1.158 msaitoh },
368 1.178 msaitoh { PCI_VENDOR_BROADCOM,
369 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5705F,
370 1.172 msaitoh "Broadcom BCM5705F Gigabit Ethernet",
371 1.172 msaitoh },
372 1.178 msaitoh { PCI_VENDOR_BROADCOM,
373 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5705K,
374 1.158 msaitoh "Broadcom BCM5705K Gigabit Ethernet",
375 1.158 msaitoh },
376 1.178 msaitoh { PCI_VENDOR_BROADCOM,
377 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5705M,
378 1.158 msaitoh "Broadcom BCM5705M Gigabit Ethernet",
379 1.158 msaitoh },
380 1.178 msaitoh { PCI_VENDOR_BROADCOM,
381 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5705M_ALT,
382 1.158 msaitoh "Broadcom BCM5705M Gigabit Ethernet",
383 1.158 msaitoh },
384 1.158 msaitoh { PCI_VENDOR_BROADCOM,
385 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5714,
386 1.172 msaitoh "Broadcom BCM5714 Gigabit Ethernet",
387 1.172 msaitoh },
388 1.172 msaitoh { PCI_VENDOR_BROADCOM,
389 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5714S,
390 1.172 msaitoh "Broadcom BCM5714S Gigabit Ethernet",
391 1.158 msaitoh },
392 1.158 msaitoh { PCI_VENDOR_BROADCOM,
393 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5715,
394 1.172 msaitoh "Broadcom BCM5715 Gigabit Ethernet",
395 1.158 msaitoh },
396 1.158 msaitoh { PCI_VENDOR_BROADCOM,
397 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5715S,
398 1.172 msaitoh "Broadcom BCM5715S Gigabit Ethernet",
399 1.172 msaitoh },
400 1.172 msaitoh { PCI_VENDOR_BROADCOM,
401 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5717,
402 1.172 msaitoh "Broadcom BCM5717 Gigabit Ethernet",
403 1.172 msaitoh },
404 1.172 msaitoh { PCI_VENDOR_BROADCOM,
405 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5718,
406 1.172 msaitoh "Broadcom BCM5718 Gigabit Ethernet",
407 1.172 msaitoh },
408 1.212 msaitoh #if 0
409 1.172 msaitoh { PCI_VENDOR_BROADCOM,
410 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5720,
411 1.172 msaitoh "Broadcom BCM5720 Gigabit Ethernet",
412 1.158 msaitoh },
413 1.212 msaitoh #endif
414 1.158 msaitoh { PCI_VENDOR_BROADCOM,
415 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5721,
416 1.158 msaitoh "Broadcom BCM5721 Gigabit Ethernet",
417 1.158 msaitoh },
418 1.158 msaitoh { PCI_VENDOR_BROADCOM,
419 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5722,
420 1.158 msaitoh "Broadcom BCM5722 Gigabit Ethernet",
421 1.158 msaitoh },
422 1.158 msaitoh { PCI_VENDOR_BROADCOM,
423 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5723,
424 1.172 msaitoh "Broadcom BCM5723 Gigabit Ethernet",
425 1.172 msaitoh },
426 1.172 msaitoh { PCI_VENDOR_BROADCOM,
427 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5724,
428 1.172 msaitoh "Broadcom BCM5724 Gigabit Ethernet",
429 1.172 msaitoh },
430 1.172 msaitoh { PCI_VENDOR_BROADCOM,
431 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5750,
432 1.158 msaitoh "Broadcom BCM5750 Gigabit Ethernet",
433 1.158 msaitoh },
434 1.158 msaitoh { PCI_VENDOR_BROADCOM,
435 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5750M,
436 1.158 msaitoh "Broadcom BCM5750M Gigabit Ethernet",
437 1.158 msaitoh },
438 1.158 msaitoh { PCI_VENDOR_BROADCOM,
439 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5751,
440 1.158 msaitoh "Broadcom BCM5751 Gigabit Ethernet",
441 1.158 msaitoh },
442 1.158 msaitoh { PCI_VENDOR_BROADCOM,
443 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5751F,
444 1.172 msaitoh "Broadcom BCM5751F Gigabit Ethernet",
445 1.172 msaitoh },
446 1.172 msaitoh { PCI_VENDOR_BROADCOM,
447 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5751M,
448 1.158 msaitoh "Broadcom BCM5751M Gigabit Ethernet",
449 1.158 msaitoh },
450 1.158 msaitoh { PCI_VENDOR_BROADCOM,
451 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5752,
452 1.158 msaitoh "Broadcom BCM5752 Gigabit Ethernet",
453 1.158 msaitoh },
454 1.158 msaitoh { PCI_VENDOR_BROADCOM,
455 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5752M,
456 1.158 msaitoh "Broadcom BCM5752M Gigabit Ethernet",
457 1.158 msaitoh },
458 1.158 msaitoh { PCI_VENDOR_BROADCOM,
459 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5753,
460 1.158 msaitoh "Broadcom BCM5753 Gigabit Ethernet",
461 1.158 msaitoh },
462 1.158 msaitoh { PCI_VENDOR_BROADCOM,
463 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5753F,
464 1.172 msaitoh "Broadcom BCM5753F Gigabit Ethernet",
465 1.172 msaitoh },
466 1.172 msaitoh { PCI_VENDOR_BROADCOM,
467 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5753M,
468 1.158 msaitoh "Broadcom BCM5753M Gigabit Ethernet",
469 1.158 msaitoh },
470 1.158 msaitoh { PCI_VENDOR_BROADCOM,
471 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5754,
472 1.158 msaitoh "Broadcom BCM5754 Gigabit Ethernet",
473 1.158 msaitoh },
474 1.158 msaitoh { PCI_VENDOR_BROADCOM,
475 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5754M,
476 1.158 msaitoh "Broadcom BCM5754M Gigabit Ethernet",
477 1.158 msaitoh },
478 1.158 msaitoh { PCI_VENDOR_BROADCOM,
479 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5755,
480 1.158 msaitoh "Broadcom BCM5755 Gigabit Ethernet",
481 1.158 msaitoh },
482 1.158 msaitoh { PCI_VENDOR_BROADCOM,
483 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5755M,
484 1.158 msaitoh "Broadcom BCM5755M Gigabit Ethernet",
485 1.158 msaitoh },
486 1.172 msaitoh { PCI_VENDOR_BROADCOM,
487 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5756,
488 1.172 msaitoh "Broadcom BCM5756 Gigabit Ethernet",
489 1.172 msaitoh },
490 1.172 msaitoh { PCI_VENDOR_BROADCOM,
491 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5761,
492 1.172 msaitoh "Broadcom BCM5761 Gigabit Ethernet",
493 1.172 msaitoh },
494 1.172 msaitoh { PCI_VENDOR_BROADCOM,
495 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5761E,
496 1.172 msaitoh "Broadcom BCM5761E Gigabit Ethernet",
497 1.172 msaitoh },
498 1.172 msaitoh { PCI_VENDOR_BROADCOM,
499 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5761S,
500 1.172 msaitoh "Broadcom BCM5761S Gigabit Ethernet",
501 1.172 msaitoh },
502 1.172 msaitoh { PCI_VENDOR_BROADCOM,
503 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5761SE,
504 1.172 msaitoh "Broadcom BCM5761SE Gigabit Ethernet",
505 1.172 msaitoh },
506 1.178 msaitoh { PCI_VENDOR_BROADCOM,
507 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5764,
508 1.172 msaitoh "Broadcom BCM5764 Gigabit Ethernet",
509 1.172 msaitoh },
510 1.178 msaitoh { PCI_VENDOR_BROADCOM,
511 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5780,
512 1.158 msaitoh "Broadcom BCM5780 Gigabit Ethernet",
513 1.158 msaitoh },
514 1.178 msaitoh { PCI_VENDOR_BROADCOM,
515 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5780S,
516 1.158 msaitoh "Broadcom BCM5780S Gigabit Ethernet",
517 1.158 msaitoh },
518 1.178 msaitoh { PCI_VENDOR_BROADCOM,
519 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5781,
520 1.172 msaitoh "Broadcom BCM5781 Gigabit Ethernet",
521 1.172 msaitoh },
522 1.178 msaitoh { PCI_VENDOR_BROADCOM,
523 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5782,
524 1.158 msaitoh "Broadcom BCM5782 Gigabit Ethernet",
525 1.158 msaitoh },
526 1.158 msaitoh { PCI_VENDOR_BROADCOM,
527 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5784M,
528 1.172 msaitoh "BCM5784M NetLink 1000baseT Ethernet",
529 1.172 msaitoh },
530 1.172 msaitoh { PCI_VENDOR_BROADCOM,
531 1.209 msaitoh PCI_PRODUCT_BROADCOM_BCM5785F,
532 1.209 msaitoh "BCM5785F NetLink 10/100 Ethernet",
533 1.209 msaitoh },
534 1.209 msaitoh { PCI_VENDOR_BROADCOM,
535 1.209 msaitoh PCI_PRODUCT_BROADCOM_BCM5785G,
536 1.209 msaitoh "BCM5785G NetLink 1000baseT Ethernet",
537 1.209 msaitoh },
538 1.209 msaitoh { PCI_VENDOR_BROADCOM,
539 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5786,
540 1.158 msaitoh "Broadcom BCM5786 Gigabit Ethernet",
541 1.158 msaitoh },
542 1.158 msaitoh { PCI_VENDOR_BROADCOM,
543 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5787,
544 1.158 msaitoh "Broadcom BCM5787 Gigabit Ethernet",
545 1.158 msaitoh },
546 1.158 msaitoh { PCI_VENDOR_BROADCOM,
547 1.209 msaitoh PCI_PRODUCT_BROADCOM_BCM5787F,
548 1.209 msaitoh "Broadcom BCM5787F 10/100 Ethernet",
549 1.209 msaitoh },
550 1.209 msaitoh { PCI_VENDOR_BROADCOM,
551 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5787M,
552 1.158 msaitoh "Broadcom BCM5787M Gigabit Ethernet",
553 1.158 msaitoh },
554 1.178 msaitoh { PCI_VENDOR_BROADCOM,
555 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5788,
556 1.158 msaitoh "Broadcom BCM5788 Gigabit Ethernet",
557 1.158 msaitoh },
558 1.178 msaitoh { PCI_VENDOR_BROADCOM,
559 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5789,
560 1.158 msaitoh "Broadcom BCM5789 Gigabit Ethernet",
561 1.158 msaitoh },
562 1.178 msaitoh { PCI_VENDOR_BROADCOM,
563 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5901,
564 1.158 msaitoh "Broadcom BCM5901 Fast Ethernet",
565 1.158 msaitoh },
566 1.178 msaitoh { PCI_VENDOR_BROADCOM,
567 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5901A2,
568 1.158 msaitoh "Broadcom BCM5901A2 Fast Ethernet",
569 1.158 msaitoh },
570 1.178 msaitoh { PCI_VENDOR_BROADCOM,
571 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM5903M,
572 1.172 msaitoh "Broadcom BCM5903M Fast Ethernet",
573 1.158 msaitoh },
574 1.158 msaitoh { PCI_VENDOR_BROADCOM,
575 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5906,
576 1.158 msaitoh "Broadcom BCM5906 Fast Ethernet",
577 1.158 msaitoh },
578 1.158 msaitoh { PCI_VENDOR_BROADCOM,
579 1.158 msaitoh PCI_PRODUCT_BROADCOM_BCM5906M,
580 1.158 msaitoh "Broadcom BCM5906M Fast Ethernet",
581 1.158 msaitoh },
582 1.172 msaitoh { PCI_VENDOR_BROADCOM,
583 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57760,
584 1.172 msaitoh "Broadcom BCM57760 Fast Ethernet",
585 1.172 msaitoh },
586 1.172 msaitoh { PCI_VENDOR_BROADCOM,
587 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57761,
588 1.172 msaitoh "Broadcom BCM57761 Fast Ethernet",
589 1.172 msaitoh },
590 1.172 msaitoh { PCI_VENDOR_BROADCOM,
591 1.202 tsutsui PCI_PRODUCT_BROADCOM_BCM57762,
592 1.202 tsutsui "Broadcom BCM57762 Gigabit Ethernet",
593 1.202 tsutsui },
594 1.202 tsutsui { PCI_VENDOR_BROADCOM,
595 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57765,
596 1.172 msaitoh "Broadcom BCM57765 Fast Ethernet",
597 1.172 msaitoh },
598 1.172 msaitoh { PCI_VENDOR_BROADCOM,
599 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57780,
600 1.172 msaitoh "Broadcom BCM57780 Fast Ethernet",
601 1.172 msaitoh },
602 1.172 msaitoh { PCI_VENDOR_BROADCOM,
603 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57781,
604 1.172 msaitoh "Broadcom BCM57781 Fast Ethernet",
605 1.172 msaitoh },
606 1.172 msaitoh { PCI_VENDOR_BROADCOM,
607 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57785,
608 1.172 msaitoh "Broadcom BCM57785 Fast Ethernet",
609 1.172 msaitoh },
610 1.172 msaitoh { PCI_VENDOR_BROADCOM,
611 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57788,
612 1.172 msaitoh "Broadcom BCM57788 Fast Ethernet",
613 1.172 msaitoh },
614 1.172 msaitoh { PCI_VENDOR_BROADCOM,
615 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57790,
616 1.172 msaitoh "Broadcom BCM57790 Fast Ethernet",
617 1.172 msaitoh },
618 1.172 msaitoh { PCI_VENDOR_BROADCOM,
619 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57791,
620 1.172 msaitoh "Broadcom BCM57791 Fast Ethernet",
621 1.172 msaitoh },
622 1.172 msaitoh { PCI_VENDOR_BROADCOM,
623 1.172 msaitoh PCI_PRODUCT_BROADCOM_BCM57795,
624 1.172 msaitoh "Broadcom BCM57795 Fast Ethernet",
625 1.172 msaitoh },
626 1.172 msaitoh { PCI_VENDOR_SCHNEIDERKOCH,
627 1.172 msaitoh PCI_PRODUCT_SCHNEIDERKOCH_SK_9DX1,
628 1.172 msaitoh "SysKonnect SK-9Dx1 Gigabit Ethernet",
629 1.172 msaitoh },
630 1.172 msaitoh { PCI_VENDOR_3COM,
631 1.172 msaitoh PCI_PRODUCT_3COM_3C996,
632 1.172 msaitoh "3Com 3c996 Gigabit Ethernet",
633 1.172 msaitoh },
634 1.196 mrg { PCI_VENDOR_FUJITSU4,
635 1.196 mrg PCI_PRODUCT_FUJITSU4_PW008GE4,
636 1.196 mrg "Fujitsu PW008GE4 Gigabit Ethernet",
637 1.196 mrg },
638 1.196 mrg { PCI_VENDOR_FUJITSU4,
639 1.196 mrg PCI_PRODUCT_FUJITSU4_PW008GE5,
640 1.196 mrg "Fujitsu PW008GE5 Gigabit Ethernet",
641 1.196 mrg },
642 1.196 mrg { PCI_VENDOR_FUJITSU4,
643 1.196 mrg PCI_PRODUCT_FUJITSU4_PP250_450_LAN,
644 1.196 mrg "Fujitsu Primepower 250/450 Gigabit Ethernet",
645 1.196 mrg },
646 1.158 msaitoh { 0,
647 1.158 msaitoh 0,
648 1.158 msaitoh NULL },
649 1.158 msaitoh };
650 1.158 msaitoh
651 1.215 msaitoh #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_JUMBO_CAPABLE)
652 1.172 msaitoh #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_5700_FAMILY)
653 1.215 msaitoh #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_5705_PLUS)
654 1.172 msaitoh #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_5714_FAMILY)
655 1.215 msaitoh #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_575X_PLUS)
656 1.215 msaitoh #define BGE_IS_5755_PLUS(sc) ((sc)->bge_flags & BGE_5755_PLUS)
657 1.214 msaitoh #define BGE_IS_5717_PLUS(sc) ((sc)->bge_flags & BGE_5717_PLUS)
658 1.214 msaitoh #define BGE_IS_57765_PLUS(sc) ((sc)->bge_flags & BGE_57765_PLUS)
659 1.166 msaitoh
660 1.158 msaitoh static const struct bge_revision {
661 1.158 msaitoh uint32_t br_chipid;
662 1.158 msaitoh const char *br_name;
663 1.158 msaitoh } bge_revisions[] = {
664 1.158 msaitoh { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" },
665 1.158 msaitoh { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" },
666 1.158 msaitoh { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" },
667 1.158 msaitoh { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" },
668 1.158 msaitoh { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" },
669 1.158 msaitoh { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" },
670 1.158 msaitoh /* This is treated like a BCM5700 Bx */
671 1.158 msaitoh { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" },
672 1.158 msaitoh { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" },
673 1.158 msaitoh { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" },
674 1.158 msaitoh { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" },
675 1.158 msaitoh { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" },
676 1.158 msaitoh { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" },
677 1.172 msaitoh { BGE_CHIPID_BCM5703_A0, "BCM5702/5703 A0" },
678 1.172 msaitoh { BGE_CHIPID_BCM5703_A1, "BCM5702/5703 A1" },
679 1.172 msaitoh { BGE_CHIPID_BCM5703_A2, "BCM5702/5703 A2" },
680 1.172 msaitoh { BGE_CHIPID_BCM5703_A3, "BCM5702/5703 A3" },
681 1.172 msaitoh { BGE_CHIPID_BCM5703_B0, "BCM5702/5703 B0" },
682 1.158 msaitoh { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" },
683 1.158 msaitoh { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" },
684 1.158 msaitoh { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" },
685 1.158 msaitoh { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" },
686 1.159 msaitoh { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" },
687 1.158 msaitoh { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" },
688 1.158 msaitoh { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" },
689 1.158 msaitoh { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" },
690 1.158 msaitoh { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" },
691 1.158 msaitoh { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" },
692 1.158 msaitoh { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" },
693 1.161 msaitoh { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" },
694 1.161 msaitoh { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" },
695 1.161 msaitoh { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" },
696 1.161 msaitoh { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" },
697 1.161 msaitoh { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" },
698 1.161 msaitoh { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" },
699 1.158 msaitoh { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" },
700 1.158 msaitoh { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" },
701 1.158 msaitoh { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" },
702 1.159 msaitoh { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" },
703 1.159 msaitoh { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" },
704 1.159 msaitoh { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" },
705 1.159 msaitoh { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" },
706 1.159 msaitoh { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" },
707 1.159 msaitoh { BGE_CHIPID_BCM5715_A3, "BCM5715 A3" },
708 1.158 msaitoh { BGE_CHIPID_BCM5755_A0, "BCM5755 A0" },
709 1.158 msaitoh { BGE_CHIPID_BCM5755_A1, "BCM5755 A1" },
710 1.158 msaitoh { BGE_CHIPID_BCM5755_A2, "BCM5755 A2" },
711 1.158 msaitoh { BGE_CHIPID_BCM5755_C0, "BCM5755 C0" },
712 1.172 msaitoh { BGE_CHIPID_BCM5761_A0, "BCM5761 A0" },
713 1.172 msaitoh { BGE_CHIPID_BCM5761_A1, "BCM5761 A1" },
714 1.172 msaitoh { BGE_CHIPID_BCM5784_A0, "BCM5784 A0" },
715 1.172 msaitoh { BGE_CHIPID_BCM5784_A1, "BCM5784 A1" },
716 1.172 msaitoh /* 5754 and 5787 share the same ASIC ID */
717 1.158 msaitoh { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" },
718 1.158 msaitoh { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" },
719 1.158 msaitoh { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" },
720 1.206 msaitoh { BGE_CHIPID_BCM5906_A0, "BCM5906 A0" },
721 1.161 msaitoh { BGE_CHIPID_BCM5906_A1, "BCM5906 A1" },
722 1.161 msaitoh { BGE_CHIPID_BCM5906_A2, "BCM5906 A2" },
723 1.214 msaitoh { BGE_CHIPID_BCM57765_A0, "BCM57765 A0" },
724 1.214 msaitoh { BGE_CHIPID_BCM57765_B0, "BCM57765 B0" },
725 1.172 msaitoh { BGE_CHIPID_BCM57780_A0, "BCM57780 A0" },
726 1.172 msaitoh { BGE_CHIPID_BCM57780_A1, "BCM57780 A1" },
727 1.172 msaitoh
728 1.158 msaitoh { 0, NULL }
729 1.158 msaitoh };
730 1.158 msaitoh
731 1.158 msaitoh /*
732 1.158 msaitoh * Some defaults for major revisions, so that newer steppings
733 1.158 msaitoh * that we don't know about have a shot at working.
734 1.158 msaitoh */
735 1.158 msaitoh static const struct bge_revision bge_majorrevs[] = {
736 1.158 msaitoh { BGE_ASICREV_BCM5700, "unknown BCM5700" },
737 1.158 msaitoh { BGE_ASICREV_BCM5701, "unknown BCM5701" },
738 1.158 msaitoh { BGE_ASICREV_BCM5703, "unknown BCM5703" },
739 1.158 msaitoh { BGE_ASICREV_BCM5704, "unknown BCM5704" },
740 1.158 msaitoh { BGE_ASICREV_BCM5705, "unknown BCM5705" },
741 1.162 msaitoh { BGE_ASICREV_BCM5750, "unknown BCM5750" },
742 1.158 msaitoh { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" },
743 1.172 msaitoh { BGE_ASICREV_BCM5752, "unknown BCM5752" },
744 1.172 msaitoh { BGE_ASICREV_BCM5780, "unknown BCM5780" },
745 1.158 msaitoh { BGE_ASICREV_BCM5714, "unknown BCM5714" },
746 1.158 msaitoh { BGE_ASICREV_BCM5755, "unknown BCM5755" },
747 1.172 msaitoh { BGE_ASICREV_BCM5761, "unknown BCM5761" },
748 1.172 msaitoh { BGE_ASICREV_BCM5784, "unknown BCM5784" },
749 1.172 msaitoh { BGE_ASICREV_BCM5785, "unknown BCM5785" },
750 1.162 msaitoh /* 5754 and 5787 share the same ASIC ID */
751 1.166 msaitoh { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" },
752 1.172 msaitoh { BGE_ASICREV_BCM5906, "unknown BCM5906" },
753 1.172 msaitoh { BGE_ASICREV_BCM57780, "unknown BCM57780" },
754 1.172 msaitoh { BGE_ASICREV_BCM5717, "unknown BCM5717" },
755 1.172 msaitoh { BGE_ASICREV_BCM57765, "unknown BCM57765" },
756 1.202 tsutsui { BGE_ASICREV_BCM57766, "unknown BCM57766" },
757 1.172 msaitoh
758 1.158 msaitoh { 0, NULL }
759 1.158 msaitoh };
760 1.17 thorpej
761 1.177 msaitoh static int bge_allow_asf = 1;
762 1.177 msaitoh
763 1.138 joerg CFATTACH_DECL_NEW(bge, sizeof(struct bge_softc),
764 1.22 thorpej bge_probe, bge_attach, NULL, NULL);
765 1.1 fvdl
766 1.170 msaitoh static uint32_t
767 1.104 thorpej bge_readmem_ind(struct bge_softc *sc, int off)
768 1.1 fvdl {
769 1.1 fvdl pcireg_t val;
770 1.1 fvdl
771 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MEMWIN_BASEADDR, off);
772 1.141 jmcneill val = pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MEMWIN_DATA);
773 1.1 fvdl return val;
774 1.1 fvdl }
775 1.1 fvdl
776 1.104 thorpej static void
777 1.104 thorpej bge_writemem_ind(struct bge_softc *sc, int off, int val)
778 1.1 fvdl {
779 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MEMWIN_BASEADDR, off);
780 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MEMWIN_DATA, val);
781 1.1 fvdl }
782 1.1 fvdl
783 1.177 msaitoh /*
784 1.177 msaitoh * PCI Express only
785 1.177 msaitoh */
786 1.177 msaitoh static void
787 1.177 msaitoh bge_set_max_readrq(struct bge_softc *sc)
788 1.177 msaitoh {
789 1.177 msaitoh pcireg_t val;
790 1.177 msaitoh
791 1.180 msaitoh val = pci_conf_read(sc->sc_pc, sc->sc_pcitag, sc->bge_pciecap
792 1.177 msaitoh + PCI_PCIE_DCSR);
793 1.177 msaitoh if ((val & PCI_PCIE_DCSR_MAX_READ_REQ) !=
794 1.177 msaitoh BGE_PCIE_DEVCTL_MAX_READRQ_4096) {
795 1.189 sketch aprint_verbose_dev(sc->bge_dev,
796 1.189 sketch "adjust device control 0x%04x ", val);
797 1.177 msaitoh val &= ~PCI_PCIE_DCSR_MAX_READ_REQ;
798 1.177 msaitoh val |= BGE_PCIE_DEVCTL_MAX_READRQ_4096;
799 1.180 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, sc->bge_pciecap
800 1.177 msaitoh + PCI_PCIE_DCSR, val);
801 1.183 ad aprint_verbose("-> 0x%04x\n", val);
802 1.177 msaitoh }
803 1.177 msaitoh }
804 1.177 msaitoh
805 1.1 fvdl #ifdef notdef
806 1.170 msaitoh static uint32_t
807 1.104 thorpej bge_readreg_ind(struct bge_softc *sc, int off)
808 1.1 fvdl {
809 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_REG_BASEADDR, off);
810 1.158 msaitoh return (pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_REG_DATA));
811 1.1 fvdl }
812 1.1 fvdl #endif
813 1.1 fvdl
814 1.104 thorpej static void
815 1.104 thorpej bge_writereg_ind(struct bge_softc *sc, int off, int val)
816 1.1 fvdl {
817 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_REG_BASEADDR, off);
818 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_REG_DATA, val);
819 1.1 fvdl }
820 1.1 fvdl
821 1.151 cegger static void
822 1.151 cegger bge_writemem_direct(struct bge_softc *sc, int off, int val)
823 1.151 cegger {
824 1.151 cegger CSR_WRITE_4(sc, off, val);
825 1.151 cegger }
826 1.151 cegger
827 1.151 cegger static void
828 1.151 cegger bge_writembx(struct bge_softc *sc, int off, int val)
829 1.151 cegger {
830 1.151 cegger if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
831 1.151 cegger off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
832 1.151 cegger
833 1.151 cegger CSR_WRITE_4(sc, off, val);
834 1.151 cegger }
835 1.151 cegger
836 1.211 msaitoh static void
837 1.211 msaitoh bge_writembx_flush(struct bge_softc *sc, int off, int val)
838 1.211 msaitoh {
839 1.211 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
840 1.211 msaitoh off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
841 1.211 msaitoh
842 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, off, val);
843 1.211 msaitoh }
844 1.211 msaitoh
845 1.170 msaitoh static uint8_t
846 1.170 msaitoh bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
847 1.151 cegger {
848 1.170 msaitoh uint32_t access, byte = 0;
849 1.151 cegger int i;
850 1.151 cegger
851 1.151 cegger /* Lock. */
852 1.151 cegger CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
853 1.151 cegger for (i = 0; i < 8000; i++) {
854 1.151 cegger if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
855 1.151 cegger break;
856 1.151 cegger DELAY(20);
857 1.151 cegger }
858 1.151 cegger if (i == 8000)
859 1.170 msaitoh return 1;
860 1.151 cegger
861 1.151 cegger /* Enable access. */
862 1.151 cegger access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
863 1.151 cegger CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
864 1.151 cegger
865 1.151 cegger CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
866 1.151 cegger CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
867 1.151 cegger for (i = 0; i < BGE_TIMEOUT * 10; i++) {
868 1.151 cegger DELAY(10);
869 1.151 cegger if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
870 1.151 cegger DELAY(10);
871 1.151 cegger break;
872 1.151 cegger }
873 1.151 cegger }
874 1.151 cegger
875 1.151 cegger if (i == BGE_TIMEOUT * 10) {
876 1.151 cegger aprint_error_dev(sc->bge_dev, "nvram read timed out\n");
877 1.170 msaitoh return 1;
878 1.151 cegger }
879 1.151 cegger
880 1.151 cegger /* Get result. */
881 1.151 cegger byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
882 1.151 cegger
883 1.151 cegger *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
884 1.151 cegger
885 1.151 cegger /* Disable access. */
886 1.151 cegger CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
887 1.151 cegger
888 1.151 cegger /* Unlock. */
889 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
890 1.151 cegger
891 1.170 msaitoh return 0;
892 1.151 cegger }
893 1.151 cegger
894 1.151 cegger /*
895 1.151 cegger * Read a sequence of bytes from NVRAM.
896 1.151 cegger */
897 1.151 cegger static int
898 1.170 msaitoh bge_read_nvram(struct bge_softc *sc, uint8_t *dest, int off, int cnt)
899 1.151 cegger {
900 1.203 msaitoh int error = 0, i;
901 1.170 msaitoh uint8_t byte = 0;
902 1.151 cegger
903 1.151 cegger if (BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5906)
904 1.170 msaitoh return 1;
905 1.151 cegger
906 1.151 cegger for (i = 0; i < cnt; i++) {
907 1.203 msaitoh error = bge_nvram_getbyte(sc, off + i, &byte);
908 1.203 msaitoh if (error)
909 1.151 cegger break;
910 1.151 cegger *(dest + i) = byte;
911 1.151 cegger }
912 1.151 cegger
913 1.203 msaitoh return (error ? 1 : 0);
914 1.151 cegger }
915 1.151 cegger
916 1.1 fvdl /*
917 1.1 fvdl * Read a byte of data stored in the EEPROM at address 'addr.' The
918 1.1 fvdl * BCM570x supports both the traditional bitbang interface and an
919 1.1 fvdl * auto access interface for reading the EEPROM. We use the auto
920 1.1 fvdl * access method.
921 1.1 fvdl */
922 1.170 msaitoh static uint8_t
923 1.170 msaitoh bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
924 1.1 fvdl {
925 1.1 fvdl int i;
926 1.170 msaitoh uint32_t byte = 0;
927 1.1 fvdl
928 1.1 fvdl /*
929 1.1 fvdl * Enable use of auto EEPROM access so we can avoid
930 1.1 fvdl * having to use the bitbang method.
931 1.1 fvdl */
932 1.1 fvdl BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
933 1.1 fvdl
934 1.1 fvdl /* Reset the EEPROM, load the clock period. */
935 1.1 fvdl CSR_WRITE_4(sc, BGE_EE_ADDR,
936 1.161 msaitoh BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
937 1.1 fvdl DELAY(20);
938 1.1 fvdl
939 1.1 fvdl /* Issue the read EEPROM command. */
940 1.1 fvdl CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
941 1.1 fvdl
942 1.1 fvdl /* Wait for completion */
943 1.170 msaitoh for (i = 0; i < BGE_TIMEOUT * 10; i++) {
944 1.1 fvdl DELAY(10);
945 1.1 fvdl if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
946 1.1 fvdl break;
947 1.1 fvdl }
948 1.1 fvdl
949 1.172 msaitoh if (i == BGE_TIMEOUT * 10) {
950 1.138 joerg aprint_error_dev(sc->bge_dev, "eeprom read timed out\n");
951 1.177 msaitoh return 1;
952 1.1 fvdl }
953 1.1 fvdl
954 1.1 fvdl /* Get result. */
955 1.1 fvdl byte = CSR_READ_4(sc, BGE_EE_DATA);
956 1.1 fvdl
957 1.1 fvdl *dest = (byte >> ((addr % 4) * 8)) & 0xFF;
958 1.1 fvdl
959 1.170 msaitoh return 0;
960 1.1 fvdl }
961 1.1 fvdl
962 1.1 fvdl /*
963 1.1 fvdl * Read a sequence of bytes from the EEPROM.
964 1.1 fvdl */
965 1.104 thorpej static int
966 1.126 christos bge_read_eeprom(struct bge_softc *sc, void *destv, int off, int cnt)
967 1.1 fvdl {
968 1.203 msaitoh int error = 0, i;
969 1.170 msaitoh uint8_t byte = 0;
970 1.126 christos char *dest = destv;
971 1.1 fvdl
972 1.1 fvdl for (i = 0; i < cnt; i++) {
973 1.203 msaitoh error = bge_eeprom_getbyte(sc, off + i, &byte);
974 1.203 msaitoh if (error)
975 1.1 fvdl break;
976 1.1 fvdl *(dest + i) = byte;
977 1.1 fvdl }
978 1.1 fvdl
979 1.203 msaitoh return (error ? 1 : 0);
980 1.1 fvdl }
981 1.1 fvdl
982 1.104 thorpej static int
983 1.104 thorpej bge_miibus_readreg(device_t dev, int phy, int reg)
984 1.1 fvdl {
985 1.138 joerg struct bge_softc *sc = device_private(dev);
986 1.170 msaitoh uint32_t val;
987 1.172 msaitoh uint32_t autopoll;
988 1.1 fvdl int i;
989 1.1 fvdl
990 1.25 jonathan /*
991 1.156 msaitoh * Broadcom's own driver always assumes the internal
992 1.156 msaitoh * PHY is at GMII address 1. On some chips, the PHY responds
993 1.156 msaitoh * to accesses at all addresses, which could cause us to
994 1.156 msaitoh * bogusly attach the PHY 32 times at probe type. Always
995 1.156 msaitoh * restricting the lookup to address 1 is simpler than
996 1.156 msaitoh * trying to figure out which chips revisions should be
997 1.156 msaitoh * special-cased.
998 1.25 jonathan */
999 1.156 msaitoh if (phy != 1)
1000 1.170 msaitoh return 0;
1001 1.1 fvdl
1002 1.25 jonathan /* Reading with autopolling on may trigger PCI errors */
1003 1.172 msaitoh autopoll = CSR_READ_4(sc, BGE_MI_MODE);
1004 1.172 msaitoh if (autopoll & BGE_MIMODE_AUTOPOLL) {
1005 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_AUTOPOLL);
1006 1.211 msaitoh BGE_CLRBIT_FLUSH(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
1007 1.25 jonathan DELAY(40);
1008 1.25 jonathan }
1009 1.25 jonathan
1010 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
1011 1.172 msaitoh BGE_MIPHY(phy) | BGE_MIREG(reg));
1012 1.1 fvdl
1013 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
1014 1.1 fvdl val = CSR_READ_4(sc, BGE_MI_COMM);
1015 1.1 fvdl if (!(val & BGE_MICOMM_BUSY))
1016 1.1 fvdl break;
1017 1.9 thorpej delay(10);
1018 1.1 fvdl }
1019 1.1 fvdl
1020 1.1 fvdl if (i == BGE_TIMEOUT) {
1021 1.138 joerg aprint_error_dev(sc->bge_dev, "PHY read timed out\n");
1022 1.29 itojun val = 0;
1023 1.25 jonathan goto done;
1024 1.1 fvdl }
1025 1.1 fvdl
1026 1.1 fvdl val = CSR_READ_4(sc, BGE_MI_COMM);
1027 1.1 fvdl
1028 1.25 jonathan done:
1029 1.172 msaitoh if (autopoll & BGE_MIMODE_AUTOPOLL) {
1030 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_AUTOPOLL);
1031 1.211 msaitoh BGE_SETBIT_FLUSH(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
1032 1.25 jonathan DELAY(40);
1033 1.25 jonathan }
1034 1.29 itojun
1035 1.1 fvdl if (val & BGE_MICOMM_READFAIL)
1036 1.170 msaitoh return 0;
1037 1.1 fvdl
1038 1.158 msaitoh return (val & 0xFFFF);
1039 1.1 fvdl }
1040 1.1 fvdl
1041 1.104 thorpej static void
1042 1.104 thorpej bge_miibus_writereg(device_t dev, int phy, int reg, int val)
1043 1.1 fvdl {
1044 1.138 joerg struct bge_softc *sc = device_private(dev);
1045 1.172 msaitoh uint32_t autopoll;
1046 1.29 itojun int i;
1047 1.1 fvdl
1048 1.151 cegger if (phy!=1) {
1049 1.151 cegger return;
1050 1.151 cegger }
1051 1.151 cegger
1052 1.151 cegger if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906 &&
1053 1.208 msaitoh (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
1054 1.151 cegger return;
1055 1.151 cegger
1056 1.161 msaitoh /* Reading with autopolling on may trigger PCI errors */
1057 1.172 msaitoh autopoll = CSR_READ_4(sc, BGE_MI_MODE);
1058 1.172 msaitoh if (autopoll & BGE_MIMODE_AUTOPOLL) {
1059 1.25 jonathan delay(40);
1060 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_AUTOPOLL);
1061 1.211 msaitoh BGE_CLRBIT_FLUSH(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
1062 1.25 jonathan delay(10); /* 40 usec is supposed to be adequate */
1063 1.25 jonathan }
1064 1.29 itojun
1065 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
1066 1.177 msaitoh BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
1067 1.1 fvdl
1068 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
1069 1.151 cegger delay(10);
1070 1.151 cegger if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
1071 1.151 cegger delay(5);
1072 1.151 cegger CSR_READ_4(sc, BGE_MI_COMM);
1073 1.1 fvdl break;
1074 1.151 cegger }
1075 1.1 fvdl }
1076 1.1 fvdl
1077 1.172 msaitoh if (autopoll & BGE_MIMODE_AUTOPOLL) {
1078 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_AUTOPOLL);
1079 1.211 msaitoh BGE_SETBIT_FLUSH(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
1080 1.25 jonathan delay(40);
1081 1.25 jonathan }
1082 1.29 itojun
1083 1.138 joerg if (i == BGE_TIMEOUT)
1084 1.138 joerg aprint_error_dev(sc->bge_dev, "PHY read timed out\n");
1085 1.1 fvdl }
1086 1.1 fvdl
1087 1.104 thorpej static void
1088 1.201 matt bge_miibus_statchg(struct ifnet *ifp)
1089 1.1 fvdl {
1090 1.201 matt struct bge_softc *sc = ifp->if_softc;
1091 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
1092 1.1 fvdl
1093 1.69 thorpej /*
1094 1.69 thorpej * Get flow control negotiation result.
1095 1.69 thorpej */
1096 1.69 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
1097 1.69 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->bge_flowflags) {
1098 1.69 thorpej sc->bge_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
1099 1.69 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
1100 1.69 thorpej }
1101 1.69 thorpej
1102 1.1 fvdl BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
1103 1.161 msaitoh if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
1104 1.161 msaitoh IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
1105 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
1106 1.161 msaitoh else
1107 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
1108 1.1 fvdl
1109 1.158 msaitoh if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
1110 1.211 msaitoh BGE_CLRBIT_FLUSH(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
1111 1.158 msaitoh else
1112 1.211 msaitoh BGE_SETBIT_FLUSH(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
1113 1.211 msaitoh DELAY(40);
1114 1.69 thorpej
1115 1.69 thorpej /*
1116 1.69 thorpej * 802.3x flow control
1117 1.69 thorpej */
1118 1.158 msaitoh if (sc->bge_flowflags & IFM_ETH_RXPAUSE)
1119 1.69 thorpej BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE);
1120 1.158 msaitoh else
1121 1.69 thorpej BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE);
1122 1.158 msaitoh
1123 1.158 msaitoh if (sc->bge_flowflags & IFM_ETH_TXPAUSE)
1124 1.69 thorpej BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE);
1125 1.158 msaitoh else
1126 1.69 thorpej BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE);
1127 1.1 fvdl }
1128 1.1 fvdl
1129 1.1 fvdl /*
1130 1.63 jonathan * Update rx threshold levels to values in a particular slot
1131 1.63 jonathan * of the interrupt-mitigation table bge_rx_threshes.
1132 1.63 jonathan */
1133 1.104 thorpej static void
1134 1.63 jonathan bge_set_thresh(struct ifnet *ifp, int lvl)
1135 1.63 jonathan {
1136 1.63 jonathan struct bge_softc *sc = ifp->if_softc;
1137 1.63 jonathan int s;
1138 1.63 jonathan
1139 1.63 jonathan /* For now, just save the new Rx-intr thresholds and record
1140 1.63 jonathan * that a threshold update is pending. Updating the hardware
1141 1.63 jonathan * registers here (even at splhigh()) is observed to
1142 1.63 jonathan * occasionaly cause glitches where Rx-interrupts are not
1143 1.68 keihan * honoured for up to 10 seconds. jonathan (at) NetBSD.org, 2003-04-05
1144 1.63 jonathan */
1145 1.63 jonathan s = splnet();
1146 1.63 jonathan sc->bge_rx_coal_ticks = bge_rx_threshes[lvl].rx_ticks;
1147 1.63 jonathan sc->bge_rx_max_coal_bds = bge_rx_threshes[lvl].rx_max_bds;
1148 1.63 jonathan sc->bge_pending_rxintr_change = 1;
1149 1.63 jonathan splx(s);
1150 1.63 jonathan }
1151 1.63 jonathan
1152 1.63 jonathan
1153 1.63 jonathan /*
1154 1.63 jonathan * Update Rx thresholds of all bge devices
1155 1.63 jonathan */
1156 1.104 thorpej static void
1157 1.63 jonathan bge_update_all_threshes(int lvl)
1158 1.63 jonathan {
1159 1.63 jonathan struct ifnet *ifp;
1160 1.63 jonathan const char * const namebuf = "bge";
1161 1.63 jonathan int namelen;
1162 1.63 jonathan
1163 1.63 jonathan if (lvl < 0)
1164 1.63 jonathan lvl = 0;
1165 1.170 msaitoh else if (lvl >= NBGE_RX_THRESH)
1166 1.63 jonathan lvl = NBGE_RX_THRESH - 1;
1167 1.87 perry
1168 1.63 jonathan namelen = strlen(namebuf);
1169 1.63 jonathan /*
1170 1.63 jonathan * Now search all the interfaces for this name/number
1171 1.63 jonathan */
1172 1.81 matt IFNET_FOREACH(ifp) {
1173 1.67 jonathan if (strncmp(ifp->if_xname, namebuf, namelen) != 0)
1174 1.63 jonathan continue;
1175 1.63 jonathan /* We got a match: update if doing auto-threshold-tuning */
1176 1.63 jonathan if (bge_auto_thresh)
1177 1.67 jonathan bge_set_thresh(ifp, lvl);
1178 1.63 jonathan }
1179 1.63 jonathan }
1180 1.63 jonathan
1181 1.63 jonathan /*
1182 1.1 fvdl * Handle events that have triggered interrupts.
1183 1.1 fvdl */
1184 1.104 thorpej static void
1185 1.116 christos bge_handle_events(struct bge_softc *sc)
1186 1.1 fvdl {
1187 1.1 fvdl
1188 1.1 fvdl return;
1189 1.1 fvdl }
1190 1.1 fvdl
1191 1.1 fvdl /*
1192 1.1 fvdl * Memory management for jumbo frames.
1193 1.1 fvdl */
1194 1.1 fvdl
1195 1.104 thorpej static int
1196 1.104 thorpej bge_alloc_jumbo_mem(struct bge_softc *sc)
1197 1.1 fvdl {
1198 1.126 christos char *ptr, *kva;
1199 1.1 fvdl bus_dma_segment_t seg;
1200 1.1 fvdl int i, rseg, state, error;
1201 1.1 fvdl struct bge_jpool_entry *entry;
1202 1.1 fvdl
1203 1.1 fvdl state = error = 0;
1204 1.1 fvdl
1205 1.1 fvdl /* Grab a big chunk o' storage. */
1206 1.1 fvdl if (bus_dmamem_alloc(sc->bge_dmatag, BGE_JMEM, PAGE_SIZE, 0,
1207 1.1 fvdl &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1208 1.138 joerg aprint_error_dev(sc->bge_dev, "can't alloc rx buffers\n");
1209 1.1 fvdl return ENOBUFS;
1210 1.1 fvdl }
1211 1.1 fvdl
1212 1.1 fvdl state = 1;
1213 1.126 christos if (bus_dmamem_map(sc->bge_dmatag, &seg, rseg, BGE_JMEM, (void **)&kva,
1214 1.1 fvdl BUS_DMA_NOWAIT)) {
1215 1.138 joerg aprint_error_dev(sc->bge_dev,
1216 1.138 joerg "can't map DMA buffers (%d bytes)\n", (int)BGE_JMEM);
1217 1.1 fvdl error = ENOBUFS;
1218 1.1 fvdl goto out;
1219 1.1 fvdl }
1220 1.1 fvdl
1221 1.1 fvdl state = 2;
1222 1.1 fvdl if (bus_dmamap_create(sc->bge_dmatag, BGE_JMEM, 1, BGE_JMEM, 0,
1223 1.1 fvdl BUS_DMA_NOWAIT, &sc->bge_cdata.bge_rx_jumbo_map)) {
1224 1.138 joerg aprint_error_dev(sc->bge_dev, "can't create DMA map\n");
1225 1.1 fvdl error = ENOBUFS;
1226 1.1 fvdl goto out;
1227 1.1 fvdl }
1228 1.1 fvdl
1229 1.1 fvdl state = 3;
1230 1.1 fvdl if (bus_dmamap_load(sc->bge_dmatag, sc->bge_cdata.bge_rx_jumbo_map,
1231 1.1 fvdl kva, BGE_JMEM, NULL, BUS_DMA_NOWAIT)) {
1232 1.138 joerg aprint_error_dev(sc->bge_dev, "can't load DMA map\n");
1233 1.1 fvdl error = ENOBUFS;
1234 1.1 fvdl goto out;
1235 1.1 fvdl }
1236 1.1 fvdl
1237 1.1 fvdl state = 4;
1238 1.126 christos sc->bge_cdata.bge_jumbo_buf = (void *)kva;
1239 1.89 christos DPRINTFN(1,("bge_jumbo_buf = %p\n", sc->bge_cdata.bge_jumbo_buf));
1240 1.1 fvdl
1241 1.1 fvdl SLIST_INIT(&sc->bge_jfree_listhead);
1242 1.1 fvdl SLIST_INIT(&sc->bge_jinuse_listhead);
1243 1.1 fvdl
1244 1.1 fvdl /*
1245 1.1 fvdl * Now divide it up into 9K pieces and save the addresses
1246 1.1 fvdl * in an array.
1247 1.1 fvdl */
1248 1.1 fvdl ptr = sc->bge_cdata.bge_jumbo_buf;
1249 1.1 fvdl for (i = 0; i < BGE_JSLOTS; i++) {
1250 1.1 fvdl sc->bge_cdata.bge_jslots[i] = ptr;
1251 1.1 fvdl ptr += BGE_JLEN;
1252 1.1 fvdl entry = malloc(sizeof(struct bge_jpool_entry),
1253 1.1 fvdl M_DEVBUF, M_NOWAIT);
1254 1.1 fvdl if (entry == NULL) {
1255 1.138 joerg aprint_error_dev(sc->bge_dev,
1256 1.138 joerg "no memory for jumbo buffer queue!\n");
1257 1.1 fvdl error = ENOBUFS;
1258 1.1 fvdl goto out;
1259 1.1 fvdl }
1260 1.1 fvdl entry->slot = i;
1261 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jfree_listhead,
1262 1.1 fvdl entry, jpool_entries);
1263 1.1 fvdl }
1264 1.1 fvdl out:
1265 1.1 fvdl if (error != 0) {
1266 1.1 fvdl switch (state) {
1267 1.1 fvdl case 4:
1268 1.1 fvdl bus_dmamap_unload(sc->bge_dmatag,
1269 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_map);
1270 1.1 fvdl case 3:
1271 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag,
1272 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_map);
1273 1.1 fvdl case 2:
1274 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva, BGE_JMEM);
1275 1.1 fvdl case 1:
1276 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
1277 1.1 fvdl break;
1278 1.1 fvdl default:
1279 1.1 fvdl break;
1280 1.1 fvdl }
1281 1.1 fvdl }
1282 1.1 fvdl
1283 1.1 fvdl return error;
1284 1.1 fvdl }
1285 1.1 fvdl
1286 1.1 fvdl /*
1287 1.1 fvdl * Allocate a jumbo buffer.
1288 1.1 fvdl */
1289 1.104 thorpej static void *
1290 1.104 thorpej bge_jalloc(struct bge_softc *sc)
1291 1.1 fvdl {
1292 1.1 fvdl struct bge_jpool_entry *entry;
1293 1.1 fvdl
1294 1.1 fvdl entry = SLIST_FIRST(&sc->bge_jfree_listhead);
1295 1.1 fvdl
1296 1.1 fvdl if (entry == NULL) {
1297 1.138 joerg aprint_error_dev(sc->bge_dev, "no free jumbo buffers\n");
1298 1.170 msaitoh return NULL;
1299 1.1 fvdl }
1300 1.1 fvdl
1301 1.1 fvdl SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
1302 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jinuse_listhead, entry, jpool_entries);
1303 1.158 msaitoh return (sc->bge_cdata.bge_jslots[entry->slot]);
1304 1.1 fvdl }
1305 1.1 fvdl
1306 1.1 fvdl /*
1307 1.1 fvdl * Release a jumbo buffer.
1308 1.1 fvdl */
1309 1.104 thorpej static void
1310 1.126 christos bge_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1311 1.1 fvdl {
1312 1.1 fvdl struct bge_jpool_entry *entry;
1313 1.1 fvdl struct bge_softc *sc;
1314 1.1 fvdl int i, s;
1315 1.1 fvdl
1316 1.1 fvdl /* Extract the softc struct pointer. */
1317 1.1 fvdl sc = (struct bge_softc *)arg;
1318 1.1 fvdl
1319 1.1 fvdl if (sc == NULL)
1320 1.1 fvdl panic("bge_jfree: can't find softc pointer!");
1321 1.1 fvdl
1322 1.1 fvdl /* calculate the slot this buffer belongs to */
1323 1.1 fvdl
1324 1.126 christos i = ((char *)buf
1325 1.126 christos - (char *)sc->bge_cdata.bge_jumbo_buf) / BGE_JLEN;
1326 1.1 fvdl
1327 1.1 fvdl if ((i < 0) || (i >= BGE_JSLOTS))
1328 1.1 fvdl panic("bge_jfree: asked to free buffer that we don't manage!");
1329 1.1 fvdl
1330 1.1 fvdl s = splvm();
1331 1.1 fvdl entry = SLIST_FIRST(&sc->bge_jinuse_listhead);
1332 1.1 fvdl if (entry == NULL)
1333 1.1 fvdl panic("bge_jfree: buffer not in use!");
1334 1.1 fvdl entry->slot = i;
1335 1.1 fvdl SLIST_REMOVE_HEAD(&sc->bge_jinuse_listhead, jpool_entries);
1336 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, entry, jpool_entries);
1337 1.1 fvdl
1338 1.1 fvdl if (__predict_true(m != NULL))
1339 1.140 ad pool_cache_put(mb_cache, m);
1340 1.1 fvdl splx(s);
1341 1.1 fvdl }
1342 1.1 fvdl
1343 1.1 fvdl
1344 1.1 fvdl /*
1345 1.184 njoly * Initialize a standard receive ring descriptor.
1346 1.1 fvdl */
1347 1.104 thorpej static int
1348 1.178 msaitoh bge_newbuf_std(struct bge_softc *sc, int i, struct mbuf *m,
1349 1.178 msaitoh bus_dmamap_t dmamap)
1350 1.1 fvdl {
1351 1.1 fvdl struct mbuf *m_new = NULL;
1352 1.1 fvdl struct bge_rx_bd *r;
1353 1.1 fvdl int error;
1354 1.1 fvdl
1355 1.1 fvdl if (dmamap == NULL) {
1356 1.1 fvdl error = bus_dmamap_create(sc->bge_dmatag, MCLBYTES, 1,
1357 1.1 fvdl MCLBYTES, 0, BUS_DMA_NOWAIT, &dmamap);
1358 1.1 fvdl if (error != 0)
1359 1.1 fvdl return error;
1360 1.1 fvdl }
1361 1.1 fvdl
1362 1.1 fvdl sc->bge_cdata.bge_rx_std_map[i] = dmamap;
1363 1.1 fvdl
1364 1.1 fvdl if (m == NULL) {
1365 1.1 fvdl MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1366 1.158 msaitoh if (m_new == NULL)
1367 1.170 msaitoh return ENOBUFS;
1368 1.1 fvdl
1369 1.1 fvdl MCLGET(m_new, M_DONTWAIT);
1370 1.1 fvdl if (!(m_new->m_flags & M_EXT)) {
1371 1.1 fvdl m_freem(m_new);
1372 1.170 msaitoh return ENOBUFS;
1373 1.1 fvdl }
1374 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1375 1.1 fvdl
1376 1.1 fvdl } else {
1377 1.1 fvdl m_new = m;
1378 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1379 1.1 fvdl m_new->m_data = m_new->m_ext.ext_buf;
1380 1.1 fvdl }
1381 1.157 msaitoh if (!(sc->bge_flags & BGE_RX_ALIGNBUG))
1382 1.125 bouyer m_adj(m_new, ETHER_ALIGN);
1383 1.124 bouyer if (bus_dmamap_load_mbuf(sc->bge_dmatag, dmamap, m_new,
1384 1.124 bouyer BUS_DMA_READ|BUS_DMA_NOWAIT))
1385 1.170 msaitoh return ENOBUFS;
1386 1.178 msaitoh bus_dmamap_sync(sc->bge_dmatag, dmamap, 0, dmamap->dm_mapsize,
1387 1.124 bouyer BUS_DMASYNC_PREREAD);
1388 1.1 fvdl
1389 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[i] = m_new;
1390 1.1 fvdl r = &sc->bge_rdata->bge_rx_std_ring[i];
1391 1.172 msaitoh BGE_HOSTADDR(r->bge_addr, dmamap->dm_segs[0].ds_addr);
1392 1.1 fvdl r->bge_flags = BGE_RXBDFLAG_END;
1393 1.1 fvdl r->bge_len = m_new->m_len;
1394 1.1 fvdl r->bge_idx = i;
1395 1.1 fvdl
1396 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
1397 1.1 fvdl offsetof(struct bge_ring_data, bge_rx_std_ring) +
1398 1.1 fvdl i * sizeof (struct bge_rx_bd),
1399 1.1 fvdl sizeof (struct bge_rx_bd),
1400 1.1 fvdl BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1401 1.1 fvdl
1402 1.170 msaitoh return 0;
1403 1.1 fvdl }
1404 1.1 fvdl
1405 1.1 fvdl /*
1406 1.1 fvdl * Initialize a jumbo receive ring descriptor. This allocates
1407 1.1 fvdl * a jumbo buffer from the pool managed internally by the driver.
1408 1.1 fvdl */
1409 1.104 thorpej static int
1410 1.104 thorpej bge_newbuf_jumbo(struct bge_softc *sc, int i, struct mbuf *m)
1411 1.1 fvdl {
1412 1.1 fvdl struct mbuf *m_new = NULL;
1413 1.1 fvdl struct bge_rx_bd *r;
1414 1.126 christos void *buf = NULL;
1415 1.1 fvdl
1416 1.1 fvdl if (m == NULL) {
1417 1.1 fvdl
1418 1.1 fvdl /* Allocate the mbuf. */
1419 1.1 fvdl MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1420 1.158 msaitoh if (m_new == NULL)
1421 1.170 msaitoh return ENOBUFS;
1422 1.1 fvdl
1423 1.1 fvdl /* Allocate the jumbo buffer */
1424 1.1 fvdl buf = bge_jalloc(sc);
1425 1.1 fvdl if (buf == NULL) {
1426 1.1 fvdl m_freem(m_new);
1427 1.138 joerg aprint_error_dev(sc->bge_dev,
1428 1.138 joerg "jumbo allocation failed -- packet dropped!\n");
1429 1.170 msaitoh return ENOBUFS;
1430 1.1 fvdl }
1431 1.1 fvdl
1432 1.1 fvdl /* Attach the buffer to the mbuf. */
1433 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = BGE_JUMBO_FRAMELEN;
1434 1.1 fvdl MEXTADD(m_new, buf, BGE_JUMBO_FRAMELEN, M_DEVBUF,
1435 1.1 fvdl bge_jfree, sc);
1436 1.74 yamt m_new->m_flags |= M_EXT_RW;
1437 1.1 fvdl } else {
1438 1.1 fvdl m_new = m;
1439 1.124 bouyer buf = m_new->m_data = m_new->m_ext.ext_buf;
1440 1.1 fvdl m_new->m_ext.ext_size = BGE_JUMBO_FRAMELEN;
1441 1.1 fvdl }
1442 1.157 msaitoh if (!(sc->bge_flags & BGE_RX_ALIGNBUG))
1443 1.125 bouyer m_adj(m_new, ETHER_ALIGN);
1444 1.124 bouyer bus_dmamap_sync(sc->bge_dmatag, sc->bge_cdata.bge_rx_jumbo_map,
1445 1.126 christos mtod(m_new, char *) - (char *)sc->bge_cdata.bge_jumbo_buf, BGE_JLEN,
1446 1.124 bouyer BUS_DMASYNC_PREREAD);
1447 1.1 fvdl /* Set up the descriptor. */
1448 1.1 fvdl r = &sc->bge_rdata->bge_rx_jumbo_ring[i];
1449 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new;
1450 1.172 msaitoh BGE_HOSTADDR(r->bge_addr, BGE_JUMBO_DMA_ADDR(sc, m_new));
1451 1.1 fvdl r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING;
1452 1.1 fvdl r->bge_len = m_new->m_len;
1453 1.1 fvdl r->bge_idx = i;
1454 1.1 fvdl
1455 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
1456 1.1 fvdl offsetof(struct bge_ring_data, bge_rx_jumbo_ring) +
1457 1.1 fvdl i * sizeof (struct bge_rx_bd),
1458 1.1 fvdl sizeof (struct bge_rx_bd),
1459 1.1 fvdl BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1460 1.1 fvdl
1461 1.170 msaitoh return 0;
1462 1.1 fvdl }
1463 1.1 fvdl
1464 1.1 fvdl /*
1465 1.1 fvdl * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
1466 1.1 fvdl * that's 1MB or memory, which is a lot. For now, we fill only the first
1467 1.1 fvdl * 256 ring entries and hope that our CPU is fast enough to keep up with
1468 1.1 fvdl * the NIC.
1469 1.1 fvdl */
1470 1.104 thorpej static int
1471 1.104 thorpej bge_init_rx_ring_std(struct bge_softc *sc)
1472 1.1 fvdl {
1473 1.1 fvdl int i;
1474 1.1 fvdl
1475 1.1 fvdl if (sc->bge_flags & BGE_RXRING_VALID)
1476 1.1 fvdl return 0;
1477 1.1 fvdl
1478 1.1 fvdl for (i = 0; i < BGE_SSLOTS; i++) {
1479 1.1 fvdl if (bge_newbuf_std(sc, i, NULL, 0) == ENOBUFS)
1480 1.170 msaitoh return ENOBUFS;
1481 1.1 fvdl }
1482 1.1 fvdl
1483 1.1 fvdl sc->bge_std = i - 1;
1484 1.151 cegger bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
1485 1.1 fvdl
1486 1.1 fvdl sc->bge_flags |= BGE_RXRING_VALID;
1487 1.1 fvdl
1488 1.170 msaitoh return 0;
1489 1.1 fvdl }
1490 1.1 fvdl
1491 1.104 thorpej static void
1492 1.104 thorpej bge_free_rx_ring_std(struct bge_softc *sc)
1493 1.1 fvdl {
1494 1.1 fvdl int i;
1495 1.1 fvdl
1496 1.1 fvdl if (!(sc->bge_flags & BGE_RXRING_VALID))
1497 1.1 fvdl return;
1498 1.1 fvdl
1499 1.1 fvdl for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1500 1.1 fvdl if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
1501 1.1 fvdl m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1502 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[i] = NULL;
1503 1.87 perry bus_dmamap_destroy(sc->bge_dmatag,
1504 1.1 fvdl sc->bge_cdata.bge_rx_std_map[i]);
1505 1.1 fvdl }
1506 1.1 fvdl memset((char *)&sc->bge_rdata->bge_rx_std_ring[i], 0,
1507 1.1 fvdl sizeof(struct bge_rx_bd));
1508 1.1 fvdl }
1509 1.1 fvdl
1510 1.1 fvdl sc->bge_flags &= ~BGE_RXRING_VALID;
1511 1.1 fvdl }
1512 1.1 fvdl
1513 1.104 thorpej static int
1514 1.104 thorpej bge_init_rx_ring_jumbo(struct bge_softc *sc)
1515 1.1 fvdl {
1516 1.1 fvdl int i;
1517 1.34 jonathan volatile struct bge_rcb *rcb;
1518 1.1 fvdl
1519 1.59 martin if (sc->bge_flags & BGE_JUMBO_RXRING_VALID)
1520 1.59 martin return 0;
1521 1.59 martin
1522 1.1 fvdl for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1523 1.1 fvdl if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
1524 1.170 msaitoh return ENOBUFS;
1525 1.205 msaitoh }
1526 1.1 fvdl
1527 1.1 fvdl sc->bge_jumbo = i - 1;
1528 1.59 martin sc->bge_flags |= BGE_JUMBO_RXRING_VALID;
1529 1.1 fvdl
1530 1.1 fvdl rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb;
1531 1.34 jonathan rcb->bge_maxlen_flags = 0;
1532 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
1533 1.1 fvdl
1534 1.151 cegger bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
1535 1.1 fvdl
1536 1.170 msaitoh return 0;
1537 1.1 fvdl }
1538 1.1 fvdl
1539 1.104 thorpej static void
1540 1.104 thorpej bge_free_rx_ring_jumbo(struct bge_softc *sc)
1541 1.1 fvdl {
1542 1.1 fvdl int i;
1543 1.1 fvdl
1544 1.1 fvdl if (!(sc->bge_flags & BGE_JUMBO_RXRING_VALID))
1545 1.1 fvdl return;
1546 1.1 fvdl
1547 1.1 fvdl for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1548 1.1 fvdl if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1549 1.1 fvdl m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1550 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
1551 1.1 fvdl }
1552 1.1 fvdl memset((char *)&sc->bge_rdata->bge_rx_jumbo_ring[i], 0,
1553 1.1 fvdl sizeof(struct bge_rx_bd));
1554 1.1 fvdl }
1555 1.1 fvdl
1556 1.1 fvdl sc->bge_flags &= ~BGE_JUMBO_RXRING_VALID;
1557 1.1 fvdl }
1558 1.1 fvdl
1559 1.104 thorpej static void
1560 1.104 thorpej bge_free_tx_ring(struct bge_softc *sc)
1561 1.1 fvdl {
1562 1.204 msaitoh int i;
1563 1.1 fvdl struct txdmamap_pool_entry *dma;
1564 1.1 fvdl
1565 1.1 fvdl if (!(sc->bge_flags & BGE_TXRING_VALID))
1566 1.1 fvdl return;
1567 1.1 fvdl
1568 1.1 fvdl for (i = 0; i < BGE_TX_RING_CNT; i++) {
1569 1.1 fvdl if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
1570 1.1 fvdl m_freem(sc->bge_cdata.bge_tx_chain[i]);
1571 1.1 fvdl sc->bge_cdata.bge_tx_chain[i] = NULL;
1572 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, sc->txdma[i],
1573 1.1 fvdl link);
1574 1.1 fvdl sc->txdma[i] = 0;
1575 1.1 fvdl }
1576 1.1 fvdl memset((char *)&sc->bge_rdata->bge_tx_ring[i], 0,
1577 1.1 fvdl sizeof(struct bge_tx_bd));
1578 1.1 fvdl }
1579 1.1 fvdl
1580 1.1 fvdl while ((dma = SLIST_FIRST(&sc->txdma_list))) {
1581 1.1 fvdl SLIST_REMOVE_HEAD(&sc->txdma_list, link);
1582 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, dma->dmamap);
1583 1.1 fvdl free(dma, M_DEVBUF);
1584 1.1 fvdl }
1585 1.1 fvdl
1586 1.1 fvdl sc->bge_flags &= ~BGE_TXRING_VALID;
1587 1.1 fvdl }
1588 1.1 fvdl
1589 1.104 thorpej static int
1590 1.104 thorpej bge_init_tx_ring(struct bge_softc *sc)
1591 1.1 fvdl {
1592 1.1 fvdl int i;
1593 1.1 fvdl bus_dmamap_t dmamap;
1594 1.1 fvdl struct txdmamap_pool_entry *dma;
1595 1.1 fvdl
1596 1.1 fvdl if (sc->bge_flags & BGE_TXRING_VALID)
1597 1.1 fvdl return 0;
1598 1.1 fvdl
1599 1.1 fvdl sc->bge_txcnt = 0;
1600 1.1 fvdl sc->bge_tx_saved_considx = 0;
1601 1.94 jonathan
1602 1.94 jonathan /* Initialize transmit producer index for host-memory send ring. */
1603 1.94 jonathan sc->bge_tx_prodidx = 0;
1604 1.151 cegger bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
1605 1.158 msaitoh /* 5700 b2 errata */
1606 1.158 msaitoh if (BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5700_BX)
1607 1.151 cegger bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
1608 1.25 jonathan
1609 1.158 msaitoh /* NIC-memory send ring not used; initialize to zero. */
1610 1.151 cegger bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
1611 1.158 msaitoh /* 5700 b2 errata */
1612 1.158 msaitoh if (BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5700_BX)
1613 1.151 cegger bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
1614 1.1 fvdl
1615 1.1 fvdl SLIST_INIT(&sc->txdma_list);
1616 1.1 fvdl for (i = 0; i < BGE_RSLOTS; i++) {
1617 1.95 jonathan if (bus_dmamap_create(sc->bge_dmatag, BGE_TXDMA_MAX,
1618 1.1 fvdl BGE_NTXSEG, ETHER_MAX_LEN_JUMBO, 0, BUS_DMA_NOWAIT,
1619 1.1 fvdl &dmamap))
1620 1.170 msaitoh return ENOBUFS;
1621 1.1 fvdl if (dmamap == NULL)
1622 1.1 fvdl panic("dmamap NULL in bge_init_tx_ring");
1623 1.1 fvdl dma = malloc(sizeof(*dma), M_DEVBUF, M_NOWAIT);
1624 1.1 fvdl if (dma == NULL) {
1625 1.138 joerg aprint_error_dev(sc->bge_dev,
1626 1.138 joerg "can't alloc txdmamap_pool_entry\n");
1627 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, dmamap);
1628 1.170 msaitoh return ENOMEM;
1629 1.1 fvdl }
1630 1.1 fvdl dma->dmamap = dmamap;
1631 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, dma, link);
1632 1.1 fvdl }
1633 1.1 fvdl
1634 1.1 fvdl sc->bge_flags |= BGE_TXRING_VALID;
1635 1.1 fvdl
1636 1.170 msaitoh return 0;
1637 1.1 fvdl }
1638 1.1 fvdl
1639 1.104 thorpej static void
1640 1.104 thorpej bge_setmulti(struct bge_softc *sc)
1641 1.1 fvdl {
1642 1.1 fvdl struct ethercom *ac = &sc->ethercom;
1643 1.1 fvdl struct ifnet *ifp = &ac->ec_if;
1644 1.1 fvdl struct ether_multi *enm;
1645 1.1 fvdl struct ether_multistep step;
1646 1.170 msaitoh uint32_t hashes[4] = { 0, 0, 0, 0 };
1647 1.170 msaitoh uint32_t h;
1648 1.1 fvdl int i;
1649 1.1 fvdl
1650 1.13 thorpej if (ifp->if_flags & IFF_PROMISC)
1651 1.13 thorpej goto allmulti;
1652 1.1 fvdl
1653 1.1 fvdl /* Now program new ones. */
1654 1.1 fvdl ETHER_FIRST_MULTI(step, ac, enm);
1655 1.1 fvdl while (enm != NULL) {
1656 1.13 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1657 1.13 thorpej /*
1658 1.13 thorpej * We must listen to a range of multicast addresses.
1659 1.13 thorpej * For now, just accept all multicasts, rather than
1660 1.13 thorpej * trying to set only those filter bits needed to match
1661 1.13 thorpej * the range. (At this time, the only use of address
1662 1.13 thorpej * ranges is for IP multicast routing, for which the
1663 1.13 thorpej * range is big enough to require all bits set.)
1664 1.13 thorpej */
1665 1.13 thorpej goto allmulti;
1666 1.13 thorpej }
1667 1.13 thorpej
1668 1.158 msaitoh h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1669 1.1 fvdl
1670 1.158 msaitoh /* Just want the 7 least-significant bits. */
1671 1.158 msaitoh h &= 0x7f;
1672 1.1 fvdl
1673 1.158 msaitoh hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
1674 1.158 msaitoh ETHER_NEXT_MULTI(step, enm);
1675 1.25 jonathan }
1676 1.25 jonathan
1677 1.158 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
1678 1.158 msaitoh goto setit;
1679 1.1 fvdl
1680 1.158 msaitoh allmulti:
1681 1.158 msaitoh ifp->if_flags |= IFF_ALLMULTI;
1682 1.158 msaitoh hashes[0] = hashes[1] = hashes[2] = hashes[3] = 0xffffffff;
1683 1.133 markd
1684 1.158 msaitoh setit:
1685 1.158 msaitoh for (i = 0; i < 4; i++)
1686 1.158 msaitoh CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
1687 1.158 msaitoh }
1688 1.133 markd
1689 1.177 msaitoh static void
1690 1.178 msaitoh bge_sig_pre_reset(struct bge_softc *sc, int type)
1691 1.177 msaitoh {
1692 1.208 msaitoh
1693 1.177 msaitoh /*
1694 1.177 msaitoh * Some chips don't like this so only do this if ASF is enabled
1695 1.177 msaitoh */
1696 1.177 msaitoh if (sc->bge_asf_mode)
1697 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
1698 1.1 fvdl
1699 1.177 msaitoh if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
1700 1.177 msaitoh switch (type) {
1701 1.177 msaitoh case BGE_RESET_START:
1702 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
1703 1.177 msaitoh break;
1704 1.177 msaitoh case BGE_RESET_STOP:
1705 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
1706 1.177 msaitoh break;
1707 1.177 msaitoh }
1708 1.177 msaitoh }
1709 1.177 msaitoh }
1710 1.177 msaitoh
1711 1.177 msaitoh static void
1712 1.178 msaitoh bge_sig_post_reset(struct bge_softc *sc, int type)
1713 1.177 msaitoh {
1714 1.178 msaitoh
1715 1.177 msaitoh if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
1716 1.177 msaitoh switch (type) {
1717 1.177 msaitoh case BGE_RESET_START:
1718 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001);
1719 1.177 msaitoh /* START DONE */
1720 1.177 msaitoh break;
1721 1.177 msaitoh case BGE_RESET_STOP:
1722 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002);
1723 1.177 msaitoh break;
1724 1.177 msaitoh }
1725 1.177 msaitoh }
1726 1.177 msaitoh }
1727 1.177 msaitoh
1728 1.177 msaitoh static void
1729 1.178 msaitoh bge_sig_legacy(struct bge_softc *sc, int type)
1730 1.177 msaitoh {
1731 1.178 msaitoh
1732 1.177 msaitoh if (sc->bge_asf_mode) {
1733 1.177 msaitoh switch (type) {
1734 1.177 msaitoh case BGE_RESET_START:
1735 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
1736 1.177 msaitoh break;
1737 1.177 msaitoh case BGE_RESET_STOP:
1738 1.177 msaitoh bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
1739 1.177 msaitoh break;
1740 1.177 msaitoh }
1741 1.177 msaitoh }
1742 1.177 msaitoh }
1743 1.177 msaitoh
1744 1.177 msaitoh static void
1745 1.178 msaitoh bge_stop_fw(struct bge_softc *sc)
1746 1.177 msaitoh {
1747 1.177 msaitoh int i;
1748 1.1 fvdl
1749 1.177 msaitoh if (sc->bge_asf_mode) {
1750 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE);
1751 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_CPU_EVENT,
1752 1.177 msaitoh CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
1753 1.177 msaitoh
1754 1.178 msaitoh for (i = 0; i < 100; i++) {
1755 1.177 msaitoh if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14)))
1756 1.177 msaitoh break;
1757 1.177 msaitoh DELAY(10);
1758 1.177 msaitoh }
1759 1.177 msaitoh }
1760 1.177 msaitoh }
1761 1.1 fvdl
1762 1.180 msaitoh static int
1763 1.180 msaitoh bge_poll_fw(struct bge_softc *sc)
1764 1.180 msaitoh {
1765 1.180 msaitoh uint32_t val;
1766 1.180 msaitoh int i;
1767 1.180 msaitoh
1768 1.180 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906) {
1769 1.180 msaitoh for (i = 0; i < BGE_TIMEOUT; i++) {
1770 1.180 msaitoh val = CSR_READ_4(sc, BGE_VCPU_STATUS);
1771 1.180 msaitoh if (val & BGE_VCPU_STATUS_INIT_DONE)
1772 1.180 msaitoh break;
1773 1.180 msaitoh DELAY(100);
1774 1.180 msaitoh }
1775 1.180 msaitoh if (i >= BGE_TIMEOUT) {
1776 1.180 msaitoh aprint_error_dev(sc->bge_dev, "reset timed out\n");
1777 1.180 msaitoh return -1;
1778 1.180 msaitoh }
1779 1.180 msaitoh } else if ((sc->bge_flags & BGE_NO_EEPROM) == 0) {
1780 1.180 msaitoh /*
1781 1.180 msaitoh * Poll the value location we just wrote until
1782 1.180 msaitoh * we see the 1's complement of the magic number.
1783 1.180 msaitoh * This indicates that the firmware initialization
1784 1.180 msaitoh * is complete.
1785 1.180 msaitoh * XXX 1000ms for Flash and 10000ms for SEEPROM.
1786 1.180 msaitoh */
1787 1.180 msaitoh for (i = 0; i < BGE_TIMEOUT; i++) {
1788 1.180 msaitoh val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
1789 1.180 msaitoh if (val == ~BGE_MAGIC_NUMBER)
1790 1.180 msaitoh break;
1791 1.180 msaitoh DELAY(10);
1792 1.180 msaitoh }
1793 1.180 msaitoh
1794 1.180 msaitoh if (i >= BGE_TIMEOUT) {
1795 1.180 msaitoh aprint_error_dev(sc->bge_dev,
1796 1.180 msaitoh "firmware handshake timed out, val = %x\n", val);
1797 1.180 msaitoh return -1;
1798 1.180 msaitoh }
1799 1.180 msaitoh }
1800 1.180 msaitoh
1801 1.214 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0) {
1802 1.214 msaitoh /* tg3 says we have to wait extra time */
1803 1.214 msaitoh delay(10 * 1000);
1804 1.214 msaitoh }
1805 1.214 msaitoh
1806 1.180 msaitoh return 0;
1807 1.180 msaitoh }
1808 1.180 msaitoh
1809 1.158 msaitoh /*
1810 1.158 msaitoh * Do endian, PCI and DMA initialization. Also check the on-board ROM
1811 1.158 msaitoh * self-test results.
1812 1.158 msaitoh */
1813 1.158 msaitoh static int
1814 1.158 msaitoh bge_chipinit(struct bge_softc *sc)
1815 1.158 msaitoh {
1816 1.214 msaitoh uint32_t dma_rw_ctl, mode_ctl, reg;
1817 1.178 msaitoh int i;
1818 1.1 fvdl
1819 1.158 msaitoh /* Set endianness before we access any non-PCI registers. */
1820 1.158 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
1821 1.158 msaitoh BGE_INIT);
1822 1.1 fvdl
1823 1.158 msaitoh /* Set power state to D0. */
1824 1.158 msaitoh bge_setpowerstate(sc, 0);
1825 1.1 fvdl
1826 1.158 msaitoh /* Clear the MAC control register */
1827 1.158 msaitoh CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
1828 1.1 fvdl
1829 1.158 msaitoh /*
1830 1.158 msaitoh * Clear the MAC statistics block in the NIC's
1831 1.158 msaitoh * internal memory.
1832 1.158 msaitoh */
1833 1.158 msaitoh for (i = BGE_STATS_BLOCK;
1834 1.170 msaitoh i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
1835 1.158 msaitoh BGE_MEMWIN_WRITE(sc->sc_pc, sc->sc_pcitag, i, 0);
1836 1.1 fvdl
1837 1.158 msaitoh for (i = BGE_STATUS_BLOCK;
1838 1.170 msaitoh i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
1839 1.158 msaitoh BGE_MEMWIN_WRITE(sc->sc_pc, sc->sc_pcitag, i, 0);
1840 1.1 fvdl
1841 1.214 msaitoh /* 5717 workaround from tg3 */
1842 1.214 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5717_A0) {
1843 1.214 msaitoh /* Save */
1844 1.214 msaitoh mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL);
1845 1.214 msaitoh
1846 1.214 msaitoh /* Temporary modify MODE_CTL to control TLP */
1847 1.214 msaitoh reg = mode_ctl & ~BGE_MODECTL_PCIE_TLPADDRMASK;
1848 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL, reg | BGE_MODECTL_PCIE_TLPADDR1);
1849 1.214 msaitoh
1850 1.214 msaitoh /* Control TLP */
1851 1.214 msaitoh reg = CSR_READ_4(sc, BGE_TLP_CONTROL_REG +
1852 1.214 msaitoh BGE_TLP_PHYCTL1);
1853 1.214 msaitoh CSR_WRITE_4(sc, BGE_TLP_CONTROL_REG + BGE_TLP_PHYCTL1,
1854 1.214 msaitoh reg | BGE_TLP_PHYCTL1_EN_L1PLLPD);
1855 1.214 msaitoh
1856 1.214 msaitoh /* Restore */
1857 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1858 1.214 msaitoh }
1859 1.214 msaitoh
1860 1.214 msaitoh /* XXX Should we use 57765_FAMILY? */
1861 1.214 msaitoh if (BGE_IS_57765_PLUS(sc)) {
1862 1.214 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0) {
1863 1.214 msaitoh /* Save */
1864 1.214 msaitoh mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL);
1865 1.214 msaitoh
1866 1.214 msaitoh /* Temporary modify MODE_CTL to control TLP */
1867 1.214 msaitoh reg = mode_ctl & ~BGE_MODECTL_PCIE_TLPADDRMASK;
1868 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL,
1869 1.214 msaitoh reg | BGE_MODECTL_PCIE_TLPADDR1);
1870 1.214 msaitoh
1871 1.214 msaitoh /* Control TLP */
1872 1.214 msaitoh reg = CSR_READ_4(sc, BGE_TLP_CONTROL_REG +
1873 1.214 msaitoh BGE_TLP_PHYCTL5);
1874 1.214 msaitoh CSR_WRITE_4(sc, BGE_TLP_CONTROL_REG + BGE_TLP_PHYCTL5,
1875 1.214 msaitoh reg | BGE_TLP_PHYCTL5_DIS_L2CLKREQ);
1876 1.214 msaitoh
1877 1.214 msaitoh /* Restore */
1878 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1879 1.214 msaitoh }
1880 1.214 msaitoh if (BGE_CHIPREV(sc->bge_chipid) != BGE_CHIPREV_57765_AX) {
1881 1.214 msaitoh reg = CSR_READ_4(sc, BGE_CPMU_PADRNG_CTL);
1882 1.214 msaitoh CSR_WRITE_4(sc, BGE_CPMU_PADRNG_CTL,
1883 1.214 msaitoh reg | BGE_CPMU_PADRNG_CTL_RDIV2);
1884 1.214 msaitoh
1885 1.214 msaitoh /* Save */
1886 1.214 msaitoh mode_ctl = CSR_READ_4(sc, BGE_MODE_CTL);
1887 1.214 msaitoh
1888 1.214 msaitoh /* Temporary modify MODE_CTL to control TLP */
1889 1.214 msaitoh reg = mode_ctl & ~BGE_MODECTL_PCIE_TLPADDRMASK;
1890 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL,
1891 1.214 msaitoh reg | BGE_MODECTL_PCIE_TLPADDR0);
1892 1.214 msaitoh
1893 1.214 msaitoh /* Control TLP */
1894 1.214 msaitoh reg = CSR_READ_4(sc, BGE_TLP_CONTROL_REG +
1895 1.214 msaitoh BGE_TLP_FTSMAX);
1896 1.214 msaitoh reg &= ~BGE_TLP_FTSMAX_MSK;
1897 1.214 msaitoh CSR_WRITE_4(sc, BGE_TLP_CONTROL_REG + BGE_TLP_FTSMAX,
1898 1.214 msaitoh reg | BGE_TLP_FTSMAX_VAL);
1899 1.214 msaitoh
1900 1.214 msaitoh /* Restore */
1901 1.214 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1902 1.214 msaitoh }
1903 1.214 msaitoh
1904 1.214 msaitoh reg = CSR_READ_4(sc, BGE_CPMU_LSPD_10MB_CLK);
1905 1.214 msaitoh reg &= ~BGE_CPMU_LSPD_10MB_MACCLK_MASK;
1906 1.214 msaitoh reg |= BGE_CPMU_LSPD_10MB_MACCLK_6_25;
1907 1.214 msaitoh CSR_WRITE_4(sc, BGE_CPMU_LSPD_10MB_CLK, reg);
1908 1.214 msaitoh }
1909 1.214 msaitoh
1910 1.158 msaitoh /* Set up the PCI DMA control register. */
1911 1.166 msaitoh dma_rw_ctl = BGE_PCI_READ_CMD | BGE_PCI_WRITE_CMD;
1912 1.158 msaitoh if (sc->bge_flags & BGE_PCIE) {
1913 1.166 msaitoh /* Read watermark not used, 128 bytes for write. */
1914 1.158 msaitoh DPRINTFN(4, ("(%s: PCI-Express DMA setting)\n",
1915 1.158 msaitoh device_xname(sc->bge_dev)));
1916 1.204 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1917 1.170 msaitoh } else if (sc->bge_flags & BGE_PCIX) {
1918 1.158 msaitoh DPRINTFN(4, ("(:%s: PCI-X DMA setting)\n",
1919 1.158 msaitoh device_xname(sc->bge_dev)));
1920 1.158 msaitoh /* PCI-X bus */
1921 1.172 msaitoh if (BGE_IS_5714_FAMILY(sc)) {
1922 1.172 msaitoh /* 256 bytes for read and write. */
1923 1.204 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1924 1.204 msaitoh BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1925 1.172 msaitoh
1926 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5780)
1927 1.172 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
1928 1.172 msaitoh else
1929 1.172 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1930 1.172 msaitoh } else if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704) {
1931 1.172 msaitoh /* 1536 bytes for read, 384 bytes for write. */
1932 1.204 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1933 1.204 msaitoh BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1934 1.172 msaitoh } else {
1935 1.172 msaitoh /* 384 bytes for read and write. */
1936 1.204 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1937 1.204 msaitoh BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
1938 1.172 msaitoh (0x0F);
1939 1.172 msaitoh }
1940 1.172 msaitoh
1941 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5703 ||
1942 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704) {
1943 1.172 msaitoh uint32_t tmp;
1944 1.172 msaitoh
1945 1.172 msaitoh /* Set ONEDMA_ATONCE for hardware workaround. */
1946 1.210 msaitoh tmp = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
1947 1.210 msaitoh BGE_PCI_CLKCTL) & 0x1f;
1948 1.172 msaitoh if (tmp == 6 || tmp == 7)
1949 1.172 msaitoh dma_rw_ctl |=
1950 1.172 msaitoh BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
1951 1.172 msaitoh
1952 1.172 msaitoh /* Set PCI-X DMA write workaround. */
1953 1.172 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1954 1.158 msaitoh }
1955 1.158 msaitoh } else {
1956 1.172 msaitoh /* Conventional PCI bus: 256 bytes for read and write. */
1957 1.158 msaitoh DPRINTFN(4, ("(%s: PCI 2.2 DMA setting)\n",
1958 1.158 msaitoh device_xname(sc->bge_dev)));
1959 1.204 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1960 1.204 msaitoh BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1961 1.204 msaitoh
1962 1.160 msaitoh if (BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5705 &&
1963 1.160 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5750)
1964 1.158 msaitoh dma_rw_ctl |= 0x0F;
1965 1.158 msaitoh }
1966 1.157 msaitoh
1967 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700 ||
1968 1.161 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5701)
1969 1.161 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1970 1.161 msaitoh BGE_PCIDMARWCTL_ASRT_ALL_BE;
1971 1.178 msaitoh
1972 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5703 ||
1973 1.161 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704)
1974 1.161 msaitoh dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
1975 1.161 msaitoh
1976 1.214 msaitoh if (BGE_IS_5717_PLUS(sc)) {
1977 1.214 msaitoh dma_rw_ctl &= ~BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT;
1978 1.214 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0)
1979 1.214 msaitoh dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK;
1980 1.214 msaitoh
1981 1.214 msaitoh /*
1982 1.214 msaitoh * Enable HW workaround for controllers that misinterpret
1983 1.214 msaitoh * a status tag update and leave interrupts permanently
1984 1.214 msaitoh * disabled.
1985 1.214 msaitoh */
1986 1.214 msaitoh if (BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5717 &&
1987 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM57765)
1988 1.214 msaitoh dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA;
1989 1.214 msaitoh }
1990 1.214 msaitoh
1991 1.177 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_DMA_RW_CTL,
1992 1.177 msaitoh dma_rw_ctl);
1993 1.120 tsutsui
1994 1.158 msaitoh /*
1995 1.158 msaitoh * Set up general mode register.
1996 1.158 msaitoh */
1997 1.161 msaitoh CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
1998 1.177 msaitoh BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS |
1999 1.194 buhrow BGE_MODECTL_TX_NO_PHDR_CSUM);
2000 1.16 thorpej
2001 1.158 msaitoh /*
2002 1.172 msaitoh * BCM5701 B5 have a bug causing data corruption when using
2003 1.172 msaitoh * 64-bit DMA reads, which can be terminated early and then
2004 1.172 msaitoh * completed later as 32-bit accesses, in combination with
2005 1.172 msaitoh * certain bridges.
2006 1.172 msaitoh */
2007 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5701 &&
2008 1.172 msaitoh sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
2009 1.172 msaitoh BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32);
2010 1.172 msaitoh
2011 1.172 msaitoh /*
2012 1.177 msaitoh * Tell the firmware the driver is running
2013 1.177 msaitoh */
2014 1.177 msaitoh if (sc->bge_asf_mode & ASF_STACKUP)
2015 1.177 msaitoh BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
2016 1.177 msaitoh
2017 1.177 msaitoh /*
2018 1.158 msaitoh * Disable memory write invalidate. Apparently it is not supported
2019 1.158 msaitoh * properly by these devices.
2020 1.158 msaitoh */
2021 1.172 msaitoh PCI_CLRBIT(sc->sc_pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG,
2022 1.172 msaitoh PCI_COMMAND_INVALIDATE_ENABLE);
2023 1.16 thorpej
2024 1.158 msaitoh #ifdef __brokenalpha__
2025 1.158 msaitoh /*
2026 1.158 msaitoh * Must insure that we do not cross an 8K (bytes) boundary
2027 1.158 msaitoh * for DMA reads. Our highest limit is 1K bytes. This is a
2028 1.158 msaitoh * restriction on some ALPHA platforms with early revision
2029 1.158 msaitoh * 21174 PCI chipsets, such as the AlphaPC 164lx
2030 1.158 msaitoh */
2031 1.158 msaitoh PCI_SETBIT(sc, BGE_PCI_DMA_RW_CTL, BGE_PCI_READ_BNDRY_1024, 4);
2032 1.158 msaitoh #endif
2033 1.16 thorpej
2034 1.158 msaitoh /* Set the timer prescaler (always 66MHz) */
2035 1.158 msaitoh CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
2036 1.16 thorpej
2037 1.159 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906) {
2038 1.159 msaitoh DELAY(40); /* XXX */
2039 1.159 msaitoh
2040 1.159 msaitoh /* Put PHY into ready state */
2041 1.211 msaitoh BGE_CLRBIT_FLUSH(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
2042 1.159 msaitoh DELAY(40);
2043 1.159 msaitoh }
2044 1.159 msaitoh
2045 1.170 msaitoh return 0;
2046 1.158 msaitoh }
2047 1.16 thorpej
2048 1.158 msaitoh static int
2049 1.158 msaitoh bge_blockinit(struct bge_softc *sc)
2050 1.158 msaitoh {
2051 1.177 msaitoh volatile struct bge_rcb *rcb;
2052 1.177 msaitoh bus_size_t rcb_addr;
2053 1.177 msaitoh int i;
2054 1.177 msaitoh struct ifnet *ifp = &sc->ethercom.ec_if;
2055 1.177 msaitoh bge_hostaddr taddr;
2056 1.177 msaitoh uint32_t val;
2057 1.16 thorpej
2058 1.158 msaitoh /*
2059 1.158 msaitoh * Initialize the memory window pointer register so that
2060 1.158 msaitoh * we can access the first 32K of internal NIC RAM. This will
2061 1.158 msaitoh * allow us to set up the TX send ring RCBs and the RX return
2062 1.158 msaitoh * ring RCBs, plus other things which live in NIC memory.
2063 1.158 msaitoh */
2064 1.55 pooka
2065 1.158 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MEMWIN_BASEADDR, 0);
2066 1.120 tsutsui
2067 1.180 msaitoh /* Step 33: Configure mbuf memory pool */
2068 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc)) {
2069 1.172 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
2070 1.172 msaitoh BGE_BUFFPOOL_1);
2071 1.172 msaitoh
2072 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704)
2073 1.172 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
2074 1.172 msaitoh else
2075 1.172 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
2076 1.40 fvdl
2077 1.158 msaitoh /* Configure DMA resource pool */
2078 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
2079 1.158 msaitoh BGE_DMA_DESCRIPTORS);
2080 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
2081 1.158 msaitoh }
2082 1.40 fvdl
2083 1.180 msaitoh /* Step 35: Configure mbuf pool watermarks */
2084 1.158 msaitoh #ifdef ORIG_WPAUL_VALUES
2085 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 24);
2086 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 24);
2087 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 48);
2088 1.158 msaitoh #else
2089 1.49 fvdl
2090 1.158 msaitoh /* new broadcom docs strongly recommend these: */
2091 1.202 tsutsui if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5717 ||
2092 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57765 ||
2093 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57766) {
2094 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
2095 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a);
2096 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0);
2097 1.202 tsutsui } else if (BGE_IS_5705_PLUS(sc)) {
2098 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
2099 1.202 tsutsui
2100 1.202 tsutsui if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906) {
2101 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
2102 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
2103 1.202 tsutsui } else {
2104 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
2105 1.202 tsutsui CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
2106 1.202 tsutsui }
2107 1.202 tsutsui } else if (!BGE_IS_5705_PLUS(sc)) {
2108 1.158 msaitoh if (ifp->if_mtu > ETHER_MAX_LEN) {
2109 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
2110 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
2111 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
2112 1.158 msaitoh } else {
2113 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 304);
2114 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 152);
2115 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 380);
2116 1.158 msaitoh }
2117 1.158 msaitoh } else {
2118 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
2119 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
2120 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
2121 1.158 msaitoh }
2122 1.158 msaitoh #endif
2123 1.25 jonathan
2124 1.180 msaitoh /* Step 36: Configure DMA resource watermarks */
2125 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
2126 1.158 msaitoh CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
2127 1.51 fvdl
2128 1.180 msaitoh /* Step 38: Enable buffer manager */
2129 1.172 msaitoh CSR_WRITE_4(sc, BGE_BMAN_MODE,
2130 1.172 msaitoh BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN);
2131 1.44 hannken
2132 1.180 msaitoh /* Step 39: Poll for buffer manager start indication */
2133 1.172 msaitoh for (i = 0; i < BGE_TIMEOUT * 2; i++) {
2134 1.172 msaitoh if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
2135 1.172 msaitoh break;
2136 1.172 msaitoh DELAY(10);
2137 1.172 msaitoh }
2138 1.51 fvdl
2139 1.172 msaitoh if (i == BGE_TIMEOUT * 2) {
2140 1.172 msaitoh aprint_error_dev(sc->bge_dev,
2141 1.172 msaitoh "buffer manager failed to start\n");
2142 1.172 msaitoh return ENXIO;
2143 1.158 msaitoh }
2144 1.51 fvdl
2145 1.180 msaitoh /* Step 40: Enable flow-through queues */
2146 1.158 msaitoh CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
2147 1.158 msaitoh CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
2148 1.76 cube
2149 1.158 msaitoh /* Wait until queue initialization is complete */
2150 1.172 msaitoh for (i = 0; i < BGE_TIMEOUT * 2; i++) {
2151 1.158 msaitoh if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
2152 1.158 msaitoh break;
2153 1.158 msaitoh DELAY(10);
2154 1.158 msaitoh }
2155 1.76 cube
2156 1.172 msaitoh if (i == BGE_TIMEOUT * 2) {
2157 1.158 msaitoh aprint_error_dev(sc->bge_dev,
2158 1.158 msaitoh "flow-through queue init failed\n");
2159 1.170 msaitoh return ENXIO;
2160 1.158 msaitoh }
2161 1.92 gavan
2162 1.180 msaitoh /* Step 41: Initialize the standard RX ring control block */
2163 1.158 msaitoh rcb = &sc->bge_rdata->bge_info.bge_std_rx_rcb;
2164 1.172 msaitoh BGE_HOSTADDR(rcb->bge_hostaddr, BGE_RING_DMA_ADDR(sc, bge_rx_std_ring));
2165 1.202 tsutsui if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5717 ||
2166 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57765 ||
2167 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57766)
2168 1.202 tsutsui rcb->bge_maxlen_flags =
2169 1.202 tsutsui BGE_RCB_MAXLEN_FLAGS(512, BGE_MAX_FRAMELEN << 2);
2170 1.202 tsutsui else if (BGE_IS_5705_PLUS(sc))
2171 1.158 msaitoh rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
2172 1.158 msaitoh else
2173 1.158 msaitoh rcb->bge_maxlen_flags =
2174 1.158 msaitoh BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
2175 1.172 msaitoh rcb->bge_nicaddr = BGE_STD_RX_RINGS;
2176 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
2177 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
2178 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
2179 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
2180 1.119 tsutsui
2181 1.158 msaitoh /*
2182 1.180 msaitoh * Step 42: Initialize the jumbo RX ring control block
2183 1.158 msaitoh * We set the 'ring disabled' bit in the flags
2184 1.158 msaitoh * field until we're actually ready to start
2185 1.158 msaitoh * using this ring (i.e. once we set the MTU
2186 1.158 msaitoh * high enough to require it).
2187 1.158 msaitoh */
2188 1.166 msaitoh if (BGE_IS_JUMBO_CAPABLE(sc)) {
2189 1.158 msaitoh rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb;
2190 1.172 msaitoh BGE_HOSTADDR(rcb->bge_hostaddr,
2191 1.158 msaitoh BGE_RING_DMA_ADDR(sc, bge_rx_jumbo_ring));
2192 1.158 msaitoh rcb->bge_maxlen_flags =
2193 1.158 msaitoh BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN,
2194 1.158 msaitoh BGE_RCB_FLAG_RING_DISABLED);
2195 1.172 msaitoh rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
2196 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
2197 1.158 msaitoh rcb->bge_hostaddr.bge_addr_hi);
2198 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
2199 1.158 msaitoh rcb->bge_hostaddr.bge_addr_lo);
2200 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
2201 1.158 msaitoh rcb->bge_maxlen_flags);
2202 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
2203 1.149 sborrill
2204 1.158 msaitoh /* Set up dummy disabled mini ring RCB */
2205 1.158 msaitoh rcb = &sc->bge_rdata->bge_info.bge_mini_rx_rcb;
2206 1.158 msaitoh rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
2207 1.158 msaitoh BGE_RCB_FLAG_RING_DISABLED);
2208 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
2209 1.158 msaitoh rcb->bge_maxlen_flags);
2210 1.133 markd
2211 1.158 msaitoh bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2212 1.158 msaitoh offsetof(struct bge_ring_data, bge_info),
2213 1.158 msaitoh sizeof (struct bge_gib),
2214 1.158 msaitoh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2215 1.158 msaitoh }
2216 1.133 markd
2217 1.206 msaitoh /* Choose de-pipeline mode for BCM5906 A0, A1 and A2. */
2218 1.206 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906) {
2219 1.206 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5906_A0 ||
2220 1.206 msaitoh sc->bge_chipid == BGE_CHIPID_BCM5906_A1 ||
2221 1.206 msaitoh sc->bge_chipid == BGE_CHIPID_BCM5906_A2)
2222 1.206 msaitoh CSR_WRITE_4(sc, BGE_ISO_PKT_TX,
2223 1.206 msaitoh (CSR_READ_4(sc, BGE_ISO_PKT_TX) & ~3) | 2);
2224 1.206 msaitoh }
2225 1.158 msaitoh /*
2226 1.158 msaitoh * Set the BD ring replenish thresholds. The recommended
2227 1.158 msaitoh * values are 1/8th the number of descriptors allocated to
2228 1.158 msaitoh * each ring.
2229 1.158 msaitoh */
2230 1.158 msaitoh i = BGE_STD_RX_RING_CNT / 8;
2231 1.133 markd
2232 1.158 msaitoh /*
2233 1.158 msaitoh * Use a value of 8 for the following chips to workaround HW errata.
2234 1.158 msaitoh * Some of these chips have been added based on empirical
2235 1.158 msaitoh * evidence (they don't work unless this is done).
2236 1.158 msaitoh */
2237 1.172 msaitoh if (BGE_IS_5705_PLUS(sc))
2238 1.158 msaitoh i = 8;
2239 1.16 thorpej
2240 1.158 msaitoh CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, i);
2241 1.161 msaitoh CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT / 8);
2242 1.157 msaitoh
2243 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5717 ||
2244 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57765 ||
2245 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57766) {
2246 1.172 msaitoh CSR_WRITE_4(sc, BGE_STD_REPL_LWM, 4);
2247 1.172 msaitoh CSR_WRITE_4(sc, BGE_JUMBO_REPL_LWM, 4);
2248 1.172 msaitoh }
2249 1.172 msaitoh
2250 1.158 msaitoh /*
2251 1.158 msaitoh * Disable all unused send rings by setting the 'ring disabled'
2252 1.158 msaitoh * bit in the flags field of all the TX send ring control blocks.
2253 1.158 msaitoh * These are located in NIC memory.
2254 1.158 msaitoh */
2255 1.158 msaitoh rcb_addr = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
2256 1.158 msaitoh for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
2257 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
2258 1.158 msaitoh BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
2259 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0);
2260 1.158 msaitoh rcb_addr += sizeof(struct bge_rcb);
2261 1.158 msaitoh }
2262 1.157 msaitoh
2263 1.158 msaitoh /* Configure TX RCB 0 (we use only the first ring) */
2264 1.158 msaitoh rcb_addr = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
2265 1.172 msaitoh BGE_HOSTADDR(taddr, BGE_RING_DMA_ADDR(sc, bge_tx_ring));
2266 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
2267 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
2268 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_nicaddr,
2269 1.158 msaitoh BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
2270 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
2271 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
2272 1.158 msaitoh BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
2273 1.157 msaitoh
2274 1.158 msaitoh /* Disable all unused RX return rings */
2275 1.158 msaitoh rcb_addr = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
2276 1.158 msaitoh for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
2277 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, 0);
2278 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, 0);
2279 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
2280 1.172 msaitoh BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
2281 1.172 msaitoh BGE_RCB_FLAG_RING_DISABLED));
2282 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0);
2283 1.158 msaitoh bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
2284 1.170 msaitoh (i * (sizeof(uint64_t))), 0);
2285 1.158 msaitoh rcb_addr += sizeof(struct bge_rcb);
2286 1.158 msaitoh }
2287 1.157 msaitoh
2288 1.158 msaitoh /* Initialize RX ring indexes */
2289 1.158 msaitoh bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
2290 1.158 msaitoh bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
2291 1.158 msaitoh bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
2292 1.157 msaitoh
2293 1.158 msaitoh /*
2294 1.158 msaitoh * Set up RX return ring 0
2295 1.158 msaitoh * Note that the NIC address for RX return rings is 0x00000000.
2296 1.158 msaitoh * The return rings live entirely within the host, so the
2297 1.158 msaitoh * nicaddr field in the RCB isn't used.
2298 1.158 msaitoh */
2299 1.158 msaitoh rcb_addr = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
2300 1.172 msaitoh BGE_HOSTADDR(taddr, BGE_RING_DMA_ADDR(sc, bge_rx_return_ring));
2301 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
2302 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
2303 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0x00000000);
2304 1.158 msaitoh RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
2305 1.158 msaitoh BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
2306 1.157 msaitoh
2307 1.158 msaitoh /* Set random backoff seed for TX */
2308 1.158 msaitoh CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
2309 1.158 msaitoh CLLADDR(ifp->if_sadl)[0] + CLLADDR(ifp->if_sadl)[1] +
2310 1.158 msaitoh CLLADDR(ifp->if_sadl)[2] + CLLADDR(ifp->if_sadl)[3] +
2311 1.158 msaitoh CLLADDR(ifp->if_sadl)[4] + CLLADDR(ifp->if_sadl)[5] +
2312 1.158 msaitoh BGE_TX_BACKOFF_SEED_MASK);
2313 1.157 msaitoh
2314 1.158 msaitoh /* Set inter-packet gap */
2315 1.158 msaitoh CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
2316 1.51 fvdl
2317 1.158 msaitoh /*
2318 1.158 msaitoh * Specify which ring to use for packets that don't match
2319 1.158 msaitoh * any RX rules.
2320 1.158 msaitoh */
2321 1.158 msaitoh CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
2322 1.157 msaitoh
2323 1.158 msaitoh /*
2324 1.158 msaitoh * Configure number of RX lists. One interrupt distribution
2325 1.158 msaitoh * list, sixteen active lists, one bad frames class.
2326 1.158 msaitoh */
2327 1.158 msaitoh CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
2328 1.157 msaitoh
2329 1.158 msaitoh /* Inialize RX list placement stats mask. */
2330 1.158 msaitoh CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
2331 1.158 msaitoh CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
2332 1.157 msaitoh
2333 1.158 msaitoh /* Disable host coalescing until we get it set up */
2334 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
2335 1.51 fvdl
2336 1.158 msaitoh /* Poll to make sure it's shut down. */
2337 1.172 msaitoh for (i = 0; i < BGE_TIMEOUT * 2; i++) {
2338 1.158 msaitoh if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
2339 1.158 msaitoh break;
2340 1.158 msaitoh DELAY(10);
2341 1.158 msaitoh }
2342 1.151 cegger
2343 1.172 msaitoh if (i == BGE_TIMEOUT * 2) {
2344 1.158 msaitoh aprint_error_dev(sc->bge_dev,
2345 1.158 msaitoh "host coalescing engine failed to idle\n");
2346 1.170 msaitoh return ENXIO;
2347 1.158 msaitoh }
2348 1.51 fvdl
2349 1.158 msaitoh /* Set up host coalescing defaults */
2350 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
2351 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
2352 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
2353 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
2354 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc)) {
2355 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
2356 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
2357 1.51 fvdl }
2358 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0);
2359 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0);
2360 1.51 fvdl
2361 1.158 msaitoh /* Set up address of statistics block */
2362 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc)) {
2363 1.172 msaitoh BGE_HOSTADDR(taddr, BGE_RING_DMA_ADDR(sc, bge_info.bge_stats));
2364 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
2365 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
2366 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, taddr.bge_addr_hi);
2367 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, taddr.bge_addr_lo);
2368 1.16 thorpej }
2369 1.16 thorpej
2370 1.158 msaitoh /* Set up address of status block */
2371 1.172 msaitoh BGE_HOSTADDR(taddr, BGE_RING_DMA_ADDR(sc, bge_status_block));
2372 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
2373 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, taddr.bge_addr_hi);
2374 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, taddr.bge_addr_lo);
2375 1.158 msaitoh sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx = 0;
2376 1.158 msaitoh sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx = 0;
2377 1.16 thorpej
2378 1.158 msaitoh /* Turn on host coalescing state machine */
2379 1.158 msaitoh CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
2380 1.7 thorpej
2381 1.158 msaitoh /* Turn on RX BD completion state machine and enable attentions */
2382 1.158 msaitoh CSR_WRITE_4(sc, BGE_RBDC_MODE,
2383 1.161 msaitoh BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
2384 1.7 thorpej
2385 1.158 msaitoh /* Turn on RX list placement state machine */
2386 1.158 msaitoh CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
2387 1.51 fvdl
2388 1.158 msaitoh /* Turn on RX list selector state machine. */
2389 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
2390 1.158 msaitoh CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
2391 1.51 fvdl
2392 1.161 msaitoh val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB |
2393 1.161 msaitoh BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR |
2394 1.161 msaitoh BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB |
2395 1.161 msaitoh BGE_MACMODE_FRMHDR_DMA_ENB;
2396 1.161 msaitoh
2397 1.161 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI)
2398 1.177 msaitoh val |= BGE_PORTMODE_TBI;
2399 1.161 msaitoh else if (sc->bge_flags & BGE_PHY_FIBER_MII)
2400 1.177 msaitoh val |= BGE_PORTMODE_GMII;
2401 1.161 msaitoh else
2402 1.177 msaitoh val |= BGE_PORTMODE_MII;
2403 1.161 msaitoh
2404 1.158 msaitoh /* Turn on DMA, clear stats */
2405 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_MAC_MODE, val);
2406 1.211 msaitoh DELAY(40);
2407 1.161 msaitoh
2408 1.158 msaitoh /* Set misc. local control, enable interrupts on attentions */
2409 1.158 msaitoh sc->bge_local_ctrl_reg = BGE_MLC_INTR_ONATTN | BGE_MLC_AUTO_EEPROM;
2410 1.51 fvdl
2411 1.158 msaitoh #ifdef notdef
2412 1.158 msaitoh /* Assert GPIO pins for PHY reset */
2413 1.158 msaitoh BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
2414 1.158 msaitoh BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
2415 1.158 msaitoh BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
2416 1.158 msaitoh BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
2417 1.158 msaitoh #endif
2418 1.98 jonathan
2419 1.158 msaitoh #if defined(not_quite_yet)
2420 1.158 msaitoh /* Linux driver enables enable gpio pin #1 on 5700s */
2421 1.158 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5700) {
2422 1.158 msaitoh sc->bge_local_ctrl_reg |=
2423 1.158 msaitoh (BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUTEN1);
2424 1.158 msaitoh }
2425 1.158 msaitoh #endif
2426 1.158 msaitoh CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, sc->bge_local_ctrl_reg);
2427 1.80 fredb
2428 1.158 msaitoh /* Turn on DMA completion state machine */
2429 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
2430 1.158 msaitoh CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
2431 1.149 sborrill
2432 1.203 msaitoh val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
2433 1.203 msaitoh
2434 1.208 msaitoh /* Enable host coalescing bug fix */
2435 1.203 msaitoh if (BGE_IS_5755_PLUS(sc))
2436 1.203 msaitoh val |= BGE_WDMAMODE_STATUS_TAG_FIX;
2437 1.203 msaitoh
2438 1.206 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5785)
2439 1.206 msaitoh val |= BGE_WDMAMODE_BURST_ALL_DATA;
2440 1.206 msaitoh
2441 1.158 msaitoh /* Turn on write DMA state machine */
2442 1.213 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_WDMA_MODE, val);
2443 1.213 msaitoh DELAY(40);
2444 1.203 msaitoh
2445 1.203 msaitoh val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
2446 1.203 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5784 ||
2447 1.203 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5785 ||
2448 1.203 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57780)
2449 1.203 msaitoh val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
2450 1.203 msaitoh BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
2451 1.203 msaitoh BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
2452 1.76 cube
2453 1.203 msaitoh if (sc->bge_flags & BGE_PCIE)
2454 1.204 msaitoh val |= BGE_RDMAMODE_FIFO_LONG_BURST;
2455 1.203 msaitoh if (sc->bge_flags & BGE_TSO)
2456 1.203 msaitoh val |= BGE_RDMAMODE_TSO4_ENABLE;
2457 1.76 cube
2458 1.158 msaitoh /* Turn on read DMA state machine */
2459 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_RDMA_MODE, val);
2460 1.203 msaitoh delay(40);
2461 1.128 tron
2462 1.158 msaitoh /* Turn on RX data completion state machine */
2463 1.158 msaitoh CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
2464 1.128 tron
2465 1.158 msaitoh /* Turn on RX BD initiator state machine */
2466 1.158 msaitoh CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
2467 1.133 markd
2468 1.158 msaitoh /* Turn on RX data and RX BD initiator state machine */
2469 1.158 msaitoh CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
2470 1.133 markd
2471 1.158 msaitoh /* Turn on Mbuf cluster free state machine */
2472 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
2473 1.158 msaitoh CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
2474 1.133 markd
2475 1.158 msaitoh /* Turn on send BD completion state machine */
2476 1.158 msaitoh CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
2477 1.133 markd
2478 1.158 msaitoh /* Turn on send data completion state machine */
2479 1.172 msaitoh val = BGE_SDCMODE_ENABLE;
2480 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5761)
2481 1.172 msaitoh val |= BGE_SDCMODE_CDELAY;
2482 1.172 msaitoh CSR_WRITE_4(sc, BGE_SDC_MODE, val);
2483 1.106 jonathan
2484 1.158 msaitoh /* Turn on send data initiator state machine */
2485 1.172 msaitoh if (sc->bge_flags & BGE_TSO) {
2486 1.158 msaitoh /* XXX: magic value from Linux driver */
2487 1.158 msaitoh CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE | 0x08);
2488 1.177 msaitoh } else
2489 1.158 msaitoh CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
2490 1.106 jonathan
2491 1.158 msaitoh /* Turn on send BD initiator state machine */
2492 1.158 msaitoh CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
2493 1.133 markd
2494 1.158 msaitoh /* Turn on send BD selector state machine */
2495 1.158 msaitoh CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
2496 1.135 taca
2497 1.158 msaitoh CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
2498 1.158 msaitoh CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
2499 1.161 msaitoh BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
2500 1.133 markd
2501 1.158 msaitoh /* ack/clear link change events */
2502 1.161 msaitoh CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
2503 1.161 msaitoh BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
2504 1.172 msaitoh BGE_MACSTAT_LINK_CHANGED);
2505 1.158 msaitoh CSR_WRITE_4(sc, BGE_MI_STS, 0);
2506 1.106 jonathan
2507 1.158 msaitoh /* Enable PHY auto polling (for MII/GMII only) */
2508 1.158 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
2509 1.158 msaitoh CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
2510 1.178 msaitoh } else {
2511 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_AUTOPOLL);
2512 1.161 msaitoh BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16));
2513 1.158 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700)
2514 1.158 msaitoh CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
2515 1.158 msaitoh BGE_EVTENB_MI_INTERRUPT);
2516 1.158 msaitoh }
2517 1.70 tron
2518 1.161 msaitoh /*
2519 1.161 msaitoh * Clear any pending link state attention.
2520 1.161 msaitoh * Otherwise some link state change events may be lost until attention
2521 1.161 msaitoh * is cleared by bge_intr() -> bge_link_upd() sequence.
2522 1.161 msaitoh * It's not necessary on newer BCM chips - perhaps enabling link
2523 1.161 msaitoh * state change attentions implies clearing pending attention.
2524 1.161 msaitoh */
2525 1.161 msaitoh CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
2526 1.161 msaitoh BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
2527 1.161 msaitoh BGE_MACSTAT_LINK_CHANGED);
2528 1.161 msaitoh
2529 1.158 msaitoh /* Enable link state change attentions. */
2530 1.158 msaitoh BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
2531 1.51 fvdl
2532 1.170 msaitoh return 0;
2533 1.158 msaitoh }
2534 1.7 thorpej
2535 1.158 msaitoh static const struct bge_revision *
2536 1.158 msaitoh bge_lookup_rev(uint32_t chipid)
2537 1.158 msaitoh {
2538 1.158 msaitoh const struct bge_revision *br;
2539 1.7 thorpej
2540 1.158 msaitoh for (br = bge_revisions; br->br_name != NULL; br++) {
2541 1.158 msaitoh if (br->br_chipid == chipid)
2542 1.170 msaitoh return br;
2543 1.158 msaitoh }
2544 1.151 cegger
2545 1.158 msaitoh for (br = bge_majorrevs; br->br_name != NULL; br++) {
2546 1.158 msaitoh if (br->br_chipid == BGE_ASICREV(chipid))
2547 1.170 msaitoh return br;
2548 1.158 msaitoh }
2549 1.151 cegger
2550 1.170 msaitoh return NULL;
2551 1.158 msaitoh }
2552 1.7 thorpej
2553 1.7 thorpej static const struct bge_product *
2554 1.7 thorpej bge_lookup(const struct pci_attach_args *pa)
2555 1.7 thorpej {
2556 1.7 thorpej const struct bge_product *bp;
2557 1.7 thorpej
2558 1.7 thorpej for (bp = bge_products; bp->bp_name != NULL; bp++) {
2559 1.7 thorpej if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
2560 1.7 thorpej PCI_PRODUCT(pa->pa_id) == bp->bp_product)
2561 1.170 msaitoh return bp;
2562 1.7 thorpej }
2563 1.7 thorpej
2564 1.170 msaitoh return NULL;
2565 1.7 thorpej }
2566 1.7 thorpej
2567 1.104 thorpej static int
2568 1.116 christos bge_setpowerstate(struct bge_softc *sc, int powerlevel)
2569 1.25 jonathan {
2570 1.25 jonathan #ifdef NOTYET
2571 1.170 msaitoh uint32_t pm_ctl = 0;
2572 1.25 jonathan
2573 1.25 jonathan /* XXX FIXME: make sure indirect accesses enabled? */
2574 1.25 jonathan pm_ctl = pci_conf_read(sc->bge_dev, BGE_PCI_MISC_CTL, 4);
2575 1.25 jonathan pm_ctl |= BGE_PCIMISCCTL_INDIRECT_ACCESS;
2576 1.25 jonathan pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, pm_ctl, 4);
2577 1.25 jonathan
2578 1.25 jonathan /* clear the PME_assert bit and power state bits, enable PME */
2579 1.25 jonathan pm_ctl = pci_conf_read(sc->bge_dev, BGE_PCI_PWRMGMT_CMD, 2);
2580 1.25 jonathan pm_ctl &= ~PCIM_PSTAT_DMASK;
2581 1.25 jonathan pm_ctl |= (1 << 8);
2582 1.25 jonathan
2583 1.25 jonathan if (powerlevel == 0) {
2584 1.25 jonathan pm_ctl |= PCIM_PSTAT_D0;
2585 1.25 jonathan pci_write_config(sc->bge_dev, BGE_PCI_PWRMGMT_CMD,
2586 1.25 jonathan pm_ctl, 2);
2587 1.25 jonathan DELAY(10000);
2588 1.27 jonathan CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, sc->bge_local_ctrl_reg);
2589 1.25 jonathan DELAY(10000);
2590 1.25 jonathan
2591 1.25 jonathan #ifdef NOTYET
2592 1.25 jonathan /* XXX FIXME: write 0x02 to phy aux_Ctrl reg */
2593 1.25 jonathan bge_miibus_writereg(sc->bge_dev, 1, 0x18, 0x02);
2594 1.25 jonathan #endif
2595 1.25 jonathan DELAY(40); DELAY(40); DELAY(40);
2596 1.25 jonathan DELAY(10000); /* above not quite adequate on 5700 */
2597 1.25 jonathan return 0;
2598 1.25 jonathan }
2599 1.25 jonathan
2600 1.25 jonathan
2601 1.25 jonathan /*
2602 1.25 jonathan * Entering ACPI power states D1-D3 is achieved by wiggling
2603 1.25 jonathan * GMII gpio pins. Example code assumes all hardware vendors
2604 1.184 njoly * followed Broadcom's sample pcb layout. Until we verify that
2605 1.25 jonathan * for all supported OEM cards, states D1-D3 are unsupported.
2606 1.25 jonathan */
2607 1.138 joerg aprint_error_dev(sc->bge_dev,
2608 1.138 joerg "power state %d unimplemented; check GPIO pins\n",
2609 1.138 joerg powerlevel);
2610 1.25 jonathan #endif
2611 1.25 jonathan return EOPNOTSUPP;
2612 1.25 jonathan }
2613 1.25 jonathan
2614 1.215 msaitoh static uint32_t
2615 1.215 msaitoh bge_chipid(const struct pci_attach_args *pa)
2616 1.215 msaitoh {
2617 1.215 msaitoh uint32_t id;
2618 1.215 msaitoh
2619 1.215 msaitoh id = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_MISC_CTL)
2620 1.215 msaitoh >> BGE_PCIMISCCTL_ASICREV_SHIFT;
2621 1.215 msaitoh
2622 1.215 msaitoh if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) {
2623 1.215 msaitoh switch (PCI_PRODUCT(pa->pa_id)) {
2624 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM5717:
2625 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM5718:
2626 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM5724: /* ??? */
2627 1.215 msaitoh id = pci_conf_read(pa->pa_pc, pa->pa_tag,
2628 1.215 msaitoh BGE_PCI_GEN2_PRODID_ASICREV);
2629 1.215 msaitoh break;
2630 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57761:
2631 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57762:
2632 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57765:
2633 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57766:
2634 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57781:
2635 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57785:
2636 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57791:
2637 1.215 msaitoh case PCI_PRODUCT_BROADCOM_BCM57795:
2638 1.215 msaitoh id = pci_conf_read(pa->pa_pc, pa->pa_tag,
2639 1.215 msaitoh BGE_PCI_GEN15_PRODID_ASICREV);
2640 1.215 msaitoh break;
2641 1.215 msaitoh default:
2642 1.215 msaitoh id = pci_conf_read(pa->pa_pc, pa->pa_tag,
2643 1.215 msaitoh BGE_PCI_PRODID_ASICREV);
2644 1.215 msaitoh break;
2645 1.215 msaitoh }
2646 1.215 msaitoh }
2647 1.215 msaitoh
2648 1.215 msaitoh return id;
2649 1.215 msaitoh }
2650 1.25 jonathan
2651 1.1 fvdl /*
2652 1.1 fvdl * Probe for a Broadcom chip. Check the PCI vendor and device IDs
2653 1.1 fvdl * against our list and return its name if we find a match. Note
2654 1.1 fvdl * that since the Broadcom controller contains VPD support, we
2655 1.1 fvdl * can get the device name string from the controller itself instead
2656 1.1 fvdl * of the compiled-in string. This is a little slow, but it guarantees
2657 1.1 fvdl * we'll always announce the right product name.
2658 1.1 fvdl */
2659 1.104 thorpej static int
2660 1.116 christos bge_probe(device_t parent, cfdata_t match, void *aux)
2661 1.1 fvdl {
2662 1.1 fvdl struct pci_attach_args *pa = (struct pci_attach_args *)aux;
2663 1.1 fvdl
2664 1.7 thorpej if (bge_lookup(pa) != NULL)
2665 1.170 msaitoh return 1;
2666 1.1 fvdl
2667 1.170 msaitoh return 0;
2668 1.1 fvdl }
2669 1.1 fvdl
2670 1.104 thorpej static void
2671 1.116 christos bge_attach(device_t parent, device_t self, void *aux)
2672 1.1 fvdl {
2673 1.138 joerg struct bge_softc *sc = device_private(self);
2674 1.1 fvdl struct pci_attach_args *pa = aux;
2675 1.164 msaitoh prop_dictionary_t dict;
2676 1.7 thorpej const struct bge_product *bp;
2677 1.16 thorpej const struct bge_revision *br;
2678 1.143 tron pci_chipset_tag_t pc;
2679 1.1 fvdl pci_intr_handle_t ih;
2680 1.1 fvdl const char *intrstr = NULL;
2681 1.1 fvdl bus_dma_segment_t seg;
2682 1.1 fvdl int rseg;
2683 1.170 msaitoh uint32_t hwcfg = 0;
2684 1.170 msaitoh uint32_t command;
2685 1.1 fvdl struct ifnet *ifp;
2686 1.170 msaitoh uint32_t misccfg;
2687 1.126 christos void * kva;
2688 1.1 fvdl u_char eaddr[ETHER_ADDR_LEN];
2689 1.172 msaitoh pcireg_t memtype, subid;
2690 1.1 fvdl bus_addr_t memaddr;
2691 1.1 fvdl bus_size_t memsize;
2692 1.170 msaitoh uint32_t pm_ctl;
2693 1.174 martin bool no_seeprom;
2694 1.87 perry
2695 1.7 thorpej bp = bge_lookup(pa);
2696 1.7 thorpej KASSERT(bp != NULL);
2697 1.7 thorpej
2698 1.141 jmcneill sc->sc_pc = pa->pa_pc;
2699 1.141 jmcneill sc->sc_pcitag = pa->pa_tag;
2700 1.138 joerg sc->bge_dev = self;
2701 1.1 fvdl
2702 1.172 msaitoh pc = sc->sc_pc;
2703 1.172 msaitoh subid = pci_conf_read(pc, sc->sc_pcitag, PCI_SUBSYS_ID_REG);
2704 1.172 msaitoh
2705 1.30 thorpej aprint_naive(": Ethernet controller\n");
2706 1.30 thorpej aprint_normal(": %s\n", bp->bp_name);
2707 1.1 fvdl
2708 1.1 fvdl /*
2709 1.1 fvdl * Map control/status registers.
2710 1.1 fvdl */
2711 1.1 fvdl DPRINTFN(5, ("Map control/status regs\n"));
2712 1.141 jmcneill command = pci_conf_read(pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG);
2713 1.1 fvdl command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
2714 1.141 jmcneill pci_conf_write(pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG, command);
2715 1.141 jmcneill command = pci_conf_read(pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG);
2716 1.1 fvdl
2717 1.1 fvdl if (!(command & PCI_COMMAND_MEM_ENABLE)) {
2718 1.138 joerg aprint_error_dev(sc->bge_dev,
2719 1.138 joerg "failed to enable memory mapping!\n");
2720 1.1 fvdl return;
2721 1.1 fvdl }
2722 1.1 fvdl
2723 1.1 fvdl DPRINTFN(5, ("pci_mem_find\n"));
2724 1.141 jmcneill memtype = pci_mapreg_type(sc->sc_pc, sc->sc_pcitag, BGE_PCI_BAR0);
2725 1.178 msaitoh switch (memtype) {
2726 1.29 itojun case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
2727 1.29 itojun case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
2728 1.1 fvdl if (pci_mapreg_map(pa, BGE_PCI_BAR0,
2729 1.29 itojun memtype, 0, &sc->bge_btag, &sc->bge_bhandle,
2730 1.1 fvdl &memaddr, &memsize) == 0)
2731 1.1 fvdl break;
2732 1.1 fvdl default:
2733 1.138 joerg aprint_error_dev(sc->bge_dev, "can't find mem space\n");
2734 1.1 fvdl return;
2735 1.1 fvdl }
2736 1.1 fvdl
2737 1.1 fvdl DPRINTFN(5, ("pci_intr_map\n"));
2738 1.1 fvdl if (pci_intr_map(pa, &ih)) {
2739 1.138 joerg aprint_error_dev(sc->bge_dev, "couldn't map interrupt\n");
2740 1.1 fvdl return;
2741 1.1 fvdl }
2742 1.1 fvdl
2743 1.1 fvdl DPRINTFN(5, ("pci_intr_string\n"));
2744 1.1 fvdl intrstr = pci_intr_string(pc, ih);
2745 1.1 fvdl
2746 1.1 fvdl DPRINTFN(5, ("pci_intr_establish\n"));
2747 1.1 fvdl sc->bge_intrhand = pci_intr_establish(pc, ih, IPL_NET, bge_intr, sc);
2748 1.1 fvdl
2749 1.1 fvdl if (sc->bge_intrhand == NULL) {
2750 1.138 joerg aprint_error_dev(sc->bge_dev,
2751 1.138 joerg "couldn't establish interrupt%s%s\n",
2752 1.138 joerg intrstr ? " at " : "", intrstr ? intrstr : "");
2753 1.1 fvdl return;
2754 1.1 fvdl }
2755 1.138 joerg aprint_normal_dev(sc->bge_dev, "interrupting at %s\n", intrstr);
2756 1.1 fvdl
2757 1.25 jonathan /*
2758 1.25 jonathan * Kludge for 5700 Bx bug: a hardware bug (PCIX byte enable?)
2759 1.25 jonathan * can clobber the chip's PCI config-space power control registers,
2760 1.25 jonathan * leaving the card in D3 powersave state.
2761 1.25 jonathan * We do not have memory-mapped registers in this state,
2762 1.25 jonathan * so force device into D0 state before starting initialization.
2763 1.25 jonathan */
2764 1.141 jmcneill pm_ctl = pci_conf_read(pc, sc->sc_pcitag, BGE_PCI_PWRMGMT_CMD);
2765 1.25 jonathan pm_ctl &= ~(PCI_PWR_D0|PCI_PWR_D1|PCI_PWR_D2|PCI_PWR_D3);
2766 1.25 jonathan pm_ctl |= (1 << 8) | PCI_PWR_D0 ; /* D0 state */
2767 1.141 jmcneill pci_conf_write(pc, sc->sc_pcitag, BGE_PCI_PWRMGMT_CMD, pm_ctl);
2768 1.25 jonathan DELAY(1000); /* 27 usec is allegedly sufficent */
2769 1.25 jonathan
2770 1.215 msaitoh /* Save various chip information. */
2771 1.215 msaitoh sc->bge_chipid = bge_chipid(pa);
2772 1.76 cube
2773 1.198 cegger if ((pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PCIEXPRESS,
2774 1.198 cegger &sc->bge_pciecap, NULL) != 0)
2775 1.198 cegger || (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5785)) {
2776 1.171 msaitoh /* PCIe */
2777 1.157 msaitoh sc->bge_flags |= BGE_PCIE;
2778 1.177 msaitoh bge_set_max_readrq(sc);
2779 1.171 msaitoh } else if ((pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_PCISTATE) &
2780 1.171 msaitoh BGE_PCISTATE_PCI_BUSMODE) == 0) {
2781 1.171 msaitoh /* PCI-X */
2782 1.157 msaitoh sc->bge_flags |= BGE_PCIX;
2783 1.180 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PCIX,
2784 1.180 msaitoh &sc->bge_pcixcap, NULL) == 0)
2785 1.180 msaitoh aprint_error_dev(sc->bge_dev,
2786 1.180 msaitoh "unable to find PCIX capability\n");
2787 1.171 msaitoh }
2788 1.76 cube
2789 1.215 msaitoh /* Save chipset family. */
2790 1.215 msaitoh switch (BGE_ASICREV(sc->bge_chipid)) {
2791 1.215 msaitoh case BGE_ASICREV_BCM57765:
2792 1.215 msaitoh case BGE_ASICREV_BCM57766:
2793 1.215 msaitoh sc->bge_flags |= BGE_57765_PLUS;
2794 1.215 msaitoh /* FALLTHROUGH */
2795 1.215 msaitoh case BGE_ASICREV_BCM5717:
2796 1.215 msaitoh sc->bge_flags |= BGE_5717_PLUS | BGE_5755_PLUS | BGE_575X_PLUS |
2797 1.215 msaitoh BGE_5705_PLUS;
2798 1.215 msaitoh break;
2799 1.215 msaitoh case BGE_ASICREV_BCM5755:
2800 1.215 msaitoh case BGE_ASICREV_BCM5761:
2801 1.215 msaitoh case BGE_ASICREV_BCM5784:
2802 1.215 msaitoh case BGE_ASICREV_BCM5785:
2803 1.215 msaitoh case BGE_ASICREV_BCM5787:
2804 1.215 msaitoh case BGE_ASICREV_BCM57780:
2805 1.215 msaitoh sc->bge_flags |= BGE_5755_PLUS | BGE_575X_PLUS | BGE_5705_PLUS;
2806 1.215 msaitoh break;
2807 1.215 msaitoh case BGE_ASICREV_BCM5700:
2808 1.215 msaitoh case BGE_ASICREV_BCM5701:
2809 1.215 msaitoh case BGE_ASICREV_BCM5703:
2810 1.215 msaitoh case BGE_ASICREV_BCM5704:
2811 1.215 msaitoh sc->bge_flags |= BGE_5700_FAMILY | BGE_JUMBO_CAPABLE;
2812 1.215 msaitoh break;
2813 1.215 msaitoh case BGE_ASICREV_BCM5714_A0:
2814 1.215 msaitoh case BGE_ASICREV_BCM5780:
2815 1.215 msaitoh case BGE_ASICREV_BCM5714:
2816 1.172 msaitoh sc->bge_flags |= BGE_5714_FAMILY;
2817 1.215 msaitoh /* FALLTHROUGH */
2818 1.215 msaitoh case BGE_ASICREV_BCM5750:
2819 1.215 msaitoh case BGE_ASICREV_BCM5752:
2820 1.215 msaitoh case BGE_ASICREV_BCM5906:
2821 1.207 msaitoh sc->bge_flags |= BGE_575X_PLUS;
2822 1.215 msaitoh /* FALLTHROUGH */
2823 1.215 msaitoh case BGE_ASICREV_BCM5705:
2824 1.172 msaitoh sc->bge_flags |= BGE_5705_PLUS;
2825 1.215 msaitoh break;
2826 1.215 msaitoh }
2827 1.172 msaitoh
2828 1.172 msaitoh /*
2829 1.172 msaitoh * When using the BCM5701 in PCI-X mode, data corruption has
2830 1.172 msaitoh * been observed in the first few bytes of some received packets.
2831 1.172 msaitoh * Aligning the packet buffer in memory eliminates the corruption.
2832 1.172 msaitoh * Unfortunately, this misaligns the packet payloads. On platforms
2833 1.172 msaitoh * which do not support unaligned accesses, we will realign the
2834 1.172 msaitoh * payloads by copying the received packets.
2835 1.172 msaitoh */
2836 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5701 &&
2837 1.172 msaitoh sc->bge_flags & BGE_PCIX)
2838 1.172 msaitoh sc->bge_flags |= BGE_RX_ALIGNBUG;
2839 1.172 msaitoh
2840 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
2841 1.172 msaitoh sc->bge_flags |= BGE_JUMBO_CAPABLE;
2842 1.172 msaitoh
2843 1.172 msaitoh if ((BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700 ||
2844 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5701) &&
2845 1.172 msaitoh PCI_VENDOR(subid) == PCI_VENDOR_DELL)
2846 1.172 msaitoh sc->bge_flags |= BGE_NO_3LED;
2847 1.172 msaitoh
2848 1.172 msaitoh misccfg = CSR_READ_4(sc, BGE_MISC_CFG);
2849 1.172 msaitoh misccfg &= BGE_MISCCFG_BOARD_ID_MASK;
2850 1.172 msaitoh
2851 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5705 &&
2852 1.172 msaitoh (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
2853 1.172 msaitoh misccfg == BGE_MISCCFG_BOARD_ID_5788M))
2854 1.172 msaitoh sc->bge_flags |= BGE_IS_5788;
2855 1.172 msaitoh
2856 1.172 msaitoh /*
2857 1.172 msaitoh * Some controllers seem to require a special firmware to use
2858 1.172 msaitoh * TSO. But the firmware is not available to FreeBSD and Linux
2859 1.172 msaitoh * claims that the TSO performed by the firmware is slower than
2860 1.172 msaitoh * hardware based TSO. Moreover the firmware based TSO has one
2861 1.172 msaitoh * known bug which can't handle TSO if ethernet header + IP/TCP
2862 1.172 msaitoh * header is greater than 80 bytes. The workaround for the TSO
2863 1.172 msaitoh * bug exist but it seems it's too expensive than not using
2864 1.172 msaitoh * TSO at all. Some hardwares also have the TSO bug so limit
2865 1.172 msaitoh * the TSO to the controllers that are not affected TSO issues
2866 1.172 msaitoh * (e.g. 5755 or higher).
2867 1.172 msaitoh */
2868 1.172 msaitoh if (BGE_IS_5755_PLUS(sc)) {
2869 1.172 msaitoh /*
2870 1.172 msaitoh * BCM5754 and BCM5787 shares the same ASIC id so
2871 1.172 msaitoh * explicit device id check is required.
2872 1.172 msaitoh */
2873 1.172 msaitoh if ((PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_BROADCOM_BCM5754) &&
2874 1.172 msaitoh (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_BROADCOM_BCM5754M))
2875 1.172 msaitoh sc->bge_flags |= BGE_TSO;
2876 1.172 msaitoh }
2877 1.172 msaitoh
2878 1.172 msaitoh if ((BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5703 &&
2879 1.172 msaitoh (misccfg == 0x4000 || misccfg == 0x8000)) ||
2880 1.172 msaitoh (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5705 &&
2881 1.172 msaitoh PCI_VENDOR(pa->pa_id) == PCI_VENDOR_BROADCOM &&
2882 1.172 msaitoh (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5901 ||
2883 1.172 msaitoh PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5901A2 ||
2884 1.172 msaitoh PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5705F)) ||
2885 1.172 msaitoh (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_BROADCOM &&
2886 1.172 msaitoh (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5751F ||
2887 1.172 msaitoh PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5753F ||
2888 1.172 msaitoh PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5787F)) ||
2889 1.172 msaitoh PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM57790 ||
2890 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
2891 1.172 msaitoh sc->bge_flags |= BGE_10_100_ONLY;
2892 1.172 msaitoh
2893 1.172 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700 ||
2894 1.172 msaitoh (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5705 &&
2895 1.172 msaitoh (sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
2896 1.172 msaitoh sc->bge_chipid != BGE_CHIPID_BCM5705_A1)) ||
2897 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
2898 1.172 msaitoh sc->bge_flags |= BGE_NO_ETH_WIRE_SPEED;
2899 1.172 msaitoh
2900 1.162 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
2901 1.162 msaitoh sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
2902 1.162 msaitoh sc->bge_flags |= BGE_PHY_CRC_BUG;
2903 1.162 msaitoh if (BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5703_AX ||
2904 1.162 msaitoh BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5704_AX)
2905 1.162 msaitoh sc->bge_flags |= BGE_PHY_ADC_BUG;
2906 1.162 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
2907 1.162 msaitoh sc->bge_flags |= BGE_PHY_5704_A0_BUG;
2908 1.162 msaitoh
2909 1.172 msaitoh if (BGE_IS_5705_PLUS(sc) &&
2910 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5906 &&
2911 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5717 &&
2912 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5785 &&
2913 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM57765 &&
2914 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM57766 &&
2915 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM57780) {
2916 1.162 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5755 ||
2917 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5761 ||
2918 1.172 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5784 ||
2919 1.162 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5787) {
2920 1.162 msaitoh if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_BROADCOM_BCM5722 &&
2921 1.162 msaitoh PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_BROADCOM_BCM5756)
2922 1.162 msaitoh sc->bge_flags |= BGE_PHY_JITTER_BUG;
2923 1.162 msaitoh if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_BROADCOM_BCM5755M)
2924 1.162 msaitoh sc->bge_flags |= BGE_PHY_ADJUST_TRIM;
2925 1.162 msaitoh } else if (BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5906)
2926 1.162 msaitoh sc->bge_flags |= BGE_PHY_BER_BUG;
2927 1.162 msaitoh }
2928 1.162 msaitoh
2929 1.174 martin /*
2930 1.174 martin * SEEPROM check.
2931 1.174 martin * First check if firmware knows we do not have SEEPROM.
2932 1.174 martin */
2933 1.180 msaitoh if (prop_dictionary_get_bool(device_properties(self),
2934 1.174 martin "without-seeprom", &no_seeprom) && no_seeprom)
2935 1.174 martin sc->bge_flags |= BGE_NO_EEPROM;
2936 1.174 martin
2937 1.174 martin /* Now check the 'ROM failed' bit on the RX CPU */
2938 1.174 martin else if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL)
2939 1.172 msaitoh sc->bge_flags |= BGE_NO_EEPROM;
2940 1.172 msaitoh
2941 1.214 msaitoh /* Identify the chips that use an CPMU. */
2942 1.214 msaitoh if (BGE_IS_5717_PLUS(sc) ||
2943 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5784 ||
2944 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5761 ||
2945 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5785 ||
2946 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57780)
2947 1.214 msaitoh sc->bge_flags |= BGE_CPMU_PRESENT;
2948 1.214 msaitoh
2949 1.1 fvdl /* Try to reset the chip. */
2950 1.1 fvdl DPRINTFN(5, ("bge_reset\n"));
2951 1.1 fvdl bge_reset(sc);
2952 1.1 fvdl
2953 1.177 msaitoh sc->bge_asf_mode = 0;
2954 1.177 msaitoh if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG)
2955 1.177 msaitoh == BGE_MAGIC_NUMBER)) {
2956 1.177 msaitoh if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG)
2957 1.177 msaitoh & BGE_HWCFG_ASF) {
2958 1.177 msaitoh sc->bge_asf_mode |= ASF_ENABLE;
2959 1.177 msaitoh sc->bge_asf_mode |= ASF_STACKUP;
2960 1.207 msaitoh if (BGE_IS_575X_PLUS(sc)) {
2961 1.177 msaitoh sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
2962 1.177 msaitoh }
2963 1.177 msaitoh }
2964 1.177 msaitoh }
2965 1.177 msaitoh
2966 1.177 msaitoh /* Try to reset the chip again the nice way. */
2967 1.177 msaitoh bge_stop_fw(sc);
2968 1.177 msaitoh bge_sig_pre_reset(sc, BGE_RESET_STOP);
2969 1.178 msaitoh if (bge_reset(sc))
2970 1.177 msaitoh aprint_error_dev(sc->bge_dev, "chip reset failed\n");
2971 1.177 msaitoh
2972 1.177 msaitoh bge_sig_legacy(sc, BGE_RESET_STOP);
2973 1.177 msaitoh bge_sig_post_reset(sc, BGE_RESET_STOP);
2974 1.177 msaitoh
2975 1.1 fvdl if (bge_chipinit(sc)) {
2976 1.138 joerg aprint_error_dev(sc->bge_dev, "chip initialization failed\n");
2977 1.1 fvdl bge_release_resources(sc);
2978 1.1 fvdl return;
2979 1.1 fvdl }
2980 1.1 fvdl
2981 1.1 fvdl /*
2982 1.203 msaitoh * Get station address from the EEPROM.
2983 1.1 fvdl */
2984 1.151 cegger if (bge_get_eaddr(sc, eaddr)) {
2985 1.178 msaitoh aprint_error_dev(sc->bge_dev,
2986 1.178 msaitoh "failed to read station address\n");
2987 1.1 fvdl bge_release_resources(sc);
2988 1.1 fvdl return;
2989 1.1 fvdl }
2990 1.1 fvdl
2991 1.51 fvdl br = bge_lookup_rev(sc->bge_chipid);
2992 1.51 fvdl
2993 1.16 thorpej if (br == NULL) {
2994 1.172 msaitoh aprint_normal_dev(sc->bge_dev, "unknown ASIC (0x%x)",
2995 1.172 msaitoh sc->bge_chipid);
2996 1.16 thorpej } else {
2997 1.172 msaitoh aprint_normal_dev(sc->bge_dev, "ASIC %s (0x%x)",
2998 1.172 msaitoh br->br_name, sc->bge_chipid);
2999 1.16 thorpej }
3000 1.30 thorpej aprint_normal(", Ethernet address %s\n", ether_sprintf(eaddr));
3001 1.1 fvdl
3002 1.1 fvdl /* Allocate the general information block and ring buffers. */
3003 1.41 fvdl if (pci_dma64_available(pa))
3004 1.41 fvdl sc->bge_dmatag = pa->pa_dmat64;
3005 1.41 fvdl else
3006 1.41 fvdl sc->bge_dmatag = pa->pa_dmat;
3007 1.1 fvdl DPRINTFN(5, ("bus_dmamem_alloc\n"));
3008 1.1 fvdl if (bus_dmamem_alloc(sc->bge_dmatag, sizeof(struct bge_ring_data),
3009 1.1 fvdl PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
3010 1.138 joerg aprint_error_dev(sc->bge_dev, "can't alloc rx buffers\n");
3011 1.1 fvdl return;
3012 1.1 fvdl }
3013 1.1 fvdl DPRINTFN(5, ("bus_dmamem_map\n"));
3014 1.1 fvdl if (bus_dmamem_map(sc->bge_dmatag, &seg, rseg,
3015 1.1 fvdl sizeof(struct bge_ring_data), &kva,
3016 1.1 fvdl BUS_DMA_NOWAIT)) {
3017 1.138 joerg aprint_error_dev(sc->bge_dev,
3018 1.138 joerg "can't map DMA buffers (%zu bytes)\n",
3019 1.138 joerg sizeof(struct bge_ring_data));
3020 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
3021 1.1 fvdl return;
3022 1.1 fvdl }
3023 1.1 fvdl DPRINTFN(5, ("bus_dmamem_create\n"));
3024 1.1 fvdl if (bus_dmamap_create(sc->bge_dmatag, sizeof(struct bge_ring_data), 1,
3025 1.1 fvdl sizeof(struct bge_ring_data), 0,
3026 1.1 fvdl BUS_DMA_NOWAIT, &sc->bge_ring_map)) {
3027 1.138 joerg aprint_error_dev(sc->bge_dev, "can't create DMA map\n");
3028 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva,
3029 1.1 fvdl sizeof(struct bge_ring_data));
3030 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
3031 1.1 fvdl return;
3032 1.1 fvdl }
3033 1.1 fvdl DPRINTFN(5, ("bus_dmamem_load\n"));
3034 1.1 fvdl if (bus_dmamap_load(sc->bge_dmatag, sc->bge_ring_map, kva,
3035 1.1 fvdl sizeof(struct bge_ring_data), NULL,
3036 1.1 fvdl BUS_DMA_NOWAIT)) {
3037 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, sc->bge_ring_map);
3038 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva,
3039 1.1 fvdl sizeof(struct bge_ring_data));
3040 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
3041 1.1 fvdl return;
3042 1.1 fvdl }
3043 1.1 fvdl
3044 1.1 fvdl DPRINTFN(5, ("bzero\n"));
3045 1.1 fvdl sc->bge_rdata = (struct bge_ring_data *)kva;
3046 1.1 fvdl
3047 1.19 mjl memset(sc->bge_rdata, 0, sizeof(struct bge_ring_data));
3048 1.1 fvdl
3049 1.1 fvdl /* Try to allocate memory for jumbo buffers. */
3050 1.166 msaitoh if (BGE_IS_JUMBO_CAPABLE(sc)) {
3051 1.44 hannken if (bge_alloc_jumbo_mem(sc)) {
3052 1.138 joerg aprint_error_dev(sc->bge_dev,
3053 1.138 joerg "jumbo buffer allocation failed\n");
3054 1.44 hannken } else
3055 1.44 hannken sc->ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
3056 1.44 hannken }
3057 1.1 fvdl
3058 1.1 fvdl /* Set default tuneable values. */
3059 1.1 fvdl sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
3060 1.1 fvdl sc->bge_rx_coal_ticks = 150;
3061 1.25 jonathan sc->bge_rx_max_coal_bds = 64;
3062 1.25 jonathan #ifdef ORIG_WPAUL_VALUES
3063 1.1 fvdl sc->bge_tx_coal_ticks = 150;
3064 1.1 fvdl sc->bge_tx_max_coal_bds = 128;
3065 1.25 jonathan #else
3066 1.25 jonathan sc->bge_tx_coal_ticks = 300;
3067 1.25 jonathan sc->bge_tx_max_coal_bds = 400;
3068 1.25 jonathan #endif
3069 1.172 msaitoh if (BGE_IS_5705_PLUS(sc)) {
3070 1.95 jonathan sc->bge_tx_coal_ticks = (12 * 5);
3071 1.146 mlelstv sc->bge_tx_max_coal_bds = (12 * 5);
3072 1.138 joerg aprint_verbose_dev(sc->bge_dev,
3073 1.138 joerg "setting short Tx thresholds\n");
3074 1.95 jonathan }
3075 1.1 fvdl
3076 1.202 tsutsui if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5717 ||
3077 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57765 ||
3078 1.202 tsutsui BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM57766)
3079 1.202 tsutsui sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
3080 1.202 tsutsui else if (BGE_IS_5705_PLUS(sc))
3081 1.172 msaitoh sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
3082 1.172 msaitoh else
3083 1.172 msaitoh sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
3084 1.172 msaitoh
3085 1.1 fvdl /* Set up ifnet structure */
3086 1.1 fvdl ifp = &sc->ethercom.ec_if;
3087 1.1 fvdl ifp->if_softc = sc;
3088 1.1 fvdl ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
3089 1.1 fvdl ifp->if_ioctl = bge_ioctl;
3090 1.141 jmcneill ifp->if_stop = bge_stop;
3091 1.1 fvdl ifp->if_start = bge_start;
3092 1.1 fvdl ifp->if_init = bge_init;
3093 1.1 fvdl ifp->if_watchdog = bge_watchdog;
3094 1.42 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(BGE_TX_RING_CNT - 1, IFQ_MAXLEN));
3095 1.1 fvdl IFQ_SET_READY(&ifp->if_snd);
3096 1.115 tsutsui DPRINTFN(5, ("strcpy if_xname\n"));
3097 1.138 joerg strcpy(ifp->if_xname, device_xname(sc->bge_dev));
3098 1.1 fvdl
3099 1.157 msaitoh if (sc->bge_chipid != BGE_CHIPID_BCM5700_B0)
3100 1.18 thorpej sc->ethercom.ec_if.if_capabilities |=
3101 1.172 msaitoh IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx;
3102 1.172 msaitoh #if 1 /* XXX TCP/UDP checksum offload breaks with pf(4) */
3103 1.172 msaitoh sc->ethercom.ec_if.if_capabilities |=
3104 1.88 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
3105 1.88 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
3106 1.172 msaitoh #endif
3107 1.87 perry sc->ethercom.ec_capabilities |=
3108 1.1 fvdl ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
3109 1.1 fvdl
3110 1.172 msaitoh if (sc->bge_flags & BGE_TSO)
3111 1.95 jonathan sc->ethercom.ec_if.if_capabilities |= IFCAP_TSOv4;
3112 1.95 jonathan
3113 1.1 fvdl /*
3114 1.1 fvdl * Do MII setup.
3115 1.1 fvdl */
3116 1.1 fvdl DPRINTFN(5, ("mii setup\n"));
3117 1.1 fvdl sc->bge_mii.mii_ifp = ifp;
3118 1.1 fvdl sc->bge_mii.mii_readreg = bge_miibus_readreg;
3119 1.1 fvdl sc->bge_mii.mii_writereg = bge_miibus_writereg;
3120 1.1 fvdl sc->bge_mii.mii_statchg = bge_miibus_statchg;
3121 1.1 fvdl
3122 1.1 fvdl /*
3123 1.203 msaitoh * Figure out what sort of media we have by checking the hardware
3124 1.203 msaitoh * config word in the first 32k of NIC internal memory, or fall back to
3125 1.203 msaitoh * the config word in the EEPROM. Note: on some BCM5700 cards,
3126 1.203 msaitoh * this value appears to be unset. If that's the case, we have to rely
3127 1.203 msaitoh * on identifying the NIC by its PCI subsystem ID, as we do below for
3128 1.203 msaitoh * the SysKonnect SK-9D41.
3129 1.1 fvdl */
3130 1.35 jonathan if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) {
3131 1.35 jonathan hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
3132 1.175 martin } else if (!(sc->bge_flags & BGE_NO_EEPROM)) {
3133 1.126 christos bge_read_eeprom(sc, (void *)&hwcfg,
3134 1.1 fvdl BGE_EE_HWCFG_OFFSET, sizeof(hwcfg));
3135 1.35 jonathan hwcfg = be32toh(hwcfg);
3136 1.35 jonathan }
3137 1.1 fvdl /* The SysKonnect SK-9D41 is a 1000baseSX card. */
3138 1.161 msaitoh if (PCI_PRODUCT(pa->pa_id) == SK_SUBSYSID_9D41 ||
3139 1.161 msaitoh (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) {
3140 1.161 msaitoh if (BGE_IS_5714_FAMILY(sc))
3141 1.161 msaitoh sc->bge_flags |= BGE_PHY_FIBER_MII;
3142 1.161 msaitoh else
3143 1.161 msaitoh sc->bge_flags |= BGE_PHY_FIBER_TBI;
3144 1.161 msaitoh }
3145 1.1 fvdl
3146 1.195 jym /* set phyflags and chipid before mii_attach() */
3147 1.167 msaitoh dict = device_properties(self);
3148 1.167 msaitoh prop_dictionary_set_uint32(dict, "phyflags", sc->bge_flags);
3149 1.195 jym prop_dictionary_set_uint32(dict, "chipid", sc->bge_chipid);
3150 1.167 msaitoh
3151 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
3152 1.1 fvdl ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
3153 1.1 fvdl bge_ifmedia_sts);
3154 1.177 msaitoh ifmedia_add(&sc->bge_ifmedia, IFM_ETHER |IFM_1000_SX, 0, NULL);
3155 1.177 msaitoh ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX|IFM_FDX,
3156 1.1 fvdl 0, NULL);
3157 1.177 msaitoh ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
3158 1.177 msaitoh ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
3159 1.155 he /* Pretend the user requested this setting */
3160 1.162 msaitoh sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
3161 1.1 fvdl } else {
3162 1.1 fvdl /*
3163 1.177 msaitoh * Do transceiver setup and tell the firmware the
3164 1.177 msaitoh * driver is down so we can try to get access the
3165 1.177 msaitoh * probe if ASF is running. Retry a couple of times
3166 1.177 msaitoh * if we get a conflict with the ASF firmware accessing
3167 1.177 msaitoh * the PHY.
3168 1.1 fvdl */
3169 1.177 msaitoh BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3170 1.177 msaitoh bge_asf_driver_up(sc);
3171 1.177 msaitoh
3172 1.1 fvdl ifmedia_init(&sc->bge_mii.mii_media, 0, bge_ifmedia_upd,
3173 1.1 fvdl bge_ifmedia_sts);
3174 1.138 joerg mii_attach(sc->bge_dev, &sc->bge_mii, 0xffffffff,
3175 1.69 thorpej MII_PHY_ANY, MII_OFFSET_ANY,
3176 1.69 thorpej MIIF_FORCEANEG|MIIF_DOPAUSE);
3177 1.87 perry
3178 1.142 dyoung if (LIST_EMPTY(&sc->bge_mii.mii_phys)) {
3179 1.138 joerg aprint_error_dev(sc->bge_dev, "no PHY found!\n");
3180 1.1 fvdl ifmedia_add(&sc->bge_mii.mii_media,
3181 1.1 fvdl IFM_ETHER|IFM_MANUAL, 0, NULL);
3182 1.1 fvdl ifmedia_set(&sc->bge_mii.mii_media,
3183 1.1 fvdl IFM_ETHER|IFM_MANUAL);
3184 1.1 fvdl } else
3185 1.1 fvdl ifmedia_set(&sc->bge_mii.mii_media,
3186 1.1 fvdl IFM_ETHER|IFM_AUTO);
3187 1.177 msaitoh
3188 1.177 msaitoh /*
3189 1.177 msaitoh * Now tell the firmware we are going up after probing the PHY
3190 1.177 msaitoh */
3191 1.177 msaitoh if (sc->bge_asf_mode & ASF_STACKUP)
3192 1.177 msaitoh BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3193 1.1 fvdl }
3194 1.1 fvdl
3195 1.1 fvdl /*
3196 1.1 fvdl * Call MI attach routine.
3197 1.1 fvdl */
3198 1.1 fvdl DPRINTFN(5, ("if_attach\n"));
3199 1.1 fvdl if_attach(ifp);
3200 1.1 fvdl DPRINTFN(5, ("ether_ifattach\n"));
3201 1.1 fvdl ether_ifattach(ifp, eaddr);
3202 1.186 msaitoh ether_set_ifflags_cb(&sc->ethercom, bge_ifflags_cb);
3203 1.148 mlelstv rnd_attach_source(&sc->rnd_source, device_xname(sc->bge_dev),
3204 1.148 mlelstv RND_TYPE_NET, 0);
3205 1.72 thorpej #ifdef BGE_EVENT_COUNTERS
3206 1.72 thorpej /*
3207 1.72 thorpej * Attach event counters.
3208 1.72 thorpej */
3209 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_intr, EVCNT_TYPE_INTR,
3210 1.138 joerg NULL, device_xname(sc->bge_dev), "intr");
3211 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_tx_xoff, EVCNT_TYPE_MISC,
3212 1.138 joerg NULL, device_xname(sc->bge_dev), "tx_xoff");
3213 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_tx_xon, EVCNT_TYPE_MISC,
3214 1.138 joerg NULL, device_xname(sc->bge_dev), "tx_xon");
3215 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_rx_xoff, EVCNT_TYPE_MISC,
3216 1.138 joerg NULL, device_xname(sc->bge_dev), "rx_xoff");
3217 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_rx_xon, EVCNT_TYPE_MISC,
3218 1.138 joerg NULL, device_xname(sc->bge_dev), "rx_xon");
3219 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_rx_macctl, EVCNT_TYPE_MISC,
3220 1.138 joerg NULL, device_xname(sc->bge_dev), "rx_macctl");
3221 1.72 thorpej evcnt_attach_dynamic(&sc->bge_ev_xoffentered, EVCNT_TYPE_MISC,
3222 1.138 joerg NULL, device_xname(sc->bge_dev), "xoffentered");
3223 1.72 thorpej #endif /* BGE_EVENT_COUNTERS */
3224 1.1 fvdl DPRINTFN(5, ("callout_init\n"));
3225 1.132 ad callout_init(&sc->bge_timeout, 0);
3226 1.82 jmcneill
3227 1.168 tsutsui if (pmf_device_register(self, NULL, NULL))
3228 1.168 tsutsui pmf_class_network_register(self, ifp);
3229 1.168 tsutsui else
3230 1.141 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
3231 1.172 msaitoh
3232 1.207 msaitoh bge_sysctl_init(sc);
3233 1.190 jruoho
3234 1.172 msaitoh #ifdef BGE_DEBUG
3235 1.172 msaitoh bge_debug_info(sc);
3236 1.172 msaitoh #endif
3237 1.1 fvdl }
3238 1.1 fvdl
3239 1.104 thorpej static void
3240 1.104 thorpej bge_release_resources(struct bge_softc *sc)
3241 1.1 fvdl {
3242 1.1 fvdl if (sc->bge_vpd_prodname != NULL)
3243 1.1 fvdl free(sc->bge_vpd_prodname, M_DEVBUF);
3244 1.1 fvdl
3245 1.1 fvdl if (sc->bge_vpd_readonly != NULL)
3246 1.1 fvdl free(sc->bge_vpd_readonly, M_DEVBUF);
3247 1.1 fvdl }
3248 1.1 fvdl
3249 1.177 msaitoh static int
3250 1.104 thorpej bge_reset(struct bge_softc *sc)
3251 1.1 fvdl {
3252 1.180 msaitoh uint32_t cachesize, command, pcistate, marbmode;
3253 1.180 msaitoh #if 0
3254 1.180 msaitoh uint32_t new_pcistate;
3255 1.180 msaitoh #endif
3256 1.180 msaitoh pcireg_t devctl, reg;
3257 1.76 cube int i, val;
3258 1.151 cegger void (*write_op)(struct bge_softc *, int, int);
3259 1.151 cegger
3260 1.207 msaitoh if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc)
3261 1.178 msaitoh && (BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5906)) {
3262 1.178 msaitoh if (sc->bge_flags & BGE_PCIE)
3263 1.151 cegger write_op = bge_writemem_direct;
3264 1.178 msaitoh else
3265 1.151 cegger write_op = bge_writemem_ind;
3266 1.178 msaitoh } else
3267 1.151 cegger write_op = bge_writereg_ind;
3268 1.1 fvdl
3269 1.1 fvdl /* Save some important PCI state. */
3270 1.141 jmcneill cachesize = pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_CACHESZ);
3271 1.141 jmcneill command = pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_CMD);
3272 1.141 jmcneill pcistate = pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_PCISTATE);
3273 1.1 fvdl
3274 1.180 msaitoh /* Step 5a: Enable memory arbiter. */
3275 1.180 msaitoh marbmode = 0;
3276 1.180 msaitoh if (BGE_IS_5714_FAMILY(sc))
3277 1.180 msaitoh marbmode = CSR_READ_4(sc, BGE_MARB_MODE);
3278 1.180 msaitoh CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | marbmode);
3279 1.180 msaitoh
3280 1.180 msaitoh /* Step 5b-5d: */
3281 1.141 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
3282 1.172 msaitoh BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3283 1.172 msaitoh BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW);
3284 1.1 fvdl
3285 1.180 msaitoh /* XXX ???: Disable fastboot on controllers that support it. */
3286 1.134 markd if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5752 ||
3287 1.172 msaitoh BGE_IS_5755_PLUS(sc))
3288 1.119 tsutsui CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0);
3289 1.119 tsutsui
3290 1.177 msaitoh /*
3291 1.180 msaitoh * Step 6: Write the magic number to SRAM at offset 0xB50.
3292 1.177 msaitoh * When firmware finishes its initialization it will
3293 1.177 msaitoh * write ~BGE_MAGIC_NUMBER to the same location.
3294 1.177 msaitoh */
3295 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
3296 1.177 msaitoh
3297 1.180 msaitoh /* Step 7: */
3298 1.76 cube val = BGE_MISCCFG_RESET_CORE_CLOCKS | (65<<1);
3299 1.76 cube /*
3300 1.76 cube * XXX: from FreeBSD/Linux; no documentation
3301 1.76 cube */
3302 1.157 msaitoh if (sc->bge_flags & BGE_PCIE) {
3303 1.214 msaitoh if (BGE_ASICREV(sc->bge_chipid != BGE_ASICREV_BCM5785) &&
3304 1.214 msaitoh !BGE_IS_57765_PLUS(sc) &&
3305 1.214 msaitoh (CSR_READ_4(sc, BGE_PCIE_CTL1) ==
3306 1.214 msaitoh (BGE_PHY_PCIE_LTASS_MODE | BGE_PHY_PCIE_SCRAM_MODE))) {
3307 1.157 msaitoh /* PCI Express 1.0 system */
3308 1.214 msaitoh CSR_WRITE_4(sc, BGE_PHY_TEST_CTRL_REG,
3309 1.214 msaitoh BGE_PHY_PCIE_SCRAM_MODE);
3310 1.214 msaitoh }
3311 1.76 cube if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
3312 1.157 msaitoh /*
3313 1.157 msaitoh * Prevent PCI Express link training
3314 1.157 msaitoh * during global reset.
3315 1.157 msaitoh */
3316 1.76 cube CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
3317 1.76 cube val |= (1<<29);
3318 1.76 cube }
3319 1.76 cube }
3320 1.76 cube
3321 1.180 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906) {
3322 1.180 msaitoh i = CSR_READ_4(sc, BGE_VCPU_STATUS);
3323 1.180 msaitoh CSR_WRITE_4(sc, BGE_VCPU_STATUS,
3324 1.180 msaitoh i | BGE_VCPU_STATUS_DRV_RESET);
3325 1.180 msaitoh i = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
3326 1.180 msaitoh CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
3327 1.180 msaitoh i & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
3328 1.180 msaitoh }
3329 1.180 msaitoh
3330 1.161 msaitoh /*
3331 1.161 msaitoh * Set GPHY Power Down Override to leave GPHY
3332 1.161 msaitoh * powered up in D0 uninitialized.
3333 1.161 msaitoh */
3334 1.172 msaitoh if (BGE_IS_5705_PLUS(sc))
3335 1.161 msaitoh val |= BGE_MISCCFG_KEEP_GPHY_POWER;
3336 1.161 msaitoh
3337 1.180 msaitoh /* XXX 5721, 5751 and 5752 */
3338 1.180 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5750)
3339 1.180 msaitoh val |= BGE_MISCCFG_GRC_RESET_DISABLE;
3340 1.180 msaitoh
3341 1.1 fvdl /* Issue global reset */
3342 1.151 cegger write_op(sc, BGE_MISC_CFG, val);
3343 1.151 cegger
3344 1.180 msaitoh /* Step 8: wait for complete */
3345 1.180 msaitoh if (sc->bge_flags & BGE_PCIE)
3346 1.180 msaitoh delay(100*1000); /* too big */
3347 1.180 msaitoh else
3348 1.180 msaitoh delay(100);
3349 1.180 msaitoh
3350 1.180 msaitoh /* From Linux: dummy read to flush PCI posted writes */
3351 1.180 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_CMD);
3352 1.180 msaitoh
3353 1.180 msaitoh /* Step 9-10: Reset some of the PCI state that got zapped by reset */
3354 1.180 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
3355 1.180 msaitoh BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3356 1.180 msaitoh BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW
3357 1.180 msaitoh | BGE_PCIMISCCTL_CLOCKCTL_RW);
3358 1.180 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_CMD, command);
3359 1.180 msaitoh write_op(sc, BGE_MISC_CFG, (65 << 1));
3360 1.180 msaitoh
3361 1.180 msaitoh /* Step 11: disable PCI-X Relaxed Ordering. */
3362 1.180 msaitoh if (sc->bge_flags & BGE_PCIX) {
3363 1.180 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, sc->bge_pcixcap
3364 1.180 msaitoh + PCI_PCIX_CMD);
3365 1.180 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, sc->bge_pcixcap
3366 1.180 msaitoh + PCI_PCIX_CMD, reg & ~PCI_PCIX_CMD_RELAXED_ORDER);
3367 1.151 cegger }
3368 1.151 cegger
3369 1.157 msaitoh if (sc->bge_flags & BGE_PCIE) {
3370 1.76 cube if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3371 1.76 cube DELAY(500000);
3372 1.76 cube /* XXX: Magic Numbers */
3373 1.170 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3374 1.170 msaitoh BGE_PCI_UNKNOWN0);
3375 1.170 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3376 1.170 msaitoh BGE_PCI_UNKNOWN0,
3377 1.76 cube reg | (1 << 15));
3378 1.76 cube }
3379 1.177 msaitoh devctl = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3380 1.180 msaitoh sc->bge_pciecap + PCI_PCIE_DCSR);
3381 1.177 msaitoh /* Clear enable no snoop and disable relaxed ordering. */
3382 1.208 msaitoh devctl &= ~(PCI_PCIE_DCSR_ENA_RELAX_ORD |
3383 1.208 msaitoh PCI_PCIE_DCSR_ENA_NO_SNOOP);
3384 1.177 msaitoh /* Set PCIE max payload size to 128. */
3385 1.177 msaitoh devctl &= ~(0x00e0);
3386 1.179 msaitoh /* Clear device status register. Write 1b to clear */
3387 1.179 msaitoh devctl |= PCI_PCIE_DCSR_URD | PCI_PCIE_DCSR_FED
3388 1.179 msaitoh | PCI_PCIE_DCSR_NFED | PCI_PCIE_DCSR_CED;
3389 1.177 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3390 1.180 msaitoh sc->bge_pciecap + PCI_PCIE_DCSR, devctl);
3391 1.76 cube }
3392 1.76 cube
3393 1.180 msaitoh /* Step 12: Enable memory arbiter. */
3394 1.180 msaitoh marbmode = 0;
3395 1.180 msaitoh if (BGE_IS_5714_FAMILY(sc))
3396 1.180 msaitoh marbmode = CSR_READ_4(sc, BGE_MARB_MODE);
3397 1.180 msaitoh CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | marbmode);
3398 1.180 msaitoh
3399 1.184 njoly /* Step 17: Poll until the firmware initialization is complete */
3400 1.180 msaitoh bge_poll_fw(sc);
3401 1.1 fvdl
3402 1.180 msaitoh /* XXX 5721, 5751 and 5752 */
3403 1.180 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5750) {
3404 1.180 msaitoh /* Step 19: */
3405 1.180 msaitoh BGE_SETBIT(sc, BGE_TLP_CONTROL_REG, 1 << 29 | 1 << 25);
3406 1.180 msaitoh /* Step 20: */
3407 1.180 msaitoh BGE_SETBIT(sc, BGE_TLP_CONTROL_REG, BGE_TLP_DATA_FIFO_PROTECT);
3408 1.44 hannken }
3409 1.1 fvdl
3410 1.180 msaitoh /*
3411 1.180 msaitoh * Step 18: wirte mac mode
3412 1.180 msaitoh * XXX Write 0x0c for 5703S and 5704S
3413 1.180 msaitoh */
3414 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_MAC_MODE, 0);
3415 1.211 msaitoh DELAY(40);
3416 1.180 msaitoh
3417 1.180 msaitoh
3418 1.180 msaitoh /* Step 21: 5822 B0 errata */
3419 1.181 msaitoh if (BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5704_BX) {
3420 1.181 msaitoh pcireg_t msidata;
3421 1.181 msaitoh
3422 1.181 msaitoh msidata = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3423 1.181 msaitoh BGE_PCI_MSI_DATA);
3424 1.181 msaitoh msidata |= ((1 << 13 | 1 << 12 | 1 << 10) << 16);
3425 1.181 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MSI_DATA,
3426 1.181 msaitoh msidata);
3427 1.181 msaitoh }
3428 1.151 cegger
3429 1.180 msaitoh /* Step 23: restore cache line size */
3430 1.180 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, BGE_PCI_CACHESZ, cachesize);
3431 1.1 fvdl
3432 1.180 msaitoh #if 0
3433 1.1 fvdl /*
3434 1.1 fvdl * XXX Wait for the value of the PCISTATE register to
3435 1.1 fvdl * return to its original pre-reset state. This is a
3436 1.1 fvdl * fairly good indicator of reset completion. If we don't
3437 1.1 fvdl * wait for the reset to fully complete, trying to read
3438 1.1 fvdl * from the device's non-PCI registers may yield garbage
3439 1.1 fvdl * results.
3440 1.1 fvdl */
3441 1.172 msaitoh for (i = 0; i < BGE_TIMEOUT; i++) {
3442 1.141 jmcneill new_pcistate = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3443 1.61 jonathan BGE_PCI_PCISTATE);
3444 1.87 perry if ((new_pcistate & ~BGE_PCISTATE_RESERVED) ==
3445 1.62 jonathan (pcistate & ~BGE_PCISTATE_RESERVED))
3446 1.1 fvdl break;
3447 1.1 fvdl DELAY(10);
3448 1.1 fvdl }
3449 1.87 perry if ((new_pcistate & ~BGE_PCISTATE_RESERVED) !=
3450 1.62 jonathan (pcistate & ~BGE_PCISTATE_RESERVED)) {
3451 1.138 joerg aprint_error_dev(sc->bge_dev, "pcistate failed to revert\n");
3452 1.61 jonathan }
3453 1.172 msaitoh #endif
3454 1.1 fvdl
3455 1.180 msaitoh /* Step 28: Fix up byte swapping */
3456 1.1 fvdl CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS);
3457 1.1 fvdl
3458 1.177 msaitoh /* Tell the ASF firmware we are up */
3459 1.177 msaitoh if (sc->bge_asf_mode & ASF_STACKUP)
3460 1.177 msaitoh BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3461 1.177 msaitoh
3462 1.161 msaitoh /*
3463 1.161 msaitoh * The 5704 in TBI mode apparently needs some special
3464 1.161 msaitoh * adjustment to insure the SERDES drive level is set
3465 1.161 msaitoh * to 1.2V.
3466 1.161 msaitoh */
3467 1.161 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI &&
3468 1.161 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704) {
3469 1.170 msaitoh uint32_t serdescfg;
3470 1.161 msaitoh
3471 1.161 msaitoh serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG);
3472 1.161 msaitoh serdescfg = (serdescfg & ~0xFFF) | 0x880;
3473 1.161 msaitoh CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg);
3474 1.161 msaitoh }
3475 1.161 msaitoh
3476 1.161 msaitoh if (sc->bge_flags & BGE_PCIE &&
3477 1.214 msaitoh !BGE_IS_57765_PLUS(sc) &&
3478 1.172 msaitoh sc->bge_chipid != BGE_CHIPID_BCM5750_A0 &&
3479 1.214 msaitoh BGE_ASICREV(sc->bge_chipid) != BGE_ASICREV_BCM5785) {
3480 1.172 msaitoh uint32_t v;
3481 1.172 msaitoh
3482 1.172 msaitoh /* Enable PCI Express bug fix */
3483 1.172 msaitoh v = CSR_READ_4(sc, 0x7c00);
3484 1.172 msaitoh CSR_WRITE_4(sc, 0x7c00, v | (1<<25));
3485 1.172 msaitoh }
3486 1.1 fvdl DELAY(10000);
3487 1.177 msaitoh
3488 1.177 msaitoh return 0;
3489 1.1 fvdl }
3490 1.1 fvdl
3491 1.1 fvdl /*
3492 1.1 fvdl * Frame reception handling. This is called if there's a frame
3493 1.1 fvdl * on the receive return list.
3494 1.1 fvdl *
3495 1.1 fvdl * Note: we have to be able to handle two possibilities here:
3496 1.184 njoly * 1) the frame is from the jumbo receive ring
3497 1.1 fvdl * 2) the frame is from the standard receive ring
3498 1.1 fvdl */
3499 1.1 fvdl
3500 1.104 thorpej static void
3501 1.104 thorpej bge_rxeof(struct bge_softc *sc)
3502 1.1 fvdl {
3503 1.1 fvdl struct ifnet *ifp;
3504 1.172 msaitoh uint16_t rx_prod, rx_cons;
3505 1.1 fvdl int stdcnt = 0, jumbocnt = 0;
3506 1.1 fvdl bus_dmamap_t dmamap;
3507 1.1 fvdl bus_addr_t offset, toff;
3508 1.1 fvdl bus_size_t tlen;
3509 1.1 fvdl int tosync;
3510 1.1 fvdl
3511 1.172 msaitoh rx_cons = sc->bge_rx_saved_considx;
3512 1.172 msaitoh rx_prod = sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx;
3513 1.172 msaitoh
3514 1.172 msaitoh /* Nothing to do */
3515 1.172 msaitoh if (rx_cons == rx_prod)
3516 1.172 msaitoh return;
3517 1.172 msaitoh
3518 1.1 fvdl ifp = &sc->ethercom.ec_if;
3519 1.1 fvdl
3520 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3521 1.1 fvdl offsetof(struct bge_ring_data, bge_status_block),
3522 1.1 fvdl sizeof (struct bge_status_block),
3523 1.1 fvdl BUS_DMASYNC_POSTREAD);
3524 1.1 fvdl
3525 1.1 fvdl offset = offsetof(struct bge_ring_data, bge_rx_return_ring);
3526 1.172 msaitoh tosync = rx_prod - rx_cons;
3527 1.1 fvdl
3528 1.200 tls if (tosync != 0)
3529 1.148 mlelstv rnd_add_uint32(&sc->rnd_source, tosync);
3530 1.148 mlelstv
3531 1.172 msaitoh toff = offset + (rx_cons * sizeof (struct bge_rx_bd));
3532 1.1 fvdl
3533 1.1 fvdl if (tosync < 0) {
3534 1.172 msaitoh tlen = (sc->bge_return_ring_cnt - rx_cons) *
3535 1.1 fvdl sizeof (struct bge_rx_bd);
3536 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3537 1.1 fvdl toff, tlen, BUS_DMASYNC_POSTREAD);
3538 1.1 fvdl tosync = -tosync;
3539 1.1 fvdl }
3540 1.1 fvdl
3541 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3542 1.1 fvdl offset, tosync * sizeof (struct bge_rx_bd),
3543 1.1 fvdl BUS_DMASYNC_POSTREAD);
3544 1.1 fvdl
3545 1.172 msaitoh while (rx_cons != rx_prod) {
3546 1.1 fvdl struct bge_rx_bd *cur_rx;
3547 1.170 msaitoh uint32_t rxidx;
3548 1.1 fvdl struct mbuf *m = NULL;
3549 1.1 fvdl
3550 1.172 msaitoh cur_rx = &sc->bge_rdata->bge_rx_return_ring[rx_cons];
3551 1.1 fvdl
3552 1.1 fvdl rxidx = cur_rx->bge_idx;
3553 1.172 msaitoh BGE_INC(rx_cons, sc->bge_return_ring_cnt);
3554 1.1 fvdl
3555 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
3556 1.1 fvdl BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3557 1.1 fvdl m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
3558 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL;
3559 1.1 fvdl jumbocnt++;
3560 1.124 bouyer bus_dmamap_sync(sc->bge_dmatag,
3561 1.124 bouyer sc->bge_cdata.bge_rx_jumbo_map,
3562 1.126 christos mtod(m, char *) - (char *)sc->bge_cdata.bge_jumbo_buf,
3563 1.125 bouyer BGE_JLEN, BUS_DMASYNC_POSTREAD);
3564 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3565 1.1 fvdl ifp->if_ierrors++;
3566 1.1 fvdl bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
3567 1.1 fvdl continue;
3568 1.1 fvdl }
3569 1.1 fvdl if (bge_newbuf_jumbo(sc, sc->bge_jumbo,
3570 1.1 fvdl NULL)== ENOBUFS) {
3571 1.1 fvdl ifp->if_ierrors++;
3572 1.1 fvdl bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
3573 1.1 fvdl continue;
3574 1.1 fvdl }
3575 1.1 fvdl } else {
3576 1.1 fvdl BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3577 1.1 fvdl m = sc->bge_cdata.bge_rx_std_chain[rxidx];
3578 1.124 bouyer
3579 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL;
3580 1.1 fvdl stdcnt++;
3581 1.1 fvdl dmamap = sc->bge_cdata.bge_rx_std_map[rxidx];
3582 1.1 fvdl sc->bge_cdata.bge_rx_std_map[rxidx] = 0;
3583 1.197 cegger if (dmamap == NULL) {
3584 1.197 cegger ifp->if_ierrors++;
3585 1.197 cegger bge_newbuf_std(sc, sc->bge_std, m, dmamap);
3586 1.197 cegger continue;
3587 1.197 cegger }
3588 1.125 bouyer bus_dmamap_sync(sc->bge_dmatag, dmamap, 0,
3589 1.125 bouyer dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3590 1.125 bouyer bus_dmamap_unload(sc->bge_dmatag, dmamap);
3591 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3592 1.1 fvdl ifp->if_ierrors++;
3593 1.1 fvdl bge_newbuf_std(sc, sc->bge_std, m, dmamap);
3594 1.1 fvdl continue;
3595 1.1 fvdl }
3596 1.1 fvdl if (bge_newbuf_std(sc, sc->bge_std,
3597 1.1 fvdl NULL, dmamap) == ENOBUFS) {
3598 1.1 fvdl ifp->if_ierrors++;
3599 1.1 fvdl bge_newbuf_std(sc, sc->bge_std, m, dmamap);
3600 1.1 fvdl continue;
3601 1.1 fvdl }
3602 1.1 fvdl }
3603 1.1 fvdl
3604 1.1 fvdl ifp->if_ipackets++;
3605 1.37 jonathan #ifndef __NO_STRICT_ALIGNMENT
3606 1.178 msaitoh /*
3607 1.178 msaitoh * XXX: if the 5701 PCIX-Rx-DMA workaround is in effect,
3608 1.178 msaitoh * the Rx buffer has the layer-2 header unaligned.
3609 1.178 msaitoh * If our CPU requires alignment, re-align by copying.
3610 1.178 msaitoh */
3611 1.157 msaitoh if (sc->bge_flags & BGE_RX_ALIGNBUG) {
3612 1.127 tsutsui memmove(mtod(m, char *) + ETHER_ALIGN, m->m_data,
3613 1.178 msaitoh cur_rx->bge_len);
3614 1.37 jonathan m->m_data += ETHER_ALIGN;
3615 1.37 jonathan }
3616 1.37 jonathan #endif
3617 1.87 perry
3618 1.54 fvdl m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
3619 1.1 fvdl m->m_pkthdr.rcvif = ifp;
3620 1.1 fvdl
3621 1.1 fvdl /*
3622 1.1 fvdl * Handle BPF listeners. Let the BPF user see the packet.
3623 1.1 fvdl */
3624 1.182 joerg bpf_mtap(ifp, m);
3625 1.1 fvdl
3626 1.60 drochner m->m_pkthdr.csum_flags = M_CSUM_IPv4;
3627 1.46 jonathan
3628 1.46 jonathan if ((cur_rx->bge_ip_csum ^ 0xffff) != 0)
3629 1.46 jonathan m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
3630 1.46 jonathan /*
3631 1.46 jonathan * Rx transport checksum-offload may also
3632 1.46 jonathan * have bugs with packets which, when transmitted,
3633 1.46 jonathan * were `runts' requiring padding.
3634 1.46 jonathan */
3635 1.46 jonathan if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
3636 1.46 jonathan (/* (sc->_bge_quirks & BGE_QUIRK_SHORT_CKSUM_BUG) == 0 ||*/
3637 1.46 jonathan m->m_pkthdr.len >= ETHER_MIN_NOPAD)) {
3638 1.46 jonathan m->m_pkthdr.csum_data =
3639 1.46 jonathan cur_rx->bge_tcp_udp_csum;
3640 1.46 jonathan m->m_pkthdr.csum_flags |=
3641 1.46 jonathan (M_CSUM_TCPv4|M_CSUM_UDPv4|
3642 1.194 buhrow M_CSUM_DATA);
3643 1.1 fvdl }
3644 1.1 fvdl
3645 1.1 fvdl /*
3646 1.1 fvdl * If we received a packet with a vlan tag, pass it
3647 1.1 fvdl * to vlan_input() instead of ether_input().
3648 1.1 fvdl */
3649 1.150 dsl if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
3650 1.85 jdolecek VLAN_INPUT_TAG(ifp, m, cur_rx->bge_vlan_tag, continue);
3651 1.150 dsl }
3652 1.1 fvdl
3653 1.1 fvdl (*ifp->if_input)(ifp, m);
3654 1.1 fvdl }
3655 1.1 fvdl
3656 1.172 msaitoh sc->bge_rx_saved_considx = rx_cons;
3657 1.151 cegger bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
3658 1.1 fvdl if (stdcnt)
3659 1.151 cegger bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
3660 1.1 fvdl if (jumbocnt)
3661 1.151 cegger bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
3662 1.1 fvdl }
3663 1.1 fvdl
3664 1.104 thorpej static void
3665 1.104 thorpej bge_txeof(struct bge_softc *sc)
3666 1.1 fvdl {
3667 1.1 fvdl struct bge_tx_bd *cur_tx = NULL;
3668 1.1 fvdl struct ifnet *ifp;
3669 1.1 fvdl struct txdmamap_pool_entry *dma;
3670 1.1 fvdl bus_addr_t offset, toff;
3671 1.1 fvdl bus_size_t tlen;
3672 1.1 fvdl int tosync;
3673 1.1 fvdl struct mbuf *m;
3674 1.1 fvdl
3675 1.1 fvdl ifp = &sc->ethercom.ec_if;
3676 1.1 fvdl
3677 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3678 1.1 fvdl offsetof(struct bge_ring_data, bge_status_block),
3679 1.1 fvdl sizeof (struct bge_status_block),
3680 1.1 fvdl BUS_DMASYNC_POSTREAD);
3681 1.1 fvdl
3682 1.1 fvdl offset = offsetof(struct bge_ring_data, bge_tx_ring);
3683 1.87 perry tosync = sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx -
3684 1.1 fvdl sc->bge_tx_saved_considx;
3685 1.1 fvdl
3686 1.200 tls if (tosync != 0)
3687 1.148 mlelstv rnd_add_uint32(&sc->rnd_source, tosync);
3688 1.148 mlelstv
3689 1.1 fvdl toff = offset + (sc->bge_tx_saved_considx * sizeof (struct bge_tx_bd));
3690 1.1 fvdl
3691 1.1 fvdl if (tosync < 0) {
3692 1.1 fvdl tlen = (BGE_TX_RING_CNT - sc->bge_tx_saved_considx) *
3693 1.1 fvdl sizeof (struct bge_tx_bd);
3694 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3695 1.1 fvdl toff, tlen, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3696 1.1 fvdl tosync = -tosync;
3697 1.1 fvdl }
3698 1.1 fvdl
3699 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
3700 1.1 fvdl offset, tosync * sizeof (struct bge_tx_bd),
3701 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3702 1.1 fvdl
3703 1.1 fvdl /*
3704 1.1 fvdl * Go through our tx ring and free mbufs for those
3705 1.1 fvdl * frames that have been sent.
3706 1.1 fvdl */
3707 1.1 fvdl while (sc->bge_tx_saved_considx !=
3708 1.1 fvdl sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx) {
3709 1.170 msaitoh uint32_t idx = 0;
3710 1.1 fvdl
3711 1.1 fvdl idx = sc->bge_tx_saved_considx;
3712 1.1 fvdl cur_tx = &sc->bge_rdata->bge_tx_ring[idx];
3713 1.1 fvdl if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
3714 1.1 fvdl ifp->if_opackets++;
3715 1.1 fvdl m = sc->bge_cdata.bge_tx_chain[idx];
3716 1.1 fvdl if (m != NULL) {
3717 1.1 fvdl sc->bge_cdata.bge_tx_chain[idx] = NULL;
3718 1.1 fvdl dma = sc->txdma[idx];
3719 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, dma->dmamap, 0,
3720 1.1 fvdl dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
3721 1.1 fvdl bus_dmamap_unload(sc->bge_dmatag, dma->dmamap);
3722 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, dma, link);
3723 1.1 fvdl sc->txdma[idx] = NULL;
3724 1.1 fvdl
3725 1.1 fvdl m_freem(m);
3726 1.1 fvdl }
3727 1.1 fvdl sc->bge_txcnt--;
3728 1.1 fvdl BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
3729 1.1 fvdl ifp->if_timer = 0;
3730 1.1 fvdl }
3731 1.1 fvdl
3732 1.1 fvdl if (cur_tx != NULL)
3733 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
3734 1.1 fvdl }
3735 1.1 fvdl
3736 1.104 thorpej static int
3737 1.104 thorpej bge_intr(void *xsc)
3738 1.1 fvdl {
3739 1.1 fvdl struct bge_softc *sc;
3740 1.1 fvdl struct ifnet *ifp;
3741 1.161 msaitoh uint32_t statusword;
3742 1.1 fvdl
3743 1.1 fvdl sc = xsc;
3744 1.1 fvdl ifp = &sc->ethercom.ec_if;
3745 1.1 fvdl
3746 1.161 msaitoh /* It is possible for the interrupt to arrive before
3747 1.161 msaitoh * the status block is updated prior to the interrupt.
3748 1.161 msaitoh * Reading the PCI State register will confirm whether the
3749 1.161 msaitoh * interrupt is ours and will flush the status block.
3750 1.161 msaitoh */
3751 1.144 mlelstv
3752 1.161 msaitoh /* read status word from status block */
3753 1.161 msaitoh statusword = sc->bge_rdata->bge_status_block.bge_status;
3754 1.144 mlelstv
3755 1.161 msaitoh if ((statusword & BGE_STATFLAG_UPDATED) ||
3756 1.210 msaitoh (!(pci_conf_read(sc->sc_pc, sc->sc_pcitag, BGE_PCI_PCISTATE) &
3757 1.210 msaitoh BGE_PCISTATE_INTR_NOT_ACTIVE))) {
3758 1.161 msaitoh /* Ack interrupt and stop others from occuring. */
3759 1.211 msaitoh bge_writembx_flush(sc, BGE_MBX_IRQ0_LO, 1);
3760 1.144 mlelstv
3761 1.161 msaitoh BGE_EVCNT_INCR(sc->bge_ev_intr);
3762 1.1 fvdl
3763 1.161 msaitoh /* clear status word */
3764 1.161 msaitoh sc->bge_rdata->bge_status_block.bge_status = 0;
3765 1.72 thorpej
3766 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700 ||
3767 1.161 msaitoh statusword & BGE_STATFLAG_LINKSTATE_CHANGED ||
3768 1.161 msaitoh BGE_STS_BIT(sc, BGE_STS_LINK_EVT))
3769 1.161 msaitoh bge_link_upd(sc);
3770 1.1 fvdl
3771 1.161 msaitoh if (ifp->if_flags & IFF_RUNNING) {
3772 1.161 msaitoh /* Check RX return ring producer/consumer */
3773 1.161 msaitoh bge_rxeof(sc);
3774 1.144 mlelstv
3775 1.161 msaitoh /* Check TX ring producer/consumer */
3776 1.161 msaitoh bge_txeof(sc);
3777 1.1 fvdl }
3778 1.1 fvdl
3779 1.161 msaitoh if (sc->bge_pending_rxintr_change) {
3780 1.161 msaitoh uint32_t rx_ticks = sc->bge_rx_coal_ticks;
3781 1.161 msaitoh uint32_t rx_bds = sc->bge_rx_max_coal_bds;
3782 1.161 msaitoh uint32_t junk;
3783 1.1 fvdl
3784 1.161 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, rx_ticks);
3785 1.161 msaitoh DELAY(10);
3786 1.161 msaitoh junk = CSR_READ_4(sc, BGE_HCC_RX_COAL_TICKS);
3787 1.1 fvdl
3788 1.161 msaitoh CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, rx_bds);
3789 1.161 msaitoh DELAY(10);
3790 1.161 msaitoh junk = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS);
3791 1.58 jonathan
3792 1.161 msaitoh sc->bge_pending_rxintr_change = 0;
3793 1.161 msaitoh }
3794 1.161 msaitoh bge_handle_events(sc);
3795 1.87 perry
3796 1.161 msaitoh /* Re-enable interrupts. */
3797 1.211 msaitoh bge_writembx_flush(sc, BGE_MBX_IRQ0_LO, 0);
3798 1.58 jonathan
3799 1.161 msaitoh if (ifp->if_flags & IFF_RUNNING && !IFQ_IS_EMPTY(&ifp->if_snd))
3800 1.161 msaitoh bge_start(ifp);
3801 1.1 fvdl
3802 1.170 msaitoh return 1;
3803 1.161 msaitoh } else
3804 1.170 msaitoh return 0;
3805 1.1 fvdl }
3806 1.1 fvdl
3807 1.104 thorpej static void
3808 1.177 msaitoh bge_asf_driver_up(struct bge_softc *sc)
3809 1.177 msaitoh {
3810 1.177 msaitoh if (sc->bge_asf_mode & ASF_STACKUP) {
3811 1.177 msaitoh /* Send ASF heartbeat aprox. every 2s */
3812 1.177 msaitoh if (sc->bge_asf_count)
3813 1.177 msaitoh sc->bge_asf_count --;
3814 1.177 msaitoh else {
3815 1.180 msaitoh sc->bge_asf_count = 2;
3816 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW,
3817 1.177 msaitoh BGE_FW_DRV_ALIVE);
3818 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4);
3819 1.177 msaitoh bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3);
3820 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_CPU_EVENT,
3821 1.177 msaitoh CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
3822 1.177 msaitoh }
3823 1.177 msaitoh }
3824 1.177 msaitoh }
3825 1.177 msaitoh
3826 1.177 msaitoh static void
3827 1.104 thorpej bge_tick(void *xsc)
3828 1.1 fvdl {
3829 1.1 fvdl struct bge_softc *sc = xsc;
3830 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
3831 1.1 fvdl int s;
3832 1.1 fvdl
3833 1.1 fvdl s = splnet();
3834 1.1 fvdl
3835 1.172 msaitoh if (BGE_IS_5705_PLUS(sc))
3836 1.172 msaitoh bge_stats_update_regs(sc);
3837 1.172 msaitoh else
3838 1.172 msaitoh bge_stats_update(sc);
3839 1.1 fvdl
3840 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
3841 1.161 msaitoh /*
3842 1.161 msaitoh * Since in TBI mode auto-polling can't be used we should poll
3843 1.161 msaitoh * link status manually. Here we register pending link event
3844 1.161 msaitoh * and trigger interrupt.
3845 1.161 msaitoh */
3846 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_LINK_EVT);
3847 1.161 msaitoh BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
3848 1.161 msaitoh } else {
3849 1.161 msaitoh /*
3850 1.161 msaitoh * Do not touch PHY if we have link up. This could break
3851 1.161 msaitoh * IPMI/ASF mode or produce extra input errors.
3852 1.161 msaitoh * (extra input errors was reported for bcm5701 & bcm5704).
3853 1.161 msaitoh */
3854 1.161 msaitoh if (!BGE_STS_BIT(sc, BGE_STS_LINK))
3855 1.161 msaitoh mii_tick(mii);
3856 1.161 msaitoh }
3857 1.161 msaitoh
3858 1.161 msaitoh callout_reset(&sc->bge_timeout, hz, bge_tick, sc);
3859 1.1 fvdl
3860 1.1 fvdl splx(s);
3861 1.1 fvdl }
3862 1.1 fvdl
3863 1.104 thorpej static void
3864 1.172 msaitoh bge_stats_update_regs(struct bge_softc *sc)
3865 1.172 msaitoh {
3866 1.172 msaitoh struct ifnet *ifp = &sc->ethercom.ec_if;
3867 1.172 msaitoh
3868 1.172 msaitoh ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS +
3869 1.172 msaitoh offsetof(struct bge_mac_stats_regs, etherStatsCollisions));
3870 1.172 msaitoh
3871 1.172 msaitoh ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3872 1.172 msaitoh ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
3873 1.172 msaitoh ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
3874 1.172 msaitoh }
3875 1.172 msaitoh
3876 1.172 msaitoh static void
3877 1.104 thorpej bge_stats_update(struct bge_softc *sc)
3878 1.1 fvdl {
3879 1.1 fvdl struct ifnet *ifp = &sc->ethercom.ec_if;
3880 1.1 fvdl bus_size_t stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
3881 1.44 hannken
3882 1.1 fvdl #define READ_STAT(sc, stats, stat) \
3883 1.1 fvdl CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
3884 1.1 fvdl
3885 1.1 fvdl ifp->if_collisions +=
3886 1.1 fvdl (READ_STAT(sc, stats, dot3StatsSingleCollisionFrames.bge_addr_lo) +
3887 1.1 fvdl READ_STAT(sc, stats, dot3StatsMultipleCollisionFrames.bge_addr_lo) +
3888 1.1 fvdl READ_STAT(sc, stats, dot3StatsExcessiveCollisions.bge_addr_lo) +
3889 1.1 fvdl READ_STAT(sc, stats, dot3StatsLateCollisions.bge_addr_lo)) -
3890 1.1 fvdl ifp->if_collisions;
3891 1.1 fvdl
3892 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_tx_xoff,
3893 1.72 thorpej READ_STAT(sc, stats, outXoffSent.bge_addr_lo));
3894 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_tx_xon,
3895 1.72 thorpej READ_STAT(sc, stats, outXonSent.bge_addr_lo));
3896 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_rx_xoff,
3897 1.72 thorpej READ_STAT(sc, stats,
3898 1.72 thorpej xoffPauseFramesReceived.bge_addr_lo));
3899 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_rx_xon,
3900 1.72 thorpej READ_STAT(sc, stats, xonPauseFramesReceived.bge_addr_lo));
3901 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_rx_macctl,
3902 1.72 thorpej READ_STAT(sc, stats,
3903 1.72 thorpej macControlFramesReceived.bge_addr_lo));
3904 1.72 thorpej BGE_EVCNT_UPD(sc->bge_ev_xoffentered,
3905 1.72 thorpej READ_STAT(sc, stats, xoffStateEntered.bge_addr_lo));
3906 1.72 thorpej
3907 1.1 fvdl #undef READ_STAT
3908 1.1 fvdl
3909 1.1 fvdl #ifdef notdef
3910 1.1 fvdl ifp->if_collisions +=
3911 1.1 fvdl (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames +
3912 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames +
3913 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions +
3914 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) -
3915 1.1 fvdl ifp->if_collisions;
3916 1.1 fvdl #endif
3917 1.1 fvdl }
3918 1.1 fvdl
3919 1.46 jonathan /*
3920 1.46 jonathan * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
3921 1.46 jonathan * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
3922 1.46 jonathan * but when such padded frames employ the bge IP/TCP checksum offload,
3923 1.46 jonathan * the hardware checksum assist gives incorrect results (possibly
3924 1.46 jonathan * from incorporating its own padding into the UDP/TCP checksum; who knows).
3925 1.46 jonathan * If we pad such runts with zeros, the onboard checksum comes out correct.
3926 1.46 jonathan */
3927 1.102 perry static inline int
3928 1.46 jonathan bge_cksum_pad(struct mbuf *pkt)
3929 1.46 jonathan {
3930 1.46 jonathan struct mbuf *last = NULL;
3931 1.46 jonathan int padlen;
3932 1.46 jonathan
3933 1.46 jonathan padlen = ETHER_MIN_NOPAD - pkt->m_pkthdr.len;
3934 1.46 jonathan
3935 1.46 jonathan /* if there's only the packet-header and we can pad there, use it. */
3936 1.46 jonathan if (pkt->m_pkthdr.len == pkt->m_len &&
3937 1.113 tsutsui M_TRAILINGSPACE(pkt) >= padlen) {
3938 1.46 jonathan last = pkt;
3939 1.46 jonathan } else {
3940 1.46 jonathan /*
3941 1.46 jonathan * Walk packet chain to find last mbuf. We will either
3942 1.87 perry * pad there, or append a new mbuf and pad it
3943 1.46 jonathan * (thus perhaps avoiding the bcm5700 dma-min bug).
3944 1.46 jonathan */
3945 1.46 jonathan for (last = pkt; last->m_next != NULL; last = last->m_next) {
3946 1.114 tsutsui continue; /* do nothing */
3947 1.46 jonathan }
3948 1.46 jonathan
3949 1.46 jonathan /* `last' now points to last in chain. */
3950 1.114 tsutsui if (M_TRAILINGSPACE(last) < padlen) {
3951 1.46 jonathan /* Allocate new empty mbuf, pad it. Compact later. */
3952 1.46 jonathan struct mbuf *n;
3953 1.46 jonathan MGET(n, M_DONTWAIT, MT_DATA);
3954 1.129 joerg if (n == NULL)
3955 1.129 joerg return ENOBUFS;
3956 1.46 jonathan n->m_len = 0;
3957 1.46 jonathan last->m_next = n;
3958 1.46 jonathan last = n;
3959 1.46 jonathan }
3960 1.46 jonathan }
3961 1.46 jonathan
3962 1.114 tsutsui KDASSERT(!M_READONLY(last));
3963 1.114 tsutsui KDASSERT(M_TRAILINGSPACE(last) >= padlen);
3964 1.114 tsutsui
3965 1.46 jonathan /* Now zero the pad area, to avoid the bge cksum-assist bug */
3966 1.126 christos memset(mtod(last, char *) + last->m_len, 0, padlen);
3967 1.46 jonathan last->m_len += padlen;
3968 1.46 jonathan pkt->m_pkthdr.len += padlen;
3969 1.46 jonathan return 0;
3970 1.46 jonathan }
3971 1.45 jonathan
3972 1.45 jonathan /*
3973 1.45 jonathan * Compact outbound packets to avoid bug with DMA segments less than 8 bytes.
3974 1.45 jonathan */
3975 1.102 perry static inline int
3976 1.45 jonathan bge_compact_dma_runt(struct mbuf *pkt)
3977 1.45 jonathan {
3978 1.45 jonathan struct mbuf *m, *prev;
3979 1.45 jonathan int totlen, prevlen;
3980 1.45 jonathan
3981 1.45 jonathan prev = NULL;
3982 1.45 jonathan totlen = 0;
3983 1.45 jonathan prevlen = -1;
3984 1.45 jonathan
3985 1.45 jonathan for (m = pkt; m != NULL; prev = m,m = m->m_next) {
3986 1.45 jonathan int mlen = m->m_len;
3987 1.45 jonathan int shortfall = 8 - mlen ;
3988 1.45 jonathan
3989 1.45 jonathan totlen += mlen;
3990 1.203 msaitoh if (mlen == 0)
3991 1.45 jonathan continue;
3992 1.45 jonathan if (mlen >= 8)
3993 1.45 jonathan continue;
3994 1.45 jonathan
3995 1.45 jonathan /* If we get here, mbuf data is too small for DMA engine.
3996 1.45 jonathan * Try to fix by shuffling data to prev or next in chain.
3997 1.45 jonathan * If that fails, do a compacting deep-copy of the whole chain.
3998 1.45 jonathan */
3999 1.45 jonathan
4000 1.45 jonathan /* Internal frag. If fits in prev, copy it there. */
4001 1.113 tsutsui if (prev && M_TRAILINGSPACE(prev) >= m->m_len) {
4002 1.115 tsutsui memcpy(prev->m_data + prev->m_len, m->m_data, mlen);
4003 1.45 jonathan prev->m_len += mlen;
4004 1.45 jonathan m->m_len = 0;
4005 1.45 jonathan /* XXX stitch chain */
4006 1.45 jonathan prev->m_next = m_free(m);
4007 1.45 jonathan m = prev;
4008 1.45 jonathan continue;
4009 1.45 jonathan }
4010 1.113 tsutsui else if (m->m_next != NULL &&
4011 1.45 jonathan M_TRAILINGSPACE(m) >= shortfall &&
4012 1.45 jonathan m->m_next->m_len >= (8 + shortfall)) {
4013 1.45 jonathan /* m is writable and have enough data in next, pull up. */
4014 1.45 jonathan
4015 1.115 tsutsui memcpy(m->m_data + m->m_len, m->m_next->m_data,
4016 1.115 tsutsui shortfall);
4017 1.45 jonathan m->m_len += shortfall;
4018 1.45 jonathan m->m_next->m_len -= shortfall;
4019 1.45 jonathan m->m_next->m_data += shortfall;
4020 1.45 jonathan }
4021 1.45 jonathan else if (m->m_next == NULL || 1) {
4022 1.45 jonathan /* Got a runt at the very end of the packet.
4023 1.45 jonathan * borrow data from the tail of the preceding mbuf and
4024 1.45 jonathan * update its length in-place. (The original data is still
4025 1.45 jonathan * valid, so we can do this even if prev is not writable.)
4026 1.45 jonathan */
4027 1.45 jonathan
4028 1.45 jonathan /* if we'd make prev a runt, just move all of its data. */
4029 1.45 jonathan KASSERT(prev != NULL /*, ("runt but null PREV")*/);
4030 1.45 jonathan KASSERT(prev->m_len >= 8 /*, ("runt prev")*/);
4031 1.111 christos
4032 1.45 jonathan if ((prev->m_len - shortfall) < 8)
4033 1.45 jonathan shortfall = prev->m_len;
4034 1.87 perry
4035 1.45 jonathan #ifdef notyet /* just do the safe slow thing for now */
4036 1.45 jonathan if (!M_READONLY(m)) {
4037 1.45 jonathan if (M_LEADINGSPACE(m) < shorfall) {
4038 1.45 jonathan void *m_dat;
4039 1.45 jonathan m_dat = (m->m_flags & M_PKTHDR) ?
4040 1.45 jonathan m->m_pktdat : m->dat;
4041 1.45 jonathan memmove(m_dat, mtod(m, void*), m->m_len);
4042 1.45 jonathan m->m_data = m_dat;
4043 1.45 jonathan }
4044 1.45 jonathan } else
4045 1.45 jonathan #endif /* just do the safe slow thing */
4046 1.45 jonathan {
4047 1.45 jonathan struct mbuf * n = NULL;
4048 1.45 jonathan int newprevlen = prev->m_len - shortfall;
4049 1.45 jonathan
4050 1.45 jonathan MGET(n, M_NOWAIT, MT_DATA);
4051 1.45 jonathan if (n == NULL)
4052 1.45 jonathan return ENOBUFS;
4053 1.45 jonathan KASSERT(m->m_len + shortfall < MLEN
4054 1.45 jonathan /*,
4055 1.45 jonathan ("runt %d +prev %d too big\n", m->m_len, shortfall)*/);
4056 1.45 jonathan
4057 1.45 jonathan /* first copy the data we're stealing from prev */
4058 1.115 tsutsui memcpy(n->m_data, prev->m_data + newprevlen,
4059 1.115 tsutsui shortfall);
4060 1.45 jonathan
4061 1.45 jonathan /* update prev->m_len accordingly */
4062 1.45 jonathan prev->m_len -= shortfall;
4063 1.45 jonathan
4064 1.45 jonathan /* copy data from runt m */
4065 1.115 tsutsui memcpy(n->m_data + shortfall, m->m_data,
4066 1.115 tsutsui m->m_len);
4067 1.45 jonathan
4068 1.45 jonathan /* n holds what we stole from prev, plus m */
4069 1.45 jonathan n->m_len = shortfall + m->m_len;
4070 1.45 jonathan
4071 1.45 jonathan /* stitch n into chain and free m */
4072 1.45 jonathan n->m_next = m->m_next;
4073 1.45 jonathan prev->m_next = n;
4074 1.45 jonathan /* KASSERT(m->m_next == NULL); */
4075 1.45 jonathan m->m_next = NULL;
4076 1.45 jonathan m_free(m);
4077 1.45 jonathan m = n; /* for continuing loop */
4078 1.45 jonathan }
4079 1.45 jonathan }
4080 1.45 jonathan prevlen = m->m_len;
4081 1.45 jonathan }
4082 1.45 jonathan return 0;
4083 1.45 jonathan }
4084 1.45 jonathan
4085 1.1 fvdl /*
4086 1.207 msaitoh * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data
4087 1.1 fvdl * pointers to descriptors.
4088 1.1 fvdl */
4089 1.104 thorpej static int
4090 1.170 msaitoh bge_encap(struct bge_softc *sc, struct mbuf *m_head, uint32_t *txidx)
4091 1.1 fvdl {
4092 1.1 fvdl struct bge_tx_bd *f = NULL;
4093 1.170 msaitoh uint32_t frag, cur;
4094 1.170 msaitoh uint16_t csum_flags = 0;
4095 1.170 msaitoh uint16_t txbd_tso_flags = 0;
4096 1.1 fvdl struct txdmamap_pool_entry *dma;
4097 1.1 fvdl bus_dmamap_t dmamap;
4098 1.1 fvdl int i = 0;
4099 1.29 itojun struct m_tag *mtag;
4100 1.95 jonathan int use_tso, maxsegsize, error;
4101 1.107 blymn
4102 1.1 fvdl cur = frag = *txidx;
4103 1.1 fvdl
4104 1.1 fvdl if (m_head->m_pkthdr.csum_flags) {
4105 1.1 fvdl if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4)
4106 1.1 fvdl csum_flags |= BGE_TXBDFLAG_IP_CSUM;
4107 1.8 thorpej if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
4108 1.1 fvdl csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
4109 1.1 fvdl }
4110 1.1 fvdl
4111 1.87 perry /*
4112 1.46 jonathan * If we were asked to do an outboard checksum, and the NIC
4113 1.46 jonathan * has the bug where it sometimes adds in the Ethernet padding,
4114 1.46 jonathan * explicitly pad with zeros so the cksum will be correct either way.
4115 1.46 jonathan * (For now, do this for all chip versions, until newer
4116 1.46 jonathan * are confirmed to not require the workaround.)
4117 1.46 jonathan */
4118 1.46 jonathan if ((csum_flags & BGE_TXBDFLAG_TCP_UDP_CSUM) == 0 ||
4119 1.46 jonathan #ifdef notyet
4120 1.46 jonathan (sc->bge_quirks & BGE_QUIRK_SHORT_CKSUM_BUG) == 0 ||
4121 1.87 perry #endif
4122 1.46 jonathan m_head->m_pkthdr.len >= ETHER_MIN_NOPAD)
4123 1.46 jonathan goto check_dma_bug;
4124 1.46 jonathan
4125 1.170 msaitoh if (bge_cksum_pad(m_head) != 0)
4126 1.46 jonathan return ENOBUFS;
4127 1.46 jonathan
4128 1.46 jonathan check_dma_bug:
4129 1.157 msaitoh if (!(BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5700_BX))
4130 1.29 itojun goto doit;
4131 1.157 msaitoh
4132 1.25 jonathan /*
4133 1.25 jonathan * bcm5700 Revision B silicon cannot handle DMA descriptors with
4134 1.87 perry * less than eight bytes. If we encounter a teeny mbuf
4135 1.25 jonathan * at the end of a chain, we can pad. Otherwise, copy.
4136 1.25 jonathan */
4137 1.45 jonathan if (bge_compact_dma_runt(m_head) != 0)
4138 1.45 jonathan return ENOBUFS;
4139 1.25 jonathan
4140 1.25 jonathan doit:
4141 1.1 fvdl dma = SLIST_FIRST(&sc->txdma_list);
4142 1.1 fvdl if (dma == NULL)
4143 1.1 fvdl return ENOBUFS;
4144 1.1 fvdl dmamap = dma->dmamap;
4145 1.1 fvdl
4146 1.1 fvdl /*
4147 1.95 jonathan * Set up any necessary TSO state before we start packing...
4148 1.95 jonathan */
4149 1.95 jonathan use_tso = (m_head->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
4150 1.95 jonathan if (!use_tso) {
4151 1.95 jonathan maxsegsize = 0;
4152 1.95 jonathan } else { /* TSO setup */
4153 1.95 jonathan unsigned mss;
4154 1.95 jonathan struct ether_header *eh;
4155 1.95 jonathan unsigned ip_tcp_hlen, iptcp_opt_words, tcp_seg_flags, offset;
4156 1.95 jonathan struct mbuf * m0 = m_head;
4157 1.95 jonathan struct ip *ip;
4158 1.95 jonathan struct tcphdr *th;
4159 1.95 jonathan int iphl, hlen;
4160 1.95 jonathan
4161 1.95 jonathan /*
4162 1.95 jonathan * XXX It would be nice if the mbuf pkthdr had offset
4163 1.95 jonathan * fields for the protocol headers.
4164 1.95 jonathan */
4165 1.95 jonathan
4166 1.95 jonathan eh = mtod(m0, struct ether_header *);
4167 1.95 jonathan switch (htons(eh->ether_type)) {
4168 1.95 jonathan case ETHERTYPE_IP:
4169 1.95 jonathan offset = ETHER_HDR_LEN;
4170 1.95 jonathan break;
4171 1.95 jonathan
4172 1.95 jonathan case ETHERTYPE_VLAN:
4173 1.95 jonathan offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
4174 1.95 jonathan break;
4175 1.95 jonathan
4176 1.95 jonathan default:
4177 1.95 jonathan /*
4178 1.95 jonathan * Don't support this protocol or encapsulation.
4179 1.95 jonathan */
4180 1.170 msaitoh return ENOBUFS;
4181 1.95 jonathan }
4182 1.95 jonathan
4183 1.95 jonathan /*
4184 1.95 jonathan * TCP/IP headers are in the first mbuf; we can do
4185 1.95 jonathan * this the easy way.
4186 1.95 jonathan */
4187 1.95 jonathan iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
4188 1.95 jonathan hlen = iphl + offset;
4189 1.95 jonathan if (__predict_false(m0->m_len <
4190 1.95 jonathan (hlen + sizeof(struct tcphdr)))) {
4191 1.95 jonathan
4192 1.138 joerg aprint_debug_dev(sc->bge_dev,
4193 1.138 joerg "TSO: hard case m0->m_len == %d < ip/tcp hlen %zd,"
4194 1.138 joerg "not handled yet\n",
4195 1.138 joerg m0->m_len, hlen+ sizeof(struct tcphdr));
4196 1.95 jonathan #ifdef NOTYET
4197 1.95 jonathan /*
4198 1.95 jonathan * XXX jonathan (at) NetBSD.org: untested.
4199 1.95 jonathan * how to force this branch to be taken?
4200 1.95 jonathan */
4201 1.95 jonathan BGE_EVCNT_INCR(&sc->sc_ev_txtsopain);
4202 1.95 jonathan
4203 1.95 jonathan m_copydata(m0, offset, sizeof(ip), &ip);
4204 1.95 jonathan m_copydata(m0, hlen, sizeof(th), &th);
4205 1.95 jonathan
4206 1.95 jonathan ip.ip_len = 0;
4207 1.95 jonathan
4208 1.95 jonathan m_copyback(m0, hlen + offsetof(struct ip, ip_len),
4209 1.95 jonathan sizeof(ip.ip_len), &ip.ip_len);
4210 1.95 jonathan
4211 1.95 jonathan th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
4212 1.95 jonathan ip.ip_dst.s_addr, htons(IPPROTO_TCP));
4213 1.95 jonathan
4214 1.95 jonathan m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
4215 1.95 jonathan sizeof(th.th_sum), &th.th_sum);
4216 1.95 jonathan
4217 1.95 jonathan hlen += th.th_off << 2;
4218 1.95 jonathan iptcp_opt_words = hlen;
4219 1.95 jonathan #else
4220 1.95 jonathan /*
4221 1.95 jonathan * if_wm "hard" case not yet supported, can we not
4222 1.95 jonathan * mandate it out of existence?
4223 1.95 jonathan */
4224 1.95 jonathan (void) ip; (void)th; (void) ip_tcp_hlen;
4225 1.95 jonathan
4226 1.95 jonathan return ENOBUFS;
4227 1.95 jonathan #endif
4228 1.95 jonathan } else {
4229 1.126 christos ip = (struct ip *) (mtod(m0, char *) + offset);
4230 1.126 christos th = (struct tcphdr *) (mtod(m0, char *) + hlen);
4231 1.95 jonathan ip_tcp_hlen = iphl + (th->th_off << 2);
4232 1.95 jonathan
4233 1.95 jonathan /* Total IP/TCP options, in 32-bit words */
4234 1.95 jonathan iptcp_opt_words = (ip_tcp_hlen
4235 1.95 jonathan - sizeof(struct tcphdr)
4236 1.95 jonathan - sizeof(struct ip)) >> 2;
4237 1.95 jonathan }
4238 1.207 msaitoh if (BGE_IS_575X_PLUS(sc)) {
4239 1.95 jonathan th->th_sum = 0;
4240 1.95 jonathan csum_flags &= ~(BGE_TXBDFLAG_TCP_UDP_CSUM);
4241 1.95 jonathan } else {
4242 1.95 jonathan /*
4243 1.107 blymn * XXX jonathan (at) NetBSD.org: 5705 untested.
4244 1.95 jonathan * Requires TSO firmware patch for 5701/5703/5704.
4245 1.95 jonathan */
4246 1.95 jonathan th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
4247 1.95 jonathan ip->ip_dst.s_addr, htons(IPPROTO_TCP));
4248 1.95 jonathan }
4249 1.95 jonathan
4250 1.95 jonathan mss = m_head->m_pkthdr.segsz;
4251 1.107 blymn txbd_tso_flags |=
4252 1.95 jonathan BGE_TXBDFLAG_CPU_PRE_DMA |
4253 1.95 jonathan BGE_TXBDFLAG_CPU_POST_DMA;
4254 1.95 jonathan
4255 1.95 jonathan /*
4256 1.95 jonathan * Our NIC TSO-assist assumes TSO has standard, optionless
4257 1.95 jonathan * IPv4 and TCP headers, which total 40 bytes. By default,
4258 1.95 jonathan * the NIC copies 40 bytes of IP/TCP header from the
4259 1.95 jonathan * supplied header into the IP/TCP header portion of
4260 1.95 jonathan * each post-TSO-segment. If the supplied packet has IP or
4261 1.95 jonathan * TCP options, we need to tell the NIC to copy those extra
4262 1.95 jonathan * bytes into each post-TSO header, in addition to the normal
4263 1.95 jonathan * 40-byte IP/TCP header (and to leave space accordingly).
4264 1.95 jonathan * Unfortunately, the driver encoding of option length
4265 1.95 jonathan * varies across different ASIC families.
4266 1.95 jonathan */
4267 1.95 jonathan tcp_seg_flags = 0;
4268 1.95 jonathan if (iptcp_opt_words) {
4269 1.172 msaitoh if (BGE_IS_5705_PLUS(sc)) {
4270 1.95 jonathan tcp_seg_flags =
4271 1.95 jonathan iptcp_opt_words << 11;
4272 1.95 jonathan } else {
4273 1.95 jonathan txbd_tso_flags |=
4274 1.95 jonathan iptcp_opt_words << 12;
4275 1.95 jonathan }
4276 1.95 jonathan }
4277 1.95 jonathan maxsegsize = mss | tcp_seg_flags;
4278 1.95 jonathan ip->ip_len = htons(mss + ip_tcp_hlen);
4279 1.95 jonathan
4280 1.95 jonathan } /* TSO setup */
4281 1.95 jonathan
4282 1.95 jonathan /*
4283 1.1 fvdl * Start packing the mbufs in this chain into
4284 1.1 fvdl * the fragment pointers. Stop when we run out
4285 1.1 fvdl * of fragments or hit the end of the mbuf chain.
4286 1.1 fvdl */
4287 1.95 jonathan error = bus_dmamap_load_mbuf(sc->bge_dmatag, dmamap, m_head,
4288 1.95 jonathan BUS_DMA_NOWAIT);
4289 1.170 msaitoh if (error)
4290 1.170 msaitoh return ENOBUFS;
4291 1.118 tsutsui /*
4292 1.118 tsutsui * Sanity check: avoid coming within 16 descriptors
4293 1.118 tsutsui * of the end of the ring.
4294 1.118 tsutsui */
4295 1.118 tsutsui if (dmamap->dm_nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) {
4296 1.118 tsutsui BGE_TSO_PRINTF(("%s: "
4297 1.118 tsutsui " dmamap_load_mbuf too close to ring wrap\n",
4298 1.138 joerg device_xname(sc->bge_dev)));
4299 1.118 tsutsui goto fail_unload;
4300 1.118 tsutsui }
4301 1.95 jonathan
4302 1.95 jonathan mtag = sc->ethercom.ec_nvlans ?
4303 1.95 jonathan m_tag_find(m_head, PACKET_TAG_VLAN, NULL) : NULL;
4304 1.1 fvdl
4305 1.6 thorpej
4306 1.95 jonathan /* Iterate over dmap-map fragments. */
4307 1.1 fvdl for (i = 0; i < dmamap->dm_nsegs; i++) {
4308 1.1 fvdl f = &sc->bge_rdata->bge_tx_ring[frag];
4309 1.1 fvdl if (sc->bge_cdata.bge_tx_chain[frag] != NULL)
4310 1.1 fvdl break;
4311 1.107 blymn
4312 1.172 msaitoh BGE_HOSTADDR(f->bge_addr, dmamap->dm_segs[i].ds_addr);
4313 1.1 fvdl f->bge_len = dmamap->dm_segs[i].ds_len;
4314 1.95 jonathan
4315 1.95 jonathan /*
4316 1.95 jonathan * For 5751 and follow-ons, for TSO we must turn
4317 1.95 jonathan * off checksum-assist flag in the tx-descr, and
4318 1.95 jonathan * supply the ASIC-revision-specific encoding
4319 1.95 jonathan * of TSO flags and segsize.
4320 1.95 jonathan */
4321 1.95 jonathan if (use_tso) {
4322 1.207 msaitoh if (BGE_IS_575X_PLUS(sc) || i == 0) {
4323 1.95 jonathan f->bge_rsvd = maxsegsize;
4324 1.95 jonathan f->bge_flags = csum_flags | txbd_tso_flags;
4325 1.95 jonathan } else {
4326 1.95 jonathan f->bge_rsvd = 0;
4327 1.95 jonathan f->bge_flags =
4328 1.95 jonathan (csum_flags | txbd_tso_flags) & 0x0fff;
4329 1.95 jonathan }
4330 1.95 jonathan } else {
4331 1.95 jonathan f->bge_rsvd = 0;
4332 1.95 jonathan f->bge_flags = csum_flags;
4333 1.95 jonathan }
4334 1.1 fvdl
4335 1.28 itojun if (mtag != NULL) {
4336 1.1 fvdl f->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
4337 1.85 jdolecek f->bge_vlan_tag = VLAN_TAG_VALUE(mtag);
4338 1.1 fvdl } else {
4339 1.1 fvdl f->bge_vlan_tag = 0;
4340 1.1 fvdl }
4341 1.1 fvdl cur = frag;
4342 1.1 fvdl BGE_INC(frag, BGE_TX_RING_CNT);
4343 1.1 fvdl }
4344 1.1 fvdl
4345 1.95 jonathan if (i < dmamap->dm_nsegs) {
4346 1.95 jonathan BGE_TSO_PRINTF(("%s: reached %d < dm_nsegs %d\n",
4347 1.138 joerg device_xname(sc->bge_dev), i, dmamap->dm_nsegs));
4348 1.118 tsutsui goto fail_unload;
4349 1.95 jonathan }
4350 1.1 fvdl
4351 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, dmamap, 0, dmamap->dm_mapsize,
4352 1.1 fvdl BUS_DMASYNC_PREWRITE);
4353 1.1 fvdl
4354 1.95 jonathan if (frag == sc->bge_tx_saved_considx) {
4355 1.95 jonathan BGE_TSO_PRINTF(("%s: frag %d = wrapped id %d?\n",
4356 1.138 joerg device_xname(sc->bge_dev), frag, sc->bge_tx_saved_considx));
4357 1.95 jonathan
4358 1.118 tsutsui goto fail_unload;
4359 1.95 jonathan }
4360 1.1 fvdl
4361 1.1 fvdl sc->bge_rdata->bge_tx_ring[cur].bge_flags |= BGE_TXBDFLAG_END;
4362 1.1 fvdl sc->bge_cdata.bge_tx_chain[cur] = m_head;
4363 1.1 fvdl SLIST_REMOVE_HEAD(&sc->txdma_list, link);
4364 1.1 fvdl sc->txdma[cur] = dma;
4365 1.118 tsutsui sc->bge_txcnt += dmamap->dm_nsegs;
4366 1.1 fvdl
4367 1.1 fvdl *txidx = frag;
4368 1.1 fvdl
4369 1.170 msaitoh return 0;
4370 1.118 tsutsui
4371 1.158 msaitoh fail_unload:
4372 1.118 tsutsui bus_dmamap_unload(sc->bge_dmatag, dmamap);
4373 1.118 tsutsui
4374 1.118 tsutsui return ENOBUFS;
4375 1.1 fvdl }
4376 1.1 fvdl
4377 1.1 fvdl /*
4378 1.1 fvdl * Main transmit routine. To avoid having to do mbuf copies, we put pointers
4379 1.1 fvdl * to the mbuf data regions directly in the transmit descriptors.
4380 1.1 fvdl */
4381 1.104 thorpej static void
4382 1.104 thorpej bge_start(struct ifnet *ifp)
4383 1.1 fvdl {
4384 1.1 fvdl struct bge_softc *sc;
4385 1.1 fvdl struct mbuf *m_head = NULL;
4386 1.170 msaitoh uint32_t prodidx;
4387 1.1 fvdl int pkts = 0;
4388 1.1 fvdl
4389 1.1 fvdl sc = ifp->if_softc;
4390 1.1 fvdl
4391 1.131 mlelstv if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
4392 1.1 fvdl return;
4393 1.1 fvdl
4394 1.94 jonathan prodidx = sc->bge_tx_prodidx;
4395 1.1 fvdl
4396 1.170 msaitoh while (sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
4397 1.1 fvdl IFQ_POLL(&ifp->if_snd, m_head);
4398 1.1 fvdl if (m_head == NULL)
4399 1.1 fvdl break;
4400 1.1 fvdl
4401 1.1 fvdl #if 0
4402 1.1 fvdl /*
4403 1.1 fvdl * XXX
4404 1.1 fvdl * safety overkill. If this is a fragmented packet chain
4405 1.1 fvdl * with delayed TCP/UDP checksums, then only encapsulate
4406 1.1 fvdl * it if we have enough descriptors to handle the entire
4407 1.1 fvdl * chain at once.
4408 1.1 fvdl * (paranoia -- may not actually be needed)
4409 1.1 fvdl */
4410 1.1 fvdl if (m_head->m_flags & M_FIRSTFRAG &&
4411 1.1 fvdl m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
4412 1.1 fvdl if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
4413 1.86 thorpej M_CSUM_DATA_IPv4_OFFSET(m_head->m_pkthdr.csum_data) + 16) {
4414 1.1 fvdl ifp->if_flags |= IFF_OACTIVE;
4415 1.1 fvdl break;
4416 1.1 fvdl }
4417 1.1 fvdl }
4418 1.1 fvdl #endif
4419 1.1 fvdl
4420 1.1 fvdl /*
4421 1.1 fvdl * Pack the data into the transmit ring. If we
4422 1.1 fvdl * don't have room, set the OACTIVE flag and wait
4423 1.1 fvdl * for the NIC to drain the ring.
4424 1.1 fvdl */
4425 1.1 fvdl if (bge_encap(sc, m_head, &prodidx)) {
4426 1.1 fvdl ifp->if_flags |= IFF_OACTIVE;
4427 1.1 fvdl break;
4428 1.1 fvdl }
4429 1.1 fvdl
4430 1.1 fvdl /* now we are committed to transmit the packet */
4431 1.1 fvdl IFQ_DEQUEUE(&ifp->if_snd, m_head);
4432 1.1 fvdl pkts++;
4433 1.1 fvdl
4434 1.1 fvdl /*
4435 1.1 fvdl * If there's a BPF listener, bounce a copy of this frame
4436 1.1 fvdl * to him.
4437 1.1 fvdl */
4438 1.182 joerg bpf_mtap(ifp, m_head);
4439 1.1 fvdl }
4440 1.1 fvdl if (pkts == 0)
4441 1.1 fvdl return;
4442 1.1 fvdl
4443 1.1 fvdl /* Transmit */
4444 1.151 cegger bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
4445 1.158 msaitoh /* 5700 b2 errata */
4446 1.158 msaitoh if (BGE_CHIPREV(sc->bge_chipid) == BGE_CHIPREV_5700_BX)
4447 1.151 cegger bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
4448 1.1 fvdl
4449 1.94 jonathan sc->bge_tx_prodidx = prodidx;
4450 1.94 jonathan
4451 1.1 fvdl /*
4452 1.1 fvdl * Set a timeout in case the chip goes out to lunch.
4453 1.1 fvdl */
4454 1.1 fvdl ifp->if_timer = 5;
4455 1.1 fvdl }
4456 1.1 fvdl
4457 1.104 thorpej static int
4458 1.104 thorpej bge_init(struct ifnet *ifp)
4459 1.1 fvdl {
4460 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
4461 1.170 msaitoh const uint16_t *m;
4462 1.206 msaitoh uint32_t mode;
4463 1.142 dyoung int s, error = 0;
4464 1.1 fvdl
4465 1.1 fvdl s = splnet();
4466 1.1 fvdl
4467 1.1 fvdl ifp = &sc->ethercom.ec_if;
4468 1.1 fvdl
4469 1.1 fvdl /* Cancel pending I/O and flush buffers. */
4470 1.141 jmcneill bge_stop(ifp, 0);
4471 1.177 msaitoh
4472 1.177 msaitoh bge_stop_fw(sc);
4473 1.177 msaitoh bge_sig_pre_reset(sc, BGE_RESET_START);
4474 1.1 fvdl bge_reset(sc);
4475 1.177 msaitoh bge_sig_legacy(sc, BGE_RESET_START);
4476 1.177 msaitoh bge_sig_post_reset(sc, BGE_RESET_START);
4477 1.177 msaitoh
4478 1.1 fvdl bge_chipinit(sc);
4479 1.1 fvdl
4480 1.1 fvdl /*
4481 1.1 fvdl * Init the various state machines, ring
4482 1.1 fvdl * control blocks and firmware.
4483 1.1 fvdl */
4484 1.1 fvdl error = bge_blockinit(sc);
4485 1.1 fvdl if (error != 0) {
4486 1.138 joerg aprint_error_dev(sc->bge_dev, "initialization error %d\n",
4487 1.1 fvdl error);
4488 1.1 fvdl splx(s);
4489 1.1 fvdl return error;
4490 1.1 fvdl }
4491 1.1 fvdl
4492 1.1 fvdl ifp = &sc->ethercom.ec_if;
4493 1.1 fvdl
4494 1.1 fvdl /* Specify MTU. */
4495 1.1 fvdl CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
4496 1.107 blymn ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN);
4497 1.1 fvdl
4498 1.1 fvdl /* Load our MAC address. */
4499 1.170 msaitoh m = (const uint16_t *)&(CLLADDR(ifp->if_sadl)[0]);
4500 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
4501 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
4502 1.1 fvdl
4503 1.1 fvdl /* Enable or disable promiscuous mode as needed. */
4504 1.178 msaitoh if (ifp->if_flags & IFF_PROMISC)
4505 1.1 fvdl BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
4506 1.178 msaitoh else
4507 1.1 fvdl BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
4508 1.1 fvdl
4509 1.1 fvdl /* Program multicast filter. */
4510 1.1 fvdl bge_setmulti(sc);
4511 1.1 fvdl
4512 1.1 fvdl /* Init RX ring. */
4513 1.1 fvdl bge_init_rx_ring_std(sc);
4514 1.1 fvdl
4515 1.161 msaitoh /*
4516 1.161 msaitoh * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
4517 1.161 msaitoh * memory to insure that the chip has in fact read the first
4518 1.161 msaitoh * entry of the ring.
4519 1.161 msaitoh */
4520 1.161 msaitoh if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
4521 1.170 msaitoh uint32_t v, i;
4522 1.161 msaitoh for (i = 0; i < 10; i++) {
4523 1.161 msaitoh DELAY(20);
4524 1.161 msaitoh v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
4525 1.161 msaitoh if (v == (MCLBYTES - ETHER_ALIGN))
4526 1.161 msaitoh break;
4527 1.161 msaitoh }
4528 1.161 msaitoh if (i == 10)
4529 1.161 msaitoh aprint_error_dev(sc->bge_dev,
4530 1.161 msaitoh "5705 A0 chip failed to load RX ring\n");
4531 1.161 msaitoh }
4532 1.161 msaitoh
4533 1.1 fvdl /* Init jumbo RX ring. */
4534 1.1 fvdl if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
4535 1.1 fvdl bge_init_rx_ring_jumbo(sc);
4536 1.1 fvdl
4537 1.1 fvdl /* Init our RX return ring index */
4538 1.1 fvdl sc->bge_rx_saved_considx = 0;
4539 1.1 fvdl
4540 1.1 fvdl /* Init TX ring. */
4541 1.1 fvdl bge_init_tx_ring(sc);
4542 1.1 fvdl
4543 1.206 msaitoh /* Enable TX MAC state machine lockup fix. */
4544 1.206 msaitoh mode = CSR_READ_4(sc, BGE_TX_MODE);
4545 1.206 msaitoh if (BGE_IS_5755_PLUS(sc) ||
4546 1.206 msaitoh BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
4547 1.206 msaitoh mode |= BGE_TXMODE_MBUF_LOCKUP_FIX;
4548 1.206 msaitoh
4549 1.1 fvdl /* Turn on transmitter */
4550 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE);
4551 1.206 msaitoh DELAY(100);
4552 1.1 fvdl
4553 1.1 fvdl /* Turn on receiver */
4554 1.211 msaitoh BGE_SETBIT_FLUSH(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
4555 1.206 msaitoh DELAY(10);
4556 1.1 fvdl
4557 1.71 thorpej CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2);
4558 1.71 thorpej
4559 1.1 fvdl /* Tell firmware we're alive. */
4560 1.1 fvdl BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
4561 1.1 fvdl
4562 1.1 fvdl /* Enable host interrupts. */
4563 1.210 msaitoh PCI_SETBIT(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
4564 1.210 msaitoh BGE_PCIMISCCTL_CLEAR_INTA);
4565 1.210 msaitoh PCI_CLRBIT(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
4566 1.210 msaitoh BGE_PCIMISCCTL_MASK_PCI_INTR);
4567 1.211 msaitoh bge_writembx_flush(sc, BGE_MBX_IRQ0_LO, 0);
4568 1.1 fvdl
4569 1.142 dyoung if ((error = bge_ifmedia_upd(ifp)) != 0)
4570 1.142 dyoung goto out;
4571 1.1 fvdl
4572 1.1 fvdl ifp->if_flags |= IFF_RUNNING;
4573 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
4574 1.1 fvdl
4575 1.142 dyoung callout_reset(&sc->bge_timeout, hz, bge_tick, sc);
4576 1.142 dyoung
4577 1.142 dyoung out:
4578 1.186 msaitoh sc->bge_if_flags = ifp->if_flags;
4579 1.1 fvdl splx(s);
4580 1.1 fvdl
4581 1.142 dyoung return error;
4582 1.1 fvdl }
4583 1.1 fvdl
4584 1.1 fvdl /*
4585 1.1 fvdl * Set media options.
4586 1.1 fvdl */
4587 1.104 thorpej static int
4588 1.104 thorpej bge_ifmedia_upd(struct ifnet *ifp)
4589 1.1 fvdl {
4590 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
4591 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
4592 1.1 fvdl struct ifmedia *ifm = &sc->bge_ifmedia;
4593 1.142 dyoung int rc;
4594 1.1 fvdl
4595 1.1 fvdl /* If this is a 1000baseX NIC, enable the TBI port. */
4596 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
4597 1.1 fvdl if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
4598 1.170 msaitoh return EINVAL;
4599 1.170 msaitoh switch (IFM_SUBTYPE(ifm->ifm_media)) {
4600 1.1 fvdl case IFM_AUTO:
4601 1.161 msaitoh /*
4602 1.161 msaitoh * The BCM5704 ASIC appears to have a special
4603 1.161 msaitoh * mechanism for programming the autoneg
4604 1.161 msaitoh * advertisement registers in TBI mode.
4605 1.161 msaitoh */
4606 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704) {
4607 1.170 msaitoh uint32_t sgdig;
4608 1.161 msaitoh sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
4609 1.161 msaitoh if (sgdig & BGE_SGDIGSTS_DONE) {
4610 1.161 msaitoh CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
4611 1.161 msaitoh sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
4612 1.161 msaitoh sgdig |= BGE_SGDIGCFG_AUTO |
4613 1.161 msaitoh BGE_SGDIGCFG_PAUSE_CAP |
4614 1.161 msaitoh BGE_SGDIGCFG_ASYM_PAUSE;
4615 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_SGDIG_CFG,
4616 1.161 msaitoh sgdig | BGE_SGDIGCFG_SEND);
4617 1.161 msaitoh DELAY(5);
4618 1.211 msaitoh CSR_WRITE_4_FLUSH(sc, BGE_SGDIG_CFG,
4619 1.211 msaitoh sgdig);
4620 1.161 msaitoh }
4621 1.161 msaitoh }
4622 1.1 fvdl break;
4623 1.1 fvdl case IFM_1000_SX:
4624 1.1 fvdl if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
4625 1.1 fvdl BGE_CLRBIT(sc, BGE_MAC_MODE,
4626 1.1 fvdl BGE_MACMODE_HALF_DUPLEX);
4627 1.1 fvdl } else {
4628 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE,
4629 1.1 fvdl BGE_MACMODE_HALF_DUPLEX);
4630 1.1 fvdl }
4631 1.1 fvdl break;
4632 1.1 fvdl default:
4633 1.170 msaitoh return EINVAL;
4634 1.1 fvdl }
4635 1.69 thorpej /* XXX 802.3x flow control for 1000BASE-SX */
4636 1.170 msaitoh return 0;
4637 1.1 fvdl }
4638 1.1 fvdl
4639 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_LINK_EVT);
4640 1.142 dyoung if ((rc = mii_mediachg(mii)) == ENXIO)
4641 1.142 dyoung return 0;
4642 1.161 msaitoh
4643 1.161 msaitoh /*
4644 1.161 msaitoh * Force an interrupt so that we will call bge_link_upd
4645 1.161 msaitoh * if needed and clear any pending link state attention.
4646 1.161 msaitoh * Without this we are not getting any further interrupts
4647 1.161 msaitoh * for link state changes and thus will not UP the link and
4648 1.161 msaitoh * not be able to send in bge_start. The only way to get
4649 1.161 msaitoh * things working was to receive a packet and get a RX intr.
4650 1.161 msaitoh */
4651 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700 ||
4652 1.161 msaitoh sc->bge_flags & BGE_IS_5788)
4653 1.161 msaitoh BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
4654 1.161 msaitoh else
4655 1.161 msaitoh BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
4656 1.161 msaitoh
4657 1.142 dyoung return rc;
4658 1.1 fvdl }
4659 1.1 fvdl
4660 1.1 fvdl /*
4661 1.1 fvdl * Report current media status.
4662 1.1 fvdl */
4663 1.104 thorpej static void
4664 1.104 thorpej bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
4665 1.1 fvdl {
4666 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
4667 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
4668 1.1 fvdl
4669 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
4670 1.1 fvdl ifmr->ifm_status = IFM_AVALID;
4671 1.1 fvdl ifmr->ifm_active = IFM_ETHER;
4672 1.1 fvdl if (CSR_READ_4(sc, BGE_MAC_STS) &
4673 1.1 fvdl BGE_MACSTAT_TBI_PCS_SYNCHED)
4674 1.1 fvdl ifmr->ifm_status |= IFM_ACTIVE;
4675 1.1 fvdl ifmr->ifm_active |= IFM_1000_SX;
4676 1.1 fvdl if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
4677 1.1 fvdl ifmr->ifm_active |= IFM_HDX;
4678 1.1 fvdl else
4679 1.1 fvdl ifmr->ifm_active |= IFM_FDX;
4680 1.1 fvdl return;
4681 1.1 fvdl }
4682 1.1 fvdl
4683 1.1 fvdl mii_pollstat(mii);
4684 1.1 fvdl ifmr->ifm_status = mii->mii_media_status;
4685 1.69 thorpej ifmr->ifm_active = (mii->mii_media_active & ~IFM_ETH_FMASK) |
4686 1.69 thorpej sc->bge_flowflags;
4687 1.1 fvdl }
4688 1.1 fvdl
4689 1.104 thorpej static int
4690 1.186 msaitoh bge_ifflags_cb(struct ethercom *ec)
4691 1.186 msaitoh {
4692 1.186 msaitoh struct ifnet *ifp = &ec->ec_if;
4693 1.186 msaitoh struct bge_softc *sc = ifp->if_softc;
4694 1.186 msaitoh int change = ifp->if_flags ^ sc->bge_if_flags;
4695 1.186 msaitoh
4696 1.186 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
4697 1.186 msaitoh return ENETRESET;
4698 1.186 msaitoh else if ((change & (IFF_PROMISC | IFF_ALLMULTI)) == 0)
4699 1.186 msaitoh return 0;
4700 1.186 msaitoh
4701 1.186 msaitoh if ((ifp->if_flags & IFF_PROMISC) == 0)
4702 1.186 msaitoh BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
4703 1.186 msaitoh else
4704 1.186 msaitoh BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
4705 1.186 msaitoh
4706 1.186 msaitoh bge_setmulti(sc);
4707 1.186 msaitoh
4708 1.186 msaitoh sc->bge_if_flags = ifp->if_flags;
4709 1.186 msaitoh return 0;
4710 1.186 msaitoh }
4711 1.186 msaitoh
4712 1.186 msaitoh static int
4713 1.126 christos bge_ioctl(struct ifnet *ifp, u_long command, void *data)
4714 1.1 fvdl {
4715 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
4716 1.1 fvdl struct ifreq *ifr = (struct ifreq *) data;
4717 1.1 fvdl int s, error = 0;
4718 1.1 fvdl struct mii_data *mii;
4719 1.1 fvdl
4720 1.1 fvdl s = splnet();
4721 1.1 fvdl
4722 1.170 msaitoh switch (command) {
4723 1.1 fvdl case SIOCSIFMEDIA:
4724 1.69 thorpej /* XXX Flow control is not supported for 1000BASE-SX */
4725 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
4726 1.69 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
4727 1.69 thorpej sc->bge_flowflags = 0;
4728 1.69 thorpej }
4729 1.69 thorpej
4730 1.69 thorpej /* Flow control requires full-duplex mode. */
4731 1.69 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
4732 1.69 thorpej (ifr->ifr_media & IFM_FDX) == 0) {
4733 1.69 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
4734 1.69 thorpej }
4735 1.69 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
4736 1.69 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
4737 1.157 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
4738 1.69 thorpej ifr->ifr_media |=
4739 1.69 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
4740 1.69 thorpej }
4741 1.69 thorpej sc->bge_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
4742 1.69 thorpej }
4743 1.69 thorpej /* FALLTHROUGH */
4744 1.1 fvdl case SIOCGIFMEDIA:
4745 1.157 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
4746 1.1 fvdl error = ifmedia_ioctl(ifp, ifr, &sc->bge_ifmedia,
4747 1.1 fvdl command);
4748 1.1 fvdl } else {
4749 1.1 fvdl mii = &sc->bge_mii;
4750 1.1 fvdl error = ifmedia_ioctl(ifp, ifr, &mii->mii_media,
4751 1.1 fvdl command);
4752 1.1 fvdl }
4753 1.1 fvdl break;
4754 1.1 fvdl default:
4755 1.152 tron if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
4756 1.152 tron break;
4757 1.152 tron
4758 1.152 tron error = 0;
4759 1.152 tron
4760 1.152 tron if (command != SIOCADDMULTI && command != SIOCDELMULTI)
4761 1.152 tron ;
4762 1.152 tron else if (ifp->if_flags & IFF_RUNNING)
4763 1.152 tron bge_setmulti(sc);
4764 1.1 fvdl break;
4765 1.1 fvdl }
4766 1.1 fvdl
4767 1.1 fvdl splx(s);
4768 1.1 fvdl
4769 1.170 msaitoh return error;
4770 1.1 fvdl }
4771 1.1 fvdl
4772 1.104 thorpej static void
4773 1.104 thorpej bge_watchdog(struct ifnet *ifp)
4774 1.1 fvdl {
4775 1.1 fvdl struct bge_softc *sc;
4776 1.1 fvdl
4777 1.1 fvdl sc = ifp->if_softc;
4778 1.1 fvdl
4779 1.138 joerg aprint_error_dev(sc->bge_dev, "watchdog timeout -- resetting\n");
4780 1.1 fvdl
4781 1.1 fvdl ifp->if_flags &= ~IFF_RUNNING;
4782 1.1 fvdl bge_init(ifp);
4783 1.1 fvdl
4784 1.1 fvdl ifp->if_oerrors++;
4785 1.1 fvdl }
4786 1.1 fvdl
4787 1.11 thorpej static void
4788 1.11 thorpej bge_stop_block(struct bge_softc *sc, bus_addr_t reg, uint32_t bit)
4789 1.11 thorpej {
4790 1.11 thorpej int i;
4791 1.11 thorpej
4792 1.211 msaitoh BGE_CLRBIT_FLUSH(sc, reg, bit);
4793 1.11 thorpej
4794 1.180 msaitoh for (i = 0; i < 1000; i++) {
4795 1.11 thorpej if ((CSR_READ_4(sc, reg) & bit) == 0)
4796 1.11 thorpej return;
4797 1.11 thorpej delay(100);
4798 1.11 thorpej }
4799 1.11 thorpej
4800 1.165 msaitoh /*
4801 1.165 msaitoh * Doesn't print only when the register is BGE_SRS_MODE. It occurs
4802 1.165 msaitoh * on some environment (and once after boot?)
4803 1.165 msaitoh */
4804 1.165 msaitoh if (reg != BGE_SRS_MODE)
4805 1.165 msaitoh aprint_error_dev(sc->bge_dev,
4806 1.165 msaitoh "block failed to stop: reg 0x%lx, bit 0x%08x\n",
4807 1.165 msaitoh (u_long)reg, bit);
4808 1.11 thorpej }
4809 1.11 thorpej
4810 1.1 fvdl /*
4811 1.1 fvdl * Stop the adapter and free any mbufs allocated to the
4812 1.1 fvdl * RX and TX lists.
4813 1.1 fvdl */
4814 1.104 thorpej static void
4815 1.141 jmcneill bge_stop(struct ifnet *ifp, int disable)
4816 1.1 fvdl {
4817 1.141 jmcneill struct bge_softc *sc = ifp->if_softc;
4818 1.1 fvdl
4819 1.1 fvdl callout_stop(&sc->bge_timeout);
4820 1.1 fvdl
4821 1.1 fvdl /*
4822 1.177 msaitoh * Tell firmware we're shutting down.
4823 1.177 msaitoh */
4824 1.177 msaitoh bge_stop_fw(sc);
4825 1.177 msaitoh bge_sig_pre_reset(sc, BGE_RESET_STOP);
4826 1.177 msaitoh
4827 1.177 msaitoh /* Disable host interrupts. */
4828 1.210 msaitoh PCI_SETBIT(sc->sc_pc, sc->sc_pcitag, BGE_PCI_MISC_CTL,
4829 1.210 msaitoh BGE_PCIMISCCTL_MASK_PCI_INTR);
4830 1.211 msaitoh bge_writembx_flush(sc, BGE_MBX_IRQ0_LO, 1);
4831 1.177 msaitoh
4832 1.177 msaitoh /*
4833 1.208 msaitoh * Disable all of the receiver blocks.
4834 1.1 fvdl */
4835 1.11 thorpej bge_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
4836 1.11 thorpej bge_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
4837 1.11 thorpej bge_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
4838 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
4839 1.44 hannken bge_stop_block(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
4840 1.11 thorpej bge_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
4841 1.11 thorpej bge_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
4842 1.11 thorpej bge_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
4843 1.1 fvdl
4844 1.1 fvdl /*
4845 1.208 msaitoh * Disable all of the transmit blocks.
4846 1.1 fvdl */
4847 1.11 thorpej bge_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
4848 1.11 thorpej bge_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
4849 1.11 thorpej bge_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
4850 1.11 thorpej bge_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
4851 1.11 thorpej bge_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
4852 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
4853 1.44 hannken bge_stop_block(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
4854 1.11 thorpej bge_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
4855 1.1 fvdl
4856 1.1 fvdl /*
4857 1.1 fvdl * Shut down all of the memory managers and related
4858 1.1 fvdl * state machines.
4859 1.1 fvdl */
4860 1.11 thorpej bge_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
4861 1.11 thorpej bge_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
4862 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
4863 1.44 hannken bge_stop_block(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
4864 1.11 thorpej
4865 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
4866 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
4867 1.11 thorpej
4868 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc)) {
4869 1.44 hannken bge_stop_block(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
4870 1.44 hannken bge_stop_block(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
4871 1.44 hannken }
4872 1.1 fvdl
4873 1.177 msaitoh bge_reset(sc);
4874 1.177 msaitoh bge_sig_legacy(sc, BGE_RESET_STOP);
4875 1.177 msaitoh bge_sig_post_reset(sc, BGE_RESET_STOP);
4876 1.1 fvdl
4877 1.1 fvdl /*
4878 1.177 msaitoh * Keep the ASF firmware running if up.
4879 1.1 fvdl */
4880 1.177 msaitoh if (sc->bge_asf_mode & ASF_STACKUP)
4881 1.177 msaitoh BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
4882 1.177 msaitoh else
4883 1.177 msaitoh BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
4884 1.1 fvdl
4885 1.1 fvdl /* Free the RX lists. */
4886 1.1 fvdl bge_free_rx_ring_std(sc);
4887 1.1 fvdl
4888 1.1 fvdl /* Free jumbo RX list. */
4889 1.172 msaitoh if (BGE_IS_JUMBO_CAPABLE(sc))
4890 1.172 msaitoh bge_free_rx_ring_jumbo(sc);
4891 1.1 fvdl
4892 1.1 fvdl /* Free TX buffers. */
4893 1.1 fvdl bge_free_tx_ring(sc);
4894 1.1 fvdl
4895 1.1 fvdl /*
4896 1.1 fvdl * Isolate/power down the PHY.
4897 1.1 fvdl */
4898 1.157 msaitoh if (!(sc->bge_flags & BGE_PHY_FIBER_TBI))
4899 1.1 fvdl mii_down(&sc->bge_mii);
4900 1.1 fvdl
4901 1.161 msaitoh sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
4902 1.1 fvdl
4903 1.161 msaitoh /* Clear MAC's link state (PHY may still have link UP). */
4904 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_LINK);
4905 1.1 fvdl
4906 1.1 fvdl ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4907 1.1 fvdl }
4908 1.1 fvdl
4909 1.161 msaitoh static void
4910 1.161 msaitoh bge_link_upd(struct bge_softc *sc)
4911 1.161 msaitoh {
4912 1.161 msaitoh struct ifnet *ifp = &sc->ethercom.ec_if;
4913 1.161 msaitoh struct mii_data *mii = &sc->bge_mii;
4914 1.170 msaitoh uint32_t status;
4915 1.161 msaitoh int link;
4916 1.161 msaitoh
4917 1.161 msaitoh /* Clear 'pending link event' flag */
4918 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_LINK_EVT);
4919 1.161 msaitoh
4920 1.161 msaitoh /*
4921 1.161 msaitoh * Process link state changes.
4922 1.161 msaitoh * Grrr. The link status word in the status block does
4923 1.161 msaitoh * not work correctly on the BCM5700 rev AX and BX chips,
4924 1.161 msaitoh * according to all available information. Hence, we have
4925 1.161 msaitoh * to enable MII interrupts in order to properly obtain
4926 1.161 msaitoh * async link changes. Unfortunately, this also means that
4927 1.161 msaitoh * we have to read the MAC status register to detect link
4928 1.161 msaitoh * changes, thereby adding an additional register access to
4929 1.161 msaitoh * the interrupt handler.
4930 1.161 msaitoh */
4931 1.161 msaitoh
4932 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5700) {
4933 1.161 msaitoh status = CSR_READ_4(sc, BGE_MAC_STS);
4934 1.161 msaitoh if (status & BGE_MACSTAT_MI_INTERRUPT) {
4935 1.161 msaitoh mii_pollstat(mii);
4936 1.161 msaitoh
4937 1.161 msaitoh if (!BGE_STS_BIT(sc, BGE_STS_LINK) &&
4938 1.161 msaitoh mii->mii_media_status & IFM_ACTIVE &&
4939 1.161 msaitoh IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
4940 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_LINK);
4941 1.161 msaitoh else if (BGE_STS_BIT(sc, BGE_STS_LINK) &&
4942 1.161 msaitoh (!(mii->mii_media_status & IFM_ACTIVE) ||
4943 1.161 msaitoh IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE))
4944 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_LINK);
4945 1.161 msaitoh
4946 1.161 msaitoh /* Clear the interrupt */
4947 1.161 msaitoh CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
4948 1.161 msaitoh BGE_EVTENB_MI_INTERRUPT);
4949 1.161 msaitoh bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
4950 1.161 msaitoh bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
4951 1.161 msaitoh BRGPHY_INTRS);
4952 1.161 msaitoh }
4953 1.161 msaitoh return;
4954 1.161 msaitoh }
4955 1.161 msaitoh
4956 1.161 msaitoh if (sc->bge_flags & BGE_PHY_FIBER_TBI) {
4957 1.161 msaitoh status = CSR_READ_4(sc, BGE_MAC_STS);
4958 1.161 msaitoh if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
4959 1.161 msaitoh if (!BGE_STS_BIT(sc, BGE_STS_LINK)) {
4960 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_LINK);
4961 1.161 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704)
4962 1.161 msaitoh BGE_CLRBIT(sc, BGE_MAC_MODE,
4963 1.161 msaitoh BGE_MACMODE_TBI_SEND_CFGS);
4964 1.161 msaitoh CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
4965 1.161 msaitoh if_link_state_change(ifp, LINK_STATE_UP);
4966 1.161 msaitoh }
4967 1.161 msaitoh } else if (BGE_STS_BIT(sc, BGE_STS_LINK)) {
4968 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_LINK);
4969 1.161 msaitoh if_link_state_change(ifp, LINK_STATE_DOWN);
4970 1.161 msaitoh }
4971 1.178 msaitoh /*
4972 1.161 msaitoh * Discard link events for MII/GMII cards if MI auto-polling disabled.
4973 1.161 msaitoh * This should not happen since mii callouts are locked now, but
4974 1.161 msaitoh * we keep this check for debug.
4975 1.161 msaitoh */
4976 1.161 msaitoh } else if (BGE_STS_BIT(sc, BGE_STS_AUTOPOLL)) {
4977 1.178 msaitoh /*
4978 1.161 msaitoh * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED
4979 1.161 msaitoh * bit in status word always set. Workaround this bug by
4980 1.161 msaitoh * reading PHY link status directly.
4981 1.161 msaitoh */
4982 1.161 msaitoh link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK)?
4983 1.161 msaitoh BGE_STS_LINK : 0;
4984 1.161 msaitoh
4985 1.161 msaitoh if (BGE_STS_BIT(sc, BGE_STS_LINK) != link) {
4986 1.161 msaitoh mii_pollstat(mii);
4987 1.161 msaitoh
4988 1.161 msaitoh if (!BGE_STS_BIT(sc, BGE_STS_LINK) &&
4989 1.161 msaitoh mii->mii_media_status & IFM_ACTIVE &&
4990 1.161 msaitoh IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
4991 1.161 msaitoh BGE_STS_SETBIT(sc, BGE_STS_LINK);
4992 1.161 msaitoh else if (BGE_STS_BIT(sc, BGE_STS_LINK) &&
4993 1.161 msaitoh (!(mii->mii_media_status & IFM_ACTIVE) ||
4994 1.161 msaitoh IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE))
4995 1.161 msaitoh BGE_STS_CLRBIT(sc, BGE_STS_LINK);
4996 1.161 msaitoh }
4997 1.161 msaitoh }
4998 1.161 msaitoh
4999 1.161 msaitoh /* Clear the attention */
5000 1.161 msaitoh CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
5001 1.161 msaitoh BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
5002 1.161 msaitoh BGE_MACSTAT_LINK_CHANGED);
5003 1.161 msaitoh }
5004 1.161 msaitoh
5005 1.64 jonathan static int
5006 1.207 msaitoh bge_sysctl_verify(SYSCTLFN_ARGS)
5007 1.64 jonathan {
5008 1.64 jonathan int error, t;
5009 1.64 jonathan struct sysctlnode node;
5010 1.64 jonathan
5011 1.64 jonathan node = *rnode;
5012 1.64 jonathan t = *(int*)rnode->sysctl_data;
5013 1.64 jonathan node.sysctl_data = &t;
5014 1.64 jonathan error = sysctl_lookup(SYSCTLFN_CALL(&node));
5015 1.64 jonathan if (error || newp == NULL)
5016 1.170 msaitoh return error;
5017 1.64 jonathan
5018 1.64 jonathan #if 0
5019 1.64 jonathan DPRINTF2(("%s: t = %d, nodenum = %d, rnodenum = %d\n", __func__, t,
5020 1.64 jonathan node.sysctl_num, rnode->sysctl_num));
5021 1.64 jonathan #endif
5022 1.64 jonathan
5023 1.64 jonathan if (node.sysctl_num == bge_rxthresh_nodenum) {
5024 1.64 jonathan if (t < 0 || t >= NBGE_RX_THRESH)
5025 1.170 msaitoh return EINVAL;
5026 1.64 jonathan bge_update_all_threshes(t);
5027 1.64 jonathan } else
5028 1.170 msaitoh return EINVAL;
5029 1.64 jonathan
5030 1.64 jonathan *(int*)rnode->sysctl_data = t;
5031 1.64 jonathan
5032 1.170 msaitoh return 0;
5033 1.64 jonathan }
5034 1.64 jonathan
5035 1.64 jonathan /*
5036 1.65 atatat * Set up sysctl(3) MIB, hw.bge.*.
5037 1.64 jonathan */
5038 1.190 jruoho static void
5039 1.207 msaitoh bge_sysctl_init(struct bge_softc *sc)
5040 1.64 jonathan {
5041 1.66 atatat int rc, bge_root_num;
5042 1.90 atatat const struct sysctlnode *node;
5043 1.64 jonathan
5044 1.190 jruoho if ((rc = sysctl_createv(&sc->bge_log, 0, NULL, NULL,
5045 1.64 jonathan CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
5046 1.64 jonathan NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) {
5047 1.203 msaitoh goto out;
5048 1.64 jonathan }
5049 1.64 jonathan
5050 1.190 jruoho if ((rc = sysctl_createv(&sc->bge_log, 0, NULL, &node,
5051 1.190 jruoho 0, CTLTYPE_NODE, "bge",
5052 1.73 atatat SYSCTL_DESCR("BGE interface controls"),
5053 1.64 jonathan NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
5054 1.203 msaitoh goto out;
5055 1.64 jonathan }
5056 1.64 jonathan
5057 1.66 atatat bge_root_num = node->sysctl_num;
5058 1.66 atatat
5059 1.64 jonathan /* BGE Rx interrupt mitigation level */
5060 1.190 jruoho if ((rc = sysctl_createv(&sc->bge_log, 0, NULL, &node,
5061 1.190 jruoho CTLFLAG_READWRITE,
5062 1.73 atatat CTLTYPE_INT, "rx_lvl",
5063 1.73 atatat SYSCTL_DESCR("BGE receive interrupt mitigation level"),
5064 1.207 msaitoh bge_sysctl_verify, 0,
5065 1.64 jonathan &bge_rx_thresh_lvl,
5066 1.66 atatat 0, CTL_HW, bge_root_num, CTL_CREATE,
5067 1.64 jonathan CTL_EOL)) != 0) {
5068 1.203 msaitoh goto out;
5069 1.64 jonathan }
5070 1.64 jonathan
5071 1.64 jonathan bge_rxthresh_nodenum = node->sysctl_num;
5072 1.64 jonathan
5073 1.64 jonathan return;
5074 1.64 jonathan
5075 1.203 msaitoh out:
5076 1.138 joerg aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
5077 1.64 jonathan }
5078 1.151 cegger
5079 1.172 msaitoh #ifdef BGE_DEBUG
5080 1.172 msaitoh void
5081 1.172 msaitoh bge_debug_info(struct bge_softc *sc)
5082 1.172 msaitoh {
5083 1.172 msaitoh
5084 1.172 msaitoh printf("Hardware Flags:\n");
5085 1.214 msaitoh if (BGE_IS_57765_PLUS(sc))
5086 1.214 msaitoh printf(" - 57765 Plus\n");
5087 1.214 msaitoh if (BGE_IS_5717_PLUS(sc))
5088 1.214 msaitoh printf(" - 5717 Plus\n");
5089 1.172 msaitoh if (BGE_IS_5755_PLUS(sc))
5090 1.172 msaitoh printf(" - 5755 Plus\n");
5091 1.207 msaitoh if (BGE_IS_575X_PLUS(sc))
5092 1.207 msaitoh printf(" - 575X Plus\n");
5093 1.172 msaitoh if (BGE_IS_5705_PLUS(sc))
5094 1.172 msaitoh printf(" - 5705 Plus\n");
5095 1.172 msaitoh if (BGE_IS_5714_FAMILY(sc))
5096 1.172 msaitoh printf(" - 5714 Family\n");
5097 1.172 msaitoh if (BGE_IS_5700_FAMILY(sc))
5098 1.172 msaitoh printf(" - 5700 Family\n");
5099 1.172 msaitoh if (sc->bge_flags & BGE_IS_5788)
5100 1.172 msaitoh printf(" - 5788\n");
5101 1.172 msaitoh if (sc->bge_flags & BGE_JUMBO_CAPABLE)
5102 1.172 msaitoh printf(" - Supports Jumbo Frames\n");
5103 1.172 msaitoh if (sc->bge_flags & BGE_NO_EEPROM)
5104 1.173 msaitoh printf(" - No EEPROM\n");
5105 1.172 msaitoh if (sc->bge_flags & BGE_PCIX)
5106 1.172 msaitoh printf(" - PCI-X Bus\n");
5107 1.172 msaitoh if (sc->bge_flags & BGE_PCIE)
5108 1.172 msaitoh printf(" - PCI Express Bus\n");
5109 1.172 msaitoh if (sc->bge_flags & BGE_NO_3LED)
5110 1.172 msaitoh printf(" - No 3 LEDs\n");
5111 1.172 msaitoh if (sc->bge_flags & BGE_RX_ALIGNBUG)
5112 1.172 msaitoh printf(" - RX Alignment Bug\n");
5113 1.214 msaitoh if (sc->bge_flags & BGE_CPMU_PRESENT)
5114 1.214 msaitoh printf(" - CPMU\n");
5115 1.172 msaitoh if (sc->bge_flags & BGE_TSO)
5116 1.172 msaitoh printf(" - TSO\n");
5117 1.172 msaitoh }
5118 1.172 msaitoh #endif /* BGE_DEBUG */
5119 1.172 msaitoh
5120 1.172 msaitoh static int
5121 1.172 msaitoh bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
5122 1.172 msaitoh {
5123 1.172 msaitoh prop_dictionary_t dict;
5124 1.172 msaitoh prop_data_t ea;
5125 1.172 msaitoh
5126 1.172 msaitoh if ((sc->bge_flags & BGE_NO_EEPROM) == 0)
5127 1.172 msaitoh return 1;
5128 1.172 msaitoh
5129 1.172 msaitoh dict = device_properties(sc->bge_dev);
5130 1.172 msaitoh ea = prop_dictionary_get(dict, "mac-address");
5131 1.172 msaitoh if (ea != NULL) {
5132 1.172 msaitoh KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
5133 1.172 msaitoh KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
5134 1.172 msaitoh memcpy(ether_addr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
5135 1.172 msaitoh return 0;
5136 1.172 msaitoh }
5137 1.172 msaitoh
5138 1.172 msaitoh return 1;
5139 1.172 msaitoh }
5140 1.172 msaitoh
5141 1.178 msaitoh static int
5142 1.170 msaitoh bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
5143 1.151 cegger {
5144 1.170 msaitoh uint32_t mac_addr;
5145 1.151 cegger
5146 1.205 msaitoh mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_HIGH_MB);
5147 1.151 cegger if ((mac_addr >> 16) == 0x484b) {
5148 1.151 cegger ether_addr[0] = (uint8_t)(mac_addr >> 8);
5149 1.151 cegger ether_addr[1] = (uint8_t)mac_addr;
5150 1.205 msaitoh mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_LOW_MB);
5151 1.151 cegger ether_addr[2] = (uint8_t)(mac_addr >> 24);
5152 1.151 cegger ether_addr[3] = (uint8_t)(mac_addr >> 16);
5153 1.151 cegger ether_addr[4] = (uint8_t)(mac_addr >> 8);
5154 1.151 cegger ether_addr[5] = (uint8_t)mac_addr;
5155 1.170 msaitoh return 0;
5156 1.151 cegger }
5157 1.170 msaitoh return 1;
5158 1.151 cegger }
5159 1.151 cegger
5160 1.151 cegger static int
5161 1.170 msaitoh bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
5162 1.151 cegger {
5163 1.151 cegger int mac_offset = BGE_EE_MAC_OFFSET;
5164 1.151 cegger
5165 1.177 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
5166 1.151 cegger mac_offset = BGE_EE_MAC_OFFSET_5906;
5167 1.151 cegger
5168 1.151 cegger return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
5169 1.151 cegger ETHER_ADDR_LEN));
5170 1.151 cegger }
5171 1.151 cegger
5172 1.151 cegger static int
5173 1.170 msaitoh bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
5174 1.151 cegger {
5175 1.151 cegger
5176 1.170 msaitoh if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5906)
5177 1.170 msaitoh return 1;
5178 1.151 cegger
5179 1.151 cegger return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
5180 1.151 cegger ETHER_ADDR_LEN));
5181 1.151 cegger }
5182 1.151 cegger
5183 1.151 cegger static int
5184 1.170 msaitoh bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
5185 1.151 cegger {
5186 1.151 cegger static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
5187 1.151 cegger /* NOTE: Order is critical */
5188 1.172 msaitoh bge_get_eaddr_fw,
5189 1.151 cegger bge_get_eaddr_mem,
5190 1.151 cegger bge_get_eaddr_nvram,
5191 1.151 cegger bge_get_eaddr_eeprom,
5192 1.151 cegger NULL
5193 1.151 cegger };
5194 1.151 cegger const bge_eaddr_fcn_t *func;
5195 1.151 cegger
5196 1.151 cegger for (func = bge_eaddr_funcs; *func != NULL; ++func) {
5197 1.151 cegger if ((*func)(sc, eaddr) == 0)
5198 1.151 cegger break;
5199 1.151 cegger }
5200 1.151 cegger return (*func == NULL ? ENXIO : 0);
5201 1.151 cegger }
5202