if_bge.c revision 1.63 1 1.63 jonathan /* $NetBSD: if_bge.c,v 1.63 2004/03/20 02:04:07 jonathan Exp $ */
2 1.8 thorpej
3 1.1 fvdl /*
4 1.1 fvdl * Copyright (c) 2001 Wind River Systems
5 1.1 fvdl * Copyright (c) 1997, 1998, 1999, 2001
6 1.1 fvdl * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
7 1.1 fvdl *
8 1.1 fvdl * Redistribution and use in source and binary forms, with or without
9 1.1 fvdl * modification, are permitted provided that the following conditions
10 1.1 fvdl * are met:
11 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
12 1.1 fvdl * notice, this list of conditions and the following disclaimer.
13 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
15 1.1 fvdl * documentation and/or other materials provided with the distribution.
16 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
17 1.1 fvdl * must display the following acknowledgement:
18 1.1 fvdl * This product includes software developed by Bill Paul.
19 1.1 fvdl * 4. Neither the name of the author nor the names of any co-contributors
20 1.1 fvdl * may be used to endorse or promote products derived from this software
21 1.1 fvdl * without specific prior written permission.
22 1.1 fvdl *
23 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
24 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
27 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
33 1.1 fvdl * THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 fvdl *
35 1.1 fvdl * $FreeBSD: if_bge.c,v 1.13 2002/04/04 06:01:31 wpaul Exp $
36 1.1 fvdl */
37 1.1 fvdl
38 1.1 fvdl /*
39 1.12 thorpej * Broadcom BCM570x family gigabit ethernet driver for NetBSD.
40 1.1 fvdl *
41 1.12 thorpej * NetBSD version by:
42 1.12 thorpej *
43 1.12 thorpej * Frank van der Linden <fvdl (at) wasabisystems.com>
44 1.12 thorpej * Jason Thorpe <thorpej (at) wasabisystems.com>
45 1.32 tron * Jonathan Stone <jonathan (at) dsg.stanford.edu>
46 1.12 thorpej *
47 1.12 thorpej * Originally written for FreeBSD by Bill Paul <wpaul (at) windriver.com>
48 1.1 fvdl * Senior Engineer, Wind River Systems
49 1.1 fvdl */
50 1.1 fvdl
51 1.1 fvdl /*
52 1.1 fvdl * The Broadcom BCM5700 is based on technology originally developed by
53 1.1 fvdl * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
54 1.1 fvdl * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
55 1.1 fvdl * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
56 1.1 fvdl * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
57 1.1 fvdl * frames, highly configurable RX filtering, and 16 RX and TX queues
58 1.1 fvdl * (which, along with RX filter rules, can be used for QOS applications).
59 1.1 fvdl * Other features, such as TCP segmentation, may be available as part
60 1.1 fvdl * of value-added firmware updates. Unlike the Tigon I and Tigon II,
61 1.1 fvdl * firmware images can be stored in hardware and need not be compiled
62 1.1 fvdl * into the driver.
63 1.1 fvdl *
64 1.1 fvdl * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
65 1.33 tsutsui * function in a 32-bit/64-bit 33/66MHz bus, or a 64-bit/133MHz bus.
66 1.1 fvdl *
67 1.1 fvdl * The BCM5701 is a single-chip solution incorporating both the BCM5700
68 1.25 jonathan * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
69 1.1 fvdl * does not support external SSRAM.
70 1.1 fvdl *
71 1.1 fvdl * Broadcom also produces a variation of the BCM5700 under the "Altima"
72 1.1 fvdl * brand name, which is functionally similar but lacks PCI-X support.
73 1.1 fvdl *
74 1.1 fvdl * Without external SSRAM, you can only have at most 4 TX rings,
75 1.1 fvdl * and the use of the mini RX ring is disabled. This seems to imply
76 1.1 fvdl * that these features are simply not available on the BCM5701. As a
77 1.1 fvdl * result, this driver does not implement any support for the mini RX
78 1.1 fvdl * ring.
79 1.1 fvdl */
80 1.43 lukem
81 1.43 lukem #include <sys/cdefs.h>
82 1.63 jonathan __KERNEL_RCSID(0, "$NetBSD: if_bge.c,v 1.63 2004/03/20 02:04:07 jonathan Exp $");
83 1.1 fvdl
84 1.1 fvdl #include "bpfilter.h"
85 1.1 fvdl #include "vlan.h"
86 1.1 fvdl
87 1.1 fvdl #include <sys/param.h>
88 1.1 fvdl #include <sys/systm.h>
89 1.1 fvdl #include <sys/callout.h>
90 1.1 fvdl #include <sys/sockio.h>
91 1.1 fvdl #include <sys/mbuf.h>
92 1.1 fvdl #include <sys/malloc.h>
93 1.1 fvdl #include <sys/kernel.h>
94 1.1 fvdl #include <sys/device.h>
95 1.1 fvdl #include <sys/socket.h>
96 1.1 fvdl
97 1.1 fvdl #include <net/if.h>
98 1.1 fvdl #include <net/if_dl.h>
99 1.1 fvdl #include <net/if_media.h>
100 1.1 fvdl #include <net/if_ether.h>
101 1.1 fvdl
102 1.1 fvdl #ifdef INET
103 1.1 fvdl #include <netinet/in.h>
104 1.1 fvdl #include <netinet/in_systm.h>
105 1.1 fvdl #include <netinet/in_var.h>
106 1.1 fvdl #include <netinet/ip.h>
107 1.1 fvdl #endif
108 1.1 fvdl
109 1.1 fvdl #if NBPFILTER > 0
110 1.1 fvdl #include <net/bpf.h>
111 1.1 fvdl #endif
112 1.1 fvdl
113 1.1 fvdl #include <dev/pci/pcireg.h>
114 1.1 fvdl #include <dev/pci/pcivar.h>
115 1.1 fvdl #include <dev/pci/pcidevs.h>
116 1.1 fvdl
117 1.1 fvdl #include <dev/mii/mii.h>
118 1.1 fvdl #include <dev/mii/miivar.h>
119 1.1 fvdl #include <dev/mii/miidevs.h>
120 1.1 fvdl #include <dev/mii/brgphyreg.h>
121 1.1 fvdl
122 1.1 fvdl #include <dev/pci/if_bgereg.h>
123 1.1 fvdl
124 1.1 fvdl #include <uvm/uvm_extern.h>
125 1.1 fvdl
126 1.46 jonathan #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
127 1.46 jonathan
128 1.63 jonathan
129 1.63 jonathan /*
130 1.63 jonathan * Tunable thresholds for rx-side bge interrupt mitigation.
131 1.63 jonathan */
132 1.63 jonathan
133 1.63 jonathan /*
134 1.63 jonathan * The pairs of values below were obtained from empirical measurement
135 1.63 jonathan * on bcm5700 rev B2; they ar designed to give roughly 1 receive
136 1.63 jonathan * interrupt for every N packets received, where N is, approximately,
137 1.63 jonathan * the second value (rx_max_bds) in each pair. The values are chosen
138 1.63 jonathan * such that moving from one pair to the succeeding pair was observed
139 1.63 jonathan * to roughly halve interrupt rate under sustained input packet load.
140 1.63 jonathan * The values were empirically chosen to avoid overflowing internal
141 1.63 jonathan * limits on the bcm5700: inreasing rx_ticks much beyond 600
142 1.63 jonathan * results in internal wrapping and higher interrupt rates.
143 1.63 jonathan * The limit of 46 frames was chosen to match NFS workloads.
144 1.63 jonathan *
145 1.63 jonathan * These values also work well on bcm5701, bcm5704C, and (less
146 1.63 jonathan * tested) bcm5703. On other chipsets, (including the Altima chip
147 1.63 jonathan * family), the larger values may overflow internal chip limits,
148 1.63 jonathan * leading to increasing interrupt rates rather than lower interrupt
149 1.63 jonathan * rates.
150 1.63 jonathan *
151 1.63 jonathan * Applications using heavy interrupt mitigation (interrupting every
152 1.63 jonathan * 32 or 46 frames) in both directions may need to increase the TCP
153 1.63 jonathan * windowsize to above 131072 bytes (e.g., to 199608 bytes) to sustain
154 1.63 jonathan * full link bandwidth, due to ACKs and window updates lingering
155 1.63 jonathan * in the RX queue during the 30-to-40-frame interrupt-mitigation window.
156 1.63 jonathan */
157 1.63 jonathan struct bge_load_rx_thresh {
158 1.63 jonathan int rx_ticks;
159 1.63 jonathan int rx_max_bds; }
160 1.63 jonathan bge_rx_threshes[] = {
161 1.63 jonathan { 32, 2 },
162 1.63 jonathan { 50, 4 },
163 1.63 jonathan { 100, 8 },
164 1.63 jonathan { 192, 16 },
165 1.63 jonathan { 416, 32 },
166 1.63 jonathan { 598, 46 }
167 1.63 jonathan };
168 1.63 jonathan #define NBGE_RX_THRESH (sizeof(bge_rx_threshes) / sizeof(bge_rx_threshes[0]))
169 1.63 jonathan
170 1.63 jonathan /* XXX patchable; should be sysctl'able */
171 1.63 jonathan int bge_auto_thresh = 0;
172 1.63 jonathan
173 1.1 fvdl int bge_probe(struct device *, struct cfdata *, void *);
174 1.1 fvdl void bge_attach(struct device *, struct device *, void *);
175 1.1 fvdl void bge_release_resources(struct bge_softc *);
176 1.1 fvdl void bge_txeof(struct bge_softc *);
177 1.1 fvdl void bge_rxeof(struct bge_softc *);
178 1.1 fvdl
179 1.1 fvdl void bge_tick(void *);
180 1.1 fvdl void bge_stats_update(struct bge_softc *);
181 1.1 fvdl int bge_encap(struct bge_softc *, struct mbuf *, u_int32_t *);
182 1.46 jonathan static __inline int bge_cksum_pad(struct mbuf *pkt);
183 1.45 jonathan static __inline int bge_compact_dma_runt(struct mbuf *pkt);
184 1.1 fvdl
185 1.1 fvdl int bge_intr(void *);
186 1.1 fvdl void bge_start(struct ifnet *);
187 1.1 fvdl int bge_ioctl(struct ifnet *, u_long, caddr_t);
188 1.1 fvdl int bge_init(struct ifnet *);
189 1.1 fvdl void bge_stop(struct bge_softc *);
190 1.1 fvdl void bge_watchdog(struct ifnet *);
191 1.1 fvdl void bge_shutdown(void *);
192 1.1 fvdl int bge_ifmedia_upd(struct ifnet *);
193 1.1 fvdl void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
194 1.1 fvdl
195 1.1 fvdl u_int8_t bge_eeprom_getbyte(struct bge_softc *, int, u_int8_t *);
196 1.1 fvdl int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
197 1.1 fvdl
198 1.1 fvdl void bge_setmulti(struct bge_softc *);
199 1.1 fvdl
200 1.1 fvdl void bge_handle_events(struct bge_softc *);
201 1.1 fvdl int bge_alloc_jumbo_mem(struct bge_softc *);
202 1.1 fvdl void bge_free_jumbo_mem(struct bge_softc *);
203 1.1 fvdl void *bge_jalloc(struct bge_softc *);
204 1.31 thorpej void bge_jfree(struct mbuf *, caddr_t, size_t, void *);
205 1.1 fvdl int bge_newbuf_std(struct bge_softc *, int, struct mbuf *, bus_dmamap_t);
206 1.1 fvdl int bge_newbuf_jumbo(struct bge_softc *, int, struct mbuf *);
207 1.1 fvdl int bge_init_rx_ring_std(struct bge_softc *);
208 1.1 fvdl void bge_free_rx_ring_std(struct bge_softc *);
209 1.1 fvdl int bge_init_rx_ring_jumbo(struct bge_softc *);
210 1.1 fvdl void bge_free_rx_ring_jumbo(struct bge_softc *);
211 1.1 fvdl void bge_free_tx_ring(struct bge_softc *);
212 1.1 fvdl int bge_init_tx_ring(struct bge_softc *);
213 1.1 fvdl
214 1.1 fvdl int bge_chipinit(struct bge_softc *);
215 1.1 fvdl int bge_blockinit(struct bge_softc *);
216 1.25 jonathan int bge_setpowerstate(struct bge_softc *, int);
217 1.1 fvdl
218 1.1 fvdl #ifdef notdef
219 1.1 fvdl u_int8_t bge_vpd_readbyte(struct bge_softc *, int);
220 1.1 fvdl void bge_vpd_read_res(struct bge_softc *, struct vpd_res *, int);
221 1.1 fvdl void bge_vpd_read(struct bge_softc *);
222 1.1 fvdl #endif
223 1.1 fvdl
224 1.1 fvdl u_int32_t bge_readmem_ind(struct bge_softc *, int);
225 1.1 fvdl void bge_writemem_ind(struct bge_softc *, int, int);
226 1.1 fvdl #ifdef notdef
227 1.1 fvdl u_int32_t bge_readreg_ind(struct bge_softc *, int);
228 1.1 fvdl #endif
229 1.1 fvdl void bge_writereg_ind(struct bge_softc *, int, int);
230 1.1 fvdl
231 1.1 fvdl int bge_miibus_readreg(struct device *, int, int);
232 1.1 fvdl void bge_miibus_writereg(struct device *, int, int, int);
233 1.1 fvdl void bge_miibus_statchg(struct device *);
234 1.1 fvdl
235 1.1 fvdl void bge_reset(struct bge_softc *);
236 1.1 fvdl
237 1.63 jonathan void bge_set_thresh(struct ifnet * /*ifp*/, int /*lvl*/);
238 1.63 jonathan void bge_update_all_threshes(int /*lvl*/);
239 1.63 jonathan
240 1.1 fvdl void bge_dump_status(struct bge_softc *);
241 1.1 fvdl void bge_dump_rxbd(struct bge_rx_bd *);
242 1.1 fvdl
243 1.1 fvdl #define BGE_DEBUG
244 1.1 fvdl #ifdef BGE_DEBUG
245 1.1 fvdl #define DPRINTF(x) if (bgedebug) printf x
246 1.1 fvdl #define DPRINTFN(n,x) if (bgedebug >= (n)) printf x
247 1.1 fvdl int bgedebug = 0;
248 1.1 fvdl #else
249 1.1 fvdl #define DPRINTF(x)
250 1.1 fvdl #define DPRINTFN(n,x)
251 1.1 fvdl #endif
252 1.1 fvdl
253 1.17 thorpej /* Various chip quirks. */
254 1.17 thorpej #define BGE_QUIRK_LINK_STATE_BROKEN 0x00000001
255 1.18 thorpej #define BGE_QUIRK_CSUM_BROKEN 0x00000002
256 1.24 matt #define BGE_QUIRK_ONLY_PHY_1 0x00000004
257 1.25 jonathan #define BGE_QUIRK_5700_SMALLDMA 0x00000008
258 1.25 jonathan #define BGE_QUIRK_5700_PCIX_REG_BUG 0x00000010
259 1.36 jonathan #define BGE_QUIRK_PRODUCER_BUG 0x00000020
260 1.37 jonathan #define BGE_QUIRK_PCIX_DMA_ALIGN_BUG 0x00000040
261 1.44 hannken #define BGE_QUIRK_5705_CORE 0x00000080
262 1.54 fvdl #define BGE_QUIRK_FEWER_MBUFS 0x00000100
263 1.25 jonathan
264 1.25 jonathan /* following bugs are common to bcm5700 rev B, all flavours */
265 1.25 jonathan #define BGE_QUIRK_5700_COMMON \
266 1.25 jonathan (BGE_QUIRK_5700_SMALLDMA|BGE_QUIRK_PRODUCER_BUG)
267 1.17 thorpej
268 1.21 thorpej CFATTACH_DECL(bge, sizeof(struct bge_softc),
269 1.22 thorpej bge_probe, bge_attach, NULL, NULL);
270 1.1 fvdl
271 1.1 fvdl u_int32_t
272 1.1 fvdl bge_readmem_ind(sc, off)
273 1.1 fvdl struct bge_softc *sc;
274 1.1 fvdl int off;
275 1.1 fvdl {
276 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
277 1.1 fvdl pcireg_t val;
278 1.1 fvdl
279 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MEMWIN_BASEADDR, off);
280 1.1 fvdl val = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_MEMWIN_DATA);
281 1.1 fvdl return val;
282 1.1 fvdl }
283 1.1 fvdl
284 1.1 fvdl void
285 1.1 fvdl bge_writemem_ind(sc, off, val)
286 1.1 fvdl struct bge_softc *sc;
287 1.1 fvdl int off, val;
288 1.1 fvdl {
289 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
290 1.1 fvdl
291 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MEMWIN_BASEADDR, off);
292 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MEMWIN_DATA, val);
293 1.1 fvdl }
294 1.1 fvdl
295 1.1 fvdl #ifdef notdef
296 1.1 fvdl u_int32_t
297 1.1 fvdl bge_readreg_ind(sc, off)
298 1.1 fvdl struct bge_softc *sc;
299 1.1 fvdl int off;
300 1.1 fvdl {
301 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
302 1.1 fvdl
303 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_REG_BASEADDR, off);
304 1.1 fvdl return(pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_REG_DATA));
305 1.1 fvdl }
306 1.1 fvdl #endif
307 1.1 fvdl
308 1.1 fvdl void
309 1.1 fvdl bge_writereg_ind(sc, off, val)
310 1.1 fvdl struct bge_softc *sc;
311 1.1 fvdl int off, val;
312 1.1 fvdl {
313 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
314 1.1 fvdl
315 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_REG_BASEADDR, off);
316 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_REG_DATA, val);
317 1.1 fvdl }
318 1.1 fvdl
319 1.1 fvdl #ifdef notdef
320 1.1 fvdl u_int8_t
321 1.1 fvdl bge_vpd_readbyte(sc, addr)
322 1.1 fvdl struct bge_softc *sc;
323 1.1 fvdl int addr;
324 1.1 fvdl {
325 1.1 fvdl int i;
326 1.1 fvdl u_int32_t val;
327 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
328 1.1 fvdl
329 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_VPD_ADDR, addr);
330 1.1 fvdl for (i = 0; i < BGE_TIMEOUT * 10; i++) {
331 1.1 fvdl DELAY(10);
332 1.1 fvdl if (pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_VPD_ADDR) &
333 1.1 fvdl BGE_VPD_FLAG)
334 1.1 fvdl break;
335 1.1 fvdl }
336 1.1 fvdl
337 1.1 fvdl if (i == BGE_TIMEOUT) {
338 1.1 fvdl printf("%s: VPD read timed out\n", sc->bge_dev.dv_xname);
339 1.1 fvdl return(0);
340 1.1 fvdl }
341 1.1 fvdl
342 1.1 fvdl val = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_VPD_DATA);
343 1.1 fvdl
344 1.1 fvdl return((val >> ((addr % 4) * 8)) & 0xFF);
345 1.1 fvdl }
346 1.1 fvdl
347 1.1 fvdl void
348 1.1 fvdl bge_vpd_read_res(sc, res, addr)
349 1.1 fvdl struct bge_softc *sc;
350 1.1 fvdl struct vpd_res *res;
351 1.1 fvdl int addr;
352 1.1 fvdl {
353 1.1 fvdl int i;
354 1.1 fvdl u_int8_t *ptr;
355 1.1 fvdl
356 1.1 fvdl ptr = (u_int8_t *)res;
357 1.1 fvdl for (i = 0; i < sizeof(struct vpd_res); i++)
358 1.1 fvdl ptr[i] = bge_vpd_readbyte(sc, i + addr);
359 1.1 fvdl }
360 1.1 fvdl
361 1.1 fvdl void
362 1.1 fvdl bge_vpd_read(sc)
363 1.1 fvdl struct bge_softc *sc;
364 1.1 fvdl {
365 1.1 fvdl int pos = 0, i;
366 1.1 fvdl struct vpd_res res;
367 1.1 fvdl
368 1.1 fvdl if (sc->bge_vpd_prodname != NULL)
369 1.1 fvdl free(sc->bge_vpd_prodname, M_DEVBUF);
370 1.1 fvdl if (sc->bge_vpd_readonly != NULL)
371 1.1 fvdl free(sc->bge_vpd_readonly, M_DEVBUF);
372 1.1 fvdl sc->bge_vpd_prodname = NULL;
373 1.1 fvdl sc->bge_vpd_readonly = NULL;
374 1.1 fvdl
375 1.1 fvdl bge_vpd_read_res(sc, &res, pos);
376 1.1 fvdl
377 1.1 fvdl if (res.vr_id != VPD_RES_ID) {
378 1.1 fvdl printf("%s: bad VPD resource id: expected %x got %x\n",
379 1.1 fvdl sc->bge_dev.dv_xname, VPD_RES_ID, res.vr_id);
380 1.1 fvdl return;
381 1.1 fvdl }
382 1.1 fvdl
383 1.1 fvdl pos += sizeof(res);
384 1.1 fvdl sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT);
385 1.1 fvdl if (sc->bge_vpd_prodname == NULL)
386 1.1 fvdl panic("bge_vpd_read");
387 1.1 fvdl for (i = 0; i < res.vr_len; i++)
388 1.1 fvdl sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos);
389 1.1 fvdl sc->bge_vpd_prodname[i] = '\0';
390 1.1 fvdl pos += i;
391 1.1 fvdl
392 1.1 fvdl bge_vpd_read_res(sc, &res, pos);
393 1.1 fvdl
394 1.1 fvdl if (res.vr_id != VPD_RES_READ) {
395 1.1 fvdl printf("%s: bad VPD resource id: expected %x got %x\n",
396 1.1 fvdl sc->bge_dev.dv_xname, VPD_RES_READ, res.vr_id);
397 1.1 fvdl return;
398 1.1 fvdl }
399 1.1 fvdl
400 1.1 fvdl pos += sizeof(res);
401 1.1 fvdl sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT);
402 1.1 fvdl if (sc->bge_vpd_readonly == NULL)
403 1.1 fvdl panic("bge_vpd_read");
404 1.1 fvdl for (i = 0; i < res.vr_len + 1; i++)
405 1.1 fvdl sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos);
406 1.1 fvdl }
407 1.1 fvdl #endif
408 1.1 fvdl
409 1.1 fvdl /*
410 1.1 fvdl * Read a byte of data stored in the EEPROM at address 'addr.' The
411 1.1 fvdl * BCM570x supports both the traditional bitbang interface and an
412 1.1 fvdl * auto access interface for reading the EEPROM. We use the auto
413 1.1 fvdl * access method.
414 1.1 fvdl */
415 1.1 fvdl u_int8_t
416 1.1 fvdl bge_eeprom_getbyte(sc, addr, dest)
417 1.1 fvdl struct bge_softc *sc;
418 1.1 fvdl int addr;
419 1.1 fvdl u_int8_t *dest;
420 1.1 fvdl {
421 1.1 fvdl int i;
422 1.1 fvdl u_int32_t byte = 0;
423 1.1 fvdl
424 1.1 fvdl /*
425 1.1 fvdl * Enable use of auto EEPROM access so we can avoid
426 1.1 fvdl * having to use the bitbang method.
427 1.1 fvdl */
428 1.1 fvdl BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
429 1.1 fvdl
430 1.1 fvdl /* Reset the EEPROM, load the clock period. */
431 1.1 fvdl CSR_WRITE_4(sc, BGE_EE_ADDR,
432 1.1 fvdl BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
433 1.1 fvdl DELAY(20);
434 1.1 fvdl
435 1.1 fvdl /* Issue the read EEPROM command. */
436 1.1 fvdl CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
437 1.1 fvdl
438 1.1 fvdl /* Wait for completion */
439 1.1 fvdl for(i = 0; i < BGE_TIMEOUT * 10; i++) {
440 1.1 fvdl DELAY(10);
441 1.1 fvdl if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
442 1.1 fvdl break;
443 1.1 fvdl }
444 1.1 fvdl
445 1.1 fvdl if (i == BGE_TIMEOUT) {
446 1.1 fvdl printf("%s: eeprom read timed out\n", sc->bge_dev.dv_xname);
447 1.1 fvdl return(0);
448 1.1 fvdl }
449 1.1 fvdl
450 1.1 fvdl /* Get result. */
451 1.1 fvdl byte = CSR_READ_4(sc, BGE_EE_DATA);
452 1.1 fvdl
453 1.1 fvdl *dest = (byte >> ((addr % 4) * 8)) & 0xFF;
454 1.1 fvdl
455 1.1 fvdl return(0);
456 1.1 fvdl }
457 1.1 fvdl
458 1.1 fvdl /*
459 1.1 fvdl * Read a sequence of bytes from the EEPROM.
460 1.1 fvdl */
461 1.1 fvdl int
462 1.1 fvdl bge_read_eeprom(sc, dest, off, cnt)
463 1.1 fvdl struct bge_softc *sc;
464 1.1 fvdl caddr_t dest;
465 1.1 fvdl int off;
466 1.1 fvdl int cnt;
467 1.1 fvdl {
468 1.1 fvdl int err = 0, i;
469 1.1 fvdl u_int8_t byte = 0;
470 1.1 fvdl
471 1.1 fvdl for (i = 0; i < cnt; i++) {
472 1.1 fvdl err = bge_eeprom_getbyte(sc, off + i, &byte);
473 1.1 fvdl if (err)
474 1.1 fvdl break;
475 1.1 fvdl *(dest + i) = byte;
476 1.1 fvdl }
477 1.1 fvdl
478 1.1 fvdl return(err ? 1 : 0);
479 1.1 fvdl }
480 1.1 fvdl
481 1.1 fvdl int
482 1.1 fvdl bge_miibus_readreg(dev, phy, reg)
483 1.1 fvdl struct device *dev;
484 1.1 fvdl int phy, reg;
485 1.1 fvdl {
486 1.1 fvdl struct bge_softc *sc = (struct bge_softc *)dev;
487 1.1 fvdl u_int32_t val;
488 1.25 jonathan u_int32_t saved_autopoll;
489 1.1 fvdl int i;
490 1.1 fvdl
491 1.25 jonathan /*
492 1.25 jonathan * Several chips with builtin PHYs will incorrectly answer to
493 1.25 jonathan * other PHY instances than the builtin PHY at id 1.
494 1.25 jonathan */
495 1.24 matt if (phy != 1 && (sc->bge_quirks & BGE_QUIRK_ONLY_PHY_1))
496 1.1 fvdl return(0);
497 1.1 fvdl
498 1.25 jonathan /* Reading with autopolling on may trigger PCI errors */
499 1.25 jonathan saved_autopoll = CSR_READ_4(sc, BGE_MI_MODE);
500 1.25 jonathan if (saved_autopoll & BGE_MIMODE_AUTOPOLL) {
501 1.25 jonathan CSR_WRITE_4(sc, BGE_MI_MODE,
502 1.29 itojun saved_autopoll &~ BGE_MIMODE_AUTOPOLL);
503 1.25 jonathan DELAY(40);
504 1.25 jonathan }
505 1.25 jonathan
506 1.1 fvdl CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY|
507 1.1 fvdl BGE_MIPHY(phy)|BGE_MIREG(reg));
508 1.1 fvdl
509 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
510 1.1 fvdl val = CSR_READ_4(sc, BGE_MI_COMM);
511 1.1 fvdl if (!(val & BGE_MICOMM_BUSY))
512 1.1 fvdl break;
513 1.9 thorpej delay(10);
514 1.1 fvdl }
515 1.1 fvdl
516 1.1 fvdl if (i == BGE_TIMEOUT) {
517 1.1 fvdl printf("%s: PHY read timed out\n", sc->bge_dev.dv_xname);
518 1.29 itojun val = 0;
519 1.25 jonathan goto done;
520 1.1 fvdl }
521 1.1 fvdl
522 1.1 fvdl val = CSR_READ_4(sc, BGE_MI_COMM);
523 1.1 fvdl
524 1.25 jonathan done:
525 1.25 jonathan if (saved_autopoll & BGE_MIMODE_AUTOPOLL) {
526 1.25 jonathan CSR_WRITE_4(sc, BGE_MI_MODE, saved_autopoll);
527 1.25 jonathan DELAY(40);
528 1.25 jonathan }
529 1.29 itojun
530 1.1 fvdl if (val & BGE_MICOMM_READFAIL)
531 1.1 fvdl return(0);
532 1.1 fvdl
533 1.1 fvdl return(val & 0xFFFF);
534 1.1 fvdl }
535 1.1 fvdl
536 1.1 fvdl void
537 1.1 fvdl bge_miibus_writereg(dev, phy, reg, val)
538 1.1 fvdl struct device *dev;
539 1.1 fvdl int phy, reg, val;
540 1.1 fvdl {
541 1.1 fvdl struct bge_softc *sc = (struct bge_softc *)dev;
542 1.29 itojun u_int32_t saved_autopoll;
543 1.29 itojun int i;
544 1.1 fvdl
545 1.29 itojun /* Touching the PHY while autopolling is on may trigger PCI errors */
546 1.25 jonathan saved_autopoll = CSR_READ_4(sc, BGE_MI_MODE);
547 1.25 jonathan if (saved_autopoll & BGE_MIMODE_AUTOPOLL) {
548 1.25 jonathan delay(40);
549 1.25 jonathan CSR_WRITE_4(sc, BGE_MI_MODE,
550 1.25 jonathan saved_autopoll & (~BGE_MIMODE_AUTOPOLL));
551 1.25 jonathan delay(10); /* 40 usec is supposed to be adequate */
552 1.25 jonathan }
553 1.29 itojun
554 1.1 fvdl CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY|
555 1.1 fvdl BGE_MIPHY(phy)|BGE_MIREG(reg)|val);
556 1.1 fvdl
557 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
558 1.1 fvdl if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY))
559 1.1 fvdl break;
560 1.9 thorpej delay(10);
561 1.1 fvdl }
562 1.1 fvdl
563 1.25 jonathan if (saved_autopoll & BGE_MIMODE_AUTOPOLL) {
564 1.25 jonathan CSR_WRITE_4(sc, BGE_MI_MODE, saved_autopoll);
565 1.25 jonathan delay(40);
566 1.25 jonathan }
567 1.29 itojun
568 1.1 fvdl if (i == BGE_TIMEOUT) {
569 1.1 fvdl printf("%s: PHY read timed out\n", sc->bge_dev.dv_xname);
570 1.1 fvdl }
571 1.1 fvdl }
572 1.1 fvdl
573 1.1 fvdl void
574 1.1 fvdl bge_miibus_statchg(dev)
575 1.1 fvdl struct device *dev;
576 1.1 fvdl {
577 1.1 fvdl struct bge_softc *sc = (struct bge_softc *)dev;
578 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
579 1.1 fvdl
580 1.1 fvdl BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
581 1.1 fvdl if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
582 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
583 1.1 fvdl } else {
584 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
585 1.1 fvdl }
586 1.1 fvdl
587 1.1 fvdl if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
588 1.1 fvdl BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
589 1.1 fvdl } else {
590 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
591 1.1 fvdl }
592 1.1 fvdl }
593 1.1 fvdl
594 1.1 fvdl /*
595 1.63 jonathan * Update rx threshold levels to values in a particular slot
596 1.63 jonathan * of the interrupt-mitigation table bge_rx_threshes.
597 1.63 jonathan */
598 1.63 jonathan void
599 1.63 jonathan bge_set_thresh(struct ifnet *ifp, int lvl)
600 1.63 jonathan {
601 1.63 jonathan struct bge_softc *sc = ifp->if_softc;
602 1.63 jonathan int s;
603 1.63 jonathan
604 1.63 jonathan /* For now, just save the new Rx-intr thresholds and record
605 1.63 jonathan * that a threshold update is pending. Updating the hardware
606 1.63 jonathan * registers here (even at splhigh()) is observed to
607 1.63 jonathan * occasionaly cause glitches where Rx-interrupts are not
608 1.63 jonathan * honoured for up to 10 seconds. jonathan (at) netbsd.org, 2003-04-05
609 1.63 jonathan */
610 1.63 jonathan s = splnet();
611 1.63 jonathan sc->bge_rx_coal_ticks = bge_rx_threshes[lvl].rx_ticks;
612 1.63 jonathan sc->bge_rx_max_coal_bds = bge_rx_threshes[lvl].rx_max_bds;
613 1.63 jonathan sc->bge_pending_rxintr_change = 1;
614 1.63 jonathan splx(s);
615 1.63 jonathan
616 1.63 jonathan return;
617 1.63 jonathan }
618 1.63 jonathan
619 1.63 jonathan
620 1.63 jonathan /*
621 1.63 jonathan * Update Rx thresholds of all bge devices
622 1.63 jonathan */
623 1.63 jonathan void
624 1.63 jonathan bge_update_all_threshes(int lvl)
625 1.63 jonathan {
626 1.63 jonathan struct ifnet *ifp;
627 1.63 jonathan const char * const namebuf = "bge";
628 1.63 jonathan int namelen;
629 1.63 jonathan
630 1.63 jonathan if (lvl < 0)
631 1.63 jonathan lvl = 0;
632 1.63 jonathan else if( lvl >= NBGE_RX_THRESH)
633 1.63 jonathan lvl = NBGE_RX_THRESH - 1;
634 1.63 jonathan
635 1.63 jonathan namelen = strlen(namebuf);
636 1.63 jonathan /*
637 1.63 jonathan * Now search all the interfaces for this name/number
638 1.63 jonathan */
639 1.63 jonathan TAILQ_FOREACH(ifp, &ifnet, if_list) {
640 1.63 jonathan if (strncmp(ifp->if_xname, namebuf, namelen) != 0 )
641 1.63 jonathan continue;
642 1.63 jonathan /* We got a match: update if doing auto-threshold-tuning */
643 1.63 jonathan if (bge_auto_thresh)
644 1.63 jonathan bge_set_thresh(ifp->if_softc, lvl);
645 1.63 jonathan }
646 1.63 jonathan }
647 1.63 jonathan
648 1.63 jonathan /*
649 1.1 fvdl * Handle events that have triggered interrupts.
650 1.1 fvdl */
651 1.1 fvdl void
652 1.1 fvdl bge_handle_events(sc)
653 1.1 fvdl struct bge_softc *sc;
654 1.1 fvdl {
655 1.1 fvdl
656 1.1 fvdl return;
657 1.1 fvdl }
658 1.1 fvdl
659 1.1 fvdl /*
660 1.1 fvdl * Memory management for jumbo frames.
661 1.1 fvdl */
662 1.1 fvdl
663 1.1 fvdl int
664 1.1 fvdl bge_alloc_jumbo_mem(sc)
665 1.1 fvdl struct bge_softc *sc;
666 1.1 fvdl {
667 1.1 fvdl caddr_t ptr, kva;
668 1.1 fvdl bus_dma_segment_t seg;
669 1.1 fvdl int i, rseg, state, error;
670 1.1 fvdl struct bge_jpool_entry *entry;
671 1.1 fvdl
672 1.1 fvdl state = error = 0;
673 1.1 fvdl
674 1.1 fvdl /* Grab a big chunk o' storage. */
675 1.1 fvdl if (bus_dmamem_alloc(sc->bge_dmatag, BGE_JMEM, PAGE_SIZE, 0,
676 1.1 fvdl &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
677 1.1 fvdl printf("%s: can't alloc rx buffers\n", sc->bge_dev.dv_xname);
678 1.1 fvdl return ENOBUFS;
679 1.1 fvdl }
680 1.1 fvdl
681 1.1 fvdl state = 1;
682 1.1 fvdl if (bus_dmamem_map(sc->bge_dmatag, &seg, rseg, BGE_JMEM, &kva,
683 1.1 fvdl BUS_DMA_NOWAIT)) {
684 1.39 wiz printf("%s: can't map DMA buffers (%d bytes)\n",
685 1.1 fvdl sc->bge_dev.dv_xname, (int)BGE_JMEM);
686 1.1 fvdl error = ENOBUFS;
687 1.1 fvdl goto out;
688 1.1 fvdl }
689 1.1 fvdl
690 1.1 fvdl state = 2;
691 1.1 fvdl if (bus_dmamap_create(sc->bge_dmatag, BGE_JMEM, 1, BGE_JMEM, 0,
692 1.1 fvdl BUS_DMA_NOWAIT, &sc->bge_cdata.bge_rx_jumbo_map)) {
693 1.39 wiz printf("%s: can't create DMA map\n", sc->bge_dev.dv_xname);
694 1.1 fvdl error = ENOBUFS;
695 1.1 fvdl goto out;
696 1.1 fvdl }
697 1.1 fvdl
698 1.1 fvdl state = 3;
699 1.1 fvdl if (bus_dmamap_load(sc->bge_dmatag, sc->bge_cdata.bge_rx_jumbo_map,
700 1.1 fvdl kva, BGE_JMEM, NULL, BUS_DMA_NOWAIT)) {
701 1.39 wiz printf("%s: can't load DMA map\n", sc->bge_dev.dv_xname);
702 1.1 fvdl error = ENOBUFS;
703 1.1 fvdl goto out;
704 1.1 fvdl }
705 1.1 fvdl
706 1.1 fvdl state = 4;
707 1.1 fvdl sc->bge_cdata.bge_jumbo_buf = (caddr_t)kva;
708 1.1 fvdl DPRINTFN(1,("bge_jumbo_buf = 0x%p\n", sc->bge_cdata.bge_jumbo_buf));
709 1.1 fvdl
710 1.1 fvdl SLIST_INIT(&sc->bge_jfree_listhead);
711 1.1 fvdl SLIST_INIT(&sc->bge_jinuse_listhead);
712 1.1 fvdl
713 1.1 fvdl /*
714 1.1 fvdl * Now divide it up into 9K pieces and save the addresses
715 1.1 fvdl * in an array.
716 1.1 fvdl */
717 1.1 fvdl ptr = sc->bge_cdata.bge_jumbo_buf;
718 1.1 fvdl for (i = 0; i < BGE_JSLOTS; i++) {
719 1.1 fvdl sc->bge_cdata.bge_jslots[i] = ptr;
720 1.1 fvdl ptr += BGE_JLEN;
721 1.1 fvdl entry = malloc(sizeof(struct bge_jpool_entry),
722 1.1 fvdl M_DEVBUF, M_NOWAIT);
723 1.1 fvdl if (entry == NULL) {
724 1.1 fvdl printf("%s: no memory for jumbo buffer queue!\n",
725 1.1 fvdl sc->bge_dev.dv_xname);
726 1.1 fvdl error = ENOBUFS;
727 1.1 fvdl goto out;
728 1.1 fvdl }
729 1.1 fvdl entry->slot = i;
730 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jfree_listhead,
731 1.1 fvdl entry, jpool_entries);
732 1.1 fvdl }
733 1.1 fvdl out:
734 1.1 fvdl if (error != 0) {
735 1.1 fvdl switch (state) {
736 1.1 fvdl case 4:
737 1.1 fvdl bus_dmamap_unload(sc->bge_dmatag,
738 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_map);
739 1.1 fvdl case 3:
740 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag,
741 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_map);
742 1.1 fvdl case 2:
743 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva, BGE_JMEM);
744 1.1 fvdl case 1:
745 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
746 1.1 fvdl break;
747 1.1 fvdl default:
748 1.1 fvdl break;
749 1.1 fvdl }
750 1.1 fvdl }
751 1.1 fvdl
752 1.1 fvdl return error;
753 1.1 fvdl }
754 1.1 fvdl
755 1.1 fvdl /*
756 1.1 fvdl * Allocate a jumbo buffer.
757 1.1 fvdl */
758 1.1 fvdl void *
759 1.1 fvdl bge_jalloc(sc)
760 1.1 fvdl struct bge_softc *sc;
761 1.1 fvdl {
762 1.1 fvdl struct bge_jpool_entry *entry;
763 1.1 fvdl
764 1.1 fvdl entry = SLIST_FIRST(&sc->bge_jfree_listhead);
765 1.1 fvdl
766 1.1 fvdl if (entry == NULL) {
767 1.1 fvdl printf("%s: no free jumbo buffers\n", sc->bge_dev.dv_xname);
768 1.1 fvdl return(NULL);
769 1.1 fvdl }
770 1.1 fvdl
771 1.1 fvdl SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
772 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jinuse_listhead, entry, jpool_entries);
773 1.1 fvdl return(sc->bge_cdata.bge_jslots[entry->slot]);
774 1.1 fvdl }
775 1.1 fvdl
776 1.1 fvdl /*
777 1.1 fvdl * Release a jumbo buffer.
778 1.1 fvdl */
779 1.1 fvdl void
780 1.1 fvdl bge_jfree(m, buf, size, arg)
781 1.1 fvdl struct mbuf *m;
782 1.1 fvdl caddr_t buf;
783 1.31 thorpej size_t size;
784 1.1 fvdl void *arg;
785 1.1 fvdl {
786 1.1 fvdl struct bge_jpool_entry *entry;
787 1.1 fvdl struct bge_softc *sc;
788 1.1 fvdl int i, s;
789 1.1 fvdl
790 1.1 fvdl /* Extract the softc struct pointer. */
791 1.1 fvdl sc = (struct bge_softc *)arg;
792 1.1 fvdl
793 1.1 fvdl if (sc == NULL)
794 1.1 fvdl panic("bge_jfree: can't find softc pointer!");
795 1.1 fvdl
796 1.1 fvdl /* calculate the slot this buffer belongs to */
797 1.1 fvdl
798 1.1 fvdl i = ((caddr_t)buf
799 1.1 fvdl - (caddr_t)sc->bge_cdata.bge_jumbo_buf) / BGE_JLEN;
800 1.1 fvdl
801 1.1 fvdl if ((i < 0) || (i >= BGE_JSLOTS))
802 1.1 fvdl panic("bge_jfree: asked to free buffer that we don't manage!");
803 1.1 fvdl
804 1.1 fvdl s = splvm();
805 1.1 fvdl entry = SLIST_FIRST(&sc->bge_jinuse_listhead);
806 1.1 fvdl if (entry == NULL)
807 1.1 fvdl panic("bge_jfree: buffer not in use!");
808 1.1 fvdl entry->slot = i;
809 1.1 fvdl SLIST_REMOVE_HEAD(&sc->bge_jinuse_listhead, jpool_entries);
810 1.1 fvdl SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, entry, jpool_entries);
811 1.1 fvdl
812 1.1 fvdl if (__predict_true(m != NULL))
813 1.1 fvdl pool_cache_put(&mbpool_cache, m);
814 1.1 fvdl splx(s);
815 1.1 fvdl }
816 1.1 fvdl
817 1.1 fvdl
818 1.1 fvdl /*
819 1.1 fvdl * Intialize a standard receive ring descriptor.
820 1.1 fvdl */
821 1.1 fvdl int
822 1.1 fvdl bge_newbuf_std(sc, i, m, dmamap)
823 1.1 fvdl struct bge_softc *sc;
824 1.1 fvdl int i;
825 1.1 fvdl struct mbuf *m;
826 1.1 fvdl bus_dmamap_t dmamap;
827 1.1 fvdl {
828 1.1 fvdl struct mbuf *m_new = NULL;
829 1.1 fvdl struct bge_rx_bd *r;
830 1.1 fvdl int error;
831 1.1 fvdl
832 1.1 fvdl if (dmamap == NULL) {
833 1.1 fvdl error = bus_dmamap_create(sc->bge_dmatag, MCLBYTES, 1,
834 1.1 fvdl MCLBYTES, 0, BUS_DMA_NOWAIT, &dmamap);
835 1.1 fvdl if (error != 0)
836 1.1 fvdl return error;
837 1.1 fvdl }
838 1.1 fvdl
839 1.1 fvdl sc->bge_cdata.bge_rx_std_map[i] = dmamap;
840 1.1 fvdl
841 1.1 fvdl if (m == NULL) {
842 1.1 fvdl MGETHDR(m_new, M_DONTWAIT, MT_DATA);
843 1.1 fvdl if (m_new == NULL) {
844 1.1 fvdl return(ENOBUFS);
845 1.1 fvdl }
846 1.1 fvdl
847 1.1 fvdl MCLGET(m_new, M_DONTWAIT);
848 1.1 fvdl if (!(m_new->m_flags & M_EXT)) {
849 1.1 fvdl m_freem(m_new);
850 1.1 fvdl return(ENOBUFS);
851 1.1 fvdl }
852 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
853 1.37 jonathan if (!sc->bge_rx_alignment_bug)
854 1.37 jonathan m_adj(m_new, ETHER_ALIGN);
855 1.1 fvdl
856 1.1 fvdl if (bus_dmamap_load_mbuf(sc->bge_dmatag, dmamap, m_new,
857 1.1 fvdl BUS_DMA_READ|BUS_DMA_NOWAIT))
858 1.1 fvdl return(ENOBUFS);
859 1.1 fvdl } else {
860 1.1 fvdl m_new = m;
861 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
862 1.1 fvdl m_new->m_data = m_new->m_ext.ext_buf;
863 1.37 jonathan if (!sc->bge_rx_alignment_bug)
864 1.37 jonathan m_adj(m_new, ETHER_ALIGN);
865 1.1 fvdl }
866 1.1 fvdl
867 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[i] = m_new;
868 1.1 fvdl r = &sc->bge_rdata->bge_rx_std_ring[i];
869 1.1 fvdl bge_set_hostaddr(&r->bge_addr,
870 1.10 fvdl dmamap->dm_segs[0].ds_addr);
871 1.1 fvdl r->bge_flags = BGE_RXBDFLAG_END;
872 1.1 fvdl r->bge_len = m_new->m_len;
873 1.1 fvdl r->bge_idx = i;
874 1.1 fvdl
875 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
876 1.1 fvdl offsetof(struct bge_ring_data, bge_rx_std_ring) +
877 1.1 fvdl i * sizeof (struct bge_rx_bd),
878 1.1 fvdl sizeof (struct bge_rx_bd),
879 1.1 fvdl BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
880 1.1 fvdl
881 1.1 fvdl return(0);
882 1.1 fvdl }
883 1.1 fvdl
884 1.1 fvdl /*
885 1.1 fvdl * Initialize a jumbo receive ring descriptor. This allocates
886 1.1 fvdl * a jumbo buffer from the pool managed internally by the driver.
887 1.1 fvdl */
888 1.1 fvdl int
889 1.1 fvdl bge_newbuf_jumbo(sc, i, m)
890 1.1 fvdl struct bge_softc *sc;
891 1.1 fvdl int i;
892 1.1 fvdl struct mbuf *m;
893 1.1 fvdl {
894 1.1 fvdl struct mbuf *m_new = NULL;
895 1.1 fvdl struct bge_rx_bd *r;
896 1.1 fvdl
897 1.1 fvdl if (m == NULL) {
898 1.1 fvdl caddr_t *buf = NULL;
899 1.1 fvdl
900 1.1 fvdl /* Allocate the mbuf. */
901 1.1 fvdl MGETHDR(m_new, M_DONTWAIT, MT_DATA);
902 1.1 fvdl if (m_new == NULL) {
903 1.1 fvdl return(ENOBUFS);
904 1.1 fvdl }
905 1.1 fvdl
906 1.1 fvdl /* Allocate the jumbo buffer */
907 1.1 fvdl buf = bge_jalloc(sc);
908 1.1 fvdl if (buf == NULL) {
909 1.1 fvdl m_freem(m_new);
910 1.1 fvdl printf("%s: jumbo allocation failed "
911 1.1 fvdl "-- packet dropped!\n", sc->bge_dev.dv_xname);
912 1.1 fvdl return(ENOBUFS);
913 1.1 fvdl }
914 1.1 fvdl
915 1.1 fvdl /* Attach the buffer to the mbuf. */
916 1.1 fvdl m_new->m_len = m_new->m_pkthdr.len = BGE_JUMBO_FRAMELEN;
917 1.1 fvdl MEXTADD(m_new, buf, BGE_JUMBO_FRAMELEN, M_DEVBUF,
918 1.1 fvdl bge_jfree, sc);
919 1.1 fvdl } else {
920 1.1 fvdl m_new = m;
921 1.1 fvdl m_new->m_data = m_new->m_ext.ext_buf;
922 1.1 fvdl m_new->m_ext.ext_size = BGE_JUMBO_FRAMELEN;
923 1.1 fvdl }
924 1.1 fvdl
925 1.37 jonathan if (!sc->bge_rx_alignment_bug)
926 1.37 jonathan m_adj(m_new, ETHER_ALIGN);
927 1.1 fvdl /* Set up the descriptor. */
928 1.1 fvdl r = &sc->bge_rdata->bge_rx_jumbo_ring[i];
929 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new;
930 1.1 fvdl bge_set_hostaddr(&r->bge_addr, BGE_JUMBO_DMA_ADDR(sc, m_new));
931 1.1 fvdl r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING;
932 1.1 fvdl r->bge_len = m_new->m_len;
933 1.1 fvdl r->bge_idx = i;
934 1.1 fvdl
935 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
936 1.1 fvdl offsetof(struct bge_ring_data, bge_rx_jumbo_ring) +
937 1.1 fvdl i * sizeof (struct bge_rx_bd),
938 1.1 fvdl sizeof (struct bge_rx_bd),
939 1.1 fvdl BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
940 1.1 fvdl
941 1.1 fvdl return(0);
942 1.1 fvdl }
943 1.1 fvdl
944 1.1 fvdl /*
945 1.1 fvdl * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
946 1.1 fvdl * that's 1MB or memory, which is a lot. For now, we fill only the first
947 1.1 fvdl * 256 ring entries and hope that our CPU is fast enough to keep up with
948 1.1 fvdl * the NIC.
949 1.1 fvdl */
950 1.1 fvdl int
951 1.1 fvdl bge_init_rx_ring_std(sc)
952 1.1 fvdl struct bge_softc *sc;
953 1.1 fvdl {
954 1.1 fvdl int i;
955 1.1 fvdl
956 1.1 fvdl if (sc->bge_flags & BGE_RXRING_VALID)
957 1.1 fvdl return 0;
958 1.1 fvdl
959 1.1 fvdl for (i = 0; i < BGE_SSLOTS; i++) {
960 1.1 fvdl if (bge_newbuf_std(sc, i, NULL, 0) == ENOBUFS)
961 1.1 fvdl return(ENOBUFS);
962 1.1 fvdl }
963 1.1 fvdl
964 1.1 fvdl sc->bge_std = i - 1;
965 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
966 1.1 fvdl
967 1.1 fvdl sc->bge_flags |= BGE_RXRING_VALID;
968 1.1 fvdl
969 1.1 fvdl return(0);
970 1.1 fvdl }
971 1.1 fvdl
972 1.1 fvdl void
973 1.1 fvdl bge_free_rx_ring_std(sc)
974 1.1 fvdl struct bge_softc *sc;
975 1.1 fvdl {
976 1.1 fvdl int i;
977 1.1 fvdl
978 1.1 fvdl if (!(sc->bge_flags & BGE_RXRING_VALID))
979 1.1 fvdl return;
980 1.1 fvdl
981 1.1 fvdl for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
982 1.1 fvdl if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
983 1.1 fvdl m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
984 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[i] = NULL;
985 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag,
986 1.1 fvdl sc->bge_cdata.bge_rx_std_map[i]);
987 1.1 fvdl }
988 1.1 fvdl memset((char *)&sc->bge_rdata->bge_rx_std_ring[i], 0,
989 1.1 fvdl sizeof(struct bge_rx_bd));
990 1.1 fvdl }
991 1.1 fvdl
992 1.1 fvdl sc->bge_flags &= ~BGE_RXRING_VALID;
993 1.1 fvdl }
994 1.1 fvdl
995 1.1 fvdl int
996 1.1 fvdl bge_init_rx_ring_jumbo(sc)
997 1.1 fvdl struct bge_softc *sc;
998 1.1 fvdl {
999 1.1 fvdl int i;
1000 1.34 jonathan volatile struct bge_rcb *rcb;
1001 1.1 fvdl
1002 1.59 martin if (sc->bge_flags & BGE_JUMBO_RXRING_VALID)
1003 1.59 martin return 0;
1004 1.59 martin
1005 1.1 fvdl for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1006 1.1 fvdl if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
1007 1.1 fvdl return(ENOBUFS);
1008 1.1 fvdl };
1009 1.1 fvdl
1010 1.1 fvdl sc->bge_jumbo = i - 1;
1011 1.59 martin sc->bge_flags |= BGE_JUMBO_RXRING_VALID;
1012 1.1 fvdl
1013 1.1 fvdl rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb;
1014 1.34 jonathan rcb->bge_maxlen_flags = 0;
1015 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
1016 1.1 fvdl
1017 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
1018 1.1 fvdl
1019 1.1 fvdl return(0);
1020 1.1 fvdl }
1021 1.1 fvdl
1022 1.1 fvdl void
1023 1.1 fvdl bge_free_rx_ring_jumbo(sc)
1024 1.1 fvdl struct bge_softc *sc;
1025 1.1 fvdl {
1026 1.1 fvdl int i;
1027 1.1 fvdl
1028 1.1 fvdl if (!(sc->bge_flags & BGE_JUMBO_RXRING_VALID))
1029 1.1 fvdl return;
1030 1.1 fvdl
1031 1.1 fvdl for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1032 1.1 fvdl if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1033 1.1 fvdl m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1034 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
1035 1.1 fvdl }
1036 1.1 fvdl memset((char *)&sc->bge_rdata->bge_rx_jumbo_ring[i], 0,
1037 1.1 fvdl sizeof(struct bge_rx_bd));
1038 1.1 fvdl }
1039 1.1 fvdl
1040 1.1 fvdl sc->bge_flags &= ~BGE_JUMBO_RXRING_VALID;
1041 1.1 fvdl }
1042 1.1 fvdl
1043 1.1 fvdl void
1044 1.1 fvdl bge_free_tx_ring(sc)
1045 1.1 fvdl struct bge_softc *sc;
1046 1.1 fvdl {
1047 1.1 fvdl int i, freed;
1048 1.1 fvdl struct txdmamap_pool_entry *dma;
1049 1.1 fvdl
1050 1.1 fvdl if (!(sc->bge_flags & BGE_TXRING_VALID))
1051 1.1 fvdl return;
1052 1.1 fvdl
1053 1.1 fvdl freed = 0;
1054 1.1 fvdl
1055 1.1 fvdl for (i = 0; i < BGE_TX_RING_CNT; i++) {
1056 1.1 fvdl if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
1057 1.1 fvdl freed++;
1058 1.1 fvdl m_freem(sc->bge_cdata.bge_tx_chain[i]);
1059 1.1 fvdl sc->bge_cdata.bge_tx_chain[i] = NULL;
1060 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, sc->txdma[i],
1061 1.1 fvdl link);
1062 1.1 fvdl sc->txdma[i] = 0;
1063 1.1 fvdl }
1064 1.1 fvdl memset((char *)&sc->bge_rdata->bge_tx_ring[i], 0,
1065 1.1 fvdl sizeof(struct bge_tx_bd));
1066 1.1 fvdl }
1067 1.1 fvdl
1068 1.1 fvdl while ((dma = SLIST_FIRST(&sc->txdma_list))) {
1069 1.1 fvdl SLIST_REMOVE_HEAD(&sc->txdma_list, link);
1070 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, dma->dmamap);
1071 1.1 fvdl free(dma, M_DEVBUF);
1072 1.1 fvdl }
1073 1.1 fvdl
1074 1.1 fvdl sc->bge_flags &= ~BGE_TXRING_VALID;
1075 1.1 fvdl }
1076 1.1 fvdl
1077 1.1 fvdl int
1078 1.1 fvdl bge_init_tx_ring(sc)
1079 1.1 fvdl struct bge_softc *sc;
1080 1.1 fvdl {
1081 1.1 fvdl int i;
1082 1.1 fvdl bus_dmamap_t dmamap;
1083 1.1 fvdl struct txdmamap_pool_entry *dma;
1084 1.1 fvdl
1085 1.1 fvdl if (sc->bge_flags & BGE_TXRING_VALID)
1086 1.1 fvdl return 0;
1087 1.1 fvdl
1088 1.1 fvdl sc->bge_txcnt = 0;
1089 1.1 fvdl sc->bge_tx_saved_considx = 0;
1090 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
1091 1.25 jonathan if (sc->bge_quirks & BGE_QUIRK_PRODUCER_BUG) /* 5700 b2 errata */
1092 1.25 jonathan CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
1093 1.25 jonathan
1094 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
1095 1.25 jonathan if (sc->bge_quirks & BGE_QUIRK_PRODUCER_BUG) /* 5700 b2 errata */
1096 1.25 jonathan CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
1097 1.1 fvdl
1098 1.1 fvdl SLIST_INIT(&sc->txdma_list);
1099 1.1 fvdl for (i = 0; i < BGE_RSLOTS; i++) {
1100 1.1 fvdl if (bus_dmamap_create(sc->bge_dmatag, ETHER_MAX_LEN_JUMBO,
1101 1.1 fvdl BGE_NTXSEG, ETHER_MAX_LEN_JUMBO, 0, BUS_DMA_NOWAIT,
1102 1.1 fvdl &dmamap))
1103 1.1 fvdl return(ENOBUFS);
1104 1.1 fvdl if (dmamap == NULL)
1105 1.1 fvdl panic("dmamap NULL in bge_init_tx_ring");
1106 1.1 fvdl dma = malloc(sizeof(*dma), M_DEVBUF, M_NOWAIT);
1107 1.1 fvdl if (dma == NULL) {
1108 1.1 fvdl printf("%s: can't alloc txdmamap_pool_entry\n",
1109 1.1 fvdl sc->bge_dev.dv_xname);
1110 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, dmamap);
1111 1.1 fvdl return (ENOMEM);
1112 1.1 fvdl }
1113 1.1 fvdl dma->dmamap = dmamap;
1114 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, dma, link);
1115 1.1 fvdl }
1116 1.1 fvdl
1117 1.1 fvdl sc->bge_flags |= BGE_TXRING_VALID;
1118 1.1 fvdl
1119 1.1 fvdl return(0);
1120 1.1 fvdl }
1121 1.1 fvdl
1122 1.1 fvdl void
1123 1.1 fvdl bge_setmulti(sc)
1124 1.1 fvdl struct bge_softc *sc;
1125 1.1 fvdl {
1126 1.1 fvdl struct ethercom *ac = &sc->ethercom;
1127 1.1 fvdl struct ifnet *ifp = &ac->ec_if;
1128 1.1 fvdl struct ether_multi *enm;
1129 1.1 fvdl struct ether_multistep step;
1130 1.1 fvdl u_int32_t hashes[4] = { 0, 0, 0, 0 };
1131 1.1 fvdl u_int32_t h;
1132 1.1 fvdl int i;
1133 1.1 fvdl
1134 1.13 thorpej if (ifp->if_flags & IFF_PROMISC)
1135 1.13 thorpej goto allmulti;
1136 1.1 fvdl
1137 1.1 fvdl /* Now program new ones. */
1138 1.1 fvdl ETHER_FIRST_MULTI(step, ac, enm);
1139 1.1 fvdl while (enm != NULL) {
1140 1.13 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1141 1.13 thorpej /*
1142 1.13 thorpej * We must listen to a range of multicast addresses.
1143 1.13 thorpej * For now, just accept all multicasts, rather than
1144 1.13 thorpej * trying to set only those filter bits needed to match
1145 1.13 thorpej * the range. (At this time, the only use of address
1146 1.13 thorpej * ranges is for IP multicast routing, for which the
1147 1.13 thorpej * range is big enough to require all bits set.)
1148 1.13 thorpej */
1149 1.13 thorpej goto allmulti;
1150 1.13 thorpej }
1151 1.13 thorpej
1152 1.13 thorpej h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1153 1.13 thorpej
1154 1.13 thorpej /* Just want the 7 least-significant bits. */
1155 1.13 thorpej h &= 0x7f;
1156 1.13 thorpej
1157 1.1 fvdl hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
1158 1.1 fvdl ETHER_NEXT_MULTI(step, enm);
1159 1.1 fvdl }
1160 1.1 fvdl
1161 1.13 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1162 1.13 thorpej goto setit;
1163 1.13 thorpej
1164 1.13 thorpej allmulti:
1165 1.13 thorpej ifp->if_flags |= IFF_ALLMULTI;
1166 1.13 thorpej hashes[0] = hashes[1] = hashes[2] = hashes[3] = 0xffffffff;
1167 1.13 thorpej
1168 1.13 thorpej setit:
1169 1.1 fvdl for (i = 0; i < 4; i++)
1170 1.1 fvdl CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
1171 1.1 fvdl }
1172 1.1 fvdl
1173 1.24 matt const int bge_swapbits[] = {
1174 1.1 fvdl 0,
1175 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA,
1176 1.1 fvdl BGE_MODECTL_WORDSWAP_DATA,
1177 1.1 fvdl BGE_MODECTL_BYTESWAP_NONFRAME,
1178 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME,
1179 1.1 fvdl
1180 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA,
1181 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_BYTESWAP_NONFRAME,
1182 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_NONFRAME,
1183 1.1 fvdl
1184 1.1 fvdl BGE_MODECTL_WORDSWAP_DATA|BGE_MODECTL_BYTESWAP_NONFRAME,
1185 1.1 fvdl BGE_MODECTL_WORDSWAP_DATA|BGE_MODECTL_WORDSWAP_NONFRAME,
1186 1.1 fvdl
1187 1.1 fvdl BGE_MODECTL_BYTESWAP_NONFRAME|BGE_MODECTL_WORDSWAP_NONFRAME,
1188 1.1 fvdl
1189 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA|
1190 1.1 fvdl BGE_MODECTL_BYTESWAP_NONFRAME,
1191 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA|
1192 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME,
1193 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_BYTESWAP_NONFRAME|
1194 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME,
1195 1.1 fvdl BGE_MODECTL_WORDSWAP_DATA|BGE_MODECTL_BYTESWAP_NONFRAME|
1196 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME,
1197 1.1 fvdl
1198 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA|
1199 1.1 fvdl BGE_MODECTL_BYTESWAP_NONFRAME|BGE_MODECTL_WORDSWAP_NONFRAME,
1200 1.1 fvdl };
1201 1.1 fvdl
1202 1.1 fvdl int bge_swapindex = 0;
1203 1.1 fvdl
1204 1.1 fvdl /*
1205 1.1 fvdl * Do endian, PCI and DMA initialization. Also check the on-board ROM
1206 1.1 fvdl * self-test results.
1207 1.1 fvdl */
1208 1.1 fvdl int
1209 1.1 fvdl bge_chipinit(sc)
1210 1.1 fvdl struct bge_softc *sc;
1211 1.1 fvdl {
1212 1.1 fvdl u_int32_t cachesize;
1213 1.1 fvdl int i;
1214 1.25 jonathan u_int32_t dma_rw_ctl;
1215 1.1 fvdl struct pci_attach_args *pa = &(sc->bge_pa);
1216 1.1 fvdl
1217 1.1 fvdl
1218 1.1 fvdl /* Set endianness before we access any non-PCI registers. */
1219 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MISC_CTL,
1220 1.1 fvdl BGE_INIT);
1221 1.1 fvdl
1222 1.25 jonathan /* Set power state to D0. */
1223 1.25 jonathan bge_setpowerstate(sc, 0);
1224 1.25 jonathan
1225 1.1 fvdl /*
1226 1.1 fvdl * Check the 'ROM failed' bit on the RX CPU to see if
1227 1.1 fvdl * self-tests passed.
1228 1.1 fvdl */
1229 1.1 fvdl if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) {
1230 1.1 fvdl printf("%s: RX CPU self-diagnostics failed!\n",
1231 1.1 fvdl sc->bge_dev.dv_xname);
1232 1.1 fvdl return(ENODEV);
1233 1.1 fvdl }
1234 1.1 fvdl
1235 1.1 fvdl /* Clear the MAC control register */
1236 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
1237 1.1 fvdl
1238 1.1 fvdl /*
1239 1.1 fvdl * Clear the MAC statistics block in the NIC's
1240 1.1 fvdl * internal memory.
1241 1.1 fvdl */
1242 1.1 fvdl for (i = BGE_STATS_BLOCK;
1243 1.1 fvdl i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t))
1244 1.1 fvdl BGE_MEMWIN_WRITE(pa->pa_pc, pa->pa_tag, i, 0);
1245 1.1 fvdl
1246 1.1 fvdl for (i = BGE_STATUS_BLOCK;
1247 1.1 fvdl i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t))
1248 1.1 fvdl BGE_MEMWIN_WRITE(pa->pa_pc, pa->pa_tag, i, 0);
1249 1.1 fvdl
1250 1.1 fvdl /* Set up the PCI DMA control register. */
1251 1.25 jonathan if (pci_conf_read(pa->pa_pc, pa->pa_tag,BGE_PCI_PCISTATE) &
1252 1.25 jonathan BGE_PCISTATE_PCI_BUSMODE) {
1253 1.25 jonathan /* Conventional PCI bus */
1254 1.39 wiz DPRINTFN(4, ("(%s: PCI 2.2 DMA setting)\n", sc->bge_dev.dv_xname));
1255 1.25 jonathan dma_rw_ctl = (BGE_PCI_READ_CMD | BGE_PCI_WRITE_CMD |
1256 1.25 jonathan (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
1257 1.44 hannken (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT));
1258 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1259 1.44 hannken dma_rw_ctl |= 0x0F;
1260 1.44 hannken }
1261 1.25 jonathan } else {
1262 1.39 wiz DPRINTFN(4, ("(:%s: PCI-X DMA setting)\n", sc->bge_dev.dv_xname));
1263 1.25 jonathan /* PCI-X bus */
1264 1.25 jonathan dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
1265 1.25 jonathan (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
1266 1.25 jonathan (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) |
1267 1.25 jonathan (0x0F);
1268 1.25 jonathan /*
1269 1.25 jonathan * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround
1270 1.25 jonathan * for hardware bugs, which means we should also clear
1271 1.25 jonathan * the low-order MINDMA bits. In addition, the 5704
1272 1.25 jonathan * uses a different encoding of read/write watermarks.
1273 1.25 jonathan */
1274 1.57 jonathan if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5704) {
1275 1.25 jonathan dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
1276 1.25 jonathan /* should be 0x1f0000 */
1277 1.25 jonathan (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
1278 1.25 jonathan (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT);
1279 1.25 jonathan dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE;
1280 1.25 jonathan }
1281 1.57 jonathan else if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_BCM5703) {
1282 1.25 jonathan dma_rw_ctl &= 0xfffffff0;
1283 1.25 jonathan dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE;
1284 1.25 jonathan }
1285 1.25 jonathan }
1286 1.25 jonathan
1287 1.25 jonathan pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL, dma_rw_ctl);
1288 1.1 fvdl
1289 1.1 fvdl /*
1290 1.1 fvdl * Set up general mode register.
1291 1.1 fvdl */
1292 1.1 fvdl CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS|
1293 1.1 fvdl BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS|
1294 1.54 fvdl BGE_MODECTL_TX_NO_PHDR_CSUM|BGE_MODECTL_RX_NO_PHDR_CSUM);
1295 1.1 fvdl
1296 1.1 fvdl /* Get cache line size. */
1297 1.1 fvdl cachesize = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_CACHESZ);
1298 1.1 fvdl
1299 1.1 fvdl /*
1300 1.1 fvdl * Avoid violating PCI spec on certain chip revs.
1301 1.1 fvdl */
1302 1.1 fvdl if (pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_CMD) &
1303 1.1 fvdl PCIM_CMD_MWIEN) {
1304 1.1 fvdl switch(cachesize) {
1305 1.1 fvdl case 1:
1306 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1307 1.1 fvdl BGE_PCI_WRITE_BNDRY_16BYTES);
1308 1.1 fvdl break;
1309 1.1 fvdl case 2:
1310 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1311 1.1 fvdl BGE_PCI_WRITE_BNDRY_32BYTES);
1312 1.1 fvdl break;
1313 1.1 fvdl case 4:
1314 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1315 1.1 fvdl BGE_PCI_WRITE_BNDRY_64BYTES);
1316 1.1 fvdl break;
1317 1.1 fvdl case 8:
1318 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1319 1.1 fvdl BGE_PCI_WRITE_BNDRY_128BYTES);
1320 1.1 fvdl break;
1321 1.1 fvdl case 16:
1322 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1323 1.1 fvdl BGE_PCI_WRITE_BNDRY_256BYTES);
1324 1.1 fvdl break;
1325 1.1 fvdl case 32:
1326 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1327 1.1 fvdl BGE_PCI_WRITE_BNDRY_512BYTES);
1328 1.1 fvdl break;
1329 1.1 fvdl case 64:
1330 1.1 fvdl PCI_SETBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_DMA_RW_CTL,
1331 1.1 fvdl BGE_PCI_WRITE_BNDRY_1024BYTES);
1332 1.1 fvdl break;
1333 1.1 fvdl default:
1334 1.1 fvdl /* Disable PCI memory write and invalidate. */
1335 1.1 fvdl #if 0
1336 1.1 fvdl if (bootverbose)
1337 1.1 fvdl printf("%s: cache line size %d not "
1338 1.1 fvdl "supported; disabling PCI MWI\n",
1339 1.1 fvdl sc->bge_dev.dv_xname, cachesize);
1340 1.1 fvdl #endif
1341 1.1 fvdl PCI_CLRBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_CMD,
1342 1.1 fvdl PCIM_CMD_MWIEN);
1343 1.1 fvdl break;
1344 1.1 fvdl }
1345 1.1 fvdl }
1346 1.1 fvdl
1347 1.25 jonathan /*
1348 1.25 jonathan * Disable memory write invalidate. Apparently it is not supported
1349 1.25 jonathan * properly by these devices.
1350 1.25 jonathan */
1351 1.25 jonathan PCI_CLRBIT(pa->pa_pc, pa->pa_tag, BGE_PCI_CMD, PCIM_CMD_MWIEN);
1352 1.25 jonathan
1353 1.25 jonathan
1354 1.1 fvdl #ifdef __brokenalpha__
1355 1.1 fvdl /*
1356 1.1 fvdl * Must insure that we do not cross an 8K (bytes) boundary
1357 1.1 fvdl * for DMA reads. Our highest limit is 1K bytes. This is a
1358 1.1 fvdl * restriction on some ALPHA platforms with early revision
1359 1.1 fvdl * 21174 PCI chipsets, such as the AlphaPC 164lx
1360 1.1 fvdl */
1361 1.1 fvdl PCI_SETBIT(sc, BGE_PCI_DMA_RW_CTL, BGE_PCI_READ_BNDRY_1024, 4);
1362 1.1 fvdl #endif
1363 1.1 fvdl
1364 1.33 tsutsui /* Set the timer prescaler (always 66MHz) */
1365 1.1 fvdl CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
1366 1.1 fvdl
1367 1.1 fvdl return(0);
1368 1.1 fvdl }
1369 1.1 fvdl
1370 1.1 fvdl int
1371 1.1 fvdl bge_blockinit(sc)
1372 1.1 fvdl struct bge_softc *sc;
1373 1.1 fvdl {
1374 1.34 jonathan volatile struct bge_rcb *rcb;
1375 1.1 fvdl bus_size_t rcb_addr;
1376 1.1 fvdl int i;
1377 1.1 fvdl struct ifnet *ifp = &sc->ethercom.ec_if;
1378 1.1 fvdl bge_hostaddr taddr;
1379 1.1 fvdl
1380 1.1 fvdl /*
1381 1.1 fvdl * Initialize the memory window pointer register so that
1382 1.1 fvdl * we can access the first 32K of internal NIC RAM. This will
1383 1.1 fvdl * allow us to set up the TX send ring RCBs and the RX return
1384 1.1 fvdl * ring RCBs, plus other things which live in NIC memory.
1385 1.1 fvdl */
1386 1.1 fvdl
1387 1.1 fvdl pci_conf_write(sc->bge_pa.pa_pc, sc->bge_pa.pa_tag,
1388 1.1 fvdl BGE_PCI_MEMWIN_BASEADDR, 0);
1389 1.1 fvdl
1390 1.1 fvdl /* Configure mbuf memory pool */
1391 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1392 1.44 hannken if (sc->bge_extram) {
1393 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
1394 1.44 hannken BGE_EXT_SSRAM);
1395 1.54 fvdl if ((sc->bge_quirks & BGE_QUIRK_FEWER_MBUFS) != 0)
1396 1.54 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1397 1.54 fvdl else
1398 1.54 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
1399 1.44 hannken } else {
1400 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
1401 1.44 hannken BGE_BUFFPOOL_1);
1402 1.54 fvdl if ((sc->bge_quirks & BGE_QUIRK_FEWER_MBUFS) != 0)
1403 1.54 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1404 1.54 fvdl else
1405 1.54 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
1406 1.44 hannken }
1407 1.44 hannken
1408 1.44 hannken /* Configure DMA resource pool */
1409 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
1410 1.44 hannken BGE_DMA_DESCRIPTORS);
1411 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
1412 1.1 fvdl }
1413 1.1 fvdl
1414 1.1 fvdl /* Configure mbuf pool watermarks */
1415 1.25 jonathan #ifdef ORIG_WPAUL_VALUES
1416 1.1 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 24);
1417 1.1 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 24);
1418 1.1 fvdl CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 48);
1419 1.25 jonathan #else
1420 1.25 jonathan /* new broadcom docs strongly recommend these: */
1421 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1422 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1423 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1424 1.44 hannken } else {
1425 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
1426 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
1427 1.44 hannken }
1428 1.25 jonathan CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
1429 1.25 jonathan #endif
1430 1.1 fvdl
1431 1.1 fvdl /* Configure DMA resource watermarks */
1432 1.1 fvdl CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
1433 1.1 fvdl CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
1434 1.1 fvdl
1435 1.1 fvdl /* Enable buffer manager */
1436 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1437 1.44 hannken CSR_WRITE_4(sc, BGE_BMAN_MODE,
1438 1.44 hannken BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN);
1439 1.44 hannken
1440 1.44 hannken /* Poll for buffer manager start indication */
1441 1.44 hannken for (i = 0; i < BGE_TIMEOUT; i++) {
1442 1.44 hannken if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
1443 1.44 hannken break;
1444 1.44 hannken DELAY(10);
1445 1.44 hannken }
1446 1.1 fvdl
1447 1.44 hannken if (i == BGE_TIMEOUT) {
1448 1.44 hannken printf("%s: buffer manager failed to start\n",
1449 1.44 hannken sc->bge_dev.dv_xname);
1450 1.44 hannken return(ENXIO);
1451 1.44 hannken }
1452 1.1 fvdl }
1453 1.1 fvdl
1454 1.1 fvdl /* Enable flow-through queues */
1455 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
1456 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
1457 1.1 fvdl
1458 1.1 fvdl /* Wait until queue initialization is complete */
1459 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
1460 1.1 fvdl if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
1461 1.1 fvdl break;
1462 1.1 fvdl DELAY(10);
1463 1.1 fvdl }
1464 1.1 fvdl
1465 1.1 fvdl if (i == BGE_TIMEOUT) {
1466 1.1 fvdl printf("%s: flow-through queue init failed\n",
1467 1.1 fvdl sc->bge_dev.dv_xname);
1468 1.1 fvdl return(ENXIO);
1469 1.1 fvdl }
1470 1.1 fvdl
1471 1.1 fvdl /* Initialize the standard RX ring control block */
1472 1.1 fvdl rcb = &sc->bge_rdata->bge_info.bge_std_rx_rcb;
1473 1.1 fvdl bge_set_hostaddr(&rcb->bge_hostaddr,
1474 1.1 fvdl BGE_RING_DMA_ADDR(sc, bge_rx_std_ring));
1475 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1476 1.44 hannken rcb->bge_maxlen_flags =
1477 1.44 hannken BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
1478 1.44 hannken } else {
1479 1.44 hannken rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
1480 1.44 hannken }
1481 1.1 fvdl if (sc->bge_extram)
1482 1.1 fvdl rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS;
1483 1.1 fvdl else
1484 1.1 fvdl rcb->bge_nicaddr = BGE_STD_RX_RINGS;
1485 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
1486 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1487 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
1488 1.34 jonathan CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
1489 1.1 fvdl
1490 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1491 1.44 hannken sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
1492 1.44 hannken } else {
1493 1.44 hannken sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
1494 1.44 hannken }
1495 1.44 hannken
1496 1.1 fvdl /*
1497 1.1 fvdl * Initialize the jumbo RX ring control block
1498 1.1 fvdl * We set the 'ring disabled' bit in the flags
1499 1.1 fvdl * field until we're actually ready to start
1500 1.1 fvdl * using this ring (i.e. once we set the MTU
1501 1.1 fvdl * high enough to require it).
1502 1.1 fvdl */
1503 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1504 1.44 hannken rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb;
1505 1.44 hannken bge_set_hostaddr(&rcb->bge_hostaddr,
1506 1.44 hannken BGE_RING_DMA_ADDR(sc, bge_rx_jumbo_ring));
1507 1.44 hannken rcb->bge_maxlen_flags =
1508 1.44 hannken BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN,
1509 1.44 hannken BGE_RCB_FLAG_RING_DISABLED);
1510 1.44 hannken if (sc->bge_extram)
1511 1.44 hannken rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS;
1512 1.44 hannken else
1513 1.44 hannken rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
1514 1.44 hannken
1515 1.44 hannken CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
1516 1.44 hannken rcb->bge_hostaddr.bge_addr_hi);
1517 1.44 hannken CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
1518 1.44 hannken rcb->bge_hostaddr.bge_addr_lo);
1519 1.44 hannken CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
1520 1.44 hannken rcb->bge_maxlen_flags);
1521 1.44 hannken CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
1522 1.44 hannken
1523 1.44 hannken /* Set up dummy disabled mini ring RCB */
1524 1.44 hannken rcb = &sc->bge_rdata->bge_info.bge_mini_rx_rcb;
1525 1.44 hannken rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
1526 1.44 hannken BGE_RCB_FLAG_RING_DISABLED);
1527 1.44 hannken CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
1528 1.44 hannken rcb->bge_maxlen_flags);
1529 1.1 fvdl
1530 1.44 hannken bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
1531 1.44 hannken offsetof(struct bge_ring_data, bge_info),
1532 1.44 hannken sizeof (struct bge_gib),
1533 1.44 hannken BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1534 1.44 hannken }
1535 1.1 fvdl
1536 1.1 fvdl /*
1537 1.1 fvdl * Set the BD ring replentish thresholds. The recommended
1538 1.1 fvdl * values are 1/8th the number of descriptors allocated to
1539 1.1 fvdl * each ring.
1540 1.1 fvdl */
1541 1.1 fvdl CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8);
1542 1.1 fvdl CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
1543 1.1 fvdl
1544 1.1 fvdl /*
1545 1.1 fvdl * Disable all unused send rings by setting the 'ring disabled'
1546 1.1 fvdl * bit in the flags field of all the TX send ring control blocks.
1547 1.1 fvdl * These are located in NIC memory.
1548 1.1 fvdl */
1549 1.1 fvdl rcb_addr = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1550 1.1 fvdl for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
1551 1.34 jonathan RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
1552 1.34 jonathan BGE_RCB_MAXLEN_FLAGS(0,BGE_RCB_FLAG_RING_DISABLED));
1553 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0);
1554 1.1 fvdl rcb_addr += sizeof(struct bge_rcb);
1555 1.1 fvdl }
1556 1.1 fvdl
1557 1.1 fvdl /* Configure TX RCB 0 (we use only the first ring) */
1558 1.1 fvdl rcb_addr = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1559 1.1 fvdl bge_set_hostaddr(&taddr, BGE_RING_DMA_ADDR(sc, bge_tx_ring));
1560 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1561 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1562 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_nicaddr,
1563 1.1 fvdl BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
1564 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1565 1.44 hannken RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
1566 1.44 hannken BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
1567 1.44 hannken }
1568 1.1 fvdl
1569 1.1 fvdl /* Disable all unused RX return rings */
1570 1.1 fvdl rcb_addr = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1571 1.1 fvdl for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
1572 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, 0);
1573 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, 0);
1574 1.34 jonathan RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
1575 1.44 hannken BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
1576 1.34 jonathan BGE_RCB_FLAG_RING_DISABLED));
1577 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0);
1578 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO +
1579 1.1 fvdl (i * (sizeof(u_int64_t))), 0);
1580 1.1 fvdl rcb_addr += sizeof(struct bge_rcb);
1581 1.1 fvdl }
1582 1.1 fvdl
1583 1.1 fvdl /* Initialize RX ring indexes */
1584 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0);
1585 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
1586 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
1587 1.1 fvdl
1588 1.1 fvdl /*
1589 1.1 fvdl * Set up RX return ring 0
1590 1.1 fvdl * Note that the NIC address for RX return rings is 0x00000000.
1591 1.1 fvdl * The return rings live entirely within the host, so the
1592 1.1 fvdl * nicaddr field in the RCB isn't used.
1593 1.1 fvdl */
1594 1.1 fvdl rcb_addr = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1595 1.1 fvdl bge_set_hostaddr(&taddr, BGE_RING_DMA_ADDR(sc, bge_rx_return_ring));
1596 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1597 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1598 1.1 fvdl RCB_WRITE_4(sc, rcb_addr, bge_nicaddr, 0x00000000);
1599 1.34 jonathan RCB_WRITE_4(sc, rcb_addr, bge_maxlen_flags,
1600 1.44 hannken BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
1601 1.1 fvdl
1602 1.1 fvdl /* Set random backoff seed for TX */
1603 1.1 fvdl CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
1604 1.1 fvdl LLADDR(ifp->if_sadl)[0] + LLADDR(ifp->if_sadl)[1] +
1605 1.1 fvdl LLADDR(ifp->if_sadl)[2] + LLADDR(ifp->if_sadl)[3] +
1606 1.1 fvdl LLADDR(ifp->if_sadl)[4] + LLADDR(ifp->if_sadl)[5] +
1607 1.1 fvdl BGE_TX_BACKOFF_SEED_MASK);
1608 1.1 fvdl
1609 1.1 fvdl /* Set inter-packet gap */
1610 1.1 fvdl CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
1611 1.1 fvdl
1612 1.1 fvdl /*
1613 1.1 fvdl * Specify which ring to use for packets that don't match
1614 1.1 fvdl * any RX rules.
1615 1.1 fvdl */
1616 1.1 fvdl CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
1617 1.1 fvdl
1618 1.1 fvdl /*
1619 1.1 fvdl * Configure number of RX lists. One interrupt distribution
1620 1.1 fvdl * list, sixteen active lists, one bad frames class.
1621 1.1 fvdl */
1622 1.1 fvdl CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
1623 1.1 fvdl
1624 1.1 fvdl /* Inialize RX list placement stats mask. */
1625 1.1 fvdl CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
1626 1.1 fvdl CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
1627 1.1 fvdl
1628 1.1 fvdl /* Disable host coalescing until we get it set up */
1629 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
1630 1.1 fvdl
1631 1.1 fvdl /* Poll to make sure it's shut down. */
1632 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
1633 1.1 fvdl if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
1634 1.1 fvdl break;
1635 1.1 fvdl DELAY(10);
1636 1.1 fvdl }
1637 1.1 fvdl
1638 1.1 fvdl if (i == BGE_TIMEOUT) {
1639 1.1 fvdl printf("%s: host coalescing engine failed to idle\n",
1640 1.1 fvdl sc->bge_dev.dv_xname);
1641 1.1 fvdl return(ENXIO);
1642 1.1 fvdl }
1643 1.1 fvdl
1644 1.1 fvdl /* Set up host coalescing defaults */
1645 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
1646 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
1647 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
1648 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
1649 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1650 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
1651 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
1652 1.44 hannken }
1653 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0);
1654 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0);
1655 1.1 fvdl
1656 1.1 fvdl /* Set up address of statistics block */
1657 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1658 1.44 hannken bge_set_hostaddr(&taddr,
1659 1.44 hannken BGE_RING_DMA_ADDR(sc, bge_info.bge_stats));
1660 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
1661 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
1662 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, taddr.bge_addr_hi);
1663 1.44 hannken CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, taddr.bge_addr_lo);
1664 1.44 hannken }
1665 1.1 fvdl
1666 1.1 fvdl /* Set up address of status block */
1667 1.1 fvdl bge_set_hostaddr(&taddr, BGE_RING_DMA_ADDR(sc, bge_status_block));
1668 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
1669 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, taddr.bge_addr_hi);
1670 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, taddr.bge_addr_lo);
1671 1.1 fvdl sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx = 0;
1672 1.1 fvdl sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx = 0;
1673 1.1 fvdl
1674 1.1 fvdl /* Turn on host coalescing state machine */
1675 1.1 fvdl CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
1676 1.1 fvdl
1677 1.1 fvdl /* Turn on RX BD completion state machine and enable attentions */
1678 1.1 fvdl CSR_WRITE_4(sc, BGE_RBDC_MODE,
1679 1.1 fvdl BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN);
1680 1.1 fvdl
1681 1.1 fvdl /* Turn on RX list placement state machine */
1682 1.1 fvdl CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
1683 1.1 fvdl
1684 1.1 fvdl /* Turn on RX list selector state machine. */
1685 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1686 1.44 hannken CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
1687 1.44 hannken }
1688 1.1 fvdl
1689 1.1 fvdl /* Turn on DMA, clear stats */
1690 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB|
1691 1.1 fvdl BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR|
1692 1.1 fvdl BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB|
1693 1.1 fvdl BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB|
1694 1.1 fvdl (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
1695 1.1 fvdl
1696 1.1 fvdl /* Set misc. local control, enable interrupts on attentions */
1697 1.25 jonathan sc->bge_local_ctrl_reg = BGE_MLC_INTR_ONATTN | BGE_MLC_AUTO_EEPROM;
1698 1.1 fvdl
1699 1.1 fvdl #ifdef notdef
1700 1.1 fvdl /* Assert GPIO pins for PHY reset */
1701 1.1 fvdl BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
1702 1.1 fvdl BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
1703 1.1 fvdl BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
1704 1.1 fvdl BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
1705 1.1 fvdl #endif
1706 1.1 fvdl
1707 1.25 jonathan #if defined(not_quite_yet)
1708 1.25 jonathan /* Linux driver enables enable gpio pin #1 on 5700s */
1709 1.51 fvdl if (sc->bge_chipid == BGE_CHIPID_BCM5700) {
1710 1.25 jonathan sc->bge_local_ctrl_reg |=
1711 1.25 jonathan (BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUTEN1);
1712 1.25 jonathan }
1713 1.25 jonathan #endif
1714 1.25 jonathan CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, sc->bge_local_ctrl_reg);
1715 1.25 jonathan
1716 1.1 fvdl /* Turn on DMA completion state machine */
1717 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1718 1.44 hannken CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
1719 1.44 hannken }
1720 1.1 fvdl
1721 1.1 fvdl /* Turn on write DMA state machine */
1722 1.1 fvdl CSR_WRITE_4(sc, BGE_WDMA_MODE,
1723 1.1 fvdl BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS);
1724 1.1 fvdl
1725 1.1 fvdl /* Turn on read DMA state machine */
1726 1.1 fvdl CSR_WRITE_4(sc, BGE_RDMA_MODE,
1727 1.1 fvdl BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS);
1728 1.1 fvdl
1729 1.1 fvdl /* Turn on RX data completion state machine */
1730 1.1 fvdl CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
1731 1.1 fvdl
1732 1.1 fvdl /* Turn on RX BD initiator state machine */
1733 1.1 fvdl CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
1734 1.1 fvdl
1735 1.1 fvdl /* Turn on RX data and RX BD initiator state machine */
1736 1.1 fvdl CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
1737 1.1 fvdl
1738 1.1 fvdl /* Turn on Mbuf cluster free state machine */
1739 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
1740 1.44 hannken CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
1741 1.44 hannken }
1742 1.1 fvdl
1743 1.1 fvdl /* Turn on send BD completion state machine */
1744 1.1 fvdl CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
1745 1.1 fvdl
1746 1.1 fvdl /* Turn on send data completion state machine */
1747 1.1 fvdl CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
1748 1.1 fvdl
1749 1.1 fvdl /* Turn on send data initiator state machine */
1750 1.1 fvdl CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
1751 1.1 fvdl
1752 1.1 fvdl /* Turn on send BD initiator state machine */
1753 1.1 fvdl CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
1754 1.1 fvdl
1755 1.1 fvdl /* Turn on send BD selector state machine */
1756 1.1 fvdl CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
1757 1.1 fvdl
1758 1.1 fvdl CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
1759 1.1 fvdl CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
1760 1.1 fvdl BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER);
1761 1.1 fvdl
1762 1.1 fvdl /* ack/clear link change events */
1763 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
1764 1.1 fvdl BGE_MACSTAT_CFG_CHANGED);
1765 1.1 fvdl CSR_WRITE_4(sc, BGE_MI_STS, 0);
1766 1.1 fvdl
1767 1.1 fvdl /* Enable PHY auto polling (for MII/GMII only) */
1768 1.1 fvdl if (sc->bge_tbi) {
1769 1.1 fvdl CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1770 1.1 fvdl } else {
1771 1.1 fvdl BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16);
1772 1.17 thorpej if (sc->bge_quirks & BGE_QUIRK_LINK_STATE_BROKEN)
1773 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1774 1.1 fvdl BGE_EVTENB_MI_INTERRUPT);
1775 1.1 fvdl }
1776 1.1 fvdl
1777 1.1 fvdl /* Enable link state change attentions. */
1778 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
1779 1.1 fvdl
1780 1.1 fvdl return(0);
1781 1.1 fvdl }
1782 1.1 fvdl
1783 1.16 thorpej static const struct bge_revision {
1784 1.51 fvdl uint32_t br_chipid;
1785 1.16 thorpej uint32_t br_quirks;
1786 1.16 thorpej const char *br_name;
1787 1.16 thorpej } bge_revisions[] = {
1788 1.51 fvdl { BGE_CHIPID_BCM5700_A0,
1789 1.17 thorpej BGE_QUIRK_LINK_STATE_BROKEN,
1790 1.16 thorpej "BCM5700 A0" },
1791 1.16 thorpej
1792 1.51 fvdl { BGE_CHIPID_BCM5700_A1,
1793 1.17 thorpej BGE_QUIRK_LINK_STATE_BROKEN,
1794 1.16 thorpej "BCM5700 A1" },
1795 1.16 thorpej
1796 1.51 fvdl { BGE_CHIPID_BCM5700_B0,
1797 1.26 jonathan BGE_QUIRK_LINK_STATE_BROKEN|BGE_QUIRK_CSUM_BROKEN|BGE_QUIRK_5700_COMMON,
1798 1.16 thorpej "BCM5700 B0" },
1799 1.16 thorpej
1800 1.51 fvdl { BGE_CHIPID_BCM5700_B1,
1801 1.26 jonathan BGE_QUIRK_LINK_STATE_BROKEN|BGE_QUIRK_5700_COMMON,
1802 1.16 thorpej "BCM5700 B1" },
1803 1.16 thorpej
1804 1.51 fvdl { BGE_CHIPID_BCM5700_B2,
1805 1.26 jonathan BGE_QUIRK_LINK_STATE_BROKEN|BGE_QUIRK_5700_COMMON,
1806 1.16 thorpej "BCM5700 B2" },
1807 1.16 thorpej
1808 1.17 thorpej /* This is treated like a BCM5700 Bx */
1809 1.51 fvdl { BGE_CHIPID_BCM5700_ALTIMA,
1810 1.26 jonathan BGE_QUIRK_LINK_STATE_BROKEN|BGE_QUIRK_5700_COMMON,
1811 1.16 thorpej "BCM5700 Altima" },
1812 1.16 thorpej
1813 1.51 fvdl { BGE_CHIPID_BCM5700_C0,
1814 1.16 thorpej 0,
1815 1.16 thorpej "BCM5700 C0" },
1816 1.16 thorpej
1817 1.51 fvdl { BGE_CHIPID_BCM5701_A0,
1818 1.37 jonathan 0, /*XXX really, just not known */
1819 1.16 thorpej "BCM5701 A0" },
1820 1.16 thorpej
1821 1.51 fvdl { BGE_CHIPID_BCM5701_B0,
1822 1.37 jonathan BGE_QUIRK_PCIX_DMA_ALIGN_BUG,
1823 1.16 thorpej "BCM5701 B0" },
1824 1.16 thorpej
1825 1.51 fvdl { BGE_CHIPID_BCM5701_B2,
1826 1.37 jonathan BGE_QUIRK_PCIX_DMA_ALIGN_BUG,
1827 1.16 thorpej "BCM5701 B2" },
1828 1.16 thorpej
1829 1.51 fvdl { BGE_CHIPID_BCM5701_B5,
1830 1.37 jonathan BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_PCIX_DMA_ALIGN_BUG,
1831 1.16 thorpej "BCM5701 B5" },
1832 1.16 thorpej
1833 1.51 fvdl { BGE_CHIPID_BCM5703_A0,
1834 1.16 thorpej 0,
1835 1.16 thorpej "BCM5703 A0" },
1836 1.16 thorpej
1837 1.51 fvdl { BGE_CHIPID_BCM5703_A1,
1838 1.16 thorpej 0,
1839 1.16 thorpej "BCM5703 A1" },
1840 1.16 thorpej
1841 1.51 fvdl { BGE_CHIPID_BCM5703_A2,
1842 1.24 matt BGE_QUIRK_ONLY_PHY_1,
1843 1.16 thorpej "BCM5703 A2" },
1844 1.16 thorpej
1845 1.55 pooka { BGE_CHIPID_BCM5703_A3,
1846 1.55 pooka BGE_QUIRK_ONLY_PHY_1,
1847 1.55 pooka "BCM5703 A3" },
1848 1.55 pooka
1849 1.51 fvdl { BGE_CHIPID_BCM5704_A0,
1850 1.54 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_FEWER_MBUFS,
1851 1.25 jonathan "BCM5704 A0" },
1852 1.40 fvdl
1853 1.51 fvdl { BGE_CHIPID_BCM5704_A1,
1854 1.54 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_FEWER_MBUFS,
1855 1.40 fvdl "BCM5704 A1" },
1856 1.40 fvdl
1857 1.51 fvdl { BGE_CHIPID_BCM5704_A2,
1858 1.54 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_FEWER_MBUFS,
1859 1.40 fvdl "BCM5704 A2" },
1860 1.49 fvdl
1861 1.51 fvdl { BGE_CHIPID_BCM5704_A3,
1862 1.54 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_FEWER_MBUFS,
1863 1.49 fvdl "BCM5704 A3" },
1864 1.25 jonathan
1865 1.51 fvdl { BGE_CHIPID_BCM5705_A0,
1866 1.51 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_5705_CORE,
1867 1.51 fvdl "BCM5705 A0" },
1868 1.51 fvdl
1869 1.51 fvdl { BGE_CHIPID_BCM5705_A1,
1870 1.44 hannken BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_5705_CORE,
1871 1.44 hannken "BCM5705 A1" },
1872 1.44 hannken
1873 1.51 fvdl { BGE_CHIPID_BCM5705_A2,
1874 1.51 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_5705_CORE,
1875 1.51 fvdl "BCM5705 A2" },
1876 1.51 fvdl
1877 1.51 fvdl { BGE_CHIPID_BCM5705_A3,
1878 1.51 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_5705_CORE,
1879 1.51 fvdl "BCM5705 A3" },
1880 1.51 fvdl
1881 1.16 thorpej { 0, 0, NULL }
1882 1.16 thorpej };
1883 1.16 thorpej
1884 1.51 fvdl /*
1885 1.51 fvdl * Some defaults for major revisions, so that newer steppings
1886 1.51 fvdl * that we don't know about have a shot at working.
1887 1.51 fvdl */
1888 1.51 fvdl static const struct bge_revision bge_majorrevs[] = {
1889 1.51 fvdl { BGE_ASICREV_BCM5700,
1890 1.51 fvdl BGE_QUIRK_LINK_STATE_BROKEN,
1891 1.51 fvdl "unknown BCM5700" },
1892 1.51 fvdl
1893 1.51 fvdl { BGE_ASICREV_BCM5701,
1894 1.51 fvdl BGE_QUIRK_PCIX_DMA_ALIGN_BUG,
1895 1.51 fvdl "unknown BCM5701" },
1896 1.51 fvdl
1897 1.51 fvdl { BGE_ASICREV_BCM5703,
1898 1.51 fvdl 0,
1899 1.51 fvdl "unknown BCM5703" },
1900 1.51 fvdl
1901 1.51 fvdl { BGE_ASICREV_BCM5704,
1902 1.51 fvdl BGE_QUIRK_ONLY_PHY_1,
1903 1.51 fvdl "unknown BCM5704" },
1904 1.51 fvdl
1905 1.51 fvdl { BGE_ASICREV_BCM5705,
1906 1.51 fvdl BGE_QUIRK_ONLY_PHY_1|BGE_QUIRK_5705_CORE,
1907 1.51 fvdl "unknown BCM5705" },
1908 1.51 fvdl
1909 1.51 fvdl { 0,
1910 1.51 fvdl 0,
1911 1.51 fvdl NULL }
1912 1.51 fvdl };
1913 1.51 fvdl
1914 1.51 fvdl
1915 1.16 thorpej static const struct bge_revision *
1916 1.51 fvdl bge_lookup_rev(uint32_t chipid)
1917 1.16 thorpej {
1918 1.16 thorpej const struct bge_revision *br;
1919 1.16 thorpej
1920 1.16 thorpej for (br = bge_revisions; br->br_name != NULL; br++) {
1921 1.51 fvdl if (br->br_chipid == chipid)
1922 1.51 fvdl return (br);
1923 1.51 fvdl }
1924 1.51 fvdl
1925 1.51 fvdl for (br = bge_majorrevs; br->br_name != NULL; br++) {
1926 1.51 fvdl if (br->br_chipid == BGE_ASICREV(chipid))
1927 1.16 thorpej return (br);
1928 1.16 thorpej }
1929 1.16 thorpej
1930 1.16 thorpej return (NULL);
1931 1.16 thorpej }
1932 1.16 thorpej
1933 1.7 thorpej static const struct bge_product {
1934 1.7 thorpej pci_vendor_id_t bp_vendor;
1935 1.7 thorpej pci_product_id_t bp_product;
1936 1.7 thorpej const char *bp_name;
1937 1.7 thorpej } bge_products[] = {
1938 1.7 thorpej /*
1939 1.7 thorpej * The BCM5700 documentation seems to indicate that the hardware
1940 1.7 thorpej * still has the Alteon vendor ID burned into it, though it
1941 1.7 thorpej * should always be overridden by the value in the EEPROM. We'll
1942 1.7 thorpej * check for it anyway.
1943 1.7 thorpej */
1944 1.7 thorpej { PCI_VENDOR_ALTEON,
1945 1.7 thorpej PCI_PRODUCT_ALTEON_BCM5700,
1946 1.51 fvdl "Broadcom BCM5700 Gigabit Ethernet",
1947 1.51 fvdl },
1948 1.7 thorpej { PCI_VENDOR_ALTEON,
1949 1.7 thorpej PCI_PRODUCT_ALTEON_BCM5701,
1950 1.51 fvdl "Broadcom BCM5701 Gigabit Ethernet",
1951 1.51 fvdl },
1952 1.7 thorpej
1953 1.7 thorpej { PCI_VENDOR_ALTIMA,
1954 1.7 thorpej PCI_PRODUCT_ALTIMA_AC1000,
1955 1.51 fvdl "Altima AC1000 Gigabit Ethernet",
1956 1.51 fvdl },
1957 1.14 enami { PCI_VENDOR_ALTIMA,
1958 1.14 enami PCI_PRODUCT_ALTIMA_AC1001,
1959 1.51 fvdl "Altima AC1001 Gigabit Ethernet",
1960 1.51 fvdl },
1961 1.7 thorpej { PCI_VENDOR_ALTIMA,
1962 1.7 thorpej PCI_PRODUCT_ALTIMA_AC9100,
1963 1.51 fvdl "Altima AC9100 Gigabit Ethernet",
1964 1.51 fvdl },
1965 1.7 thorpej
1966 1.7 thorpej { PCI_VENDOR_BROADCOM,
1967 1.7 thorpej PCI_PRODUCT_BROADCOM_BCM5700,
1968 1.51 fvdl "Broadcom BCM5700 Gigabit Ethernet",
1969 1.51 fvdl },
1970 1.7 thorpej { PCI_VENDOR_BROADCOM,
1971 1.7 thorpej PCI_PRODUCT_BROADCOM_BCM5701,
1972 1.51 fvdl "Broadcom BCM5701 Gigabit Ethernet",
1973 1.51 fvdl },
1974 1.24 matt { PCI_VENDOR_BROADCOM,
1975 1.24 matt PCI_PRODUCT_BROADCOM_BCM5702,
1976 1.51 fvdl "Broadcom BCM5702 Gigabit Ethernet",
1977 1.51 fvdl },
1978 1.24 matt { PCI_VENDOR_BROADCOM,
1979 1.24 matt PCI_PRODUCT_BROADCOM_BCM5702X,
1980 1.24 matt "Broadcom BCM5702X Gigabit Ethernet" },
1981 1.51 fvdl
1982 1.24 matt { PCI_VENDOR_BROADCOM,
1983 1.24 matt PCI_PRODUCT_BROADCOM_BCM5703,
1984 1.51 fvdl "Broadcom BCM5703 Gigabit Ethernet",
1985 1.51 fvdl },
1986 1.24 matt { PCI_VENDOR_BROADCOM,
1987 1.24 matt PCI_PRODUCT_BROADCOM_BCM5703X,
1988 1.51 fvdl "Broadcom BCM5703X Gigabit Ethernet",
1989 1.51 fvdl },
1990 1.55 pooka { PCI_VENDOR_BROADCOM,
1991 1.55 pooka PCI_PRODUCT_BROADCOM_BCM5703A3,
1992 1.55 pooka "Broadcom BCM5703A3 Gigabit Ethernet",
1993 1.55 pooka },
1994 1.51 fvdl
1995 1.25 jonathan { PCI_VENDOR_BROADCOM,
1996 1.25 jonathan PCI_PRODUCT_BROADCOM_BCM5704C,
1997 1.51 fvdl "Broadcom BCM5704C Dual Gigabit Ethernet",
1998 1.51 fvdl },
1999 1.25 jonathan { PCI_VENDOR_BROADCOM,
2000 1.25 jonathan PCI_PRODUCT_BROADCOM_BCM5704S,
2001 1.51 fvdl "Broadcom BCM5704S Dual Gigabit Ethernet",
2002 1.51 fvdl },
2003 1.51 fvdl
2004 1.51 fvdl { PCI_VENDOR_BROADCOM,
2005 1.51 fvdl PCI_PRODUCT_BROADCOM_BCM5705,
2006 1.51 fvdl "Broadcom BCM5705 Gigabit Ethernet",
2007 1.51 fvdl },
2008 1.51 fvdl { PCI_VENDOR_BROADCOM,
2009 1.51 fvdl PCI_PRODUCT_BROADCOM_BCM5705_ALT,
2010 1.51 fvdl "Broadcom BCM5705 Gigabit Ethernet",
2011 1.51 fvdl },
2012 1.44 hannken { PCI_VENDOR_BROADCOM,
2013 1.44 hannken PCI_PRODUCT_BROADCOM_BCM5705M,
2014 1.51 fvdl "Broadcom BCM5705M Gigabit Ethernet",
2015 1.51 fvdl },
2016 1.51 fvdl
2017 1.51 fvdl { PCI_VENDOR_BROADCOM,
2018 1.51 fvdl PCI_PRODUCT_BROADCOM_BCM5901,
2019 1.51 fvdl "Broadcom BCM5901 Fast Ethernet",
2020 1.51 fvdl },
2021 1.51 fvdl { PCI_VENDOR_BROADCOM,
2022 1.51 fvdl PCI_PRODUCT_BROADCOM_BCM5901A2,
2023 1.51 fvdl "Broadcom BCM5901A2 Fast Ethernet",
2024 1.51 fvdl },
2025 1.51 fvdl
2026 1.51 fvdl { PCI_VENDOR_BROADCOM,
2027 1.51 fvdl PCI_PRODUCT_BROADCOM_BCM5782,
2028 1.51 fvdl "Broadcom BCM5782 Gigabit Ethernet",
2029 1.51 fvdl },
2030 1.7 thorpej
2031 1.7 thorpej { PCI_VENDOR_SCHNEIDERKOCH,
2032 1.7 thorpej PCI_PRODUCT_SCHNEIDERKOCH_SK_9DX1,
2033 1.51 fvdl "SysKonnect SK-9Dx1 Gigabit Ethernet",
2034 1.51 fvdl },
2035 1.7 thorpej
2036 1.7 thorpej { PCI_VENDOR_3COM,
2037 1.7 thorpej PCI_PRODUCT_3COM_3C996,
2038 1.51 fvdl "3Com 3c996 Gigabit Ethernet",
2039 1.51 fvdl },
2040 1.7 thorpej
2041 1.7 thorpej { 0,
2042 1.7 thorpej 0,
2043 1.7 thorpej NULL },
2044 1.7 thorpej };
2045 1.7 thorpej
2046 1.7 thorpej static const struct bge_product *
2047 1.7 thorpej bge_lookup(const struct pci_attach_args *pa)
2048 1.7 thorpej {
2049 1.7 thorpej const struct bge_product *bp;
2050 1.7 thorpej
2051 1.7 thorpej for (bp = bge_products; bp->bp_name != NULL; bp++) {
2052 1.7 thorpej if (PCI_VENDOR(pa->pa_id) == bp->bp_vendor &&
2053 1.7 thorpej PCI_PRODUCT(pa->pa_id) == bp->bp_product)
2054 1.7 thorpej return (bp);
2055 1.7 thorpej }
2056 1.7 thorpej
2057 1.7 thorpej return (NULL);
2058 1.7 thorpej }
2059 1.7 thorpej
2060 1.25 jonathan int
2061 1.25 jonathan bge_setpowerstate(sc, powerlevel)
2062 1.25 jonathan struct bge_softc *sc;
2063 1.25 jonathan int powerlevel;
2064 1.25 jonathan {
2065 1.25 jonathan #ifdef NOTYET
2066 1.25 jonathan u_int32_t pm_ctl = 0;
2067 1.25 jonathan
2068 1.25 jonathan /* XXX FIXME: make sure indirect accesses enabled? */
2069 1.25 jonathan pm_ctl = pci_conf_read(sc->bge_dev, BGE_PCI_MISC_CTL, 4);
2070 1.25 jonathan pm_ctl |= BGE_PCIMISCCTL_INDIRECT_ACCESS;
2071 1.25 jonathan pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, pm_ctl, 4);
2072 1.25 jonathan
2073 1.25 jonathan /* clear the PME_assert bit and power state bits, enable PME */
2074 1.25 jonathan pm_ctl = pci_conf_read(sc->bge_dev, BGE_PCI_PWRMGMT_CMD, 2);
2075 1.25 jonathan pm_ctl &= ~PCIM_PSTAT_DMASK;
2076 1.25 jonathan pm_ctl |= (1 << 8);
2077 1.25 jonathan
2078 1.25 jonathan if (powerlevel == 0) {
2079 1.25 jonathan pm_ctl |= PCIM_PSTAT_D0;
2080 1.25 jonathan pci_write_config(sc->bge_dev, BGE_PCI_PWRMGMT_CMD,
2081 1.25 jonathan pm_ctl, 2);
2082 1.25 jonathan DELAY(10000);
2083 1.27 jonathan CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, sc->bge_local_ctrl_reg);
2084 1.25 jonathan DELAY(10000);
2085 1.25 jonathan
2086 1.25 jonathan #ifdef NOTYET
2087 1.25 jonathan /* XXX FIXME: write 0x02 to phy aux_Ctrl reg */
2088 1.25 jonathan bge_miibus_writereg(sc->bge_dev, 1, 0x18, 0x02);
2089 1.25 jonathan #endif
2090 1.25 jonathan DELAY(40); DELAY(40); DELAY(40);
2091 1.25 jonathan DELAY(10000); /* above not quite adequate on 5700 */
2092 1.25 jonathan return 0;
2093 1.25 jonathan }
2094 1.25 jonathan
2095 1.25 jonathan
2096 1.25 jonathan /*
2097 1.25 jonathan * Entering ACPI power states D1-D3 is achieved by wiggling
2098 1.25 jonathan * GMII gpio pins. Example code assumes all hardware vendors
2099 1.25 jonathan * followed Broadom's sample pcb layout. Until we verify that
2100 1.25 jonathan * for all supported OEM cards, states D1-D3 are unsupported.
2101 1.25 jonathan */
2102 1.25 jonathan printf("%s: power state %d unimplemented; check GPIO pins\n",
2103 1.25 jonathan sc->bge_dev.dv_xname, powerlevel);
2104 1.25 jonathan #endif
2105 1.25 jonathan return EOPNOTSUPP;
2106 1.25 jonathan }
2107 1.25 jonathan
2108 1.25 jonathan
2109 1.1 fvdl /*
2110 1.1 fvdl * Probe for a Broadcom chip. Check the PCI vendor and device IDs
2111 1.1 fvdl * against our list and return its name if we find a match. Note
2112 1.1 fvdl * that since the Broadcom controller contains VPD support, we
2113 1.1 fvdl * can get the device name string from the controller itself instead
2114 1.1 fvdl * of the compiled-in string. This is a little slow, but it guarantees
2115 1.1 fvdl * we'll always announce the right product name.
2116 1.1 fvdl */
2117 1.1 fvdl int
2118 1.1 fvdl bge_probe(parent, match, aux)
2119 1.1 fvdl struct device *parent;
2120 1.1 fvdl struct cfdata *match;
2121 1.1 fvdl void *aux;
2122 1.1 fvdl {
2123 1.1 fvdl struct pci_attach_args *pa = (struct pci_attach_args *)aux;
2124 1.1 fvdl
2125 1.7 thorpej if (bge_lookup(pa) != NULL)
2126 1.1 fvdl return (1);
2127 1.1 fvdl
2128 1.1 fvdl return (0);
2129 1.1 fvdl }
2130 1.1 fvdl
2131 1.1 fvdl void
2132 1.1 fvdl bge_attach(parent, self, aux)
2133 1.1 fvdl struct device *parent, *self;
2134 1.1 fvdl void *aux;
2135 1.1 fvdl {
2136 1.1 fvdl struct bge_softc *sc = (struct bge_softc *)self;
2137 1.1 fvdl struct pci_attach_args *pa = aux;
2138 1.7 thorpej const struct bge_product *bp;
2139 1.16 thorpej const struct bge_revision *br;
2140 1.1 fvdl pci_chipset_tag_t pc = pa->pa_pc;
2141 1.1 fvdl pci_intr_handle_t ih;
2142 1.1 fvdl const char *intrstr = NULL;
2143 1.1 fvdl bus_dma_segment_t seg;
2144 1.1 fvdl int rseg;
2145 1.1 fvdl u_int32_t hwcfg = 0;
2146 1.24 matt u_int32_t mac_addr = 0;
2147 1.1 fvdl u_int32_t command;
2148 1.1 fvdl struct ifnet *ifp;
2149 1.1 fvdl caddr_t kva;
2150 1.1 fvdl u_char eaddr[ETHER_ADDR_LEN];
2151 1.1 fvdl pcireg_t memtype;
2152 1.1 fvdl bus_addr_t memaddr;
2153 1.1 fvdl bus_size_t memsize;
2154 1.25 jonathan u_int32_t pm_ctl;
2155 1.25 jonathan
2156 1.7 thorpej bp = bge_lookup(pa);
2157 1.7 thorpej KASSERT(bp != NULL);
2158 1.7 thorpej
2159 1.1 fvdl sc->bge_pa = *pa;
2160 1.1 fvdl
2161 1.30 thorpej aprint_naive(": Ethernet controller\n");
2162 1.30 thorpej aprint_normal(": %s\n", bp->bp_name);
2163 1.1 fvdl
2164 1.1 fvdl /*
2165 1.1 fvdl * Map control/status registers.
2166 1.1 fvdl */
2167 1.1 fvdl DPRINTFN(5, ("Map control/status regs\n"));
2168 1.1 fvdl command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
2169 1.1 fvdl command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
2170 1.1 fvdl pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
2171 1.1 fvdl command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
2172 1.1 fvdl
2173 1.1 fvdl if (!(command & PCI_COMMAND_MEM_ENABLE)) {
2174 1.30 thorpej aprint_error("%s: failed to enable memory mapping!\n",
2175 1.1 fvdl sc->bge_dev.dv_xname);
2176 1.1 fvdl return;
2177 1.1 fvdl }
2178 1.1 fvdl
2179 1.1 fvdl DPRINTFN(5, ("pci_mem_find\n"));
2180 1.1 fvdl memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BGE_PCI_BAR0);
2181 1.1 fvdl switch (memtype) {
2182 1.29 itojun case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
2183 1.29 itojun case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
2184 1.1 fvdl if (pci_mapreg_map(pa, BGE_PCI_BAR0,
2185 1.29 itojun memtype, 0, &sc->bge_btag, &sc->bge_bhandle,
2186 1.1 fvdl &memaddr, &memsize) == 0)
2187 1.1 fvdl break;
2188 1.1 fvdl default:
2189 1.30 thorpej aprint_error("%s: can't find mem space\n",
2190 1.1 fvdl sc->bge_dev.dv_xname);
2191 1.1 fvdl return;
2192 1.1 fvdl }
2193 1.1 fvdl
2194 1.1 fvdl DPRINTFN(5, ("pci_intr_map\n"));
2195 1.1 fvdl if (pci_intr_map(pa, &ih)) {
2196 1.30 thorpej aprint_error("%s: couldn't map interrupt\n",
2197 1.1 fvdl sc->bge_dev.dv_xname);
2198 1.1 fvdl return;
2199 1.1 fvdl }
2200 1.1 fvdl
2201 1.1 fvdl DPRINTFN(5, ("pci_intr_string\n"));
2202 1.1 fvdl intrstr = pci_intr_string(pc, ih);
2203 1.1 fvdl
2204 1.1 fvdl DPRINTFN(5, ("pci_intr_establish\n"));
2205 1.1 fvdl sc->bge_intrhand = pci_intr_establish(pc, ih, IPL_NET, bge_intr, sc);
2206 1.1 fvdl
2207 1.1 fvdl if (sc->bge_intrhand == NULL) {
2208 1.30 thorpej aprint_error("%s: couldn't establish interrupt",
2209 1.1 fvdl sc->bge_dev.dv_xname);
2210 1.1 fvdl if (intrstr != NULL)
2211 1.30 thorpej aprint_normal(" at %s", intrstr);
2212 1.30 thorpej aprint_normal("\n");
2213 1.1 fvdl return;
2214 1.1 fvdl }
2215 1.30 thorpej aprint_normal("%s: interrupting at %s\n",
2216 1.30 thorpej sc->bge_dev.dv_xname, intrstr);
2217 1.1 fvdl
2218 1.25 jonathan /*
2219 1.25 jonathan * Kludge for 5700 Bx bug: a hardware bug (PCIX byte enable?)
2220 1.25 jonathan * can clobber the chip's PCI config-space power control registers,
2221 1.25 jonathan * leaving the card in D3 powersave state.
2222 1.25 jonathan * We do not have memory-mapped registers in this state,
2223 1.25 jonathan * so force device into D0 state before starting initialization.
2224 1.25 jonathan */
2225 1.25 jonathan pm_ctl = pci_conf_read(pc, pa->pa_tag, BGE_PCI_PWRMGMT_CMD);
2226 1.25 jonathan pm_ctl &= ~(PCI_PWR_D0|PCI_PWR_D1|PCI_PWR_D2|PCI_PWR_D3);
2227 1.25 jonathan pm_ctl |= (1 << 8) | PCI_PWR_D0 ; /* D0 state */
2228 1.25 jonathan pci_conf_write(pc, pa->pa_tag, BGE_PCI_PWRMGMT_CMD, pm_ctl);
2229 1.25 jonathan DELAY(1000); /* 27 usec is allegedly sufficent */
2230 1.25 jonathan
2231 1.1 fvdl /* Try to reset the chip. */
2232 1.1 fvdl DPRINTFN(5, ("bge_reset\n"));
2233 1.1 fvdl bge_reset(sc);
2234 1.1 fvdl
2235 1.1 fvdl if (bge_chipinit(sc)) {
2236 1.30 thorpej aprint_error("%s: chip initialization failed\n",
2237 1.1 fvdl sc->bge_dev.dv_xname);
2238 1.1 fvdl bge_release_resources(sc);
2239 1.1 fvdl return;
2240 1.1 fvdl }
2241 1.1 fvdl
2242 1.1 fvdl /*
2243 1.1 fvdl * Get station address from the EEPROM.
2244 1.1 fvdl */
2245 1.24 matt mac_addr = bge_readmem_ind(sc, 0x0c14);
2246 1.24 matt if ((mac_addr >> 16) == 0x484b) {
2247 1.24 matt eaddr[0] = (u_char)(mac_addr >> 8);
2248 1.24 matt eaddr[1] = (u_char)(mac_addr >> 0);
2249 1.24 matt mac_addr = bge_readmem_ind(sc, 0x0c18);
2250 1.24 matt eaddr[2] = (u_char)(mac_addr >> 24);
2251 1.24 matt eaddr[3] = (u_char)(mac_addr >> 16);
2252 1.24 matt eaddr[4] = (u_char)(mac_addr >> 8);
2253 1.24 matt eaddr[5] = (u_char)(mac_addr >> 0);
2254 1.24 matt } else if (bge_read_eeprom(sc, (caddr_t)eaddr,
2255 1.1 fvdl BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
2256 1.30 thorpej aprint_error("%s: failed to read station address\n",
2257 1.23 kristerw sc->bge_dev.dv_xname);
2258 1.1 fvdl bge_release_resources(sc);
2259 1.1 fvdl return;
2260 1.1 fvdl }
2261 1.1 fvdl
2262 1.1 fvdl /*
2263 1.16 thorpej * Save ASIC rev. Look up any quirks associated with this
2264 1.16 thorpej * ASIC.
2265 1.1 fvdl */
2266 1.51 fvdl sc->bge_chipid =
2267 1.16 thorpej pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_MISC_CTL) &
2268 1.16 thorpej BGE_PCIMISCCTL_ASICREV;
2269 1.51 fvdl br = bge_lookup_rev(sc->bge_chipid);
2270 1.16 thorpej
2271 1.30 thorpej aprint_normal("%s: ", sc->bge_dev.dv_xname);
2272 1.51 fvdl
2273 1.16 thorpej if (br == NULL) {
2274 1.56 pooka aprint_normal("unknown ASIC (0x%04x)", sc->bge_chipid >> 16);
2275 1.52 fvdl sc->bge_quirks = 0;
2276 1.16 thorpej } else {
2277 1.56 pooka aprint_normal("ASIC %s (0x%04x)",
2278 1.56 pooka br->br_name, sc->bge_chipid >> 16);
2279 1.51 fvdl sc->bge_quirks |= br->br_quirks;
2280 1.16 thorpej }
2281 1.30 thorpej aprint_normal(", Ethernet address %s\n", ether_sprintf(eaddr));
2282 1.1 fvdl
2283 1.1 fvdl /* Allocate the general information block and ring buffers. */
2284 1.41 fvdl if (pci_dma64_available(pa))
2285 1.41 fvdl sc->bge_dmatag = pa->pa_dmat64;
2286 1.41 fvdl else
2287 1.41 fvdl sc->bge_dmatag = pa->pa_dmat;
2288 1.1 fvdl DPRINTFN(5, ("bus_dmamem_alloc\n"));
2289 1.1 fvdl if (bus_dmamem_alloc(sc->bge_dmatag, sizeof(struct bge_ring_data),
2290 1.1 fvdl PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
2291 1.30 thorpej aprint_error("%s: can't alloc rx buffers\n",
2292 1.30 thorpej sc->bge_dev.dv_xname);
2293 1.1 fvdl return;
2294 1.1 fvdl }
2295 1.1 fvdl DPRINTFN(5, ("bus_dmamem_map\n"));
2296 1.1 fvdl if (bus_dmamem_map(sc->bge_dmatag, &seg, rseg,
2297 1.1 fvdl sizeof(struct bge_ring_data), &kva,
2298 1.1 fvdl BUS_DMA_NOWAIT)) {
2299 1.39 wiz aprint_error("%s: can't map DMA buffers (%d bytes)\n",
2300 1.1 fvdl sc->bge_dev.dv_xname, (int)sizeof(struct bge_ring_data));
2301 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
2302 1.1 fvdl return;
2303 1.1 fvdl }
2304 1.1 fvdl DPRINTFN(5, ("bus_dmamem_create\n"));
2305 1.1 fvdl if (bus_dmamap_create(sc->bge_dmatag, sizeof(struct bge_ring_data), 1,
2306 1.1 fvdl sizeof(struct bge_ring_data), 0,
2307 1.1 fvdl BUS_DMA_NOWAIT, &sc->bge_ring_map)) {
2308 1.39 wiz aprint_error("%s: can't create DMA map\n",
2309 1.30 thorpej sc->bge_dev.dv_xname);
2310 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva,
2311 1.1 fvdl sizeof(struct bge_ring_data));
2312 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
2313 1.1 fvdl return;
2314 1.1 fvdl }
2315 1.1 fvdl DPRINTFN(5, ("bus_dmamem_load\n"));
2316 1.1 fvdl if (bus_dmamap_load(sc->bge_dmatag, sc->bge_ring_map, kva,
2317 1.1 fvdl sizeof(struct bge_ring_data), NULL,
2318 1.1 fvdl BUS_DMA_NOWAIT)) {
2319 1.1 fvdl bus_dmamap_destroy(sc->bge_dmatag, sc->bge_ring_map);
2320 1.1 fvdl bus_dmamem_unmap(sc->bge_dmatag, kva,
2321 1.1 fvdl sizeof(struct bge_ring_data));
2322 1.1 fvdl bus_dmamem_free(sc->bge_dmatag, &seg, rseg);
2323 1.1 fvdl return;
2324 1.1 fvdl }
2325 1.1 fvdl
2326 1.1 fvdl DPRINTFN(5, ("bzero\n"));
2327 1.1 fvdl sc->bge_rdata = (struct bge_ring_data *)kva;
2328 1.1 fvdl
2329 1.19 mjl memset(sc->bge_rdata, 0, sizeof(struct bge_ring_data));
2330 1.1 fvdl
2331 1.1 fvdl /* Try to allocate memory for jumbo buffers. */
2332 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
2333 1.44 hannken if (bge_alloc_jumbo_mem(sc)) {
2334 1.44 hannken aprint_error("%s: jumbo buffer allocation failed\n",
2335 1.44 hannken sc->bge_dev.dv_xname);
2336 1.44 hannken } else
2337 1.44 hannken sc->ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2338 1.44 hannken }
2339 1.1 fvdl
2340 1.1 fvdl /* Set default tuneable values. */
2341 1.1 fvdl sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
2342 1.1 fvdl sc->bge_rx_coal_ticks = 150;
2343 1.25 jonathan sc->bge_rx_max_coal_bds = 64;
2344 1.25 jonathan #ifdef ORIG_WPAUL_VALUES
2345 1.1 fvdl sc->bge_tx_coal_ticks = 150;
2346 1.1 fvdl sc->bge_tx_max_coal_bds = 128;
2347 1.25 jonathan #else
2348 1.25 jonathan sc->bge_tx_coal_ticks = 300;
2349 1.25 jonathan sc->bge_tx_max_coal_bds = 400;
2350 1.25 jonathan #endif
2351 1.1 fvdl
2352 1.1 fvdl /* Set up ifnet structure */
2353 1.1 fvdl ifp = &sc->ethercom.ec_if;
2354 1.1 fvdl ifp->if_softc = sc;
2355 1.1 fvdl ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2356 1.1 fvdl ifp->if_ioctl = bge_ioctl;
2357 1.1 fvdl ifp->if_start = bge_start;
2358 1.1 fvdl ifp->if_init = bge_init;
2359 1.1 fvdl ifp->if_watchdog = bge_watchdog;
2360 1.42 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(BGE_TX_RING_CNT - 1, IFQ_MAXLEN));
2361 1.1 fvdl IFQ_SET_READY(&ifp->if_snd);
2362 1.1 fvdl DPRINTFN(5, ("bcopy\n"));
2363 1.1 fvdl strcpy(ifp->if_xname, sc->bge_dev.dv_xname);
2364 1.1 fvdl
2365 1.18 thorpej if ((sc->bge_quirks & BGE_QUIRK_CSUM_BROKEN) == 0)
2366 1.18 thorpej sc->ethercom.ec_if.if_capabilities |=
2367 1.18 thorpej IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4;
2368 1.1 fvdl sc->ethercom.ec_capabilities |=
2369 1.1 fvdl ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
2370 1.1 fvdl
2371 1.1 fvdl /*
2372 1.1 fvdl * Do MII setup.
2373 1.1 fvdl */
2374 1.1 fvdl DPRINTFN(5, ("mii setup\n"));
2375 1.1 fvdl sc->bge_mii.mii_ifp = ifp;
2376 1.1 fvdl sc->bge_mii.mii_readreg = bge_miibus_readreg;
2377 1.1 fvdl sc->bge_mii.mii_writereg = bge_miibus_writereg;
2378 1.1 fvdl sc->bge_mii.mii_statchg = bge_miibus_statchg;
2379 1.1 fvdl
2380 1.1 fvdl /*
2381 1.1 fvdl * Figure out what sort of media we have by checking the
2382 1.35 jonathan * hardware config word in the first 32k of NIC internal memory,
2383 1.35 jonathan * or fall back to the config word in the EEPROM. Note: on some BCM5700
2384 1.1 fvdl * cards, this value appears to be unset. If that's the
2385 1.1 fvdl * case, we have to rely on identifying the NIC by its PCI
2386 1.1 fvdl * subsystem ID, as we do below for the SysKonnect SK-9D41.
2387 1.1 fvdl */
2388 1.35 jonathan if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) {
2389 1.35 jonathan hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
2390 1.35 jonathan } else {
2391 1.35 jonathan bge_read_eeprom(sc, (caddr_t)&hwcfg,
2392 1.1 fvdl BGE_EE_HWCFG_OFFSET, sizeof(hwcfg));
2393 1.35 jonathan hwcfg = be32toh(hwcfg);
2394 1.35 jonathan }
2395 1.35 jonathan if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2396 1.1 fvdl sc->bge_tbi = 1;
2397 1.1 fvdl
2398 1.1 fvdl /* The SysKonnect SK-9D41 is a 1000baseSX card. */
2399 1.1 fvdl if ((pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_SUBSYS) >> 16) ==
2400 1.1 fvdl SK_SUBSYSID_9D41)
2401 1.1 fvdl sc->bge_tbi = 1;
2402 1.1 fvdl
2403 1.1 fvdl if (sc->bge_tbi) {
2404 1.1 fvdl ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
2405 1.1 fvdl bge_ifmedia_sts);
2406 1.1 fvdl ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
2407 1.1 fvdl ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX|IFM_FDX,
2408 1.1 fvdl 0, NULL);
2409 1.1 fvdl ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
2410 1.1 fvdl ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO);
2411 1.1 fvdl } else {
2412 1.1 fvdl /*
2413 1.1 fvdl * Do transceiver setup.
2414 1.1 fvdl */
2415 1.1 fvdl ifmedia_init(&sc->bge_mii.mii_media, 0, bge_ifmedia_upd,
2416 1.1 fvdl bge_ifmedia_sts);
2417 1.1 fvdl mii_attach(&sc->bge_dev, &sc->bge_mii, 0xffffffff,
2418 1.54 fvdl MII_PHY_ANY, MII_OFFSET_ANY, MIIF_FORCEANEG);
2419 1.1 fvdl
2420 1.1 fvdl if (LIST_FIRST(&sc->bge_mii.mii_phys) == NULL) {
2421 1.1 fvdl printf("%s: no PHY found!\n", sc->bge_dev.dv_xname);
2422 1.1 fvdl ifmedia_add(&sc->bge_mii.mii_media,
2423 1.1 fvdl IFM_ETHER|IFM_MANUAL, 0, NULL);
2424 1.1 fvdl ifmedia_set(&sc->bge_mii.mii_media,
2425 1.1 fvdl IFM_ETHER|IFM_MANUAL);
2426 1.1 fvdl } else
2427 1.1 fvdl ifmedia_set(&sc->bge_mii.mii_media,
2428 1.1 fvdl IFM_ETHER|IFM_AUTO);
2429 1.1 fvdl }
2430 1.1 fvdl
2431 1.1 fvdl /*
2432 1.37 jonathan * When using the BCM5701 in PCI-X mode, data corruption has
2433 1.37 jonathan * been observed in the first few bytes of some received packets.
2434 1.37 jonathan * Aligning the packet buffer in memory eliminates the corruption.
2435 1.37 jonathan * Unfortunately, this misaligns the packet payloads. On platforms
2436 1.37 jonathan * which do not support unaligned accesses, we will realign the
2437 1.37 jonathan * payloads by copying the received packets.
2438 1.37 jonathan */
2439 1.37 jonathan if (sc->bge_quirks & BGE_QUIRK_PCIX_DMA_ALIGN_BUG) {
2440 1.37 jonathan /* If in PCI-X mode, work around the alignment bug. */
2441 1.37 jonathan if ((pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_PCISTATE) &
2442 1.37 jonathan (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) ==
2443 1.37 jonathan BGE_PCISTATE_PCI_BUSSPEED)
2444 1.37 jonathan sc->bge_rx_alignment_bug = 1;
2445 1.37 jonathan }
2446 1.37 jonathan
2447 1.37 jonathan /*
2448 1.1 fvdl * Call MI attach routine.
2449 1.1 fvdl */
2450 1.1 fvdl DPRINTFN(5, ("if_attach\n"));
2451 1.1 fvdl if_attach(ifp);
2452 1.1 fvdl DPRINTFN(5, ("ether_ifattach\n"));
2453 1.1 fvdl ether_ifattach(ifp, eaddr);
2454 1.1 fvdl DPRINTFN(5, ("callout_init\n"));
2455 1.1 fvdl callout_init(&sc->bge_timeout);
2456 1.1 fvdl }
2457 1.1 fvdl
2458 1.1 fvdl void
2459 1.1 fvdl bge_release_resources(sc)
2460 1.1 fvdl struct bge_softc *sc;
2461 1.1 fvdl {
2462 1.1 fvdl if (sc->bge_vpd_prodname != NULL)
2463 1.1 fvdl free(sc->bge_vpd_prodname, M_DEVBUF);
2464 1.1 fvdl
2465 1.1 fvdl if (sc->bge_vpd_readonly != NULL)
2466 1.1 fvdl free(sc->bge_vpd_readonly, M_DEVBUF);
2467 1.1 fvdl }
2468 1.1 fvdl
2469 1.1 fvdl void
2470 1.1 fvdl bge_reset(sc)
2471 1.1 fvdl struct bge_softc *sc;
2472 1.1 fvdl {
2473 1.1 fvdl struct pci_attach_args *pa = &sc->bge_pa;
2474 1.61 jonathan u_int32_t cachesize, command, pcistate, new_pcistate;
2475 1.1 fvdl int i, val = 0;
2476 1.1 fvdl
2477 1.1 fvdl /* Save some important PCI state. */
2478 1.1 fvdl cachesize = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_CACHESZ);
2479 1.1 fvdl command = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_CMD);
2480 1.1 fvdl pcistate = pci_conf_read(pa->pa_pc, pa->pa_tag, BGE_PCI_PCISTATE);
2481 1.1 fvdl
2482 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MISC_CTL,
2483 1.1 fvdl BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
2484 1.1 fvdl BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW);
2485 1.1 fvdl
2486 1.1 fvdl /* Issue global reset */
2487 1.1 fvdl bge_writereg_ind(sc, BGE_MISC_CFG,
2488 1.1 fvdl BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1));
2489 1.1 fvdl
2490 1.1 fvdl DELAY(1000);
2491 1.1 fvdl
2492 1.1 fvdl /* Reset some of the PCI state that got zapped by reset */
2493 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_MISC_CTL,
2494 1.1 fvdl BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
2495 1.1 fvdl BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW);
2496 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_CMD, command);
2497 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, BGE_PCI_CACHESZ, cachesize);
2498 1.1 fvdl bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1));
2499 1.1 fvdl
2500 1.1 fvdl /* Enable memory arbiter. */
2501 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
2502 1.44 hannken CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
2503 1.44 hannken }
2504 1.1 fvdl
2505 1.1 fvdl /*
2506 1.1 fvdl * Prevent PXE restart: write a magic number to the
2507 1.1 fvdl * general communications memory at 0xB50.
2508 1.1 fvdl */
2509 1.1 fvdl bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
2510 1.1 fvdl
2511 1.1 fvdl /*
2512 1.1 fvdl * Poll the value location we just wrote until
2513 1.1 fvdl * we see the 1's complement of the magic number.
2514 1.1 fvdl * This indicates that the firmware initialization
2515 1.1 fvdl * is complete.
2516 1.1 fvdl */
2517 1.1 fvdl for (i = 0; i < 750; i++) {
2518 1.1 fvdl val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
2519 1.1 fvdl if (val == ~BGE_MAGIC_NUMBER)
2520 1.1 fvdl break;
2521 1.1 fvdl DELAY(1000);
2522 1.1 fvdl }
2523 1.1 fvdl
2524 1.8 thorpej if (i == 750) {
2525 1.1 fvdl printf("%s: firmware handshake timed out, val = %x\n",
2526 1.1 fvdl sc->bge_dev.dv_xname, val);
2527 1.1 fvdl return;
2528 1.1 fvdl }
2529 1.1 fvdl
2530 1.1 fvdl /*
2531 1.1 fvdl * XXX Wait for the value of the PCISTATE register to
2532 1.1 fvdl * return to its original pre-reset state. This is a
2533 1.1 fvdl * fairly good indicator of reset completion. If we don't
2534 1.1 fvdl * wait for the reset to fully complete, trying to read
2535 1.1 fvdl * from the device's non-PCI registers may yield garbage
2536 1.1 fvdl * results.
2537 1.1 fvdl */
2538 1.1 fvdl for (i = 0; i < BGE_TIMEOUT; i++) {
2539 1.61 jonathan new_pcistate = pci_conf_read(pa->pa_pc, pa->pa_tag,
2540 1.61 jonathan BGE_PCI_PCISTATE);
2541 1.62 jonathan if ((new_pcistate & ~BGE_PCISTATE_RESERVED) ==
2542 1.62 jonathan (pcistate & ~BGE_PCISTATE_RESERVED))
2543 1.1 fvdl break;
2544 1.1 fvdl DELAY(10);
2545 1.1 fvdl }
2546 1.62 jonathan if ((new_pcistate & ~BGE_PCISTATE_RESERVED) !=
2547 1.62 jonathan (pcistate & ~BGE_PCISTATE_RESERVED)) {
2548 1.61 jonathan printf("%s: pcistate failed to revert\n",
2549 1.61 jonathan sc->bge_dev.dv_xname);
2550 1.61 jonathan }
2551 1.1 fvdl
2552 1.1 fvdl /* Enable memory arbiter. */
2553 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
2554 1.44 hannken CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
2555 1.44 hannken }
2556 1.1 fvdl
2557 1.1 fvdl /* Fix up byte swapping */
2558 1.1 fvdl CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS);
2559 1.1 fvdl
2560 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
2561 1.1 fvdl
2562 1.1 fvdl DELAY(10000);
2563 1.1 fvdl }
2564 1.1 fvdl
2565 1.1 fvdl /*
2566 1.1 fvdl * Frame reception handling. This is called if there's a frame
2567 1.1 fvdl * on the receive return list.
2568 1.1 fvdl *
2569 1.1 fvdl * Note: we have to be able to handle two possibilities here:
2570 1.1 fvdl * 1) the frame is from the jumbo recieve ring
2571 1.1 fvdl * 2) the frame is from the standard receive ring
2572 1.1 fvdl */
2573 1.1 fvdl
2574 1.1 fvdl void
2575 1.1 fvdl bge_rxeof(sc)
2576 1.1 fvdl struct bge_softc *sc;
2577 1.1 fvdl {
2578 1.1 fvdl struct ifnet *ifp;
2579 1.1 fvdl int stdcnt = 0, jumbocnt = 0;
2580 1.1 fvdl int have_tag = 0;
2581 1.1 fvdl u_int16_t vlan_tag = 0;
2582 1.1 fvdl bus_dmamap_t dmamap;
2583 1.1 fvdl bus_addr_t offset, toff;
2584 1.1 fvdl bus_size_t tlen;
2585 1.1 fvdl int tosync;
2586 1.1 fvdl
2587 1.1 fvdl ifp = &sc->ethercom.ec_if;
2588 1.1 fvdl
2589 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2590 1.1 fvdl offsetof(struct bge_ring_data, bge_status_block),
2591 1.1 fvdl sizeof (struct bge_status_block),
2592 1.1 fvdl BUS_DMASYNC_POSTREAD);
2593 1.1 fvdl
2594 1.1 fvdl offset = offsetof(struct bge_ring_data, bge_rx_return_ring);
2595 1.1 fvdl tosync = sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx -
2596 1.1 fvdl sc->bge_rx_saved_considx;
2597 1.1 fvdl
2598 1.1 fvdl toff = offset + (sc->bge_rx_saved_considx * sizeof (struct bge_rx_bd));
2599 1.1 fvdl
2600 1.1 fvdl if (tosync < 0) {
2601 1.44 hannken tlen = (sc->bge_return_ring_cnt - sc->bge_rx_saved_considx) *
2602 1.1 fvdl sizeof (struct bge_rx_bd);
2603 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2604 1.1 fvdl toff, tlen, BUS_DMASYNC_POSTREAD);
2605 1.1 fvdl tosync = -tosync;
2606 1.1 fvdl }
2607 1.1 fvdl
2608 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2609 1.1 fvdl offset, tosync * sizeof (struct bge_rx_bd),
2610 1.1 fvdl BUS_DMASYNC_POSTREAD);
2611 1.1 fvdl
2612 1.1 fvdl while(sc->bge_rx_saved_considx !=
2613 1.1 fvdl sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx) {
2614 1.1 fvdl struct bge_rx_bd *cur_rx;
2615 1.1 fvdl u_int32_t rxidx;
2616 1.1 fvdl struct mbuf *m = NULL;
2617 1.1 fvdl
2618 1.1 fvdl cur_rx = &sc->bge_rdata->
2619 1.1 fvdl bge_rx_return_ring[sc->bge_rx_saved_considx];
2620 1.1 fvdl
2621 1.1 fvdl rxidx = cur_rx->bge_idx;
2622 1.44 hannken BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt);
2623 1.1 fvdl
2624 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
2625 1.1 fvdl have_tag = 1;
2626 1.1 fvdl vlan_tag = cur_rx->bge_vlan_tag;
2627 1.1 fvdl }
2628 1.1 fvdl
2629 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
2630 1.1 fvdl BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
2631 1.1 fvdl m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
2632 1.1 fvdl sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL;
2633 1.1 fvdl jumbocnt++;
2634 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
2635 1.1 fvdl ifp->if_ierrors++;
2636 1.1 fvdl bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
2637 1.1 fvdl continue;
2638 1.1 fvdl }
2639 1.1 fvdl if (bge_newbuf_jumbo(sc, sc->bge_jumbo,
2640 1.1 fvdl NULL)== ENOBUFS) {
2641 1.1 fvdl ifp->if_ierrors++;
2642 1.1 fvdl bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
2643 1.1 fvdl continue;
2644 1.1 fvdl }
2645 1.1 fvdl } else {
2646 1.1 fvdl BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
2647 1.1 fvdl m = sc->bge_cdata.bge_rx_std_chain[rxidx];
2648 1.1 fvdl sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL;
2649 1.1 fvdl stdcnt++;
2650 1.1 fvdl dmamap = sc->bge_cdata.bge_rx_std_map[rxidx];
2651 1.1 fvdl sc->bge_cdata.bge_rx_std_map[rxidx] = 0;
2652 1.1 fvdl if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
2653 1.1 fvdl ifp->if_ierrors++;
2654 1.1 fvdl bge_newbuf_std(sc, sc->bge_std, m, dmamap);
2655 1.1 fvdl continue;
2656 1.1 fvdl }
2657 1.1 fvdl if (bge_newbuf_std(sc, sc->bge_std,
2658 1.1 fvdl NULL, dmamap) == ENOBUFS) {
2659 1.1 fvdl ifp->if_ierrors++;
2660 1.1 fvdl bge_newbuf_std(sc, sc->bge_std, m, dmamap);
2661 1.1 fvdl continue;
2662 1.1 fvdl }
2663 1.1 fvdl }
2664 1.1 fvdl
2665 1.1 fvdl ifp->if_ipackets++;
2666 1.37 jonathan #ifndef __NO_STRICT_ALIGNMENT
2667 1.37 jonathan /*
2668 1.37 jonathan * XXX: if the 5701 PCIX-Rx-DMA workaround is in effect,
2669 1.37 jonathan * the Rx buffer has the layer-2 header unaligned.
2670 1.37 jonathan * If our CPU requires alignment, re-align by copying.
2671 1.37 jonathan */
2672 1.37 jonathan if (sc->bge_rx_alignment_bug) {
2673 1.37 jonathan memmove(mtod(m, caddr_t) + ETHER_ALIGN, m->m_data,
2674 1.37 jonathan cur_rx->bge_len);
2675 1.37 jonathan m->m_data += ETHER_ALIGN;
2676 1.37 jonathan }
2677 1.37 jonathan #endif
2678 1.37 jonathan
2679 1.54 fvdl m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
2680 1.1 fvdl m->m_pkthdr.rcvif = ifp;
2681 1.1 fvdl
2682 1.1 fvdl #if NBPFILTER > 0
2683 1.1 fvdl /*
2684 1.1 fvdl * Handle BPF listeners. Let the BPF user see the packet.
2685 1.1 fvdl */
2686 1.1 fvdl if (ifp->if_bpf)
2687 1.1 fvdl bpf_mtap(ifp->if_bpf, m);
2688 1.1 fvdl #endif
2689 1.1 fvdl
2690 1.60 drochner m->m_pkthdr.csum_flags = M_CSUM_IPv4;
2691 1.46 jonathan
2692 1.46 jonathan if ((cur_rx->bge_ip_csum ^ 0xffff) != 0)
2693 1.46 jonathan m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
2694 1.46 jonathan /*
2695 1.46 jonathan * Rx transport checksum-offload may also
2696 1.46 jonathan * have bugs with packets which, when transmitted,
2697 1.46 jonathan * were `runts' requiring padding.
2698 1.46 jonathan */
2699 1.46 jonathan if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
2700 1.46 jonathan (/* (sc->_bge_quirks & BGE_QUIRK_SHORT_CKSUM_BUG) == 0 ||*/
2701 1.46 jonathan m->m_pkthdr.len >= ETHER_MIN_NOPAD)) {
2702 1.46 jonathan m->m_pkthdr.csum_data =
2703 1.46 jonathan cur_rx->bge_tcp_udp_csum;
2704 1.46 jonathan m->m_pkthdr.csum_flags |=
2705 1.46 jonathan (M_CSUM_TCPv4|M_CSUM_UDPv4|
2706 1.46 jonathan M_CSUM_DATA|M_CSUM_NO_PSEUDOHDR);
2707 1.1 fvdl }
2708 1.1 fvdl
2709 1.1 fvdl /*
2710 1.1 fvdl * If we received a packet with a vlan tag, pass it
2711 1.1 fvdl * to vlan_input() instead of ether_input().
2712 1.1 fvdl */
2713 1.1 fvdl if (have_tag) {
2714 1.28 itojun struct m_tag *mtag;
2715 1.1 fvdl
2716 1.28 itojun mtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int),
2717 1.28 itojun M_NOWAIT);
2718 1.28 itojun if (mtag != NULL) {
2719 1.28 itojun *(u_int *)(mtag + 1) = vlan_tag;
2720 1.28 itojun m_tag_prepend(m, mtag);
2721 1.1 fvdl have_tag = vlan_tag = 0;
2722 1.1 fvdl } else {
2723 1.1 fvdl printf("%s: no mbuf for tag\n", ifp->if_xname);
2724 1.1 fvdl m_freem(m);
2725 1.1 fvdl have_tag = vlan_tag = 0;
2726 1.1 fvdl continue;
2727 1.1 fvdl }
2728 1.1 fvdl }
2729 1.1 fvdl (*ifp->if_input)(ifp, m);
2730 1.1 fvdl }
2731 1.1 fvdl
2732 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
2733 1.1 fvdl if (stdcnt)
2734 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
2735 1.1 fvdl if (jumbocnt)
2736 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
2737 1.1 fvdl }
2738 1.1 fvdl
2739 1.1 fvdl void
2740 1.1 fvdl bge_txeof(sc)
2741 1.1 fvdl struct bge_softc *sc;
2742 1.1 fvdl {
2743 1.1 fvdl struct bge_tx_bd *cur_tx = NULL;
2744 1.1 fvdl struct ifnet *ifp;
2745 1.1 fvdl struct txdmamap_pool_entry *dma;
2746 1.1 fvdl bus_addr_t offset, toff;
2747 1.1 fvdl bus_size_t tlen;
2748 1.1 fvdl int tosync;
2749 1.1 fvdl struct mbuf *m;
2750 1.1 fvdl
2751 1.1 fvdl ifp = &sc->ethercom.ec_if;
2752 1.1 fvdl
2753 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2754 1.1 fvdl offsetof(struct bge_ring_data, bge_status_block),
2755 1.1 fvdl sizeof (struct bge_status_block),
2756 1.1 fvdl BUS_DMASYNC_POSTREAD);
2757 1.1 fvdl
2758 1.1 fvdl offset = offsetof(struct bge_ring_data, bge_tx_ring);
2759 1.1 fvdl tosync = sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx -
2760 1.1 fvdl sc->bge_tx_saved_considx;
2761 1.1 fvdl
2762 1.1 fvdl toff = offset + (sc->bge_tx_saved_considx * sizeof (struct bge_tx_bd));
2763 1.1 fvdl
2764 1.1 fvdl if (tosync < 0) {
2765 1.1 fvdl tlen = (BGE_TX_RING_CNT - sc->bge_tx_saved_considx) *
2766 1.1 fvdl sizeof (struct bge_tx_bd);
2767 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2768 1.1 fvdl toff, tlen, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2769 1.1 fvdl tosync = -tosync;
2770 1.1 fvdl }
2771 1.1 fvdl
2772 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, sc->bge_ring_map,
2773 1.1 fvdl offset, tosync * sizeof (struct bge_tx_bd),
2774 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2775 1.1 fvdl
2776 1.1 fvdl /*
2777 1.1 fvdl * Go through our tx ring and free mbufs for those
2778 1.1 fvdl * frames that have been sent.
2779 1.1 fvdl */
2780 1.1 fvdl while (sc->bge_tx_saved_considx !=
2781 1.1 fvdl sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx) {
2782 1.1 fvdl u_int32_t idx = 0;
2783 1.1 fvdl
2784 1.1 fvdl idx = sc->bge_tx_saved_considx;
2785 1.1 fvdl cur_tx = &sc->bge_rdata->bge_tx_ring[idx];
2786 1.1 fvdl if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
2787 1.1 fvdl ifp->if_opackets++;
2788 1.1 fvdl m = sc->bge_cdata.bge_tx_chain[idx];
2789 1.1 fvdl if (m != NULL) {
2790 1.1 fvdl sc->bge_cdata.bge_tx_chain[idx] = NULL;
2791 1.1 fvdl dma = sc->txdma[idx];
2792 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, dma->dmamap, 0,
2793 1.1 fvdl dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2794 1.1 fvdl bus_dmamap_unload(sc->bge_dmatag, dma->dmamap);
2795 1.1 fvdl SLIST_INSERT_HEAD(&sc->txdma_list, dma, link);
2796 1.1 fvdl sc->txdma[idx] = NULL;
2797 1.1 fvdl
2798 1.1 fvdl m_freem(m);
2799 1.1 fvdl }
2800 1.1 fvdl sc->bge_txcnt--;
2801 1.1 fvdl BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
2802 1.1 fvdl ifp->if_timer = 0;
2803 1.1 fvdl }
2804 1.1 fvdl
2805 1.1 fvdl if (cur_tx != NULL)
2806 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
2807 1.1 fvdl }
2808 1.1 fvdl
2809 1.1 fvdl int
2810 1.1 fvdl bge_intr(xsc)
2811 1.1 fvdl void *xsc;
2812 1.1 fvdl {
2813 1.1 fvdl struct bge_softc *sc;
2814 1.1 fvdl struct ifnet *ifp;
2815 1.1 fvdl
2816 1.1 fvdl sc = xsc;
2817 1.1 fvdl ifp = &sc->ethercom.ec_if;
2818 1.1 fvdl
2819 1.1 fvdl #ifdef notdef
2820 1.1 fvdl /* Avoid this for now -- checking this register is expensive. */
2821 1.1 fvdl /* Make sure this is really our interrupt. */
2822 1.1 fvdl if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE))
2823 1.1 fvdl return (0);
2824 1.1 fvdl #endif
2825 1.1 fvdl /* Ack interrupt and stop others from occuring. */
2826 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
2827 1.1 fvdl
2828 1.1 fvdl /*
2829 1.1 fvdl * Process link state changes.
2830 1.1 fvdl * Grrr. The link status word in the status block does
2831 1.1 fvdl * not work correctly on the BCM5700 rev AX and BX chips,
2832 1.1 fvdl * according to all avaibable information. Hence, we have
2833 1.1 fvdl * to enable MII interrupts in order to properly obtain
2834 1.1 fvdl * async link changes. Unfortunately, this also means that
2835 1.1 fvdl * we have to read the MAC status register to detect link
2836 1.1 fvdl * changes, thereby adding an additional register access to
2837 1.1 fvdl * the interrupt handler.
2838 1.1 fvdl */
2839 1.1 fvdl
2840 1.17 thorpej if (sc->bge_quirks & BGE_QUIRK_LINK_STATE_BROKEN) {
2841 1.1 fvdl u_int32_t status;
2842 1.1 fvdl
2843 1.1 fvdl status = CSR_READ_4(sc, BGE_MAC_STS);
2844 1.1 fvdl if (status & BGE_MACSTAT_MI_INTERRUPT) {
2845 1.1 fvdl sc->bge_link = 0;
2846 1.1 fvdl callout_stop(&sc->bge_timeout);
2847 1.1 fvdl bge_tick(sc);
2848 1.1 fvdl /* Clear the interrupt */
2849 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
2850 1.1 fvdl BGE_EVTENB_MI_INTERRUPT);
2851 1.1 fvdl bge_miibus_readreg(&sc->bge_dev, 1, BRGPHY_MII_ISR);
2852 1.1 fvdl bge_miibus_writereg(&sc->bge_dev, 1, BRGPHY_MII_IMR,
2853 1.1 fvdl BRGPHY_INTRS);
2854 1.1 fvdl }
2855 1.1 fvdl } else {
2856 1.1 fvdl if (sc->bge_rdata->bge_status_block.bge_status &
2857 1.1 fvdl BGE_STATFLAG_LINKSTATE_CHANGED) {
2858 1.1 fvdl sc->bge_link = 0;
2859 1.1 fvdl callout_stop(&sc->bge_timeout);
2860 1.1 fvdl bge_tick(sc);
2861 1.1 fvdl /* Clear the interrupt */
2862 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
2863 1.44 hannken BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
2864 1.44 hannken BGE_MACSTAT_LINK_CHANGED);
2865 1.1 fvdl }
2866 1.1 fvdl }
2867 1.1 fvdl
2868 1.1 fvdl if (ifp->if_flags & IFF_RUNNING) {
2869 1.1 fvdl /* Check RX return ring producer/consumer */
2870 1.1 fvdl bge_rxeof(sc);
2871 1.1 fvdl
2872 1.1 fvdl /* Check TX ring producer/consumer */
2873 1.1 fvdl bge_txeof(sc);
2874 1.1 fvdl }
2875 1.1 fvdl
2876 1.58 jonathan if (sc->bge_pending_rxintr_change) {
2877 1.58 jonathan uint32_t rx_ticks = sc->bge_rx_coal_ticks;
2878 1.58 jonathan uint32_t rx_bds = sc->bge_rx_max_coal_bds;
2879 1.58 jonathan uint32_t junk;
2880 1.58 jonathan
2881 1.58 jonathan CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, rx_ticks);
2882 1.58 jonathan DELAY(10);
2883 1.58 jonathan junk = CSR_READ_4(sc, BGE_HCC_RX_COAL_TICKS);
2884 1.58 jonathan
2885 1.58 jonathan CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, rx_bds);
2886 1.58 jonathan DELAY(10);
2887 1.58 jonathan junk = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS);
2888 1.58 jonathan
2889 1.58 jonathan sc->bge_pending_rxintr_change = 0;
2890 1.58 jonathan }
2891 1.1 fvdl bge_handle_events(sc);
2892 1.1 fvdl
2893 1.1 fvdl /* Re-enable interrupts. */
2894 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
2895 1.1 fvdl
2896 1.1 fvdl if (ifp->if_flags & IFF_RUNNING && !IFQ_IS_EMPTY(&ifp->if_snd))
2897 1.1 fvdl bge_start(ifp);
2898 1.1 fvdl
2899 1.1 fvdl return (1);
2900 1.1 fvdl }
2901 1.1 fvdl
2902 1.1 fvdl void
2903 1.1 fvdl bge_tick(xsc)
2904 1.1 fvdl void *xsc;
2905 1.1 fvdl {
2906 1.1 fvdl struct bge_softc *sc = xsc;
2907 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
2908 1.1 fvdl struct ifmedia *ifm = NULL;
2909 1.1 fvdl struct ifnet *ifp = &sc->ethercom.ec_if;
2910 1.1 fvdl int s;
2911 1.1 fvdl
2912 1.1 fvdl s = splnet();
2913 1.1 fvdl
2914 1.1 fvdl bge_stats_update(sc);
2915 1.1 fvdl callout_reset(&sc->bge_timeout, hz, bge_tick, sc);
2916 1.1 fvdl if (sc->bge_link) {
2917 1.1 fvdl splx(s);
2918 1.1 fvdl return;
2919 1.1 fvdl }
2920 1.1 fvdl
2921 1.1 fvdl if (sc->bge_tbi) {
2922 1.1 fvdl ifm = &sc->bge_ifmedia;
2923 1.1 fvdl if (CSR_READ_4(sc, BGE_MAC_STS) &
2924 1.1 fvdl BGE_MACSTAT_TBI_PCS_SYNCHED) {
2925 1.1 fvdl sc->bge_link++;
2926 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
2927 1.1 fvdl if (!IFQ_IS_EMPTY(&ifp->if_snd))
2928 1.1 fvdl bge_start(ifp);
2929 1.1 fvdl }
2930 1.1 fvdl splx(s);
2931 1.1 fvdl return;
2932 1.1 fvdl }
2933 1.1 fvdl
2934 1.1 fvdl mii_tick(mii);
2935 1.1 fvdl
2936 1.1 fvdl if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE &&
2937 1.1 fvdl IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
2938 1.1 fvdl sc->bge_link++;
2939 1.1 fvdl if (!IFQ_IS_EMPTY(&ifp->if_snd))
2940 1.1 fvdl bge_start(ifp);
2941 1.1 fvdl }
2942 1.1 fvdl
2943 1.1 fvdl splx(s);
2944 1.1 fvdl }
2945 1.1 fvdl
2946 1.1 fvdl void
2947 1.1 fvdl bge_stats_update(sc)
2948 1.1 fvdl struct bge_softc *sc;
2949 1.1 fvdl {
2950 1.1 fvdl struct ifnet *ifp = &sc->ethercom.ec_if;
2951 1.1 fvdl bus_size_t stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
2952 1.44 hannken bus_size_t rstats = BGE_RX_STATS;
2953 1.44 hannken
2954 1.44 hannken #define READ_RSTAT(sc, stats, stat) \
2955 1.44 hannken CSR_READ_4(sc, stats + offsetof(struct bge_mac_stats_regs, stat))
2956 1.1 fvdl
2957 1.44 hannken if (sc->bge_quirks & BGE_QUIRK_5705_CORE) {
2958 1.44 hannken ifp->if_collisions +=
2959 1.44 hannken READ_RSTAT(sc, rstats, dot3StatsSingleCollisionFrames) +
2960 1.44 hannken READ_RSTAT(sc, rstats, dot3StatsMultipleCollisionFrames) +
2961 1.44 hannken READ_RSTAT(sc, rstats, dot3StatsExcessiveCollisions) +
2962 1.44 hannken READ_RSTAT(sc, rstats, dot3StatsLateCollisions);
2963 1.44 hannken return;
2964 1.44 hannken }
2965 1.44 hannken
2966 1.44 hannken #undef READ_RSTAT
2967 1.1 fvdl #define READ_STAT(sc, stats, stat) \
2968 1.1 fvdl CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
2969 1.1 fvdl
2970 1.1 fvdl ifp->if_collisions +=
2971 1.1 fvdl (READ_STAT(sc, stats, dot3StatsSingleCollisionFrames.bge_addr_lo) +
2972 1.1 fvdl READ_STAT(sc, stats, dot3StatsMultipleCollisionFrames.bge_addr_lo) +
2973 1.1 fvdl READ_STAT(sc, stats, dot3StatsExcessiveCollisions.bge_addr_lo) +
2974 1.1 fvdl READ_STAT(sc, stats, dot3StatsLateCollisions.bge_addr_lo)) -
2975 1.1 fvdl ifp->if_collisions;
2976 1.1 fvdl
2977 1.1 fvdl #undef READ_STAT
2978 1.1 fvdl
2979 1.1 fvdl #ifdef notdef
2980 1.1 fvdl ifp->if_collisions +=
2981 1.1 fvdl (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames +
2982 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames +
2983 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions +
2984 1.1 fvdl sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) -
2985 1.1 fvdl ifp->if_collisions;
2986 1.1 fvdl #endif
2987 1.1 fvdl }
2988 1.1 fvdl
2989 1.46 jonathan /*
2990 1.46 jonathan * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
2991 1.46 jonathan * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
2992 1.46 jonathan * but when such padded frames employ the bge IP/TCP checksum offload,
2993 1.46 jonathan * the hardware checksum assist gives incorrect results (possibly
2994 1.46 jonathan * from incorporating its own padding into the UDP/TCP checksum; who knows).
2995 1.46 jonathan * If we pad such runts with zeros, the onboard checksum comes out correct.
2996 1.46 jonathan */
2997 1.46 jonathan static __inline int
2998 1.46 jonathan bge_cksum_pad(struct mbuf *pkt)
2999 1.46 jonathan {
3000 1.46 jonathan struct mbuf *last = NULL;
3001 1.46 jonathan int padlen;
3002 1.46 jonathan
3003 1.46 jonathan padlen = ETHER_MIN_NOPAD - pkt->m_pkthdr.len;
3004 1.46 jonathan
3005 1.46 jonathan /* if there's only the packet-header and we can pad there, use it. */
3006 1.46 jonathan if (pkt->m_pkthdr.len == pkt->m_len &&
3007 1.46 jonathan !M_READONLY(pkt) && M_TRAILINGSPACE(pkt) >= padlen) {
3008 1.46 jonathan last = pkt;
3009 1.46 jonathan } else {
3010 1.46 jonathan /*
3011 1.46 jonathan * Walk packet chain to find last mbuf. We will either
3012 1.46 jonathan * pad there, or append a new mbuf and pad it
3013 1.46 jonathan * (thus perhaps avoiding the bcm5700 dma-min bug).
3014 1.46 jonathan */
3015 1.46 jonathan for (last = pkt; last->m_next != NULL; last = last->m_next) {
3016 1.46 jonathan (void) 0; /* do nothing*/
3017 1.46 jonathan }
3018 1.46 jonathan
3019 1.46 jonathan /* `last' now points to last in chain. */
3020 1.46 jonathan if (!M_READONLY(last) && M_TRAILINGSPACE(last) >= padlen) {
3021 1.46 jonathan (void) 0; /* we can pad here, in-place. */
3022 1.46 jonathan } else {
3023 1.46 jonathan /* Allocate new empty mbuf, pad it. Compact later. */
3024 1.46 jonathan struct mbuf *n;
3025 1.46 jonathan MGET(n, M_DONTWAIT, MT_DATA);
3026 1.46 jonathan n->m_len = 0;
3027 1.46 jonathan last->m_next = n;
3028 1.46 jonathan last = n;
3029 1.46 jonathan }
3030 1.46 jonathan }
3031 1.46 jonathan
3032 1.46 jonathan #ifdef DEBUG
3033 1.48 hannken /*KASSERT(M_WRITABLE(last), ("to-pad mbuf not writeable\n"));*/
3034 1.47 cjep KASSERT(M_TRAILINGSPACE(last) >= padlen /*, ("insufficient space to pad\n")*/ );
3035 1.46 jonathan #endif
3036 1.46 jonathan /* Now zero the pad area, to avoid the bge cksum-assist bug */
3037 1.46 jonathan memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
3038 1.46 jonathan last->m_len += padlen;
3039 1.46 jonathan pkt->m_pkthdr.len += padlen;
3040 1.46 jonathan return 0;
3041 1.46 jonathan }
3042 1.45 jonathan
3043 1.45 jonathan /*
3044 1.45 jonathan * Compact outbound packets to avoid bug with DMA segments less than 8 bytes.
3045 1.45 jonathan */
3046 1.45 jonathan static __inline int
3047 1.45 jonathan bge_compact_dma_runt(struct mbuf *pkt)
3048 1.45 jonathan {
3049 1.45 jonathan struct mbuf *m, *prev;
3050 1.45 jonathan int totlen, prevlen;
3051 1.45 jonathan
3052 1.45 jonathan prev = NULL;
3053 1.45 jonathan totlen = 0;
3054 1.45 jonathan prevlen = -1;
3055 1.45 jonathan
3056 1.45 jonathan for (m = pkt; m != NULL; prev = m,m = m->m_next) {
3057 1.45 jonathan int mlen = m->m_len;
3058 1.45 jonathan int shortfall = 8 - mlen ;
3059 1.45 jonathan
3060 1.45 jonathan totlen += mlen;
3061 1.45 jonathan if (mlen == 0) {
3062 1.45 jonathan continue;
3063 1.45 jonathan }
3064 1.45 jonathan if (mlen >= 8)
3065 1.45 jonathan continue;
3066 1.45 jonathan
3067 1.45 jonathan /* If we get here, mbuf data is too small for DMA engine.
3068 1.45 jonathan * Try to fix by shuffling data to prev or next in chain.
3069 1.45 jonathan * If that fails, do a compacting deep-copy of the whole chain.
3070 1.45 jonathan */
3071 1.45 jonathan
3072 1.45 jonathan /* Internal frag. If fits in prev, copy it there. */
3073 1.45 jonathan if (prev && !M_READONLY(prev) &&
3074 1.45 jonathan M_TRAILINGSPACE(prev) >= m->m_len) {
3075 1.45 jonathan bcopy(m->m_data,
3076 1.45 jonathan prev->m_data+prev->m_len,
3077 1.45 jonathan mlen);
3078 1.45 jonathan prev->m_len += mlen;
3079 1.45 jonathan m->m_len = 0;
3080 1.45 jonathan /* XXX stitch chain */
3081 1.45 jonathan prev->m_next = m_free(m);
3082 1.45 jonathan m = prev;
3083 1.45 jonathan continue;
3084 1.45 jonathan }
3085 1.45 jonathan else if (m->m_next != NULL && !M_READONLY(m) &&
3086 1.45 jonathan M_TRAILINGSPACE(m) >= shortfall &&
3087 1.45 jonathan m->m_next->m_len >= (8 + shortfall)) {
3088 1.45 jonathan /* m is writable and have enough data in next, pull up. */
3089 1.45 jonathan
3090 1.45 jonathan bcopy(m->m_next->m_data,
3091 1.45 jonathan m->m_data+m->m_len,
3092 1.45 jonathan shortfall);
3093 1.45 jonathan m->m_len += shortfall;
3094 1.45 jonathan m->m_next->m_len -= shortfall;
3095 1.45 jonathan m->m_next->m_data += shortfall;
3096 1.45 jonathan }
3097 1.45 jonathan else if (m->m_next == NULL || 1) {
3098 1.45 jonathan /* Got a runt at the very end of the packet.
3099 1.45 jonathan * borrow data from the tail of the preceding mbuf and
3100 1.45 jonathan * update its length in-place. (The original data is still
3101 1.45 jonathan * valid, so we can do this even if prev is not writable.)
3102 1.45 jonathan */
3103 1.45 jonathan
3104 1.45 jonathan /* if we'd make prev a runt, just move all of its data. */
3105 1.45 jonathan #ifdef DEBUG
3106 1.45 jonathan KASSERT(prev != NULL /*, ("runt but null PREV")*/);
3107 1.45 jonathan KASSERT(prev->m_len >= 8 /*, ("runt prev")*/);
3108 1.45 jonathan #endif
3109 1.45 jonathan if ((prev->m_len - shortfall) < 8)
3110 1.45 jonathan shortfall = prev->m_len;
3111 1.45 jonathan
3112 1.45 jonathan #ifdef notyet /* just do the safe slow thing for now */
3113 1.45 jonathan if (!M_READONLY(m)) {
3114 1.45 jonathan if (M_LEADINGSPACE(m) < shorfall) {
3115 1.45 jonathan void *m_dat;
3116 1.45 jonathan m_dat = (m->m_flags & M_PKTHDR) ?
3117 1.45 jonathan m->m_pktdat : m->dat;
3118 1.45 jonathan memmove(m_dat, mtod(m, void*), m->m_len);
3119 1.45 jonathan m->m_data = m_dat;
3120 1.45 jonathan }
3121 1.45 jonathan } else
3122 1.45 jonathan #endif /* just do the safe slow thing */
3123 1.45 jonathan {
3124 1.45 jonathan struct mbuf * n = NULL;
3125 1.45 jonathan int newprevlen = prev->m_len - shortfall;
3126 1.45 jonathan
3127 1.45 jonathan MGET(n, M_NOWAIT, MT_DATA);
3128 1.45 jonathan if (n == NULL)
3129 1.45 jonathan return ENOBUFS;
3130 1.45 jonathan KASSERT(m->m_len + shortfall < MLEN
3131 1.45 jonathan /*,
3132 1.45 jonathan ("runt %d +prev %d too big\n", m->m_len, shortfall)*/);
3133 1.45 jonathan
3134 1.45 jonathan /* first copy the data we're stealing from prev */
3135 1.45 jonathan bcopy(prev->m_data + newprevlen, n->m_data, shortfall);
3136 1.45 jonathan
3137 1.45 jonathan /* update prev->m_len accordingly */
3138 1.45 jonathan prev->m_len -= shortfall;
3139 1.45 jonathan
3140 1.45 jonathan /* copy data from runt m */
3141 1.45 jonathan bcopy(m->m_data, n->m_data + shortfall, m->m_len);
3142 1.45 jonathan
3143 1.45 jonathan /* n holds what we stole from prev, plus m */
3144 1.45 jonathan n->m_len = shortfall + m->m_len;
3145 1.45 jonathan
3146 1.45 jonathan /* stitch n into chain and free m */
3147 1.45 jonathan n->m_next = m->m_next;
3148 1.45 jonathan prev->m_next = n;
3149 1.45 jonathan /* KASSERT(m->m_next == NULL); */
3150 1.45 jonathan m->m_next = NULL;
3151 1.45 jonathan m_free(m);
3152 1.45 jonathan m = n; /* for continuing loop */
3153 1.45 jonathan }
3154 1.45 jonathan }
3155 1.45 jonathan prevlen = m->m_len;
3156 1.45 jonathan }
3157 1.45 jonathan return 0;
3158 1.45 jonathan }
3159 1.45 jonathan
3160 1.1 fvdl /*
3161 1.1 fvdl * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data
3162 1.1 fvdl * pointers to descriptors.
3163 1.1 fvdl */
3164 1.1 fvdl int
3165 1.1 fvdl bge_encap(sc, m_head, txidx)
3166 1.1 fvdl struct bge_softc *sc;
3167 1.1 fvdl struct mbuf *m_head;
3168 1.1 fvdl u_int32_t *txidx;
3169 1.1 fvdl {
3170 1.1 fvdl struct bge_tx_bd *f = NULL;
3171 1.1 fvdl u_int32_t frag, cur, cnt = 0;
3172 1.1 fvdl u_int16_t csum_flags = 0;
3173 1.1 fvdl struct txdmamap_pool_entry *dma;
3174 1.1 fvdl bus_dmamap_t dmamap;
3175 1.1 fvdl int i = 0;
3176 1.29 itojun struct m_tag *mtag;
3177 1.1 fvdl
3178 1.1 fvdl cur = frag = *txidx;
3179 1.1 fvdl
3180 1.1 fvdl if (m_head->m_pkthdr.csum_flags) {
3181 1.1 fvdl if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4)
3182 1.1 fvdl csum_flags |= BGE_TXBDFLAG_IP_CSUM;
3183 1.8 thorpej if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
3184 1.1 fvdl csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
3185 1.1 fvdl }
3186 1.1 fvdl
3187 1.46 jonathan /*
3188 1.46 jonathan * If we were asked to do an outboard checksum, and the NIC
3189 1.46 jonathan * has the bug where it sometimes adds in the Ethernet padding,
3190 1.46 jonathan * explicitly pad with zeros so the cksum will be correct either way.
3191 1.46 jonathan * (For now, do this for all chip versions, until newer
3192 1.46 jonathan * are confirmed to not require the workaround.)
3193 1.46 jonathan */
3194 1.46 jonathan if ((csum_flags & BGE_TXBDFLAG_TCP_UDP_CSUM) == 0 ||
3195 1.46 jonathan #ifdef notyet
3196 1.46 jonathan (sc->bge_quirks & BGE_QUIRK_SHORT_CKSUM_BUG) == 0 ||
3197 1.46 jonathan #endif
3198 1.46 jonathan m_head->m_pkthdr.len >= ETHER_MIN_NOPAD)
3199 1.46 jonathan goto check_dma_bug;
3200 1.46 jonathan
3201 1.46 jonathan if (bge_cksum_pad(m_head) != 0)
3202 1.46 jonathan return ENOBUFS;
3203 1.46 jonathan
3204 1.46 jonathan check_dma_bug:
3205 1.25 jonathan if (!(sc->bge_quirks & BGE_QUIRK_5700_SMALLDMA))
3206 1.29 itojun goto doit;
3207 1.25 jonathan /*
3208 1.25 jonathan * bcm5700 Revision B silicon cannot handle DMA descriptors with
3209 1.25 jonathan * less than eight bytes. If we encounter a teeny mbuf
3210 1.25 jonathan * at the end of a chain, we can pad. Otherwise, copy.
3211 1.25 jonathan */
3212 1.45 jonathan if (bge_compact_dma_runt(m_head) != 0)
3213 1.45 jonathan return ENOBUFS;
3214 1.25 jonathan
3215 1.25 jonathan doit:
3216 1.1 fvdl dma = SLIST_FIRST(&sc->txdma_list);
3217 1.1 fvdl if (dma == NULL)
3218 1.1 fvdl return ENOBUFS;
3219 1.1 fvdl dmamap = dma->dmamap;
3220 1.1 fvdl
3221 1.1 fvdl /*
3222 1.1 fvdl * Start packing the mbufs in this chain into
3223 1.1 fvdl * the fragment pointers. Stop when we run out
3224 1.1 fvdl * of fragments or hit the end of the mbuf chain.
3225 1.1 fvdl */
3226 1.1 fvdl if (bus_dmamap_load_mbuf(sc->bge_dmatag, dmamap, m_head,
3227 1.1 fvdl BUS_DMA_NOWAIT))
3228 1.1 fvdl return(ENOBUFS);
3229 1.1 fvdl
3230 1.28 itojun mtag = sc->ethercom.ec_nvlans ?
3231 1.28 itojun m_tag_find(m_head, PACKET_TAG_VLAN, NULL) : NULL;
3232 1.6 thorpej
3233 1.1 fvdl for (i = 0; i < dmamap->dm_nsegs; i++) {
3234 1.1 fvdl f = &sc->bge_rdata->bge_tx_ring[frag];
3235 1.1 fvdl if (sc->bge_cdata.bge_tx_chain[frag] != NULL)
3236 1.1 fvdl break;
3237 1.1 fvdl bge_set_hostaddr(&f->bge_addr, dmamap->dm_segs[i].ds_addr);
3238 1.1 fvdl f->bge_len = dmamap->dm_segs[i].ds_len;
3239 1.1 fvdl f->bge_flags = csum_flags;
3240 1.1 fvdl
3241 1.28 itojun if (mtag != NULL) {
3242 1.1 fvdl f->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
3243 1.28 itojun f->bge_vlan_tag = *(u_int *)(mtag + 1);
3244 1.1 fvdl } else {
3245 1.1 fvdl f->bge_vlan_tag = 0;
3246 1.1 fvdl }
3247 1.1 fvdl /*
3248 1.1 fvdl * Sanity check: avoid coming within 16 descriptors
3249 1.1 fvdl * of the end of the ring.
3250 1.1 fvdl */
3251 1.1 fvdl if ((BGE_TX_RING_CNT - (sc->bge_txcnt + cnt)) < 16)
3252 1.1 fvdl return(ENOBUFS);
3253 1.1 fvdl cur = frag;
3254 1.1 fvdl BGE_INC(frag, BGE_TX_RING_CNT);
3255 1.1 fvdl cnt++;
3256 1.1 fvdl }
3257 1.1 fvdl
3258 1.1 fvdl if (i < dmamap->dm_nsegs)
3259 1.1 fvdl return ENOBUFS;
3260 1.1 fvdl
3261 1.1 fvdl bus_dmamap_sync(sc->bge_dmatag, dmamap, 0, dmamap->dm_mapsize,
3262 1.1 fvdl BUS_DMASYNC_PREWRITE);
3263 1.1 fvdl
3264 1.1 fvdl if (frag == sc->bge_tx_saved_considx)
3265 1.1 fvdl return(ENOBUFS);
3266 1.1 fvdl
3267 1.1 fvdl sc->bge_rdata->bge_tx_ring[cur].bge_flags |= BGE_TXBDFLAG_END;
3268 1.1 fvdl sc->bge_cdata.bge_tx_chain[cur] = m_head;
3269 1.1 fvdl SLIST_REMOVE_HEAD(&sc->txdma_list, link);
3270 1.1 fvdl sc->txdma[cur] = dma;
3271 1.1 fvdl sc->bge_txcnt += cnt;
3272 1.1 fvdl
3273 1.1 fvdl *txidx = frag;
3274 1.1 fvdl
3275 1.1 fvdl return(0);
3276 1.1 fvdl }
3277 1.1 fvdl
3278 1.1 fvdl /*
3279 1.1 fvdl * Main transmit routine. To avoid having to do mbuf copies, we put pointers
3280 1.1 fvdl * to the mbuf data regions directly in the transmit descriptors.
3281 1.1 fvdl */
3282 1.1 fvdl void
3283 1.1 fvdl bge_start(ifp)
3284 1.1 fvdl struct ifnet *ifp;
3285 1.1 fvdl {
3286 1.1 fvdl struct bge_softc *sc;
3287 1.1 fvdl struct mbuf *m_head = NULL;
3288 1.1 fvdl u_int32_t prodidx = 0;
3289 1.1 fvdl int pkts = 0;
3290 1.1 fvdl
3291 1.1 fvdl sc = ifp->if_softc;
3292 1.1 fvdl
3293 1.1 fvdl if (!sc->bge_link && ifp->if_snd.ifq_len < 10)
3294 1.1 fvdl return;
3295 1.1 fvdl
3296 1.1 fvdl prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO);
3297 1.1 fvdl
3298 1.1 fvdl while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
3299 1.1 fvdl IFQ_POLL(&ifp->if_snd, m_head);
3300 1.1 fvdl if (m_head == NULL)
3301 1.1 fvdl break;
3302 1.1 fvdl
3303 1.1 fvdl #if 0
3304 1.1 fvdl /*
3305 1.1 fvdl * XXX
3306 1.1 fvdl * safety overkill. If this is a fragmented packet chain
3307 1.1 fvdl * with delayed TCP/UDP checksums, then only encapsulate
3308 1.1 fvdl * it if we have enough descriptors to handle the entire
3309 1.1 fvdl * chain at once.
3310 1.1 fvdl * (paranoia -- may not actually be needed)
3311 1.1 fvdl */
3312 1.1 fvdl if (m_head->m_flags & M_FIRSTFRAG &&
3313 1.1 fvdl m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
3314 1.1 fvdl if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
3315 1.1 fvdl m_head->m_pkthdr.csum_data + 16) {
3316 1.1 fvdl ifp->if_flags |= IFF_OACTIVE;
3317 1.1 fvdl break;
3318 1.1 fvdl }
3319 1.1 fvdl }
3320 1.1 fvdl #endif
3321 1.1 fvdl
3322 1.1 fvdl /*
3323 1.1 fvdl * Pack the data into the transmit ring. If we
3324 1.1 fvdl * don't have room, set the OACTIVE flag and wait
3325 1.1 fvdl * for the NIC to drain the ring.
3326 1.1 fvdl */
3327 1.1 fvdl if (bge_encap(sc, m_head, &prodidx)) {
3328 1.1 fvdl ifp->if_flags |= IFF_OACTIVE;
3329 1.1 fvdl break;
3330 1.1 fvdl }
3331 1.1 fvdl
3332 1.1 fvdl /* now we are committed to transmit the packet */
3333 1.1 fvdl IFQ_DEQUEUE(&ifp->if_snd, m_head);
3334 1.1 fvdl pkts++;
3335 1.1 fvdl
3336 1.1 fvdl #if NBPFILTER > 0
3337 1.1 fvdl /*
3338 1.1 fvdl * If there's a BPF listener, bounce a copy of this frame
3339 1.1 fvdl * to him.
3340 1.1 fvdl */
3341 1.1 fvdl if (ifp->if_bpf)
3342 1.1 fvdl bpf_mtap(ifp->if_bpf, m_head);
3343 1.1 fvdl #endif
3344 1.1 fvdl }
3345 1.1 fvdl if (pkts == 0)
3346 1.1 fvdl return;
3347 1.1 fvdl
3348 1.1 fvdl /* Transmit */
3349 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
3350 1.29 itojun if (sc->bge_quirks & BGE_QUIRK_PRODUCER_BUG) /* 5700 b2 errata */
3351 1.29 itojun CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
3352 1.1 fvdl
3353 1.1 fvdl /*
3354 1.1 fvdl * Set a timeout in case the chip goes out to lunch.
3355 1.1 fvdl */
3356 1.1 fvdl ifp->if_timer = 5;
3357 1.1 fvdl }
3358 1.1 fvdl
3359 1.1 fvdl int
3360 1.1 fvdl bge_init(ifp)
3361 1.1 fvdl struct ifnet *ifp;
3362 1.1 fvdl {
3363 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
3364 1.1 fvdl u_int16_t *m;
3365 1.1 fvdl int s, error;
3366 1.1 fvdl
3367 1.1 fvdl s = splnet();
3368 1.1 fvdl
3369 1.1 fvdl ifp = &sc->ethercom.ec_if;
3370 1.1 fvdl
3371 1.1 fvdl /* Cancel pending I/O and flush buffers. */
3372 1.1 fvdl bge_stop(sc);
3373 1.1 fvdl bge_reset(sc);
3374 1.1 fvdl bge_chipinit(sc);
3375 1.1 fvdl
3376 1.1 fvdl /*
3377 1.1 fvdl * Init the various state machines, ring
3378 1.1 fvdl * control blocks and firmware.
3379 1.1 fvdl */
3380 1.1 fvdl error = bge_blockinit(sc);
3381 1.1 fvdl if (error != 0) {
3382 1.1 fvdl printf("%s: initialization error %d\n", sc->bge_dev.dv_xname,
3383 1.1 fvdl error);
3384 1.1 fvdl splx(s);
3385 1.1 fvdl return error;
3386 1.1 fvdl }
3387 1.1 fvdl
3388 1.1 fvdl ifp = &sc->ethercom.ec_if;
3389 1.1 fvdl
3390 1.1 fvdl /* Specify MTU. */
3391 1.1 fvdl CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
3392 1.1 fvdl ETHER_HDR_LEN + ETHER_CRC_LEN);
3393 1.1 fvdl
3394 1.1 fvdl /* Load our MAC address. */
3395 1.1 fvdl m = (u_int16_t *)&(LLADDR(ifp->if_sadl)[0]);
3396 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
3397 1.1 fvdl CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
3398 1.1 fvdl
3399 1.1 fvdl /* Enable or disable promiscuous mode as needed. */
3400 1.1 fvdl if (ifp->if_flags & IFF_PROMISC) {
3401 1.1 fvdl BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
3402 1.1 fvdl } else {
3403 1.1 fvdl BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
3404 1.1 fvdl }
3405 1.1 fvdl
3406 1.1 fvdl /* Program multicast filter. */
3407 1.1 fvdl bge_setmulti(sc);
3408 1.1 fvdl
3409 1.1 fvdl /* Init RX ring. */
3410 1.1 fvdl bge_init_rx_ring_std(sc);
3411 1.1 fvdl
3412 1.1 fvdl /* Init jumbo RX ring. */
3413 1.1 fvdl if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
3414 1.1 fvdl bge_init_rx_ring_jumbo(sc);
3415 1.1 fvdl
3416 1.1 fvdl /* Init our RX return ring index */
3417 1.1 fvdl sc->bge_rx_saved_considx = 0;
3418 1.1 fvdl
3419 1.1 fvdl /* Init TX ring. */
3420 1.1 fvdl bge_init_tx_ring(sc);
3421 1.1 fvdl
3422 1.1 fvdl /* Turn on transmitter */
3423 1.1 fvdl BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
3424 1.1 fvdl
3425 1.1 fvdl /* Turn on receiver */
3426 1.1 fvdl BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
3427 1.1 fvdl
3428 1.1 fvdl /* Tell firmware we're alive. */
3429 1.1 fvdl BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3430 1.1 fvdl
3431 1.1 fvdl /* Enable host interrupts. */
3432 1.1 fvdl BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
3433 1.1 fvdl BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
3434 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
3435 1.1 fvdl
3436 1.1 fvdl bge_ifmedia_upd(ifp);
3437 1.1 fvdl
3438 1.1 fvdl ifp->if_flags |= IFF_RUNNING;
3439 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
3440 1.1 fvdl
3441 1.1 fvdl splx(s);
3442 1.1 fvdl
3443 1.1 fvdl callout_reset(&sc->bge_timeout, hz, bge_tick, sc);
3444 1.1 fvdl
3445 1.1 fvdl return 0;
3446 1.1 fvdl }
3447 1.1 fvdl
3448 1.1 fvdl /*
3449 1.1 fvdl * Set media options.
3450 1.1 fvdl */
3451 1.1 fvdl int
3452 1.1 fvdl bge_ifmedia_upd(ifp)
3453 1.1 fvdl struct ifnet *ifp;
3454 1.1 fvdl {
3455 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
3456 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
3457 1.1 fvdl struct ifmedia *ifm = &sc->bge_ifmedia;
3458 1.1 fvdl
3459 1.1 fvdl /* If this is a 1000baseX NIC, enable the TBI port. */
3460 1.1 fvdl if (sc->bge_tbi) {
3461 1.1 fvdl if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
3462 1.1 fvdl return(EINVAL);
3463 1.1 fvdl switch(IFM_SUBTYPE(ifm->ifm_media)) {
3464 1.1 fvdl case IFM_AUTO:
3465 1.1 fvdl break;
3466 1.1 fvdl case IFM_1000_SX:
3467 1.1 fvdl if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
3468 1.1 fvdl BGE_CLRBIT(sc, BGE_MAC_MODE,
3469 1.1 fvdl BGE_MACMODE_HALF_DUPLEX);
3470 1.1 fvdl } else {
3471 1.1 fvdl BGE_SETBIT(sc, BGE_MAC_MODE,
3472 1.1 fvdl BGE_MACMODE_HALF_DUPLEX);
3473 1.1 fvdl }
3474 1.1 fvdl break;
3475 1.1 fvdl default:
3476 1.1 fvdl return(EINVAL);
3477 1.1 fvdl }
3478 1.1 fvdl return(0);
3479 1.1 fvdl }
3480 1.1 fvdl
3481 1.1 fvdl sc->bge_link = 0;
3482 1.1 fvdl mii_mediachg(mii);
3483 1.1 fvdl
3484 1.1 fvdl return(0);
3485 1.1 fvdl }
3486 1.1 fvdl
3487 1.1 fvdl /*
3488 1.1 fvdl * Report current media status.
3489 1.1 fvdl */
3490 1.1 fvdl void
3491 1.1 fvdl bge_ifmedia_sts(ifp, ifmr)
3492 1.1 fvdl struct ifnet *ifp;
3493 1.1 fvdl struct ifmediareq *ifmr;
3494 1.1 fvdl {
3495 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
3496 1.1 fvdl struct mii_data *mii = &sc->bge_mii;
3497 1.1 fvdl
3498 1.1 fvdl if (sc->bge_tbi) {
3499 1.1 fvdl ifmr->ifm_status = IFM_AVALID;
3500 1.1 fvdl ifmr->ifm_active = IFM_ETHER;
3501 1.1 fvdl if (CSR_READ_4(sc, BGE_MAC_STS) &
3502 1.1 fvdl BGE_MACSTAT_TBI_PCS_SYNCHED)
3503 1.1 fvdl ifmr->ifm_status |= IFM_ACTIVE;
3504 1.1 fvdl ifmr->ifm_active |= IFM_1000_SX;
3505 1.1 fvdl if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
3506 1.1 fvdl ifmr->ifm_active |= IFM_HDX;
3507 1.1 fvdl else
3508 1.1 fvdl ifmr->ifm_active |= IFM_FDX;
3509 1.1 fvdl return;
3510 1.1 fvdl }
3511 1.1 fvdl
3512 1.1 fvdl mii_pollstat(mii);
3513 1.1 fvdl ifmr->ifm_active = mii->mii_media_active;
3514 1.1 fvdl ifmr->ifm_status = mii->mii_media_status;
3515 1.1 fvdl }
3516 1.1 fvdl
3517 1.1 fvdl int
3518 1.1 fvdl bge_ioctl(ifp, command, data)
3519 1.1 fvdl struct ifnet *ifp;
3520 1.1 fvdl u_long command;
3521 1.1 fvdl caddr_t data;
3522 1.1 fvdl {
3523 1.1 fvdl struct bge_softc *sc = ifp->if_softc;
3524 1.1 fvdl struct ifreq *ifr = (struct ifreq *) data;
3525 1.1 fvdl int s, error = 0;
3526 1.1 fvdl struct mii_data *mii;
3527 1.1 fvdl
3528 1.1 fvdl s = splnet();
3529 1.1 fvdl
3530 1.1 fvdl switch(command) {
3531 1.1 fvdl case SIOCSIFFLAGS:
3532 1.1 fvdl if (ifp->if_flags & IFF_UP) {
3533 1.1 fvdl /*
3534 1.1 fvdl * If only the state of the PROMISC flag changed,
3535 1.1 fvdl * then just use the 'set promisc mode' command
3536 1.1 fvdl * instead of reinitializing the entire NIC. Doing
3537 1.1 fvdl * a full re-init means reloading the firmware and
3538 1.1 fvdl * waiting for it to start up, which may take a
3539 1.1 fvdl * second or two.
3540 1.1 fvdl */
3541 1.1 fvdl if (ifp->if_flags & IFF_RUNNING &&
3542 1.1 fvdl ifp->if_flags & IFF_PROMISC &&
3543 1.1 fvdl !(sc->bge_if_flags & IFF_PROMISC)) {
3544 1.1 fvdl BGE_SETBIT(sc, BGE_RX_MODE,
3545 1.1 fvdl BGE_RXMODE_RX_PROMISC);
3546 1.1 fvdl } else if (ifp->if_flags & IFF_RUNNING &&
3547 1.1 fvdl !(ifp->if_flags & IFF_PROMISC) &&
3548 1.1 fvdl sc->bge_if_flags & IFF_PROMISC) {
3549 1.1 fvdl BGE_CLRBIT(sc, BGE_RX_MODE,
3550 1.1 fvdl BGE_RXMODE_RX_PROMISC);
3551 1.1 fvdl } else
3552 1.1 fvdl bge_init(ifp);
3553 1.1 fvdl } else {
3554 1.1 fvdl if (ifp->if_flags & IFF_RUNNING) {
3555 1.1 fvdl bge_stop(sc);
3556 1.1 fvdl }
3557 1.1 fvdl }
3558 1.1 fvdl sc->bge_if_flags = ifp->if_flags;
3559 1.1 fvdl error = 0;
3560 1.1 fvdl break;
3561 1.1 fvdl case SIOCSIFMEDIA:
3562 1.1 fvdl case SIOCGIFMEDIA:
3563 1.1 fvdl if (sc->bge_tbi) {
3564 1.1 fvdl error = ifmedia_ioctl(ifp, ifr, &sc->bge_ifmedia,
3565 1.1 fvdl command);
3566 1.1 fvdl } else {
3567 1.1 fvdl mii = &sc->bge_mii;
3568 1.1 fvdl error = ifmedia_ioctl(ifp, ifr, &mii->mii_media,
3569 1.1 fvdl command);
3570 1.1 fvdl }
3571 1.1 fvdl error = 0;
3572 1.1 fvdl break;
3573 1.1 fvdl default:
3574 1.1 fvdl error = ether_ioctl(ifp, command, data);
3575 1.1 fvdl if (error == ENETRESET) {
3576 1.1 fvdl bge_setmulti(sc);
3577 1.1 fvdl error = 0;
3578 1.1 fvdl }
3579 1.1 fvdl break;
3580 1.1 fvdl }
3581 1.1 fvdl
3582 1.1 fvdl splx(s);
3583 1.1 fvdl
3584 1.1 fvdl return(error);
3585 1.1 fvdl }
3586 1.1 fvdl
3587 1.1 fvdl void
3588 1.1 fvdl bge_watchdog(ifp)
3589 1.1 fvdl struct ifnet *ifp;
3590 1.1 fvdl {
3591 1.1 fvdl struct bge_softc *sc;
3592 1.1 fvdl
3593 1.1 fvdl sc = ifp->if_softc;
3594 1.1 fvdl
3595 1.1 fvdl printf("%s: watchdog timeout -- resetting\n", sc->bge_dev.dv_xname);
3596 1.1 fvdl
3597 1.1 fvdl ifp->if_flags &= ~IFF_RUNNING;
3598 1.1 fvdl bge_init(ifp);
3599 1.1 fvdl
3600 1.1 fvdl ifp->if_oerrors++;
3601 1.1 fvdl }
3602 1.1 fvdl
3603 1.11 thorpej static void
3604 1.11 thorpej bge_stop_block(struct bge_softc *sc, bus_addr_t reg, uint32_t bit)
3605 1.11 thorpej {
3606 1.11 thorpej int i;
3607 1.11 thorpej
3608 1.11 thorpej BGE_CLRBIT(sc, reg, bit);
3609 1.11 thorpej
3610 1.11 thorpej for (i = 0; i < BGE_TIMEOUT; i++) {
3611 1.11 thorpej if ((CSR_READ_4(sc, reg) & bit) == 0)
3612 1.11 thorpej return;
3613 1.11 thorpej delay(100);
3614 1.11 thorpej }
3615 1.11 thorpej
3616 1.11 thorpej printf("%s: block failed to stop: reg 0x%lx, bit 0x%08x\n",
3617 1.11 thorpej sc->bge_dev.dv_xname, (u_long) reg, bit);
3618 1.11 thorpej }
3619 1.11 thorpej
3620 1.1 fvdl /*
3621 1.1 fvdl * Stop the adapter and free any mbufs allocated to the
3622 1.1 fvdl * RX and TX lists.
3623 1.1 fvdl */
3624 1.1 fvdl void
3625 1.1 fvdl bge_stop(sc)
3626 1.1 fvdl struct bge_softc *sc;
3627 1.1 fvdl {
3628 1.1 fvdl struct ifnet *ifp = &sc->ethercom.ec_if;
3629 1.1 fvdl
3630 1.1 fvdl callout_stop(&sc->bge_timeout);
3631 1.1 fvdl
3632 1.1 fvdl /*
3633 1.1 fvdl * Disable all of the receiver blocks
3634 1.1 fvdl */
3635 1.11 thorpej bge_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
3636 1.11 thorpej bge_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
3637 1.11 thorpej bge_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
3638 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
3639 1.44 hannken bge_stop_block(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
3640 1.44 hannken }
3641 1.11 thorpej bge_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
3642 1.11 thorpej bge_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
3643 1.11 thorpej bge_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
3644 1.1 fvdl
3645 1.1 fvdl /*
3646 1.1 fvdl * Disable all of the transmit blocks
3647 1.1 fvdl */
3648 1.11 thorpej bge_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
3649 1.11 thorpej bge_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
3650 1.11 thorpej bge_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
3651 1.11 thorpej bge_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
3652 1.11 thorpej bge_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
3653 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
3654 1.44 hannken bge_stop_block(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
3655 1.44 hannken }
3656 1.11 thorpej bge_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
3657 1.1 fvdl
3658 1.1 fvdl /*
3659 1.1 fvdl * Shut down all of the memory managers and related
3660 1.1 fvdl * state machines.
3661 1.1 fvdl */
3662 1.11 thorpej bge_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
3663 1.11 thorpej bge_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
3664 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
3665 1.44 hannken bge_stop_block(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
3666 1.44 hannken }
3667 1.11 thorpej
3668 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
3669 1.1 fvdl CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
3670 1.11 thorpej
3671 1.44 hannken if ((sc->bge_quirks & BGE_QUIRK_5705_CORE) == 0) {
3672 1.44 hannken bge_stop_block(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
3673 1.44 hannken bge_stop_block(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3674 1.44 hannken }
3675 1.1 fvdl
3676 1.1 fvdl /* Disable host interrupts. */
3677 1.1 fvdl BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
3678 1.1 fvdl CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
3679 1.1 fvdl
3680 1.1 fvdl /*
3681 1.1 fvdl * Tell firmware we're shutting down.
3682 1.1 fvdl */
3683 1.1 fvdl BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3684 1.1 fvdl
3685 1.1 fvdl /* Free the RX lists. */
3686 1.1 fvdl bge_free_rx_ring_std(sc);
3687 1.1 fvdl
3688 1.1 fvdl /* Free jumbo RX list. */
3689 1.1 fvdl bge_free_rx_ring_jumbo(sc);
3690 1.1 fvdl
3691 1.1 fvdl /* Free TX buffers. */
3692 1.1 fvdl bge_free_tx_ring(sc);
3693 1.1 fvdl
3694 1.1 fvdl /*
3695 1.1 fvdl * Isolate/power down the PHY.
3696 1.1 fvdl */
3697 1.1 fvdl if (!sc->bge_tbi)
3698 1.1 fvdl mii_down(&sc->bge_mii);
3699 1.1 fvdl
3700 1.1 fvdl sc->bge_link = 0;
3701 1.1 fvdl
3702 1.1 fvdl sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
3703 1.1 fvdl
3704 1.1 fvdl ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3705 1.1 fvdl }
3706 1.1 fvdl
3707 1.1 fvdl /*
3708 1.1 fvdl * Stop all chip I/O so that the kernel's probe routines don't
3709 1.1 fvdl * get confused by errant DMAs when rebooting.
3710 1.1 fvdl */
3711 1.1 fvdl void
3712 1.1 fvdl bge_shutdown(xsc)
3713 1.1 fvdl void *xsc;
3714 1.1 fvdl {
3715 1.1 fvdl struct bge_softc *sc = (struct bge_softc *)xsc;
3716 1.1 fvdl
3717 1.1 fvdl bge_stop(sc);
3718 1.1 fvdl bge_reset(sc);
3719 1.1 fvdl }
3720