1 1.98 andvar /* $NetBSD: if_bgereg.h,v 1.98 2024/02/09 22:08:35 andvar Exp $ */ 2 1.1 fvdl /* 3 1.1 fvdl * Copyright (c) 2001 Wind River Systems 4 1.1 fvdl * Copyright (c) 1997, 1998, 1999, 2001 5 1.1 fvdl * Bill Paul <wpaul (at) windriver.com>. All rights reserved. 6 1.1 fvdl * 7 1.1 fvdl * Redistribution and use in source and binary forms, with or without 8 1.1 fvdl * modification, are permitted provided that the following conditions 9 1.1 fvdl * are met: 10 1.1 fvdl * 1. Redistributions of source code must retain the above copyright 11 1.1 fvdl * notice, this list of conditions and the following disclaimer. 12 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 fvdl * notice, this list of conditions and the following disclaimer in the 14 1.1 fvdl * documentation and/or other materials provided with the distribution. 15 1.1 fvdl * 3. All advertising materials mentioning features or use of this software 16 1.1 fvdl * must display the following acknowledgement: 17 1.1 fvdl * This product includes software developed by Bill Paul. 18 1.1 fvdl * 4. Neither the name of the author nor the names of any co-contributors 19 1.1 fvdl * may be used to endorse or promote products derived from this software 20 1.1 fvdl * without specific prior written permission. 21 1.1 fvdl * 22 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32 1.1 fvdl * THE POSSIBILITY OF SUCH DAMAGE. 33 1.1 fvdl * 34 1.16 jonathan * $FreeBSD: if_bgereg.h,v 1.1.2.7 2002/11/02 18:17:55 mp Exp $ 35 1.1 fvdl */ 36 1.1 fvdl 37 1.1 fvdl /* 38 1.1 fvdl * BCM570x memory map. The internal memory layout varies somewhat 39 1.1 fvdl * depending on whether or not we have external SSRAM attached. 40 1.1 fvdl * The BCM5700 can have up to 16MB of external memory. The BCM5701 41 1.1 fvdl * is apparently not designed to use external SSRAM. The mappings 42 1.1 fvdl * up to the first 4 send rings are the same for both internal and 43 1.1 fvdl * external memory configurations. Note that mini RX ring space is 44 1.1 fvdl * only available with external SSRAM configurations, which means 45 1.1 fvdl * the mini RX ring is not supported on the BCM5701. 46 1.1 fvdl * 47 1.1 fvdl * The NIC's memory can be accessed by the host in one of 3 ways: 48 1.1 fvdl * 49 1.1 fvdl * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 50 1.1 fvdl * registers in PCI config space can be used to read any 32-bit 51 1.1 fvdl * address within the NIC's memory. 52 1.1 fvdl * 53 1.1 fvdl * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 54 1.1 fvdl * space can be used in conjunction with the memory window in the 55 1.1 fvdl * device register space at offset 0x8000 to read any 32K chunk 56 1.1 fvdl * of NIC memory. 57 1.1 fvdl * 58 1.1 fvdl * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 59 1.1 fvdl * set, the device I/O mapping consumes 32MB of host address space, 60 1.1 fvdl * allowing all of the registers and internal NIC memory to be 61 1.1 fvdl * accessed directly. NIC memory addresses are offset by 0x01000000. 62 1.1 fvdl * Flat mode consumes so much host address space that it is not 63 1.1 fvdl * recommended. 64 1.1 fvdl */ 65 1.1 fvdl #define BGE_PAGE_ZERO 0x00000000 66 1.1 fvdl #define BGE_PAGE_ZERO_END 0x000000FF 67 1.1 fvdl #define BGE_SEND_RING_RCB 0x00000100 68 1.1 fvdl #define BGE_SEND_RING_RCB_END 0x000001FF 69 1.1 fvdl #define BGE_RX_RETURN_RING_RCB 0x00000200 70 1.1 fvdl #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 71 1.1 fvdl #define BGE_STATS_BLOCK 0x00000300 72 1.1 fvdl #define BGE_STATS_BLOCK_END 0x00000AFF 73 1.1 fvdl #define BGE_STATUS_BLOCK 0x00000B00 74 1.1 fvdl #define BGE_STATUS_BLOCK_END 0x00000B4F 75 1.63 msaitoh #define BGE_SRAM_FW_MB 0x00000B50 76 1.63 msaitoh #define BGE_SRAM_DATA_SIG 0x00000B54 77 1.63 msaitoh #define BGE_SRAM_DATA_CFG 0x00000B58 78 1.76 msaitoh #define BGE_SRAM_DATA_VER 0x00000B5C 79 1.63 msaitoh #define BGE_SRAM_FW_CMD_MB 0x00000B78 80 1.63 msaitoh #define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 81 1.63 msaitoh #define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 82 1.63 msaitoh #define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 83 1.59 msaitoh #define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 84 1.59 msaitoh #define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 85 1.76 msaitoh #define BGE_SRAM_DATA_CFG_2 0x00000D38 86 1.76 msaitoh #define BGE_SRAM_DATA_CFG_3 0x00000D3C 87 1.76 msaitoh #define BGE_SRAM_DATA_CFG_4 0x00000D60 88 1.88 msaitoh #define BGE_SRAM_DATA_CFG_5 0x00000E0C 89 1.1 fvdl #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 90 1.1 fvdl #define BGE_UNMAPPED 0x00001000 91 1.1 fvdl #define BGE_UNMAPPED_END 0x00001FFF 92 1.1 fvdl #define BGE_DMA_DESCRIPTORS 0x00002000 93 1.1 fvdl #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 94 1.63 msaitoh #define BGE_SEND_RING_5717 0x00004000 95 1.1 fvdl #define BGE_SEND_RING_1_TO_4 0x00004000 96 1.1 fvdl #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 97 1.1 fvdl 98 1.55 msaitoh /* Firmware interface */ 99 1.63 msaitoh #define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 100 1.63 msaitoh 101 1.63 msaitoh #define BGE_FW_CMD_DRV_ALIVE 0x00000001 102 1.63 msaitoh #define BGE_FW_CMD_PAUSE 0x00000002 103 1.90 msaitoh #define BGE_FW_CMD_DRV_ALIVE3 0x0000000e 104 1.63 msaitoh 105 1.63 msaitoh #define BGE_FW_HB_TIMEOUT_SEC 3 106 1.63 msaitoh 107 1.63 msaitoh #define BGE_FW_DRV_STATE_START 0x00000001 108 1.63 msaitoh #define BGE_FW_DRV_STATE_START_DONE 0x80000001 109 1.63 msaitoh #define BGE_FW_DRV_STATE_UNLOAD 0x00000002 110 1.63 msaitoh #define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 111 1.63 msaitoh #define BGE_FW_DRV_STATE_SUSPEND 0x00000004 112 1.55 msaitoh 113 1.76 msaitoh /* SRAM data version */ 114 1.76 msaitoh #define BGE_SRAM_DATA_VER_SHIFT 16 115 1.76 msaitoh 116 1.1 fvdl /* Mappings for internal memory configuration */ 117 1.1 fvdl #define BGE_STD_RX_RINGS 0x00006000 118 1.1 fvdl #define BGE_STD_RX_RINGS_END 0x00006FFF 119 1.1 fvdl #define BGE_JUMBO_RX_RINGS 0x00007000 120 1.1 fvdl #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 121 1.1 fvdl #define BGE_BUFFPOOL_1 0x00008000 122 1.1 fvdl #define BGE_BUFFPOOL_1_END 0x0000FFFF 123 1.1 fvdl #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 124 1.1 fvdl #define BGE_BUFFPOOL_2_END 0x00017FFF 125 1.1 fvdl #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 126 1.1 fvdl #define BGE_BUFFPOOL_3_END 0x0001FFFF 127 1.63 msaitoh #define BGE_STD_RX_RINGS_5717 0x00040000 128 1.63 msaitoh #define BGE_JUMBO_RX_RINGS_5717 0x00044400 129 1.1 fvdl 130 1.1 fvdl /* Mappings for external SSRAM configurations */ 131 1.1 fvdl #define BGE_SEND_RING_5_TO_6 0x00006000 132 1.1 fvdl #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 133 1.1 fvdl #define BGE_SEND_RING_7_TO_8 0x00007000 134 1.1 fvdl #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 135 1.1 fvdl #define BGE_SEND_RING_9_TO_16 0x00008000 136 1.1 fvdl #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 137 1.1 fvdl #define BGE_EXT_STD_RX_RINGS 0x0000C000 138 1.1 fvdl #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 139 1.1 fvdl #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 140 1.1 fvdl #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 141 1.1 fvdl #define BGE_MINI_RX_RINGS 0x0000E000 142 1.1 fvdl #define BGE_MINI_RX_RINGS_END 0x0000FFFF 143 1.1 fvdl #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 144 1.1 fvdl #define BGE_AVAIL_REGION1_END 0x00017FFF 145 1.1 fvdl #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 146 1.1 fvdl #define BGE_AVAIL_REGION2_END 0x0001FFFF 147 1.1 fvdl #define BGE_EXT_SSRAM 0x00020000 148 1.1 fvdl #define BGE_EXT_SSRAM_END 0x000FFFFF 149 1.1 fvdl 150 1.1 fvdl 151 1.1 fvdl /* 152 1.1 fvdl * BCM570x register offsets. These are memory mapped registers 153 1.1 fvdl * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 154 1.1 fvdl * Each register must be accessed using 32 bit operations. 155 1.1 fvdl * 156 1.1 fvdl * All registers are accessed through a 32K shared memory block. 157 1.1 fvdl * The first group of registers are actually copies of the PCI 158 1.1 fvdl * configuration space registers. 159 1.1 fvdl */ 160 1.1 fvdl 161 1.1 fvdl /* 162 1.1 fvdl * PCI registers defined in the PCI 2.2 spec. 163 1.1 fvdl */ 164 1.1 fvdl #define BGE_PCI_VID 0x00 165 1.1 fvdl #define BGE_PCI_DID 0x02 166 1.1 fvdl #define BGE_PCI_CMD 0x04 167 1.1 fvdl #define BGE_PCI_STS 0x06 168 1.1 fvdl #define BGE_PCI_REV 0x08 169 1.1 fvdl #define BGE_PCI_CLASS 0x09 170 1.1 fvdl #define BGE_PCI_CACHESZ 0x0C 171 1.1 fvdl #define BGE_PCI_LATTIMER 0x0D 172 1.1 fvdl #define BGE_PCI_HDRTYPE 0x0E 173 1.1 fvdl #define BGE_PCI_BIST 0x0F 174 1.1 fvdl #define BGE_PCI_BAR0 0x10 175 1.1 fvdl #define BGE_PCI_BAR1 0x14 176 1.63 msaitoh #define BGE_PCI_BAR2 0x18 177 1.1 fvdl #define BGE_PCI_SUBSYS 0x2C 178 1.1 fvdl #define BGE_PCI_SUBVID 0x2E 179 1.1 fvdl #define BGE_PCI_ROMBASE 0x30 180 1.1 fvdl #define BGE_PCI_CAPPTR 0x34 181 1.1 fvdl #define BGE_PCI_INTLINE 0x3C 182 1.1 fvdl #define BGE_PCI_INTPIN 0x3D 183 1.1 fvdl #define BGE_PCI_MINGNT 0x3E 184 1.1 fvdl #define BGE_PCI_MAXLAT 0x3F 185 1.1 fvdl #define BGE_PCI_PCIXCAP 0x40 186 1.1 fvdl #define BGE_PCI_NEXTPTR_PM 0x41 187 1.75 msaitoh #define BGE_PCIX_CMD 0x42 188 1.75 msaitoh #define BGE_PCIX_STS 0x44 189 1.1 fvdl #define BGE_PCI_PWRMGMT_CAPID 0x48 190 1.1 fvdl #define BGE_PCI_NEXTPTR_VPD 0x49 191 1.1 fvdl #define BGE_PCI_PWRMGMT_CAPS 0x4A 192 1.1 fvdl #define BGE_PCI_PWRMGMT_CMD 0x4C 193 1.1 fvdl #define BGE_PCI_PWRMGMT_STS 0x4D 194 1.1 fvdl #define BGE_PCI_PWRMGMT_DATA 0x4F 195 1.1 fvdl #define BGE_PCI_VPD_CAPID 0x50 196 1.1 fvdl #define BGE_PCI_NEXTPTR_MSI 0x51 197 1.1 fvdl #define BGE_PCI_VPD_ADDR 0x52 198 1.1 fvdl #define BGE_PCI_VPD_DATA 0x54 199 1.1 fvdl #define BGE_PCI_MSI_CAPID 0x58 200 1.1 fvdl #define BGE_PCI_NEXTPTR_NONE 0x59 201 1.1 fvdl #define BGE_PCI_MSI_CTL 0x5A 202 1.1 fvdl #define BGE_PCI_MSI_ADDR_HI 0x5C 203 1.1 fvdl #define BGE_PCI_MSI_ADDR_LO 0x60 204 1.1 fvdl #define BGE_PCI_MSI_DATA 0x64 205 1.1 fvdl 206 1.1 fvdl /* 207 1.55 msaitoh * PCI Express definitions 208 1.55 msaitoh * According to 209 1.55 msaitoh * PCI Express base specification, REV. 1.0a 210 1.55 msaitoh */ 211 1.55 msaitoh 212 1.55 msaitoh /* PCI Express device control, 16bits */ 213 1.55 msaitoh #define BGE_PCIE_DEVCTL 0x08 214 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 215 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 216 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 217 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 218 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 219 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 220 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 221 1.55 msaitoh 222 1.55 msaitoh /* PCI MSI. ??? */ 223 1.55 msaitoh #define BGE_PCIE_CAPID_REG 0xD0 224 1.55 msaitoh #define BGE_PCIE_CAPID 0x10 225 1.55 msaitoh 226 1.55 msaitoh /* 227 1.1 fvdl * PCI registers specific to the BCM570x family. 228 1.1 fvdl */ 229 1.1 fvdl #define BGE_PCI_MISC_CTL 0x68 230 1.1 fvdl #define BGE_PCI_DMA_RW_CTL 0x6C 231 1.1 fvdl #define BGE_PCI_PCISTATE 0x70 232 1.1 fvdl #define BGE_PCI_CLKCTL 0x74 233 1.1 fvdl #define BGE_PCI_REG_BASEADDR 0x78 234 1.1 fvdl #define BGE_PCI_MEMWIN_BASEADDR 0x7C 235 1.1 fvdl #define BGE_PCI_REG_DATA 0x80 236 1.1 fvdl #define BGE_PCI_MEMWIN_DATA 0x84 237 1.1 fvdl #define BGE_PCI_MODECTL 0x88 238 1.1 fvdl #define BGE_PCI_MISC_CFG 0x8C 239 1.1 fvdl #define BGE_PCI_MISC_LOCALCTL 0x90 240 1.1 fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 241 1.1 fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 242 1.1 fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 243 1.1 fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 244 1.1 fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 245 1.1 fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 246 1.1 fvdl #define BGE_PCI_ISR_MBX_HI 0xB0 247 1.1 fvdl #define BGE_PCI_ISR_MBX_LO 0xB4 248 1.54 msaitoh #define BGE_PCI_PRODID_ASICREV 0xBC 249 1.54 msaitoh #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 250 1.54 msaitoh #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 251 1.28 jonathan 252 1.22 cube #define BGE_PCI_UNKNOWN0 0xC4 253 1.28 jonathan 254 1.1 fvdl /* PCI Misc. Host control register */ 255 1.1 fvdl #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 256 1.1 fvdl #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 257 1.1 fvdl #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 258 1.1 fvdl #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 259 1.1 fvdl #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 260 1.1 fvdl #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 261 1.1 fvdl #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 262 1.1 fvdl #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 263 1.91 msaitoh #define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 264 1.1 fvdl #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 265 1.54 msaitoh #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 266 1.1 fvdl 267 1.1 fvdl #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 268 1.1 fvdl #if BYTE_ORDER == LITTLE_ENDIAN 269 1.1 fvdl #define BGE_DMA_SWAP_OPTIONS \ 270 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME| \ 271 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 272 1.1 fvdl #else 273 1.1 fvdl #define BGE_DMA_SWAP_OPTIONS \ 274 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \ 275 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 276 1.1 fvdl #endif 277 1.1 fvdl 278 1.1 fvdl #define BGE_INIT \ 279 1.1 fvdl (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 280 1.73 msaitoh BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS| \ 281 1.73 msaitoh BGE_PCIMISCCTL_PCISTATE_RW) 282 1.1 fvdl 283 1.54 msaitoh #define BGE_CHIPID_TIGON_I 0x4000 284 1.54 msaitoh #define BGE_CHIPID_TIGON_II 0x6000 285 1.54 msaitoh #define BGE_CHIPID_BCM5700_A0 0x7000 286 1.54 msaitoh #define BGE_CHIPID_BCM5700_A1 0x7001 287 1.54 msaitoh #define BGE_CHIPID_BCM5700_B0 0x7100 288 1.54 msaitoh #define BGE_CHIPID_BCM5700_B1 0x7101 289 1.54 msaitoh #define BGE_CHIPID_BCM5700_B2 0x7102 290 1.54 msaitoh #define BGE_CHIPID_BCM5700_B3 0x7103 291 1.54 msaitoh #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 292 1.54 msaitoh #define BGE_CHIPID_BCM5700_C0 0x7200 293 1.54 msaitoh #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 294 1.54 msaitoh #define BGE_CHIPID_BCM5701_B0 0x0100 295 1.54 msaitoh #define BGE_CHIPID_BCM5701_B2 0x0102 296 1.54 msaitoh #define BGE_CHIPID_BCM5701_B5 0x0105 297 1.54 msaitoh #define BGE_CHIPID_BCM5703_A0 0x1000 298 1.54 msaitoh #define BGE_CHIPID_BCM5703_A1 0x1001 299 1.54 msaitoh #define BGE_CHIPID_BCM5703_A2 0x1002 300 1.54 msaitoh #define BGE_CHIPID_BCM5703_A3 0x1003 301 1.54 msaitoh #define BGE_CHIPID_BCM5703_B0 0x1100 302 1.54 msaitoh #define BGE_CHIPID_BCM5704_A0 0x2000 303 1.54 msaitoh #define BGE_CHIPID_BCM5704_A1 0x2001 304 1.54 msaitoh #define BGE_CHIPID_BCM5704_A2 0x2002 305 1.54 msaitoh #define BGE_CHIPID_BCM5704_A3 0x2003 306 1.54 msaitoh #define BGE_CHIPID_BCM5704_B0 0x2100 307 1.54 msaitoh #define BGE_CHIPID_BCM5705_A0 0x3000 308 1.54 msaitoh #define BGE_CHIPID_BCM5705_A1 0x3001 309 1.54 msaitoh #define BGE_CHIPID_BCM5705_A2 0x3002 310 1.54 msaitoh #define BGE_CHIPID_BCM5705_A3 0x3003 311 1.54 msaitoh #define BGE_CHIPID_BCM5750_A0 0x4000 312 1.54 msaitoh #define BGE_CHIPID_BCM5750_A1 0x4001 313 1.54 msaitoh #define BGE_CHIPID_BCM5750_A3 0x4003 314 1.54 msaitoh #define BGE_CHIPID_BCM5750_B0 0x4010 315 1.54 msaitoh #define BGE_CHIPID_BCM5750_B1 0x4101 316 1.54 msaitoh #define BGE_CHIPID_BCM5750_C0 0x4200 317 1.54 msaitoh #define BGE_CHIPID_BCM5750_C1 0x4201 318 1.54 msaitoh #define BGE_CHIPID_BCM5750_C2 0x4202 319 1.54 msaitoh #define BGE_CHIPID_BCM5714_A0 0x5000 320 1.54 msaitoh #define BGE_CHIPID_BCM5761_A0 0x5761000 321 1.54 msaitoh #define BGE_CHIPID_BCM5761_A1 0x5761100 322 1.54 msaitoh #define BGE_CHIPID_BCM5784_A0 0x5784000 323 1.89 msaitoh #define BGE_CHIPID_BCM5784_A1 0x5784001 324 1.89 msaitoh #define BGE_CHIPID_BCM5784_B0 0x5784100 325 1.54 msaitoh #define BGE_CHIPID_BCM5752_A0 0x6000 326 1.54 msaitoh #define BGE_CHIPID_BCM5752_A1 0x6001 327 1.54 msaitoh #define BGE_CHIPID_BCM5752_A2 0x6002 328 1.54 msaitoh #define BGE_CHIPID_BCM5714_B0 0x8000 329 1.54 msaitoh #define BGE_CHIPID_BCM5714_B3 0x8003 330 1.54 msaitoh #define BGE_CHIPID_BCM5715_A0 0x9000 331 1.54 msaitoh #define BGE_CHIPID_BCM5715_A1 0x9001 332 1.54 msaitoh #define BGE_CHIPID_BCM5715_A3 0x9003 333 1.54 msaitoh #define BGE_CHIPID_BCM5755_A0 0xa000 334 1.54 msaitoh #define BGE_CHIPID_BCM5755_A1 0xa001 335 1.54 msaitoh #define BGE_CHIPID_BCM5755_A2 0xa002 336 1.54 msaitoh #define BGE_CHIPID_BCM5755_C0 0xa200 337 1.54 msaitoh #define BGE_CHIPID_BCM5787_A0 0xb000 338 1.54 msaitoh #define BGE_CHIPID_BCM5787_A1 0xb001 339 1.54 msaitoh #define BGE_CHIPID_BCM5787_A2 0xb002 340 1.60 msaitoh #define BGE_CHIPID_BCM5906_A0 0xc000 341 1.54 msaitoh #define BGE_CHIPID_BCM5906_A1 0xc001 342 1.54 msaitoh #define BGE_CHIPID_BCM5906_A2 0xc002 343 1.54 msaitoh #define BGE_CHIPID_BCM57780_A0 0x57780000 344 1.54 msaitoh #define BGE_CHIPID_BCM57780_A1 0x57780001 345 1.62 msaitoh #define BGE_CHIPID_BCM5717_A0 0x05717000 346 1.63 msaitoh #define BGE_CHIPID_BCM5717_B0 0x05717100 347 1.63 msaitoh #define BGE_CHIPID_BCM5719_A0 0x05719000 348 1.63 msaitoh #define BGE_CHIPID_BCM5720_A0 0x05720000 349 1.95 msaitoh #define BGE_CHIPID_BCM5762_A0 0x05762000 350 1.95 msaitoh #define BGE_CHIPID_BCM5762_B0 0x05762100 351 1.62 msaitoh #define BGE_CHIPID_BCM57765_A0 0x57785000 352 1.62 msaitoh #define BGE_CHIPID_BCM57765_B0 0x57785100 353 1.93 msaitoh #define BGE_CHIPID_BCM57766_A0 0x57766000 354 1.13 fvdl 355 1.13 fvdl /* shorthand one */ 356 1.54 msaitoh #define BGE_ASICREV(x) ((x) >> 12) 357 1.37 tsutsui #define BGE_ASICREV_BCM5700 0x07 358 1.37 tsutsui #define BGE_ASICREV_BCM5701 0x00 359 1.37 tsutsui #define BGE_ASICREV_BCM5703 0x01 360 1.37 tsutsui #define BGE_ASICREV_BCM5704 0x02 361 1.37 tsutsui #define BGE_ASICREV_BCM5705 0x03 362 1.37 tsutsui #define BGE_ASICREV_BCM5750 0x04 363 1.38 tsutsui #define BGE_ASICREV_BCM5714_A0 0x05 364 1.37 tsutsui #define BGE_ASICREV_BCM5752 0x06 365 1.31 jonathan /* ASIC revision 0x07 is the original bcm5700 */ 366 1.37 tsutsui #define BGE_ASICREV_BCM5780 0x08 367 1.38 tsutsui #define BGE_ASICREV_BCM5714 0x09 368 1.38 tsutsui #define BGE_ASICREV_BCM5755 0x0a 369 1.38 tsutsui #define BGE_ASICREV_BCM5787 0x0b 370 1.48 cegger #define BGE_ASICREV_BCM5906 0x0c 371 1.54 msaitoh #define BGE_ASICREV_USE_PRODID_REG 0x0f 372 1.54 msaitoh #define BGE_ASICREV_BCM5761 0x5761 373 1.95 msaitoh #define BGE_ASICREV_BCM5762 0x5762 374 1.54 msaitoh #define BGE_ASICREV_BCM5784 0x5784 375 1.54 msaitoh #define BGE_ASICREV_BCM5785 0x5785 376 1.54 msaitoh #define BGE_ASICREV_BCM5717 0x5717 377 1.63 msaitoh #define BGE_ASICREV_BCM5719 0x5719 378 1.63 msaitoh #define BGE_ASICREV_BCM5720 0x5720 379 1.54 msaitoh #define BGE_ASICREV_BCM57765 0x57785 380 1.57 tsutsui #define BGE_ASICREV_BCM57766 0x57766 381 1.95 msaitoh #define BGE_ASICREV_BCM57780 0x57780 382 1.48 cegger 383 1.13 fvdl /* chip revisions */ 384 1.54 msaitoh #define BGE_CHIPREV(x) ((x) >> 8) 385 1.37 tsutsui #define BGE_CHIPREV_5700_AX 0x70 386 1.37 tsutsui #define BGE_CHIPREV_5700_BX 0x71 387 1.37 tsutsui #define BGE_CHIPREV_5700_CX 0x72 388 1.37 tsutsui #define BGE_CHIPREV_5701_AX 0x00 389 1.38 tsutsui #define BGE_CHIPREV_5703_AX 0x10 390 1.38 tsutsui #define BGE_CHIPREV_5704_AX 0x20 391 1.38 tsutsui #define BGE_CHIPREV_5704_BX 0x21 392 1.38 tsutsui #define BGE_CHIPREV_5750_AX 0x40 393 1.38 tsutsui #define BGE_CHIPREV_5750_BX 0x41 394 1.89 msaitoh #define BGE_CHIPREV_5784_AX 0x57840 395 1.84 msaitoh #define BGE_CHIPREV_57765_AX 0x577850 396 1.1 fvdl 397 1.1 fvdl /* PCI DMA Read/Write Control register */ 398 1.1 fvdl #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 399 1.62 msaitoh #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 400 1.1 fvdl #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 401 1.1 fvdl #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 402 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 403 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 404 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 405 1.1 fvdl #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 406 1.1 fvdl #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 407 1.1 fvdl #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 408 1.1 fvdl #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 409 1.1 fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 410 1.1 fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 411 1.58 msaitoh 412 1.58 msaitoh #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 413 1.58 msaitoh #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 414 1.58 msaitoh #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 415 1.58 msaitoh #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 416 1.5 jonathan 417 1.62 msaitoh #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 418 1.62 msaitoh #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 419 1.1 fvdl 420 1.1 fvdl #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 421 1.1 fvdl #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 422 1.1 fvdl #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 423 1.1 fvdl #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 424 1.1 fvdl #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 425 1.1 fvdl #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 426 1.1 fvdl #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 427 1.1 fvdl #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 428 1.1 fvdl 429 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 430 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 431 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 432 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 433 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 434 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 435 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 436 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 437 1.1 fvdl 438 1.1 fvdl /* 439 1.1 fvdl * PCI state register -- note, this register is read only 440 1.74 msaitoh * unless the PCISTATE_RW bit of the PCI Misc. Host Control 441 1.1 fvdl * register is set. 442 1.1 fvdl */ 443 1.1 fvdl #define BGE_PCISTATE_FORCE_RESET 0x00000001 444 1.50 msaitoh #define BGE_PCISTATE_INTR_NOT_ACTIVE 0x00000002 445 1.1 fvdl #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 446 1.1 fvdl #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 33/66, 0 = 66/133 */ 447 1.1 fvdl #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 448 1.63 msaitoh #define BGE_PCISTATE_ROM_ENABLE 0x00000020 449 1.63 msaitoh #define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 450 1.1 fvdl #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 451 1.1 fvdl #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 452 1.63 msaitoh #define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 453 1.63 msaitoh #define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 454 1.63 msaitoh #define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 455 1.63 msaitoh #define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 456 1.1 fvdl 457 1.1 fvdl /* 458 1.18 jonathan * The following bits in PCI state register are reserved. 459 1.18 jonathan * If we check that the register values reverts on reset, 460 1.18 jonathan * do not check these bits. On some 5704C (rev A3) and some 461 1.18 jonathan * Altima chips, these bits do not revert until much later 462 1.18 jonathan * in the bge driver's bge_reset() chip-reset state machine. 463 1.18 jonathan */ 464 1.24 perry #define BGE_PCISTATE_RESERVED ((1 << 12) + (1 <<7)) 465 1.18 jonathan 466 1.18 jonathan /* 467 1.1 fvdl * PCI Clock Control register -- note, this register is read only 468 1.1 fvdl * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 469 1.1 fvdl * register is set. 470 1.1 fvdl */ 471 1.1 fvdl #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 472 1.1 fvdl #define BGE_PCICLOCKCTL_M66EN 0x00000080 473 1.1 fvdl #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 474 1.1 fvdl #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 475 1.1 fvdl #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 476 1.1 fvdl #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 477 1.1 fvdl #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 478 1.1 fvdl #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 479 1.1 fvdl #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 480 1.1 fvdl #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 481 1.1 fvdl 482 1.1 fvdl /* 483 1.1 fvdl * High priority mailbox registers 484 1.1 fvdl * Each mailbox is 64-bits wide, though we only use the 485 1.1 fvdl * lower 32 bits. To write a 64-bit value, write the upper 32 bits 486 1.1 fvdl * first. The NIC will load the mailbox after the lower 32 bit word 487 1.1 fvdl * has been updated. 488 1.1 fvdl */ 489 1.1 fvdl #define BGE_MBX_IRQ0_HI 0x0200 490 1.1 fvdl #define BGE_MBX_IRQ0_LO 0x0204 491 1.1 fvdl #define BGE_MBX_IRQ1_HI 0x0208 492 1.1 fvdl #define BGE_MBX_IRQ1_LO 0x020C 493 1.1 fvdl #define BGE_MBX_IRQ2_HI 0x0210 494 1.1 fvdl #define BGE_MBX_IRQ2_LO 0x0214 495 1.1 fvdl #define BGE_MBX_IRQ3_HI 0x0218 496 1.1 fvdl #define BGE_MBX_IRQ3_LO 0x021C 497 1.1 fvdl #define BGE_MBX_GEN0_HI 0x0220 498 1.1 fvdl #define BGE_MBX_GEN0_LO 0x0224 499 1.1 fvdl #define BGE_MBX_GEN1_HI 0x0228 500 1.1 fvdl #define BGE_MBX_GEN1_LO 0x022C 501 1.1 fvdl #define BGE_MBX_GEN2_HI 0x0230 502 1.1 fvdl #define BGE_MBX_GEN2_LO 0x0234 503 1.1 fvdl #define BGE_MBX_GEN3_HI 0x0228 504 1.1 fvdl #define BGE_MBX_GEN3_LO 0x022C 505 1.1 fvdl #define BGE_MBX_GEN4_HI 0x0240 506 1.1 fvdl #define BGE_MBX_GEN4_LO 0x0244 507 1.1 fvdl #define BGE_MBX_GEN5_HI 0x0248 508 1.1 fvdl #define BGE_MBX_GEN5_LO 0x024C 509 1.1 fvdl #define BGE_MBX_GEN6_HI 0x0250 510 1.1 fvdl #define BGE_MBX_GEN6_LO 0x0254 511 1.1 fvdl #define BGE_MBX_GEN7_HI 0x0258 512 1.1 fvdl #define BGE_MBX_GEN7_LO 0x025C 513 1.1 fvdl #define BGE_MBX_RELOAD_STATS_HI 0x0260 514 1.1 fvdl #define BGE_MBX_RELOAD_STATS_LO 0x0264 515 1.1 fvdl #define BGE_MBX_RX_STD_PROD_HI 0x0268 516 1.1 fvdl #define BGE_MBX_RX_STD_PROD_LO 0x026C 517 1.1 fvdl #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 518 1.1 fvdl #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 519 1.1 fvdl #define BGE_MBX_RX_MINI_PROD_HI 0x0278 520 1.1 fvdl #define BGE_MBX_RX_MINI_PROD_LO 0x027C 521 1.1 fvdl #define BGE_MBX_RX_CONS0_HI 0x0280 522 1.1 fvdl #define BGE_MBX_RX_CONS0_LO 0x0284 523 1.1 fvdl #define BGE_MBX_RX_CONS1_HI 0x0288 524 1.1 fvdl #define BGE_MBX_RX_CONS1_LO 0x028C 525 1.1 fvdl #define BGE_MBX_RX_CONS2_HI 0x0290 526 1.1 fvdl #define BGE_MBX_RX_CONS2_LO 0x0294 527 1.1 fvdl #define BGE_MBX_RX_CONS3_HI 0x0298 528 1.1 fvdl #define BGE_MBX_RX_CONS3_LO 0x029C 529 1.1 fvdl #define BGE_MBX_RX_CONS4_HI 0x02A0 530 1.1 fvdl #define BGE_MBX_RX_CONS4_LO 0x02A4 531 1.1 fvdl #define BGE_MBX_RX_CONS5_HI 0x02A8 532 1.1 fvdl #define BGE_MBX_RX_CONS5_LO 0x02AC 533 1.1 fvdl #define BGE_MBX_RX_CONS6_HI 0x02B0 534 1.1 fvdl #define BGE_MBX_RX_CONS6_LO 0x02B4 535 1.1 fvdl #define BGE_MBX_RX_CONS7_HI 0x02B8 536 1.1 fvdl #define BGE_MBX_RX_CONS7_LO 0x02BC 537 1.1 fvdl #define BGE_MBX_RX_CONS8_HI 0x02C0 538 1.1 fvdl #define BGE_MBX_RX_CONS8_LO 0x02C4 539 1.1 fvdl #define BGE_MBX_RX_CONS9_HI 0x02C8 540 1.1 fvdl #define BGE_MBX_RX_CONS9_LO 0x02CC 541 1.1 fvdl #define BGE_MBX_RX_CONS10_HI 0x02D0 542 1.1 fvdl #define BGE_MBX_RX_CONS10_LO 0x02D4 543 1.1 fvdl #define BGE_MBX_RX_CONS11_HI 0x02D8 544 1.1 fvdl #define BGE_MBX_RX_CONS11_LO 0x02DC 545 1.1 fvdl #define BGE_MBX_RX_CONS12_HI 0x02E0 546 1.1 fvdl #define BGE_MBX_RX_CONS12_LO 0x02E4 547 1.1 fvdl #define BGE_MBX_RX_CONS13_HI 0x02E8 548 1.1 fvdl #define BGE_MBX_RX_CONS13_LO 0x02EC 549 1.1 fvdl #define BGE_MBX_RX_CONS14_HI 0x02F0 550 1.1 fvdl #define BGE_MBX_RX_CONS14_LO 0x02F4 551 1.1 fvdl #define BGE_MBX_RX_CONS15_HI 0x02F8 552 1.1 fvdl #define BGE_MBX_RX_CONS15_LO 0x02FC 553 1.1 fvdl #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 554 1.1 fvdl #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 555 1.1 fvdl #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 556 1.1 fvdl #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 557 1.1 fvdl #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 558 1.1 fvdl #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 559 1.1 fvdl #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 560 1.1 fvdl #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 561 1.1 fvdl #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 562 1.1 fvdl #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 563 1.1 fvdl #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 564 1.1 fvdl #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 565 1.1 fvdl #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 566 1.1 fvdl #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 567 1.1 fvdl #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 568 1.1 fvdl #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 569 1.1 fvdl #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 570 1.1 fvdl #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 571 1.1 fvdl #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 572 1.1 fvdl #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 573 1.1 fvdl #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 574 1.1 fvdl #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 575 1.1 fvdl #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 576 1.1 fvdl #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 577 1.1 fvdl #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 578 1.1 fvdl #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 579 1.1 fvdl #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 580 1.1 fvdl #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 581 1.1 fvdl #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 582 1.1 fvdl #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 583 1.1 fvdl #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 584 1.1 fvdl #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 585 1.1 fvdl #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 586 1.1 fvdl #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 587 1.1 fvdl #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 588 1.1 fvdl #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 589 1.1 fvdl #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 590 1.1 fvdl #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 591 1.1 fvdl #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 592 1.1 fvdl #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 593 1.1 fvdl #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 594 1.1 fvdl #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 595 1.1 fvdl #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 596 1.1 fvdl #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 597 1.1 fvdl #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 598 1.1 fvdl #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 599 1.1 fvdl #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 600 1.1 fvdl #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 601 1.1 fvdl #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 602 1.1 fvdl #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 603 1.1 fvdl #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 604 1.1 fvdl #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 605 1.1 fvdl #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 606 1.1 fvdl #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 607 1.1 fvdl #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 608 1.1 fvdl #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 609 1.1 fvdl #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 610 1.1 fvdl #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 611 1.1 fvdl #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 612 1.1 fvdl #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 613 1.1 fvdl #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 614 1.1 fvdl #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 615 1.1 fvdl #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 616 1.1 fvdl #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 617 1.1 fvdl 618 1.83 msaitoh #define BGE_TX_RINGS_MAX 1 619 1.83 msaitoh #define BGE_TX_RINGS_57765_MAX 2 620 1.83 msaitoh #define BGE_TX_RINGS_5717_MAX 4 621 1.1 fvdl #define BGE_TX_RINGS_EXTSSRAM_MAX 16 622 1.1 fvdl #define BGE_RX_RINGS_MAX 16 623 1.1 fvdl 624 1.1 fvdl /* Ethernet MAC control registers */ 625 1.1 fvdl #define BGE_MAC_MODE 0x0400 626 1.1 fvdl #define BGE_MAC_STS 0x0404 627 1.1 fvdl #define BGE_MAC_EVT_ENB 0x0408 628 1.1 fvdl #define BGE_MAC_LED_CTL 0x040C 629 1.1 fvdl #define BGE_MAC_ADDR1_LO 0x0410 630 1.1 fvdl #define BGE_MAC_ADDR1_HI 0x0414 631 1.1 fvdl #define BGE_MAC_ADDR2_LO 0x0418 632 1.1 fvdl #define BGE_MAC_ADDR2_HI 0x041C 633 1.1 fvdl #define BGE_MAC_ADDR3_LO 0x0420 634 1.1 fvdl #define BGE_MAC_ADDR3_HI 0x0424 635 1.1 fvdl #define BGE_MAC_ADDR4_LO 0x0428 636 1.1 fvdl #define BGE_MAC_ADDR4_HI 0x042C 637 1.1 fvdl #define BGE_WOL_PATPTR 0x0430 638 1.1 fvdl #define BGE_WOL_PATCFG 0x0434 639 1.1 fvdl #define BGE_TX_RANDOM_BACKOFF 0x0438 640 1.1 fvdl #define BGE_RX_MTU 0x043C 641 1.1 fvdl #define BGE_GBIT_PCS_TEST 0x0440 642 1.1 fvdl #define BGE_TX_TBI_AUTONEG 0x0444 643 1.1 fvdl #define BGE_RX_TBI_AUTONEG 0x0448 644 1.1 fvdl #define BGE_MI_COMM 0x044C 645 1.1 fvdl #define BGE_MI_STS 0x0450 646 1.1 fvdl #define BGE_MI_MODE 0x0454 647 1.1 fvdl #define BGE_AUTOPOLL_STS 0x0458 648 1.1 fvdl #define BGE_TX_MODE 0x045C 649 1.1 fvdl #define BGE_TX_STS 0x0460 650 1.1 fvdl #define BGE_TX_LENGTHS 0x0464 651 1.1 fvdl #define BGE_RX_MODE 0x0468 652 1.1 fvdl #define BGE_RX_STS 0x046C 653 1.1 fvdl #define BGE_MAR0 0x0470 654 1.1 fvdl #define BGE_MAR1 0x0474 655 1.1 fvdl #define BGE_MAR2 0x0478 656 1.1 fvdl #define BGE_MAR3 0x047C 657 1.1 fvdl #define BGE_RX_BD_RULES_CTL0 0x0480 658 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL0 0x0484 659 1.1 fvdl #define BGE_RX_BD_RULES_CTL1 0x0488 660 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL1 0x048C 661 1.1 fvdl #define BGE_RX_BD_RULES_CTL2 0x0490 662 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL2 0x0494 663 1.1 fvdl #define BGE_RX_BD_RULES_CTL3 0x0498 664 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL3 0x049C 665 1.1 fvdl #define BGE_RX_BD_RULES_CTL4 0x04A0 666 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 667 1.1 fvdl #define BGE_RX_BD_RULES_CTL5 0x04A8 668 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 669 1.1 fvdl #define BGE_RX_BD_RULES_CTL6 0x04B0 670 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 671 1.1 fvdl #define BGE_RX_BD_RULES_CTL7 0x04B8 672 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 673 1.1 fvdl #define BGE_RX_BD_RULES_CTL8 0x04C0 674 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 675 1.1 fvdl #define BGE_RX_BD_RULES_CTL9 0x04C8 676 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 677 1.1 fvdl #define BGE_RX_BD_RULES_CTL10 0x04D0 678 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 679 1.1 fvdl #define BGE_RX_BD_RULES_CTL11 0x04D8 680 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 681 1.1 fvdl #define BGE_RX_BD_RULES_CTL12 0x04E0 682 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 683 1.1 fvdl #define BGE_RX_BD_RULES_CTL13 0x04E8 684 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 685 1.1 fvdl #define BGE_RX_BD_RULES_CTL14 0x04F0 686 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 687 1.1 fvdl #define BGE_RX_BD_RULES_CTL15 0x04F8 688 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 689 1.1 fvdl #define BGE_RX_RULES_CFG 0x0500 690 1.20 thorpej #define BGE_MAX_RX_FRAME_LOWAT 0x0504 691 1.50 msaitoh #define BGE_SERDES_CFG 0x0590 692 1.50 msaitoh #define BGE_SGDIG_CFG 0x05B0 693 1.50 msaitoh #define BGE_SGDIG_STS 0x05B4 694 1.54 msaitoh #define BGE_MAC_STATS 0x0800 695 1.1 fvdl 696 1.1 fvdl /* Ethernet MAC Mode register */ 697 1.1 fvdl #define BGE_MACMODE_RESET 0x00000001 698 1.1 fvdl #define BGE_MACMODE_HALF_DUPLEX 0x00000002 699 1.1 fvdl #define BGE_MACMODE_PORTMODE 0x0000000C 700 1.1 fvdl #define BGE_MACMODE_LOOPBACK 0x00000010 701 1.1 fvdl #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 702 1.1 fvdl #define BGE_MACMODE_TX_BURST_ENB 0x00000100 703 1.1 fvdl #define BGE_MACMODE_MAX_DEFER 0x00000200 704 1.1 fvdl #define BGE_MACMODE_LINK_POLARITY 0x00000400 705 1.1 fvdl #define BGE_MACMODE_RX_STATS_ENB 0x00000800 706 1.1 fvdl #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 707 1.1 fvdl #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 708 1.1 fvdl #define BGE_MACMODE_TX_STATS_ENB 0x00004000 709 1.1 fvdl #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 710 1.1 fvdl #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 711 1.1 fvdl #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 712 1.1 fvdl #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 713 1.1 fvdl #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 714 1.1 fvdl #define BGE_MACMODE_MIP_ENB 0x00100000 715 1.1 fvdl #define BGE_MACMODE_TXDMA_ENB 0x00200000 716 1.1 fvdl #define BGE_MACMODE_RXDMA_ENB 0x00400000 717 1.1 fvdl #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 718 1.63 msaitoh #define BGE_MACMODE_APE_RX_EN 0x08000000 719 1.63 msaitoh #define BGE_MACMODE_APE_TX_EN 0x10000000 720 1.1 fvdl 721 1.1 fvdl #define BGE_PORTMODE_NONE 0x00000000 722 1.1 fvdl #define BGE_PORTMODE_MII 0x00000004 723 1.1 fvdl #define BGE_PORTMODE_GMII 0x00000008 724 1.1 fvdl #define BGE_PORTMODE_TBI 0x0000000C 725 1.1 fvdl 726 1.1 fvdl /* MAC Status register */ 727 1.1 fvdl #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 728 1.1 fvdl #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 729 1.1 fvdl #define BGE_MACSTAT_RX_CFG 0x00000004 730 1.1 fvdl #define BGE_MACSTAT_CFG_CHANGED 0x00000008 731 1.1 fvdl #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 732 1.1 fvdl #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 733 1.1 fvdl #define BGE_MACSTAT_LINK_CHANGED 0x00001000 734 1.1 fvdl #define BGE_MACSTAT_MI_COMPLETE 0x00400000 735 1.1 fvdl #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 736 1.1 fvdl #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 737 1.1 fvdl #define BGE_MACSTAT_ODI_ERROR 0x02000000 738 1.1 fvdl #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 739 1.1 fvdl #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 740 1.1 fvdl 741 1.1 fvdl /* MAC Event Enable Register */ 742 1.1 fvdl #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 743 1.1 fvdl #define BGE_EVTENB_LINK_CHANGED 0x00001000 744 1.1 fvdl #define BGE_EVTENB_MI_COMPLETE 0x00400000 745 1.1 fvdl #define BGE_EVTENB_MI_INTERRUPT 0x00800000 746 1.1 fvdl #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 747 1.1 fvdl #define BGE_EVTENB_ODI_ERROR 0x02000000 748 1.1 fvdl #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 749 1.1 fvdl #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 750 1.1 fvdl 751 1.1 fvdl /* LED Control Register */ 752 1.1 fvdl #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 753 1.1 fvdl #define BGE_LEDCTL_1000MBPS_LED 0x00000002 754 1.1 fvdl #define BGE_LEDCTL_100MBPS_LED 0x00000004 755 1.1 fvdl #define BGE_LEDCTL_10MBPS_LED 0x00000008 756 1.1 fvdl #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 757 1.1 fvdl #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 758 1.77 msaitoh #define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 759 1.1 fvdl #define BGE_LEDCTL_1000MBPS_STS 0x00000080 760 1.1 fvdl #define BGE_LEDCTL_100MBPS_STS 0x00000100 761 1.1 fvdl #define BGE_LEDCTL_10MBPS_STS 0x00000200 762 1.77 msaitoh #define BGE_LEDCTL_TRAFLED_STS 0x00000400 763 1.1 fvdl #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 764 1.1 fvdl #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 765 1.1 fvdl 766 1.1 fvdl /* TX backoff seed register */ 767 1.72 msaitoh #define BGE_TX_BACKOFF_SEED_MASK 0x3FF 768 1.1 fvdl 769 1.1 fvdl /* Autopoll status register */ 770 1.1 fvdl #define BGE_AUTOPOLLSTS_ERROR 0x00000001 771 1.1 fvdl 772 1.1 fvdl /* Transmit MAC mode register */ 773 1.1 fvdl #define BGE_TXMODE_RESET 0x00000001 774 1.1 fvdl #define BGE_TXMODE_ENABLE 0x00000002 775 1.1 fvdl #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 776 1.1 fvdl #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 777 1.1 fvdl #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 778 1.60 msaitoh #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 779 1.63 msaitoh #define BGE_TXMODE_JMB_FRM_LEN 0x00400000 780 1.63 msaitoh #define BGE_TXMODE_CNT_DN_MODE 0x00800000 781 1.1 fvdl 782 1.1 fvdl /* Transmit MAC status register */ 783 1.1 fvdl #define BGE_TXSTAT_RX_XOFFED 0x00000001 784 1.1 fvdl #define BGE_TXSTAT_SENT_XOFF 0x00000002 785 1.1 fvdl #define BGE_TXSTAT_SENT_XON 0x00000004 786 1.1 fvdl #define BGE_TXSTAT_LINK_UP 0x00000008 787 1.1 fvdl #define BGE_TXSTAT_ODI_UFLOW 0x00000010 788 1.1 fvdl #define BGE_TXSTAT_ODI_OFLOW 0x00000020 789 1.1 fvdl 790 1.1 fvdl /* Transmit MAC lengths register */ 791 1.1 fvdl #define BGE_TXLEN_SLOTTIME 0x000000FF 792 1.1 fvdl #define BGE_TXLEN_IPG 0x00000F00 793 1.1 fvdl #define BGE_TXLEN_CRS 0x00003000 794 1.63 msaitoh #define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 795 1.63 msaitoh #define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 796 1.1 fvdl 797 1.1 fvdl /* Receive MAC mode register */ 798 1.1 fvdl #define BGE_RXMODE_RESET 0x00000001 799 1.1 fvdl #define BGE_RXMODE_ENABLE 0x00000002 800 1.1 fvdl #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 801 1.1 fvdl #define BGE_RXMODE_RX_GIANTS 0x00000020 802 1.1 fvdl #define BGE_RXMODE_RX_RUNTS 0x00000040 803 1.1 fvdl #define BGE_RXMODE_8022_LENCHECK 0x00000080 804 1.1 fvdl #define BGE_RXMODE_RX_PROMISC 0x00000100 805 1.1 fvdl #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 806 1.1 fvdl #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 807 1.63 msaitoh #define BGE_RXMODE_IPV6_ENABLE 0x01000000 808 1.95 msaitoh #define BGE_RXMODE_IPV4_FRAG_FIX 0x02000000 809 1.1 fvdl 810 1.1 fvdl /* Receive MAC status register */ 811 1.1 fvdl #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 812 1.1 fvdl #define BGE_RXSTAT_RCVD_XOFF 0x00000002 813 1.1 fvdl #define BGE_RXSTAT_RCVD_XON 0x00000004 814 1.1 fvdl 815 1.1 fvdl /* Receive Rules Control register */ 816 1.1 fvdl #define BGE_RXRULECTL_OFFSET 0x000000FF 817 1.1 fvdl #define BGE_RXRULECTL_CLASS 0x00001F00 818 1.1 fvdl #define BGE_RXRULECTL_HDRTYPE 0x0000E000 819 1.1 fvdl #define BGE_RXRULECTL_COMPARE_OP 0x00030000 820 1.1 fvdl #define BGE_RXRULECTL_MAP 0x01000000 821 1.1 fvdl #define BGE_RXRULECTL_DISCARD 0x02000000 822 1.1 fvdl #define BGE_RXRULECTL_MASK 0x04000000 823 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 824 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 825 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 826 1.1 fvdl #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 827 1.1 fvdl 828 1.1 fvdl /* Receive Rules Mask register */ 829 1.1 fvdl #define BGE_RXRULEMASK_VALUE 0x0000FFFF 830 1.1 fvdl #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 831 1.1 fvdl 832 1.50 msaitoh /* SGDIG config (not documented) */ 833 1.50 msaitoh #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 834 1.50 msaitoh #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 835 1.50 msaitoh #define BGE_SGDIGCFG_SEND 0x40000000 836 1.50 msaitoh #define BGE_SGDIGCFG_AUTO 0x80000000 837 1.50 msaitoh 838 1.50 msaitoh /* SGDIG status (not documented) */ 839 1.50 msaitoh #define BGE_SGDIGSTS_DONE 0x00000002 840 1.63 msaitoh #define BGE_SGDIGSTS_IS_SERDES 0x00000100 841 1.50 msaitoh 842 1.1 fvdl /* MI communication register */ 843 1.1 fvdl #define BGE_MICOMM_DATA 0x0000FFFF 844 1.1 fvdl #define BGE_MICOMM_REG 0x001F0000 845 1.1 fvdl #define BGE_MICOMM_PHY 0x03E00000 846 1.1 fvdl #define BGE_MICOMM_CMD 0x0C000000 847 1.1 fvdl #define BGE_MICOMM_READFAIL 0x10000000 848 1.1 fvdl #define BGE_MICOMM_BUSY 0x20000000 849 1.1 fvdl 850 1.1 fvdl #define BGE_MIREG(x) ((x & 0x1F) << 16) 851 1.1 fvdl #define BGE_MIPHY(x) ((x & 0x1F) << 21) 852 1.1 fvdl #define BGE_MICMD_WRITE 0x04000000 853 1.1 fvdl #define BGE_MICMD_READ 0x08000000 854 1.1 fvdl 855 1.1 fvdl /* MI status register */ 856 1.1 fvdl #define BGE_MISTS_LINK 0x00000001 857 1.1 fvdl #define BGE_MISTS_10MBPS 0x00000002 858 1.1 fvdl 859 1.1 fvdl #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 860 1.1 fvdl #define BGE_MIMODE_AUTOPOLL 0x00000010 861 1.79 msaitoh #define BGE_MIMODE_PHYADDR_SHIFT 5 862 1.79 msaitoh #define BGE_MIMODE_PHYADDR_MASK 0x000003E0 863 1.1 fvdl #define BGE_MIMODE_CLKCNT 0x001F0000 864 1.63 msaitoh #define BGE_MIMODE_500KHZ_CONST 0x00008000 865 1.63 msaitoh #define BGE_MIMODE_BASE 0x000C0000 866 1.1 fvdl 867 1.79 msaitoh #define BGE_MIMODE_PHYADDR(x) ((x) << BGE_MIMODE_PHYADDR_SHIFT) 868 1.1 fvdl 869 1.1 fvdl /* 870 1.1 fvdl * Send data initiator control registers. 871 1.1 fvdl */ 872 1.1 fvdl #define BGE_SDI_MODE 0x0C00 873 1.1 fvdl #define BGE_SDI_STATUS 0x0C04 874 1.1 fvdl #define BGE_SDI_STATS_CTL 0x0C08 875 1.1 fvdl #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 876 1.1 fvdl #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 877 1.60 msaitoh #define BGE_ISO_PKT_TX 0x0C20 878 1.1 fvdl #define BGE_LOCSTATS_COS0 0x0C80 879 1.1 fvdl #define BGE_LOCSTATS_COS1 0x0C84 880 1.1 fvdl #define BGE_LOCSTATS_COS2 0x0C88 881 1.1 fvdl #define BGE_LOCSTATS_COS3 0x0C8C 882 1.1 fvdl #define BGE_LOCSTATS_COS4 0x0C90 883 1.1 fvdl #define BGE_LOCSTATS_COS5 0x0C84 884 1.1 fvdl #define BGE_LOCSTATS_COS6 0x0C98 885 1.1 fvdl #define BGE_LOCSTATS_COS7 0x0C9C 886 1.1 fvdl #define BGE_LOCSTATS_COS8 0x0CA0 887 1.1 fvdl #define BGE_LOCSTATS_COS9 0x0CA4 888 1.1 fvdl #define BGE_LOCSTATS_COS10 0x0CA8 889 1.1 fvdl #define BGE_LOCSTATS_COS11 0x0CAC 890 1.1 fvdl #define BGE_LOCSTATS_COS12 0x0CB0 891 1.1 fvdl #define BGE_LOCSTATS_COS13 0x0CB4 892 1.1 fvdl #define BGE_LOCSTATS_COS14 0x0CB8 893 1.1 fvdl #define BGE_LOCSTATS_COS15 0x0CBC 894 1.1 fvdl #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 895 1.1 fvdl #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 896 1.1 fvdl #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 897 1.1 fvdl #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 898 1.1 fvdl #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 899 1.1 fvdl #define BGE_LOCSTATS_IRQS 0x0CD4 900 1.1 fvdl #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 901 1.1 fvdl #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 902 1.1 fvdl 903 1.1 fvdl /* Send Data Initiator mode register */ 904 1.1 fvdl #define BGE_SDIMODE_RESET 0x00000001 905 1.1 fvdl #define BGE_SDIMODE_ENABLE 0x00000002 906 1.1 fvdl #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 907 1.67 msaitoh #define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 908 1.1 fvdl 909 1.1 fvdl /* Send Data Initiator stats register */ 910 1.1 fvdl #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 911 1.1 fvdl 912 1.1 fvdl /* Send Data Initiator stats control register */ 913 1.1 fvdl #define BGE_SDISTATSCTL_ENABLE 0x00000001 914 1.1 fvdl #define BGE_SDISTATSCTL_FASTER 0x00000002 915 1.1 fvdl #define BGE_SDISTATSCTL_CLEAR 0x00000004 916 1.1 fvdl #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 917 1.1 fvdl #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 918 1.1 fvdl 919 1.1 fvdl /* 920 1.1 fvdl * Send Data Completion Control registers 921 1.1 fvdl */ 922 1.1 fvdl #define BGE_SDC_MODE 0x1000 923 1.1 fvdl #define BGE_SDC_STATUS 0x1004 924 1.1 fvdl 925 1.1 fvdl /* Send Data completion mode register */ 926 1.1 fvdl #define BGE_SDCMODE_RESET 0x00000001 927 1.1 fvdl #define BGE_SDCMODE_ENABLE 0x00000002 928 1.1 fvdl #define BGE_SDCMODE_ATTN 0x00000004 929 1.54 msaitoh #define BGE_SDCMODE_CDELAY 0x00000010 930 1.1 fvdl 931 1.1 fvdl /* Send Data completion status register */ 932 1.1 fvdl #define BGE_SDCSTAT_ATTN 0x00000004 933 1.1 fvdl 934 1.1 fvdl /* 935 1.1 fvdl * Send BD Ring Selector Control registers 936 1.1 fvdl */ 937 1.1 fvdl #define BGE_SRS_MODE 0x1400 938 1.1 fvdl #define BGE_SRS_STATUS 0x1404 939 1.1 fvdl #define BGE_SRS_HWDIAG 0x1408 940 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS0 0x1440 941 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS1 0x1444 942 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS2 0x1448 943 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS3 0x144C 944 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS4 0x1450 945 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS5 0x1454 946 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS6 0x1458 947 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS7 0x145C 948 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS8 0x1460 949 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS9 0x1464 950 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS10 0x1468 951 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS11 0x146C 952 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS12 0x1470 953 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS13 0x1474 954 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS14 0x1478 955 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS15 0x147C 956 1.1 fvdl 957 1.1 fvdl /* Send BD Ring Selector Mode register */ 958 1.1 fvdl #define BGE_SRSMODE_RESET 0x00000001 959 1.1 fvdl #define BGE_SRSMODE_ENABLE 0x00000002 960 1.1 fvdl #define BGE_SRSMODE_ATTN 0x00000004 961 1.1 fvdl 962 1.1 fvdl /* Send BD Ring Selector Status register */ 963 1.1 fvdl #define BGE_SRSSTAT_ERROR 0x00000004 964 1.1 fvdl 965 1.1 fvdl /* Send BD Ring Selector HW Diagnostics register */ 966 1.1 fvdl #define BGE_SRSHWDIAG_STATE 0x0000000F 967 1.1 fvdl #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 968 1.1 fvdl #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 969 1.1 fvdl #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 970 1.1 fvdl 971 1.1 fvdl /* 972 1.1 fvdl * Send BD Initiator Selector Control registers 973 1.1 fvdl */ 974 1.1 fvdl #define BGE_SBDI_MODE 0x1800 975 1.1 fvdl #define BGE_SBDI_STATUS 0x1804 976 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD0 0x1808 977 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD1 0x180C 978 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD2 0x1810 979 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD3 0x1814 980 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD4 0x1818 981 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD5 0x181C 982 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD6 0x1820 983 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD7 0x1824 984 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD8 0x1828 985 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD9 0x182C 986 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD10 0x1830 987 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD11 0x1834 988 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD12 0x1838 989 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD13 0x183C 990 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD14 0x1840 991 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD15 0x1844 992 1.1 fvdl 993 1.1 fvdl /* Send BD Initiator Mode register */ 994 1.1 fvdl #define BGE_SBDIMODE_RESET 0x00000001 995 1.1 fvdl #define BGE_SBDIMODE_ENABLE 0x00000002 996 1.1 fvdl #define BGE_SBDIMODE_ATTN 0x00000004 997 1.1 fvdl 998 1.1 fvdl /* Send BD Initiator Status register */ 999 1.1 fvdl #define BGE_SBDISTAT_ERROR 0x00000004 1000 1.1 fvdl 1001 1.1 fvdl /* 1002 1.1 fvdl * Send BD Completion Control registers 1003 1.1 fvdl */ 1004 1.1 fvdl #define BGE_SBDC_MODE 0x1C00 1005 1.1 fvdl #define BGE_SBDC_STATUS 0x1C04 1006 1.1 fvdl 1007 1.1 fvdl /* Send BD Completion Control Mode register */ 1008 1.1 fvdl #define BGE_SBDCMODE_RESET 0x00000001 1009 1.1 fvdl #define BGE_SBDCMODE_ENABLE 0x00000002 1010 1.1 fvdl #define BGE_SBDCMODE_ATTN 0x00000004 1011 1.1 fvdl 1012 1.1 fvdl /* Send BD Completion Control Status register */ 1013 1.1 fvdl #define BGE_SBDCSTAT_ATTN 0x00000004 1014 1.1 fvdl 1015 1.1 fvdl /* 1016 1.1 fvdl * Receive List Placement Control registers 1017 1.1 fvdl */ 1018 1.1 fvdl #define BGE_RXLP_MODE 0x2000 1019 1.1 fvdl #define BGE_RXLP_STATUS 0x2004 1020 1.1 fvdl #define BGE_RXLP_SEL_LIST_LOCK 0x2008 1021 1.1 fvdl #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1022 1.1 fvdl #define BGE_RXLP_CFG 0x2010 1023 1.1 fvdl #define BGE_RXLP_STATS_CTL 0x2014 1024 1.1 fvdl #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1025 1.1 fvdl #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1026 1.1 fvdl #define BGE_RXLP_HEAD0 0x2100 1027 1.1 fvdl #define BGE_RXLP_TAIL0 0x2104 1028 1.1 fvdl #define BGE_RXLP_COUNT0 0x2108 1029 1.1 fvdl #define BGE_RXLP_HEAD1 0x2110 1030 1.1 fvdl #define BGE_RXLP_TAIL1 0x2114 1031 1.1 fvdl #define BGE_RXLP_COUNT1 0x2118 1032 1.1 fvdl #define BGE_RXLP_HEAD2 0x2120 1033 1.1 fvdl #define BGE_RXLP_TAIL2 0x2124 1034 1.1 fvdl #define BGE_RXLP_COUNT2 0x2128 1035 1.1 fvdl #define BGE_RXLP_HEAD3 0x2130 1036 1.1 fvdl #define BGE_RXLP_TAIL3 0x2134 1037 1.1 fvdl #define BGE_RXLP_COUNT3 0x2138 1038 1.1 fvdl #define BGE_RXLP_HEAD4 0x2140 1039 1.1 fvdl #define BGE_RXLP_TAIL4 0x2144 1040 1.1 fvdl #define BGE_RXLP_COUNT4 0x2148 1041 1.1 fvdl #define BGE_RXLP_HEAD5 0x2150 1042 1.1 fvdl #define BGE_RXLP_TAIL5 0x2154 1043 1.1 fvdl #define BGE_RXLP_COUNT5 0x2158 1044 1.1 fvdl #define BGE_RXLP_HEAD6 0x2160 1045 1.1 fvdl #define BGE_RXLP_TAIL6 0x2164 1046 1.1 fvdl #define BGE_RXLP_COUNT6 0x2168 1047 1.1 fvdl #define BGE_RXLP_HEAD7 0x2170 1048 1.1 fvdl #define BGE_RXLP_TAIL7 0x2174 1049 1.1 fvdl #define BGE_RXLP_COUNT7 0x2178 1050 1.1 fvdl #define BGE_RXLP_HEAD8 0x2180 1051 1.1 fvdl #define BGE_RXLP_TAIL8 0x2184 1052 1.1 fvdl #define BGE_RXLP_COUNT8 0x2188 1053 1.1 fvdl #define BGE_RXLP_HEAD9 0x2190 1054 1.1 fvdl #define BGE_RXLP_TAIL9 0x2194 1055 1.1 fvdl #define BGE_RXLP_COUNT9 0x2198 1056 1.1 fvdl #define BGE_RXLP_HEAD10 0x21A0 1057 1.1 fvdl #define BGE_RXLP_TAIL10 0x21A4 1058 1.1 fvdl #define BGE_RXLP_COUNT10 0x21A8 1059 1.1 fvdl #define BGE_RXLP_HEAD11 0x21B0 1060 1.1 fvdl #define BGE_RXLP_TAIL11 0x21B4 1061 1.1 fvdl #define BGE_RXLP_COUNT11 0x21B8 1062 1.1 fvdl #define BGE_RXLP_HEAD12 0x21C0 1063 1.1 fvdl #define BGE_RXLP_TAIL12 0x21C4 1064 1.1 fvdl #define BGE_RXLP_COUNT12 0x21C8 1065 1.1 fvdl #define BGE_RXLP_HEAD13 0x21D0 1066 1.1 fvdl #define BGE_RXLP_TAIL13 0x21D4 1067 1.1 fvdl #define BGE_RXLP_COUNT13 0x21D8 1068 1.1 fvdl #define BGE_RXLP_HEAD14 0x21E0 1069 1.1 fvdl #define BGE_RXLP_TAIL14 0x21E4 1070 1.1 fvdl #define BGE_RXLP_COUNT14 0x21E8 1071 1.1 fvdl #define BGE_RXLP_HEAD15 0x21F0 1072 1.1 fvdl #define BGE_RXLP_TAIL15 0x21F4 1073 1.1 fvdl #define BGE_RXLP_COUNT15 0x21F8 1074 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS0 0x2200 1075 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS1 0x2204 1076 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS2 0x2208 1077 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS3 0x220C 1078 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS4 0x2210 1079 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS5 0x2214 1080 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS6 0x2218 1081 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS7 0x221C 1082 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS8 0x2220 1083 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS9 0x2224 1084 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS10 0x2228 1085 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS11 0x222C 1086 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS12 0x2230 1087 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS13 0x2234 1088 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS14 0x2238 1089 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS15 0x223C 1090 1.1 fvdl #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1091 1.1 fvdl #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1092 1.1 fvdl #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1093 1.1 fvdl #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1094 1.1 fvdl #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1095 1.1 fvdl #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1096 1.1 fvdl #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 1097 1.1 fvdl 1098 1.1 fvdl 1099 1.1 fvdl /* Receive List Placement mode register */ 1100 1.1 fvdl #define BGE_RXLPMODE_RESET 0x00000001 1101 1.1 fvdl #define BGE_RXLPMODE_ENABLE 0x00000002 1102 1.1 fvdl #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1103 1.1 fvdl #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1104 1.1 fvdl #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 1105 1.1 fvdl 1106 1.1 fvdl /* Receive List Placement Status register */ 1107 1.1 fvdl #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1108 1.1 fvdl #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1109 1.1 fvdl #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 1110 1.1 fvdl 1111 1.78 msaitoh /* Receive List Placement Statistics Enable Mask register */ 1112 1.78 msaitoh #define BGE_RXLPSTATCONTROL_DACK_FIX 0x00040000 1113 1.78 msaitoh #define BGE_RXLPSTATCONTROL_LBIRST_FIX 0x00400000 1114 1.78 msaitoh 1115 1.1 fvdl /* 1116 1.1 fvdl * Receive Data and Receive BD Initiator Control Registers 1117 1.1 fvdl */ 1118 1.1 fvdl #define BGE_RDBDI_MODE 0x2400 1119 1.1 fvdl #define BGE_RDBDI_STATUS 0x2404 1120 1.1 fvdl #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1121 1.1 fvdl #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1122 1.1 fvdl #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1123 1.1 fvdl #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1124 1.1 fvdl #define BGE_RX_STD_RCB_HADDR_HI 0x2450 1125 1.1 fvdl #define BGE_RX_STD_RCB_HADDR_LO 0x2454 1126 1.1 fvdl #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1127 1.1 fvdl #define BGE_RX_STD_RCB_NICADDR 0x245C 1128 1.1 fvdl #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1129 1.1 fvdl #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1130 1.1 fvdl #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1131 1.1 fvdl #define BGE_RX_MINI_RCB_NICADDR 0x246C 1132 1.1 fvdl #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1133 1.1 fvdl #define BGE_RDBDI_STD_RX_CONS 0x2474 1134 1.1 fvdl #define BGE_RDBDI_MINI_RX_CONS 0x2478 1135 1.1 fvdl #define BGE_RDBDI_RETURN_PROD0 0x2480 1136 1.1 fvdl #define BGE_RDBDI_RETURN_PROD1 0x2484 1137 1.1 fvdl #define BGE_RDBDI_RETURN_PROD2 0x2488 1138 1.1 fvdl #define BGE_RDBDI_RETURN_PROD3 0x248C 1139 1.1 fvdl #define BGE_RDBDI_RETURN_PROD4 0x2490 1140 1.1 fvdl #define BGE_RDBDI_RETURN_PROD5 0x2494 1141 1.1 fvdl #define BGE_RDBDI_RETURN_PROD6 0x2498 1142 1.1 fvdl #define BGE_RDBDI_RETURN_PROD7 0x249C 1143 1.1 fvdl #define BGE_RDBDI_RETURN_PROD8 0x24A0 1144 1.1 fvdl #define BGE_RDBDI_RETURN_PROD9 0x24A4 1145 1.1 fvdl #define BGE_RDBDI_RETURN_PROD10 0x24A8 1146 1.1 fvdl #define BGE_RDBDI_RETURN_PROD11 0x24AC 1147 1.1 fvdl #define BGE_RDBDI_RETURN_PROD12 0x24B0 1148 1.1 fvdl #define BGE_RDBDI_RETURN_PROD13 0x24B4 1149 1.1 fvdl #define BGE_RDBDI_RETURN_PROD14 0x24B8 1150 1.1 fvdl #define BGE_RDBDI_RETURN_PROD15 0x24BC 1151 1.1 fvdl #define BGE_RDBDI_HWDIAG 0x24C0 1152 1.1 fvdl 1153 1.1 fvdl 1154 1.1 fvdl /* Receive Data and Receive BD Initiator Mode register */ 1155 1.1 fvdl #define BGE_RDBDIMODE_RESET 0x00000001 1156 1.1 fvdl #define BGE_RDBDIMODE_ENABLE 0x00000002 1157 1.1 fvdl #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1158 1.1 fvdl #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1159 1.1 fvdl #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 1160 1.1 fvdl 1161 1.1 fvdl /* Receive Data and Receive BD Initiator Status register */ 1162 1.1 fvdl #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1163 1.1 fvdl #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1164 1.1 fvdl #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 1165 1.1 fvdl 1166 1.1 fvdl 1167 1.1 fvdl /* 1168 1.1 fvdl * Receive Data Completion Control registers 1169 1.1 fvdl */ 1170 1.1 fvdl #define BGE_RDC_MODE 0x2800 1171 1.1 fvdl 1172 1.1 fvdl /* Receive Data Completion Mode register */ 1173 1.1 fvdl #define BGE_RDCMODE_RESET 0x00000001 1174 1.1 fvdl #define BGE_RDCMODE_ENABLE 0x00000002 1175 1.1 fvdl #define BGE_RDCMODE_ATTN 0x00000004 1176 1.1 fvdl 1177 1.1 fvdl /* 1178 1.1 fvdl * Receive BD Initiator Control registers 1179 1.1 fvdl */ 1180 1.1 fvdl #define BGE_RBDI_MODE 0x2C00 1181 1.1 fvdl #define BGE_RBDI_STATUS 0x2C04 1182 1.1 fvdl #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1183 1.1 fvdl #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1184 1.1 fvdl #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1185 1.1 fvdl #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1186 1.1 fvdl #define BGE_RBDI_STD_REPL_THRESH 0x2C18 1187 1.1 fvdl #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 1188 1.1 fvdl 1189 1.54 msaitoh #define BGE_STD_REPL_LWM 0x2D00 1190 1.54 msaitoh #define BGE_JUMBO_REPL_LWM 0x2D04 1191 1.54 msaitoh 1192 1.1 fvdl /* Receive BD Initiator Mode register */ 1193 1.1 fvdl #define BGE_RBDIMODE_RESET 0x00000001 1194 1.1 fvdl #define BGE_RBDIMODE_ENABLE 0x00000002 1195 1.1 fvdl #define BGE_RBDIMODE_ATTN 0x00000004 1196 1.1 fvdl 1197 1.1 fvdl /* Receive BD Initiator Status register */ 1198 1.1 fvdl #define BGE_RBDISTAT_ATTN 0x00000004 1199 1.1 fvdl 1200 1.1 fvdl /* 1201 1.1 fvdl * Receive BD Completion Control registers 1202 1.1 fvdl */ 1203 1.1 fvdl #define BGE_RBDC_MODE 0x3000 1204 1.1 fvdl #define BGE_RBDC_STATUS 0x3004 1205 1.1 fvdl #define BGE_RBDC_JUMBO_BD_PROD 0x3008 1206 1.1 fvdl #define BGE_RBDC_STD_BD_PROD 0x300C 1207 1.1 fvdl #define BGE_RBDC_MINI_BD_PROD 0x3010 1208 1.1 fvdl 1209 1.1 fvdl /* Receive BD completion mode register */ 1210 1.1 fvdl #define BGE_RBDCMODE_RESET 0x00000001 1211 1.1 fvdl #define BGE_RBDCMODE_ENABLE 0x00000002 1212 1.1 fvdl #define BGE_RBDCMODE_ATTN 0x00000004 1213 1.1 fvdl 1214 1.1 fvdl /* Receive BD completion status register */ 1215 1.1 fvdl #define BGE_RBDCSTAT_ERROR 0x00000004 1216 1.1 fvdl 1217 1.1 fvdl /* 1218 1.1 fvdl * Receive List Selector Control registers 1219 1.1 fvdl */ 1220 1.1 fvdl #define BGE_RXLS_MODE 0x3400 1221 1.1 fvdl #define BGE_RXLS_STATUS 0x3404 1222 1.1 fvdl 1223 1.1 fvdl /* Receive List Selector Mode register */ 1224 1.1 fvdl #define BGE_RXLSMODE_RESET 0x00000001 1225 1.1 fvdl #define BGE_RXLSMODE_ENABLE 0x00000002 1226 1.1 fvdl #define BGE_RXLSMODE_ATTN 0x00000004 1227 1.1 fvdl 1228 1.1 fvdl /* Receive List Selector Status register */ 1229 1.1 fvdl #define BGE_RXLSSTAT_ERROR 0x00000004 1230 1.1 fvdl 1231 1.77 msaitoh /* 1232 1.77 msaitoh * Central Power Management Unit (CPMU) registers 1233 1.77 msaitoh */ 1234 1.62 msaitoh #define BGE_CPMU_CTRL 0x3600 1235 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1236 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1237 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1238 1.62 msaitoh #define BGE_CPMU_HST_ACC 0x361C 1239 1.62 msaitoh #define BGE_CPMU_CLCK_ORIDE 0x3624 1240 1.62 msaitoh #define BGE_CPMU_CLCK_STAT 0x3630 1241 1.62 msaitoh #define BGE_CPMU_MUTEX_REQ 0x365C 1242 1.62 msaitoh #define BGE_CPMU_MUTEX_GNT 0x3660 1243 1.62 msaitoh #define BGE_CPMU_PHY_STRAP 0x3664 1244 1.62 msaitoh #define BGE_CPMU_PADRNG_CTL 0x3668 1245 1.62 msaitoh 1246 1.62 msaitoh /* CPMU Control register */ 1247 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1248 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1249 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1250 1.62 msaitoh #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1251 1.62 msaitoh 1252 1.62 msaitoh /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1253 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1254 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1255 1.62 msaitoh 1256 1.62 msaitoh /* Link Speed 1000MB Power Mode Clock Policy register */ 1257 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1258 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1259 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1260 1.62 msaitoh 1261 1.62 msaitoh /* Link Aware Power Mode Clock Policy register */ 1262 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1263 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1264 1.62 msaitoh 1265 1.62 msaitoh #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1266 1.62 msaitoh #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1267 1.62 msaitoh 1268 1.62 msaitoh /* Clock Speed Override Policy register */ 1269 1.62 msaitoh #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1270 1.62 msaitoh 1271 1.62 msaitoh /* CPMU Clock Status register */ 1272 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1273 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1274 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1275 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1276 1.62 msaitoh 1277 1.62 msaitoh /* CPMU Mutex Request register */ 1278 1.62 msaitoh #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1279 1.62 msaitoh #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1280 1.62 msaitoh 1281 1.62 msaitoh /* CPMU GPHY Strap register */ 1282 1.62 msaitoh #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1283 1.62 msaitoh 1284 1.62 msaitoh /* CPMU Padring Control register */ 1285 1.62 msaitoh #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1286 1.62 msaitoh 1287 1.1 fvdl /* 1288 1.1 fvdl * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 1289 1.1 fvdl */ 1290 1.1 fvdl #define BGE_MBCF_MODE 0x3800 1291 1.1 fvdl #define BGE_MBCF_STATUS 0x3804 1292 1.1 fvdl 1293 1.1 fvdl /* Mbuf Cluster Free mode register */ 1294 1.1 fvdl #define BGE_MBCFMODE_RESET 0x00000001 1295 1.1 fvdl #define BGE_MBCFMODE_ENABLE 0x00000002 1296 1.1 fvdl #define BGE_MBCFMODE_ATTN 0x00000004 1297 1.1 fvdl 1298 1.1 fvdl /* Mbuf Cluster Free status register */ 1299 1.1 fvdl #define BGE_MBCFSTAT_ERROR 0x00000004 1300 1.1 fvdl 1301 1.1 fvdl /* 1302 1.1 fvdl * Host Coalescing Control registers 1303 1.1 fvdl */ 1304 1.1 fvdl #define BGE_HCC_MODE 0x3C00 1305 1.1 fvdl #define BGE_HCC_STATUS 0x3C04 1306 1.1 fvdl #define BGE_HCC_RX_COAL_TICKS 0x3C08 1307 1.1 fvdl #define BGE_HCC_TX_COAL_TICKS 0x3C0C 1308 1.1 fvdl #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1309 1.1 fvdl #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1310 1.1 fvdl #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1311 1.1 fvdl #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1312 1.1 fvdl #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1313 1.42 pavel #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1314 1.1 fvdl #define BGE_HCC_STATS_TICKS 0x3C28 1315 1.1 fvdl #define BGE_HCC_STATS_ADDR_HI 0x3C30 1316 1.1 fvdl #define BGE_HCC_STATS_ADDR_LO 0x3C34 1317 1.1 fvdl #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1318 1.1 fvdl #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1319 1.1 fvdl #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1320 1.1 fvdl #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1321 1.1 fvdl #define BGE_FLOW_ATTN 0x3C48 1322 1.1 fvdl #define BGE_HCC_JUMBO_BD_CONS 0x3C50 1323 1.1 fvdl #define BGE_HCC_STD_BD_CONS 0x3C54 1324 1.1 fvdl #define BGE_HCC_MINI_BD_CONS 0x3C58 1325 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD0 0x3C80 1326 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD1 0x3C84 1327 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD2 0x3C88 1328 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1329 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD4 0x3C90 1330 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD5 0x3C94 1331 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD6 0x3C98 1332 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1333 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1334 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1335 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1336 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1337 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1338 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1339 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1340 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1341 1.1 fvdl #define BGE_HCC_TX_BD_CONS0 0x3CC0 1342 1.1 fvdl #define BGE_HCC_TX_BD_CONS1 0x3CC4 1343 1.1 fvdl #define BGE_HCC_TX_BD_CONS2 0x3CC8 1344 1.1 fvdl #define BGE_HCC_TX_BD_CONS3 0x3CCC 1345 1.1 fvdl #define BGE_HCC_TX_BD_CONS4 0x3CD0 1346 1.1 fvdl #define BGE_HCC_TX_BD_CONS5 0x3CD4 1347 1.1 fvdl #define BGE_HCC_TX_BD_CONS6 0x3CD8 1348 1.1 fvdl #define BGE_HCC_TX_BD_CONS7 0x3CDC 1349 1.1 fvdl #define BGE_HCC_TX_BD_CONS8 0x3CE0 1350 1.1 fvdl #define BGE_HCC_TX_BD_CONS9 0x3CE4 1351 1.1 fvdl #define BGE_HCC_TX_BD_CONS10 0x3CE8 1352 1.1 fvdl #define BGE_HCC_TX_BD_CONS11 0x3CEC 1353 1.1 fvdl #define BGE_HCC_TX_BD_CONS12 0x3CF0 1354 1.1 fvdl #define BGE_HCC_TX_BD_CONS13 0x3CF4 1355 1.1 fvdl #define BGE_HCC_TX_BD_CONS14 0x3CF8 1356 1.1 fvdl #define BGE_HCC_TX_BD_CONS15 0x3CFC 1357 1.1 fvdl 1358 1.1 fvdl 1359 1.1 fvdl /* Host coalescing mode register */ 1360 1.1 fvdl #define BGE_HCCMODE_RESET 0x00000001 1361 1.1 fvdl #define BGE_HCCMODE_ENABLE 0x00000002 1362 1.1 fvdl #define BGE_HCCMODE_ATTN 0x00000004 1363 1.1 fvdl #define BGE_HCCMODE_COAL_NOW 0x00000008 1364 1.77 msaitoh #define BGE_HCCMODE_MSI_BITS 0x00000070 1365 1.16 jonathan #define BGE_HCCMODE_64BYTE 0x00000080 1366 1.16 jonathan #define BGE_HCCMODE_32BYTE 0x00000100 1367 1.16 jonathan #define BGE_HCCMODE_CLRTICK_RXBD 0x00000200 1368 1.16 jonathan #define BGE_HCCMODE_CLRTICK_TXBD 0x00000400 1369 1.16 jonathan #define BGE_HCCMODE_NOINT_ON_NOW 0x00000800 1370 1.16 jonathan #define BGE_HCCMODE_NOINT_ON_FORCE 0x00001000 1371 1.16 jonathan 1372 1.1 fvdl #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 1373 1.1 fvdl 1374 1.1 fvdl #define BGE_STATBLKSZ_FULL 0x00000000 1375 1.1 fvdl #define BGE_STATBLKSZ_64BYTE 0x00000080 1376 1.1 fvdl #define BGE_STATBLKSZ_32BYTE 0x00000100 1377 1.1 fvdl 1378 1.1 fvdl /* Host coalescing status register */ 1379 1.1 fvdl #define BGE_HCCSTAT_ERROR 0x00000004 1380 1.1 fvdl 1381 1.1 fvdl /* Flow attention register */ 1382 1.1 fvdl #define BGE_FLOWATTN_MB_LOWAT 0x00000040 1383 1.1 fvdl #define BGE_FLOWATTN_MEMARB 0x00000080 1384 1.1 fvdl #define BGE_FLOWATTN_HOSTCOAL 0x00008000 1385 1.1 fvdl #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1386 1.1 fvdl #define BGE_FLOWATTN_RCB_INVAL 0x00020000 1387 1.1 fvdl #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1388 1.1 fvdl #define BGE_FLOWATTN_RDBDI 0x00080000 1389 1.1 fvdl #define BGE_FLOWATTN_RXLS 0x00100000 1390 1.1 fvdl #define BGE_FLOWATTN_RXLP 0x00200000 1391 1.1 fvdl #define BGE_FLOWATTN_RBDC 0x00400000 1392 1.1 fvdl #define BGE_FLOWATTN_RBDI 0x00800000 1393 1.1 fvdl #define BGE_FLOWATTN_SDC 0x08000000 1394 1.1 fvdl #define BGE_FLOWATTN_SDI 0x10000000 1395 1.1 fvdl #define BGE_FLOWATTN_SRS 0x20000000 1396 1.1 fvdl #define BGE_FLOWATTN_SBDC 0x40000000 1397 1.1 fvdl #define BGE_FLOWATTN_SBDI 0x80000000 1398 1.1 fvdl 1399 1.1 fvdl /* 1400 1.1 fvdl * Memory arbiter registers 1401 1.1 fvdl */ 1402 1.1 fvdl #define BGE_MARB_MODE 0x4000 1403 1.1 fvdl #define BGE_MARB_STATUS 0x4004 1404 1.1 fvdl #define BGE_MARB_TRAPADDR_HI 0x4008 1405 1.1 fvdl #define BGE_MARB_TRAPADDR_LO 0x400C 1406 1.1 fvdl 1407 1.1 fvdl /* Memory arbiter mode register */ 1408 1.1 fvdl #define BGE_MARBMODE_RESET 0x00000001 1409 1.1 fvdl #define BGE_MARBMODE_ENABLE 0x00000002 1410 1.1 fvdl #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1411 1.1 fvdl #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1412 1.1 fvdl #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1413 1.1 fvdl #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1414 1.1 fvdl #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1415 1.1 fvdl #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1416 1.1 fvdl #define BGE_MARBMODE_PCI_TRAP 0x00000100 1417 1.1 fvdl #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1418 1.1 fvdl #define BGE_MARBMODE_RXQ_TRAP 0x00000400 1419 1.1 fvdl #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1420 1.1 fvdl #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1421 1.1 fvdl #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1422 1.1 fvdl #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1423 1.1 fvdl #define BGE_MARBMODE_MBUF_TRAP 0x00008000 1424 1.1 fvdl #define BGE_MARBMODE_TXDI_TRAP 0x00010000 1425 1.1 fvdl #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1426 1.1 fvdl #define BGE_MARBMODE_TXBD_TRAP 0x00040000 1427 1.1 fvdl #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1428 1.1 fvdl #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1429 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1430 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1431 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1432 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1433 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 1434 1.1 fvdl 1435 1.1 fvdl /* Memory arbiter status register */ 1436 1.1 fvdl #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1437 1.1 fvdl #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1438 1.1 fvdl #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1439 1.1 fvdl #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1440 1.1 fvdl #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1441 1.1 fvdl #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1442 1.1 fvdl #define BGE_MARBSTAT_PCI_TRAP 0x00000100 1443 1.1 fvdl #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1444 1.1 fvdl #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1445 1.1 fvdl #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1446 1.1 fvdl #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1447 1.1 fvdl #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1448 1.1 fvdl #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1449 1.1 fvdl #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1450 1.1 fvdl #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1451 1.1 fvdl #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1452 1.1 fvdl #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1453 1.1 fvdl #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1454 1.1 fvdl #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1455 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1456 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1457 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1458 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1459 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 1460 1.1 fvdl 1461 1.1 fvdl /* 1462 1.1 fvdl * Buffer manager control registers 1463 1.1 fvdl */ 1464 1.1 fvdl #define BGE_BMAN_MODE 0x4400 1465 1.1 fvdl #define BGE_BMAN_STATUS 0x4404 1466 1.1 fvdl #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1467 1.1 fvdl #define BGE_BMAN_MBUFPOOL_LEN 0x440C 1468 1.1 fvdl #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1469 1.1 fvdl #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1470 1.1 fvdl #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1471 1.1 fvdl #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1472 1.1 fvdl #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1473 1.1 fvdl #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1474 1.1 fvdl #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1475 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1476 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1477 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1478 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1479 1.1 fvdl #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1480 1.1 fvdl #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1481 1.1 fvdl #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1482 1.1 fvdl #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1483 1.1 fvdl #define BGE_BMAN_HWDIAG_1 0x444C 1484 1.1 fvdl #define BGE_BMAN_HWDIAG_2 0x4450 1485 1.1 fvdl #define BGE_BMAN_HWDIAG_3 0x4454 1486 1.1 fvdl 1487 1.1 fvdl /* Buffer manager mode register */ 1488 1.1 fvdl #define BGE_BMANMODE_RESET 0x00000001 1489 1.1 fvdl #define BGE_BMANMODE_ENABLE 0x00000002 1490 1.1 fvdl #define BGE_BMANMODE_ATTN 0x00000004 1491 1.1 fvdl #define BGE_BMANMODE_TESTMODE 0x00000008 1492 1.1 fvdl #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1493 1.63 msaitoh #define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 1494 1.1 fvdl 1495 1.1 fvdl /* Buffer manager status register */ 1496 1.1 fvdl #define BGE_BMANSTAT_ERRO 0x00000004 1497 1.1 fvdl #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 1498 1.1 fvdl 1499 1.1 fvdl /* 1500 1.1 fvdl * Read DMA Control registers 1501 1.1 fvdl */ 1502 1.1 fvdl #define BGE_RDMA_MODE 0x4800 1503 1.1 fvdl #define BGE_RDMA_STATUS 0x4804 1504 1.95 msaitoh #define BGE_RDMA_RSRVCTRL_REG2 0x4890 1505 1.95 msaitoh #define BGE_RDMA_LSO_CRPTEN_CTRL_REG2 0x48A0 1506 1.63 msaitoh #define BGE_RDMA_RSRVCTRL 0x4900 1507 1.63 msaitoh #define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 1508 1.1 fvdl 1509 1.1 fvdl /* Read DMA mode register */ 1510 1.1 fvdl #define BGE_RDMAMODE_RESET 0x00000001 1511 1.1 fvdl #define BGE_RDMAMODE_ENABLE 0x00000002 1512 1.1 fvdl #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1513 1.1 fvdl #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1514 1.1 fvdl #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1515 1.1 fvdl #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1516 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1517 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1518 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1519 1.1 fvdl #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1520 1.1 fvdl #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1521 1.54 msaitoh #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1522 1.54 msaitoh #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1523 1.54 msaitoh #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1524 1.54 msaitoh #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1525 1.54 msaitoh #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1526 1.83 msaitoh #define BGE_RDMAMODE_JMB_2K_MMRR 0x00800000 1527 1.63 msaitoh #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1528 1.54 msaitoh #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1529 1.54 msaitoh #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1530 1.63 msaitoh #define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 1531 1.1 fvdl 1532 1.1 fvdl /* Read DMA status register */ 1533 1.1 fvdl #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1534 1.1 fvdl #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1535 1.1 fvdl #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1536 1.1 fvdl #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1537 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1538 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1539 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1540 1.1 fvdl #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 1541 1.1 fvdl 1542 1.63 msaitoh /* Read DMA Reserved Control register */ 1543 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1544 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1545 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1546 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1547 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1548 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1549 1.63 msaitoh #define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1550 1.63 msaitoh 1551 1.77 msaitoh /* Read DMA Corruption Enable Control register */ 1552 1.63 msaitoh #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1553 1.63 msaitoh #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1554 1.63 msaitoh #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1555 1.94 bouyer #define BGE_RDMA_TX_LENGTH_WA_5719 0x02000000 1556 1.94 bouyer #define BGE_RDMA_TX_LENGTH_WA_5720 0x00200000 1557 1.94 bouyer 1558 1.95 msaitoh /* BD Read DMA Mode register */ 1559 1.95 msaitoh #define BGE_RDMA_BD_MODE 0x4A00 1560 1.95 msaitoh /* BD Read DMA Mode status register */ 1561 1.95 msaitoh #define BGE_RDMA_BD_STATUS 0x4A04 1562 1.95 msaitoh 1563 1.95 msaitoh #define BGE_RDMA_BD_MODE_RESET 0x00000001 1564 1.95 msaitoh #define BGE_RDMA_BD_MODE_ENABLE 0x00000002 1565 1.95 msaitoh 1566 1.95 msaitoh /* Non-LSO Read DMA Mode register */ 1567 1.95 msaitoh #define BGE_RDMA_NON_LSO_MODE 0x4B00 1568 1.95 msaitoh /* Non-LSO Read DMA Mode status register */ 1569 1.95 msaitoh #define BGE_RDMA_NON_LSO_STATUS 0x4B04 1570 1.95 msaitoh 1571 1.95 msaitoh #define BGE_RDMA_NON_LSO_MODE_RESET 0x00000001 1572 1.95 msaitoh #define BGE_RDMA_NON_LSO_MODE_ENABLE 0x00000002 1573 1.95 msaitoh 1574 1.94 bouyer #define BGE_RDMA_LENGTH 0x4BE0 1575 1.94 bouyer #define BGE_NUM_RDMA_CHANNELS 4 1576 1.63 msaitoh 1577 1.1 fvdl /* 1578 1.1 fvdl * Write DMA control registers 1579 1.1 fvdl */ 1580 1.1 fvdl #define BGE_WDMA_MODE 0x4C00 1581 1.1 fvdl #define BGE_WDMA_STATUS 0x4C04 1582 1.1 fvdl 1583 1.1 fvdl /* Write DMA mode register */ 1584 1.1 fvdl #define BGE_WDMAMODE_RESET 0x00000001 1585 1.1 fvdl #define BGE_WDMAMODE_ENABLE 0x00000002 1586 1.1 fvdl #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1587 1.1 fvdl #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1588 1.1 fvdl #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1589 1.1 fvdl #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1590 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1591 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1592 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1593 1.1 fvdl #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1594 1.1 fvdl #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1595 1.54 msaitoh #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1596 1.60 msaitoh #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 1597 1.1 fvdl 1598 1.1 fvdl /* Write DMA status register */ 1599 1.1 fvdl #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1600 1.1 fvdl #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1601 1.1 fvdl #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1602 1.1 fvdl #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1603 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1604 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1605 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1606 1.1 fvdl #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 1607 1.1 fvdl 1608 1.1 fvdl 1609 1.1 fvdl /* 1610 1.1 fvdl * RX CPU registers 1611 1.1 fvdl */ 1612 1.1 fvdl #define BGE_RXCPU_MODE 0x5000 1613 1.1 fvdl #define BGE_RXCPU_STATUS 0x5004 1614 1.1 fvdl #define BGE_RXCPU_PC 0x501C 1615 1.1 fvdl 1616 1.1 fvdl /* RX CPU mode register */ 1617 1.1 fvdl #define BGE_RXCPUMODE_RESET 0x00000001 1618 1.1 fvdl #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1619 1.1 fvdl #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1620 1.1 fvdl #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1621 1.1 fvdl #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1622 1.1 fvdl #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1623 1.1 fvdl #define BGE_RXCPUMODE_ROMFAIL 0x00000040 1624 1.1 fvdl #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1625 1.1 fvdl #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1626 1.1 fvdl #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1627 1.1 fvdl #define BGE_RXCPUMODE_HALTCPU 0x00000400 1628 1.1 fvdl #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1629 1.1 fvdl #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1630 1.1 fvdl #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 1631 1.1 fvdl 1632 1.1 fvdl /* RX CPU status register */ 1633 1.1 fvdl #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1634 1.1 fvdl #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1635 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1636 1.1 fvdl #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1637 1.1 fvdl #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1638 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1639 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1640 1.1 fvdl #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1641 1.1 fvdl #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1642 1.1 fvdl #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1643 1.1 fvdl #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1644 1.1 fvdl #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1645 1.1 fvdl #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1646 1.1 fvdl #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1647 1.1 fvdl #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1648 1.1 fvdl #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1649 1.1 fvdl #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 1650 1.1 fvdl 1651 1.48 cegger /* 1652 1.48 cegger * V? CPU registers 1653 1.48 cegger */ 1654 1.48 cegger #define BGE_VCPU_STATUS 0x5100 1655 1.48 cegger #define BGE_VCPU_EXT_CTRL 0x6890 1656 1.48 cegger 1657 1.48 cegger #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1658 1.48 cegger #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1659 1.48 cegger 1660 1.48 cegger #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1661 1.48 cegger #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1662 1.1 fvdl 1663 1.1 fvdl /* 1664 1.1 fvdl * TX CPU registers 1665 1.1 fvdl */ 1666 1.1 fvdl #define BGE_TXCPU_MODE 0x5400 1667 1.1 fvdl #define BGE_TXCPU_STATUS 0x5404 1668 1.1 fvdl #define BGE_TXCPU_PC 0x541C 1669 1.1 fvdl 1670 1.1 fvdl /* TX CPU mode register */ 1671 1.1 fvdl #define BGE_TXCPUMODE_RESET 0x00000001 1672 1.1 fvdl #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1673 1.1 fvdl #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1674 1.1 fvdl #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1675 1.1 fvdl #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1676 1.1 fvdl #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1677 1.1 fvdl #define BGE_TXCPUMODE_ROMFAIL 0x00000040 1678 1.1 fvdl #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1679 1.1 fvdl #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1680 1.1 fvdl #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1681 1.1 fvdl #define BGE_TXCPUMODE_HALTCPU 0x00000400 1682 1.1 fvdl #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1683 1.1 fvdl #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1684 1.1 fvdl 1685 1.1 fvdl /* TX CPU status register */ 1686 1.1 fvdl #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1687 1.1 fvdl #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1688 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1689 1.1 fvdl #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1690 1.1 fvdl #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1691 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1692 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1693 1.1 fvdl #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1694 1.1 fvdl #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1695 1.1 fvdl #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1696 1.1 fvdl #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1697 1.1 fvdl #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1698 1.1 fvdl #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1699 1.1 fvdl #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1700 1.1 fvdl #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1701 1.1 fvdl #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1702 1.1 fvdl #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 1703 1.1 fvdl 1704 1.1 fvdl 1705 1.1 fvdl /* 1706 1.1 fvdl * Low priority mailbox registers 1707 1.1 fvdl */ 1708 1.1 fvdl #define BGE_LPMBX_IRQ0_HI 0x5800 1709 1.1 fvdl #define BGE_LPMBX_IRQ0_LO 0x5804 1710 1.1 fvdl #define BGE_LPMBX_IRQ1_HI 0x5808 1711 1.1 fvdl #define BGE_LPMBX_IRQ1_LO 0x580C 1712 1.1 fvdl #define BGE_LPMBX_IRQ2_HI 0x5810 1713 1.1 fvdl #define BGE_LPMBX_IRQ2_LO 0x5814 1714 1.1 fvdl #define BGE_LPMBX_IRQ3_HI 0x5818 1715 1.1 fvdl #define BGE_LPMBX_IRQ3_LO 0x581C 1716 1.1 fvdl #define BGE_LPMBX_GEN0_HI 0x5820 1717 1.1 fvdl #define BGE_LPMBX_GEN0_LO 0x5824 1718 1.1 fvdl #define BGE_LPMBX_GEN1_HI 0x5828 1719 1.1 fvdl #define BGE_LPMBX_GEN1_LO 0x582C 1720 1.1 fvdl #define BGE_LPMBX_GEN2_HI 0x5830 1721 1.1 fvdl #define BGE_LPMBX_GEN2_LO 0x5834 1722 1.1 fvdl #define BGE_LPMBX_GEN3_HI 0x5828 1723 1.1 fvdl #define BGE_LPMBX_GEN3_LO 0x582C 1724 1.1 fvdl #define BGE_LPMBX_GEN4_HI 0x5840 1725 1.1 fvdl #define BGE_LPMBX_GEN4_LO 0x5844 1726 1.1 fvdl #define BGE_LPMBX_GEN5_HI 0x5848 1727 1.1 fvdl #define BGE_LPMBX_GEN5_LO 0x584C 1728 1.1 fvdl #define BGE_LPMBX_GEN6_HI 0x5850 1729 1.1 fvdl #define BGE_LPMBX_GEN6_LO 0x5854 1730 1.1 fvdl #define BGE_LPMBX_GEN7_HI 0x5858 1731 1.1 fvdl #define BGE_LPMBX_GEN7_LO 0x585C 1732 1.1 fvdl #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1733 1.1 fvdl #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1734 1.1 fvdl #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1735 1.1 fvdl #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1736 1.1 fvdl #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1737 1.1 fvdl #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1738 1.1 fvdl #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1739 1.1 fvdl #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1740 1.1 fvdl #define BGE_LPMBX_RX_CONS0_HI 0x5880 1741 1.1 fvdl #define BGE_LPMBX_RX_CONS0_LO 0x5884 1742 1.1 fvdl #define BGE_LPMBX_RX_CONS1_HI 0x5888 1743 1.1 fvdl #define BGE_LPMBX_RX_CONS1_LO 0x588C 1744 1.1 fvdl #define BGE_LPMBX_RX_CONS2_HI 0x5890 1745 1.1 fvdl #define BGE_LPMBX_RX_CONS2_LO 0x5894 1746 1.1 fvdl #define BGE_LPMBX_RX_CONS3_HI 0x5898 1747 1.1 fvdl #define BGE_LPMBX_RX_CONS3_LO 0x589C 1748 1.1 fvdl #define BGE_LPMBX_RX_CONS4_HI 0x58A0 1749 1.1 fvdl #define BGE_LPMBX_RX_CONS4_LO 0x58A4 1750 1.1 fvdl #define BGE_LPMBX_RX_CONS5_HI 0x58A8 1751 1.1 fvdl #define BGE_LPMBX_RX_CONS5_LO 0x58AC 1752 1.1 fvdl #define BGE_LPMBX_RX_CONS6_HI 0x58B0 1753 1.1 fvdl #define BGE_LPMBX_RX_CONS6_LO 0x58B4 1754 1.1 fvdl #define BGE_LPMBX_RX_CONS7_HI 0x58B8 1755 1.1 fvdl #define BGE_LPMBX_RX_CONS7_LO 0x58BC 1756 1.1 fvdl #define BGE_LPMBX_RX_CONS8_HI 0x58C0 1757 1.1 fvdl #define BGE_LPMBX_RX_CONS8_LO 0x58C4 1758 1.1 fvdl #define BGE_LPMBX_RX_CONS9_HI 0x58C8 1759 1.1 fvdl #define BGE_LPMBX_RX_CONS9_LO 0x58CC 1760 1.1 fvdl #define BGE_LPMBX_RX_CONS10_HI 0x58D0 1761 1.1 fvdl #define BGE_LPMBX_RX_CONS10_LO 0x58D4 1762 1.1 fvdl #define BGE_LPMBX_RX_CONS11_HI 0x58D8 1763 1.1 fvdl #define BGE_LPMBX_RX_CONS11_LO 0x58DC 1764 1.1 fvdl #define BGE_LPMBX_RX_CONS12_HI 0x58E0 1765 1.1 fvdl #define BGE_LPMBX_RX_CONS12_LO 0x58E4 1766 1.1 fvdl #define BGE_LPMBX_RX_CONS13_HI 0x58E8 1767 1.1 fvdl #define BGE_LPMBX_RX_CONS13_LO 0x58EC 1768 1.1 fvdl #define BGE_LPMBX_RX_CONS14_HI 0x58F0 1769 1.1 fvdl #define BGE_LPMBX_RX_CONS14_LO 0x58F4 1770 1.1 fvdl #define BGE_LPMBX_RX_CONS15_HI 0x58F8 1771 1.1 fvdl #define BGE_LPMBX_RX_CONS15_LO 0x58FC 1772 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1773 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1774 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1775 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1776 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1777 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1778 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1779 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1780 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1781 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1782 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1783 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1784 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1785 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1786 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1787 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1788 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1789 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1790 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1791 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1792 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1793 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1794 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1795 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1796 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1797 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1798 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1799 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1800 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1801 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1802 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1803 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1804 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1805 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1806 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1807 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1808 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1809 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1810 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1811 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1812 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1813 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1814 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1815 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1816 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1817 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1818 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1819 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1820 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1821 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1822 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1823 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1824 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1825 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1826 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1827 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1828 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1829 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1830 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1831 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1832 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1833 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1834 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1835 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 1836 1.1 fvdl 1837 1.1 fvdl /* 1838 1.1 fvdl * Flow throw Queue reset register 1839 1.1 fvdl */ 1840 1.1 fvdl #define BGE_FTQ_RESET 0x5C00 1841 1.1 fvdl 1842 1.1 fvdl #define BGE_FTQRESET_DMAREAD 0x00000002 1843 1.1 fvdl #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1844 1.1 fvdl #define BGE_FTQRESET_DMADONE 0x00000010 1845 1.1 fvdl #define BGE_FTQRESET_SBDC 0x00000020 1846 1.1 fvdl #define BGE_FTQRESET_SDI 0x00000040 1847 1.1 fvdl #define BGE_FTQRESET_WDMA 0x00000080 1848 1.1 fvdl #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1849 1.1 fvdl #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1850 1.1 fvdl #define BGE_FTQRESET_SDC 0x00000400 1851 1.1 fvdl #define BGE_FTQRESET_HCC 0x00000800 1852 1.1 fvdl #define BGE_FTQRESET_TXFIFO 0x00001000 1853 1.1 fvdl #define BGE_FTQRESET_MBC 0x00002000 1854 1.1 fvdl #define BGE_FTQRESET_RBDC 0x00004000 1855 1.1 fvdl #define BGE_FTQRESET_RXLP 0x00008000 1856 1.1 fvdl #define BGE_FTQRESET_RDBDI 0x00010000 1857 1.1 fvdl #define BGE_FTQRESET_RDC 0x00020000 1858 1.1 fvdl #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 1859 1.1 fvdl 1860 1.1 fvdl /* 1861 1.1 fvdl * Message Signaled Interrupt registers 1862 1.1 fvdl */ 1863 1.1 fvdl #define BGE_MSI_MODE 0x6000 1864 1.1 fvdl #define BGE_MSI_STATUS 0x6004 1865 1.1 fvdl #define BGE_MSI_FIFOACCESS 0x6008 1866 1.1 fvdl 1867 1.1 fvdl /* MSI mode register */ 1868 1.1 fvdl #define BGE_MSIMODE_RESET 0x00000001 1869 1.1 fvdl #define BGE_MSIMODE_ENABLE 0x00000002 1870 1.1 fvdl #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004 1871 1.1 fvdl #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1872 1.1 fvdl #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010 1873 1.1 fvdl #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN 0x00000020 1874 1.1 fvdl #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN 0x00000040 1875 1.1 fvdl 1876 1.1 fvdl /* MSI status register */ 1877 1.1 fvdl #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1878 1.1 fvdl #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1879 1.1 fvdl #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1880 1.1 fvdl #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1881 1.1 fvdl #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 1882 1.1 fvdl 1883 1.1 fvdl 1884 1.1 fvdl /* 1885 1.1 fvdl * DMA Completion registers 1886 1.1 fvdl */ 1887 1.1 fvdl #define BGE_DMAC_MODE 0x6400 1888 1.1 fvdl 1889 1.1 fvdl /* DMA Completion mode register */ 1890 1.1 fvdl #define BGE_DMACMODE_RESET 0x00000001 1891 1.1 fvdl #define BGE_DMACMODE_ENABLE 0x00000002 1892 1.1 fvdl 1893 1.1 fvdl 1894 1.1 fvdl /* 1895 1.1 fvdl * General control registers. 1896 1.1 fvdl */ 1897 1.1 fvdl #define BGE_MODE_CTL 0x6800 1898 1.1 fvdl #define BGE_MISC_CFG 0x6804 1899 1.1 fvdl #define BGE_MISC_LOCAL_CTL 0x6808 1900 1.63 msaitoh #define BGE_RX_CPU_EVENT 0x6810 1901 1.63 msaitoh #define BGE_TX_CPU_EVENT 0x6820 1902 1.1 fvdl #define BGE_EE_ADDR 0x6838 1903 1.1 fvdl #define BGE_EE_DATA 0x683C 1904 1.1 fvdl #define BGE_EE_CTL 0x6840 1905 1.1 fvdl #define BGE_MDI_CTL 0x6844 1906 1.1 fvdl #define BGE_EE_DELAY 0x6848 1907 1.36 tsutsui #define BGE_FASTBOOT_PC 0x6894 1908 1.63 msaitoh 1909 1.63 msaitoh #define BGE_RX_CPU_DRV_EVENT 0x00004000 1910 1.63 msaitoh 1911 1.22 cube /* 1912 1.48 cegger * NVRAM Control registers 1913 1.48 cegger */ 1914 1.48 cegger #define BGE_NVRAM_CMD 0x7000 1915 1.48 cegger #define BGE_NVRAM_STAT 0x7004 1916 1.48 cegger #define BGE_NVRAM_WRDATA 0x7008 1917 1.48 cegger #define BGE_NVRAM_ADDR 0x700c 1918 1.48 cegger #define BGE_NVRAM_RDDATA 0x7010 1919 1.48 cegger #define BGE_NVRAM_CFG1 0x7014 1920 1.48 cegger #define BGE_NVRAM_CFG2 0x7018 1921 1.48 cegger #define BGE_NVRAM_CFG3 0x701c 1922 1.48 cegger #define BGE_NVRAM_SWARB 0x7020 1923 1.48 cegger #define BGE_NVRAM_ACCESS 0x7024 1924 1.48 cegger #define BGE_NVRAM_WRITE1 0x7028 1925 1.48 cegger 1926 1.48 cegger #define BGE_NVRAMCMD_RESET 0x00000001 1927 1.48 cegger #define BGE_NVRAMCMD_DONE 0x00000008 1928 1.48 cegger #define BGE_NVRAMCMD_START 0x00000010 1929 1.48 cegger #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 1930 1.48 cegger #define BGE_NVRAMCMD_ERASE 0x00000040 1931 1.48 cegger #define BGE_NVRAMCMD_FIRST 0x00000080 1932 1.48 cegger #define BGE_NVRAMCMD_LAST 0x00000100 1933 1.48 cegger 1934 1.48 cegger #define BGE_NVRAM_READCMD \ 1935 1.48 cegger (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1936 1.48 cegger BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 1937 1.48 cegger #define BGE_NVRAM_WRITECMD \ 1938 1.48 cegger (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1939 1.48 cegger BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 1940 1.48 cegger 1941 1.48 cegger #define BGE_NVRAMSWARB_SET0 0x00000001 1942 1.48 cegger #define BGE_NVRAMSWARB_SET1 0x00000002 1943 1.48 cegger #define BGE_NVRAMSWARB_SET2 0x00000003 1944 1.48 cegger #define BGE_NVRAMSWARB_SET3 0x00000004 1945 1.48 cegger #define BGE_NVRAMSWARB_CLR0 0x00000010 1946 1.48 cegger #define BGE_NVRAMSWARB_CLR1 0x00000020 1947 1.48 cegger #define BGE_NVRAMSWARB_CLR2 0x00000040 1948 1.48 cegger #define BGE_NVRAMSWARB_CLR3 0x00000080 1949 1.48 cegger #define BGE_NVRAMSWARB_GNT0 0x00000100 1950 1.48 cegger #define BGE_NVRAMSWARB_GNT1 0x00000200 1951 1.48 cegger #define BGE_NVRAMSWARB_GNT2 0x00000400 1952 1.48 cegger #define BGE_NVRAMSWARB_GNT3 0x00000800 1953 1.48 cegger #define BGE_NVRAMSWARB_REQ0 0x00001000 1954 1.48 cegger #define BGE_NVRAMSWARB_REQ1 0x00002000 1955 1.48 cegger #define BGE_NVRAMSWARB_REQ2 0x00004000 1956 1.48 cegger #define BGE_NVRAMSWARB_REQ3 0x00008000 1957 1.48 cegger 1958 1.48 cegger #define BGE_NVRAMACC_ENABLE 0x00000001 1959 1.48 cegger #define BGE_NVRAMACC_WRENABLE 0x00000002 1960 1.48 cegger 1961 1.28 jonathan /* 1962 1.28 jonathan * TLP Control Register 1963 1.28 jonathan * Applicable to BCM5721 and BCM5751 only 1964 1.28 jonathan */ 1965 1.28 jonathan #define BGE_TLP_CONTROL_REG 0x7c00 1966 1.62 msaitoh #define BGE_TLP_FTSMAX 0x000c 1967 1.62 msaitoh #define BGE_TLP_FTSMAX_MSK 0x000000ff 1968 1.62 msaitoh #define BGE_TLP_FTSMAX_VAL 0x0000002c 1969 1.62 msaitoh #define BGE_TLP_PHYCTL1 0x0004 1970 1.62 msaitoh #define BGE_TLP_PHYCTL1_EN_L1PLLPD 0x00001000 1971 1.62 msaitoh #define BGE_TLP_PHYCTL5 0x0014 1972 1.62 msaitoh #define BGE_TLP_PHYCTL5_DIS_L2CLKREQ 0x80000000 1973 1.28 jonathan #define BGE_TLP_DATA_FIFO_PROTECT 0x02000000 1974 1.28 jonathan 1975 1.28 jonathan /* 1976 1.92 msaitoh * PCIe L1 config registers? 1977 1.92 msaitoh */ 1978 1.92 msaitoh #define BGE_PCIE_PWRMNG_THRESH 0x7d28 1979 1.92 msaitoh #define BGE_PCIE_LINKCTL 0x7d54 1980 1.92 msaitoh #define BGE_PCIE_EIDLE_DELAY 0x7e70 1981 1.92 msaitoh 1982 1.92 msaitoh /* PCIe Power Management register */ 1983 1.92 msaitoh #define BGE_PCIE_PWRMNG_L1THRESH_MASK 0x0000ff00 1984 1.92 msaitoh #define BGE_PCIE_PWRMNG_L1THRESH_4MS 0x0000ff00 1985 1.92 msaitoh #define BGE_PCIE_PWRMNG_EXTASPMTMR_EN 0x01000000 1986 1.92 msaitoh 1987 1.92 msaitoh /* PCIe link control register */ 1988 1.92 msaitoh #define BGE_PCIE_LINKCTL_L1_PLL_PDEN 0x00000008 1989 1.92 msaitoh #define BGE_PCIE_LINKCTL_L1_PLL_PDDIS 0x00000080 1990 1.92 msaitoh 1991 1.92 msaitoh /* PCIe Enhanced idle delay register */ 1992 1.92 msaitoh #define BGE_PCIE_EIDLE_DELAY_MASK 0x0000001f 1993 1.92 msaitoh #define BGE_PCIE_EIDLE_DELAY_13CLK 0x0000000c 1994 1.92 msaitoh 1995 1.92 msaitoh 1996 1.92 msaitoh /* 1997 1.28 jonathan * PHY Test Control Register 1998 1.28 jonathan * Applicable to BCM5721 and BCM5751 only 1999 1.28 jonathan */ 2000 1.28 jonathan #define BGE_PHY_TEST_CTRL_REG 0x7e2c 2001 1.28 jonathan #define BGE_PHY_PCIE_SCRAM_MODE 0x0020 2002 1.28 jonathan #define BGE_PHY_PCIE_LTASS_MODE 0x0040 2003 1.28 jonathan 2004 1.1 fvdl /* Mode control register */ 2005 1.1 fvdl #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 2006 1.1 fvdl #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 2007 1.1 fvdl #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 2008 1.1 fvdl #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 2009 1.1 fvdl #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 2010 1.63 msaitoh #define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 2011 1.63 msaitoh #define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 2012 1.1 fvdl #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 2013 1.1 fvdl #define BGE_MODECTL_NO_RX_CRC 0x00000400 2014 1.1 fvdl #define BGE_MODECTL_RX_BADFRAMES 0x00000800 2015 1.1 fvdl #define BGE_MODECTL_NO_TX_INTR 0x00002000 2016 1.1 fvdl #define BGE_MODECTL_NO_RX_INTR 0x00004000 2017 1.1 fvdl #define BGE_MODECTL_FORCE_PCI32 0x00008000 2018 1.63 msaitoh #define BGE_MODECTL_B2HRX_ENABLE 0x00008000 2019 1.1 fvdl #define BGE_MODECTL_STACKUP 0x00010000 2020 1.1 fvdl #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 2021 1.63 msaitoh #define BGE_MODECTL_HTX2B_ENABLE 0x00040000 2022 1.1 fvdl #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 2023 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR1 0x00400000 2024 1.1 fvdl #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 2025 1.1 fvdl #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 2026 1.1 fvdl #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 2027 1.1 fvdl #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 2028 1.1 fvdl #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 2029 1.1 fvdl #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 2030 1.1 fvdl #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 2031 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR0 0x20000000 2032 1.1 fvdl #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 2033 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR2 0x80000000 2034 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDRMASK (BGE_MODECTL_PCIE_TLPADDR2 | \ 2035 1.62 msaitoh BGE_MODECTL_PCIE_TLPADDR1 | \ 2036 1.62 msaitoh BGE_MODECTL_PCIE_TLPADDR0) 2037 1.1 fvdl 2038 1.1 fvdl /* Misc. config register */ 2039 1.1 fvdl #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 2040 1.1 fvdl #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 2041 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 2042 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 2043 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_MASK 0x0001e000 2044 1.48 cegger #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 2045 1.63 msaitoh #define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 2046 1.56 msaitoh #define BGE_MISCCFG_GRC_RESET_DISABLE 0x20000000 2047 1.1 fvdl 2048 1.1 fvdl #define BGE_32BITTIME_66MHZ (0x41 << 1) 2049 1.1 fvdl 2050 1.1 fvdl /* Misc. Local Control */ 2051 1.1 fvdl #define BGE_MLC_INTR_STATE 0x00000001 2052 1.1 fvdl #define BGE_MLC_INTR_CLR 0x00000002 2053 1.1 fvdl #define BGE_MLC_INTR_SET 0x00000004 2054 1.1 fvdl #define BGE_MLC_INTR_ONATTN 0x00000008 2055 1.1 fvdl #define BGE_MLC_MISCIO_IN0 0x00000100 2056 1.1 fvdl #define BGE_MLC_MISCIO_IN1 0x00000200 2057 1.1 fvdl #define BGE_MLC_MISCIO_IN2 0x00000400 2058 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN0 0x00000800 2059 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN1 0x00001000 2060 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN2 0x00002000 2061 1.1 fvdl #define BGE_MLC_MISCIO_OUT0 0x00004000 2062 1.1 fvdl #define BGE_MLC_MISCIO_OUT1 0x00008000 2063 1.1 fvdl #define BGE_MLC_MISCIO_OUT2 0x00010000 2064 1.1 fvdl #define BGE_MLC_EXTRAM_ENB 0x00020000 2065 1.1 fvdl #define BGE_MLC_SRAM_SIZE 0x001C0000 2066 1.1 fvdl #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2067 1.1 fvdl #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2068 1.1 fvdl #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2069 1.1 fvdl #define BGE_MLC_AUTO_EEPROM 0x01000000 2070 1.1 fvdl 2071 1.1 fvdl #define BGE_SSRAMSIZE_256KB 0x00000000 2072 1.1 fvdl #define BGE_SSRAMSIZE_512KB 0x00040000 2073 1.1 fvdl #define BGE_SSRAMSIZE_1MB 0x00080000 2074 1.1 fvdl #define BGE_SSRAMSIZE_2MB 0x000C0000 2075 1.1 fvdl #define BGE_SSRAMSIZE_4MB 0x00100000 2076 1.1 fvdl #define BGE_SSRAMSIZE_8MB 0x00140000 2077 1.1 fvdl #define BGE_SSRAMSIZE_16M 0x00180000 2078 1.1 fvdl 2079 1.1 fvdl /* EEPROM address register */ 2080 1.1 fvdl #define BGE_EEADDR_ADDRESS 0x0000FFFC 2081 1.1 fvdl #define BGE_EEADDR_HALFCLK 0x01FF0000 2082 1.1 fvdl #define BGE_EEADDR_START 0x02000000 2083 1.1 fvdl #define BGE_EEADDR_DEVID 0x1C000000 2084 1.1 fvdl #define BGE_EEADDR_RESET 0x20000000 2085 1.1 fvdl #define BGE_EEADDR_DONE 0x40000000 2086 1.1 fvdl #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 2087 1.1 fvdl 2088 1.1 fvdl #define BGE_EEDEVID(x) ((x & 7) << 26) 2089 1.1 fvdl #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2090 1.1 fvdl #define BGE_HALFCLK_384SCL 0x60 2091 1.1 fvdl #define BGE_EE_READCMD \ 2092 1.1 fvdl (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2093 1.1 fvdl BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2094 1.1 fvdl #define BGE_EE_WRCMD \ 2095 1.1 fvdl (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2096 1.1 fvdl BGE_EEADDR_START|BGE_EEADDR_DONE) 2097 1.1 fvdl 2098 1.1 fvdl /* EEPROM Control register */ 2099 1.1 fvdl #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2100 1.1 fvdl #define BGE_EECTL_CLKOUT 0x00000002 2101 1.1 fvdl #define BGE_EECTL_CLKIN 0x00000004 2102 1.1 fvdl #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2103 1.1 fvdl #define BGE_EECTL_DATAOUT 0x00000010 2104 1.1 fvdl #define BGE_EECTL_DATAIN 0x00000020 2105 1.1 fvdl 2106 1.1 fvdl /* MDI (MII/GMII) access register */ 2107 1.1 fvdl #define BGE_MDI_DATA 0x00000001 2108 1.1 fvdl #define BGE_MDI_DIR 0x00000002 2109 1.1 fvdl #define BGE_MDI_SEL 0x00000004 2110 1.1 fvdl #define BGE_MDI_CLK 0x00000008 2111 1.1 fvdl 2112 1.1 fvdl #define BGE_MEMWIN_START 0x00008000 2113 1.1 fvdl #define BGE_MEMWIN_END 0x0000FFFF 2114 1.1 fvdl 2115 1.63 msaitoh /* BAR2 (APE) Register Definitions */ 2116 1.63 msaitoh 2117 1.63 msaitoh #define BGE_APE_GPIO_MSG 0x0008 2118 1.63 msaitoh #define BGE_APE_EVENT 0x000C 2119 1.63 msaitoh #define BGE_APE_LOCK_REQ 0x002C 2120 1.63 msaitoh #define BGE_APE_LOCK_GRANT 0x004C 2121 1.63 msaitoh 2122 1.63 msaitoh #define BGE_APE_GPIO_MSG_SHIFT 4 2123 1.63 msaitoh 2124 1.63 msaitoh #define BGE_APE_EVENT_1 0x00000001 2125 1.63 msaitoh 2126 1.63 msaitoh #define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2127 1.63 msaitoh 2128 1.63 msaitoh #define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2129 1.63 msaitoh 2130 1.63 msaitoh /* APE Shared Memory block (writable by APE only) */ 2131 1.63 msaitoh #define BGE_APE_SEG_SIG 0x4000 2132 1.63 msaitoh #define BGE_APE_FW_STATUS 0x400C 2133 1.63 msaitoh #define BGE_APE_FW_FEATURES 0x4010 2134 1.63 msaitoh #define BGE_APE_FW_BEHAVIOR 0x4014 2135 1.63 msaitoh #define BGE_APE_FW_VERSION 0x4018 2136 1.63 msaitoh #define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2137 1.63 msaitoh #define BGE_APE_FW_HEARTBEAT 0x4028 2138 1.63 msaitoh #define BGE_APE_FW_ERROR_FLAGS 0x4074 2139 1.63 msaitoh 2140 1.63 msaitoh #define BGE_APE_SEG_SIG_MAGIC 0x41504521 2141 1.63 msaitoh 2142 1.63 msaitoh #define BGE_APE_FW_STATUS_READY 0x00000100 2143 1.63 msaitoh 2144 1.63 msaitoh #define BGE_APE_FW_FEATURE_DASH 0x00000001 2145 1.63 msaitoh #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2146 1.63 msaitoh 2147 1.63 msaitoh #define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2148 1.63 msaitoh #define BGE_APE_FW_VERSION_MAJSFT 24 2149 1.63 msaitoh #define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2150 1.63 msaitoh #define BGE_APE_FW_VERSION_MINSFT 16 2151 1.63 msaitoh #define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2152 1.63 msaitoh #define BGE_APE_FW_VERSION_REVSFT 8 2153 1.63 msaitoh #define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2154 1.63 msaitoh 2155 1.63 msaitoh /* Host Shared Memory block (writable by host only) */ 2156 1.63 msaitoh #define BGE_APE_HOST_SEG_SIG 0x4200 2157 1.63 msaitoh #define BGE_APE_HOST_SEG_LEN 0x4204 2158 1.63 msaitoh #define BGE_APE_HOST_INIT_COUNT 0x4208 2159 1.63 msaitoh #define BGE_APE_HOST_DRIVER_ID 0x420C 2160 1.63 msaitoh #define BGE_APE_HOST_BEHAVIOR 0x4210 2161 1.63 msaitoh #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2162 1.63 msaitoh #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2163 1.63 msaitoh #define BGE_APE_HOST_DRVR_STATE 0x421C 2164 1.63 msaitoh #define BGE_APE_HOST_WOL_SPEED 0x4224 2165 1.63 msaitoh 2166 1.63 msaitoh #define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2167 1.63 msaitoh 2168 1.63 msaitoh #define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2169 1.63 msaitoh 2170 1.63 msaitoh #define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2171 1.63 msaitoh #define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2172 1.63 msaitoh (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2173 1.63 msaitoh ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2174 1.63 msaitoh 2175 1.63 msaitoh #define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2176 1.63 msaitoh 2177 1.63 msaitoh #define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2178 1.63 msaitoh #define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2179 1.63 msaitoh 2180 1.63 msaitoh #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2181 1.63 msaitoh #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2182 1.63 msaitoh #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2183 1.63 msaitoh #define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2184 1.63 msaitoh 2185 1.63 msaitoh #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2186 1.63 msaitoh 2187 1.63 msaitoh #define BGE_APE_EVENT_STATUS 0x4300 2188 1.63 msaitoh 2189 1.63 msaitoh #define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2190 1.63 msaitoh #define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2191 1.63 msaitoh #define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2192 1.63 msaitoh #define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2193 1.63 msaitoh #define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2194 1.63 msaitoh #define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2195 1.63 msaitoh #define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2196 1.63 msaitoh 2197 1.63 msaitoh #define BGE_APE_DEBUG_LOG 0x4E00 2198 1.63 msaitoh #define BGE_APE_DEBUG_LOG_LEN 0x0100 2199 1.63 msaitoh 2200 1.63 msaitoh #define BGE_APE_PER_LOCK_REQ 0x8400 2201 1.63 msaitoh #define BGE_APE_PER_LOCK_GRANT 0x8420 2202 1.63 msaitoh 2203 1.63 msaitoh #define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2204 1.63 msaitoh #define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2205 1.63 msaitoh #define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2206 1.63 msaitoh #define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2207 1.63 msaitoh 2208 1.63 msaitoh #define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2209 1.63 msaitoh #define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2210 1.63 msaitoh #define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2211 1.63 msaitoh #define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2212 1.63 msaitoh 2213 1.63 msaitoh /* APE Mutex Resources */ 2214 1.63 msaitoh #define BGE_APE_LOCK_PHY0 0 2215 1.63 msaitoh #define BGE_APE_LOCK_GRC 1 2216 1.63 msaitoh #define BGE_APE_LOCK_PHY1 2 2217 1.63 msaitoh #define BGE_APE_LOCK_PHY2 3 2218 1.63 msaitoh #define BGE_APE_LOCK_MEM 4 2219 1.63 msaitoh #define BGE_APE_LOCK_PHY3 5 2220 1.63 msaitoh #define BGE_APE_LOCK_GPIO 7 2221 1.1 fvdl 2222 1.1 fvdl #define BGE_MEMWIN_READ(pc, tag, x, val) \ 2223 1.1 fvdl do { \ 2224 1.1 fvdl pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2225 1.1 fvdl (0xFFFF0000 & x)); \ 2226 1.1 fvdl val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 2227 1.1 fvdl } while(0) 2228 1.1 fvdl 2229 1.1 fvdl #define BGE_MEMWIN_WRITE(pc, tag, x, val) \ 2230 1.1 fvdl do { \ 2231 1.1 fvdl pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2232 1.1 fvdl (0xFFFF0000 & x)); \ 2233 1.1 fvdl CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 2234 1.1 fvdl } while(0) 2235 1.1 fvdl 2236 1.1 fvdl /* 2237 1.1 fvdl * This magic number is used to prevent PXE restart when we 2238 1.1 fvdl * issue a software reset. We write this magic number to the 2239 1.1 fvdl * firmware mailbox at 0xB50 in order to prevent the PXE boot 2240 1.1 fvdl * code from running. 2241 1.1 fvdl */ 2242 1.80 msaitoh #define BGE_SRAM_FW_MB_MAGIC 0x4B657654 /* == ~0xB49A89AB */ 2243 1.1 fvdl 2244 1.1 fvdl typedef struct { 2245 1.97 skrll volatile uint32_t bge_addr_hi; 2246 1.97 skrll volatile uint32_t bge_addr_lo; 2247 1.1 fvdl } bge_hostaddr; 2248 1.1 fvdl 2249 1.1 fvdl /* Ring control block structure */ 2250 1.1 fvdl struct bge_rcb { 2251 1.1 fvdl bge_hostaddr bge_hostaddr; 2252 1.97 skrll volatile uint32_t bge_maxlen_flags; /* two 16-bit fields */ 2253 1.97 skrll volatile uint32_t bge_nicaddr; 2254 1.7 jonathan }; 2255 1.7 jonathan 2256 1.7 jonathan #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 2257 1.1 fvdl 2258 1.1 fvdl #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2259 1.1 fvdl #define BGE_RCB_FLAG_RING_DISABLED 0x0002 2260 1.1 fvdl 2261 1.1 fvdl struct bge_tx_bd { 2262 1.1 fvdl bge_hostaddr bge_addr; 2263 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN 2264 1.97 skrll volatile uint16_t bge_len; 2265 1.97 skrll volatile uint16_t bge_flags; 2266 1.97 skrll volatile uint16_t bge_rsvd; 2267 1.97 skrll volatile uint16_t bge_vlan_tag; 2268 1.1 fvdl #else 2269 1.97 skrll volatile uint16_t bge_flags; 2270 1.97 skrll volatile uint16_t bge_len; 2271 1.97 skrll volatile uint16_t bge_vlan_tag; 2272 1.97 skrll volatile uint16_t bge_rsvd; 2273 1.1 fvdl #endif 2274 1.1 fvdl }; 2275 1.1 fvdl 2276 1.1 fvdl #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2277 1.1 fvdl #define BGE_TXBDFLAG_IP_CSUM 0x0002 2278 1.1 fvdl #define BGE_TXBDFLAG_END 0x0004 2279 1.1 fvdl #define BGE_TXBDFLAG_IP_FRAG 0x0008 2280 1.1 fvdl #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2281 1.1 fvdl #define BGE_TXBDFLAG_VLAN_TAG 0x0040 2282 1.1 fvdl #define BGE_TXBDFLAG_COAL_NOW 0x0080 2283 1.1 fvdl #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2284 1.1 fvdl #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2285 1.1 fvdl #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2286 1.1 fvdl #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2287 1.1 fvdl #define BGE_TXBDFLAG_NO_CRC 0x8000 2288 1.1 fvdl 2289 1.1 fvdl #define BGE_NIC_TXRING_ADDR(ringno, size) \ 2290 1.1 fvdl BGE_SEND_RING_1_TO_4 + \ 2291 1.1 fvdl ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 2292 1.1 fvdl 2293 1.1 fvdl struct bge_rx_bd { 2294 1.1 fvdl bge_hostaddr bge_addr; 2295 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN 2296 1.97 skrll volatile uint16_t bge_idx; 2297 1.97 skrll volatile uint16_t bge_len; 2298 1.97 skrll volatile uint16_t bge_type; 2299 1.97 skrll volatile uint16_t bge_flags; 2300 1.97 skrll volatile uint16_t bge_ip_csum; 2301 1.97 skrll volatile uint16_t bge_tcp_udp_csum; 2302 1.97 skrll volatile uint16_t bge_error_flag; 2303 1.97 skrll volatile uint16_t bge_vlan_tag; 2304 1.1 fvdl #else 2305 1.97 skrll volatile uint16_t bge_len; 2306 1.97 skrll volatile uint16_t bge_idx; 2307 1.97 skrll volatile uint16_t bge_flags; 2308 1.97 skrll volatile uint16_t bge_type; 2309 1.97 skrll volatile uint16_t bge_tcp_udp_csum; 2310 1.97 skrll volatile uint16_t bge_ip_csum; 2311 1.97 skrll volatile uint16_t bge_vlan_tag; 2312 1.97 skrll volatile uint16_t bge_error_flag; 2313 1.1 fvdl #endif 2314 1.97 skrll volatile uint32_t bge_rsvd; 2315 1.97 skrll volatile uint32_t bge_opaque; 2316 1.1 fvdl }; 2317 1.1 fvdl 2318 1.1 fvdl #define BGE_RXBDFLAG_END 0x0004 2319 1.1 fvdl #define BGE_RXBDFLAG_JUMBO_RING 0x0020 2320 1.1 fvdl #define BGE_RXBDFLAG_VLAN_TAG 0x0040 2321 1.1 fvdl #define BGE_RXBDFLAG_ERROR 0x0400 2322 1.1 fvdl #define BGE_RXBDFLAG_MINI_RING 0x0800 2323 1.1 fvdl #define BGE_RXBDFLAG_IP_CSUM 0x1000 2324 1.1 fvdl #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2325 1.1 fvdl #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2326 1.65 msaitoh #define BGE_RXBDFLAG_IPV6 0x8000 2327 1.1 fvdl 2328 1.1 fvdl #define BGE_RXERRFLAG_BAD_CRC 0x0001 2329 1.1 fvdl #define BGE_RXERRFLAG_COLL_DETECT 0x0002 2330 1.1 fvdl #define BGE_RXERRFLAG_LINK_LOST 0x0004 2331 1.1 fvdl #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2332 1.1 fvdl #define BGE_RXERRFLAG_MAC_ABORT 0x0010 2333 1.1 fvdl #define BGE_RXERRFLAG_RUNT 0x0020 2334 1.1 fvdl #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2335 1.1 fvdl #define BGE_RXERRFLAG_GIANT 0x0080 2336 1.63 msaitoh #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 2337 1.1 fvdl 2338 1.1 fvdl struct bge_sts_idx { 2339 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN 2340 1.97 skrll volatile uint16_t bge_tx_cons_idx; 2341 1.97 skrll volatile uint16_t bge_rx_prod_idx; 2342 1.1 fvdl #else 2343 1.97 skrll volatile uint16_t bge_rx_prod_idx; 2344 1.97 skrll volatile uint16_t bge_tx_cons_idx; 2345 1.1 fvdl #endif 2346 1.1 fvdl }; 2347 1.1 fvdl 2348 1.1 fvdl struct bge_status_block { 2349 1.97 skrll volatile uint32_t bge_status; 2350 1.97 skrll volatile uint32_t bge_status_tag; 2351 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN 2352 1.97 skrll volatile uint16_t bge_rx_std_cons_idx; 2353 1.97 skrll volatile uint16_t bge_rx_jumbo_cons_idx; 2354 1.97 skrll volatile uint16_t bge_rsvd1; 2355 1.97 skrll volatile uint16_t bge_rx_mini_cons_idx; 2356 1.1 fvdl #else 2357 1.97 skrll volatile uint16_t bge_rx_jumbo_cons_idx; 2358 1.97 skrll volatile uint16_t bge_rx_std_cons_idx; 2359 1.97 skrll volatile uint16_t bge_rx_mini_cons_idx; 2360 1.97 skrll volatile uint16_t bge_rsvd1; 2361 1.1 fvdl #endif 2362 1.1 fvdl struct bge_sts_idx bge_idx[16]; 2363 1.1 fvdl }; 2364 1.1 fvdl 2365 1.1 fvdl #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx 2366 1.1 fvdl #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx 2367 1.1 fvdl 2368 1.1 fvdl #define BGE_STATFLAG_UPDATED 0x00000001 2369 1.1 fvdl #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2370 1.1 fvdl #define BGE_STATFLAG_ERROR 0x00000004 2371 1.1 fvdl 2372 1.1 fvdl 2373 1.1 fvdl /* 2374 1.1 fvdl * Broadcom Vendor ID 2375 1.1 fvdl * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 2376 1.1 fvdl * even though they're now manufactured by Broadcom) 2377 1.1 fvdl */ 2378 1.1 fvdl #define BCOM_VENDORID 0x14E4 2379 1.1 fvdl #define BCOM_DEVICEID_BCM5700 0x1644 2380 1.1 fvdl #define BCOM_DEVICEID_BCM5701 0x1645 2381 1.34 christos #define BCOM_DEVICEID_BCM5789 0x169d 2382 1.1 fvdl 2383 1.1 fvdl /* 2384 1.1 fvdl * Alteon AceNIC PCI vendor/device ID. 2385 1.1 fvdl */ 2386 1.1 fvdl #define ALT_VENDORID 0x12AE 2387 1.1 fvdl #define ALT_DEVICEID_ACENIC 0x0001 2388 1.1 fvdl #define ALT_DEVICEID_ACENIC_COPPER 0x0002 2389 1.1 fvdl #define ALT_DEVICEID_BCM5700 0x0003 2390 1.1 fvdl #define ALT_DEVICEID_BCM5701 0x0004 2391 1.1 fvdl 2392 1.1 fvdl /* 2393 1.1 fvdl * 3Com 3c985 PCI vendor/device ID. 2394 1.1 fvdl */ 2395 1.1 fvdl #define TC_VENDORID 0x10B7 2396 1.1 fvdl #define TC_DEVICEID_3C985 0x0001 2397 1.1 fvdl #define TC_DEVICEID_3C996 0x0003 2398 1.1 fvdl 2399 1.1 fvdl /* 2400 1.1 fvdl * SysKonnect PCI vendor ID 2401 1.1 fvdl */ 2402 1.1 fvdl #define SK_VENDORID 0x1148 2403 1.1 fvdl #define SK_DEVICEID_ALTIMA 0x4400 2404 1.1 fvdl #define SK_SUBSYSID_9D21 0x4421 2405 1.1 fvdl #define SK_SUBSYSID_9D41 0x4441 2406 1.1 fvdl 2407 1.1 fvdl /* 2408 1.1 fvdl * Altima PCI vendor/device ID. 2409 1.1 fvdl */ 2410 1.1 fvdl #define ALTIMA_VENDORID 0x173b 2411 1.1 fvdl #define ALTIMA_DEVICE_AC1000 0x03e8 2412 1.1 fvdl 2413 1.1 fvdl /* 2414 1.1 fvdl * Offset of MAC address inside EEPROM. 2415 1.1 fvdl */ 2416 1.1 fvdl #define BGE_EE_MAC_OFFSET 0x7C 2417 1.48 cegger #define BGE_EE_MAC_OFFSET_5906 0x10 2418 1.1 fvdl #define BGE_EE_HWCFG_OFFSET 0xC8 2419 1.1 fvdl 2420 1.1 fvdl #define BGE_HWCFG_VOLTAGE 0x00000003 2421 1.1 fvdl #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2422 1.1 fvdl #define BGE_HWCFG_MEDIA 0x00000030 2423 1.55 msaitoh #define BGE_HWCFG_ASF 0x00000080 2424 1.76 msaitoh #define BGE_HWCFG_EEPROM_WP 0x00000100 2425 1.1 fvdl 2426 1.1 fvdl #define BGE_VOLTAGE_1POINT3 0x00000000 2427 1.1 fvdl #define BGE_VOLTAGE_1POINT8 0x00000001 2428 1.1 fvdl 2429 1.1 fvdl #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2430 1.1 fvdl #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2431 1.1 fvdl #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2432 1.1 fvdl 2433 1.1 fvdl #define BGE_MEDIA_UNSPEC 0x00000000 2434 1.1 fvdl #define BGE_MEDIA_COPPER 0x00000010 2435 1.1 fvdl #define BGE_MEDIA_FIBER 0x00000020 2436 1.1 fvdl 2437 1.1 fvdl #define BGE_PCI_READ_CMD 0x06000000 2438 1.1 fvdl #define BGE_PCI_WRITE_CMD 0x70000000 2439 1.1 fvdl 2440 1.1 fvdl #define BGE_TICKS_PER_SEC 1000000 2441 1.1 fvdl 2442 1.1 fvdl /* 2443 1.1 fvdl * Ring size constants. 2444 1.1 fvdl */ 2445 1.1 fvdl #define BGE_EVENT_RING_CNT 256 2446 1.1 fvdl #define BGE_CMD_RING_CNT 64 2447 1.1 fvdl #define BGE_STD_RX_RING_CNT 512 2448 1.1 fvdl #define BGE_JUMBO_RX_RING_CNT 256 2449 1.1 fvdl #define BGE_MINI_RX_RING_CNT 1024 2450 1.1 fvdl #define BGE_RETURN_RING_CNT 1024 2451 1.11 hannken #define BGE_RETURN_RING_CNT_5705 512 2452 1.1 fvdl 2453 1.1 fvdl /* 2454 1.1 fvdl * Possible TX ring sizes. 2455 1.1 fvdl */ 2456 1.1 fvdl #define BGE_TX_RING_CNT_128 128 2457 1.1 fvdl #define BGE_TX_RING_BASE_128 0x3800 2458 1.1 fvdl 2459 1.1 fvdl #define BGE_TX_RING_CNT_256 256 2460 1.1 fvdl #define BGE_TX_RING_BASE_256 0x3000 2461 1.1 fvdl 2462 1.1 fvdl #define BGE_TX_RING_CNT_512 512 2463 1.1 fvdl #define BGE_TX_RING_BASE_512 0x2000 2464 1.1 fvdl 2465 1.1 fvdl #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2466 1.1 fvdl #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 2467 1.1 fvdl 2468 1.1 fvdl /* 2469 1.1 fvdl * Tigon III statistics counters. 2470 1.1 fvdl */ 2471 1.11 hannken 2472 1.11 hannken /* Stats counters access through registers */ 2473 1.11 hannken struct bge_mac_stats_regs { 2474 1.97 skrll uint32_t ifHCOutOctets; 2475 1.97 skrll uint32_t Reserved0; 2476 1.97 skrll uint32_t etherStatsCollisions; 2477 1.97 skrll uint32_t outXonSent; 2478 1.97 skrll uint32_t outXoffSent; 2479 1.97 skrll uint32_t Reserved1; 2480 1.97 skrll uint32_t dot3StatsInternalMacTransmitErrors; 2481 1.97 skrll uint32_t dot3StatsSingleCollisionFrames; 2482 1.97 skrll uint32_t dot3StatsMultipleCollisionFrames; 2483 1.97 skrll uint32_t dot3StatsDeferredTransmissions; 2484 1.97 skrll uint32_t Reserved2; 2485 1.97 skrll uint32_t dot3StatsExcessiveCollisions; 2486 1.97 skrll uint32_t dot3StatsLateCollisions; 2487 1.97 skrll uint32_t Reserved3[14]; 2488 1.97 skrll uint32_t ifHCOutUcastPkts; 2489 1.97 skrll uint32_t ifHCOutMulticastPkts; 2490 1.97 skrll uint32_t ifHCOutBroadcastPkts; 2491 1.97 skrll uint32_t Reserved4[2]; 2492 1.97 skrll uint32_t ifHCInOctets; 2493 1.97 skrll uint32_t Reserved5; 2494 1.97 skrll uint32_t etherStatsFragments; 2495 1.97 skrll uint32_t ifHCInUcastPkts; 2496 1.97 skrll uint32_t ifHCInMulticastPkts; 2497 1.97 skrll uint32_t ifHCInBroadcastPkts; 2498 1.97 skrll uint32_t dot3StatsFCSErrors; 2499 1.97 skrll uint32_t dot3StatsAlignmentErrors; 2500 1.97 skrll uint32_t xonPauseFramesReceived; 2501 1.97 skrll uint32_t xoffPauseFramesReceived; 2502 1.97 skrll uint32_t macControlFramesReceived; 2503 1.97 skrll uint32_t xoffStateEntered; 2504 1.97 skrll uint32_t dot3StatsFramesTooLong; 2505 1.97 skrll uint32_t etherStatsJabbers; 2506 1.97 skrll uint32_t etherStatsUndersizePkts; 2507 1.11 hannken }; 2508 1.11 hannken 2509 1.1 fvdl struct bge_stats { 2510 1.97 skrll uint8_t Reserved0[256]; 2511 1.1 fvdl 2512 1.1 fvdl /* Statistics maintained by Receive MAC. */ 2513 1.1 fvdl bge_hostaddr ifHCInOctets; 2514 1.1 fvdl bge_hostaddr Reserved1; 2515 1.1 fvdl bge_hostaddr etherStatsFragments; 2516 1.1 fvdl bge_hostaddr ifHCInUcastPkts; 2517 1.1 fvdl bge_hostaddr ifHCInMulticastPkts; 2518 1.1 fvdl bge_hostaddr ifHCInBroadcastPkts; 2519 1.1 fvdl bge_hostaddr dot3StatsFCSErrors; 2520 1.1 fvdl bge_hostaddr dot3StatsAlignmentErrors; 2521 1.1 fvdl bge_hostaddr xonPauseFramesReceived; 2522 1.1 fvdl bge_hostaddr xoffPauseFramesReceived; 2523 1.1 fvdl bge_hostaddr macControlFramesReceived; 2524 1.1 fvdl bge_hostaddr xoffStateEntered; 2525 1.1 fvdl bge_hostaddr dot3StatsFramesTooLong; 2526 1.1 fvdl bge_hostaddr etherStatsJabbers; 2527 1.1 fvdl bge_hostaddr etherStatsUndersizePkts; 2528 1.1 fvdl bge_hostaddr inRangeLengthError; 2529 1.1 fvdl bge_hostaddr outRangeLengthError; 2530 1.1 fvdl bge_hostaddr etherStatsPkts64Octets; 2531 1.1 fvdl bge_hostaddr etherStatsPkts65Octetsto127Octets; 2532 1.1 fvdl bge_hostaddr etherStatsPkts128Octetsto255Octets; 2533 1.1 fvdl bge_hostaddr etherStatsPkts256Octetsto511Octets; 2534 1.1 fvdl bge_hostaddr etherStatsPkts512Octetsto1023Octets; 2535 1.1 fvdl bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 2536 1.1 fvdl bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 2537 1.1 fvdl bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 2538 1.1 fvdl bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 2539 1.1 fvdl bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2540 1.1 fvdl 2541 1.1 fvdl bge_hostaddr Unused1[37]; 2542 1.1 fvdl 2543 1.1 fvdl /* Statistics maintained by Transmit MAC. */ 2544 1.1 fvdl bge_hostaddr ifHCOutOctets; 2545 1.1 fvdl bge_hostaddr Reserved2; 2546 1.1 fvdl bge_hostaddr etherStatsCollisions; 2547 1.1 fvdl bge_hostaddr outXonSent; 2548 1.1 fvdl bge_hostaddr outXoffSent; 2549 1.1 fvdl bge_hostaddr flowControlDone; 2550 1.1 fvdl bge_hostaddr dot3StatsInternalMacTransmitErrors; 2551 1.1 fvdl bge_hostaddr dot3StatsSingleCollisionFrames; 2552 1.1 fvdl bge_hostaddr dot3StatsMultipleCollisionFrames; 2553 1.1 fvdl bge_hostaddr dot3StatsDeferredTransmissions; 2554 1.1 fvdl bge_hostaddr Reserved3; 2555 1.1 fvdl bge_hostaddr dot3StatsExcessiveCollisions; 2556 1.1 fvdl bge_hostaddr dot3StatsLateCollisions; 2557 1.1 fvdl bge_hostaddr dot3Collided2Times; 2558 1.1 fvdl bge_hostaddr dot3Collided3Times; 2559 1.1 fvdl bge_hostaddr dot3Collided4Times; 2560 1.1 fvdl bge_hostaddr dot3Collided5Times; 2561 1.1 fvdl bge_hostaddr dot3Collided6Times; 2562 1.1 fvdl bge_hostaddr dot3Collided7Times; 2563 1.1 fvdl bge_hostaddr dot3Collided8Times; 2564 1.1 fvdl bge_hostaddr dot3Collided9Times; 2565 1.1 fvdl bge_hostaddr dot3Collided10Times; 2566 1.1 fvdl bge_hostaddr dot3Collided11Times; 2567 1.1 fvdl bge_hostaddr dot3Collided12Times; 2568 1.1 fvdl bge_hostaddr dot3Collided13Times; 2569 1.1 fvdl bge_hostaddr dot3Collided14Times; 2570 1.1 fvdl bge_hostaddr dot3Collided15Times; 2571 1.1 fvdl bge_hostaddr ifHCOutUcastPkts; 2572 1.1 fvdl bge_hostaddr ifHCOutMulticastPkts; 2573 1.1 fvdl bge_hostaddr ifHCOutBroadcastPkts; 2574 1.1 fvdl bge_hostaddr dot3StatsCarrierSenseErrors; 2575 1.1 fvdl bge_hostaddr ifOutDiscards; 2576 1.1 fvdl bge_hostaddr ifOutErrors; 2577 1.1 fvdl 2578 1.1 fvdl bge_hostaddr Unused2[31]; 2579 1.1 fvdl 2580 1.1 fvdl /* Statistics maintained by Receive List Placement. */ 2581 1.1 fvdl bge_hostaddr COSIfHCInPkts[16]; 2582 1.1 fvdl bge_hostaddr COSFramesDroppedDueToFilters; 2583 1.1 fvdl bge_hostaddr nicDmaWriteQueueFull; 2584 1.1 fvdl bge_hostaddr nicDmaWriteHighPriQueueFull; 2585 1.1 fvdl bge_hostaddr nicNoMoreRxBDs; 2586 1.1 fvdl bge_hostaddr ifInDiscards; 2587 1.1 fvdl bge_hostaddr ifInErrors; 2588 1.1 fvdl bge_hostaddr nicRecvThresholdHit; 2589 1.1 fvdl 2590 1.1 fvdl bge_hostaddr Unused3[9]; 2591 1.1 fvdl 2592 1.1 fvdl /* Statistics maintained by Send Data Initiator. */ 2593 1.1 fvdl bge_hostaddr COSIfHCOutPkts[16]; 2594 1.1 fvdl bge_hostaddr nicDmaReadQueueFull; 2595 1.1 fvdl bge_hostaddr nicDmaReadHighPriQueueFull; 2596 1.1 fvdl bge_hostaddr nicSendDataCompQueueFull; 2597 1.1 fvdl 2598 1.1 fvdl /* Statistics maintained by Host Coalescing. */ 2599 1.1 fvdl bge_hostaddr nicRingSetSendProdIndex; 2600 1.1 fvdl bge_hostaddr nicRingStatusUpdate; 2601 1.1 fvdl bge_hostaddr nicInterrupts; 2602 1.1 fvdl bge_hostaddr nicAvoidedInterrupts; 2603 1.1 fvdl bge_hostaddr nicSendThresholdHit; 2604 1.1 fvdl 2605 1.97 skrll uint8_t Reserved4[320]; 2606 1.1 fvdl }; 2607 1.1 fvdl 2608 1.1 fvdl /* 2609 1.1 fvdl * Tigon general information block. This resides in host memory 2610 1.1 fvdl * and contains the status counters, ring control blocks and 2611 1.1 fvdl * producer pointers. 2612 1.1 fvdl */ 2613 1.1 fvdl 2614 1.1 fvdl struct bge_gib { 2615 1.1 fvdl struct bge_stats bge_stats; 2616 1.1 fvdl struct bge_rcb bge_tx_rcb[16]; 2617 1.1 fvdl struct bge_rcb bge_std_rx_rcb; 2618 1.1 fvdl struct bge_rcb bge_jumbo_rx_rcb; 2619 1.1 fvdl struct bge_rcb bge_mini_rx_rcb; 2620 1.1 fvdl struct bge_rcb bge_return_rcb; 2621 1.1 fvdl }; 2622 1.1 fvdl 2623 1.1 fvdl /* 2624 1.1 fvdl * NOTE! On the Alpha, we have an alignment constraint. 2625 1.1 fvdl * The first thing in the packet is a 14-byte Ethernet header. 2626 1.1 fvdl * This means that the packet is misaligned. To compensate, 2627 1.1 fvdl * we actually offset the data 2 bytes into the cluster. This 2628 1.98 andvar * aligns the packet after the Ethernet header at a 32-bit 2629 1.1 fvdl * boundary. 2630 1.1 fvdl */ 2631 1.1 fvdl 2632 1.1 fvdl #define BGE_FRAMELEN ETHER_MAX_LEN 2633 1.57 tsutsui #define BGE_MAX_FRAMELEN 1536 2634 1.1 fvdl #define BGE_JUMBO_FRAMELEN ETHER_MAX_LEN_JUMBO 2635 1.1 fvdl #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 2636 1.1 fvdl #define BGE_PAGE_SIZE PAGE_SIZE 2637 1.1 fvdl #define BGE_MIN_FRAMELEN 60 2638 1.1 fvdl 2639 1.1 fvdl /* 2640 1.1 fvdl * Vital product data and structures. 2641 1.1 fvdl */ 2642 1.1 fvdl #define BGE_VPD_FLAG 0x8000 2643 1.24 perry 2644 1.1 fvdl /* VPD structures */ 2645 1.1 fvdl struct vpd_res { 2646 1.97 skrll uint8_t vr_id; 2647 1.97 skrll uint8_t vr_len; 2648 1.97 skrll uint8_t vr_pad; 2649 1.1 fvdl }; 2650 1.24 perry 2651 1.1 fvdl struct vpd_key { 2652 1.1 fvdl char vk_key[2]; 2653 1.97 skrll uint8_t vk_len; 2654 1.1 fvdl }; 2655 1.24 perry 2656 1.1 fvdl #define VPD_RES_ID 0x82 /* ID string */ 2657 1.1 fvdl #define VPD_RES_READ 0x90 /* start of read only area */ 2658 1.1 fvdl #define VPD_RES_WRITE 0x81 /* start of read/write area */ 2659 1.1 fvdl #define VPD_RES_END 0x78 /* end tag */ 2660 1.1 fvdl 2661 1.87 msaitoh /* Flags for bge_flags */ 2662 1.85 msaitoh #define BGEF_FIBER_TBI 0x00000001 2663 1.85 msaitoh #define BGEF_JUMBO_CAPABLE 0x00000002 2664 1.85 msaitoh #define BGEF_FIBER_MII 0x00000004 2665 1.85 msaitoh #define BGEF_CPMU_PRESENT 0x00000008 2666 1.85 msaitoh #define BGEF_APE 0x00000010 2667 1.91 msaitoh #define BGEF_MSI 0x00000020 2668 1.85 msaitoh #define BGEF_PCIX 0x00000040 2669 1.85 msaitoh #define BGEF_PCIE 0x00000080 2670 1.85 msaitoh #define BGEF_TSO 0x00000100 2671 1.85 msaitoh #define BGEF_NO_EEPROM 0x00000200 2672 1.85 msaitoh #define BGEF_5700_FAMILY 0x00000800 2673 1.85 msaitoh #define BGEF_5705_PLUS 0x00001000 2674 1.85 msaitoh #define BGEF_575X_PLUS 0x00002000 2675 1.85 msaitoh #define BGEF_5755_PLUS 0x00004000 2676 1.85 msaitoh #define BGEF_IS_5788 0x00008000 2677 1.85 msaitoh #define BGEF_5714_FAMILY 0x00010000 2678 1.85 msaitoh #define BGEF_5717_PLUS 0x00020000 2679 1.85 msaitoh #define BGEF_57765_FAMILY 0x00040000 2680 1.85 msaitoh #define BGEF_57765_PLUS 0x00080000 2681 1.86 msaitoh #define BGEF_40BIT_BUG 0x00100000 2682 1.91 msaitoh #define BGEF_TAGGED_STATUS 0x00200000 2683 1.95 msaitoh #define BGEF_RX_ALIGNBUG 0x00400000 2684 1.95 msaitoh #define BGEF_RDMA_BUG 0x00800000 2685 1.85 msaitoh #define BGEF_TXRING_VALID 0x20000000 2686 1.85 msaitoh #define BGEF_RXRING_VALID 0x40000000 2687 1.85 msaitoh #define BGEF_JUMBO_RXRING_VALID 0x80000000 2688 1.85 msaitoh 2689 1.85 msaitoh /* PHY related flags in bge_phy_flags. Also used in phyflags in proplib. */ 2690 1.85 msaitoh #define BGEPHYF_NO_3LED 0x00000001 2691 1.85 msaitoh #define BGEPHYF_CRC_BUG 0x00000002 2692 1.85 msaitoh #define BGEPHYF_ADC_BUG 0x00000004 2693 1.85 msaitoh #define BGEPHYF_5704_A0_BUG 0x00000008 2694 1.85 msaitoh #define BGEPHYF_JITTER_BUG 0x00000010 2695 1.85 msaitoh #define BGEPHYF_BER_BUG 0x00000020 2696 1.85 msaitoh #define BGEPHYF_ADJUST_TRIM 0x00000040 2697 1.85 msaitoh #define BGEPHYF_NO_WIRESPEED 0x00000080 2698 1.85 msaitoh #define BGEPHYF_JUMBO_CAPABLE 0x00010000 /* Copied from BGEF_JUMBO_CAPAABLE*/ 2699