if_bgereg.h revision 1.62 1 1.62 msaitoh /* $NetBSD: if_bgereg.h,v 1.62 2013/03/13 09:44:20 msaitoh Exp $ */
2 1.1 fvdl /*
3 1.1 fvdl * Copyright (c) 2001 Wind River Systems
4 1.1 fvdl * Copyright (c) 1997, 1998, 1999, 2001
5 1.1 fvdl * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * Redistribution and use in source and binary forms, with or without
8 1.1 fvdl * modification, are permitted provided that the following conditions
9 1.1 fvdl * are met:
10 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
11 1.1 fvdl * notice, this list of conditions and the following disclaimer.
12 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
14 1.1 fvdl * documentation and/or other materials provided with the distribution.
15 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
16 1.1 fvdl * must display the following acknowledgement:
17 1.1 fvdl * This product includes software developed by Bill Paul.
18 1.1 fvdl * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 fvdl * may be used to endorse or promote products derived from this software
20 1.1 fvdl * without specific prior written permission.
21 1.1 fvdl *
22 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 fvdl * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 fvdl *
34 1.16 jonathan * $FreeBSD: if_bgereg.h,v 1.1.2.7 2002/11/02 18:17:55 mp Exp $
35 1.1 fvdl */
36 1.1 fvdl
37 1.1 fvdl /*
38 1.1 fvdl * BCM570x memory map. The internal memory layout varies somewhat
39 1.1 fvdl * depending on whether or not we have external SSRAM attached.
40 1.1 fvdl * The BCM5700 can have up to 16MB of external memory. The BCM5701
41 1.1 fvdl * is apparently not designed to use external SSRAM. The mappings
42 1.1 fvdl * up to the first 4 send rings are the same for both internal and
43 1.1 fvdl * external memory configurations. Note that mini RX ring space is
44 1.1 fvdl * only available with external SSRAM configurations, which means
45 1.1 fvdl * the mini RX ring is not supported on the BCM5701.
46 1.1 fvdl *
47 1.1 fvdl * The NIC's memory can be accessed by the host in one of 3 ways:
48 1.1 fvdl *
49 1.1 fvdl * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
50 1.1 fvdl * registers in PCI config space can be used to read any 32-bit
51 1.1 fvdl * address within the NIC's memory.
52 1.1 fvdl *
53 1.1 fvdl * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
54 1.1 fvdl * space can be used in conjunction with the memory window in the
55 1.1 fvdl * device register space at offset 0x8000 to read any 32K chunk
56 1.1 fvdl * of NIC memory.
57 1.1 fvdl *
58 1.1 fvdl * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
59 1.1 fvdl * set, the device I/O mapping consumes 32MB of host address space,
60 1.1 fvdl * allowing all of the registers and internal NIC memory to be
61 1.1 fvdl * accessed directly. NIC memory addresses are offset by 0x01000000.
62 1.1 fvdl * Flat mode consumes so much host address space that it is not
63 1.1 fvdl * recommended.
64 1.1 fvdl */
65 1.1 fvdl #define BGE_PAGE_ZERO 0x00000000
66 1.1 fvdl #define BGE_PAGE_ZERO_END 0x000000FF
67 1.1 fvdl #define BGE_SEND_RING_RCB 0x00000100
68 1.1 fvdl #define BGE_SEND_RING_RCB_END 0x000001FF
69 1.1 fvdl #define BGE_RX_RETURN_RING_RCB 0x00000200
70 1.1 fvdl #define BGE_RX_RETURN_RING_RCB_END 0x000002FF
71 1.1 fvdl #define BGE_STATS_BLOCK 0x00000300
72 1.1 fvdl #define BGE_STATS_BLOCK_END 0x00000AFF
73 1.1 fvdl #define BGE_STATUS_BLOCK 0x00000B00
74 1.1 fvdl #define BGE_STATUS_BLOCK_END 0x00000B4F
75 1.1 fvdl #define BGE_SOFTWARE_GENCOMM 0x00000B50
76 1.8 jonathan #define BGE_SOFTWARE_GENCOMM_SIG 0x00000B54
77 1.8 jonathan #define BGE_SOFTWARE_GENCOMM_NICCFG 0x00000B58
78 1.55 msaitoh #define BGE_SOFTWARE_GENCOMM_FW 0x00000B78
79 1.55 msaitoh #define BGE_SOFTWARE_GENNCOMM_FW_LEN 0x00000B7C
80 1.55 msaitoh #define BGE_SOFTWARE_GENNCOMM_FW_DATA 0x00000B80
81 1.59 msaitoh #define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14
82 1.59 msaitoh #define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18
83 1.1 fvdl #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF
84 1.1 fvdl #define BGE_UNMAPPED 0x00001000
85 1.1 fvdl #define BGE_UNMAPPED_END 0x00001FFF
86 1.1 fvdl #define BGE_DMA_DESCRIPTORS 0x00002000
87 1.1 fvdl #define BGE_DMA_DESCRIPTORS_END 0x00003FFF
88 1.1 fvdl #define BGE_SEND_RING_1_TO_4 0x00004000
89 1.1 fvdl #define BGE_SEND_RING_1_TO_4_END 0x00005FFF
90 1.1 fvdl
91 1.55 msaitoh /* Firmware interface */
92 1.55 msaitoh #define BGE_FW_DRV_ALIVE 0x00000001
93 1.55 msaitoh #define BGE_FW_PAUSE 0x00000002
94 1.55 msaitoh
95 1.1 fvdl /* Mappings for internal memory configuration */
96 1.1 fvdl #define BGE_STD_RX_RINGS 0x00006000
97 1.1 fvdl #define BGE_STD_RX_RINGS_END 0x00006FFF
98 1.1 fvdl #define BGE_JUMBO_RX_RINGS 0x00007000
99 1.1 fvdl #define BGE_JUMBO_RX_RINGS_END 0x00007FFF
100 1.1 fvdl #define BGE_BUFFPOOL_1 0x00008000
101 1.1 fvdl #define BGE_BUFFPOOL_1_END 0x0000FFFF
102 1.1 fvdl #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */
103 1.1 fvdl #define BGE_BUFFPOOL_2_END 0x00017FFF
104 1.1 fvdl #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */
105 1.1 fvdl #define BGE_BUFFPOOL_3_END 0x0001FFFF
106 1.1 fvdl
107 1.1 fvdl /* Mappings for external SSRAM configurations */
108 1.1 fvdl #define BGE_SEND_RING_5_TO_6 0x00006000
109 1.1 fvdl #define BGE_SEND_RING_5_TO_6_END 0x00006FFF
110 1.1 fvdl #define BGE_SEND_RING_7_TO_8 0x00007000
111 1.1 fvdl #define BGE_SEND_RING_7_TO_8_END 0x00007FFF
112 1.1 fvdl #define BGE_SEND_RING_9_TO_16 0x00008000
113 1.1 fvdl #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF
114 1.1 fvdl #define BGE_EXT_STD_RX_RINGS 0x0000C000
115 1.1 fvdl #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF
116 1.1 fvdl #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000
117 1.1 fvdl #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF
118 1.1 fvdl #define BGE_MINI_RX_RINGS 0x0000E000
119 1.1 fvdl #define BGE_MINI_RX_RINGS_END 0x0000FFFF
120 1.1 fvdl #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */
121 1.1 fvdl #define BGE_AVAIL_REGION1_END 0x00017FFF
122 1.1 fvdl #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */
123 1.1 fvdl #define BGE_AVAIL_REGION2_END 0x0001FFFF
124 1.1 fvdl #define BGE_EXT_SSRAM 0x00020000
125 1.1 fvdl #define BGE_EXT_SSRAM_END 0x000FFFFF
126 1.1 fvdl
127 1.1 fvdl
128 1.1 fvdl /*
129 1.1 fvdl * BCM570x register offsets. These are memory mapped registers
130 1.1 fvdl * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
131 1.1 fvdl * Each register must be accessed using 32 bit operations.
132 1.1 fvdl *
133 1.1 fvdl * All registers are accessed through a 32K shared memory block.
134 1.1 fvdl * The first group of registers are actually copies of the PCI
135 1.1 fvdl * configuration space registers.
136 1.1 fvdl */
137 1.1 fvdl
138 1.1 fvdl /*
139 1.1 fvdl * PCI registers defined in the PCI 2.2 spec.
140 1.1 fvdl */
141 1.1 fvdl #define BGE_PCI_VID 0x00
142 1.1 fvdl #define BGE_PCI_DID 0x02
143 1.1 fvdl #define BGE_PCI_CMD 0x04
144 1.1 fvdl #define BGE_PCI_STS 0x06
145 1.1 fvdl #define BGE_PCI_REV 0x08
146 1.1 fvdl #define BGE_PCI_CLASS 0x09
147 1.1 fvdl #define BGE_PCI_CACHESZ 0x0C
148 1.1 fvdl #define BGE_PCI_LATTIMER 0x0D
149 1.1 fvdl #define BGE_PCI_HDRTYPE 0x0E
150 1.1 fvdl #define BGE_PCI_BIST 0x0F
151 1.1 fvdl #define BGE_PCI_BAR0 0x10
152 1.1 fvdl #define BGE_PCI_BAR1 0x14
153 1.1 fvdl #define BGE_PCI_SUBSYS 0x2C
154 1.1 fvdl #define BGE_PCI_SUBVID 0x2E
155 1.1 fvdl #define BGE_PCI_ROMBASE 0x30
156 1.1 fvdl #define BGE_PCI_CAPPTR 0x34
157 1.1 fvdl #define BGE_PCI_INTLINE 0x3C
158 1.1 fvdl #define BGE_PCI_INTPIN 0x3D
159 1.1 fvdl #define BGE_PCI_MINGNT 0x3E
160 1.1 fvdl #define BGE_PCI_MAXLAT 0x3F
161 1.1 fvdl #define BGE_PCI_PCIXCAP 0x40
162 1.1 fvdl #define BGE_PCI_NEXTPTR_PM 0x41
163 1.1 fvdl #define BGE_PCI_PCIX_CMD 0x42
164 1.1 fvdl #define BGE_PCI_PCIX_STS 0x44
165 1.1 fvdl #define BGE_PCI_PWRMGMT_CAPID 0x48
166 1.1 fvdl #define BGE_PCI_NEXTPTR_VPD 0x49
167 1.1 fvdl #define BGE_PCI_PWRMGMT_CAPS 0x4A
168 1.1 fvdl #define BGE_PCI_PWRMGMT_CMD 0x4C
169 1.1 fvdl #define BGE_PCI_PWRMGMT_STS 0x4D
170 1.1 fvdl #define BGE_PCI_PWRMGMT_DATA 0x4F
171 1.1 fvdl #define BGE_PCI_VPD_CAPID 0x50
172 1.1 fvdl #define BGE_PCI_NEXTPTR_MSI 0x51
173 1.1 fvdl #define BGE_PCI_VPD_ADDR 0x52
174 1.1 fvdl #define BGE_PCI_VPD_DATA 0x54
175 1.1 fvdl #define BGE_PCI_MSI_CAPID 0x58
176 1.1 fvdl #define BGE_PCI_NEXTPTR_NONE 0x59
177 1.1 fvdl #define BGE_PCI_MSI_CTL 0x5A
178 1.1 fvdl #define BGE_PCI_MSI_ADDR_HI 0x5C
179 1.1 fvdl #define BGE_PCI_MSI_ADDR_LO 0x60
180 1.1 fvdl #define BGE_PCI_MSI_DATA 0x64
181 1.1 fvdl
182 1.1 fvdl /*
183 1.55 msaitoh * PCI Express definitions
184 1.55 msaitoh * According to
185 1.55 msaitoh * PCI Express base specification, REV. 1.0a
186 1.55 msaitoh */
187 1.55 msaitoh
188 1.55 msaitoh /* PCI Express device control, 16bits */
189 1.55 msaitoh #define BGE_PCIE_DEVCTL 0x08
190 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000
191 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000
192 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000
193 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000
194 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000
195 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000
196 1.55 msaitoh #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000
197 1.55 msaitoh
198 1.55 msaitoh /* PCI MSI. ??? */
199 1.55 msaitoh #define BGE_PCIE_CAPID_REG 0xD0
200 1.55 msaitoh #define BGE_PCIE_CAPID 0x10
201 1.55 msaitoh
202 1.55 msaitoh /*
203 1.1 fvdl * PCI registers specific to the BCM570x family.
204 1.1 fvdl */
205 1.1 fvdl #define BGE_PCI_MISC_CTL 0x68
206 1.1 fvdl #define BGE_PCI_DMA_RW_CTL 0x6C
207 1.1 fvdl #define BGE_PCI_PCISTATE 0x70
208 1.1 fvdl #define BGE_PCI_CLKCTL 0x74
209 1.1 fvdl #define BGE_PCI_REG_BASEADDR 0x78
210 1.1 fvdl #define BGE_PCI_MEMWIN_BASEADDR 0x7C
211 1.1 fvdl #define BGE_PCI_REG_DATA 0x80
212 1.1 fvdl #define BGE_PCI_MEMWIN_DATA 0x84
213 1.1 fvdl #define BGE_PCI_MODECTL 0x88
214 1.1 fvdl #define BGE_PCI_MISC_CFG 0x8C
215 1.1 fvdl #define BGE_PCI_MISC_LOCALCTL 0x90
216 1.1 fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98
217 1.1 fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C
218 1.1 fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0
219 1.1 fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4
220 1.1 fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8
221 1.1 fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC
222 1.1 fvdl #define BGE_PCI_ISR_MBX_HI 0xB0
223 1.1 fvdl #define BGE_PCI_ISR_MBX_LO 0xB4
224 1.54 msaitoh #define BGE_PCI_PRODID_ASICREV 0xBC
225 1.54 msaitoh #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4
226 1.54 msaitoh #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC
227 1.28 jonathan
228 1.22 cube #define BGE_PCI_UNKNOWN0 0xC4
229 1.28 jonathan /* XXX:
230 1.28 jonathan * Used in PCI-Express code for 575x chips.
231 1.37 tsutsui * Should be replaced with checking for a PCI config-space
232 1.37 tsutsui * capability for PCI-Express, and PCI-Express standard
233 1.37 tsutsui * offsets into that capability block.
234 1.28 jonathan */
235 1.28 jonathan #define BGE_PCI_CONF_DEV_CTRL 0xD8
236 1.28 jonathan #define BGE_PCI_CONF_DEV_STUS 0xDA
237 1.28 jonathan
238 1.1 fvdl /* PCI Misc. Host control register */
239 1.1 fvdl #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001
240 1.1 fvdl #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002
241 1.1 fvdl #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004
242 1.1 fvdl #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008
243 1.1 fvdl #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010
244 1.1 fvdl #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020
245 1.1 fvdl #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040
246 1.1 fvdl #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080
247 1.1 fvdl #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000
248 1.54 msaitoh #define BGE_PCIMISCCTL_ASICREV_SHIFT 16
249 1.1 fvdl
250 1.1 fvdl #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP)
251 1.1 fvdl #if BYTE_ORDER == LITTLE_ENDIAN
252 1.1 fvdl #define BGE_DMA_SWAP_OPTIONS \
253 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME| \
254 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
255 1.1 fvdl #else
256 1.1 fvdl #define BGE_DMA_SWAP_OPTIONS \
257 1.1 fvdl BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \
258 1.1 fvdl BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
259 1.1 fvdl #endif
260 1.1 fvdl
261 1.1 fvdl #define BGE_INIT \
262 1.1 fvdl (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \
263 1.1 fvdl BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS)
264 1.1 fvdl
265 1.54 msaitoh #define BGE_CHIPID_TIGON_I 0x4000
266 1.54 msaitoh #define BGE_CHIPID_TIGON_II 0x6000
267 1.54 msaitoh #define BGE_CHIPID_BCM5700_A0 0x7000
268 1.54 msaitoh #define BGE_CHIPID_BCM5700_A1 0x7001
269 1.54 msaitoh #define BGE_CHIPID_BCM5700_B0 0x7100
270 1.54 msaitoh #define BGE_CHIPID_BCM5700_B1 0x7101
271 1.54 msaitoh #define BGE_CHIPID_BCM5700_B2 0x7102
272 1.54 msaitoh #define BGE_CHIPID_BCM5700_B3 0x7103
273 1.54 msaitoh #define BGE_CHIPID_BCM5700_ALTIMA 0x7104
274 1.54 msaitoh #define BGE_CHIPID_BCM5700_C0 0x7200
275 1.54 msaitoh #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */
276 1.54 msaitoh #define BGE_CHIPID_BCM5701_B0 0x0100
277 1.54 msaitoh #define BGE_CHIPID_BCM5701_B2 0x0102
278 1.54 msaitoh #define BGE_CHIPID_BCM5701_B5 0x0105
279 1.54 msaitoh #define BGE_CHIPID_BCM5703_A0 0x1000
280 1.54 msaitoh #define BGE_CHIPID_BCM5703_A1 0x1001
281 1.54 msaitoh #define BGE_CHIPID_BCM5703_A2 0x1002
282 1.54 msaitoh #define BGE_CHIPID_BCM5703_A3 0x1003
283 1.54 msaitoh #define BGE_CHIPID_BCM5703_B0 0x1100
284 1.54 msaitoh #define BGE_CHIPID_BCM5704_A0 0x2000
285 1.54 msaitoh #define BGE_CHIPID_BCM5704_A1 0x2001
286 1.54 msaitoh #define BGE_CHIPID_BCM5704_A2 0x2002
287 1.54 msaitoh #define BGE_CHIPID_BCM5704_A3 0x2003
288 1.54 msaitoh #define BGE_CHIPID_BCM5704_B0 0x2100
289 1.54 msaitoh #define BGE_CHIPID_BCM5705_A0 0x3000
290 1.54 msaitoh #define BGE_CHIPID_BCM5705_A1 0x3001
291 1.54 msaitoh #define BGE_CHIPID_BCM5705_A2 0x3002
292 1.54 msaitoh #define BGE_CHIPID_BCM5705_A3 0x3003
293 1.54 msaitoh #define BGE_CHIPID_BCM5750_A0 0x4000
294 1.54 msaitoh #define BGE_CHIPID_BCM5750_A1 0x4001
295 1.54 msaitoh #define BGE_CHIPID_BCM5750_A3 0x4003
296 1.54 msaitoh #define BGE_CHIPID_BCM5750_B0 0x4010
297 1.54 msaitoh #define BGE_CHIPID_BCM5750_B1 0x4101
298 1.54 msaitoh #define BGE_CHIPID_BCM5750_C0 0x4200
299 1.54 msaitoh #define BGE_CHIPID_BCM5750_C1 0x4201
300 1.54 msaitoh #define BGE_CHIPID_BCM5750_C2 0x4202
301 1.54 msaitoh #define BGE_CHIPID_BCM5714_A0 0x5000
302 1.54 msaitoh #define BGE_CHIPID_BCM5761_A0 0x5761000
303 1.54 msaitoh #define BGE_CHIPID_BCM5761_A1 0x5761100
304 1.54 msaitoh #define BGE_CHIPID_BCM5784_A0 0x5784000
305 1.54 msaitoh #define BGE_CHIPID_BCM5784_A1 0x5784100
306 1.54 msaitoh #define BGE_CHIPID_BCM5752_A0 0x6000
307 1.54 msaitoh #define BGE_CHIPID_BCM5752_A1 0x6001
308 1.54 msaitoh #define BGE_CHIPID_BCM5752_A2 0x6002
309 1.54 msaitoh #define BGE_CHIPID_BCM5714_B0 0x8000
310 1.54 msaitoh #define BGE_CHIPID_BCM5714_B3 0x8003
311 1.54 msaitoh #define BGE_CHIPID_BCM5715_A0 0x9000
312 1.54 msaitoh #define BGE_CHIPID_BCM5715_A1 0x9001
313 1.54 msaitoh #define BGE_CHIPID_BCM5715_A3 0x9003
314 1.54 msaitoh #define BGE_CHIPID_BCM5755_A0 0xa000
315 1.54 msaitoh #define BGE_CHIPID_BCM5755_A1 0xa001
316 1.54 msaitoh #define BGE_CHIPID_BCM5755_A2 0xa002
317 1.54 msaitoh #define BGE_CHIPID_BCM5755_C0 0xa200
318 1.54 msaitoh #define BGE_CHIPID_BCM5787_A0 0xb000
319 1.54 msaitoh #define BGE_CHIPID_BCM5787_A1 0xb001
320 1.54 msaitoh #define BGE_CHIPID_BCM5787_A2 0xb002
321 1.60 msaitoh #define BGE_CHIPID_BCM5906_A0 0xc000
322 1.54 msaitoh #define BGE_CHIPID_BCM5906_A1 0xc001
323 1.54 msaitoh #define BGE_CHIPID_BCM5906_A2 0xc002
324 1.57 tsutsui #define BGE_CHIPID_BCM57762 0x57766000
325 1.54 msaitoh #define BGE_CHIPID_BCM57780_A0 0x57780000
326 1.54 msaitoh #define BGE_CHIPID_BCM57780_A1 0x57780001
327 1.62 msaitoh #define BGE_CHIPID_BCM5717_A0 0x05717000
328 1.62 msaitoh #define BGE_CHIPID_BCM57765_A0 0x57785000
329 1.62 msaitoh #define BGE_CHIPID_BCM57765_B0 0x57785100
330 1.13 fvdl
331 1.13 fvdl /* shorthand one */
332 1.54 msaitoh #define BGE_ASICREV(x) ((x) >> 12)
333 1.37 tsutsui #define BGE_ASICREV_BCM5700 0x07
334 1.37 tsutsui #define BGE_ASICREV_BCM5701 0x00
335 1.37 tsutsui #define BGE_ASICREV_BCM5703 0x01
336 1.37 tsutsui #define BGE_ASICREV_BCM5704 0x02
337 1.37 tsutsui #define BGE_ASICREV_BCM5705 0x03
338 1.37 tsutsui #define BGE_ASICREV_BCM5750 0x04
339 1.38 tsutsui #define BGE_ASICREV_BCM5714_A0 0x05
340 1.37 tsutsui #define BGE_ASICREV_BCM5752 0x06
341 1.31 jonathan /* ASIC revision 0x07 is the original bcm5700 */
342 1.37 tsutsui #define BGE_ASICREV_BCM5780 0x08
343 1.38 tsutsui #define BGE_ASICREV_BCM5714 0x09
344 1.38 tsutsui #define BGE_ASICREV_BCM5755 0x0a
345 1.38 tsutsui #define BGE_ASICREV_BCM5787 0x0b
346 1.48 cegger #define BGE_ASICREV_BCM5906 0x0c
347 1.54 msaitoh #define BGE_ASICREV_USE_PRODID_REG 0x0f
348 1.54 msaitoh #define BGE_ASICREV_BCM5761 0x5761
349 1.54 msaitoh #define BGE_ASICREV_BCM5784 0x5784
350 1.54 msaitoh #define BGE_ASICREV_BCM5785 0x5785
351 1.54 msaitoh #define BGE_ASICREV_BCM57780 0x57780
352 1.54 msaitoh #define BGE_ASICREV_BCM5717 0x5717
353 1.54 msaitoh #define BGE_ASICREV_BCM57765 0x57785
354 1.57 tsutsui #define BGE_ASICREV_BCM57766 0x57766
355 1.48 cegger
356 1.13 fvdl /* chip revisions */
357 1.54 msaitoh #define BGE_CHIPREV(x) ((x) >> 8)
358 1.37 tsutsui #define BGE_CHIPREV_5700_AX 0x70
359 1.37 tsutsui #define BGE_CHIPREV_5700_BX 0x71
360 1.37 tsutsui #define BGE_CHIPREV_5700_CX 0x72
361 1.37 tsutsui #define BGE_CHIPREV_5701_AX 0x00
362 1.38 tsutsui #define BGE_CHIPREV_5703_AX 0x10
363 1.38 tsutsui #define BGE_CHIPREV_5704_AX 0x20
364 1.38 tsutsui #define BGE_CHIPREV_5704_BX 0x21
365 1.38 tsutsui #define BGE_CHIPREV_5750_AX 0x40
366 1.38 tsutsui #define BGE_CHIPREV_5750_BX 0x41
367 1.62 msaitoh #define BGE_CHIPREV_57765_AX 0x577650
368 1.1 fvdl
369 1.1 fvdl /* PCI DMA Read/Write Control register */
370 1.1 fvdl #define BGE_PCIDMARWCTL_MINDMA 0x000000FF
371 1.62 msaitoh #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001
372 1.1 fvdl #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700
373 1.1 fvdl #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800
374 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000
375 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000
376 1.54 msaitoh #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000
377 1.1 fvdl #define BGE_PCIDMARWCTL_RD_WAT 0x00070000
378 1.1 fvdl #define BGE_PCIDMARWCTL_WR_WAT 0x00380000
379 1.1 fvdl #define BGE_PCIDMARWCTL_USE_MRM 0x00400000
380 1.1 fvdl #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000
381 1.1 fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000
382 1.1 fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000
383 1.58 msaitoh
384 1.58 msaitoh #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16)
385 1.58 msaitoh #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19)
386 1.58 msaitoh #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24)
387 1.58 msaitoh #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28)
388 1.5 jonathan
389 1.62 msaitoh #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080
390 1.62 msaitoh #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380
391 1.1 fvdl
392 1.1 fvdl #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000
393 1.1 fvdl #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100
394 1.1 fvdl #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200
395 1.1 fvdl #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300
396 1.1 fvdl #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400
397 1.1 fvdl #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500
398 1.1 fvdl #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600
399 1.1 fvdl #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700
400 1.1 fvdl
401 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000
402 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800
403 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000
404 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800
405 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000
406 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800
407 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000
408 1.1 fvdl #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800
409 1.1 fvdl
410 1.1 fvdl /*
411 1.1 fvdl * PCI state register -- note, this register is read only
412 1.1 fvdl * unless the PCISTATE_WR bit of the PCI Misc. Host Control
413 1.1 fvdl * register is set.
414 1.1 fvdl */
415 1.1 fvdl #define BGE_PCISTATE_FORCE_RESET 0x00000001
416 1.50 msaitoh #define BGE_PCISTATE_INTR_NOT_ACTIVE 0x00000002
417 1.1 fvdl #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */
418 1.1 fvdl #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 33/66, 0 = 66/133 */
419 1.1 fvdl #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */
420 1.1 fvdl #define BGE_PCISTATE_WANT_EXPROM 0x00000020
421 1.1 fvdl #define BGE_PCISTATE_EXPROM_RETRY 0x00000040
422 1.1 fvdl #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100
423 1.1 fvdl #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00
424 1.1 fvdl
425 1.1 fvdl /*
426 1.18 jonathan * The following bits in PCI state register are reserved.
427 1.18 jonathan * If we check that the register values reverts on reset,
428 1.18 jonathan * do not check these bits. On some 5704C (rev A3) and some
429 1.18 jonathan * Altima chips, these bits do not revert until much later
430 1.18 jonathan * in the bge driver's bge_reset() chip-reset state machine.
431 1.18 jonathan */
432 1.24 perry #define BGE_PCISTATE_RESERVED ((1 << 12) + (1 <<7))
433 1.18 jonathan
434 1.18 jonathan /*
435 1.1 fvdl * PCI Clock Control register -- note, this register is read only
436 1.1 fvdl * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
437 1.1 fvdl * register is set.
438 1.1 fvdl */
439 1.1 fvdl #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F
440 1.1 fvdl #define BGE_PCICLOCKCTL_M66EN 0x00000080
441 1.1 fvdl #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200
442 1.1 fvdl #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400
443 1.1 fvdl #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800
444 1.1 fvdl #define BGE_PCICLOCKCTL_ALTCLK 0x00001000
445 1.1 fvdl #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000
446 1.1 fvdl #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000
447 1.1 fvdl #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000
448 1.1 fvdl #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000
449 1.1 fvdl
450 1.1 fvdl /*
451 1.1 fvdl * High priority mailbox registers
452 1.1 fvdl * Each mailbox is 64-bits wide, though we only use the
453 1.1 fvdl * lower 32 bits. To write a 64-bit value, write the upper 32 bits
454 1.1 fvdl * first. The NIC will load the mailbox after the lower 32 bit word
455 1.1 fvdl * has been updated.
456 1.1 fvdl */
457 1.1 fvdl #define BGE_MBX_IRQ0_HI 0x0200
458 1.1 fvdl #define BGE_MBX_IRQ0_LO 0x0204
459 1.1 fvdl #define BGE_MBX_IRQ1_HI 0x0208
460 1.1 fvdl #define BGE_MBX_IRQ1_LO 0x020C
461 1.1 fvdl #define BGE_MBX_IRQ2_HI 0x0210
462 1.1 fvdl #define BGE_MBX_IRQ2_LO 0x0214
463 1.1 fvdl #define BGE_MBX_IRQ3_HI 0x0218
464 1.1 fvdl #define BGE_MBX_IRQ3_LO 0x021C
465 1.1 fvdl #define BGE_MBX_GEN0_HI 0x0220
466 1.1 fvdl #define BGE_MBX_GEN0_LO 0x0224
467 1.1 fvdl #define BGE_MBX_GEN1_HI 0x0228
468 1.1 fvdl #define BGE_MBX_GEN1_LO 0x022C
469 1.1 fvdl #define BGE_MBX_GEN2_HI 0x0230
470 1.1 fvdl #define BGE_MBX_GEN2_LO 0x0234
471 1.1 fvdl #define BGE_MBX_GEN3_HI 0x0228
472 1.1 fvdl #define BGE_MBX_GEN3_LO 0x022C
473 1.1 fvdl #define BGE_MBX_GEN4_HI 0x0240
474 1.1 fvdl #define BGE_MBX_GEN4_LO 0x0244
475 1.1 fvdl #define BGE_MBX_GEN5_HI 0x0248
476 1.1 fvdl #define BGE_MBX_GEN5_LO 0x024C
477 1.1 fvdl #define BGE_MBX_GEN6_HI 0x0250
478 1.1 fvdl #define BGE_MBX_GEN6_LO 0x0254
479 1.1 fvdl #define BGE_MBX_GEN7_HI 0x0258
480 1.1 fvdl #define BGE_MBX_GEN7_LO 0x025C
481 1.1 fvdl #define BGE_MBX_RELOAD_STATS_HI 0x0260
482 1.1 fvdl #define BGE_MBX_RELOAD_STATS_LO 0x0264
483 1.1 fvdl #define BGE_MBX_RX_STD_PROD_HI 0x0268
484 1.1 fvdl #define BGE_MBX_RX_STD_PROD_LO 0x026C
485 1.1 fvdl #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270
486 1.1 fvdl #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274
487 1.1 fvdl #define BGE_MBX_RX_MINI_PROD_HI 0x0278
488 1.1 fvdl #define BGE_MBX_RX_MINI_PROD_LO 0x027C
489 1.1 fvdl #define BGE_MBX_RX_CONS0_HI 0x0280
490 1.1 fvdl #define BGE_MBX_RX_CONS0_LO 0x0284
491 1.1 fvdl #define BGE_MBX_RX_CONS1_HI 0x0288
492 1.1 fvdl #define BGE_MBX_RX_CONS1_LO 0x028C
493 1.1 fvdl #define BGE_MBX_RX_CONS2_HI 0x0290
494 1.1 fvdl #define BGE_MBX_RX_CONS2_LO 0x0294
495 1.1 fvdl #define BGE_MBX_RX_CONS3_HI 0x0298
496 1.1 fvdl #define BGE_MBX_RX_CONS3_LO 0x029C
497 1.1 fvdl #define BGE_MBX_RX_CONS4_HI 0x02A0
498 1.1 fvdl #define BGE_MBX_RX_CONS4_LO 0x02A4
499 1.1 fvdl #define BGE_MBX_RX_CONS5_HI 0x02A8
500 1.1 fvdl #define BGE_MBX_RX_CONS5_LO 0x02AC
501 1.1 fvdl #define BGE_MBX_RX_CONS6_HI 0x02B0
502 1.1 fvdl #define BGE_MBX_RX_CONS6_LO 0x02B4
503 1.1 fvdl #define BGE_MBX_RX_CONS7_HI 0x02B8
504 1.1 fvdl #define BGE_MBX_RX_CONS7_LO 0x02BC
505 1.1 fvdl #define BGE_MBX_RX_CONS8_HI 0x02C0
506 1.1 fvdl #define BGE_MBX_RX_CONS8_LO 0x02C4
507 1.1 fvdl #define BGE_MBX_RX_CONS9_HI 0x02C8
508 1.1 fvdl #define BGE_MBX_RX_CONS9_LO 0x02CC
509 1.1 fvdl #define BGE_MBX_RX_CONS10_HI 0x02D0
510 1.1 fvdl #define BGE_MBX_RX_CONS10_LO 0x02D4
511 1.1 fvdl #define BGE_MBX_RX_CONS11_HI 0x02D8
512 1.1 fvdl #define BGE_MBX_RX_CONS11_LO 0x02DC
513 1.1 fvdl #define BGE_MBX_RX_CONS12_HI 0x02E0
514 1.1 fvdl #define BGE_MBX_RX_CONS12_LO 0x02E4
515 1.1 fvdl #define BGE_MBX_RX_CONS13_HI 0x02E8
516 1.1 fvdl #define BGE_MBX_RX_CONS13_LO 0x02EC
517 1.1 fvdl #define BGE_MBX_RX_CONS14_HI 0x02F0
518 1.1 fvdl #define BGE_MBX_RX_CONS14_LO 0x02F4
519 1.1 fvdl #define BGE_MBX_RX_CONS15_HI 0x02F8
520 1.1 fvdl #define BGE_MBX_RX_CONS15_LO 0x02FC
521 1.1 fvdl #define BGE_MBX_TX_HOST_PROD0_HI 0x0300
522 1.1 fvdl #define BGE_MBX_TX_HOST_PROD0_LO 0x0304
523 1.1 fvdl #define BGE_MBX_TX_HOST_PROD1_HI 0x0308
524 1.1 fvdl #define BGE_MBX_TX_HOST_PROD1_LO 0x030C
525 1.1 fvdl #define BGE_MBX_TX_HOST_PROD2_HI 0x0310
526 1.1 fvdl #define BGE_MBX_TX_HOST_PROD2_LO 0x0314
527 1.1 fvdl #define BGE_MBX_TX_HOST_PROD3_HI 0x0318
528 1.1 fvdl #define BGE_MBX_TX_HOST_PROD3_LO 0x031C
529 1.1 fvdl #define BGE_MBX_TX_HOST_PROD4_HI 0x0320
530 1.1 fvdl #define BGE_MBX_TX_HOST_PROD4_LO 0x0324
531 1.1 fvdl #define BGE_MBX_TX_HOST_PROD5_HI 0x0328
532 1.1 fvdl #define BGE_MBX_TX_HOST_PROD5_LO 0x032C
533 1.1 fvdl #define BGE_MBX_TX_HOST_PROD6_HI 0x0330
534 1.1 fvdl #define BGE_MBX_TX_HOST_PROD6_LO 0x0334
535 1.1 fvdl #define BGE_MBX_TX_HOST_PROD7_HI 0x0338
536 1.1 fvdl #define BGE_MBX_TX_HOST_PROD7_LO 0x033C
537 1.1 fvdl #define BGE_MBX_TX_HOST_PROD8_HI 0x0340
538 1.1 fvdl #define BGE_MBX_TX_HOST_PROD8_LO 0x0344
539 1.1 fvdl #define BGE_MBX_TX_HOST_PROD9_HI 0x0348
540 1.1 fvdl #define BGE_MBX_TX_HOST_PROD9_LO 0x034C
541 1.1 fvdl #define BGE_MBX_TX_HOST_PROD10_HI 0x0350
542 1.1 fvdl #define BGE_MBX_TX_HOST_PROD10_LO 0x0354
543 1.1 fvdl #define BGE_MBX_TX_HOST_PROD11_HI 0x0358
544 1.1 fvdl #define BGE_MBX_TX_HOST_PROD11_LO 0x035C
545 1.1 fvdl #define BGE_MBX_TX_HOST_PROD12_HI 0x0360
546 1.1 fvdl #define BGE_MBX_TX_HOST_PROD12_LO 0x0364
547 1.1 fvdl #define BGE_MBX_TX_HOST_PROD13_HI 0x0368
548 1.1 fvdl #define BGE_MBX_TX_HOST_PROD13_LO 0x036C
549 1.1 fvdl #define BGE_MBX_TX_HOST_PROD14_HI 0x0370
550 1.1 fvdl #define BGE_MBX_TX_HOST_PROD14_LO 0x0374
551 1.1 fvdl #define BGE_MBX_TX_HOST_PROD15_HI 0x0378
552 1.1 fvdl #define BGE_MBX_TX_HOST_PROD15_LO 0x037C
553 1.1 fvdl #define BGE_MBX_TX_NIC_PROD0_HI 0x0380
554 1.1 fvdl #define BGE_MBX_TX_NIC_PROD0_LO 0x0384
555 1.1 fvdl #define BGE_MBX_TX_NIC_PROD1_HI 0x0388
556 1.1 fvdl #define BGE_MBX_TX_NIC_PROD1_LO 0x038C
557 1.1 fvdl #define BGE_MBX_TX_NIC_PROD2_HI 0x0390
558 1.1 fvdl #define BGE_MBX_TX_NIC_PROD2_LO 0x0394
559 1.1 fvdl #define BGE_MBX_TX_NIC_PROD3_HI 0x0398
560 1.1 fvdl #define BGE_MBX_TX_NIC_PROD3_LO 0x039C
561 1.1 fvdl #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0
562 1.1 fvdl #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4
563 1.1 fvdl #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8
564 1.1 fvdl #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC
565 1.1 fvdl #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0
566 1.1 fvdl #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4
567 1.1 fvdl #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8
568 1.1 fvdl #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC
569 1.1 fvdl #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0
570 1.1 fvdl #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4
571 1.1 fvdl #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8
572 1.1 fvdl #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC
573 1.1 fvdl #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0
574 1.1 fvdl #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4
575 1.1 fvdl #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8
576 1.1 fvdl #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC
577 1.1 fvdl #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0
578 1.1 fvdl #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4
579 1.1 fvdl #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8
580 1.1 fvdl #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC
581 1.1 fvdl #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0
582 1.1 fvdl #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4
583 1.1 fvdl #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8
584 1.1 fvdl #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC
585 1.1 fvdl
586 1.1 fvdl #define BGE_TX_RINGS_MAX 4
587 1.1 fvdl #define BGE_TX_RINGS_EXTSSRAM_MAX 16
588 1.1 fvdl #define BGE_RX_RINGS_MAX 16
589 1.1 fvdl
590 1.1 fvdl /* Ethernet MAC control registers */
591 1.1 fvdl #define BGE_MAC_MODE 0x0400
592 1.1 fvdl #define BGE_MAC_STS 0x0404
593 1.1 fvdl #define BGE_MAC_EVT_ENB 0x0408
594 1.1 fvdl #define BGE_MAC_LED_CTL 0x040C
595 1.1 fvdl #define BGE_MAC_ADDR1_LO 0x0410
596 1.1 fvdl #define BGE_MAC_ADDR1_HI 0x0414
597 1.1 fvdl #define BGE_MAC_ADDR2_LO 0x0418
598 1.1 fvdl #define BGE_MAC_ADDR2_HI 0x041C
599 1.1 fvdl #define BGE_MAC_ADDR3_LO 0x0420
600 1.1 fvdl #define BGE_MAC_ADDR3_HI 0x0424
601 1.1 fvdl #define BGE_MAC_ADDR4_LO 0x0428
602 1.1 fvdl #define BGE_MAC_ADDR4_HI 0x042C
603 1.1 fvdl #define BGE_WOL_PATPTR 0x0430
604 1.1 fvdl #define BGE_WOL_PATCFG 0x0434
605 1.1 fvdl #define BGE_TX_RANDOM_BACKOFF 0x0438
606 1.1 fvdl #define BGE_RX_MTU 0x043C
607 1.1 fvdl #define BGE_GBIT_PCS_TEST 0x0440
608 1.1 fvdl #define BGE_TX_TBI_AUTONEG 0x0444
609 1.1 fvdl #define BGE_RX_TBI_AUTONEG 0x0448
610 1.1 fvdl #define BGE_MI_COMM 0x044C
611 1.1 fvdl #define BGE_MI_STS 0x0450
612 1.1 fvdl #define BGE_MI_MODE 0x0454
613 1.1 fvdl #define BGE_AUTOPOLL_STS 0x0458
614 1.1 fvdl #define BGE_TX_MODE 0x045C
615 1.1 fvdl #define BGE_TX_STS 0x0460
616 1.1 fvdl #define BGE_TX_LENGTHS 0x0464
617 1.1 fvdl #define BGE_RX_MODE 0x0468
618 1.1 fvdl #define BGE_RX_STS 0x046C
619 1.1 fvdl #define BGE_MAR0 0x0470
620 1.1 fvdl #define BGE_MAR1 0x0474
621 1.1 fvdl #define BGE_MAR2 0x0478
622 1.1 fvdl #define BGE_MAR3 0x047C
623 1.1 fvdl #define BGE_RX_BD_RULES_CTL0 0x0480
624 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL0 0x0484
625 1.1 fvdl #define BGE_RX_BD_RULES_CTL1 0x0488
626 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL1 0x048C
627 1.1 fvdl #define BGE_RX_BD_RULES_CTL2 0x0490
628 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL2 0x0494
629 1.1 fvdl #define BGE_RX_BD_RULES_CTL3 0x0498
630 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL3 0x049C
631 1.1 fvdl #define BGE_RX_BD_RULES_CTL4 0x04A0
632 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL4 0x04A4
633 1.1 fvdl #define BGE_RX_BD_RULES_CTL5 0x04A8
634 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL5 0x04AC
635 1.1 fvdl #define BGE_RX_BD_RULES_CTL6 0x04B0
636 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL6 0x04B4
637 1.1 fvdl #define BGE_RX_BD_RULES_CTL7 0x04B8
638 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL7 0x04BC
639 1.1 fvdl #define BGE_RX_BD_RULES_CTL8 0x04C0
640 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL8 0x04C4
641 1.1 fvdl #define BGE_RX_BD_RULES_CTL9 0x04C8
642 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL9 0x04CC
643 1.1 fvdl #define BGE_RX_BD_RULES_CTL10 0x04D0
644 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL10 0x04D4
645 1.1 fvdl #define BGE_RX_BD_RULES_CTL11 0x04D8
646 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL11 0x04DC
647 1.1 fvdl #define BGE_RX_BD_RULES_CTL12 0x04E0
648 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL12 0x04E4
649 1.1 fvdl #define BGE_RX_BD_RULES_CTL13 0x04E8
650 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL13 0x04EC
651 1.1 fvdl #define BGE_RX_BD_RULES_CTL14 0x04F0
652 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL14 0x04F4
653 1.1 fvdl #define BGE_RX_BD_RULES_CTL15 0x04F8
654 1.1 fvdl #define BGE_RX_BD_RULES_MASKVAL15 0x04FC
655 1.1 fvdl #define BGE_RX_RULES_CFG 0x0500
656 1.20 thorpej #define BGE_MAX_RX_FRAME_LOWAT 0x0504
657 1.50 msaitoh #define BGE_SERDES_CFG 0x0590
658 1.50 msaitoh #define BGE_SGDIG_CFG 0x05B0
659 1.50 msaitoh #define BGE_SGDIG_STS 0x05B4
660 1.54 msaitoh #define BGE_MAC_STATS 0x0800
661 1.1 fvdl
662 1.1 fvdl /* Ethernet MAC Mode register */
663 1.1 fvdl #define BGE_MACMODE_RESET 0x00000001
664 1.1 fvdl #define BGE_MACMODE_HALF_DUPLEX 0x00000002
665 1.1 fvdl #define BGE_MACMODE_PORTMODE 0x0000000C
666 1.1 fvdl #define BGE_MACMODE_LOOPBACK 0x00000010
667 1.1 fvdl #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080
668 1.1 fvdl #define BGE_MACMODE_TX_BURST_ENB 0x00000100
669 1.1 fvdl #define BGE_MACMODE_MAX_DEFER 0x00000200
670 1.1 fvdl #define BGE_MACMODE_LINK_POLARITY 0x00000400
671 1.1 fvdl #define BGE_MACMODE_RX_STATS_ENB 0x00000800
672 1.1 fvdl #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000
673 1.1 fvdl #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000
674 1.1 fvdl #define BGE_MACMODE_TX_STATS_ENB 0x00004000
675 1.1 fvdl #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000
676 1.1 fvdl #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000
677 1.1 fvdl #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000
678 1.1 fvdl #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000
679 1.1 fvdl #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000
680 1.1 fvdl #define BGE_MACMODE_MIP_ENB 0x00100000
681 1.1 fvdl #define BGE_MACMODE_TXDMA_ENB 0x00200000
682 1.1 fvdl #define BGE_MACMODE_RXDMA_ENB 0x00400000
683 1.1 fvdl #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000
684 1.1 fvdl
685 1.1 fvdl #define BGE_PORTMODE_NONE 0x00000000
686 1.1 fvdl #define BGE_PORTMODE_MII 0x00000004
687 1.1 fvdl #define BGE_PORTMODE_GMII 0x00000008
688 1.1 fvdl #define BGE_PORTMODE_TBI 0x0000000C
689 1.1 fvdl
690 1.1 fvdl /* MAC Status register */
691 1.1 fvdl #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001
692 1.1 fvdl #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002
693 1.1 fvdl #define BGE_MACSTAT_RX_CFG 0x00000004
694 1.1 fvdl #define BGE_MACSTAT_CFG_CHANGED 0x00000008
695 1.1 fvdl #define BGE_MACSTAT_SYNC_CHANGED 0x00000010
696 1.1 fvdl #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400
697 1.1 fvdl #define BGE_MACSTAT_LINK_CHANGED 0x00001000
698 1.1 fvdl #define BGE_MACSTAT_MI_COMPLETE 0x00400000
699 1.1 fvdl #define BGE_MACSTAT_MI_INTERRUPT 0x00800000
700 1.1 fvdl #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000
701 1.1 fvdl #define BGE_MACSTAT_ODI_ERROR 0x02000000
702 1.1 fvdl #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000
703 1.1 fvdl #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000
704 1.1 fvdl
705 1.1 fvdl /* MAC Event Enable Register */
706 1.1 fvdl #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400
707 1.1 fvdl #define BGE_EVTENB_LINK_CHANGED 0x00001000
708 1.1 fvdl #define BGE_EVTENB_MI_COMPLETE 0x00400000
709 1.1 fvdl #define BGE_EVTENB_MI_INTERRUPT 0x00800000
710 1.1 fvdl #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000
711 1.1 fvdl #define BGE_EVTENB_ODI_ERROR 0x02000000
712 1.1 fvdl #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000
713 1.1 fvdl #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000
714 1.1 fvdl
715 1.1 fvdl /* LED Control Register */
716 1.1 fvdl #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001
717 1.1 fvdl #define BGE_LEDCTL_1000MBPS_LED 0x00000002
718 1.1 fvdl #define BGE_LEDCTL_100MBPS_LED 0x00000004
719 1.1 fvdl #define BGE_LEDCTL_10MBPS_LED 0x00000008
720 1.1 fvdl #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010
721 1.1 fvdl #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020
722 1.1 fvdl #define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040
723 1.1 fvdl #define BGE_LEDCTL_1000MBPS_STS 0x00000080
724 1.1 fvdl #define BGE_LEDCTL_100MBPS_STS 0x00000100
725 1.1 fvdl #define BGE_LEDCTL_10MBPS_STS 0x00000200
726 1.1 fvdl #define BGE_LEDCTL_TRADLED_STS 0x00000400
727 1.1 fvdl #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000
728 1.1 fvdl #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000
729 1.1 fvdl
730 1.1 fvdl /* TX backoff seed register */
731 1.1 fvdl #define BGE_TX_BACKOFF_SEED_MASK 0x3F
732 1.1 fvdl
733 1.1 fvdl /* Autopoll status register */
734 1.1 fvdl #define BGE_AUTOPOLLSTS_ERROR 0x00000001
735 1.1 fvdl
736 1.1 fvdl /* Transmit MAC mode register */
737 1.1 fvdl #define BGE_TXMODE_RESET 0x00000001
738 1.1 fvdl #define BGE_TXMODE_ENABLE 0x00000002
739 1.1 fvdl #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010
740 1.1 fvdl #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020
741 1.1 fvdl #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040
742 1.60 msaitoh #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100
743 1.1 fvdl
744 1.1 fvdl /* Transmit MAC status register */
745 1.1 fvdl #define BGE_TXSTAT_RX_XOFFED 0x00000001
746 1.1 fvdl #define BGE_TXSTAT_SENT_XOFF 0x00000002
747 1.1 fvdl #define BGE_TXSTAT_SENT_XON 0x00000004
748 1.1 fvdl #define BGE_TXSTAT_LINK_UP 0x00000008
749 1.1 fvdl #define BGE_TXSTAT_ODI_UFLOW 0x00000010
750 1.1 fvdl #define BGE_TXSTAT_ODI_OFLOW 0x00000020
751 1.1 fvdl
752 1.1 fvdl /* Transmit MAC lengths register */
753 1.1 fvdl #define BGE_TXLEN_SLOTTIME 0x000000FF
754 1.1 fvdl #define BGE_TXLEN_IPG 0x00000F00
755 1.1 fvdl #define BGE_TXLEN_CRS 0x00003000
756 1.1 fvdl
757 1.1 fvdl /* Receive MAC mode register */
758 1.1 fvdl #define BGE_RXMODE_RESET 0x00000001
759 1.1 fvdl #define BGE_RXMODE_ENABLE 0x00000002
760 1.1 fvdl #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004
761 1.1 fvdl #define BGE_RXMODE_RX_GIANTS 0x00000020
762 1.1 fvdl #define BGE_RXMODE_RX_RUNTS 0x00000040
763 1.1 fvdl #define BGE_RXMODE_8022_LENCHECK 0x00000080
764 1.1 fvdl #define BGE_RXMODE_RX_PROMISC 0x00000100
765 1.1 fvdl #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200
766 1.1 fvdl #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400
767 1.1 fvdl
768 1.1 fvdl /* Receive MAC status register */
769 1.1 fvdl #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001
770 1.1 fvdl #define BGE_RXSTAT_RCVD_XOFF 0x00000002
771 1.1 fvdl #define BGE_RXSTAT_RCVD_XON 0x00000004
772 1.1 fvdl
773 1.1 fvdl /* Receive Rules Control register */
774 1.1 fvdl #define BGE_RXRULECTL_OFFSET 0x000000FF
775 1.1 fvdl #define BGE_RXRULECTL_CLASS 0x00001F00
776 1.1 fvdl #define BGE_RXRULECTL_HDRTYPE 0x0000E000
777 1.1 fvdl #define BGE_RXRULECTL_COMPARE_OP 0x00030000
778 1.1 fvdl #define BGE_RXRULECTL_MAP 0x01000000
779 1.1 fvdl #define BGE_RXRULECTL_DISCARD 0x02000000
780 1.1 fvdl #define BGE_RXRULECTL_MASK 0x04000000
781 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000
782 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000
783 1.1 fvdl #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000
784 1.1 fvdl #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000
785 1.1 fvdl
786 1.1 fvdl /* Receive Rules Mask register */
787 1.1 fvdl #define BGE_RXRULEMASK_VALUE 0x0000FFFF
788 1.1 fvdl #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000
789 1.1 fvdl
790 1.50 msaitoh /* SGDIG config (not documented) */
791 1.50 msaitoh #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800
792 1.50 msaitoh #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000
793 1.50 msaitoh #define BGE_SGDIGCFG_SEND 0x40000000
794 1.50 msaitoh #define BGE_SGDIGCFG_AUTO 0x80000000
795 1.50 msaitoh
796 1.50 msaitoh /* SGDIG status (not documented) */
797 1.50 msaitoh #define BGE_SGDIGSTS_DONE 0x00000002
798 1.50 msaitoh
799 1.1 fvdl /* MI communication register */
800 1.1 fvdl #define BGE_MICOMM_DATA 0x0000FFFF
801 1.1 fvdl #define BGE_MICOMM_REG 0x001F0000
802 1.1 fvdl #define BGE_MICOMM_PHY 0x03E00000
803 1.1 fvdl #define BGE_MICOMM_CMD 0x0C000000
804 1.1 fvdl #define BGE_MICOMM_READFAIL 0x10000000
805 1.1 fvdl #define BGE_MICOMM_BUSY 0x20000000
806 1.1 fvdl
807 1.1 fvdl #define BGE_MIREG(x) ((x & 0x1F) << 16)
808 1.1 fvdl #define BGE_MIPHY(x) ((x & 0x1F) << 21)
809 1.1 fvdl #define BGE_MICMD_WRITE 0x04000000
810 1.1 fvdl #define BGE_MICMD_READ 0x08000000
811 1.1 fvdl
812 1.1 fvdl /* MI status register */
813 1.1 fvdl #define BGE_MISTS_LINK 0x00000001
814 1.1 fvdl #define BGE_MISTS_10MBPS 0x00000002
815 1.1 fvdl
816 1.1 fvdl #define BGE_MIMODE_SHORTPREAMBLE 0x00000002
817 1.1 fvdl #define BGE_MIMODE_AUTOPOLL 0x00000010
818 1.1 fvdl #define BGE_MIMODE_CLKCNT 0x001F0000
819 1.1 fvdl
820 1.1 fvdl
821 1.1 fvdl /*
822 1.1 fvdl * Send data initiator control registers.
823 1.1 fvdl */
824 1.1 fvdl #define BGE_SDI_MODE 0x0C00
825 1.1 fvdl #define BGE_SDI_STATUS 0x0C04
826 1.1 fvdl #define BGE_SDI_STATS_CTL 0x0C08
827 1.1 fvdl #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C
828 1.1 fvdl #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10
829 1.60 msaitoh #define BGE_ISO_PKT_TX 0x0C20
830 1.1 fvdl #define BGE_LOCSTATS_COS0 0x0C80
831 1.1 fvdl #define BGE_LOCSTATS_COS1 0x0C84
832 1.1 fvdl #define BGE_LOCSTATS_COS2 0x0C88
833 1.1 fvdl #define BGE_LOCSTATS_COS3 0x0C8C
834 1.1 fvdl #define BGE_LOCSTATS_COS4 0x0C90
835 1.1 fvdl #define BGE_LOCSTATS_COS5 0x0C84
836 1.1 fvdl #define BGE_LOCSTATS_COS6 0x0C98
837 1.1 fvdl #define BGE_LOCSTATS_COS7 0x0C9C
838 1.1 fvdl #define BGE_LOCSTATS_COS8 0x0CA0
839 1.1 fvdl #define BGE_LOCSTATS_COS9 0x0CA4
840 1.1 fvdl #define BGE_LOCSTATS_COS10 0x0CA8
841 1.1 fvdl #define BGE_LOCSTATS_COS11 0x0CAC
842 1.1 fvdl #define BGE_LOCSTATS_COS12 0x0CB0
843 1.1 fvdl #define BGE_LOCSTATS_COS13 0x0CB4
844 1.1 fvdl #define BGE_LOCSTATS_COS14 0x0CB8
845 1.1 fvdl #define BGE_LOCSTATS_COS15 0x0CBC
846 1.1 fvdl #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0
847 1.1 fvdl #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4
848 1.1 fvdl #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8
849 1.1 fvdl #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC
850 1.1 fvdl #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0
851 1.1 fvdl #define BGE_LOCSTATS_IRQS 0x0CD4
852 1.1 fvdl #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8
853 1.1 fvdl #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC
854 1.1 fvdl
855 1.1 fvdl /* Send Data Initiator mode register */
856 1.1 fvdl #define BGE_SDIMODE_RESET 0x00000001
857 1.1 fvdl #define BGE_SDIMODE_ENABLE 0x00000002
858 1.1 fvdl #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004
859 1.1 fvdl
860 1.1 fvdl /* Send Data Initiator stats register */
861 1.1 fvdl #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004
862 1.1 fvdl
863 1.1 fvdl /* Send Data Initiator stats control register */
864 1.1 fvdl #define BGE_SDISTATSCTL_ENABLE 0x00000001
865 1.1 fvdl #define BGE_SDISTATSCTL_FASTER 0x00000002
866 1.1 fvdl #define BGE_SDISTATSCTL_CLEAR 0x00000004
867 1.1 fvdl #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008
868 1.1 fvdl #define BGE_SDISTATSCTL_FORCEZERO 0x00000010
869 1.1 fvdl
870 1.1 fvdl /*
871 1.1 fvdl * Send Data Completion Control registers
872 1.1 fvdl */
873 1.1 fvdl #define BGE_SDC_MODE 0x1000
874 1.1 fvdl #define BGE_SDC_STATUS 0x1004
875 1.1 fvdl
876 1.1 fvdl /* Send Data completion mode register */
877 1.1 fvdl #define BGE_SDCMODE_RESET 0x00000001
878 1.1 fvdl #define BGE_SDCMODE_ENABLE 0x00000002
879 1.1 fvdl #define BGE_SDCMODE_ATTN 0x00000004
880 1.54 msaitoh #define BGE_SDCMODE_CDELAY 0x00000010
881 1.1 fvdl
882 1.1 fvdl /* Send Data completion status register */
883 1.1 fvdl #define BGE_SDCSTAT_ATTN 0x00000004
884 1.1 fvdl
885 1.1 fvdl /*
886 1.1 fvdl * Send BD Ring Selector Control registers
887 1.1 fvdl */
888 1.1 fvdl #define BGE_SRS_MODE 0x1400
889 1.1 fvdl #define BGE_SRS_STATUS 0x1404
890 1.1 fvdl #define BGE_SRS_HWDIAG 0x1408
891 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS0 0x1440
892 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS1 0x1444
893 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS2 0x1448
894 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS3 0x144C
895 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS4 0x1450
896 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS5 0x1454
897 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS6 0x1458
898 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS7 0x145C
899 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS8 0x1460
900 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS9 0x1464
901 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS10 0x1468
902 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS11 0x146C
903 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS12 0x1470
904 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS13 0x1474
905 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS14 0x1478
906 1.1 fvdl #define BGE_SRS_LOC_NIC_CONS15 0x147C
907 1.1 fvdl
908 1.1 fvdl /* Send BD Ring Selector Mode register */
909 1.1 fvdl #define BGE_SRSMODE_RESET 0x00000001
910 1.1 fvdl #define BGE_SRSMODE_ENABLE 0x00000002
911 1.1 fvdl #define BGE_SRSMODE_ATTN 0x00000004
912 1.1 fvdl
913 1.1 fvdl /* Send BD Ring Selector Status register */
914 1.1 fvdl #define BGE_SRSSTAT_ERROR 0x00000004
915 1.1 fvdl
916 1.1 fvdl /* Send BD Ring Selector HW Diagnostics register */
917 1.1 fvdl #define BGE_SRSHWDIAG_STATE 0x0000000F
918 1.1 fvdl #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0
919 1.1 fvdl #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00
920 1.1 fvdl #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000
921 1.1 fvdl
922 1.1 fvdl /*
923 1.1 fvdl * Send BD Initiator Selector Control registers
924 1.1 fvdl */
925 1.1 fvdl #define BGE_SBDI_MODE 0x1800
926 1.1 fvdl #define BGE_SBDI_STATUS 0x1804
927 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD0 0x1808
928 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD1 0x180C
929 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD2 0x1810
930 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD3 0x1814
931 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD4 0x1818
932 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD5 0x181C
933 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD6 0x1820
934 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD7 0x1824
935 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD8 0x1828
936 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD9 0x182C
937 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD10 0x1830
938 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD11 0x1834
939 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD12 0x1838
940 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD13 0x183C
941 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD14 0x1840
942 1.1 fvdl #define BGE_SBDI_LOC_NIC_PROD15 0x1844
943 1.1 fvdl
944 1.1 fvdl /* Send BD Initiator Mode register */
945 1.1 fvdl #define BGE_SBDIMODE_RESET 0x00000001
946 1.1 fvdl #define BGE_SBDIMODE_ENABLE 0x00000002
947 1.1 fvdl #define BGE_SBDIMODE_ATTN 0x00000004
948 1.1 fvdl
949 1.1 fvdl /* Send BD Initiator Status register */
950 1.1 fvdl #define BGE_SBDISTAT_ERROR 0x00000004
951 1.1 fvdl
952 1.1 fvdl /*
953 1.1 fvdl * Send BD Completion Control registers
954 1.1 fvdl */
955 1.1 fvdl #define BGE_SBDC_MODE 0x1C00
956 1.1 fvdl #define BGE_SBDC_STATUS 0x1C04
957 1.1 fvdl
958 1.1 fvdl /* Send BD Completion Control Mode register */
959 1.1 fvdl #define BGE_SBDCMODE_RESET 0x00000001
960 1.1 fvdl #define BGE_SBDCMODE_ENABLE 0x00000002
961 1.1 fvdl #define BGE_SBDCMODE_ATTN 0x00000004
962 1.1 fvdl
963 1.1 fvdl /* Send BD Completion Control Status register */
964 1.1 fvdl #define BGE_SBDCSTAT_ATTN 0x00000004
965 1.1 fvdl
966 1.1 fvdl /*
967 1.1 fvdl * Receive List Placement Control registers
968 1.1 fvdl */
969 1.1 fvdl #define BGE_RXLP_MODE 0x2000
970 1.1 fvdl #define BGE_RXLP_STATUS 0x2004
971 1.1 fvdl #define BGE_RXLP_SEL_LIST_LOCK 0x2008
972 1.1 fvdl #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C
973 1.1 fvdl #define BGE_RXLP_CFG 0x2010
974 1.1 fvdl #define BGE_RXLP_STATS_CTL 0x2014
975 1.1 fvdl #define BGE_RXLP_STATS_ENABLE_MASK 0x2018
976 1.1 fvdl #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C
977 1.1 fvdl #define BGE_RXLP_HEAD0 0x2100
978 1.1 fvdl #define BGE_RXLP_TAIL0 0x2104
979 1.1 fvdl #define BGE_RXLP_COUNT0 0x2108
980 1.1 fvdl #define BGE_RXLP_HEAD1 0x2110
981 1.1 fvdl #define BGE_RXLP_TAIL1 0x2114
982 1.1 fvdl #define BGE_RXLP_COUNT1 0x2118
983 1.1 fvdl #define BGE_RXLP_HEAD2 0x2120
984 1.1 fvdl #define BGE_RXLP_TAIL2 0x2124
985 1.1 fvdl #define BGE_RXLP_COUNT2 0x2128
986 1.1 fvdl #define BGE_RXLP_HEAD3 0x2130
987 1.1 fvdl #define BGE_RXLP_TAIL3 0x2134
988 1.1 fvdl #define BGE_RXLP_COUNT3 0x2138
989 1.1 fvdl #define BGE_RXLP_HEAD4 0x2140
990 1.1 fvdl #define BGE_RXLP_TAIL4 0x2144
991 1.1 fvdl #define BGE_RXLP_COUNT4 0x2148
992 1.1 fvdl #define BGE_RXLP_HEAD5 0x2150
993 1.1 fvdl #define BGE_RXLP_TAIL5 0x2154
994 1.1 fvdl #define BGE_RXLP_COUNT5 0x2158
995 1.1 fvdl #define BGE_RXLP_HEAD6 0x2160
996 1.1 fvdl #define BGE_RXLP_TAIL6 0x2164
997 1.1 fvdl #define BGE_RXLP_COUNT6 0x2168
998 1.1 fvdl #define BGE_RXLP_HEAD7 0x2170
999 1.1 fvdl #define BGE_RXLP_TAIL7 0x2174
1000 1.1 fvdl #define BGE_RXLP_COUNT7 0x2178
1001 1.1 fvdl #define BGE_RXLP_HEAD8 0x2180
1002 1.1 fvdl #define BGE_RXLP_TAIL8 0x2184
1003 1.1 fvdl #define BGE_RXLP_COUNT8 0x2188
1004 1.1 fvdl #define BGE_RXLP_HEAD9 0x2190
1005 1.1 fvdl #define BGE_RXLP_TAIL9 0x2194
1006 1.1 fvdl #define BGE_RXLP_COUNT9 0x2198
1007 1.1 fvdl #define BGE_RXLP_HEAD10 0x21A0
1008 1.1 fvdl #define BGE_RXLP_TAIL10 0x21A4
1009 1.1 fvdl #define BGE_RXLP_COUNT10 0x21A8
1010 1.1 fvdl #define BGE_RXLP_HEAD11 0x21B0
1011 1.1 fvdl #define BGE_RXLP_TAIL11 0x21B4
1012 1.1 fvdl #define BGE_RXLP_COUNT11 0x21B8
1013 1.1 fvdl #define BGE_RXLP_HEAD12 0x21C0
1014 1.1 fvdl #define BGE_RXLP_TAIL12 0x21C4
1015 1.1 fvdl #define BGE_RXLP_COUNT12 0x21C8
1016 1.1 fvdl #define BGE_RXLP_HEAD13 0x21D0
1017 1.1 fvdl #define BGE_RXLP_TAIL13 0x21D4
1018 1.1 fvdl #define BGE_RXLP_COUNT13 0x21D8
1019 1.1 fvdl #define BGE_RXLP_HEAD14 0x21E0
1020 1.1 fvdl #define BGE_RXLP_TAIL14 0x21E4
1021 1.1 fvdl #define BGE_RXLP_COUNT14 0x21E8
1022 1.1 fvdl #define BGE_RXLP_HEAD15 0x21F0
1023 1.1 fvdl #define BGE_RXLP_TAIL15 0x21F4
1024 1.1 fvdl #define BGE_RXLP_COUNT15 0x21F8
1025 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS0 0x2200
1026 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS1 0x2204
1027 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS2 0x2208
1028 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS3 0x220C
1029 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS4 0x2210
1030 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS5 0x2214
1031 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS6 0x2218
1032 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS7 0x221C
1033 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS8 0x2220
1034 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS9 0x2224
1035 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS10 0x2228
1036 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS11 0x222C
1037 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS12 0x2230
1038 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS13 0x2234
1039 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS14 0x2238
1040 1.1 fvdl #define BGE_RXLP_LOCSTAT_COS15 0x223C
1041 1.1 fvdl #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240
1042 1.1 fvdl #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244
1043 1.1 fvdl #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248
1044 1.1 fvdl #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C
1045 1.1 fvdl #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250
1046 1.1 fvdl #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254
1047 1.1 fvdl #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258
1048 1.1 fvdl
1049 1.1 fvdl
1050 1.1 fvdl /* Receive List Placement mode register */
1051 1.1 fvdl #define BGE_RXLPMODE_RESET 0x00000001
1052 1.1 fvdl #define BGE_RXLPMODE_ENABLE 0x00000002
1053 1.1 fvdl #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004
1054 1.1 fvdl #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008
1055 1.1 fvdl #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010
1056 1.1 fvdl
1057 1.1 fvdl /* Receive List Placement Status register */
1058 1.1 fvdl #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004
1059 1.1 fvdl #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008
1060 1.1 fvdl #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010
1061 1.1 fvdl
1062 1.1 fvdl /*
1063 1.1 fvdl * Receive Data and Receive BD Initiator Control Registers
1064 1.1 fvdl */
1065 1.1 fvdl #define BGE_RDBDI_MODE 0x2400
1066 1.1 fvdl #define BGE_RDBDI_STATUS 0x2404
1067 1.1 fvdl #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440
1068 1.1 fvdl #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444
1069 1.1 fvdl #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448
1070 1.1 fvdl #define BGE_RX_JUMBO_RCB_NICADDR 0x244C
1071 1.1 fvdl #define BGE_RX_STD_RCB_HADDR_HI 0x2450
1072 1.1 fvdl #define BGE_RX_STD_RCB_HADDR_LO 0x2454
1073 1.1 fvdl #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458
1074 1.1 fvdl #define BGE_RX_STD_RCB_NICADDR 0x245C
1075 1.1 fvdl #define BGE_RX_MINI_RCB_HADDR_HI 0x2460
1076 1.1 fvdl #define BGE_RX_MINI_RCB_HADDR_LO 0x2464
1077 1.1 fvdl #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468
1078 1.1 fvdl #define BGE_RX_MINI_RCB_NICADDR 0x246C
1079 1.1 fvdl #define BGE_RDBDI_JUMBO_RX_CONS 0x2470
1080 1.1 fvdl #define BGE_RDBDI_STD_RX_CONS 0x2474
1081 1.1 fvdl #define BGE_RDBDI_MINI_RX_CONS 0x2478
1082 1.1 fvdl #define BGE_RDBDI_RETURN_PROD0 0x2480
1083 1.1 fvdl #define BGE_RDBDI_RETURN_PROD1 0x2484
1084 1.1 fvdl #define BGE_RDBDI_RETURN_PROD2 0x2488
1085 1.1 fvdl #define BGE_RDBDI_RETURN_PROD3 0x248C
1086 1.1 fvdl #define BGE_RDBDI_RETURN_PROD4 0x2490
1087 1.1 fvdl #define BGE_RDBDI_RETURN_PROD5 0x2494
1088 1.1 fvdl #define BGE_RDBDI_RETURN_PROD6 0x2498
1089 1.1 fvdl #define BGE_RDBDI_RETURN_PROD7 0x249C
1090 1.1 fvdl #define BGE_RDBDI_RETURN_PROD8 0x24A0
1091 1.1 fvdl #define BGE_RDBDI_RETURN_PROD9 0x24A4
1092 1.1 fvdl #define BGE_RDBDI_RETURN_PROD10 0x24A8
1093 1.1 fvdl #define BGE_RDBDI_RETURN_PROD11 0x24AC
1094 1.1 fvdl #define BGE_RDBDI_RETURN_PROD12 0x24B0
1095 1.1 fvdl #define BGE_RDBDI_RETURN_PROD13 0x24B4
1096 1.1 fvdl #define BGE_RDBDI_RETURN_PROD14 0x24B8
1097 1.1 fvdl #define BGE_RDBDI_RETURN_PROD15 0x24BC
1098 1.1 fvdl #define BGE_RDBDI_HWDIAG 0x24C0
1099 1.1 fvdl
1100 1.1 fvdl
1101 1.1 fvdl /* Receive Data and Receive BD Initiator Mode register */
1102 1.1 fvdl #define BGE_RDBDIMODE_RESET 0x00000001
1103 1.1 fvdl #define BGE_RDBDIMODE_ENABLE 0x00000002
1104 1.1 fvdl #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004
1105 1.1 fvdl #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008
1106 1.1 fvdl #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010
1107 1.1 fvdl
1108 1.1 fvdl /* Receive Data and Receive BD Initiator Status register */
1109 1.1 fvdl #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004
1110 1.1 fvdl #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008
1111 1.1 fvdl #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010
1112 1.1 fvdl
1113 1.1 fvdl
1114 1.1 fvdl /*
1115 1.1 fvdl * Receive Data Completion Control registers
1116 1.1 fvdl */
1117 1.1 fvdl #define BGE_RDC_MODE 0x2800
1118 1.1 fvdl
1119 1.1 fvdl /* Receive Data Completion Mode register */
1120 1.1 fvdl #define BGE_RDCMODE_RESET 0x00000001
1121 1.1 fvdl #define BGE_RDCMODE_ENABLE 0x00000002
1122 1.1 fvdl #define BGE_RDCMODE_ATTN 0x00000004
1123 1.1 fvdl
1124 1.1 fvdl /*
1125 1.1 fvdl * Receive BD Initiator Control registers
1126 1.1 fvdl */
1127 1.1 fvdl #define BGE_RBDI_MODE 0x2C00
1128 1.1 fvdl #define BGE_RBDI_STATUS 0x2C04
1129 1.1 fvdl #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08
1130 1.1 fvdl #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C
1131 1.1 fvdl #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10
1132 1.1 fvdl #define BGE_RBDI_MINI_REPL_THRESH 0x2C14
1133 1.1 fvdl #define BGE_RBDI_STD_REPL_THRESH 0x2C18
1134 1.1 fvdl #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C
1135 1.1 fvdl
1136 1.54 msaitoh #define BGE_STD_REPL_LWM 0x2D00
1137 1.54 msaitoh #define BGE_JUMBO_REPL_LWM 0x2D04
1138 1.54 msaitoh
1139 1.1 fvdl /* Receive BD Initiator Mode register */
1140 1.1 fvdl #define BGE_RBDIMODE_RESET 0x00000001
1141 1.1 fvdl #define BGE_RBDIMODE_ENABLE 0x00000002
1142 1.1 fvdl #define BGE_RBDIMODE_ATTN 0x00000004
1143 1.1 fvdl
1144 1.1 fvdl /* Receive BD Initiator Status register */
1145 1.1 fvdl #define BGE_RBDISTAT_ATTN 0x00000004
1146 1.1 fvdl
1147 1.1 fvdl /*
1148 1.1 fvdl * Receive BD Completion Control registers
1149 1.1 fvdl */
1150 1.1 fvdl #define BGE_RBDC_MODE 0x3000
1151 1.1 fvdl #define BGE_RBDC_STATUS 0x3004
1152 1.1 fvdl #define BGE_RBDC_JUMBO_BD_PROD 0x3008
1153 1.1 fvdl #define BGE_RBDC_STD_BD_PROD 0x300C
1154 1.1 fvdl #define BGE_RBDC_MINI_BD_PROD 0x3010
1155 1.1 fvdl
1156 1.1 fvdl /* Receive BD completion mode register */
1157 1.1 fvdl #define BGE_RBDCMODE_RESET 0x00000001
1158 1.1 fvdl #define BGE_RBDCMODE_ENABLE 0x00000002
1159 1.1 fvdl #define BGE_RBDCMODE_ATTN 0x00000004
1160 1.1 fvdl
1161 1.1 fvdl /* Receive BD completion status register */
1162 1.1 fvdl #define BGE_RBDCSTAT_ERROR 0x00000004
1163 1.1 fvdl
1164 1.1 fvdl /*
1165 1.1 fvdl * Receive List Selector Control registers
1166 1.1 fvdl */
1167 1.1 fvdl #define BGE_RXLS_MODE 0x3400
1168 1.1 fvdl #define BGE_RXLS_STATUS 0x3404
1169 1.1 fvdl
1170 1.1 fvdl /* Receive List Selector Mode register */
1171 1.1 fvdl #define BGE_RXLSMODE_RESET 0x00000001
1172 1.1 fvdl #define BGE_RXLSMODE_ENABLE 0x00000002
1173 1.1 fvdl #define BGE_RXLSMODE_ATTN 0x00000004
1174 1.1 fvdl
1175 1.1 fvdl /* Receive List Selector Status register */
1176 1.1 fvdl #define BGE_RXLSSTAT_ERROR 0x00000004
1177 1.1 fvdl
1178 1.62 msaitoh /* Central Power Management Unit (CPMU) register */
1179 1.62 msaitoh #define BGE_CPMU_CTRL 0x3600
1180 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_CLK 0x3604
1181 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_CLK 0x360C
1182 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610
1183 1.62 msaitoh #define BGE_CPMU_HST_ACC 0x361C
1184 1.62 msaitoh #define BGE_CPMU_CLCK_ORIDE 0x3624
1185 1.62 msaitoh #define BGE_CPMU_CLCK_STAT 0x3630
1186 1.62 msaitoh #define BGE_CPMU_MUTEX_REQ 0x365C
1187 1.62 msaitoh #define BGE_CPMU_MUTEX_GNT 0x3660
1188 1.62 msaitoh #define BGE_CPMU_PHY_STRAP 0x3664
1189 1.62 msaitoh #define BGE_CPMU_PADRNG_CTL 0x3668
1190 1.62 msaitoh
1191 1.62 msaitoh /* CPMU Control register */
1192 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200
1193 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400
1194 1.62 msaitoh #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000
1195 1.62 msaitoh #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
1196 1.62 msaitoh
1197 1.62 msaitoh /* Link Speed 10MB/No Link Power Mode Clock Policy register */
1198 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000
1199 1.62 msaitoh #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
1200 1.62 msaitoh
1201 1.62 msaitoh /* Link Speed 1000MB Power Mode Clock Policy register */
1202 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1203 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1204 1.62 msaitoh #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000
1205 1.62 msaitoh
1206 1.62 msaitoh /* Link Aware Power Mode Clock Policy register */
1207 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000
1208 1.62 msaitoh #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1209 1.62 msaitoh
1210 1.62 msaitoh #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000
1211 1.62 msaitoh #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000
1212 1.62 msaitoh
1213 1.62 msaitoh /* Clock Speed Override Policy register */
1214 1.62 msaitoh #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000
1215 1.62 msaitoh
1216 1.62 msaitoh /* CPMU Clock Status register */
1217 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000
1218 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1219 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1220 1.62 msaitoh #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1221 1.62 msaitoh
1222 1.62 msaitoh /* CPMU Mutex Request register */
1223 1.62 msaitoh #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000
1224 1.62 msaitoh #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000
1225 1.62 msaitoh
1226 1.62 msaitoh /* CPMU GPHY Strap register */
1227 1.62 msaitoh #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020
1228 1.62 msaitoh
1229 1.62 msaitoh /* CPMU Padring Control register */
1230 1.62 msaitoh #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000
1231 1.62 msaitoh
1232 1.1 fvdl /*
1233 1.1 fvdl * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
1234 1.1 fvdl */
1235 1.1 fvdl #define BGE_MBCF_MODE 0x3800
1236 1.1 fvdl #define BGE_MBCF_STATUS 0x3804
1237 1.1 fvdl
1238 1.1 fvdl /* Mbuf Cluster Free mode register */
1239 1.1 fvdl #define BGE_MBCFMODE_RESET 0x00000001
1240 1.1 fvdl #define BGE_MBCFMODE_ENABLE 0x00000002
1241 1.1 fvdl #define BGE_MBCFMODE_ATTN 0x00000004
1242 1.1 fvdl
1243 1.1 fvdl /* Mbuf Cluster Free status register */
1244 1.1 fvdl #define BGE_MBCFSTAT_ERROR 0x00000004
1245 1.1 fvdl
1246 1.1 fvdl /*
1247 1.1 fvdl * Host Coalescing Control registers
1248 1.1 fvdl */
1249 1.1 fvdl #define BGE_HCC_MODE 0x3C00
1250 1.1 fvdl #define BGE_HCC_STATUS 0x3C04
1251 1.1 fvdl #define BGE_HCC_RX_COAL_TICKS 0x3C08
1252 1.1 fvdl #define BGE_HCC_TX_COAL_TICKS 0x3C0C
1253 1.1 fvdl #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10
1254 1.1 fvdl #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14
1255 1.1 fvdl #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */
1256 1.1 fvdl #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */
1257 1.1 fvdl #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */
1258 1.42 pavel #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */
1259 1.1 fvdl #define BGE_HCC_STATS_TICKS 0x3C28
1260 1.1 fvdl #define BGE_HCC_STATS_ADDR_HI 0x3C30
1261 1.1 fvdl #define BGE_HCC_STATS_ADDR_LO 0x3C34
1262 1.1 fvdl #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38
1263 1.1 fvdl #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C
1264 1.1 fvdl #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */
1265 1.1 fvdl #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */
1266 1.1 fvdl #define BGE_FLOW_ATTN 0x3C48
1267 1.1 fvdl #define BGE_HCC_JUMBO_BD_CONS 0x3C50
1268 1.1 fvdl #define BGE_HCC_STD_BD_CONS 0x3C54
1269 1.1 fvdl #define BGE_HCC_MINI_BD_CONS 0x3C58
1270 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD0 0x3C80
1271 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD1 0x3C84
1272 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD2 0x3C88
1273 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD3 0x3C8C
1274 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD4 0x3C90
1275 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD5 0x3C94
1276 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD6 0x3C98
1277 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD7 0x3C9C
1278 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD8 0x3CA0
1279 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD9 0x3CA4
1280 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD10 0x3CA8
1281 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD11 0x3CAC
1282 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD12 0x3CB0
1283 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD13 0x3CB4
1284 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD14 0x3CB8
1285 1.1 fvdl #define BGE_HCC_RX_RETURN_PROD15 0x3CBC
1286 1.1 fvdl #define BGE_HCC_TX_BD_CONS0 0x3CC0
1287 1.1 fvdl #define BGE_HCC_TX_BD_CONS1 0x3CC4
1288 1.1 fvdl #define BGE_HCC_TX_BD_CONS2 0x3CC8
1289 1.1 fvdl #define BGE_HCC_TX_BD_CONS3 0x3CCC
1290 1.1 fvdl #define BGE_HCC_TX_BD_CONS4 0x3CD0
1291 1.1 fvdl #define BGE_HCC_TX_BD_CONS5 0x3CD4
1292 1.1 fvdl #define BGE_HCC_TX_BD_CONS6 0x3CD8
1293 1.1 fvdl #define BGE_HCC_TX_BD_CONS7 0x3CDC
1294 1.1 fvdl #define BGE_HCC_TX_BD_CONS8 0x3CE0
1295 1.1 fvdl #define BGE_HCC_TX_BD_CONS9 0x3CE4
1296 1.1 fvdl #define BGE_HCC_TX_BD_CONS10 0x3CE8
1297 1.1 fvdl #define BGE_HCC_TX_BD_CONS11 0x3CEC
1298 1.1 fvdl #define BGE_HCC_TX_BD_CONS12 0x3CF0
1299 1.1 fvdl #define BGE_HCC_TX_BD_CONS13 0x3CF4
1300 1.1 fvdl #define BGE_HCC_TX_BD_CONS14 0x3CF8
1301 1.1 fvdl #define BGE_HCC_TX_BD_CONS15 0x3CFC
1302 1.1 fvdl
1303 1.1 fvdl
1304 1.1 fvdl /* Host coalescing mode register */
1305 1.1 fvdl #define BGE_HCCMODE_RESET 0x00000001
1306 1.1 fvdl #define BGE_HCCMODE_ENABLE 0x00000002
1307 1.1 fvdl #define BGE_HCCMODE_ATTN 0x00000004
1308 1.1 fvdl #define BGE_HCCMODE_COAL_NOW 0x00000008
1309 1.1 fvdl #define BGE_HCCMODE_MSI_BITS 0x0x000070
1310 1.16 jonathan #define BGE_HCCMODE_64BYTE 0x00000080
1311 1.16 jonathan #define BGE_HCCMODE_32BYTE 0x00000100
1312 1.16 jonathan #define BGE_HCCMODE_CLRTICK_RXBD 0x00000200
1313 1.16 jonathan #define BGE_HCCMODE_CLRTICK_TXBD 0x00000400
1314 1.16 jonathan #define BGE_HCCMODE_NOINT_ON_NOW 0x00000800
1315 1.16 jonathan #define BGE_HCCMODE_NOINT_ON_FORCE 0x00001000
1316 1.16 jonathan
1317 1.1 fvdl #define BGE_HCCMODE_STATBLK_SIZE 0x00000180
1318 1.1 fvdl
1319 1.1 fvdl #define BGE_STATBLKSZ_FULL 0x00000000
1320 1.1 fvdl #define BGE_STATBLKSZ_64BYTE 0x00000080
1321 1.1 fvdl #define BGE_STATBLKSZ_32BYTE 0x00000100
1322 1.1 fvdl
1323 1.1 fvdl /* Host coalescing status register */
1324 1.1 fvdl #define BGE_HCCSTAT_ERROR 0x00000004
1325 1.1 fvdl
1326 1.1 fvdl /* Flow attention register */
1327 1.1 fvdl #define BGE_FLOWATTN_MB_LOWAT 0x00000040
1328 1.1 fvdl #define BGE_FLOWATTN_MEMARB 0x00000080
1329 1.1 fvdl #define BGE_FLOWATTN_HOSTCOAL 0x00008000
1330 1.1 fvdl #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000
1331 1.1 fvdl #define BGE_FLOWATTN_RCB_INVAL 0x00020000
1332 1.1 fvdl #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000
1333 1.1 fvdl #define BGE_FLOWATTN_RDBDI 0x00080000
1334 1.1 fvdl #define BGE_FLOWATTN_RXLS 0x00100000
1335 1.1 fvdl #define BGE_FLOWATTN_RXLP 0x00200000
1336 1.1 fvdl #define BGE_FLOWATTN_RBDC 0x00400000
1337 1.1 fvdl #define BGE_FLOWATTN_RBDI 0x00800000
1338 1.1 fvdl #define BGE_FLOWATTN_SDC 0x08000000
1339 1.1 fvdl #define BGE_FLOWATTN_SDI 0x10000000
1340 1.1 fvdl #define BGE_FLOWATTN_SRS 0x20000000
1341 1.1 fvdl #define BGE_FLOWATTN_SBDC 0x40000000
1342 1.1 fvdl #define BGE_FLOWATTN_SBDI 0x80000000
1343 1.1 fvdl
1344 1.1 fvdl /*
1345 1.1 fvdl * Memory arbiter registers
1346 1.1 fvdl */
1347 1.1 fvdl #define BGE_MARB_MODE 0x4000
1348 1.1 fvdl #define BGE_MARB_STATUS 0x4004
1349 1.1 fvdl #define BGE_MARB_TRAPADDR_HI 0x4008
1350 1.1 fvdl #define BGE_MARB_TRAPADDR_LO 0x400C
1351 1.1 fvdl
1352 1.1 fvdl /* Memory arbiter mode register */
1353 1.1 fvdl #define BGE_MARBMODE_RESET 0x00000001
1354 1.1 fvdl #define BGE_MARBMODE_ENABLE 0x00000002
1355 1.1 fvdl #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004
1356 1.1 fvdl #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008
1357 1.1 fvdl #define BGE_MARBMODE_DMAW1_TRAP 0x00000010
1358 1.1 fvdl #define BGE_MARBMODE_DMAR1_TRAP 0x00000020
1359 1.1 fvdl #define BGE_MARBMODE_RXRISC_TRAP 0x00000040
1360 1.1 fvdl #define BGE_MARBMODE_TXRISC_TRAP 0x00000080
1361 1.1 fvdl #define BGE_MARBMODE_PCI_TRAP 0x00000100
1362 1.1 fvdl #define BGE_MARBMODE_DMAR2_TRAP 0x00000200
1363 1.1 fvdl #define BGE_MARBMODE_RXQ_TRAP 0x00000400
1364 1.1 fvdl #define BGE_MARBMODE_RXDI1_TRAP 0x00000800
1365 1.1 fvdl #define BGE_MARBMODE_RXDI2_TRAP 0x00001000
1366 1.1 fvdl #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000
1367 1.1 fvdl #define BGE_MARBMODE_HCOAL_TRAP 0x00004000
1368 1.1 fvdl #define BGE_MARBMODE_MBUF_TRAP 0x00008000
1369 1.1 fvdl #define BGE_MARBMODE_TXDI_TRAP 0x00010000
1370 1.1 fvdl #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000
1371 1.1 fvdl #define BGE_MARBMODE_TXBD_TRAP 0x00040000
1372 1.1 fvdl #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000
1373 1.1 fvdl #define BGE_MARBMODE_DMAW2_TRAP 0x00100000
1374 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000
1375 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
1376 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000
1377 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000
1378 1.1 fvdl #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000
1379 1.1 fvdl
1380 1.1 fvdl /* Memory arbiter status register */
1381 1.1 fvdl #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004
1382 1.1 fvdl #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008
1383 1.1 fvdl #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010
1384 1.1 fvdl #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020
1385 1.1 fvdl #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040
1386 1.1 fvdl #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080
1387 1.1 fvdl #define BGE_MARBSTAT_PCI_TRAP 0x00000100
1388 1.1 fvdl #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200
1389 1.1 fvdl #define BGE_MARBSTAT_RXQ_TRAP 0x00000400
1390 1.1 fvdl #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800
1391 1.1 fvdl #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000
1392 1.1 fvdl #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000
1393 1.1 fvdl #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000
1394 1.1 fvdl #define BGE_MARBSTAT_MBUF_TRAP 0x00008000
1395 1.1 fvdl #define BGE_MARBSTAT_TXDI_TRAP 0x00010000
1396 1.1 fvdl #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000
1397 1.1 fvdl #define BGE_MARBSTAT_TXBD_TRAP 0x00040000
1398 1.1 fvdl #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000
1399 1.1 fvdl #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000
1400 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000
1401 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
1402 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000
1403 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000
1404 1.1 fvdl #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000
1405 1.1 fvdl
1406 1.1 fvdl /*
1407 1.1 fvdl * Buffer manager control registers
1408 1.1 fvdl */
1409 1.1 fvdl #define BGE_BMAN_MODE 0x4400
1410 1.1 fvdl #define BGE_BMAN_STATUS 0x4404
1411 1.1 fvdl #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408
1412 1.1 fvdl #define BGE_BMAN_MBUFPOOL_LEN 0x440C
1413 1.1 fvdl #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410
1414 1.1 fvdl #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414
1415 1.1 fvdl #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418
1416 1.1 fvdl #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C
1417 1.1 fvdl #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420
1418 1.1 fvdl #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424
1419 1.1 fvdl #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428
1420 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C
1421 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430
1422 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434
1423 1.1 fvdl #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438
1424 1.1 fvdl #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C
1425 1.1 fvdl #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440
1426 1.1 fvdl #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444
1427 1.1 fvdl #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448
1428 1.1 fvdl #define BGE_BMAN_HWDIAG_1 0x444C
1429 1.1 fvdl #define BGE_BMAN_HWDIAG_2 0x4450
1430 1.1 fvdl #define BGE_BMAN_HWDIAG_3 0x4454
1431 1.1 fvdl
1432 1.1 fvdl /* Buffer manager mode register */
1433 1.1 fvdl #define BGE_BMANMODE_RESET 0x00000001
1434 1.1 fvdl #define BGE_BMANMODE_ENABLE 0x00000002
1435 1.1 fvdl #define BGE_BMANMODE_ATTN 0x00000004
1436 1.1 fvdl #define BGE_BMANMODE_TESTMODE 0x00000008
1437 1.1 fvdl #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010
1438 1.1 fvdl
1439 1.1 fvdl /* Buffer manager status register */
1440 1.1 fvdl #define BGE_BMANSTAT_ERRO 0x00000004
1441 1.1 fvdl #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010
1442 1.1 fvdl
1443 1.1 fvdl
1444 1.1 fvdl /*
1445 1.1 fvdl * Read DMA Control registers
1446 1.1 fvdl */
1447 1.1 fvdl #define BGE_RDMA_MODE 0x4800
1448 1.1 fvdl #define BGE_RDMA_STATUS 0x4804
1449 1.1 fvdl
1450 1.1 fvdl /* Read DMA mode register */
1451 1.1 fvdl #define BGE_RDMAMODE_RESET 0x00000001
1452 1.1 fvdl #define BGE_RDMAMODE_ENABLE 0x00000002
1453 1.1 fvdl #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004
1454 1.1 fvdl #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1455 1.1 fvdl #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010
1456 1.1 fvdl #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1457 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1458 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1459 1.1 fvdl #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1460 1.1 fvdl #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200
1461 1.1 fvdl #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC
1462 1.54 msaitoh #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800
1463 1.54 msaitoh #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000
1464 1.54 msaitoh #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000
1465 1.54 msaitoh #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000
1466 1.54 msaitoh #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000
1467 1.54 msaitoh #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000
1468 1.54 msaitoh #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000
1469 1.1 fvdl
1470 1.1 fvdl /* Read DMA status register */
1471 1.1 fvdl #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004
1472 1.1 fvdl #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1473 1.1 fvdl #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010
1474 1.1 fvdl #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1475 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1476 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1477 1.1 fvdl #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1478 1.1 fvdl #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200
1479 1.1 fvdl
1480 1.1 fvdl /*
1481 1.1 fvdl * Write DMA control registers
1482 1.1 fvdl */
1483 1.1 fvdl #define BGE_WDMA_MODE 0x4C00
1484 1.1 fvdl #define BGE_WDMA_STATUS 0x4C04
1485 1.1 fvdl
1486 1.1 fvdl /* Write DMA mode register */
1487 1.1 fvdl #define BGE_WDMAMODE_RESET 0x00000001
1488 1.1 fvdl #define BGE_WDMAMODE_ENABLE 0x00000002
1489 1.1 fvdl #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004
1490 1.1 fvdl #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1491 1.1 fvdl #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010
1492 1.1 fvdl #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1493 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1494 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1495 1.1 fvdl #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1496 1.1 fvdl #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200
1497 1.1 fvdl #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC
1498 1.54 msaitoh #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000
1499 1.60 msaitoh #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000
1500 1.1 fvdl
1501 1.1 fvdl /* Write DMA status register */
1502 1.1 fvdl #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004
1503 1.1 fvdl #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1504 1.1 fvdl #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010
1505 1.1 fvdl #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1506 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1507 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1508 1.1 fvdl #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1509 1.1 fvdl #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200
1510 1.1 fvdl
1511 1.1 fvdl
1512 1.1 fvdl /*
1513 1.1 fvdl * RX CPU registers
1514 1.1 fvdl */
1515 1.1 fvdl #define BGE_RXCPU_MODE 0x5000
1516 1.1 fvdl #define BGE_RXCPU_STATUS 0x5004
1517 1.1 fvdl #define BGE_RXCPU_PC 0x501C
1518 1.1 fvdl
1519 1.1 fvdl /* RX CPU mode register */
1520 1.1 fvdl #define BGE_RXCPUMODE_RESET 0x00000001
1521 1.1 fvdl #define BGE_RXCPUMODE_SINGLESTEP 0x00000002
1522 1.1 fvdl #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004
1523 1.1 fvdl #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008
1524 1.1 fvdl #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010
1525 1.1 fvdl #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020
1526 1.1 fvdl #define BGE_RXCPUMODE_ROMFAIL 0x00000040
1527 1.1 fvdl #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080
1528 1.1 fvdl #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100
1529 1.1 fvdl #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200
1530 1.1 fvdl #define BGE_RXCPUMODE_HALTCPU 0x00000400
1531 1.1 fvdl #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800
1532 1.1 fvdl #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000
1533 1.1 fvdl #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000
1534 1.1 fvdl
1535 1.1 fvdl /* RX CPU status register */
1536 1.1 fvdl #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001
1537 1.1 fvdl #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1538 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004
1539 1.1 fvdl #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008
1540 1.1 fvdl #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010
1541 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020
1542 1.1 fvdl #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1543 1.1 fvdl #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080
1544 1.1 fvdl #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100
1545 1.1 fvdl #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200
1546 1.1 fvdl #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000
1547 1.1 fvdl #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000
1548 1.1 fvdl #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000
1549 1.1 fvdl #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000
1550 1.1 fvdl #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1551 1.1 fvdl #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000
1552 1.1 fvdl #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000
1553 1.1 fvdl
1554 1.48 cegger /*
1555 1.48 cegger * V? CPU registers
1556 1.48 cegger */
1557 1.48 cegger #define BGE_VCPU_STATUS 0x5100
1558 1.48 cegger #define BGE_VCPU_EXT_CTRL 0x6890
1559 1.48 cegger
1560 1.48 cegger #define BGE_VCPU_STATUS_INIT_DONE 0x04000000
1561 1.48 cegger #define BGE_VCPU_STATUS_DRV_RESET 0x08000000
1562 1.48 cegger
1563 1.48 cegger #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1564 1.48 cegger #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
1565 1.1 fvdl
1566 1.1 fvdl /*
1567 1.1 fvdl * TX CPU registers
1568 1.1 fvdl */
1569 1.1 fvdl #define BGE_TXCPU_MODE 0x5400
1570 1.1 fvdl #define BGE_TXCPU_STATUS 0x5404
1571 1.1 fvdl #define BGE_TXCPU_PC 0x541C
1572 1.1 fvdl
1573 1.1 fvdl /* TX CPU mode register */
1574 1.1 fvdl #define BGE_TXCPUMODE_RESET 0x00000001
1575 1.1 fvdl #define BGE_TXCPUMODE_SINGLESTEP 0x00000002
1576 1.1 fvdl #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004
1577 1.1 fvdl #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008
1578 1.1 fvdl #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010
1579 1.1 fvdl #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020
1580 1.1 fvdl #define BGE_TXCPUMODE_ROMFAIL 0x00000040
1581 1.1 fvdl #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080
1582 1.1 fvdl #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100
1583 1.1 fvdl #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200
1584 1.1 fvdl #define BGE_TXCPUMODE_HALTCPU 0x00000400
1585 1.1 fvdl #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800
1586 1.1 fvdl #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000
1587 1.1 fvdl
1588 1.1 fvdl /* TX CPU status register */
1589 1.1 fvdl #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001
1590 1.1 fvdl #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1591 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004
1592 1.1 fvdl #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008
1593 1.1 fvdl #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010
1594 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020
1595 1.1 fvdl #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1596 1.1 fvdl #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080
1597 1.1 fvdl #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100
1598 1.1 fvdl #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200
1599 1.1 fvdl #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000
1600 1.1 fvdl #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000
1601 1.1 fvdl #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000
1602 1.1 fvdl #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000
1603 1.1 fvdl #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1604 1.1 fvdl #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000
1605 1.1 fvdl #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000
1606 1.1 fvdl
1607 1.1 fvdl
1608 1.1 fvdl /*
1609 1.1 fvdl * Low priority mailbox registers
1610 1.1 fvdl */
1611 1.1 fvdl #define BGE_LPMBX_IRQ0_HI 0x5800
1612 1.1 fvdl #define BGE_LPMBX_IRQ0_LO 0x5804
1613 1.1 fvdl #define BGE_LPMBX_IRQ1_HI 0x5808
1614 1.1 fvdl #define BGE_LPMBX_IRQ1_LO 0x580C
1615 1.1 fvdl #define BGE_LPMBX_IRQ2_HI 0x5810
1616 1.1 fvdl #define BGE_LPMBX_IRQ2_LO 0x5814
1617 1.1 fvdl #define BGE_LPMBX_IRQ3_HI 0x5818
1618 1.1 fvdl #define BGE_LPMBX_IRQ3_LO 0x581C
1619 1.1 fvdl #define BGE_LPMBX_GEN0_HI 0x5820
1620 1.1 fvdl #define BGE_LPMBX_GEN0_LO 0x5824
1621 1.1 fvdl #define BGE_LPMBX_GEN1_HI 0x5828
1622 1.1 fvdl #define BGE_LPMBX_GEN1_LO 0x582C
1623 1.1 fvdl #define BGE_LPMBX_GEN2_HI 0x5830
1624 1.1 fvdl #define BGE_LPMBX_GEN2_LO 0x5834
1625 1.1 fvdl #define BGE_LPMBX_GEN3_HI 0x5828
1626 1.1 fvdl #define BGE_LPMBX_GEN3_LO 0x582C
1627 1.1 fvdl #define BGE_LPMBX_GEN4_HI 0x5840
1628 1.1 fvdl #define BGE_LPMBX_GEN4_LO 0x5844
1629 1.1 fvdl #define BGE_LPMBX_GEN5_HI 0x5848
1630 1.1 fvdl #define BGE_LPMBX_GEN5_LO 0x584C
1631 1.1 fvdl #define BGE_LPMBX_GEN6_HI 0x5850
1632 1.1 fvdl #define BGE_LPMBX_GEN6_LO 0x5854
1633 1.1 fvdl #define BGE_LPMBX_GEN7_HI 0x5858
1634 1.1 fvdl #define BGE_LPMBX_GEN7_LO 0x585C
1635 1.1 fvdl #define BGE_LPMBX_RELOAD_STATS_HI 0x5860
1636 1.1 fvdl #define BGE_LPMBX_RELOAD_STATS_LO 0x5864
1637 1.1 fvdl #define BGE_LPMBX_RX_STD_PROD_HI 0x5868
1638 1.1 fvdl #define BGE_LPMBX_RX_STD_PROD_LO 0x586C
1639 1.1 fvdl #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870
1640 1.1 fvdl #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874
1641 1.1 fvdl #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878
1642 1.1 fvdl #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C
1643 1.1 fvdl #define BGE_LPMBX_RX_CONS0_HI 0x5880
1644 1.1 fvdl #define BGE_LPMBX_RX_CONS0_LO 0x5884
1645 1.1 fvdl #define BGE_LPMBX_RX_CONS1_HI 0x5888
1646 1.1 fvdl #define BGE_LPMBX_RX_CONS1_LO 0x588C
1647 1.1 fvdl #define BGE_LPMBX_RX_CONS2_HI 0x5890
1648 1.1 fvdl #define BGE_LPMBX_RX_CONS2_LO 0x5894
1649 1.1 fvdl #define BGE_LPMBX_RX_CONS3_HI 0x5898
1650 1.1 fvdl #define BGE_LPMBX_RX_CONS3_LO 0x589C
1651 1.1 fvdl #define BGE_LPMBX_RX_CONS4_HI 0x58A0
1652 1.1 fvdl #define BGE_LPMBX_RX_CONS4_LO 0x58A4
1653 1.1 fvdl #define BGE_LPMBX_RX_CONS5_HI 0x58A8
1654 1.1 fvdl #define BGE_LPMBX_RX_CONS5_LO 0x58AC
1655 1.1 fvdl #define BGE_LPMBX_RX_CONS6_HI 0x58B0
1656 1.1 fvdl #define BGE_LPMBX_RX_CONS6_LO 0x58B4
1657 1.1 fvdl #define BGE_LPMBX_RX_CONS7_HI 0x58B8
1658 1.1 fvdl #define BGE_LPMBX_RX_CONS7_LO 0x58BC
1659 1.1 fvdl #define BGE_LPMBX_RX_CONS8_HI 0x58C0
1660 1.1 fvdl #define BGE_LPMBX_RX_CONS8_LO 0x58C4
1661 1.1 fvdl #define BGE_LPMBX_RX_CONS9_HI 0x58C8
1662 1.1 fvdl #define BGE_LPMBX_RX_CONS9_LO 0x58CC
1663 1.1 fvdl #define BGE_LPMBX_RX_CONS10_HI 0x58D0
1664 1.1 fvdl #define BGE_LPMBX_RX_CONS10_LO 0x58D4
1665 1.1 fvdl #define BGE_LPMBX_RX_CONS11_HI 0x58D8
1666 1.1 fvdl #define BGE_LPMBX_RX_CONS11_LO 0x58DC
1667 1.1 fvdl #define BGE_LPMBX_RX_CONS12_HI 0x58E0
1668 1.1 fvdl #define BGE_LPMBX_RX_CONS12_LO 0x58E4
1669 1.1 fvdl #define BGE_LPMBX_RX_CONS13_HI 0x58E8
1670 1.1 fvdl #define BGE_LPMBX_RX_CONS13_LO 0x58EC
1671 1.1 fvdl #define BGE_LPMBX_RX_CONS14_HI 0x58F0
1672 1.1 fvdl #define BGE_LPMBX_RX_CONS14_LO 0x58F4
1673 1.1 fvdl #define BGE_LPMBX_RX_CONS15_HI 0x58F8
1674 1.1 fvdl #define BGE_LPMBX_RX_CONS15_LO 0x58FC
1675 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900
1676 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904
1677 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908
1678 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C
1679 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910
1680 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914
1681 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918
1682 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C
1683 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920
1684 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924
1685 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928
1686 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C
1687 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930
1688 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934
1689 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938
1690 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C
1691 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940
1692 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944
1693 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948
1694 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C
1695 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950
1696 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954
1697 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958
1698 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C
1699 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960
1700 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964
1701 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968
1702 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C
1703 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970
1704 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974
1705 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978
1706 1.1 fvdl #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C
1707 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980
1708 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984
1709 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988
1710 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C
1711 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990
1712 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994
1713 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998
1714 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C
1715 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0
1716 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4
1717 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8
1718 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC
1719 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0
1720 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4
1721 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8
1722 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC
1723 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0
1724 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4
1725 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8
1726 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC
1727 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0
1728 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4
1729 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8
1730 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC
1731 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0
1732 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4
1733 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8
1734 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC
1735 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0
1736 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4
1737 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8
1738 1.1 fvdl #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC
1739 1.1 fvdl
1740 1.1 fvdl /*
1741 1.1 fvdl * Flow throw Queue reset register
1742 1.1 fvdl */
1743 1.1 fvdl #define BGE_FTQ_RESET 0x5C00
1744 1.1 fvdl
1745 1.1 fvdl #define BGE_FTQRESET_DMAREAD 0x00000002
1746 1.1 fvdl #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004
1747 1.1 fvdl #define BGE_FTQRESET_DMADONE 0x00000010
1748 1.1 fvdl #define BGE_FTQRESET_SBDC 0x00000020
1749 1.1 fvdl #define BGE_FTQRESET_SDI 0x00000040
1750 1.1 fvdl #define BGE_FTQRESET_WDMA 0x00000080
1751 1.1 fvdl #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100
1752 1.1 fvdl #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200
1753 1.1 fvdl #define BGE_FTQRESET_SDC 0x00000400
1754 1.1 fvdl #define BGE_FTQRESET_HCC 0x00000800
1755 1.1 fvdl #define BGE_FTQRESET_TXFIFO 0x00001000
1756 1.1 fvdl #define BGE_FTQRESET_MBC 0x00002000
1757 1.1 fvdl #define BGE_FTQRESET_RBDC 0x00004000
1758 1.1 fvdl #define BGE_FTQRESET_RXLP 0x00008000
1759 1.1 fvdl #define BGE_FTQRESET_RDBDI 0x00010000
1760 1.1 fvdl #define BGE_FTQRESET_RDC 0x00020000
1761 1.1 fvdl #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000
1762 1.1 fvdl
1763 1.1 fvdl /*
1764 1.1 fvdl * Message Signaled Interrupt registers
1765 1.1 fvdl */
1766 1.1 fvdl #define BGE_MSI_MODE 0x6000
1767 1.1 fvdl #define BGE_MSI_STATUS 0x6004
1768 1.1 fvdl #define BGE_MSI_FIFOACCESS 0x6008
1769 1.1 fvdl
1770 1.1 fvdl /* MSI mode register */
1771 1.1 fvdl #define BGE_MSIMODE_RESET 0x00000001
1772 1.1 fvdl #define BGE_MSIMODE_ENABLE 0x00000002
1773 1.1 fvdl #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004
1774 1.1 fvdl #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1775 1.1 fvdl #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010
1776 1.1 fvdl #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN 0x00000020
1777 1.1 fvdl #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN 0x00000040
1778 1.1 fvdl
1779 1.1 fvdl /* MSI status register */
1780 1.1 fvdl #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004
1781 1.1 fvdl #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1782 1.1 fvdl #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010
1783 1.1 fvdl #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020
1784 1.1 fvdl #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040
1785 1.1 fvdl
1786 1.1 fvdl
1787 1.1 fvdl /*
1788 1.1 fvdl * DMA Completion registers
1789 1.1 fvdl */
1790 1.1 fvdl #define BGE_DMAC_MODE 0x6400
1791 1.1 fvdl
1792 1.1 fvdl /* DMA Completion mode register */
1793 1.1 fvdl #define BGE_DMACMODE_RESET 0x00000001
1794 1.1 fvdl #define BGE_DMACMODE_ENABLE 0x00000002
1795 1.1 fvdl
1796 1.1 fvdl
1797 1.1 fvdl /*
1798 1.1 fvdl * General control registers.
1799 1.1 fvdl */
1800 1.1 fvdl #define BGE_MODE_CTL 0x6800
1801 1.1 fvdl #define BGE_MISC_CFG 0x6804
1802 1.1 fvdl #define BGE_MISC_LOCAL_CTL 0x6808
1803 1.55 msaitoh #define BGE_CPU_EVENT 0x6810
1804 1.1 fvdl #define BGE_EE_ADDR 0x6838
1805 1.1 fvdl #define BGE_EE_DATA 0x683C
1806 1.1 fvdl #define BGE_EE_CTL 0x6840
1807 1.1 fvdl #define BGE_MDI_CTL 0x6844
1808 1.1 fvdl #define BGE_EE_DELAY 0x6848
1809 1.36 tsutsui #define BGE_FASTBOOT_PC 0x6894
1810 1.22 cube /*
1811 1.22 cube * XXX: Those names are made up as I have no documentation about it;
1812 1.22 cube * I only know it is only used in the PCI-Express case.
1813 1.22 cube */
1814 1.22 cube #define BGE_PCIE_CTL0 0x7c00
1815 1.22 cube #define BGE_PCIE_CTL1 0x7e2c
1816 1.48 cegger
1817 1.48 cegger /*
1818 1.48 cegger * NVRAM Control registers
1819 1.48 cegger */
1820 1.48 cegger #define BGE_NVRAM_CMD 0x7000
1821 1.48 cegger #define BGE_NVRAM_STAT 0x7004
1822 1.48 cegger #define BGE_NVRAM_WRDATA 0x7008
1823 1.48 cegger #define BGE_NVRAM_ADDR 0x700c
1824 1.48 cegger #define BGE_NVRAM_RDDATA 0x7010
1825 1.48 cegger #define BGE_NVRAM_CFG1 0x7014
1826 1.48 cegger #define BGE_NVRAM_CFG2 0x7018
1827 1.48 cegger #define BGE_NVRAM_CFG3 0x701c
1828 1.48 cegger #define BGE_NVRAM_SWARB 0x7020
1829 1.48 cegger #define BGE_NVRAM_ACCESS 0x7024
1830 1.48 cegger #define BGE_NVRAM_WRITE1 0x7028
1831 1.48 cegger
1832 1.48 cegger #define BGE_NVRAMCMD_RESET 0x00000001
1833 1.48 cegger #define BGE_NVRAMCMD_DONE 0x00000008
1834 1.48 cegger #define BGE_NVRAMCMD_START 0x00000010
1835 1.48 cegger #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */
1836 1.48 cegger #define BGE_NVRAMCMD_ERASE 0x00000040
1837 1.48 cegger #define BGE_NVRAMCMD_FIRST 0x00000080
1838 1.48 cegger #define BGE_NVRAMCMD_LAST 0x00000100
1839 1.48 cegger
1840 1.48 cegger #define BGE_NVRAM_READCMD \
1841 1.48 cegger (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1842 1.48 cegger BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE)
1843 1.48 cegger #define BGE_NVRAM_WRITECMD \
1844 1.48 cegger (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1845 1.48 cegger BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR)
1846 1.48 cegger
1847 1.48 cegger #define BGE_NVRAMSWARB_SET0 0x00000001
1848 1.48 cegger #define BGE_NVRAMSWARB_SET1 0x00000002
1849 1.48 cegger #define BGE_NVRAMSWARB_SET2 0x00000003
1850 1.48 cegger #define BGE_NVRAMSWARB_SET3 0x00000004
1851 1.48 cegger #define BGE_NVRAMSWARB_CLR0 0x00000010
1852 1.48 cegger #define BGE_NVRAMSWARB_CLR1 0x00000020
1853 1.48 cegger #define BGE_NVRAMSWARB_CLR2 0x00000040
1854 1.48 cegger #define BGE_NVRAMSWARB_CLR3 0x00000080
1855 1.48 cegger #define BGE_NVRAMSWARB_GNT0 0x00000100
1856 1.48 cegger #define BGE_NVRAMSWARB_GNT1 0x00000200
1857 1.48 cegger #define BGE_NVRAMSWARB_GNT2 0x00000400
1858 1.48 cegger #define BGE_NVRAMSWARB_GNT3 0x00000800
1859 1.48 cegger #define BGE_NVRAMSWARB_REQ0 0x00001000
1860 1.48 cegger #define BGE_NVRAMSWARB_REQ1 0x00002000
1861 1.48 cegger #define BGE_NVRAMSWARB_REQ2 0x00004000
1862 1.48 cegger #define BGE_NVRAMSWARB_REQ3 0x00008000
1863 1.48 cegger
1864 1.48 cegger #define BGE_NVRAMACC_ENABLE 0x00000001
1865 1.48 cegger #define BGE_NVRAMACC_WRENABLE 0x00000002
1866 1.48 cegger
1867 1.28 jonathan /*
1868 1.28 jonathan * TLP Control Register
1869 1.28 jonathan * Applicable to BCM5721 and BCM5751 only
1870 1.28 jonathan */
1871 1.28 jonathan #define BGE_TLP_CONTROL_REG 0x7c00
1872 1.62 msaitoh #define BGE_TLP_FTSMAX 0x000c
1873 1.62 msaitoh #define BGE_TLP_FTSMAX_MSK 0x000000ff
1874 1.62 msaitoh #define BGE_TLP_FTSMAX_VAL 0x0000002c
1875 1.62 msaitoh #define BGE_TLP_PHYCTL1 0x0004
1876 1.62 msaitoh #define BGE_TLP_PHYCTL1_EN_L1PLLPD 0x00001000
1877 1.62 msaitoh #define BGE_TLP_PHYCTL5 0x0014
1878 1.62 msaitoh #define BGE_TLP_PHYCTL5_DIS_L2CLKREQ 0x80000000
1879 1.28 jonathan #define BGE_TLP_DATA_FIFO_PROTECT 0x02000000
1880 1.28 jonathan
1881 1.28 jonathan /*
1882 1.28 jonathan * PHY Test Control Register
1883 1.28 jonathan * Applicable to BCM5721 and BCM5751 only
1884 1.28 jonathan */
1885 1.28 jonathan #define BGE_PHY_TEST_CTRL_REG 0x7e2c
1886 1.28 jonathan #define BGE_PHY_PCIE_SCRAM_MODE 0x0020
1887 1.28 jonathan #define BGE_PHY_PCIE_LTASS_MODE 0x0040
1888 1.28 jonathan
1889 1.1 fvdl /* Mode control register */
1890 1.1 fvdl #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001
1891 1.1 fvdl #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002
1892 1.1 fvdl #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004
1893 1.1 fvdl #define BGE_MODECTL_BYTESWAP_DATA 0x00000010
1894 1.1 fvdl #define BGE_MODECTL_WORDSWAP_DATA 0x00000020
1895 1.1 fvdl #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200
1896 1.1 fvdl #define BGE_MODECTL_NO_RX_CRC 0x00000400
1897 1.1 fvdl #define BGE_MODECTL_RX_BADFRAMES 0x00000800
1898 1.1 fvdl #define BGE_MODECTL_NO_TX_INTR 0x00002000
1899 1.1 fvdl #define BGE_MODECTL_NO_RX_INTR 0x00004000
1900 1.1 fvdl #define BGE_MODECTL_FORCE_PCI32 0x00008000
1901 1.1 fvdl #define BGE_MODECTL_STACKUP 0x00010000
1902 1.1 fvdl #define BGE_MODECTL_HOST_SEND_BDS 0x00020000
1903 1.1 fvdl #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000
1904 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR1 0x00400000
1905 1.1 fvdl #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000
1906 1.1 fvdl #define BGE_MODECTL_TX_ATTN_INTR 0x01000000
1907 1.1 fvdl #define BGE_MODECTL_RX_ATTN_INTR 0x02000000
1908 1.1 fvdl #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000
1909 1.1 fvdl #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000
1910 1.1 fvdl #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000
1911 1.1 fvdl #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000
1912 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR0 0x20000000
1913 1.1 fvdl #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000
1914 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDR2 0x80000000
1915 1.62 msaitoh #define BGE_MODECTL_PCIE_TLPADDRMASK (BGE_MODECTL_PCIE_TLPADDR2 | \
1916 1.62 msaitoh BGE_MODECTL_PCIE_TLPADDR1 | \
1917 1.62 msaitoh BGE_MODECTL_PCIE_TLPADDR0)
1918 1.1 fvdl
1919 1.1 fvdl /* Misc. config register */
1920 1.1 fvdl #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001
1921 1.1 fvdl #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE
1922 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_5788 0x00010000
1923 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000
1924 1.50 msaitoh #define BGE_MISCCFG_BOARD_ID_MASK 0x0001e000
1925 1.48 cegger #define BGE_MISCCFG_EPHY_IDDQ 0x00200000
1926 1.50 msaitoh #define BGE_MISCCFG_KEEP_GPHY_POWER 0x04000000
1927 1.56 msaitoh #define BGE_MISCCFG_GRC_RESET_DISABLE 0x20000000
1928 1.1 fvdl
1929 1.1 fvdl #define BGE_32BITTIME_66MHZ (0x41 << 1)
1930 1.1 fvdl
1931 1.1 fvdl /* Misc. Local Control */
1932 1.1 fvdl #define BGE_MLC_INTR_STATE 0x00000001
1933 1.1 fvdl #define BGE_MLC_INTR_CLR 0x00000002
1934 1.1 fvdl #define BGE_MLC_INTR_SET 0x00000004
1935 1.1 fvdl #define BGE_MLC_INTR_ONATTN 0x00000008
1936 1.1 fvdl #define BGE_MLC_MISCIO_IN0 0x00000100
1937 1.1 fvdl #define BGE_MLC_MISCIO_IN1 0x00000200
1938 1.1 fvdl #define BGE_MLC_MISCIO_IN2 0x00000400
1939 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN0 0x00000800
1940 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN1 0x00001000
1941 1.1 fvdl #define BGE_MLC_MISCIO_OUTEN2 0x00002000
1942 1.1 fvdl #define BGE_MLC_MISCIO_OUT0 0x00004000
1943 1.1 fvdl #define BGE_MLC_MISCIO_OUT1 0x00008000
1944 1.1 fvdl #define BGE_MLC_MISCIO_OUT2 0x00010000
1945 1.1 fvdl #define BGE_MLC_EXTRAM_ENB 0x00020000
1946 1.1 fvdl #define BGE_MLC_SRAM_SIZE 0x001C0000
1947 1.1 fvdl #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */
1948 1.1 fvdl #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */
1949 1.1 fvdl #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000
1950 1.1 fvdl #define BGE_MLC_AUTO_EEPROM 0x01000000
1951 1.1 fvdl
1952 1.1 fvdl #define BGE_SSRAMSIZE_256KB 0x00000000
1953 1.1 fvdl #define BGE_SSRAMSIZE_512KB 0x00040000
1954 1.1 fvdl #define BGE_SSRAMSIZE_1MB 0x00080000
1955 1.1 fvdl #define BGE_SSRAMSIZE_2MB 0x000C0000
1956 1.1 fvdl #define BGE_SSRAMSIZE_4MB 0x00100000
1957 1.1 fvdl #define BGE_SSRAMSIZE_8MB 0x00140000
1958 1.1 fvdl #define BGE_SSRAMSIZE_16M 0x00180000
1959 1.1 fvdl
1960 1.1 fvdl /* EEPROM address register */
1961 1.1 fvdl #define BGE_EEADDR_ADDRESS 0x0000FFFC
1962 1.1 fvdl #define BGE_EEADDR_HALFCLK 0x01FF0000
1963 1.1 fvdl #define BGE_EEADDR_START 0x02000000
1964 1.1 fvdl #define BGE_EEADDR_DEVID 0x1C000000
1965 1.1 fvdl #define BGE_EEADDR_RESET 0x20000000
1966 1.1 fvdl #define BGE_EEADDR_DONE 0x40000000
1967 1.1 fvdl #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */
1968 1.1 fvdl
1969 1.1 fvdl #define BGE_EEDEVID(x) ((x & 7) << 26)
1970 1.1 fvdl #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16)
1971 1.1 fvdl #define BGE_HALFCLK_384SCL 0x60
1972 1.1 fvdl #define BGE_EE_READCMD \
1973 1.1 fvdl (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \
1974 1.1 fvdl BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
1975 1.1 fvdl #define BGE_EE_WRCMD \
1976 1.1 fvdl (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \
1977 1.1 fvdl BGE_EEADDR_START|BGE_EEADDR_DONE)
1978 1.1 fvdl
1979 1.1 fvdl /* EEPROM Control register */
1980 1.1 fvdl #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001
1981 1.1 fvdl #define BGE_EECTL_CLKOUT 0x00000002
1982 1.1 fvdl #define BGE_EECTL_CLKIN 0x00000004
1983 1.1 fvdl #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008
1984 1.1 fvdl #define BGE_EECTL_DATAOUT 0x00000010
1985 1.1 fvdl #define BGE_EECTL_DATAIN 0x00000020
1986 1.1 fvdl
1987 1.1 fvdl /* MDI (MII/GMII) access register */
1988 1.1 fvdl #define BGE_MDI_DATA 0x00000001
1989 1.1 fvdl #define BGE_MDI_DIR 0x00000002
1990 1.1 fvdl #define BGE_MDI_SEL 0x00000004
1991 1.1 fvdl #define BGE_MDI_CLK 0x00000008
1992 1.1 fvdl
1993 1.1 fvdl #define BGE_MEMWIN_START 0x00008000
1994 1.1 fvdl #define BGE_MEMWIN_END 0x0000FFFF
1995 1.1 fvdl
1996 1.1 fvdl
1997 1.1 fvdl #define BGE_MEMWIN_READ(pc, tag, x, val) \
1998 1.1 fvdl do { \
1999 1.1 fvdl pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \
2000 1.1 fvdl (0xFFFF0000 & x)); \
2001 1.1 fvdl val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \
2002 1.1 fvdl } while(0)
2003 1.1 fvdl
2004 1.1 fvdl #define BGE_MEMWIN_WRITE(pc, tag, x, val) \
2005 1.1 fvdl do { \
2006 1.1 fvdl pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \
2007 1.1 fvdl (0xFFFF0000 & x)); \
2008 1.1 fvdl CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \
2009 1.1 fvdl } while(0)
2010 1.1 fvdl
2011 1.1 fvdl /*
2012 1.1 fvdl * This magic number is used to prevent PXE restart when we
2013 1.1 fvdl * issue a software reset. We write this magic number to the
2014 1.1 fvdl * firmware mailbox at 0xB50 in order to prevent the PXE boot
2015 1.1 fvdl * code from running.
2016 1.1 fvdl */
2017 1.37 tsutsui #define BGE_MAGIC_NUMBER 0x4B657654
2018 1.1 fvdl
2019 1.1 fvdl typedef struct {
2020 1.35 tsutsui volatile u_int32_t bge_addr_hi;
2021 1.35 tsutsui volatile u_int32_t bge_addr_lo;
2022 1.1 fvdl } bge_hostaddr;
2023 1.1 fvdl
2024 1.1 fvdl /* Ring control block structure */
2025 1.1 fvdl struct bge_rcb {
2026 1.1 fvdl bge_hostaddr bge_hostaddr;
2027 1.35 tsutsui volatile u_int32_t bge_maxlen_flags; /* two 16-bit fields */
2028 1.35 tsutsui volatile u_int32_t bge_nicaddr;
2029 1.7 jonathan };
2030 1.7 jonathan
2031 1.7 jonathan #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags))
2032 1.1 fvdl
2033 1.1 fvdl #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001
2034 1.1 fvdl #define BGE_RCB_FLAG_RING_DISABLED 0x0002
2035 1.1 fvdl
2036 1.1 fvdl struct bge_tx_bd {
2037 1.1 fvdl bge_hostaddr bge_addr;
2038 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN
2039 1.35 tsutsui volatile u_int16_t bge_len;
2040 1.35 tsutsui volatile u_int16_t bge_flags;
2041 1.35 tsutsui volatile u_int16_t bge_rsvd;
2042 1.35 tsutsui volatile u_int16_t bge_vlan_tag;
2043 1.1 fvdl #else
2044 1.35 tsutsui volatile u_int16_t bge_flags;
2045 1.35 tsutsui volatile u_int16_t bge_len;
2046 1.35 tsutsui volatile u_int16_t bge_vlan_tag;
2047 1.35 tsutsui volatile u_int16_t bge_rsvd;
2048 1.1 fvdl #endif
2049 1.1 fvdl };
2050 1.1 fvdl
2051 1.1 fvdl #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001
2052 1.1 fvdl #define BGE_TXBDFLAG_IP_CSUM 0x0002
2053 1.1 fvdl #define BGE_TXBDFLAG_END 0x0004
2054 1.1 fvdl #define BGE_TXBDFLAG_IP_FRAG 0x0008
2055 1.1 fvdl #define BGE_TXBDFLAG_IP_FRAG_END 0x0010
2056 1.1 fvdl #define BGE_TXBDFLAG_VLAN_TAG 0x0040
2057 1.1 fvdl #define BGE_TXBDFLAG_COAL_NOW 0x0080
2058 1.1 fvdl #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100
2059 1.1 fvdl #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200
2060 1.1 fvdl #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000
2061 1.1 fvdl #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000
2062 1.1 fvdl #define BGE_TXBDFLAG_NO_CRC 0x8000
2063 1.1 fvdl
2064 1.1 fvdl #define BGE_NIC_TXRING_ADDR(ringno, size) \
2065 1.1 fvdl BGE_SEND_RING_1_TO_4 + \
2066 1.1 fvdl ((ringno * sizeof(struct bge_tx_bd) * size) / 4)
2067 1.1 fvdl
2068 1.1 fvdl struct bge_rx_bd {
2069 1.1 fvdl bge_hostaddr bge_addr;
2070 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN
2071 1.35 tsutsui volatile u_int16_t bge_idx;
2072 1.35 tsutsui volatile u_int16_t bge_len;
2073 1.35 tsutsui volatile u_int16_t bge_type;
2074 1.35 tsutsui volatile u_int16_t bge_flags;
2075 1.35 tsutsui volatile u_int16_t bge_ip_csum;
2076 1.35 tsutsui volatile u_int16_t bge_tcp_udp_csum;
2077 1.35 tsutsui volatile u_int16_t bge_error_flag;
2078 1.35 tsutsui volatile u_int16_t bge_vlan_tag;
2079 1.1 fvdl #else
2080 1.35 tsutsui volatile u_int16_t bge_len;
2081 1.35 tsutsui volatile u_int16_t bge_idx;
2082 1.35 tsutsui volatile u_int16_t bge_flags;
2083 1.35 tsutsui volatile u_int16_t bge_type;
2084 1.35 tsutsui volatile u_int16_t bge_tcp_udp_csum;
2085 1.35 tsutsui volatile u_int16_t bge_ip_csum;
2086 1.35 tsutsui volatile u_int16_t bge_vlan_tag;
2087 1.35 tsutsui volatile u_int16_t bge_error_flag;
2088 1.1 fvdl #endif
2089 1.35 tsutsui volatile u_int32_t bge_rsvd;
2090 1.35 tsutsui volatile u_int32_t bge_opaque;
2091 1.1 fvdl };
2092 1.1 fvdl
2093 1.1 fvdl #define BGE_RXBDFLAG_END 0x0004
2094 1.1 fvdl #define BGE_RXBDFLAG_JUMBO_RING 0x0020
2095 1.1 fvdl #define BGE_RXBDFLAG_VLAN_TAG 0x0040
2096 1.1 fvdl #define BGE_RXBDFLAG_ERROR 0x0400
2097 1.1 fvdl #define BGE_RXBDFLAG_MINI_RING 0x0800
2098 1.1 fvdl #define BGE_RXBDFLAG_IP_CSUM 0x1000
2099 1.1 fvdl #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000
2100 1.1 fvdl #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000
2101 1.1 fvdl
2102 1.1 fvdl #define BGE_RXERRFLAG_BAD_CRC 0x0001
2103 1.1 fvdl #define BGE_RXERRFLAG_COLL_DETECT 0x0002
2104 1.1 fvdl #define BGE_RXERRFLAG_LINK_LOST 0x0004
2105 1.1 fvdl #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008
2106 1.1 fvdl #define BGE_RXERRFLAG_MAC_ABORT 0x0010
2107 1.1 fvdl #define BGE_RXERRFLAG_RUNT 0x0020
2108 1.1 fvdl #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040
2109 1.1 fvdl #define BGE_RXERRFLAG_GIANT 0x0080
2110 1.1 fvdl
2111 1.1 fvdl struct bge_sts_idx {
2112 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN
2113 1.35 tsutsui volatile u_int16_t bge_tx_cons_idx;
2114 1.35 tsutsui volatile u_int16_t bge_rx_prod_idx;
2115 1.1 fvdl #else
2116 1.35 tsutsui volatile u_int16_t bge_rx_prod_idx;
2117 1.35 tsutsui volatile u_int16_t bge_tx_cons_idx;
2118 1.1 fvdl #endif
2119 1.1 fvdl };
2120 1.1 fvdl
2121 1.1 fvdl struct bge_status_block {
2122 1.35 tsutsui volatile u_int32_t bge_status;
2123 1.35 tsutsui volatile u_int32_t bge_rsvd0;
2124 1.1 fvdl #if BYTE_ORDER == BIG_ENDIAN
2125 1.35 tsutsui volatile u_int16_t bge_rx_std_cons_idx;
2126 1.35 tsutsui volatile u_int16_t bge_rx_jumbo_cons_idx;
2127 1.35 tsutsui volatile u_int16_t bge_rsvd1;
2128 1.35 tsutsui volatile u_int16_t bge_rx_mini_cons_idx;
2129 1.1 fvdl #else
2130 1.35 tsutsui volatile u_int16_t bge_rx_jumbo_cons_idx;
2131 1.35 tsutsui volatile u_int16_t bge_rx_std_cons_idx;
2132 1.35 tsutsui volatile u_int16_t bge_rx_mini_cons_idx;
2133 1.35 tsutsui volatile u_int16_t bge_rsvd1;
2134 1.1 fvdl #endif
2135 1.1 fvdl struct bge_sts_idx bge_idx[16];
2136 1.1 fvdl };
2137 1.1 fvdl
2138 1.1 fvdl #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
2139 1.1 fvdl #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
2140 1.1 fvdl
2141 1.1 fvdl #define BGE_STATFLAG_UPDATED 0x00000001
2142 1.1 fvdl #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002
2143 1.1 fvdl #define BGE_STATFLAG_ERROR 0x00000004
2144 1.1 fvdl
2145 1.1 fvdl
2146 1.1 fvdl /*
2147 1.1 fvdl * Broadcom Vendor ID
2148 1.1 fvdl * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
2149 1.1 fvdl * even though they're now manufactured by Broadcom)
2150 1.1 fvdl */
2151 1.1 fvdl #define BCOM_VENDORID 0x14E4
2152 1.1 fvdl #define BCOM_DEVICEID_BCM5700 0x1644
2153 1.1 fvdl #define BCOM_DEVICEID_BCM5701 0x1645
2154 1.34 christos #define BCOM_DEVICEID_BCM5789 0x169d
2155 1.1 fvdl
2156 1.1 fvdl /*
2157 1.1 fvdl * Alteon AceNIC PCI vendor/device ID.
2158 1.1 fvdl */
2159 1.1 fvdl #define ALT_VENDORID 0x12AE
2160 1.1 fvdl #define ALT_DEVICEID_ACENIC 0x0001
2161 1.1 fvdl #define ALT_DEVICEID_ACENIC_COPPER 0x0002
2162 1.1 fvdl #define ALT_DEVICEID_BCM5700 0x0003
2163 1.1 fvdl #define ALT_DEVICEID_BCM5701 0x0004
2164 1.1 fvdl
2165 1.1 fvdl /*
2166 1.1 fvdl * 3Com 3c985 PCI vendor/device ID.
2167 1.1 fvdl */
2168 1.1 fvdl #define TC_VENDORID 0x10B7
2169 1.1 fvdl #define TC_DEVICEID_3C985 0x0001
2170 1.1 fvdl #define TC_DEVICEID_3C996 0x0003
2171 1.1 fvdl
2172 1.1 fvdl /*
2173 1.1 fvdl * SysKonnect PCI vendor ID
2174 1.1 fvdl */
2175 1.1 fvdl #define SK_VENDORID 0x1148
2176 1.1 fvdl #define SK_DEVICEID_ALTIMA 0x4400
2177 1.1 fvdl #define SK_SUBSYSID_9D21 0x4421
2178 1.1 fvdl #define SK_SUBSYSID_9D41 0x4441
2179 1.1 fvdl
2180 1.1 fvdl /*
2181 1.1 fvdl * Altima PCI vendor/device ID.
2182 1.1 fvdl */
2183 1.1 fvdl #define ALTIMA_VENDORID 0x173b
2184 1.1 fvdl #define ALTIMA_DEVICE_AC1000 0x03e8
2185 1.1 fvdl
2186 1.1 fvdl /*
2187 1.1 fvdl * Offset of MAC address inside EEPROM.
2188 1.1 fvdl */
2189 1.1 fvdl #define BGE_EE_MAC_OFFSET 0x7C
2190 1.48 cegger #define BGE_EE_MAC_OFFSET_5906 0x10
2191 1.1 fvdl #define BGE_EE_HWCFG_OFFSET 0xC8
2192 1.1 fvdl
2193 1.1 fvdl #define BGE_HWCFG_VOLTAGE 0x00000003
2194 1.1 fvdl #define BGE_HWCFG_PHYLED_MODE 0x0000000C
2195 1.1 fvdl #define BGE_HWCFG_MEDIA 0x00000030
2196 1.55 msaitoh #define BGE_HWCFG_ASF 0x00000080
2197 1.1 fvdl
2198 1.1 fvdl #define BGE_VOLTAGE_1POINT3 0x00000000
2199 1.1 fvdl #define BGE_VOLTAGE_1POINT8 0x00000001
2200 1.1 fvdl
2201 1.1 fvdl #define BGE_PHYLEDMODE_UNSPEC 0x00000000
2202 1.1 fvdl #define BGE_PHYLEDMODE_TRIPLELED 0x00000004
2203 1.1 fvdl #define BGE_PHYLEDMODE_SINGLELED 0x00000008
2204 1.1 fvdl
2205 1.1 fvdl #define BGE_MEDIA_UNSPEC 0x00000000
2206 1.1 fvdl #define BGE_MEDIA_COPPER 0x00000010
2207 1.1 fvdl #define BGE_MEDIA_FIBER 0x00000020
2208 1.1 fvdl
2209 1.1 fvdl #define BGE_PCI_READ_CMD 0x06000000
2210 1.1 fvdl #define BGE_PCI_WRITE_CMD 0x70000000
2211 1.1 fvdl
2212 1.1 fvdl #define BGE_TICKS_PER_SEC 1000000
2213 1.1 fvdl
2214 1.1 fvdl /*
2215 1.1 fvdl * Ring size constants.
2216 1.1 fvdl */
2217 1.1 fvdl #define BGE_EVENT_RING_CNT 256
2218 1.1 fvdl #define BGE_CMD_RING_CNT 64
2219 1.1 fvdl #define BGE_STD_RX_RING_CNT 512
2220 1.1 fvdl #define BGE_JUMBO_RX_RING_CNT 256
2221 1.1 fvdl #define BGE_MINI_RX_RING_CNT 1024
2222 1.1 fvdl #define BGE_RETURN_RING_CNT 1024
2223 1.11 hannken #define BGE_RETURN_RING_CNT_5705 512
2224 1.1 fvdl
2225 1.1 fvdl /*
2226 1.1 fvdl * Possible TX ring sizes.
2227 1.1 fvdl */
2228 1.1 fvdl #define BGE_TX_RING_CNT_128 128
2229 1.1 fvdl #define BGE_TX_RING_BASE_128 0x3800
2230 1.1 fvdl
2231 1.1 fvdl #define BGE_TX_RING_CNT_256 256
2232 1.1 fvdl #define BGE_TX_RING_BASE_256 0x3000
2233 1.1 fvdl
2234 1.1 fvdl #define BGE_TX_RING_CNT_512 512
2235 1.1 fvdl #define BGE_TX_RING_BASE_512 0x2000
2236 1.1 fvdl
2237 1.1 fvdl #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512
2238 1.1 fvdl #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512
2239 1.1 fvdl
2240 1.1 fvdl /*
2241 1.1 fvdl * Tigon III statistics counters.
2242 1.1 fvdl */
2243 1.11 hannken
2244 1.11 hannken /* Stats counters access through registers */
2245 1.11 hannken struct bge_mac_stats_regs {
2246 1.11 hannken u_int32_t ifHCOutOctets;
2247 1.11 hannken u_int32_t Reserved0;
2248 1.11 hannken u_int32_t etherStatsCollisions;
2249 1.11 hannken u_int32_t outXonSent;
2250 1.11 hannken u_int32_t outXoffSent;
2251 1.11 hannken u_int32_t Reserved1;
2252 1.11 hannken u_int32_t dot3StatsInternalMacTransmitErrors;
2253 1.11 hannken u_int32_t dot3StatsSingleCollisionFrames;
2254 1.11 hannken u_int32_t dot3StatsMultipleCollisionFrames;
2255 1.11 hannken u_int32_t dot3StatsDeferredTransmissions;
2256 1.11 hannken u_int32_t Reserved2;
2257 1.11 hannken u_int32_t dot3StatsExcessiveCollisions;
2258 1.11 hannken u_int32_t dot3StatsLateCollisions;
2259 1.11 hannken u_int32_t Reserved3[14];
2260 1.11 hannken u_int32_t ifHCOutUcastPkts;
2261 1.11 hannken u_int32_t ifHCOutMulticastPkts;
2262 1.11 hannken u_int32_t ifHCOutBroadcastPkts;
2263 1.11 hannken u_int32_t Reserved4[2];
2264 1.11 hannken u_int32_t ifHCInOctets;
2265 1.11 hannken u_int32_t Reserved5;
2266 1.11 hannken u_int32_t etherStatsFragments;
2267 1.11 hannken u_int32_t ifHCInUcastPkts;
2268 1.11 hannken u_int32_t ifHCInMulticastPkts;
2269 1.11 hannken u_int32_t ifHCInBroadcastPkts;
2270 1.11 hannken u_int32_t dot3StatsFCSErrors;
2271 1.11 hannken u_int32_t dot3StatsAlignmentErrors;
2272 1.11 hannken u_int32_t xonPauseFramesReceived;
2273 1.11 hannken u_int32_t xoffPauseFramesReceived;
2274 1.11 hannken u_int32_t macControlFramesReceived;
2275 1.11 hannken u_int32_t xoffStateEntered;
2276 1.11 hannken u_int32_t dot3StatsFramesTooLong;
2277 1.11 hannken u_int32_t etherStatsJabbers;
2278 1.11 hannken u_int32_t etherStatsUndersizePkts;
2279 1.11 hannken };
2280 1.11 hannken
2281 1.1 fvdl struct bge_stats {
2282 1.1 fvdl u_int8_t Reserved0[256];
2283 1.1 fvdl
2284 1.1 fvdl /* Statistics maintained by Receive MAC. */
2285 1.1 fvdl bge_hostaddr ifHCInOctets;
2286 1.1 fvdl bge_hostaddr Reserved1;
2287 1.1 fvdl bge_hostaddr etherStatsFragments;
2288 1.1 fvdl bge_hostaddr ifHCInUcastPkts;
2289 1.1 fvdl bge_hostaddr ifHCInMulticastPkts;
2290 1.1 fvdl bge_hostaddr ifHCInBroadcastPkts;
2291 1.1 fvdl bge_hostaddr dot3StatsFCSErrors;
2292 1.1 fvdl bge_hostaddr dot3StatsAlignmentErrors;
2293 1.1 fvdl bge_hostaddr xonPauseFramesReceived;
2294 1.1 fvdl bge_hostaddr xoffPauseFramesReceived;
2295 1.1 fvdl bge_hostaddr macControlFramesReceived;
2296 1.1 fvdl bge_hostaddr xoffStateEntered;
2297 1.1 fvdl bge_hostaddr dot3StatsFramesTooLong;
2298 1.1 fvdl bge_hostaddr etherStatsJabbers;
2299 1.1 fvdl bge_hostaddr etherStatsUndersizePkts;
2300 1.1 fvdl bge_hostaddr inRangeLengthError;
2301 1.1 fvdl bge_hostaddr outRangeLengthError;
2302 1.1 fvdl bge_hostaddr etherStatsPkts64Octets;
2303 1.1 fvdl bge_hostaddr etherStatsPkts65Octetsto127Octets;
2304 1.1 fvdl bge_hostaddr etherStatsPkts128Octetsto255Octets;
2305 1.1 fvdl bge_hostaddr etherStatsPkts256Octetsto511Octets;
2306 1.1 fvdl bge_hostaddr etherStatsPkts512Octetsto1023Octets;
2307 1.1 fvdl bge_hostaddr etherStatsPkts1024Octetsto1522Octets;
2308 1.1 fvdl bge_hostaddr etherStatsPkts1523Octetsto2047Octets;
2309 1.1 fvdl bge_hostaddr etherStatsPkts2048Octetsto4095Octets;
2310 1.1 fvdl bge_hostaddr etherStatsPkts4096Octetsto8191Octets;
2311 1.1 fvdl bge_hostaddr etherStatsPkts8192Octetsto9022Octets;
2312 1.1 fvdl
2313 1.1 fvdl bge_hostaddr Unused1[37];
2314 1.1 fvdl
2315 1.1 fvdl /* Statistics maintained by Transmit MAC. */
2316 1.1 fvdl bge_hostaddr ifHCOutOctets;
2317 1.1 fvdl bge_hostaddr Reserved2;
2318 1.1 fvdl bge_hostaddr etherStatsCollisions;
2319 1.1 fvdl bge_hostaddr outXonSent;
2320 1.1 fvdl bge_hostaddr outXoffSent;
2321 1.1 fvdl bge_hostaddr flowControlDone;
2322 1.1 fvdl bge_hostaddr dot3StatsInternalMacTransmitErrors;
2323 1.1 fvdl bge_hostaddr dot3StatsSingleCollisionFrames;
2324 1.1 fvdl bge_hostaddr dot3StatsMultipleCollisionFrames;
2325 1.1 fvdl bge_hostaddr dot3StatsDeferredTransmissions;
2326 1.1 fvdl bge_hostaddr Reserved3;
2327 1.1 fvdl bge_hostaddr dot3StatsExcessiveCollisions;
2328 1.1 fvdl bge_hostaddr dot3StatsLateCollisions;
2329 1.1 fvdl bge_hostaddr dot3Collided2Times;
2330 1.1 fvdl bge_hostaddr dot3Collided3Times;
2331 1.1 fvdl bge_hostaddr dot3Collided4Times;
2332 1.1 fvdl bge_hostaddr dot3Collided5Times;
2333 1.1 fvdl bge_hostaddr dot3Collided6Times;
2334 1.1 fvdl bge_hostaddr dot3Collided7Times;
2335 1.1 fvdl bge_hostaddr dot3Collided8Times;
2336 1.1 fvdl bge_hostaddr dot3Collided9Times;
2337 1.1 fvdl bge_hostaddr dot3Collided10Times;
2338 1.1 fvdl bge_hostaddr dot3Collided11Times;
2339 1.1 fvdl bge_hostaddr dot3Collided12Times;
2340 1.1 fvdl bge_hostaddr dot3Collided13Times;
2341 1.1 fvdl bge_hostaddr dot3Collided14Times;
2342 1.1 fvdl bge_hostaddr dot3Collided15Times;
2343 1.1 fvdl bge_hostaddr ifHCOutUcastPkts;
2344 1.1 fvdl bge_hostaddr ifHCOutMulticastPkts;
2345 1.1 fvdl bge_hostaddr ifHCOutBroadcastPkts;
2346 1.1 fvdl bge_hostaddr dot3StatsCarrierSenseErrors;
2347 1.1 fvdl bge_hostaddr ifOutDiscards;
2348 1.1 fvdl bge_hostaddr ifOutErrors;
2349 1.1 fvdl
2350 1.1 fvdl bge_hostaddr Unused2[31];
2351 1.1 fvdl
2352 1.1 fvdl /* Statistics maintained by Receive List Placement. */
2353 1.1 fvdl bge_hostaddr COSIfHCInPkts[16];
2354 1.1 fvdl bge_hostaddr COSFramesDroppedDueToFilters;
2355 1.1 fvdl bge_hostaddr nicDmaWriteQueueFull;
2356 1.1 fvdl bge_hostaddr nicDmaWriteHighPriQueueFull;
2357 1.1 fvdl bge_hostaddr nicNoMoreRxBDs;
2358 1.1 fvdl bge_hostaddr ifInDiscards;
2359 1.1 fvdl bge_hostaddr ifInErrors;
2360 1.1 fvdl bge_hostaddr nicRecvThresholdHit;
2361 1.1 fvdl
2362 1.1 fvdl bge_hostaddr Unused3[9];
2363 1.1 fvdl
2364 1.1 fvdl /* Statistics maintained by Send Data Initiator. */
2365 1.1 fvdl bge_hostaddr COSIfHCOutPkts[16];
2366 1.1 fvdl bge_hostaddr nicDmaReadQueueFull;
2367 1.1 fvdl bge_hostaddr nicDmaReadHighPriQueueFull;
2368 1.1 fvdl bge_hostaddr nicSendDataCompQueueFull;
2369 1.1 fvdl
2370 1.1 fvdl /* Statistics maintained by Host Coalescing. */
2371 1.1 fvdl bge_hostaddr nicRingSetSendProdIndex;
2372 1.1 fvdl bge_hostaddr nicRingStatusUpdate;
2373 1.1 fvdl bge_hostaddr nicInterrupts;
2374 1.1 fvdl bge_hostaddr nicAvoidedInterrupts;
2375 1.1 fvdl bge_hostaddr nicSendThresholdHit;
2376 1.1 fvdl
2377 1.1 fvdl u_int8_t Reserved4[320];
2378 1.1 fvdl };
2379 1.1 fvdl
2380 1.1 fvdl /*
2381 1.1 fvdl * Tigon general information block. This resides in host memory
2382 1.1 fvdl * and contains the status counters, ring control blocks and
2383 1.1 fvdl * producer pointers.
2384 1.1 fvdl */
2385 1.1 fvdl
2386 1.1 fvdl struct bge_gib {
2387 1.1 fvdl struct bge_stats bge_stats;
2388 1.1 fvdl struct bge_rcb bge_tx_rcb[16];
2389 1.1 fvdl struct bge_rcb bge_std_rx_rcb;
2390 1.1 fvdl struct bge_rcb bge_jumbo_rx_rcb;
2391 1.1 fvdl struct bge_rcb bge_mini_rx_rcb;
2392 1.1 fvdl struct bge_rcb bge_return_rcb;
2393 1.1 fvdl };
2394 1.1 fvdl
2395 1.1 fvdl /*
2396 1.1 fvdl * NOTE! On the Alpha, we have an alignment constraint.
2397 1.1 fvdl * The first thing in the packet is a 14-byte Ethernet header.
2398 1.1 fvdl * This means that the packet is misaligned. To compensate,
2399 1.1 fvdl * we actually offset the data 2 bytes into the cluster. This
2400 1.1 fvdl * alignes the packet after the Ethernet header at a 32-bit
2401 1.1 fvdl * boundary.
2402 1.1 fvdl */
2403 1.1 fvdl
2404 1.1 fvdl #define ETHER_ALIGN 2
2405 1.1 fvdl
2406 1.1 fvdl #define BGE_FRAMELEN ETHER_MAX_LEN
2407 1.57 tsutsui #define BGE_MAX_FRAMELEN 1536
2408 1.1 fvdl #define BGE_JUMBO_FRAMELEN ETHER_MAX_LEN_JUMBO
2409 1.1 fvdl #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2410 1.1 fvdl #define BGE_PAGE_SIZE PAGE_SIZE
2411 1.1 fvdl #define BGE_MIN_FRAMELEN 60
2412 1.1 fvdl
2413 1.1 fvdl /*
2414 1.1 fvdl * Vital product data and structures.
2415 1.1 fvdl */
2416 1.1 fvdl #define BGE_VPD_FLAG 0x8000
2417 1.24 perry
2418 1.1 fvdl /* VPD structures */
2419 1.1 fvdl struct vpd_res {
2420 1.1 fvdl u_int8_t vr_id;
2421 1.1 fvdl u_int8_t vr_len;
2422 1.1 fvdl u_int8_t vr_pad;
2423 1.1 fvdl };
2424 1.24 perry
2425 1.1 fvdl struct vpd_key {
2426 1.1 fvdl char vk_key[2];
2427 1.1 fvdl u_int8_t vk_len;
2428 1.1 fvdl };
2429 1.24 perry
2430 1.1 fvdl #define VPD_RES_ID 0x82 /* ID string */
2431 1.1 fvdl #define VPD_RES_READ 0x90 /* start of read only area */
2432 1.1 fvdl #define VPD_RES_WRITE 0x81 /* start of read/write area */
2433 1.1 fvdl #define VPD_RES_END 0x78 /* end tag */
2434 1.1 fvdl
2435 1.52 msaitoh /* Flags for phyflags in proplib. */
2436 1.49 msaitoh #define BGE_TXRING_VALID 0x00000001
2437 1.49 msaitoh #define BGE_RXRING_VALID 0x00000002
2438 1.49 msaitoh #define BGE_JUMBO_RXRING_VALID 0x00000004
2439 1.49 msaitoh #define BGE_RX_ALIGNBUG 0x00000008
2440 1.54 msaitoh #define BGE_NO_3LED 0x00000010
2441 1.49 msaitoh #define BGE_PCIX 0x00000020
2442 1.49 msaitoh #define BGE_PCIE 0x00000040
2443 1.54 msaitoh #define BGE_NO_EEPROM 0x00000100
2444 1.54 msaitoh #define BGE_JUMBO_CAPABLE 0x00000200
2445 1.54 msaitoh #define BGE_10_100_ONLY 0x00000400
2446 1.49 msaitoh #define BGE_PHY_FIBER_TBI 0x00000800
2447 1.50 msaitoh #define BGE_PHY_FIBER_MII 0x00001000
2448 1.51 msaitoh #define BGE_PHY_CRC_BUG 0x00002000
2449 1.51 msaitoh #define BGE_PHY_ADC_BUG 0x00004000
2450 1.51 msaitoh #define BGE_PHY_5704_A0_BUG 0x00008000
2451 1.51 msaitoh #define BGE_PHY_JITTER_BUG 0x00010000
2452 1.51 msaitoh #define BGE_PHY_BER_BUG 0x00020000
2453 1.51 msaitoh #define BGE_PHY_ADJUST_TRIM 0x00040000
2454 1.54 msaitoh #define BGE_NO_ETH_WIRE_SPEED 0x00080000
2455 1.50 msaitoh #define BGE_IS_5788 0x00100000
2456 1.54 msaitoh #define BGE_5705_PLUS 0x00200000
2457 1.61 msaitoh #define BGE_575X_PLUS 0x00400000
2458 1.54 msaitoh #define BGE_5755_PLUS 0x00800000
2459 1.54 msaitoh #define BGE_5714_FAMILY 0x01000000
2460 1.54 msaitoh #define BGE_5700_FAMILY 0x02000000
2461 1.62 msaitoh #define BGE_5717_PLUS 0x04000000
2462 1.62 msaitoh #define BGE_57765_PLUS 0x08000000
2463 1.62 msaitoh #define BGE_CPMU_PRESENT 0x20000000
2464 1.62 msaitoh #define BGE_TSO 0x80000000
2465