Home | History | Annotate | Line # | Download | only in pci
if_bgereg.h revision 1.8
      1  1.8  jonathan /*	$NetBSD: if_bgereg.h,v 1.8 2003/03/06 20:53:06 jonathan Exp $	*/
      2  1.1      fvdl /*
      3  1.1      fvdl  * Copyright (c) 2001 Wind River Systems
      4  1.1      fvdl  * Copyright (c) 1997, 1998, 1999, 2001
      5  1.1      fvdl  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
      6  1.1      fvdl  *
      7  1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8  1.1      fvdl  * modification, are permitted provided that the following conditions
      9  1.1      fvdl  * are met:
     10  1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11  1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12  1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14  1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15  1.1      fvdl  * 3. All advertising materials mentioning features or use of this software
     16  1.1      fvdl  *    must display the following acknowledgement:
     17  1.1      fvdl  *	This product includes software developed by Bill Paul.
     18  1.1      fvdl  * 4. Neither the name of the author nor the names of any co-contributors
     19  1.1      fvdl  *    may be used to endorse or promote products derived from this software
     20  1.1      fvdl  *    without specific prior written permission.
     21  1.1      fvdl  *
     22  1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  1.1      fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.1      fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.1      fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.1      fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.1      fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1      fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  1.1      fvdl  * THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1      fvdl  *
     34  1.1      fvdl  * $FreeBSD: if_bgereg.h,v 1.4 2002/04/04 06:01:31 wpaul Exp $
     35  1.1      fvdl  */
     36  1.1      fvdl 
     37  1.1      fvdl /*
     38  1.1      fvdl  * BCM570x memory map. The internal memory layout varies somewhat
     39  1.1      fvdl  * depending on whether or not we have external SSRAM attached.
     40  1.1      fvdl  * The BCM5700 can have up to 16MB of external memory. The BCM5701
     41  1.1      fvdl  * is apparently not designed to use external SSRAM. The mappings
     42  1.1      fvdl  * up to the first 4 send rings are the same for both internal and
     43  1.1      fvdl  * external memory configurations. Note that mini RX ring space is
     44  1.1      fvdl  * only available with external SSRAM configurations, which means
     45  1.1      fvdl  * the mini RX ring is not supported on the BCM5701.
     46  1.1      fvdl  *
     47  1.1      fvdl  * The NIC's memory can be accessed by the host in one of 3 ways:
     48  1.1      fvdl  *
     49  1.1      fvdl  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
     50  1.1      fvdl  *    registers in PCI config space can be used to read any 32-bit
     51  1.1      fvdl  *    address within the NIC's memory.
     52  1.1      fvdl  *
     53  1.1      fvdl  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
     54  1.1      fvdl  *    space can be used in conjunction with the memory window in the
     55  1.1      fvdl  *    device register space at offset 0x8000 to read any 32K chunk
     56  1.1      fvdl  *    of NIC memory.
     57  1.1      fvdl  *
     58  1.1      fvdl  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
     59  1.1      fvdl  *    set, the device I/O mapping consumes 32MB of host address space,
     60  1.1      fvdl  *    allowing all of the registers and internal NIC memory to be
     61  1.1      fvdl  *    accessed directly. NIC memory addresses are offset by 0x01000000.
     62  1.1      fvdl  *    Flat mode consumes so much host address space that it is not
     63  1.1      fvdl  *    recommended.
     64  1.1      fvdl  */
     65  1.1      fvdl #define BGE_PAGE_ZERO			0x00000000
     66  1.1      fvdl #define BGE_PAGE_ZERO_END		0x000000FF
     67  1.1      fvdl #define BGE_SEND_RING_RCB		0x00000100
     68  1.1      fvdl #define BGE_SEND_RING_RCB_END		0x000001FF
     69  1.1      fvdl #define BGE_RX_RETURN_RING_RCB		0x00000200
     70  1.1      fvdl #define BGE_RX_RETURN_RING_RCB_END	0x000002FF
     71  1.1      fvdl #define BGE_STATS_BLOCK			0x00000300
     72  1.1      fvdl #define BGE_STATS_BLOCK_END		0x00000AFF
     73  1.1      fvdl #define BGE_STATUS_BLOCK		0x00000B00
     74  1.1      fvdl #define BGE_STATUS_BLOCK_END		0x00000B4F
     75  1.1      fvdl #define BGE_SOFTWARE_GENCOMM		0x00000B50
     76  1.8  jonathan #define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
     77  1.8  jonathan #define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
     78  1.1      fvdl #define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
     79  1.1      fvdl #define BGE_UNMAPPED			0x00001000
     80  1.1      fvdl #define BGE_UNMAPPED_END		0x00001FFF
     81  1.1      fvdl #define BGE_DMA_DESCRIPTORS		0x00002000
     82  1.1      fvdl #define BGE_DMA_DESCRIPTORS_END		0x00003FFF
     83  1.1      fvdl #define BGE_SEND_RING_1_TO_4		0x00004000
     84  1.1      fvdl #define BGE_SEND_RING_1_TO_4_END	0x00005FFF
     85  1.1      fvdl 
     86  1.1      fvdl /* Mappings for internal memory configuration */
     87  1.1      fvdl #define BGE_STD_RX_RINGS		0x00006000
     88  1.1      fvdl #define BGE_STD_RX_RINGS_END		0x00006FFF
     89  1.1      fvdl #define BGE_JUMBO_RX_RINGS		0x00007000
     90  1.1      fvdl #define BGE_JUMBO_RX_RINGS_END		0x00007FFF
     91  1.1      fvdl #define BGE_BUFFPOOL_1			0x00008000
     92  1.1      fvdl #define BGE_BUFFPOOL_1_END		0x0000FFFF
     93  1.1      fvdl #define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
     94  1.1      fvdl #define BGE_BUFFPOOL_2_END		0x00017FFF
     95  1.1      fvdl #define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
     96  1.1      fvdl #define BGE_BUFFPOOL_3_END		0x0001FFFF
     97  1.1      fvdl 
     98  1.1      fvdl /* Mappings for external SSRAM configurations */
     99  1.1      fvdl #define BGE_SEND_RING_5_TO_6		0x00006000
    100  1.1      fvdl #define BGE_SEND_RING_5_TO_6_END	0x00006FFF
    101  1.1      fvdl #define BGE_SEND_RING_7_TO_8		0x00007000
    102  1.1      fvdl #define BGE_SEND_RING_7_TO_8_END	0x00007FFF
    103  1.1      fvdl #define BGE_SEND_RING_9_TO_16		0x00008000
    104  1.1      fvdl #define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
    105  1.1      fvdl #define BGE_EXT_STD_RX_RINGS		0x0000C000
    106  1.1      fvdl #define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
    107  1.1      fvdl #define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
    108  1.1      fvdl #define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
    109  1.1      fvdl #define BGE_MINI_RX_RINGS		0x0000E000
    110  1.1      fvdl #define BGE_MINI_RX_RINGS_END		0x0000FFFF
    111  1.1      fvdl #define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
    112  1.1      fvdl #define BGE_AVAIL_REGION1_END		0x00017FFF
    113  1.1      fvdl #define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
    114  1.1      fvdl #define BGE_AVAIL_REGION2_END		0x0001FFFF
    115  1.1      fvdl #define BGE_EXT_SSRAM			0x00020000
    116  1.1      fvdl #define BGE_EXT_SSRAM_END		0x000FFFFF
    117  1.1      fvdl 
    118  1.1      fvdl 
    119  1.1      fvdl /*
    120  1.1      fvdl  * BCM570x register offsets. These are memory mapped registers
    121  1.1      fvdl  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
    122  1.1      fvdl  * Each register must be accessed using 32 bit operations.
    123  1.1      fvdl  *
    124  1.1      fvdl  * All registers are accessed through a 32K shared memory block.
    125  1.1      fvdl  * The first group of registers are actually copies of the PCI
    126  1.1      fvdl  * configuration space registers.
    127  1.1      fvdl  */
    128  1.1      fvdl 
    129  1.1      fvdl /*
    130  1.1      fvdl  * PCI registers defined in the PCI 2.2 spec.
    131  1.1      fvdl  */
    132  1.1      fvdl #define BGE_PCI_VID			0x00
    133  1.1      fvdl #define BGE_PCI_DID			0x02
    134  1.1      fvdl #define BGE_PCI_CMD			0x04
    135  1.1      fvdl #define BGE_PCI_STS			0x06
    136  1.1      fvdl #define BGE_PCI_REV			0x08
    137  1.1      fvdl #define BGE_PCI_CLASS			0x09
    138  1.1      fvdl #define BGE_PCI_CACHESZ			0x0C
    139  1.1      fvdl #define BGE_PCI_LATTIMER		0x0D
    140  1.1      fvdl #define BGE_PCI_HDRTYPE			0x0E
    141  1.1      fvdl #define BGE_PCI_BIST			0x0F
    142  1.1      fvdl #define BGE_PCI_BAR0			0x10
    143  1.1      fvdl #define BGE_PCI_BAR1			0x14
    144  1.1      fvdl #define BGE_PCI_SUBSYS			0x2C
    145  1.1      fvdl #define BGE_PCI_SUBVID			0x2E
    146  1.1      fvdl #define BGE_PCI_ROMBASE			0x30
    147  1.1      fvdl #define BGE_PCI_CAPPTR			0x34
    148  1.1      fvdl #define BGE_PCI_INTLINE			0x3C
    149  1.1      fvdl #define BGE_PCI_INTPIN			0x3D
    150  1.1      fvdl #define BGE_PCI_MINGNT			0x3E
    151  1.1      fvdl #define BGE_PCI_MAXLAT			0x3F
    152  1.1      fvdl #define BGE_PCI_PCIXCAP			0x40
    153  1.1      fvdl #define BGE_PCI_NEXTPTR_PM		0x41
    154  1.1      fvdl #define BGE_PCI_PCIX_CMD		0x42
    155  1.1      fvdl #define BGE_PCI_PCIX_STS		0x44
    156  1.1      fvdl #define BGE_PCI_PWRMGMT_CAPID		0x48
    157  1.1      fvdl #define BGE_PCI_NEXTPTR_VPD		0x49
    158  1.1      fvdl #define BGE_PCI_PWRMGMT_CAPS		0x4A
    159  1.1      fvdl #define BGE_PCI_PWRMGMT_CMD		0x4C
    160  1.1      fvdl #define BGE_PCI_PWRMGMT_STS		0x4D
    161  1.1      fvdl #define BGE_PCI_PWRMGMT_DATA		0x4F
    162  1.1      fvdl #define BGE_PCI_VPD_CAPID		0x50
    163  1.1      fvdl #define BGE_PCI_NEXTPTR_MSI		0x51
    164  1.1      fvdl #define BGE_PCI_VPD_ADDR		0x52
    165  1.1      fvdl #define BGE_PCI_VPD_DATA		0x54
    166  1.1      fvdl #define BGE_PCI_MSI_CAPID		0x58
    167  1.1      fvdl #define BGE_PCI_NEXTPTR_NONE		0x59
    168  1.1      fvdl #define BGE_PCI_MSI_CTL			0x5A
    169  1.1      fvdl #define BGE_PCI_MSI_ADDR_HI		0x5C
    170  1.1      fvdl #define BGE_PCI_MSI_ADDR_LO		0x60
    171  1.1      fvdl #define BGE_PCI_MSI_DATA		0x64
    172  1.1      fvdl 
    173  1.1      fvdl /*
    174  1.1      fvdl  * PCI registers specific to the BCM570x family.
    175  1.1      fvdl  */
    176  1.1      fvdl #define BGE_PCI_MISC_CTL		0x68
    177  1.1      fvdl #define BGE_PCI_DMA_RW_CTL		0x6C
    178  1.1      fvdl #define BGE_PCI_PCISTATE		0x70
    179  1.1      fvdl #define BGE_PCI_CLKCTL			0x74
    180  1.1      fvdl #define BGE_PCI_REG_BASEADDR		0x78
    181  1.1      fvdl #define BGE_PCI_MEMWIN_BASEADDR		0x7C
    182  1.1      fvdl #define BGE_PCI_REG_DATA		0x80
    183  1.1      fvdl #define BGE_PCI_MEMWIN_DATA		0x84
    184  1.1      fvdl #define BGE_PCI_MODECTL			0x88
    185  1.1      fvdl #define BGE_PCI_MISC_CFG		0x8C
    186  1.1      fvdl #define BGE_PCI_MISC_LOCALCTL		0x90
    187  1.1      fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
    188  1.1      fvdl #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
    189  1.1      fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
    190  1.1      fvdl #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
    191  1.1      fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
    192  1.1      fvdl #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
    193  1.1      fvdl #define BGE_PCI_ISR_MBX_HI		0xB0
    194  1.1      fvdl #define BGE_PCI_ISR_MBX_LO		0xB4
    195  1.1      fvdl 
    196  1.1      fvdl /* PCI Misc. Host control register */
    197  1.1      fvdl #define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
    198  1.1      fvdl #define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
    199  1.1      fvdl #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
    200  1.1      fvdl #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
    201  1.1      fvdl #define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
    202  1.1      fvdl #define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
    203  1.1      fvdl #define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
    204  1.1      fvdl #define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
    205  1.1      fvdl #define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
    206  1.1      fvdl 
    207  1.1      fvdl #define BGE_HIF_SWAP_OPTIONS	(BGE_PCIMISCCTL_ENDIAN_WORDSWAP)
    208  1.1      fvdl #if BYTE_ORDER == LITTLE_ENDIAN
    209  1.1      fvdl #define BGE_DMA_SWAP_OPTIONS \
    210  1.1      fvdl 	BGE_MODECTL_WORDSWAP_NONFRAME| \
    211  1.1      fvdl 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
    212  1.1      fvdl #else
    213  1.1      fvdl #define BGE_DMA_SWAP_OPTIONS \
    214  1.1      fvdl 	BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \
    215  1.1      fvdl 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
    216  1.1      fvdl #endif
    217  1.1      fvdl 
    218  1.1      fvdl #define BGE_INIT \
    219  1.1      fvdl 	(BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \
    220  1.1      fvdl 	 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS)
    221  1.1      fvdl 
    222  1.1      fvdl #define BGE_ASICREV_TIGON_I		0x40000000
    223  1.1      fvdl #define BGE_ASICREV_TIGON_II		0x60000000
    224  1.2      fvdl #define BGE_ASICREV_BCM5700_A0		0x70000000
    225  1.2      fvdl #define BGE_ASICREV_BCM5700_A1		0x70010000
    226  1.1      fvdl #define BGE_ASICREV_BCM5700_B0		0x71000000
    227  1.1      fvdl #define BGE_ASICREV_BCM5700_B1		0x71020000
    228  1.1      fvdl #define BGE_ASICREV_BCM5700_B2		0x71030000
    229  1.1      fvdl #define BGE_ASICREV_BCM5700_ALTIMA	0x71040000
    230  1.1      fvdl #define BGE_ASICREV_BCM5700_C0		0x72000000
    231  1.1      fvdl #define BGE_ASICREV_BCM5701_A0		0x00000000	/* grrrr */
    232  1.1      fvdl #define BGE_ASICREV_BCM5701_B0		0x01000000
    233  1.1      fvdl #define BGE_ASICREV_BCM5701_B2		0x01020000
    234  1.1      fvdl #define BGE_ASICREV_BCM5701_B5		0x01050000
    235  1.3   thorpej #define BGE_ASICREV_BCM5703_A0		0x10000000
    236  1.3   thorpej #define BGE_ASICREV_BCM5703_A1		0x10010000
    237  1.3   thorpej #define BGE_ASICREV_BCM5703_A2		0x10020000
    238  1.5  jonathan #define BGE_ASICREV_BCM5704_A0		0x20000000
    239  1.1      fvdl 
    240  1.1      fvdl /* PCI DMA Read/Write Control register */
    241  1.1      fvdl #define BGE_PCIDMARWCTL_MINDMA		0x000000FF
    242  1.1      fvdl #define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
    243  1.1      fvdl #define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
    244  1.1      fvdl #define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
    245  1.1      fvdl #define BGE_PCIDMARWCTL_RD_WAT		0x00070000
    246  1.5  jonathan # define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
    247  1.1      fvdl #define BGE_PCIDMARWCTL_WR_WAT		0x00380000
    248  1.5  jonathan # define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
    249  1.1      fvdl #define BGE_PCIDMARWCTL_USE_MRM		0x00400000
    250  1.1      fvdl #define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
    251  1.1      fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
    252  1.5  jonathan # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	 24
    253  1.1      fvdl #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
    254  1.5  jonathan # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	 28
    255  1.5  jonathan 
    256  1.1      fvdl 
    257  1.1      fvdl #define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
    258  1.1      fvdl #define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
    259  1.1      fvdl #define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
    260  1.1      fvdl #define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
    261  1.1      fvdl #define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
    262  1.1      fvdl #define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
    263  1.1      fvdl #define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
    264  1.1      fvdl #define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
    265  1.1      fvdl 
    266  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
    267  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
    268  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
    269  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
    270  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
    271  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
    272  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
    273  1.1      fvdl #define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
    274  1.1      fvdl 
    275  1.1      fvdl /*
    276  1.1      fvdl  * PCI state register -- note, this register is read only
    277  1.1      fvdl  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
    278  1.1      fvdl  * register is set.
    279  1.1      fvdl  */
    280  1.1      fvdl #define BGE_PCISTATE_FORCE_RESET	0x00000001
    281  1.1      fvdl #define BGE_PCISTATE_INTR_STATE		0x00000002
    282  1.1      fvdl #define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
    283  1.1      fvdl #define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
    284  1.1      fvdl #define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
    285  1.1      fvdl #define BGE_PCISTATE_WANT_EXPROM	0x00000020
    286  1.1      fvdl #define BGE_PCISTATE_EXPROM_RETRY	0x00000040
    287  1.1      fvdl #define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
    288  1.1      fvdl #define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
    289  1.1      fvdl 
    290  1.1      fvdl /*
    291  1.1      fvdl  * PCI Clock Control register -- note, this register is read only
    292  1.1      fvdl  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
    293  1.1      fvdl  * register is set.
    294  1.1      fvdl  */
    295  1.1      fvdl #define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
    296  1.1      fvdl #define BGE_PCICLOCKCTL_M66EN		0x00000080
    297  1.1      fvdl #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
    298  1.1      fvdl #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
    299  1.1      fvdl #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
    300  1.1      fvdl #define BGE_PCICLOCKCTL_ALTCLK		0x00001000
    301  1.1      fvdl #define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
    302  1.1      fvdl #define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
    303  1.1      fvdl #define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
    304  1.1      fvdl #define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
    305  1.1      fvdl 
    306  1.1      fvdl 
    307  1.1      fvdl #ifndef PCIM_CMD_MWIEN
    308  1.1      fvdl #define PCIM_CMD_MWIEN			0x0010
    309  1.1      fvdl #endif
    310  1.1      fvdl 
    311  1.1      fvdl /*
    312  1.1      fvdl  * High priority mailbox registers
    313  1.1      fvdl  * Each mailbox is 64-bits wide, though we only use the
    314  1.1      fvdl  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
    315  1.1      fvdl  * first. The NIC will load the mailbox after the lower 32 bit word
    316  1.1      fvdl  * has been updated.
    317  1.1      fvdl  */
    318  1.1      fvdl #define BGE_MBX_IRQ0_HI			0x0200
    319  1.1      fvdl #define BGE_MBX_IRQ0_LO			0x0204
    320  1.1      fvdl #define BGE_MBX_IRQ1_HI			0x0208
    321  1.1      fvdl #define BGE_MBX_IRQ1_LO			0x020C
    322  1.1      fvdl #define BGE_MBX_IRQ2_HI			0x0210
    323  1.1      fvdl #define BGE_MBX_IRQ2_LO			0x0214
    324  1.1      fvdl #define BGE_MBX_IRQ3_HI			0x0218
    325  1.1      fvdl #define BGE_MBX_IRQ3_LO			0x021C
    326  1.1      fvdl #define BGE_MBX_GEN0_HI			0x0220
    327  1.1      fvdl #define BGE_MBX_GEN0_LO			0x0224
    328  1.1      fvdl #define BGE_MBX_GEN1_HI			0x0228
    329  1.1      fvdl #define BGE_MBX_GEN1_LO			0x022C
    330  1.1      fvdl #define BGE_MBX_GEN2_HI			0x0230
    331  1.1      fvdl #define BGE_MBX_GEN2_LO			0x0234
    332  1.1      fvdl #define BGE_MBX_GEN3_HI			0x0228
    333  1.1      fvdl #define BGE_MBX_GEN3_LO			0x022C
    334  1.1      fvdl #define BGE_MBX_GEN4_HI			0x0240
    335  1.1      fvdl #define BGE_MBX_GEN4_LO			0x0244
    336  1.1      fvdl #define BGE_MBX_GEN5_HI			0x0248
    337  1.1      fvdl #define BGE_MBX_GEN5_LO			0x024C
    338  1.1      fvdl #define BGE_MBX_GEN6_HI			0x0250
    339  1.1      fvdl #define BGE_MBX_GEN6_LO			0x0254
    340  1.1      fvdl #define BGE_MBX_GEN7_HI			0x0258
    341  1.1      fvdl #define BGE_MBX_GEN7_LO			0x025C
    342  1.1      fvdl #define BGE_MBX_RELOAD_STATS_HI		0x0260
    343  1.1      fvdl #define BGE_MBX_RELOAD_STATS_LO		0x0264
    344  1.1      fvdl #define BGE_MBX_RX_STD_PROD_HI		0x0268
    345  1.1      fvdl #define BGE_MBX_RX_STD_PROD_LO		0x026C
    346  1.1      fvdl #define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
    347  1.1      fvdl #define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
    348  1.1      fvdl #define BGE_MBX_RX_MINI_PROD_HI		0x0278
    349  1.1      fvdl #define BGE_MBX_RX_MINI_PROD_LO		0x027C
    350  1.1      fvdl #define BGE_MBX_RX_CONS0_HI		0x0280
    351  1.1      fvdl #define BGE_MBX_RX_CONS0_LO		0x0284
    352  1.1      fvdl #define BGE_MBX_RX_CONS1_HI		0x0288
    353  1.1      fvdl #define BGE_MBX_RX_CONS1_LO		0x028C
    354  1.1      fvdl #define BGE_MBX_RX_CONS2_HI		0x0290
    355  1.1      fvdl #define BGE_MBX_RX_CONS2_LO		0x0294
    356  1.1      fvdl #define BGE_MBX_RX_CONS3_HI		0x0298
    357  1.1      fvdl #define BGE_MBX_RX_CONS3_LO		0x029C
    358  1.1      fvdl #define BGE_MBX_RX_CONS4_HI		0x02A0
    359  1.1      fvdl #define BGE_MBX_RX_CONS4_LO		0x02A4
    360  1.1      fvdl #define BGE_MBX_RX_CONS5_HI		0x02A8
    361  1.1      fvdl #define BGE_MBX_RX_CONS5_LO		0x02AC
    362  1.1      fvdl #define BGE_MBX_RX_CONS6_HI		0x02B0
    363  1.1      fvdl #define BGE_MBX_RX_CONS6_LO		0x02B4
    364  1.1      fvdl #define BGE_MBX_RX_CONS7_HI		0x02B8
    365  1.1      fvdl #define BGE_MBX_RX_CONS7_LO		0x02BC
    366  1.1      fvdl #define BGE_MBX_RX_CONS8_HI		0x02C0
    367  1.1      fvdl #define BGE_MBX_RX_CONS8_LO		0x02C4
    368  1.1      fvdl #define BGE_MBX_RX_CONS9_HI		0x02C8
    369  1.1      fvdl #define BGE_MBX_RX_CONS9_LO		0x02CC
    370  1.1      fvdl #define BGE_MBX_RX_CONS10_HI		0x02D0
    371  1.1      fvdl #define BGE_MBX_RX_CONS10_LO		0x02D4
    372  1.1      fvdl #define BGE_MBX_RX_CONS11_HI		0x02D8
    373  1.1      fvdl #define BGE_MBX_RX_CONS11_LO		0x02DC
    374  1.1      fvdl #define BGE_MBX_RX_CONS12_HI		0x02E0
    375  1.1      fvdl #define BGE_MBX_RX_CONS12_LO		0x02E4
    376  1.1      fvdl #define BGE_MBX_RX_CONS13_HI		0x02E8
    377  1.1      fvdl #define BGE_MBX_RX_CONS13_LO		0x02EC
    378  1.1      fvdl #define BGE_MBX_RX_CONS14_HI		0x02F0
    379  1.1      fvdl #define BGE_MBX_RX_CONS14_LO		0x02F4
    380  1.1      fvdl #define BGE_MBX_RX_CONS15_HI		0x02F8
    381  1.1      fvdl #define BGE_MBX_RX_CONS15_LO		0x02FC
    382  1.1      fvdl #define BGE_MBX_TX_HOST_PROD0_HI	0x0300
    383  1.1      fvdl #define BGE_MBX_TX_HOST_PROD0_LO	0x0304
    384  1.1      fvdl #define BGE_MBX_TX_HOST_PROD1_HI	0x0308
    385  1.1      fvdl #define BGE_MBX_TX_HOST_PROD1_LO	0x030C
    386  1.1      fvdl #define BGE_MBX_TX_HOST_PROD2_HI	0x0310
    387  1.1      fvdl #define BGE_MBX_TX_HOST_PROD2_LO	0x0314
    388  1.1      fvdl #define BGE_MBX_TX_HOST_PROD3_HI	0x0318
    389  1.1      fvdl #define BGE_MBX_TX_HOST_PROD3_LO	0x031C
    390  1.1      fvdl #define BGE_MBX_TX_HOST_PROD4_HI	0x0320
    391  1.1      fvdl #define BGE_MBX_TX_HOST_PROD4_LO	0x0324
    392  1.1      fvdl #define BGE_MBX_TX_HOST_PROD5_HI	0x0328
    393  1.1      fvdl #define BGE_MBX_TX_HOST_PROD5_LO	0x032C
    394  1.1      fvdl #define BGE_MBX_TX_HOST_PROD6_HI	0x0330
    395  1.1      fvdl #define BGE_MBX_TX_HOST_PROD6_LO	0x0334
    396  1.1      fvdl #define BGE_MBX_TX_HOST_PROD7_HI	0x0338
    397  1.1      fvdl #define BGE_MBX_TX_HOST_PROD7_LO	0x033C
    398  1.1      fvdl #define BGE_MBX_TX_HOST_PROD8_HI	0x0340
    399  1.1      fvdl #define BGE_MBX_TX_HOST_PROD8_LO	0x0344
    400  1.1      fvdl #define BGE_MBX_TX_HOST_PROD9_HI	0x0348
    401  1.1      fvdl #define BGE_MBX_TX_HOST_PROD9_LO	0x034C
    402  1.1      fvdl #define BGE_MBX_TX_HOST_PROD10_HI	0x0350
    403  1.1      fvdl #define BGE_MBX_TX_HOST_PROD10_LO	0x0354
    404  1.1      fvdl #define BGE_MBX_TX_HOST_PROD11_HI	0x0358
    405  1.1      fvdl #define BGE_MBX_TX_HOST_PROD11_LO	0x035C
    406  1.1      fvdl #define BGE_MBX_TX_HOST_PROD12_HI	0x0360
    407  1.1      fvdl #define BGE_MBX_TX_HOST_PROD12_LO	0x0364
    408  1.1      fvdl #define BGE_MBX_TX_HOST_PROD13_HI	0x0368
    409  1.1      fvdl #define BGE_MBX_TX_HOST_PROD13_LO	0x036C
    410  1.1      fvdl #define BGE_MBX_TX_HOST_PROD14_HI	0x0370
    411  1.1      fvdl #define BGE_MBX_TX_HOST_PROD14_LO	0x0374
    412  1.1      fvdl #define BGE_MBX_TX_HOST_PROD15_HI	0x0378
    413  1.1      fvdl #define BGE_MBX_TX_HOST_PROD15_LO	0x037C
    414  1.1      fvdl #define BGE_MBX_TX_NIC_PROD0_HI		0x0380
    415  1.1      fvdl #define BGE_MBX_TX_NIC_PROD0_LO		0x0384
    416  1.1      fvdl #define BGE_MBX_TX_NIC_PROD1_HI		0x0388
    417  1.1      fvdl #define BGE_MBX_TX_NIC_PROD1_LO		0x038C
    418  1.1      fvdl #define BGE_MBX_TX_NIC_PROD2_HI		0x0390
    419  1.1      fvdl #define BGE_MBX_TX_NIC_PROD2_LO		0x0394
    420  1.1      fvdl #define BGE_MBX_TX_NIC_PROD3_HI		0x0398
    421  1.1      fvdl #define BGE_MBX_TX_NIC_PROD3_LO		0x039C
    422  1.1      fvdl #define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
    423  1.1      fvdl #define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
    424  1.1      fvdl #define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
    425  1.1      fvdl #define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
    426  1.1      fvdl #define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
    427  1.1      fvdl #define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
    428  1.1      fvdl #define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
    429  1.1      fvdl #define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
    430  1.1      fvdl #define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
    431  1.1      fvdl #define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
    432  1.1      fvdl #define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
    433  1.1      fvdl #define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
    434  1.1      fvdl #define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
    435  1.1      fvdl #define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
    436  1.1      fvdl #define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
    437  1.1      fvdl #define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
    438  1.1      fvdl #define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
    439  1.1      fvdl #define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
    440  1.1      fvdl #define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
    441  1.1      fvdl #define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
    442  1.1      fvdl #define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
    443  1.1      fvdl #define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
    444  1.1      fvdl #define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
    445  1.1      fvdl #define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
    446  1.1      fvdl 
    447  1.1      fvdl #define BGE_TX_RINGS_MAX		4
    448  1.1      fvdl #define BGE_TX_RINGS_EXTSSRAM_MAX	16
    449  1.1      fvdl #define BGE_RX_RINGS_MAX		16
    450  1.1      fvdl 
    451  1.1      fvdl /* Ethernet MAC control registers */
    452  1.1      fvdl #define BGE_MAC_MODE			0x0400
    453  1.1      fvdl #define BGE_MAC_STS			0x0404
    454  1.1      fvdl #define BGE_MAC_EVT_ENB			0x0408
    455  1.1      fvdl #define BGE_MAC_LED_CTL			0x040C
    456  1.1      fvdl #define BGE_MAC_ADDR1_LO		0x0410
    457  1.1      fvdl #define BGE_MAC_ADDR1_HI		0x0414
    458  1.1      fvdl #define BGE_MAC_ADDR2_LO		0x0418
    459  1.1      fvdl #define BGE_MAC_ADDR2_HI		0x041C
    460  1.1      fvdl #define BGE_MAC_ADDR3_LO		0x0420
    461  1.1      fvdl #define BGE_MAC_ADDR3_HI		0x0424
    462  1.1      fvdl #define BGE_MAC_ADDR4_LO		0x0428
    463  1.1      fvdl #define BGE_MAC_ADDR4_HI		0x042C
    464  1.1      fvdl #define BGE_WOL_PATPTR			0x0430
    465  1.1      fvdl #define BGE_WOL_PATCFG			0x0434
    466  1.1      fvdl #define BGE_TX_RANDOM_BACKOFF		0x0438
    467  1.1      fvdl #define BGE_RX_MTU			0x043C
    468  1.1      fvdl #define BGE_GBIT_PCS_TEST		0x0440
    469  1.1      fvdl #define BGE_TX_TBI_AUTONEG		0x0444
    470  1.1      fvdl #define BGE_RX_TBI_AUTONEG		0x0448
    471  1.1      fvdl #define BGE_MI_COMM			0x044C
    472  1.1      fvdl #define BGE_MI_STS			0x0450
    473  1.1      fvdl #define BGE_MI_MODE			0x0454
    474  1.1      fvdl #define BGE_AUTOPOLL_STS		0x0458
    475  1.1      fvdl #define BGE_TX_MODE			0x045C
    476  1.1      fvdl #define BGE_TX_STS			0x0460
    477  1.1      fvdl #define BGE_TX_LENGTHS			0x0464
    478  1.1      fvdl #define BGE_RX_MODE			0x0468
    479  1.1      fvdl #define BGE_RX_STS			0x046C
    480  1.1      fvdl #define BGE_MAR0			0x0470
    481  1.1      fvdl #define BGE_MAR1			0x0474
    482  1.1      fvdl #define BGE_MAR2			0x0478
    483  1.1      fvdl #define BGE_MAR3			0x047C
    484  1.1      fvdl #define BGE_RX_BD_RULES_CTL0		0x0480
    485  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL0	0x0484
    486  1.1      fvdl #define BGE_RX_BD_RULES_CTL1		0x0488
    487  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL1	0x048C
    488  1.1      fvdl #define BGE_RX_BD_RULES_CTL2		0x0490
    489  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL2	0x0494
    490  1.1      fvdl #define BGE_RX_BD_RULES_CTL3		0x0498
    491  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL3	0x049C
    492  1.1      fvdl #define BGE_RX_BD_RULES_CTL4		0x04A0
    493  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL4	0x04A4
    494  1.1      fvdl #define BGE_RX_BD_RULES_CTL5		0x04A8
    495  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL5	0x04AC
    496  1.1      fvdl #define BGE_RX_BD_RULES_CTL6		0x04B0
    497  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL6	0x04B4
    498  1.1      fvdl #define BGE_RX_BD_RULES_CTL7		0x04B8
    499  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL7	0x04BC
    500  1.1      fvdl #define BGE_RX_BD_RULES_CTL8		0x04C0
    501  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL8	0x04C4
    502  1.1      fvdl #define BGE_RX_BD_RULES_CTL9		0x04C8
    503  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL9	0x04CC
    504  1.1      fvdl #define BGE_RX_BD_RULES_CTL10		0x04D0
    505  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL10	0x04D4
    506  1.1      fvdl #define BGE_RX_BD_RULES_CTL11		0x04D8
    507  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL11	0x04DC
    508  1.1      fvdl #define BGE_RX_BD_RULES_CTL12		0x04E0
    509  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL12	0x04E4
    510  1.1      fvdl #define BGE_RX_BD_RULES_CTL13		0x04E8
    511  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL13	0x04EC
    512  1.1      fvdl #define BGE_RX_BD_RULES_CTL14		0x04F0
    513  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL14	0x04F4
    514  1.1      fvdl #define BGE_RX_BD_RULES_CTL15		0x04F8
    515  1.1      fvdl #define BGE_RX_BD_RULES_MASKVAL15	0x04FC
    516  1.1      fvdl #define BGE_RX_RULES_CFG		0x0500
    517  1.1      fvdl #define BGE_RX_STATS			0x0800
    518  1.1      fvdl #define BGE_TX_STATS			0x0880
    519  1.1      fvdl 
    520  1.1      fvdl /* Ethernet MAC Mode register */
    521  1.1      fvdl #define BGE_MACMODE_RESET		0x00000001
    522  1.1      fvdl #define BGE_MACMODE_HALF_DUPLEX		0x00000002
    523  1.1      fvdl #define BGE_MACMODE_PORTMODE		0x0000000C
    524  1.1      fvdl #define BGE_MACMODE_LOOPBACK		0x00000010
    525  1.1      fvdl #define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
    526  1.1      fvdl #define BGE_MACMODE_TX_BURST_ENB	0x00000100
    527  1.1      fvdl #define BGE_MACMODE_MAX_DEFER		0x00000200
    528  1.1      fvdl #define BGE_MACMODE_LINK_POLARITY	0x00000400
    529  1.1      fvdl #define BGE_MACMODE_RX_STATS_ENB	0x00000800
    530  1.1      fvdl #define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
    531  1.1      fvdl #define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
    532  1.1      fvdl #define BGE_MACMODE_TX_STATS_ENB	0x00004000
    533  1.1      fvdl #define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
    534  1.1      fvdl #define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
    535  1.1      fvdl #define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
    536  1.1      fvdl #define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
    537  1.1      fvdl #define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
    538  1.1      fvdl #define BGE_MACMODE_MIP_ENB		0x00100000
    539  1.1      fvdl #define BGE_MACMODE_TXDMA_ENB		0x00200000
    540  1.1      fvdl #define BGE_MACMODE_RXDMA_ENB		0x00400000
    541  1.1      fvdl #define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
    542  1.1      fvdl 
    543  1.1      fvdl #define BGE_PORTMODE_NONE		0x00000000
    544  1.1      fvdl #define BGE_PORTMODE_MII		0x00000004
    545  1.1      fvdl #define BGE_PORTMODE_GMII		0x00000008
    546  1.1      fvdl #define BGE_PORTMODE_TBI		0x0000000C
    547  1.1      fvdl 
    548  1.1      fvdl /* MAC Status register */
    549  1.1      fvdl #define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
    550  1.1      fvdl #define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
    551  1.1      fvdl #define BGE_MACSTAT_RX_CFG		0x00000004
    552  1.1      fvdl #define BGE_MACSTAT_CFG_CHANGED		0x00000008
    553  1.1      fvdl #define BGE_MACSTAT_SYNC_CHANGED	0x00000010
    554  1.1      fvdl #define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
    555  1.1      fvdl #define BGE_MACSTAT_LINK_CHANGED	0x00001000
    556  1.1      fvdl #define BGE_MACSTAT_MI_COMPLETE		0x00400000
    557  1.1      fvdl #define BGE_MACSTAT_MI_INTERRUPT	0x00800000
    558  1.1      fvdl #define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
    559  1.1      fvdl #define BGE_MACSTAT_ODI_ERROR		0x02000000
    560  1.1      fvdl #define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
    561  1.1      fvdl #define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
    562  1.1      fvdl 
    563  1.1      fvdl /* MAC Event Enable Register */
    564  1.1      fvdl #define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
    565  1.1      fvdl #define BGE_EVTENB_LINK_CHANGED		0x00001000
    566  1.1      fvdl #define BGE_EVTENB_MI_COMPLETE		0x00400000
    567  1.1      fvdl #define BGE_EVTENB_MI_INTERRUPT		0x00800000
    568  1.1      fvdl #define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
    569  1.1      fvdl #define BGE_EVTENB_ODI_ERROR		0x02000000
    570  1.1      fvdl #define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
    571  1.1      fvdl #define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
    572  1.1      fvdl 
    573  1.1      fvdl /* LED Control Register */
    574  1.1      fvdl #define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
    575  1.1      fvdl #define BGE_LEDCTL_1000MBPS_LED		0x00000002
    576  1.1      fvdl #define BGE_LEDCTL_100MBPS_LED		0x00000004
    577  1.1      fvdl #define BGE_LEDCTL_10MBPS_LED		0x00000008
    578  1.1      fvdl #define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
    579  1.1      fvdl #define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
    580  1.1      fvdl #define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
    581  1.1      fvdl #define BGE_LEDCTL_1000MBPS_STS		0x00000080
    582  1.1      fvdl #define BGE_LEDCTL_100MBPS_STS		0x00000100
    583  1.1      fvdl #define BGE_LEDCTL_10MBPS_STS		0x00000200
    584  1.1      fvdl #define BGE_LEDCTL_TRADLED_STS		0x00000400
    585  1.1      fvdl #define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
    586  1.1      fvdl #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
    587  1.1      fvdl 
    588  1.1      fvdl /* TX backoff seed register */
    589  1.1      fvdl #define BGE_TX_BACKOFF_SEED_MASK	0x3F
    590  1.1      fvdl 
    591  1.1      fvdl /* Autopoll status register */
    592  1.1      fvdl #define BGE_AUTOPOLLSTS_ERROR		0x00000001
    593  1.1      fvdl 
    594  1.1      fvdl /* Transmit MAC mode register */
    595  1.1      fvdl #define BGE_TXMODE_RESET		0x00000001
    596  1.1      fvdl #define BGE_TXMODE_ENABLE		0x00000002
    597  1.1      fvdl #define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
    598  1.1      fvdl #define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
    599  1.1      fvdl #define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
    600  1.1      fvdl 
    601  1.1      fvdl /* Transmit MAC status register */
    602  1.1      fvdl #define BGE_TXSTAT_RX_XOFFED		0x00000001
    603  1.1      fvdl #define BGE_TXSTAT_SENT_XOFF		0x00000002
    604  1.1      fvdl #define BGE_TXSTAT_SENT_XON		0x00000004
    605  1.1      fvdl #define BGE_TXSTAT_LINK_UP		0x00000008
    606  1.1      fvdl #define BGE_TXSTAT_ODI_UFLOW		0x00000010
    607  1.1      fvdl #define BGE_TXSTAT_ODI_OFLOW		0x00000020
    608  1.1      fvdl 
    609  1.1      fvdl /* Transmit MAC lengths register */
    610  1.1      fvdl #define BGE_TXLEN_SLOTTIME		0x000000FF
    611  1.1      fvdl #define BGE_TXLEN_IPG			0x00000F00
    612  1.1      fvdl #define BGE_TXLEN_CRS			0x00003000
    613  1.1      fvdl 
    614  1.1      fvdl /* Receive MAC mode register */
    615  1.1      fvdl #define BGE_RXMODE_RESET		0x00000001
    616  1.1      fvdl #define BGE_RXMODE_ENABLE		0x00000002
    617  1.1      fvdl #define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
    618  1.1      fvdl #define BGE_RXMODE_RX_GIANTS		0x00000020
    619  1.1      fvdl #define BGE_RXMODE_RX_RUNTS		0x00000040
    620  1.1      fvdl #define BGE_RXMODE_8022_LENCHECK	0x00000080
    621  1.1      fvdl #define BGE_RXMODE_RX_PROMISC		0x00000100
    622  1.1      fvdl #define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
    623  1.1      fvdl #define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
    624  1.1      fvdl 
    625  1.1      fvdl /* Receive MAC status register */
    626  1.1      fvdl #define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
    627  1.1      fvdl #define BGE_RXSTAT_RCVD_XOFF		0x00000002
    628  1.1      fvdl #define BGE_RXSTAT_RCVD_XON		0x00000004
    629  1.1      fvdl 
    630  1.1      fvdl /* Receive Rules Control register */
    631  1.1      fvdl #define BGE_RXRULECTL_OFFSET		0x000000FF
    632  1.1      fvdl #define BGE_RXRULECTL_CLASS		0x00001F00
    633  1.1      fvdl #define BGE_RXRULECTL_HDRTYPE		0x0000E000
    634  1.1      fvdl #define BGE_RXRULECTL_COMPARE_OP	0x00030000
    635  1.1      fvdl #define BGE_RXRULECTL_MAP		0x01000000
    636  1.1      fvdl #define BGE_RXRULECTL_DISCARD		0x02000000
    637  1.1      fvdl #define BGE_RXRULECTL_MASK		0x04000000
    638  1.1      fvdl #define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
    639  1.1      fvdl #define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
    640  1.1      fvdl #define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
    641  1.1      fvdl #define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
    642  1.1      fvdl 
    643  1.1      fvdl /* Receive Rules Mask register */
    644  1.1      fvdl #define BGE_RXRULEMASK_VALUE		0x0000FFFF
    645  1.1      fvdl #define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
    646  1.1      fvdl 
    647  1.1      fvdl /* MI communication register */
    648  1.1      fvdl #define BGE_MICOMM_DATA			0x0000FFFF
    649  1.1      fvdl #define BGE_MICOMM_REG			0x001F0000
    650  1.1      fvdl #define BGE_MICOMM_PHY			0x03E00000
    651  1.1      fvdl #define BGE_MICOMM_CMD			0x0C000000
    652  1.1      fvdl #define BGE_MICOMM_READFAIL		0x10000000
    653  1.1      fvdl #define BGE_MICOMM_BUSY			0x20000000
    654  1.1      fvdl 
    655  1.1      fvdl #define BGE_MIREG(x)	((x & 0x1F) << 16)
    656  1.1      fvdl #define BGE_MIPHY(x)	((x & 0x1F) << 21)
    657  1.1      fvdl #define BGE_MICMD_WRITE			0x04000000
    658  1.1      fvdl #define BGE_MICMD_READ			0x08000000
    659  1.1      fvdl 
    660  1.1      fvdl /* MI status register */
    661  1.1      fvdl #define BGE_MISTS_LINK			0x00000001
    662  1.1      fvdl #define BGE_MISTS_10MBPS		0x00000002
    663  1.1      fvdl 
    664  1.1      fvdl #define BGE_MIMODE_SHORTPREAMBLE	0x00000002
    665  1.1      fvdl #define BGE_MIMODE_AUTOPOLL		0x00000010
    666  1.1      fvdl #define BGE_MIMODE_CLKCNT		0x001F0000
    667  1.1      fvdl 
    668  1.1      fvdl 
    669  1.1      fvdl /*
    670  1.1      fvdl  * Send data initiator control registers.
    671  1.1      fvdl  */
    672  1.1      fvdl #define BGE_SDI_MODE			0x0C00
    673  1.1      fvdl #define BGE_SDI_STATUS			0x0C04
    674  1.1      fvdl #define BGE_SDI_STATS_CTL		0x0C08
    675  1.1      fvdl #define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
    676  1.1      fvdl #define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
    677  1.1      fvdl #define BGE_LOCSTATS_COS0		0x0C80
    678  1.1      fvdl #define BGE_LOCSTATS_COS1		0x0C84
    679  1.1      fvdl #define BGE_LOCSTATS_COS2		0x0C88
    680  1.1      fvdl #define BGE_LOCSTATS_COS3		0x0C8C
    681  1.1      fvdl #define BGE_LOCSTATS_COS4		0x0C90
    682  1.1      fvdl #define BGE_LOCSTATS_COS5		0x0C84
    683  1.1      fvdl #define BGE_LOCSTATS_COS6		0x0C98
    684  1.1      fvdl #define BGE_LOCSTATS_COS7		0x0C9C
    685  1.1      fvdl #define BGE_LOCSTATS_COS8		0x0CA0
    686  1.1      fvdl #define BGE_LOCSTATS_COS9		0x0CA4
    687  1.1      fvdl #define BGE_LOCSTATS_COS10		0x0CA8
    688  1.1      fvdl #define BGE_LOCSTATS_COS11		0x0CAC
    689  1.1      fvdl #define BGE_LOCSTATS_COS12		0x0CB0
    690  1.1      fvdl #define BGE_LOCSTATS_COS13		0x0CB4
    691  1.1      fvdl #define BGE_LOCSTATS_COS14		0x0CB8
    692  1.1      fvdl #define BGE_LOCSTATS_COS15		0x0CBC
    693  1.1      fvdl #define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
    694  1.1      fvdl #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
    695  1.1      fvdl #define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
    696  1.1      fvdl #define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
    697  1.1      fvdl #define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
    698  1.1      fvdl #define BGE_LOCSTATS_IRQS		0x0CD4
    699  1.1      fvdl #define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
    700  1.1      fvdl #define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
    701  1.1      fvdl 
    702  1.1      fvdl /* Send Data Initiator mode register */
    703  1.1      fvdl #define BGE_SDIMODE_RESET		0x00000001
    704  1.1      fvdl #define BGE_SDIMODE_ENABLE		0x00000002
    705  1.1      fvdl #define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
    706  1.1      fvdl 
    707  1.1      fvdl /* Send Data Initiator stats register */
    708  1.1      fvdl #define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
    709  1.1      fvdl 
    710  1.1      fvdl /* Send Data Initiator stats control register */
    711  1.1      fvdl #define BGE_SDISTATSCTL_ENABLE		0x00000001
    712  1.1      fvdl #define BGE_SDISTATSCTL_FASTER		0x00000002
    713  1.1      fvdl #define BGE_SDISTATSCTL_CLEAR		0x00000004
    714  1.1      fvdl #define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
    715  1.1      fvdl #define BGE_SDISTATSCTL_FORCEZERO	0x00000010
    716  1.1      fvdl 
    717  1.1      fvdl /*
    718  1.1      fvdl  * Send Data Completion Control registers
    719  1.1      fvdl  */
    720  1.1      fvdl #define BGE_SDC_MODE			0x1000
    721  1.1      fvdl #define BGE_SDC_STATUS			0x1004
    722  1.1      fvdl 
    723  1.1      fvdl /* Send Data completion mode register */
    724  1.1      fvdl #define BGE_SDCMODE_RESET		0x00000001
    725  1.1      fvdl #define BGE_SDCMODE_ENABLE		0x00000002
    726  1.1      fvdl #define BGE_SDCMODE_ATTN		0x00000004
    727  1.1      fvdl 
    728  1.1      fvdl /* Send Data completion status register */
    729  1.1      fvdl #define BGE_SDCSTAT_ATTN		0x00000004
    730  1.1      fvdl 
    731  1.1      fvdl /*
    732  1.1      fvdl  * Send BD Ring Selector Control registers
    733  1.1      fvdl  */
    734  1.1      fvdl #define BGE_SRS_MODE			0x1400
    735  1.1      fvdl #define BGE_SRS_STATUS			0x1404
    736  1.1      fvdl #define BGE_SRS_HWDIAG			0x1408
    737  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS0		0x1440
    738  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS1		0x1444
    739  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS2		0x1448
    740  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS3		0x144C
    741  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS4		0x1450
    742  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS5		0x1454
    743  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS6		0x1458
    744  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS7		0x145C
    745  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS8		0x1460
    746  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS9		0x1464
    747  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS10		0x1468
    748  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS11		0x146C
    749  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS12		0x1470
    750  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS13		0x1474
    751  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS14		0x1478
    752  1.1      fvdl #define BGE_SRS_LOC_NIC_CONS15		0x147C
    753  1.1      fvdl 
    754  1.1      fvdl /* Send BD Ring Selector Mode register */
    755  1.1      fvdl #define BGE_SRSMODE_RESET		0x00000001
    756  1.1      fvdl #define BGE_SRSMODE_ENABLE		0x00000002
    757  1.1      fvdl #define BGE_SRSMODE_ATTN		0x00000004
    758  1.1      fvdl 
    759  1.1      fvdl /* Send BD Ring Selector Status register */
    760  1.1      fvdl #define BGE_SRSSTAT_ERROR		0x00000004
    761  1.1      fvdl 
    762  1.1      fvdl /* Send BD Ring Selector HW Diagnostics register */
    763  1.1      fvdl #define BGE_SRSHWDIAG_STATE		0x0000000F
    764  1.1      fvdl #define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
    765  1.1      fvdl #define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
    766  1.1      fvdl #define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
    767  1.1      fvdl 
    768  1.1      fvdl /*
    769  1.1      fvdl  * Send BD Initiator Selector Control registers
    770  1.1      fvdl  */
    771  1.1      fvdl #define BGE_SBDI_MODE			0x1800
    772  1.1      fvdl #define BGE_SBDI_STATUS			0x1804
    773  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD0		0x1808
    774  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD1		0x180C
    775  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD2		0x1810
    776  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD3		0x1814
    777  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD4		0x1818
    778  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD5		0x181C
    779  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD6		0x1820
    780  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD7		0x1824
    781  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD8		0x1828
    782  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD9		0x182C
    783  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD10		0x1830
    784  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD11		0x1834
    785  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD12		0x1838
    786  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD13		0x183C
    787  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD14		0x1840
    788  1.1      fvdl #define BGE_SBDI_LOC_NIC_PROD15		0x1844
    789  1.1      fvdl 
    790  1.1      fvdl /* Send BD Initiator Mode register */
    791  1.1      fvdl #define BGE_SBDIMODE_RESET		0x00000001
    792  1.1      fvdl #define BGE_SBDIMODE_ENABLE		0x00000002
    793  1.1      fvdl #define BGE_SBDIMODE_ATTN		0x00000004
    794  1.1      fvdl 
    795  1.1      fvdl /* Send BD Initiator Status register */
    796  1.1      fvdl #define BGE_SBDISTAT_ERROR		0x00000004
    797  1.1      fvdl 
    798  1.1      fvdl /*
    799  1.1      fvdl  * Send BD Completion Control registers
    800  1.1      fvdl  */
    801  1.1      fvdl #define BGE_SBDC_MODE			0x1C00
    802  1.1      fvdl #define BGE_SBDC_STATUS			0x1C04
    803  1.1      fvdl 
    804  1.1      fvdl /* Send BD Completion Control Mode register */
    805  1.1      fvdl #define BGE_SBDCMODE_RESET		0x00000001
    806  1.1      fvdl #define BGE_SBDCMODE_ENABLE		0x00000002
    807  1.1      fvdl #define BGE_SBDCMODE_ATTN		0x00000004
    808  1.1      fvdl 
    809  1.1      fvdl /* Send BD Completion Control Status register */
    810  1.1      fvdl #define BGE_SBDCSTAT_ATTN		0x00000004
    811  1.1      fvdl 
    812  1.1      fvdl /*
    813  1.1      fvdl  * Receive List Placement Control registers
    814  1.1      fvdl  */
    815  1.1      fvdl #define BGE_RXLP_MODE			0x2000
    816  1.1      fvdl #define BGE_RXLP_STATUS			0x2004
    817  1.1      fvdl #define BGE_RXLP_SEL_LIST_LOCK		0x2008
    818  1.1      fvdl #define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
    819  1.1      fvdl #define BGE_RXLP_CFG			0x2010
    820  1.1      fvdl #define BGE_RXLP_STATS_CTL		0x2014
    821  1.1      fvdl #define BGE_RXLP_STATS_ENABLE_MASK	0x2018
    822  1.1      fvdl #define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
    823  1.1      fvdl #define BGE_RXLP_HEAD0			0x2100
    824  1.1      fvdl #define BGE_RXLP_TAIL0			0x2104
    825  1.1      fvdl #define BGE_RXLP_COUNT0			0x2108
    826  1.1      fvdl #define BGE_RXLP_HEAD1			0x2110
    827  1.1      fvdl #define BGE_RXLP_TAIL1			0x2114
    828  1.1      fvdl #define BGE_RXLP_COUNT1			0x2118
    829  1.1      fvdl #define BGE_RXLP_HEAD2			0x2120
    830  1.1      fvdl #define BGE_RXLP_TAIL2			0x2124
    831  1.1      fvdl #define BGE_RXLP_COUNT2			0x2128
    832  1.1      fvdl #define BGE_RXLP_HEAD3			0x2130
    833  1.1      fvdl #define BGE_RXLP_TAIL3			0x2134
    834  1.1      fvdl #define BGE_RXLP_COUNT3			0x2138
    835  1.1      fvdl #define BGE_RXLP_HEAD4			0x2140
    836  1.1      fvdl #define BGE_RXLP_TAIL4			0x2144
    837  1.1      fvdl #define BGE_RXLP_COUNT4			0x2148
    838  1.1      fvdl #define BGE_RXLP_HEAD5			0x2150
    839  1.1      fvdl #define BGE_RXLP_TAIL5			0x2154
    840  1.1      fvdl #define BGE_RXLP_COUNT5			0x2158
    841  1.1      fvdl #define BGE_RXLP_HEAD6			0x2160
    842  1.1      fvdl #define BGE_RXLP_TAIL6			0x2164
    843  1.1      fvdl #define BGE_RXLP_COUNT6			0x2168
    844  1.1      fvdl #define BGE_RXLP_HEAD7			0x2170
    845  1.1      fvdl #define BGE_RXLP_TAIL7			0x2174
    846  1.1      fvdl #define BGE_RXLP_COUNT7			0x2178
    847  1.1      fvdl #define BGE_RXLP_HEAD8			0x2180
    848  1.1      fvdl #define BGE_RXLP_TAIL8			0x2184
    849  1.1      fvdl #define BGE_RXLP_COUNT8			0x2188
    850  1.1      fvdl #define BGE_RXLP_HEAD9			0x2190
    851  1.1      fvdl #define BGE_RXLP_TAIL9			0x2194
    852  1.1      fvdl #define BGE_RXLP_COUNT9			0x2198
    853  1.1      fvdl #define BGE_RXLP_HEAD10			0x21A0
    854  1.1      fvdl #define BGE_RXLP_TAIL10			0x21A4
    855  1.1      fvdl #define BGE_RXLP_COUNT10		0x21A8
    856  1.1      fvdl #define BGE_RXLP_HEAD11			0x21B0
    857  1.1      fvdl #define BGE_RXLP_TAIL11			0x21B4
    858  1.1      fvdl #define BGE_RXLP_COUNT11		0x21B8
    859  1.1      fvdl #define BGE_RXLP_HEAD12			0x21C0
    860  1.1      fvdl #define BGE_RXLP_TAIL12			0x21C4
    861  1.1      fvdl #define BGE_RXLP_COUNT12		0x21C8
    862  1.1      fvdl #define BGE_RXLP_HEAD13			0x21D0
    863  1.1      fvdl #define BGE_RXLP_TAIL13			0x21D4
    864  1.1      fvdl #define BGE_RXLP_COUNT13		0x21D8
    865  1.1      fvdl #define BGE_RXLP_HEAD14			0x21E0
    866  1.1      fvdl #define BGE_RXLP_TAIL14			0x21E4
    867  1.1      fvdl #define BGE_RXLP_COUNT14		0x21E8
    868  1.1      fvdl #define BGE_RXLP_HEAD15			0x21F0
    869  1.1      fvdl #define BGE_RXLP_TAIL15			0x21F4
    870  1.1      fvdl #define BGE_RXLP_COUNT15		0x21F8
    871  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS0		0x2200
    872  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS1		0x2204
    873  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS2		0x2208
    874  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS3		0x220C
    875  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS4		0x2210
    876  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS5		0x2214
    877  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS6		0x2218
    878  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS7		0x221C
    879  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS8		0x2220
    880  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS9		0x2224
    881  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS10		0x2228
    882  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS11		0x222C
    883  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS12		0x2230
    884  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS13		0x2234
    885  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS14		0x2238
    886  1.1      fvdl #define BGE_RXLP_LOCSTAT_COS15		0x223C
    887  1.1      fvdl #define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
    888  1.1      fvdl #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
    889  1.1      fvdl #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
    890  1.1      fvdl #define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
    891  1.1      fvdl #define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
    892  1.1      fvdl #define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
    893  1.1      fvdl #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
    894  1.1      fvdl 
    895  1.1      fvdl 
    896  1.1      fvdl /* Receive List Placement mode register */
    897  1.1      fvdl #define BGE_RXLPMODE_RESET		0x00000001
    898  1.1      fvdl #define BGE_RXLPMODE_ENABLE		0x00000002
    899  1.1      fvdl #define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
    900  1.1      fvdl #define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
    901  1.1      fvdl #define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
    902  1.1      fvdl 
    903  1.1      fvdl /* Receive List Placement Status register */
    904  1.1      fvdl #define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
    905  1.1      fvdl #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
    906  1.1      fvdl #define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
    907  1.1      fvdl 
    908  1.1      fvdl /*
    909  1.1      fvdl  * Receive Data and Receive BD Initiator Control Registers
    910  1.1      fvdl  */
    911  1.1      fvdl #define BGE_RDBDI_MODE			0x2400
    912  1.1      fvdl #define BGE_RDBDI_STATUS		0x2404
    913  1.1      fvdl #define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
    914  1.1      fvdl #define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
    915  1.1      fvdl #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
    916  1.1      fvdl #define BGE_RX_JUMBO_RCB_NICADDR	0x244C
    917  1.1      fvdl #define BGE_RX_STD_RCB_HADDR_HI		0x2450
    918  1.1      fvdl #define BGE_RX_STD_RCB_HADDR_LO		0x2454
    919  1.1      fvdl #define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
    920  1.1      fvdl #define BGE_RX_STD_RCB_NICADDR		0x245C
    921  1.1      fvdl #define BGE_RX_MINI_RCB_HADDR_HI	0x2460
    922  1.1      fvdl #define BGE_RX_MINI_RCB_HADDR_LO	0x2464
    923  1.1      fvdl #define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
    924  1.1      fvdl #define BGE_RX_MINI_RCB_NICADDR		0x246C
    925  1.1      fvdl #define BGE_RDBDI_JUMBO_RX_CONS		0x2470
    926  1.1      fvdl #define BGE_RDBDI_STD_RX_CONS		0x2474
    927  1.1      fvdl #define BGE_RDBDI_MINI_RX_CONS		0x2478
    928  1.1      fvdl #define BGE_RDBDI_RETURN_PROD0		0x2480
    929  1.1      fvdl #define BGE_RDBDI_RETURN_PROD1		0x2484
    930  1.1      fvdl #define BGE_RDBDI_RETURN_PROD2		0x2488
    931  1.1      fvdl #define BGE_RDBDI_RETURN_PROD3		0x248C
    932  1.1      fvdl #define BGE_RDBDI_RETURN_PROD4		0x2490
    933  1.1      fvdl #define BGE_RDBDI_RETURN_PROD5		0x2494
    934  1.1      fvdl #define BGE_RDBDI_RETURN_PROD6		0x2498
    935  1.1      fvdl #define BGE_RDBDI_RETURN_PROD7		0x249C
    936  1.1      fvdl #define BGE_RDBDI_RETURN_PROD8		0x24A0
    937  1.1      fvdl #define BGE_RDBDI_RETURN_PROD9		0x24A4
    938  1.1      fvdl #define BGE_RDBDI_RETURN_PROD10		0x24A8
    939  1.1      fvdl #define BGE_RDBDI_RETURN_PROD11		0x24AC
    940  1.1      fvdl #define BGE_RDBDI_RETURN_PROD12		0x24B0
    941  1.1      fvdl #define BGE_RDBDI_RETURN_PROD13		0x24B4
    942  1.1      fvdl #define BGE_RDBDI_RETURN_PROD14		0x24B8
    943  1.1      fvdl #define BGE_RDBDI_RETURN_PROD15		0x24BC
    944  1.1      fvdl #define BGE_RDBDI_HWDIAG		0x24C0
    945  1.1      fvdl 
    946  1.1      fvdl 
    947  1.1      fvdl /* Receive Data and Receive BD Initiator Mode register */
    948  1.1      fvdl #define BGE_RDBDIMODE_RESET		0x00000001
    949  1.1      fvdl #define BGE_RDBDIMODE_ENABLE		0x00000002
    950  1.1      fvdl #define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
    951  1.1      fvdl #define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
    952  1.1      fvdl #define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
    953  1.1      fvdl 
    954  1.1      fvdl /* Receive Data and Receive BD Initiator Status register */
    955  1.1      fvdl #define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
    956  1.1      fvdl #define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
    957  1.1      fvdl #define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
    958  1.1      fvdl 
    959  1.1      fvdl 
    960  1.1      fvdl /*
    961  1.1      fvdl  * Receive Data Completion Control registers
    962  1.1      fvdl  */
    963  1.1      fvdl #define BGE_RDC_MODE			0x2800
    964  1.1      fvdl 
    965  1.1      fvdl /* Receive Data Completion Mode register */
    966  1.1      fvdl #define BGE_RDCMODE_RESET		0x00000001
    967  1.1      fvdl #define BGE_RDCMODE_ENABLE		0x00000002
    968  1.1      fvdl #define BGE_RDCMODE_ATTN		0x00000004
    969  1.1      fvdl 
    970  1.1      fvdl /*
    971  1.1      fvdl  * Receive BD Initiator Control registers
    972  1.1      fvdl  */
    973  1.1      fvdl #define BGE_RBDI_MODE			0x2C00
    974  1.1      fvdl #define BGE_RBDI_STATUS			0x2C04
    975  1.1      fvdl #define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
    976  1.1      fvdl #define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
    977  1.1      fvdl #define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
    978  1.1      fvdl #define BGE_RBDI_MINI_REPL_THRESH	0x2C14
    979  1.1      fvdl #define BGE_RBDI_STD_REPL_THRESH	0x2C18
    980  1.1      fvdl #define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
    981  1.1      fvdl 
    982  1.1      fvdl /* Receive BD Initiator Mode register */
    983  1.1      fvdl #define BGE_RBDIMODE_RESET		0x00000001
    984  1.1      fvdl #define BGE_RBDIMODE_ENABLE		0x00000002
    985  1.1      fvdl #define BGE_RBDIMODE_ATTN		0x00000004
    986  1.1      fvdl 
    987  1.1      fvdl /* Receive BD Initiator Status register */
    988  1.1      fvdl #define BGE_RBDISTAT_ATTN		0x00000004
    989  1.1      fvdl 
    990  1.1      fvdl /*
    991  1.1      fvdl  * Receive BD Completion Control registers
    992  1.1      fvdl  */
    993  1.1      fvdl #define BGE_RBDC_MODE			0x3000
    994  1.1      fvdl #define BGE_RBDC_STATUS			0x3004
    995  1.1      fvdl #define BGE_RBDC_JUMBO_BD_PROD		0x3008
    996  1.1      fvdl #define BGE_RBDC_STD_BD_PROD		0x300C
    997  1.1      fvdl #define BGE_RBDC_MINI_BD_PROD		0x3010
    998  1.1      fvdl 
    999  1.1      fvdl /* Receive BD completion mode register */
   1000  1.1      fvdl #define BGE_RBDCMODE_RESET		0x00000001
   1001  1.1      fvdl #define BGE_RBDCMODE_ENABLE		0x00000002
   1002  1.1      fvdl #define BGE_RBDCMODE_ATTN		0x00000004
   1003  1.1      fvdl 
   1004  1.1      fvdl /* Receive BD completion status register */
   1005  1.1      fvdl #define BGE_RBDCSTAT_ERROR		0x00000004
   1006  1.1      fvdl 
   1007  1.1      fvdl /*
   1008  1.1      fvdl  * Receive List Selector Control registers
   1009  1.1      fvdl  */
   1010  1.1      fvdl #define BGE_RXLS_MODE			0x3400
   1011  1.1      fvdl #define BGE_RXLS_STATUS			0x3404
   1012  1.1      fvdl 
   1013  1.1      fvdl /* Receive List Selector Mode register */
   1014  1.1      fvdl #define BGE_RXLSMODE_RESET		0x00000001
   1015  1.1      fvdl #define BGE_RXLSMODE_ENABLE		0x00000002
   1016  1.1      fvdl #define BGE_RXLSMODE_ATTN		0x00000004
   1017  1.1      fvdl 
   1018  1.1      fvdl /* Receive List Selector Status register */
   1019  1.1      fvdl #define BGE_RXLSSTAT_ERROR		0x00000004
   1020  1.1      fvdl 
   1021  1.1      fvdl /*
   1022  1.1      fvdl  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
   1023  1.1      fvdl  */
   1024  1.1      fvdl #define BGE_MBCF_MODE			0x3800
   1025  1.1      fvdl #define BGE_MBCF_STATUS			0x3804
   1026  1.1      fvdl 
   1027  1.1      fvdl /* Mbuf Cluster Free mode register */
   1028  1.1      fvdl #define BGE_MBCFMODE_RESET		0x00000001
   1029  1.1      fvdl #define BGE_MBCFMODE_ENABLE		0x00000002
   1030  1.1      fvdl #define BGE_MBCFMODE_ATTN		0x00000004
   1031  1.1      fvdl 
   1032  1.1      fvdl /* Mbuf Cluster Free status register */
   1033  1.1      fvdl #define BGE_MBCFSTAT_ERROR		0x00000004
   1034  1.1      fvdl 
   1035  1.1      fvdl /*
   1036  1.1      fvdl  * Host Coalescing Control registers
   1037  1.1      fvdl  */
   1038  1.1      fvdl #define BGE_HCC_MODE			0x3C00
   1039  1.1      fvdl #define BGE_HCC_STATUS			0x3C04
   1040  1.1      fvdl #define BGE_HCC_RX_COAL_TICKS		0x3C08
   1041  1.1      fvdl #define BGE_HCC_TX_COAL_TICKS		0x3C0C
   1042  1.1      fvdl #define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
   1043  1.1      fvdl #define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
   1044  1.1      fvdl #define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
   1045  1.1      fvdl #define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
   1046  1.1      fvdl #define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
   1047  1.1      fvdl #define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C34 /* BDs during interrupt */
   1048  1.1      fvdl #define BGE_HCC_STATS_TICKS		0x3C28
   1049  1.1      fvdl #define BGE_HCC_STATS_ADDR_HI		0x3C30
   1050  1.1      fvdl #define BGE_HCC_STATS_ADDR_LO		0x3C34
   1051  1.1      fvdl #define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
   1052  1.1      fvdl #define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
   1053  1.1      fvdl #define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
   1054  1.1      fvdl #define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
   1055  1.1      fvdl #define BGE_FLOW_ATTN			0x3C48
   1056  1.1      fvdl #define BGE_HCC_JUMBO_BD_CONS		0x3C50
   1057  1.1      fvdl #define BGE_HCC_STD_BD_CONS		0x3C54
   1058  1.1      fvdl #define BGE_HCC_MINI_BD_CONS		0x3C58
   1059  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD0		0x3C80
   1060  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD1		0x3C84
   1061  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD2		0x3C88
   1062  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD3		0x3C8C
   1063  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD4		0x3C90
   1064  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD5		0x3C94
   1065  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD6		0x3C98
   1066  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD7		0x3C9C
   1067  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD8		0x3CA0
   1068  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD9		0x3CA4
   1069  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD10	0x3CA8
   1070  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD11	0x3CAC
   1071  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD12	0x3CB0
   1072  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD13	0x3CB4
   1073  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD14	0x3CB8
   1074  1.1      fvdl #define BGE_HCC_RX_RETURN_PROD15	0x3CBC
   1075  1.1      fvdl #define BGE_HCC_TX_BD_CONS0		0x3CC0
   1076  1.1      fvdl #define BGE_HCC_TX_BD_CONS1		0x3CC4
   1077  1.1      fvdl #define BGE_HCC_TX_BD_CONS2		0x3CC8
   1078  1.1      fvdl #define BGE_HCC_TX_BD_CONS3		0x3CCC
   1079  1.1      fvdl #define BGE_HCC_TX_BD_CONS4		0x3CD0
   1080  1.1      fvdl #define BGE_HCC_TX_BD_CONS5		0x3CD4
   1081  1.1      fvdl #define BGE_HCC_TX_BD_CONS6		0x3CD8
   1082  1.1      fvdl #define BGE_HCC_TX_BD_CONS7		0x3CDC
   1083  1.1      fvdl #define BGE_HCC_TX_BD_CONS8		0x3CE0
   1084  1.1      fvdl #define BGE_HCC_TX_BD_CONS9		0x3CE4
   1085  1.1      fvdl #define BGE_HCC_TX_BD_CONS10		0x3CE8
   1086  1.1      fvdl #define BGE_HCC_TX_BD_CONS11		0x3CEC
   1087  1.1      fvdl #define BGE_HCC_TX_BD_CONS12		0x3CF0
   1088  1.1      fvdl #define BGE_HCC_TX_BD_CONS13		0x3CF4
   1089  1.1      fvdl #define BGE_HCC_TX_BD_CONS14		0x3CF8
   1090  1.1      fvdl #define BGE_HCC_TX_BD_CONS15		0x3CFC
   1091  1.1      fvdl 
   1092  1.1      fvdl 
   1093  1.1      fvdl /* Host coalescing mode register */
   1094  1.1      fvdl #define BGE_HCCMODE_RESET		0x00000001
   1095  1.1      fvdl #define BGE_HCCMODE_ENABLE		0x00000002
   1096  1.1      fvdl #define BGE_HCCMODE_ATTN		0x00000004
   1097  1.1      fvdl #define BGE_HCCMODE_COAL_NOW		0x00000008
   1098  1.1      fvdl #define BGE_HCCMODE_MSI_BITS		0x0x000070
   1099  1.1      fvdl #define BGE_HCCMODE_STATBLK_SIZE	0x00000180
   1100  1.1      fvdl 
   1101  1.1      fvdl #define BGE_STATBLKSZ_FULL		0x00000000
   1102  1.1      fvdl #define BGE_STATBLKSZ_64BYTE		0x00000080
   1103  1.1      fvdl #define BGE_STATBLKSZ_32BYTE		0x00000100
   1104  1.1      fvdl 
   1105  1.1      fvdl /* Host coalescing status register */
   1106  1.1      fvdl #define BGE_HCCSTAT_ERROR		0x00000004
   1107  1.1      fvdl 
   1108  1.1      fvdl /* Flow attention register */
   1109  1.1      fvdl #define BGE_FLOWATTN_MB_LOWAT		0x00000040
   1110  1.1      fvdl #define BGE_FLOWATTN_MEMARB		0x00000080
   1111  1.1      fvdl #define BGE_FLOWATTN_HOSTCOAL		0x00008000
   1112  1.1      fvdl #define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
   1113  1.1      fvdl #define BGE_FLOWATTN_RCB_INVAL		0x00020000
   1114  1.1      fvdl #define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
   1115  1.1      fvdl #define BGE_FLOWATTN_RDBDI		0x00080000
   1116  1.1      fvdl #define BGE_FLOWATTN_RXLS		0x00100000
   1117  1.1      fvdl #define BGE_FLOWATTN_RXLP		0x00200000
   1118  1.1      fvdl #define BGE_FLOWATTN_RBDC		0x00400000
   1119  1.1      fvdl #define BGE_FLOWATTN_RBDI		0x00800000
   1120  1.1      fvdl #define BGE_FLOWATTN_SDC		0x08000000
   1121  1.1      fvdl #define BGE_FLOWATTN_SDI		0x10000000
   1122  1.1      fvdl #define BGE_FLOWATTN_SRS		0x20000000
   1123  1.1      fvdl #define BGE_FLOWATTN_SBDC		0x40000000
   1124  1.1      fvdl #define BGE_FLOWATTN_SBDI		0x80000000
   1125  1.1      fvdl 
   1126  1.1      fvdl /*
   1127  1.1      fvdl  * Memory arbiter registers
   1128  1.1      fvdl  */
   1129  1.1      fvdl #define BGE_MARB_MODE			0x4000
   1130  1.1      fvdl #define BGE_MARB_STATUS			0x4004
   1131  1.1      fvdl #define BGE_MARB_TRAPADDR_HI		0x4008
   1132  1.1      fvdl #define BGE_MARB_TRAPADDR_LO		0x400C
   1133  1.1      fvdl 
   1134  1.1      fvdl /* Memory arbiter mode register */
   1135  1.1      fvdl #define BGE_MARBMODE_RESET		0x00000001
   1136  1.1      fvdl #define BGE_MARBMODE_ENABLE		0x00000002
   1137  1.1      fvdl #define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
   1138  1.1      fvdl #define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
   1139  1.1      fvdl #define BGE_MARBMODE_DMAW1_TRAP		0x00000010
   1140  1.1      fvdl #define BGE_MARBMODE_DMAR1_TRAP		0x00000020
   1141  1.1      fvdl #define BGE_MARBMODE_RXRISC_TRAP	0x00000040
   1142  1.1      fvdl #define BGE_MARBMODE_TXRISC_TRAP	0x00000080
   1143  1.1      fvdl #define BGE_MARBMODE_PCI_TRAP		0x00000100
   1144  1.1      fvdl #define BGE_MARBMODE_DMAR2_TRAP		0x00000200
   1145  1.1      fvdl #define BGE_MARBMODE_RXQ_TRAP		0x00000400
   1146  1.1      fvdl #define BGE_MARBMODE_RXDI1_TRAP		0x00000800
   1147  1.1      fvdl #define BGE_MARBMODE_RXDI2_TRAP		0x00001000
   1148  1.1      fvdl #define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
   1149  1.1      fvdl #define BGE_MARBMODE_HCOAL_TRAP		0x00004000
   1150  1.1      fvdl #define BGE_MARBMODE_MBUF_TRAP		0x00008000
   1151  1.1      fvdl #define BGE_MARBMODE_TXDI_TRAP		0x00010000
   1152  1.1      fvdl #define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
   1153  1.1      fvdl #define BGE_MARBMODE_TXBD_TRAP		0x00040000
   1154  1.1      fvdl #define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
   1155  1.1      fvdl #define BGE_MARBMODE_DMAW2_TRAP		0x00100000
   1156  1.1      fvdl #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
   1157  1.1      fvdl #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
   1158  1.1      fvdl #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
   1159  1.1      fvdl #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
   1160  1.1      fvdl #define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
   1161  1.1      fvdl 
   1162  1.1      fvdl /* Memory arbiter status register */
   1163  1.1      fvdl #define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
   1164  1.1      fvdl #define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
   1165  1.1      fvdl #define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
   1166  1.1      fvdl #define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
   1167  1.1      fvdl #define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
   1168  1.1      fvdl #define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
   1169  1.1      fvdl #define BGE_MARBSTAT_PCI_TRAP		0x00000100
   1170  1.1      fvdl #define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
   1171  1.1      fvdl #define BGE_MARBSTAT_RXQ_TRAP		0x00000400
   1172  1.1      fvdl #define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
   1173  1.1      fvdl #define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
   1174  1.1      fvdl #define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
   1175  1.1      fvdl #define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
   1176  1.1      fvdl #define BGE_MARBSTAT_MBUF_TRAP		0x00008000
   1177  1.1      fvdl #define BGE_MARBSTAT_TXDI_TRAP		0x00010000
   1178  1.1      fvdl #define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
   1179  1.1      fvdl #define BGE_MARBSTAT_TXBD_TRAP		0x00040000
   1180  1.1      fvdl #define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
   1181  1.1      fvdl #define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
   1182  1.1      fvdl #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
   1183  1.1      fvdl #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
   1184  1.1      fvdl #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
   1185  1.1      fvdl #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
   1186  1.1      fvdl #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
   1187  1.1      fvdl 
   1188  1.1      fvdl /*
   1189  1.1      fvdl  * Buffer manager control registers
   1190  1.1      fvdl  */
   1191  1.1      fvdl #define BGE_BMAN_MODE			0x4400
   1192  1.1      fvdl #define BGE_BMAN_STATUS			0x4404
   1193  1.1      fvdl #define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
   1194  1.1      fvdl #define BGE_BMAN_MBUFPOOL_LEN		0x440C
   1195  1.1      fvdl #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
   1196  1.1      fvdl #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
   1197  1.1      fvdl #define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
   1198  1.1      fvdl #define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
   1199  1.1      fvdl #define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
   1200  1.1      fvdl #define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
   1201  1.1      fvdl #define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
   1202  1.1      fvdl #define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
   1203  1.1      fvdl #define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
   1204  1.1      fvdl #define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
   1205  1.1      fvdl #define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
   1206  1.1      fvdl #define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
   1207  1.1      fvdl #define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
   1208  1.1      fvdl #define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
   1209  1.1      fvdl #define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
   1210  1.1      fvdl #define BGE_BMAN_HWDIAG_1		0x444C
   1211  1.1      fvdl #define BGE_BMAN_HWDIAG_2		0x4450
   1212  1.1      fvdl #define BGE_BMAN_HWDIAG_3		0x4454
   1213  1.1      fvdl 
   1214  1.1      fvdl /* Buffer manager mode register */
   1215  1.1      fvdl #define BGE_BMANMODE_RESET		0x00000001
   1216  1.1      fvdl #define BGE_BMANMODE_ENABLE		0x00000002
   1217  1.1      fvdl #define BGE_BMANMODE_ATTN		0x00000004
   1218  1.1      fvdl #define BGE_BMANMODE_TESTMODE		0x00000008
   1219  1.1      fvdl #define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
   1220  1.1      fvdl 
   1221  1.1      fvdl /* Buffer manager status register */
   1222  1.1      fvdl #define BGE_BMANSTAT_ERRO		0x00000004
   1223  1.1      fvdl #define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
   1224  1.1      fvdl 
   1225  1.1      fvdl 
   1226  1.1      fvdl /*
   1227  1.1      fvdl  * Read DMA Control registers
   1228  1.1      fvdl  */
   1229  1.1      fvdl #define BGE_RDMA_MODE			0x4800
   1230  1.1      fvdl #define BGE_RDMA_STATUS			0x4804
   1231  1.1      fvdl 
   1232  1.1      fvdl /* Read DMA mode register */
   1233  1.1      fvdl #define BGE_RDMAMODE_RESET		0x00000001
   1234  1.1      fvdl #define BGE_RDMAMODE_ENABLE		0x00000002
   1235  1.1      fvdl #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
   1236  1.1      fvdl #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
   1237  1.1      fvdl #define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
   1238  1.1      fvdl #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
   1239  1.1      fvdl #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
   1240  1.1      fvdl #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
   1241  1.1      fvdl #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
   1242  1.1      fvdl #define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
   1243  1.1      fvdl #define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
   1244  1.1      fvdl 
   1245  1.1      fvdl /* Read DMA status register */
   1246  1.1      fvdl #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
   1247  1.1      fvdl #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
   1248  1.1      fvdl #define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
   1249  1.1      fvdl #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
   1250  1.1      fvdl #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
   1251  1.1      fvdl #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
   1252  1.1      fvdl #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
   1253  1.1      fvdl #define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
   1254  1.1      fvdl 
   1255  1.1      fvdl /*
   1256  1.1      fvdl  * Write DMA control registers
   1257  1.1      fvdl  */
   1258  1.1      fvdl #define BGE_WDMA_MODE			0x4C00
   1259  1.1      fvdl #define BGE_WDMA_STATUS			0x4C04
   1260  1.1      fvdl 
   1261  1.1      fvdl /* Write DMA mode register */
   1262  1.1      fvdl #define BGE_WDMAMODE_RESET		0x00000001
   1263  1.1      fvdl #define BGE_WDMAMODE_ENABLE		0x00000002
   1264  1.1      fvdl #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
   1265  1.1      fvdl #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
   1266  1.1      fvdl #define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
   1267  1.1      fvdl #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
   1268  1.1      fvdl #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
   1269  1.1      fvdl #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
   1270  1.1      fvdl #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
   1271  1.1      fvdl #define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
   1272  1.1      fvdl #define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
   1273  1.1      fvdl 
   1274  1.1      fvdl /* Write DMA status register */
   1275  1.1      fvdl #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
   1276  1.1      fvdl #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
   1277  1.1      fvdl #define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
   1278  1.1      fvdl #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
   1279  1.1      fvdl #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
   1280  1.1      fvdl #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
   1281  1.1      fvdl #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
   1282  1.1      fvdl #define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
   1283  1.1      fvdl 
   1284  1.1      fvdl 
   1285  1.1      fvdl /*
   1286  1.1      fvdl  * RX CPU registers
   1287  1.1      fvdl  */
   1288  1.1      fvdl #define BGE_RXCPU_MODE			0x5000
   1289  1.1      fvdl #define BGE_RXCPU_STATUS		0x5004
   1290  1.1      fvdl #define BGE_RXCPU_PC			0x501C
   1291  1.1      fvdl 
   1292  1.1      fvdl /* RX CPU mode register */
   1293  1.1      fvdl #define BGE_RXCPUMODE_RESET		0x00000001
   1294  1.1      fvdl #define BGE_RXCPUMODE_SINGLESTEP	0x00000002
   1295  1.1      fvdl #define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
   1296  1.1      fvdl #define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
   1297  1.1      fvdl #define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
   1298  1.1      fvdl #define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
   1299  1.1      fvdl #define BGE_RXCPUMODE_ROMFAIL		0x00000040
   1300  1.1      fvdl #define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
   1301  1.1      fvdl #define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
   1302  1.1      fvdl #define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
   1303  1.1      fvdl #define BGE_RXCPUMODE_HALTCPU		0x00000400
   1304  1.1      fvdl #define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
   1305  1.1      fvdl #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
   1306  1.1      fvdl #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
   1307  1.1      fvdl 
   1308  1.1      fvdl /* RX CPU status register */
   1309  1.1      fvdl #define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
   1310  1.1      fvdl #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
   1311  1.1      fvdl #define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
   1312  1.1      fvdl #define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
   1313  1.1      fvdl #define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
   1314  1.1      fvdl #define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
   1315  1.1      fvdl #define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
   1316  1.1      fvdl #define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
   1317  1.1      fvdl #define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
   1318  1.1      fvdl #define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
   1319  1.1      fvdl #define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
   1320  1.1      fvdl #define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
   1321  1.1      fvdl #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
   1322  1.1      fvdl #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
   1323  1.1      fvdl #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
   1324  1.1      fvdl #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
   1325  1.1      fvdl #define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
   1326  1.1      fvdl 
   1327  1.1      fvdl 
   1328  1.1      fvdl /*
   1329  1.1      fvdl  * TX CPU registers
   1330  1.1      fvdl  */
   1331  1.1      fvdl #define BGE_TXCPU_MODE			0x5400
   1332  1.1      fvdl #define BGE_TXCPU_STATUS		0x5404
   1333  1.1      fvdl #define BGE_TXCPU_PC			0x541C
   1334  1.1      fvdl 
   1335  1.1      fvdl /* TX CPU mode register */
   1336  1.1      fvdl #define BGE_TXCPUMODE_RESET		0x00000001
   1337  1.1      fvdl #define BGE_TXCPUMODE_SINGLESTEP	0x00000002
   1338  1.1      fvdl #define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
   1339  1.1      fvdl #define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
   1340  1.1      fvdl #define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
   1341  1.1      fvdl #define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
   1342  1.1      fvdl #define BGE_TXCPUMODE_ROMFAIL		0x00000040
   1343  1.1      fvdl #define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
   1344  1.1      fvdl #define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
   1345  1.1      fvdl #define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
   1346  1.1      fvdl #define BGE_TXCPUMODE_HALTCPU		0x00000400
   1347  1.1      fvdl #define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
   1348  1.1      fvdl #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
   1349  1.1      fvdl 
   1350  1.1      fvdl /* TX CPU status register */
   1351  1.1      fvdl #define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
   1352  1.1      fvdl #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
   1353  1.1      fvdl #define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
   1354  1.1      fvdl #define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
   1355  1.1      fvdl #define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
   1356  1.1      fvdl #define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
   1357  1.1      fvdl #define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
   1358  1.1      fvdl #define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
   1359  1.1      fvdl #define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
   1360  1.1      fvdl #define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
   1361  1.1      fvdl #define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
   1362  1.1      fvdl #define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
   1363  1.1      fvdl #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
   1364  1.1      fvdl #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
   1365  1.1      fvdl #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
   1366  1.1      fvdl #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
   1367  1.1      fvdl #define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
   1368  1.1      fvdl 
   1369  1.1      fvdl 
   1370  1.1      fvdl /*
   1371  1.1      fvdl  * Low priority mailbox registers
   1372  1.1      fvdl  */
   1373  1.1      fvdl #define BGE_LPMBX_IRQ0_HI		0x5800
   1374  1.1      fvdl #define BGE_LPMBX_IRQ0_LO		0x5804
   1375  1.1      fvdl #define BGE_LPMBX_IRQ1_HI		0x5808
   1376  1.1      fvdl #define BGE_LPMBX_IRQ1_LO		0x580C
   1377  1.1      fvdl #define BGE_LPMBX_IRQ2_HI		0x5810
   1378  1.1      fvdl #define BGE_LPMBX_IRQ2_LO		0x5814
   1379  1.1      fvdl #define BGE_LPMBX_IRQ3_HI		0x5818
   1380  1.1      fvdl #define BGE_LPMBX_IRQ3_LO		0x581C
   1381  1.1      fvdl #define BGE_LPMBX_GEN0_HI		0x5820
   1382  1.1      fvdl #define BGE_LPMBX_GEN0_LO		0x5824
   1383  1.1      fvdl #define BGE_LPMBX_GEN1_HI		0x5828
   1384  1.1      fvdl #define BGE_LPMBX_GEN1_LO		0x582C
   1385  1.1      fvdl #define BGE_LPMBX_GEN2_HI		0x5830
   1386  1.1      fvdl #define BGE_LPMBX_GEN2_LO		0x5834
   1387  1.1      fvdl #define BGE_LPMBX_GEN3_HI		0x5828
   1388  1.1      fvdl #define BGE_LPMBX_GEN3_LO		0x582C
   1389  1.1      fvdl #define BGE_LPMBX_GEN4_HI		0x5840
   1390  1.1      fvdl #define BGE_LPMBX_GEN4_LO		0x5844
   1391  1.1      fvdl #define BGE_LPMBX_GEN5_HI		0x5848
   1392  1.1      fvdl #define BGE_LPMBX_GEN5_LO		0x584C
   1393  1.1      fvdl #define BGE_LPMBX_GEN6_HI		0x5850
   1394  1.1      fvdl #define BGE_LPMBX_GEN6_LO		0x5854
   1395  1.1      fvdl #define BGE_LPMBX_GEN7_HI		0x5858
   1396  1.1      fvdl #define BGE_LPMBX_GEN7_LO		0x585C
   1397  1.1      fvdl #define BGE_LPMBX_RELOAD_STATS_HI	0x5860
   1398  1.1      fvdl #define BGE_LPMBX_RELOAD_STATS_LO	0x5864
   1399  1.1      fvdl #define BGE_LPMBX_RX_STD_PROD_HI	0x5868
   1400  1.1      fvdl #define BGE_LPMBX_RX_STD_PROD_LO	0x586C
   1401  1.1      fvdl #define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
   1402  1.1      fvdl #define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
   1403  1.1      fvdl #define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
   1404  1.1      fvdl #define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
   1405  1.1      fvdl #define BGE_LPMBX_RX_CONS0_HI		0x5880
   1406  1.1      fvdl #define BGE_LPMBX_RX_CONS0_LO		0x5884
   1407  1.1      fvdl #define BGE_LPMBX_RX_CONS1_HI		0x5888
   1408  1.1      fvdl #define BGE_LPMBX_RX_CONS1_LO		0x588C
   1409  1.1      fvdl #define BGE_LPMBX_RX_CONS2_HI		0x5890
   1410  1.1      fvdl #define BGE_LPMBX_RX_CONS2_LO		0x5894
   1411  1.1      fvdl #define BGE_LPMBX_RX_CONS3_HI		0x5898
   1412  1.1      fvdl #define BGE_LPMBX_RX_CONS3_LO		0x589C
   1413  1.1      fvdl #define BGE_LPMBX_RX_CONS4_HI		0x58A0
   1414  1.1      fvdl #define BGE_LPMBX_RX_CONS4_LO		0x58A4
   1415  1.1      fvdl #define BGE_LPMBX_RX_CONS5_HI		0x58A8
   1416  1.1      fvdl #define BGE_LPMBX_RX_CONS5_LO		0x58AC
   1417  1.1      fvdl #define BGE_LPMBX_RX_CONS6_HI		0x58B0
   1418  1.1      fvdl #define BGE_LPMBX_RX_CONS6_LO		0x58B4
   1419  1.1      fvdl #define BGE_LPMBX_RX_CONS7_HI		0x58B8
   1420  1.1      fvdl #define BGE_LPMBX_RX_CONS7_LO		0x58BC
   1421  1.1      fvdl #define BGE_LPMBX_RX_CONS8_HI		0x58C0
   1422  1.1      fvdl #define BGE_LPMBX_RX_CONS8_LO		0x58C4
   1423  1.1      fvdl #define BGE_LPMBX_RX_CONS9_HI		0x58C8
   1424  1.1      fvdl #define BGE_LPMBX_RX_CONS9_LO		0x58CC
   1425  1.1      fvdl #define BGE_LPMBX_RX_CONS10_HI		0x58D0
   1426  1.1      fvdl #define BGE_LPMBX_RX_CONS10_LO		0x58D4
   1427  1.1      fvdl #define BGE_LPMBX_RX_CONS11_HI		0x58D8
   1428  1.1      fvdl #define BGE_LPMBX_RX_CONS11_LO		0x58DC
   1429  1.1      fvdl #define BGE_LPMBX_RX_CONS12_HI		0x58E0
   1430  1.1      fvdl #define BGE_LPMBX_RX_CONS12_LO		0x58E4
   1431  1.1      fvdl #define BGE_LPMBX_RX_CONS13_HI		0x58E8
   1432  1.1      fvdl #define BGE_LPMBX_RX_CONS13_LO		0x58EC
   1433  1.1      fvdl #define BGE_LPMBX_RX_CONS14_HI		0x58F0
   1434  1.1      fvdl #define BGE_LPMBX_RX_CONS14_LO		0x58F4
   1435  1.1      fvdl #define BGE_LPMBX_RX_CONS15_HI		0x58F8
   1436  1.1      fvdl #define BGE_LPMBX_RX_CONS15_LO		0x58FC
   1437  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
   1438  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
   1439  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
   1440  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
   1441  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
   1442  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
   1443  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
   1444  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
   1445  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
   1446  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
   1447  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
   1448  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
   1449  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
   1450  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
   1451  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
   1452  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
   1453  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
   1454  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
   1455  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
   1456  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
   1457  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
   1458  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
   1459  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
   1460  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
   1461  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
   1462  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
   1463  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
   1464  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
   1465  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
   1466  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
   1467  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
   1468  1.1      fvdl #define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
   1469  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
   1470  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
   1471  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
   1472  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
   1473  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
   1474  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
   1475  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
   1476  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
   1477  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
   1478  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
   1479  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
   1480  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
   1481  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
   1482  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
   1483  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
   1484  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
   1485  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
   1486  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
   1487  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
   1488  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
   1489  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
   1490  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
   1491  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
   1492  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
   1493  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
   1494  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
   1495  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
   1496  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
   1497  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
   1498  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
   1499  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
   1500  1.1      fvdl #define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
   1501  1.1      fvdl 
   1502  1.1      fvdl /*
   1503  1.1      fvdl  * Flow throw Queue reset register
   1504  1.1      fvdl  */
   1505  1.1      fvdl #define BGE_FTQ_RESET			0x5C00
   1506  1.1      fvdl 
   1507  1.1      fvdl #define BGE_FTQRESET_DMAREAD		0x00000002
   1508  1.1      fvdl #define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
   1509  1.1      fvdl #define BGE_FTQRESET_DMADONE		0x00000010
   1510  1.1      fvdl #define BGE_FTQRESET_SBDC		0x00000020
   1511  1.1      fvdl #define BGE_FTQRESET_SDI		0x00000040
   1512  1.1      fvdl #define BGE_FTQRESET_WDMA		0x00000080
   1513  1.1      fvdl #define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
   1514  1.1      fvdl #define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
   1515  1.1      fvdl #define BGE_FTQRESET_SDC		0x00000400
   1516  1.1      fvdl #define BGE_FTQRESET_HCC		0x00000800
   1517  1.1      fvdl #define BGE_FTQRESET_TXFIFO		0x00001000
   1518  1.1      fvdl #define BGE_FTQRESET_MBC		0x00002000
   1519  1.1      fvdl #define BGE_FTQRESET_RBDC		0x00004000
   1520  1.1      fvdl #define BGE_FTQRESET_RXLP		0x00008000
   1521  1.1      fvdl #define BGE_FTQRESET_RDBDI		0x00010000
   1522  1.1      fvdl #define BGE_FTQRESET_RDC		0x00020000
   1523  1.1      fvdl #define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
   1524  1.1      fvdl 
   1525  1.1      fvdl /*
   1526  1.1      fvdl  * Message Signaled Interrupt registers
   1527  1.1      fvdl  */
   1528  1.1      fvdl #define BGE_MSI_MODE			0x6000
   1529  1.1      fvdl #define BGE_MSI_STATUS			0x6004
   1530  1.1      fvdl #define BGE_MSI_FIFOACCESS		0x6008
   1531  1.1      fvdl 
   1532  1.1      fvdl /* MSI mode register */
   1533  1.1      fvdl #define BGE_MSIMODE_RESET		0x00000001
   1534  1.1      fvdl #define BGE_MSIMODE_ENABLE		0x00000002
   1535  1.1      fvdl #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
   1536  1.1      fvdl #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
   1537  1.1      fvdl #define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
   1538  1.1      fvdl #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
   1539  1.1      fvdl #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
   1540  1.1      fvdl 
   1541  1.1      fvdl /* MSI status register */
   1542  1.1      fvdl #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
   1543  1.1      fvdl #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
   1544  1.1      fvdl #define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
   1545  1.1      fvdl #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
   1546  1.1      fvdl #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
   1547  1.1      fvdl 
   1548  1.1      fvdl 
   1549  1.1      fvdl /*
   1550  1.1      fvdl  * DMA Completion registers
   1551  1.1      fvdl  */
   1552  1.1      fvdl #define BGE_DMAC_MODE			0x6400
   1553  1.1      fvdl 
   1554  1.1      fvdl /* DMA Completion mode register */
   1555  1.1      fvdl #define BGE_DMACMODE_RESET		0x00000001
   1556  1.1      fvdl #define BGE_DMACMODE_ENABLE		0x00000002
   1557  1.1      fvdl 
   1558  1.1      fvdl 
   1559  1.1      fvdl /*
   1560  1.1      fvdl  * General control registers.
   1561  1.1      fvdl  */
   1562  1.1      fvdl #define BGE_MODE_CTL			0x6800
   1563  1.1      fvdl #define BGE_MISC_CFG			0x6804
   1564  1.1      fvdl #define BGE_MISC_LOCAL_CTL		0x6808
   1565  1.1      fvdl #define BGE_EE_ADDR			0x6838
   1566  1.1      fvdl #define BGE_EE_DATA			0x683C
   1567  1.1      fvdl #define BGE_EE_CTL			0x6840
   1568  1.1      fvdl #define BGE_MDI_CTL			0x6844
   1569  1.1      fvdl #define BGE_EE_DELAY			0x6848
   1570  1.1      fvdl 
   1571  1.1      fvdl /* Mode control register */
   1572  1.1      fvdl #define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
   1573  1.1      fvdl #define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
   1574  1.1      fvdl #define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
   1575  1.1      fvdl #define BGE_MODECTL_BYTESWAP_DATA	0x00000010
   1576  1.1      fvdl #define BGE_MODECTL_WORDSWAP_DATA	0x00000020
   1577  1.1      fvdl #define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
   1578  1.1      fvdl #define BGE_MODECTL_NO_RX_CRC		0x00000400
   1579  1.1      fvdl #define BGE_MODECTL_RX_BADFRAMES	0x00000800
   1580  1.1      fvdl #define BGE_MODECTL_NO_TX_INTR		0x00002000
   1581  1.1      fvdl #define BGE_MODECTL_NO_RX_INTR		0x00004000
   1582  1.1      fvdl #define BGE_MODECTL_FORCE_PCI32		0x00008000
   1583  1.1      fvdl #define BGE_MODECTL_STACKUP		0x00010000
   1584  1.1      fvdl #define BGE_MODECTL_HOST_SEND_BDS	0x00020000
   1585  1.1      fvdl #define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
   1586  1.1      fvdl #define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
   1587  1.1      fvdl #define BGE_MODECTL_TX_ATTN_INTR	0x01000000
   1588  1.1      fvdl #define BGE_MODECTL_RX_ATTN_INTR	0x02000000
   1589  1.1      fvdl #define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
   1590  1.1      fvdl #define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
   1591  1.1      fvdl #define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
   1592  1.1      fvdl #define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
   1593  1.1      fvdl #define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
   1594  1.1      fvdl 
   1595  1.1      fvdl /* Misc. config register */
   1596  1.1      fvdl #define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
   1597  1.1      fvdl #define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
   1598  1.1      fvdl 
   1599  1.1      fvdl #define BGE_32BITTIME_66MHZ		(0x41 << 1)
   1600  1.1      fvdl 
   1601  1.1      fvdl /* Misc. Local Control */
   1602  1.1      fvdl #define BGE_MLC_INTR_STATE		0x00000001
   1603  1.1      fvdl #define BGE_MLC_INTR_CLR		0x00000002
   1604  1.1      fvdl #define BGE_MLC_INTR_SET		0x00000004
   1605  1.1      fvdl #define BGE_MLC_INTR_ONATTN		0x00000008
   1606  1.1      fvdl #define BGE_MLC_MISCIO_IN0		0x00000100
   1607  1.1      fvdl #define BGE_MLC_MISCIO_IN1		0x00000200
   1608  1.1      fvdl #define BGE_MLC_MISCIO_IN2		0x00000400
   1609  1.1      fvdl #define BGE_MLC_MISCIO_OUTEN0		0x00000800
   1610  1.1      fvdl #define BGE_MLC_MISCIO_OUTEN1		0x00001000
   1611  1.1      fvdl #define BGE_MLC_MISCIO_OUTEN2		0x00002000
   1612  1.1      fvdl #define BGE_MLC_MISCIO_OUT0		0x00004000
   1613  1.1      fvdl #define BGE_MLC_MISCIO_OUT1		0x00008000
   1614  1.1      fvdl #define BGE_MLC_MISCIO_OUT2		0x00010000
   1615  1.1      fvdl #define BGE_MLC_EXTRAM_ENB		0x00020000
   1616  1.1      fvdl #define BGE_MLC_SRAM_SIZE		0x001C0000
   1617  1.1      fvdl #define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
   1618  1.1      fvdl #define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
   1619  1.1      fvdl #define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
   1620  1.1      fvdl #define BGE_MLC_AUTO_EEPROM		0x01000000
   1621  1.1      fvdl 
   1622  1.1      fvdl #define BGE_SSRAMSIZE_256KB		0x00000000
   1623  1.1      fvdl #define BGE_SSRAMSIZE_512KB		0x00040000
   1624  1.1      fvdl #define BGE_SSRAMSIZE_1MB		0x00080000
   1625  1.1      fvdl #define BGE_SSRAMSIZE_2MB		0x000C0000
   1626  1.1      fvdl #define BGE_SSRAMSIZE_4MB		0x00100000
   1627  1.1      fvdl #define BGE_SSRAMSIZE_8MB		0x00140000
   1628  1.1      fvdl #define BGE_SSRAMSIZE_16M		0x00180000
   1629  1.1      fvdl 
   1630  1.1      fvdl /* EEPROM address register */
   1631  1.1      fvdl #define BGE_EEADDR_ADDRESS		0x0000FFFC
   1632  1.1      fvdl #define BGE_EEADDR_HALFCLK		0x01FF0000
   1633  1.1      fvdl #define BGE_EEADDR_START		0x02000000
   1634  1.1      fvdl #define BGE_EEADDR_DEVID		0x1C000000
   1635  1.1      fvdl #define BGE_EEADDR_RESET		0x20000000
   1636  1.1      fvdl #define BGE_EEADDR_DONE			0x40000000
   1637  1.1      fvdl #define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
   1638  1.1      fvdl 
   1639  1.1      fvdl #define BGE_EEDEVID(x)			((x & 7) << 26)
   1640  1.1      fvdl #define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
   1641  1.1      fvdl #define BGE_HALFCLK_384SCL		0x60
   1642  1.1      fvdl #define BGE_EE_READCMD \
   1643  1.1      fvdl 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
   1644  1.1      fvdl 	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
   1645  1.1      fvdl #define BGE_EE_WRCMD \
   1646  1.1      fvdl 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
   1647  1.1      fvdl 	BGE_EEADDR_START|BGE_EEADDR_DONE)
   1648  1.1      fvdl 
   1649  1.1      fvdl /* EEPROM Control register */
   1650  1.1      fvdl #define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
   1651  1.1      fvdl #define BGE_EECTL_CLKOUT		0x00000002
   1652  1.1      fvdl #define BGE_EECTL_CLKIN			0x00000004
   1653  1.1      fvdl #define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
   1654  1.1      fvdl #define BGE_EECTL_DATAOUT		0x00000010
   1655  1.1      fvdl #define BGE_EECTL_DATAIN		0x00000020
   1656  1.1      fvdl 
   1657  1.1      fvdl /* MDI (MII/GMII) access register */
   1658  1.1      fvdl #define BGE_MDI_DATA			0x00000001
   1659  1.1      fvdl #define BGE_MDI_DIR			0x00000002
   1660  1.1      fvdl #define BGE_MDI_SEL			0x00000004
   1661  1.1      fvdl #define BGE_MDI_CLK			0x00000008
   1662  1.1      fvdl 
   1663  1.1      fvdl #define BGE_MEMWIN_START		0x00008000
   1664  1.1      fvdl #define BGE_MEMWIN_END			0x0000FFFF
   1665  1.1      fvdl 
   1666  1.1      fvdl 
   1667  1.1      fvdl #define BGE_MEMWIN_READ(pc, tag, x, val)				\
   1668  1.1      fvdl 	do {								\
   1669  1.1      fvdl 		pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR,	\
   1670  1.1      fvdl 		    (0xFFFF0000 & x));					\
   1671  1.1      fvdl 		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
   1672  1.1      fvdl 	} while(0)
   1673  1.1      fvdl 
   1674  1.1      fvdl #define BGE_MEMWIN_WRITE(pc, tag, x, val)				\
   1675  1.1      fvdl 	do {								\
   1676  1.1      fvdl 		pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR,	\
   1677  1.1      fvdl 		    (0xFFFF0000 & x));					\
   1678  1.1      fvdl 		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
   1679  1.1      fvdl 	} while(0)
   1680  1.1      fvdl 
   1681  1.1      fvdl /*
   1682  1.1      fvdl  * This magic number is used to prevent PXE restart when we
   1683  1.1      fvdl  * issue a software reset. We write this magic number to the
   1684  1.1      fvdl  * firmware mailbox at 0xB50 in order to prevent the PXE boot
   1685  1.1      fvdl  * code from running.
   1686  1.1      fvdl  */
   1687  1.1      fvdl #define BGE_MAGIC_NUMBER                0x4B657654
   1688  1.1      fvdl 
   1689  1.1      fvdl #if BYTE_ORDER == LITTLE_ENDIAN
   1690  1.1      fvdl typedef struct {
   1691  1.1      fvdl 	u_int32_t		bge_addr_hi;
   1692  1.1      fvdl 	u_int32_t		bge_addr_lo;
   1693  1.1      fvdl } bge_hostaddr;
   1694  1.1      fvdl #else
   1695  1.1      fvdl typedef struct {
   1696  1.1      fvdl 	u_int32_t		bge_addr_hi;
   1697  1.1      fvdl 	u_int32_t		bge_addr_lo;
   1698  1.1      fvdl } bge_hostaddr;
   1699  1.1      fvdl #endif
   1700  1.1      fvdl 
   1701  1.1      fvdl #define BGE_HOSTADDR(x)	(x).bge_addr_lo
   1702  1.1      fvdl 
   1703  1.1      fvdl static __inline void
   1704  1.7  jonathan bge_set_hostaddr(volatile bge_hostaddr *x, bus_addr_t y)
   1705  1.1      fvdl {
   1706  1.1      fvdl 	x->bge_addr_lo = y & 0xffffffff;
   1707  1.1      fvdl 	if (sizeof (bus_addr_t) == 8)
   1708  1.1      fvdl 		x->bge_addr_hi = (u_int64_t)y >> 32;
   1709  1.1      fvdl 	else
   1710  1.1      fvdl 		x->bge_addr_hi = 0;
   1711  1.1      fvdl }
   1712  1.1      fvdl 
   1713  1.1      fvdl /* Ring control block structure */
   1714  1.1      fvdl struct bge_rcb {
   1715  1.1      fvdl 	bge_hostaddr		bge_hostaddr;
   1716  1.7  jonathan 	u_int32_t		bge_maxlen_flags;	/* two 16-bit fields */
   1717  1.7  jonathan 	u_int32_t		bge_nicaddr;
   1718  1.7  jonathan };
   1719  1.7  jonathan 
   1720  1.1      fvdl #if BYTE_ORDER == BIG_ENDIAN
   1721  1.7  jonathan #define	BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((flags) << 16 | (maxlen))
   1722  1.1      fvdl #else
   1723  1.7  jonathan #define	BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
   1724  1.1      fvdl #endif
   1725  1.1      fvdl 
   1726  1.1      fvdl #define RCB_WRITE_4(sc, rcb, offset, val) \
   1727  1.1      fvdl 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \
   1728  1.1      fvdl 			  rcb + offsetof(struct bge_rcb, offset), val)
   1729  1.1      fvdl 
   1730  1.1      fvdl 
   1731  1.1      fvdl #define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
   1732  1.1      fvdl #define BGE_RCB_FLAG_RING_DISABLED	0x0002
   1733  1.1      fvdl 
   1734  1.1      fvdl struct bge_tx_bd {
   1735  1.1      fvdl 	bge_hostaddr		bge_addr;
   1736  1.1      fvdl #if BYTE_ORDER == BIG_ENDIAN
   1737  1.1      fvdl 	u_int16_t		bge_len;
   1738  1.1      fvdl 	u_int16_t		bge_flags;
   1739  1.1      fvdl 	u_int16_t		bge_rsvd;
   1740  1.1      fvdl 	u_int16_t		bge_vlan_tag;
   1741  1.1      fvdl #else
   1742  1.1      fvdl 	u_int16_t		bge_flags;
   1743  1.1      fvdl 	u_int16_t		bge_len;
   1744  1.1      fvdl 	u_int16_t		bge_vlan_tag;
   1745  1.1      fvdl 	u_int16_t		bge_rsvd;
   1746  1.1      fvdl #endif
   1747  1.1      fvdl };
   1748  1.1      fvdl 
   1749  1.1      fvdl #define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
   1750  1.1      fvdl #define BGE_TXBDFLAG_IP_CSUM		0x0002
   1751  1.1      fvdl #define BGE_TXBDFLAG_END		0x0004
   1752  1.1      fvdl #define BGE_TXBDFLAG_IP_FRAG		0x0008
   1753  1.1      fvdl #define BGE_TXBDFLAG_IP_FRAG_END	0x0010
   1754  1.1      fvdl #define BGE_TXBDFLAG_VLAN_TAG		0x0040
   1755  1.1      fvdl #define BGE_TXBDFLAG_COAL_NOW		0x0080
   1756  1.1      fvdl #define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
   1757  1.1      fvdl #define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
   1758  1.1      fvdl #define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
   1759  1.1      fvdl #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
   1760  1.1      fvdl #define BGE_TXBDFLAG_NO_CRC		0x8000
   1761  1.1      fvdl 
   1762  1.1      fvdl #define BGE_NIC_TXRING_ADDR(ringno, size)	\
   1763  1.1      fvdl 	BGE_SEND_RING_1_TO_4 +			\
   1764  1.1      fvdl 	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
   1765  1.1      fvdl 
   1766  1.1      fvdl struct bge_rx_bd {
   1767  1.1      fvdl 	bge_hostaddr		bge_addr;
   1768  1.1      fvdl #if BYTE_ORDER == BIG_ENDIAN
   1769  1.1      fvdl 	u_int16_t		bge_idx;
   1770  1.1      fvdl 	u_int16_t		bge_len;
   1771  1.1      fvdl 	u_int16_t		bge_type;
   1772  1.1      fvdl 	u_int16_t		bge_flags;
   1773  1.1      fvdl 	u_int16_t		bge_ip_csum;
   1774  1.1      fvdl 	u_int16_t		bge_tcp_udp_csum;
   1775  1.1      fvdl 	u_int16_t		bge_error_flag;
   1776  1.1      fvdl 	u_int16_t		bge_vlan_tag;
   1777  1.1      fvdl #else
   1778  1.1      fvdl 	u_int16_t		bge_len;
   1779  1.1      fvdl 	u_int16_t		bge_idx;
   1780  1.1      fvdl 	u_int16_t		bge_flags;
   1781  1.1      fvdl 	u_int16_t		bge_type;
   1782  1.1      fvdl 	u_int16_t		bge_tcp_udp_csum;
   1783  1.1      fvdl 	u_int16_t		bge_ip_csum;
   1784  1.1      fvdl 	u_int16_t		bge_vlan_tag;
   1785  1.1      fvdl 	u_int16_t		bge_error_flag;
   1786  1.1      fvdl #endif
   1787  1.1      fvdl 	u_int32_t		bge_rsvd;
   1788  1.1      fvdl 	u_int32_t		bge_opaque;
   1789  1.1      fvdl };
   1790  1.1      fvdl 
   1791  1.1      fvdl #define BGE_RXBDFLAG_END		0x0004
   1792  1.1      fvdl #define BGE_RXBDFLAG_JUMBO_RING		0x0020
   1793  1.1      fvdl #define BGE_RXBDFLAG_VLAN_TAG		0x0040
   1794  1.1      fvdl #define BGE_RXBDFLAG_ERROR		0x0400
   1795  1.1      fvdl #define BGE_RXBDFLAG_MINI_RING		0x0800
   1796  1.1      fvdl #define BGE_RXBDFLAG_IP_CSUM		0x1000
   1797  1.1      fvdl #define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
   1798  1.1      fvdl #define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
   1799  1.1      fvdl 
   1800  1.1      fvdl #define BGE_RXERRFLAG_BAD_CRC		0x0001
   1801  1.1      fvdl #define BGE_RXERRFLAG_COLL_DETECT	0x0002
   1802  1.1      fvdl #define BGE_RXERRFLAG_LINK_LOST		0x0004
   1803  1.1      fvdl #define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
   1804  1.1      fvdl #define BGE_RXERRFLAG_MAC_ABORT		0x0010
   1805  1.1      fvdl #define BGE_RXERRFLAG_RUNT		0x0020
   1806  1.1      fvdl #define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
   1807  1.1      fvdl #define BGE_RXERRFLAG_GIANT		0x0080
   1808  1.1      fvdl 
   1809  1.1      fvdl struct bge_sts_idx {
   1810  1.1      fvdl #if BYTE_ORDER == BIG_ENDIAN
   1811  1.1      fvdl 	u_int16_t		bge_tx_cons_idx;
   1812  1.1      fvdl 	u_int16_t		bge_rx_prod_idx;
   1813  1.1      fvdl #else
   1814  1.1      fvdl 	u_int16_t		bge_rx_prod_idx;
   1815  1.1      fvdl 	u_int16_t		bge_tx_cons_idx;
   1816  1.1      fvdl #endif
   1817  1.1      fvdl };
   1818  1.1      fvdl 
   1819  1.1      fvdl struct bge_status_block {
   1820  1.1      fvdl 	u_int32_t		bge_status;
   1821  1.1      fvdl 	u_int32_t		bge_rsvd0;
   1822  1.1      fvdl #if BYTE_ORDER == BIG_ENDIAN
   1823  1.1      fvdl 	u_int16_t		bge_rx_std_cons_idx;
   1824  1.1      fvdl 	u_int16_t		bge_rx_jumbo_cons_idx;
   1825  1.1      fvdl 	u_int16_t		bge_rsvd1;
   1826  1.1      fvdl 	u_int16_t		bge_rx_mini_cons_idx;
   1827  1.1      fvdl #else
   1828  1.1      fvdl 	u_int16_t		bge_rx_jumbo_cons_idx;
   1829  1.1      fvdl 	u_int16_t		bge_rx_std_cons_idx;
   1830  1.1      fvdl 	u_int16_t		bge_rx_mini_cons_idx;
   1831  1.1      fvdl 	u_int16_t		bge_rsvd1;
   1832  1.1      fvdl #endif
   1833  1.1      fvdl 	struct bge_sts_idx	bge_idx[16];
   1834  1.1      fvdl };
   1835  1.1      fvdl 
   1836  1.1      fvdl #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
   1837  1.1      fvdl #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
   1838  1.1      fvdl 
   1839  1.1      fvdl #define BGE_STATFLAG_UPDATED		0x00000001
   1840  1.1      fvdl #define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
   1841  1.1      fvdl #define BGE_STATFLAG_ERROR		0x00000004
   1842  1.1      fvdl 
   1843  1.1      fvdl 
   1844  1.1      fvdl /*
   1845  1.1      fvdl  * Broadcom Vendor ID
   1846  1.1      fvdl  * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
   1847  1.1      fvdl  * even though they're now manufactured by Broadcom)
   1848  1.1      fvdl  */
   1849  1.1      fvdl #define BCOM_VENDORID			0x14E4
   1850  1.1      fvdl #define BCOM_DEVICEID_BCM5700		0x1644
   1851  1.1      fvdl #define BCOM_DEVICEID_BCM5701		0x1645
   1852  1.1      fvdl 
   1853  1.1      fvdl /*
   1854  1.1      fvdl  * Alteon AceNIC PCI vendor/device ID.
   1855  1.1      fvdl  */
   1856  1.1      fvdl #define ALT_VENDORID			0x12AE
   1857  1.1      fvdl #define ALT_DEVICEID_ACENIC		0x0001
   1858  1.1      fvdl #define ALT_DEVICEID_ACENIC_COPPER	0x0002
   1859  1.1      fvdl #define ALT_DEVICEID_BCM5700		0x0003
   1860  1.1      fvdl #define ALT_DEVICEID_BCM5701		0x0004
   1861  1.1      fvdl 
   1862  1.1      fvdl /*
   1863  1.1      fvdl  * 3Com 3c985 PCI vendor/device ID.
   1864  1.1      fvdl  */
   1865  1.1      fvdl #define TC_VENDORID			0x10B7
   1866  1.1      fvdl #define TC_DEVICEID_3C985		0x0001
   1867  1.1      fvdl #define TC_DEVICEID_3C996		0x0003
   1868  1.1      fvdl 
   1869  1.1      fvdl /*
   1870  1.1      fvdl  * SysKonnect PCI vendor ID
   1871  1.1      fvdl  */
   1872  1.1      fvdl #define SK_VENDORID			0x1148
   1873  1.1      fvdl #define SK_DEVICEID_ALTIMA		0x4400
   1874  1.1      fvdl #define SK_SUBSYSID_9D21		0x4421
   1875  1.1      fvdl #define SK_SUBSYSID_9D41		0x4441
   1876  1.1      fvdl 
   1877  1.1      fvdl /*
   1878  1.1      fvdl  * Altima PCI vendor/device ID.
   1879  1.1      fvdl  */
   1880  1.1      fvdl #define ALTIMA_VENDORID			0x173b
   1881  1.1      fvdl #define ALTIMA_DEVICE_AC1000		0x03e8
   1882  1.1      fvdl 
   1883  1.1      fvdl /*
   1884  1.1      fvdl  * Offset of MAC address inside EEPROM.
   1885  1.1      fvdl  */
   1886  1.1      fvdl #define BGE_EE_MAC_OFFSET		0x7C
   1887  1.1      fvdl #define BGE_EE_HWCFG_OFFSET		0xC8
   1888  1.1      fvdl 
   1889  1.1      fvdl #define BGE_HWCFG_VOLTAGE		0x00000003
   1890  1.1      fvdl #define BGE_HWCFG_PHYLED_MODE		0x0000000C
   1891  1.1      fvdl #define BGE_HWCFG_MEDIA			0x00000030
   1892  1.1      fvdl 
   1893  1.1      fvdl #define BGE_VOLTAGE_1POINT3		0x00000000
   1894  1.1      fvdl #define BGE_VOLTAGE_1POINT8		0x00000001
   1895  1.1      fvdl 
   1896  1.1      fvdl #define BGE_PHYLEDMODE_UNSPEC		0x00000000
   1897  1.1      fvdl #define BGE_PHYLEDMODE_TRIPLELED	0x00000004
   1898  1.1      fvdl #define BGE_PHYLEDMODE_SINGLELED	0x00000008
   1899  1.1      fvdl 
   1900  1.1      fvdl #define BGE_MEDIA_UNSPEC		0x00000000
   1901  1.1      fvdl #define BGE_MEDIA_COPPER		0x00000010
   1902  1.1      fvdl #define BGE_MEDIA_FIBER			0x00000020
   1903  1.1      fvdl 
   1904  1.1      fvdl #define BGE_PCI_READ_CMD		0x06000000
   1905  1.1      fvdl #define BGE_PCI_WRITE_CMD		0x70000000
   1906  1.1      fvdl 
   1907  1.1      fvdl #define BGE_TICKS_PER_SEC		1000000
   1908  1.1      fvdl 
   1909  1.1      fvdl /*
   1910  1.1      fvdl  * Ring size constants.
   1911  1.1      fvdl  */
   1912  1.1      fvdl #define BGE_EVENT_RING_CNT	256
   1913  1.1      fvdl #define BGE_CMD_RING_CNT	64
   1914  1.1      fvdl #define BGE_STD_RX_RING_CNT	512
   1915  1.1      fvdl #define BGE_JUMBO_RX_RING_CNT	256
   1916  1.1      fvdl #define BGE_MINI_RX_RING_CNT	1024
   1917  1.1      fvdl #define BGE_RETURN_RING_CNT	1024
   1918  1.1      fvdl 
   1919  1.1      fvdl /*
   1920  1.1      fvdl  * Possible TX ring sizes.
   1921  1.1      fvdl  */
   1922  1.1      fvdl #define BGE_TX_RING_CNT_128	128
   1923  1.1      fvdl #define BGE_TX_RING_BASE_128	0x3800
   1924  1.1      fvdl 
   1925  1.1      fvdl #define BGE_TX_RING_CNT_256	256
   1926  1.1      fvdl #define BGE_TX_RING_BASE_256	0x3000
   1927  1.1      fvdl 
   1928  1.1      fvdl #define BGE_TX_RING_CNT_512	512
   1929  1.1      fvdl #define BGE_TX_RING_BASE_512	0x2000
   1930  1.1      fvdl 
   1931  1.1      fvdl #define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
   1932  1.1      fvdl #define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
   1933  1.1      fvdl 
   1934  1.1      fvdl /*
   1935  1.1      fvdl  * Tigon III statistics counters.
   1936  1.1      fvdl  */
   1937  1.1      fvdl struct bge_stats {
   1938  1.1      fvdl 	u_int8_t		Reserved0[256];
   1939  1.1      fvdl 
   1940  1.1      fvdl 	/* Statistics maintained by Receive MAC. */
   1941  1.1      fvdl 	bge_hostaddr		ifHCInOctets;
   1942  1.1      fvdl 	bge_hostaddr		Reserved1;
   1943  1.1      fvdl 	bge_hostaddr		etherStatsFragments;
   1944  1.1      fvdl 	bge_hostaddr		ifHCInUcastPkts;
   1945  1.1      fvdl 	bge_hostaddr		ifHCInMulticastPkts;
   1946  1.1      fvdl 	bge_hostaddr		ifHCInBroadcastPkts;
   1947  1.1      fvdl 	bge_hostaddr		dot3StatsFCSErrors;
   1948  1.1      fvdl 	bge_hostaddr		dot3StatsAlignmentErrors;
   1949  1.1      fvdl 	bge_hostaddr		xonPauseFramesReceived;
   1950  1.1      fvdl 	bge_hostaddr		xoffPauseFramesReceived;
   1951  1.1      fvdl 	bge_hostaddr		macControlFramesReceived;
   1952  1.1      fvdl 	bge_hostaddr		xoffStateEntered;
   1953  1.1      fvdl 	bge_hostaddr		dot3StatsFramesTooLong;
   1954  1.1      fvdl 	bge_hostaddr		etherStatsJabbers;
   1955  1.1      fvdl 	bge_hostaddr		etherStatsUndersizePkts;
   1956  1.1      fvdl 	bge_hostaddr		inRangeLengthError;
   1957  1.1      fvdl 	bge_hostaddr		outRangeLengthError;
   1958  1.1      fvdl 	bge_hostaddr		etherStatsPkts64Octets;
   1959  1.1      fvdl 	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
   1960  1.1      fvdl 	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
   1961  1.1      fvdl 	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
   1962  1.1      fvdl 	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
   1963  1.1      fvdl 	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
   1964  1.1      fvdl 	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
   1965  1.1      fvdl 	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
   1966  1.1      fvdl 	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
   1967  1.1      fvdl 	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
   1968  1.1      fvdl 
   1969  1.1      fvdl 	bge_hostaddr		Unused1[37];
   1970  1.1      fvdl 
   1971  1.1      fvdl 	/* Statistics maintained by Transmit MAC. */
   1972  1.1      fvdl 	bge_hostaddr		ifHCOutOctets;
   1973  1.1      fvdl 	bge_hostaddr		Reserved2;
   1974  1.1      fvdl 	bge_hostaddr		etherStatsCollisions;
   1975  1.1      fvdl 	bge_hostaddr		outXonSent;
   1976  1.1      fvdl 	bge_hostaddr		outXoffSent;
   1977  1.1      fvdl 	bge_hostaddr		flowControlDone;
   1978  1.1      fvdl 	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
   1979  1.1      fvdl 	bge_hostaddr		dot3StatsSingleCollisionFrames;
   1980  1.1      fvdl 	bge_hostaddr		dot3StatsMultipleCollisionFrames;
   1981  1.1      fvdl 	bge_hostaddr		dot3StatsDeferredTransmissions;
   1982  1.1      fvdl 	bge_hostaddr		Reserved3;
   1983  1.1      fvdl 	bge_hostaddr		dot3StatsExcessiveCollisions;
   1984  1.1      fvdl 	bge_hostaddr		dot3StatsLateCollisions;
   1985  1.1      fvdl 	bge_hostaddr		dot3Collided2Times;
   1986  1.1      fvdl 	bge_hostaddr		dot3Collided3Times;
   1987  1.1      fvdl 	bge_hostaddr		dot3Collided4Times;
   1988  1.1      fvdl 	bge_hostaddr		dot3Collided5Times;
   1989  1.1      fvdl 	bge_hostaddr		dot3Collided6Times;
   1990  1.1      fvdl 	bge_hostaddr		dot3Collided7Times;
   1991  1.1      fvdl 	bge_hostaddr		dot3Collided8Times;
   1992  1.1      fvdl 	bge_hostaddr		dot3Collided9Times;
   1993  1.1      fvdl 	bge_hostaddr		dot3Collided10Times;
   1994  1.1      fvdl 	bge_hostaddr		dot3Collided11Times;
   1995  1.1      fvdl 	bge_hostaddr		dot3Collided12Times;
   1996  1.1      fvdl 	bge_hostaddr		dot3Collided13Times;
   1997  1.1      fvdl 	bge_hostaddr		dot3Collided14Times;
   1998  1.1      fvdl 	bge_hostaddr		dot3Collided15Times;
   1999  1.1      fvdl 	bge_hostaddr		ifHCOutUcastPkts;
   2000  1.1      fvdl 	bge_hostaddr		ifHCOutMulticastPkts;
   2001  1.1      fvdl 	bge_hostaddr		ifHCOutBroadcastPkts;
   2002  1.1      fvdl 	bge_hostaddr		dot3StatsCarrierSenseErrors;
   2003  1.1      fvdl 	bge_hostaddr		ifOutDiscards;
   2004  1.1      fvdl 	bge_hostaddr		ifOutErrors;
   2005  1.1      fvdl 
   2006  1.1      fvdl 	bge_hostaddr		Unused2[31];
   2007  1.1      fvdl 
   2008  1.1      fvdl 	/* Statistics maintained by Receive List Placement. */
   2009  1.1      fvdl 	bge_hostaddr		COSIfHCInPkts[16];
   2010  1.1      fvdl 	bge_hostaddr		COSFramesDroppedDueToFilters;
   2011  1.1      fvdl 	bge_hostaddr		nicDmaWriteQueueFull;
   2012  1.1      fvdl 	bge_hostaddr		nicDmaWriteHighPriQueueFull;
   2013  1.1      fvdl 	bge_hostaddr		nicNoMoreRxBDs;
   2014  1.1      fvdl 	bge_hostaddr		ifInDiscards;
   2015  1.1      fvdl 	bge_hostaddr		ifInErrors;
   2016  1.1      fvdl 	bge_hostaddr		nicRecvThresholdHit;
   2017  1.1      fvdl 
   2018  1.1      fvdl 	bge_hostaddr		Unused3[9];
   2019  1.1      fvdl 
   2020  1.1      fvdl 	/* Statistics maintained by Send Data Initiator. */
   2021  1.1      fvdl 	bge_hostaddr		COSIfHCOutPkts[16];
   2022  1.1      fvdl 	bge_hostaddr		nicDmaReadQueueFull;
   2023  1.1      fvdl 	bge_hostaddr		nicDmaReadHighPriQueueFull;
   2024  1.1      fvdl 	bge_hostaddr		nicSendDataCompQueueFull;
   2025  1.1      fvdl 
   2026  1.1      fvdl 	/* Statistics maintained by Host Coalescing. */
   2027  1.1      fvdl 	bge_hostaddr		nicRingSetSendProdIndex;
   2028  1.1      fvdl 	bge_hostaddr		nicRingStatusUpdate;
   2029  1.1      fvdl 	bge_hostaddr		nicInterrupts;
   2030  1.1      fvdl 	bge_hostaddr		nicAvoidedInterrupts;
   2031  1.1      fvdl 	bge_hostaddr		nicSendThresholdHit;
   2032  1.1      fvdl 
   2033  1.1      fvdl 	u_int8_t		Reserved4[320];
   2034  1.1      fvdl };
   2035  1.1      fvdl 
   2036  1.1      fvdl /*
   2037  1.1      fvdl  * Tigon general information block. This resides in host memory
   2038  1.1      fvdl  * and contains the status counters, ring control blocks and
   2039  1.1      fvdl  * producer pointers.
   2040  1.1      fvdl  */
   2041  1.1      fvdl 
   2042  1.1      fvdl struct bge_gib {
   2043  1.1      fvdl 	struct bge_stats	bge_stats;
   2044  1.1      fvdl 	struct bge_rcb		bge_tx_rcb[16];
   2045  1.1      fvdl 	struct bge_rcb		bge_std_rx_rcb;
   2046  1.1      fvdl 	struct bge_rcb		bge_jumbo_rx_rcb;
   2047  1.1      fvdl 	struct bge_rcb		bge_mini_rx_rcb;
   2048  1.1      fvdl 	struct bge_rcb		bge_return_rcb;
   2049  1.1      fvdl };
   2050  1.1      fvdl 
   2051  1.1      fvdl /*
   2052  1.1      fvdl  * NOTE!  On the Alpha, we have an alignment constraint.
   2053  1.1      fvdl  * The first thing in the packet is a 14-byte Ethernet header.
   2054  1.1      fvdl  * This means that the packet is misaligned.  To compensate,
   2055  1.1      fvdl  * we actually offset the data 2 bytes into the cluster.  This
   2056  1.1      fvdl  * alignes the packet after the Ethernet header at a 32-bit
   2057  1.1      fvdl  * boundary.
   2058  1.1      fvdl  */
   2059  1.1      fvdl 
   2060  1.1      fvdl #define ETHER_ALIGN 2
   2061  1.1      fvdl 
   2062  1.1      fvdl #define BGE_FRAMELEN		ETHER_MAX_LEN
   2063  1.1      fvdl #define BGE_MAX_FRAMELEN	(ETHER_MAX_LEN + ETHER_HDR_LEN + ETHER_CRC_LEN)
   2064  1.1      fvdl #define BGE_JUMBO_FRAMELEN	ETHER_MAX_LEN_JUMBO
   2065  1.1      fvdl #define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
   2066  1.1      fvdl #define BGE_PAGE_SIZE		PAGE_SIZE
   2067  1.1      fvdl #define BGE_MIN_FRAMELEN		60
   2068  1.1      fvdl 
   2069  1.1      fvdl /*
   2070  1.1      fvdl  * Other utility macros.
   2071  1.1      fvdl  */
   2072  1.1      fvdl #define BGE_INC(x, y)	(x) = (x + 1) % y
   2073  1.1      fvdl 
   2074  1.1      fvdl /*
   2075  1.1      fvdl  * Vital product data and structures.
   2076  1.1      fvdl  */
   2077  1.1      fvdl #define BGE_VPD_FLAG		0x8000
   2078  1.1      fvdl 
   2079  1.1      fvdl /* VPD structures */
   2080  1.1      fvdl struct vpd_res {
   2081  1.1      fvdl 	u_int8_t		vr_id;
   2082  1.1      fvdl 	u_int8_t		vr_len;
   2083  1.1      fvdl 	u_int8_t		vr_pad;
   2084  1.1      fvdl };
   2085  1.1      fvdl 
   2086  1.1      fvdl struct vpd_key {
   2087  1.1      fvdl 	char			vk_key[2];
   2088  1.1      fvdl 	u_int8_t		vk_len;
   2089  1.1      fvdl };
   2090  1.1      fvdl 
   2091  1.1      fvdl #define VPD_RES_ID	0x82	/* ID string */
   2092  1.1      fvdl #define VPD_RES_READ	0x90	/* start of read only area */
   2093  1.1      fvdl #define VPD_RES_WRITE	0x81	/* start of read/write area */
   2094  1.1      fvdl #define VPD_RES_END	0x78	/* end tag */
   2095  1.1      fvdl 
   2096  1.1      fvdl 
   2097  1.1      fvdl /*
   2098  1.1      fvdl  * Register access macros. The Tigon always uses memory mapped register
   2099  1.1      fvdl  * accesses and all registers must be accessed with 32 bit operations.
   2100  1.1      fvdl  */
   2101  1.1      fvdl 
   2102  1.1      fvdl #define CSR_WRITE_4(sc, reg, val)	\
   2103  1.1      fvdl 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
   2104  1.1      fvdl 
   2105  1.1      fvdl #define CSR_READ_4(sc, reg)		\
   2106  1.1      fvdl 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
   2107  1.1      fvdl 
   2108  1.1      fvdl #define BGE_SETBIT(sc, reg, x)	\
   2109  1.1      fvdl 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | x))
   2110  1.1      fvdl #define BGE_CLRBIT(sc, reg, x)	\
   2111  1.1      fvdl 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~x))
   2112  1.1      fvdl 
   2113  1.1      fvdl #define PCI_SETBIT(pc, tag, reg, x)	\
   2114  1.1      fvdl 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) | x))
   2115  1.1      fvdl #define PCI_CLRBIT(pc, tag, reg, x)	\
   2116  1.1      fvdl 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) & ~x))
   2117  1.1      fvdl 
   2118  1.1      fvdl /*
   2119  1.1      fvdl  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
   2120  1.1      fvdl  * values are tuneable. They control the actual amount of buffers
   2121  1.1      fvdl  * allocated for the standard, mini and jumbo receive rings.
   2122  1.1      fvdl  */
   2123  1.1      fvdl 
   2124  1.1      fvdl #define BGE_SSLOTS	256
   2125  1.1      fvdl #define BGE_MSLOTS	256
   2126  1.1      fvdl #define BGE_JSLOTS	384
   2127  1.1      fvdl #define BGE_RSLOTS	256
   2128  1.1      fvdl 
   2129  1.1      fvdl #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
   2130  1.1      fvdl #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
   2131  1.1      fvdl 	(BGE_JRAWLEN % sizeof(u_int64_t))))
   2132  1.1      fvdl #define BGE_JPAGESZ PAGE_SIZE
   2133  1.1      fvdl #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
   2134  1.1      fvdl #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
   2135  1.1      fvdl 
   2136  1.1      fvdl /*
   2137  1.1      fvdl  * Ring structures. Most of these reside in host memory and we tell
   2138  1.1      fvdl  * the NIC where they are via the ring control blocks. The exceptions
   2139  1.1      fvdl  * are the tx and command rings, which live in NIC memory and which
   2140  1.1      fvdl  * we access via the shared memory window.
   2141  1.1      fvdl  */
   2142  1.1      fvdl struct bge_ring_data {
   2143  1.1      fvdl 	struct bge_rx_bd	bge_rx_std_ring[BGE_STD_RX_RING_CNT];
   2144  1.1      fvdl 	struct bge_rx_bd	bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT];
   2145  1.1      fvdl 	struct bge_rx_bd	bge_rx_return_ring[BGE_RETURN_RING_CNT];
   2146  1.1      fvdl 	struct bge_tx_bd	bge_tx_ring[BGE_TX_RING_CNT];
   2147  1.1      fvdl 	struct bge_status_block	bge_status_block;
   2148  1.1      fvdl 	struct bge_tx_desc	*bge_tx_ring_nic;/* pointer to shared mem */
   2149  1.1      fvdl 	struct bge_cmd_desc	*bge_cmd_ring;	/* pointer to shared mem */
   2150  1.1      fvdl 	struct bge_gib		bge_info;
   2151  1.1      fvdl };
   2152  1.1      fvdl 
   2153  1.1      fvdl #define BGE_RING_DMA_ADDR(sc, offset) \
   2154  1.1      fvdl 	((sc)->bge_ring_map->dm_segs[0].ds_addr + \
   2155  1.1      fvdl 	offsetof(struct bge_ring_data, offset))
   2156  1.1      fvdl 
   2157  1.1      fvdl /*
   2158  1.1      fvdl  * Number of DMA segments in a TxCB. Note that this is carefully
   2159  1.1      fvdl  * chosen to make the total struct size an even power of two. It's
   2160  1.1      fvdl  * critical that no TxCB be split across a page boundry since
   2161  1.1      fvdl  * no attempt is made to allocate physically contiguous memory.
   2162  1.1      fvdl  *
   2163  1.1      fvdl  */
   2164  1.1      fvdl #ifdef _LP64
   2165  1.1      fvdl #define BGE_NTXSEG      30
   2166  1.1      fvdl #else
   2167  1.1      fvdl #define BGE_NTXSEG      31
   2168  1.1      fvdl #endif
   2169  1.1      fvdl 
   2170  1.1      fvdl /*
   2171  1.1      fvdl  * Mbuf pointers. We need these to keep track of the virtual addresses
   2172  1.1      fvdl  * of our mbuf chains since we can only convert from physical to virtual,
   2173  1.1      fvdl  * not the other way around.
   2174  1.1      fvdl  */
   2175  1.1      fvdl struct bge_chain_data {
   2176  1.1      fvdl 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
   2177  1.1      fvdl 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
   2178  1.1      fvdl 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
   2179  1.1      fvdl 	struct mbuf		*bge_rx_mini_chain[BGE_MINI_RX_RING_CNT];
   2180  1.1      fvdl 	bus_dmamap_t		bge_rx_std_map[BGE_STD_RX_RING_CNT];
   2181  1.1      fvdl 	bus_dmamap_t		bge_rx_jumbo_map;
   2182  1.1      fvdl 	/* Stick the jumbo mem management stuff here too. */
   2183  1.1      fvdl 	caddr_t			bge_jslots[BGE_JSLOTS];
   2184  1.1      fvdl 	void			*bge_jumbo_buf;
   2185  1.1      fvdl };
   2186  1.1      fvdl 
   2187  1.1      fvdl #define BGE_JUMBO_DMA_ADDR(sc, m) \
   2188  1.1      fvdl 	((sc)->bge_cdata.bge_rx_jumbo_map->dm_segs[0].ds_addr + \
   2189  1.1      fvdl 	 (mtod((m), char *) - (char *)(sc)->bge_cdata.bge_jumbo_buf))
   2190  1.1      fvdl 
   2191  1.1      fvdl struct bge_type {
   2192  1.1      fvdl 	u_int16_t		bge_vid;
   2193  1.1      fvdl 	u_int16_t		bge_did;
   2194  1.1      fvdl 	char			*bge_name;
   2195  1.1      fvdl };
   2196  1.1      fvdl 
   2197  1.1      fvdl #define BGE_HWREV_TIGON		0x01
   2198  1.1      fvdl #define BGE_HWREV_TIGON_II	0x02
   2199  1.1      fvdl #define BGE_TIMEOUT		1000
   2200  1.1      fvdl #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
   2201  1.1      fvdl 
   2202  1.1      fvdl struct bge_jpool_entry {
   2203  1.1      fvdl 	int                             slot;
   2204  1.1      fvdl 	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
   2205  1.1      fvdl };
   2206  1.1      fvdl 
   2207  1.1      fvdl struct bge_bcom_hack {
   2208  1.1      fvdl 	int			reg;
   2209  1.1      fvdl 	int			val;
   2210  1.1      fvdl };
   2211  1.1      fvdl 
   2212  1.1      fvdl struct txdmamap_pool_entry {
   2213  1.1      fvdl 	bus_dmamap_t dmamap;
   2214  1.1      fvdl 	SLIST_ENTRY(txdmamap_pool_entry) link;
   2215  1.1      fvdl };
   2216  1.1      fvdl 
   2217  1.1      fvdl /*
   2218  1.1      fvdl  * Flags for bge_flags.
   2219  1.1      fvdl  */
   2220  1.1      fvdl #define BGE_TXRING_VALID	0x0001
   2221  1.1      fvdl #define BGE_RXRING_VALID	0x0002
   2222  1.1      fvdl #define BGE_JUMBO_RXRING_VALID	0x0004
   2223  1.1      fvdl 
   2224  1.1      fvdl struct bge_softc {
   2225  1.1      fvdl 	struct device		bge_dev;
   2226  1.1      fvdl 	struct ethercom		ethercom;		/* interface info */
   2227  1.1      fvdl 	bus_space_handle_t	bge_bhandle;
   2228  1.1      fvdl 	bus_space_tag_t		bge_btag;
   2229  1.1      fvdl 	void			*bge_intrhand;
   2230  1.1      fvdl 	struct pci_attach_args	bge_pa;
   2231  1.1      fvdl 	struct mii_data		bge_mii;
   2232  1.1      fvdl 	struct ifmedia		bge_ifmedia;	/* media info */
   2233  1.1      fvdl 	u_int8_t		bge_extram;	/* has external SSRAM */
   2234  1.1      fvdl 	u_int8_t		bge_tbi;
   2235  1.1      fvdl 	bus_dma_tag_t		bge_dmatag;
   2236  1.1      fvdl 	u_int32_t		bge_asicrev;
   2237  1.3   thorpej 	u_int32_t		bge_quirks;
   2238  1.6      fvdl 	u_int32_t		bge_local_ctrl_reg;
   2239  1.1      fvdl 	struct bge_ring_data	*bge_rdata;	/* rings */
   2240  1.1      fvdl 	struct bge_chain_data	bge_cdata;	/* mbufs */
   2241  1.1      fvdl 	bus_dmamap_t		bge_ring_map;
   2242  1.1      fvdl 	u_int16_t		bge_tx_saved_considx;
   2243  1.1      fvdl 	u_int16_t		bge_rx_saved_considx;
   2244  1.1      fvdl 	u_int16_t		bge_ev_saved_considx;
   2245  1.1      fvdl 	u_int16_t		bge_std;	/* current std ring head */
   2246  1.1      fvdl 	u_int16_t		bge_jumbo;	/* current jumo ring head */
   2247  1.1      fvdl 	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
   2248  1.1      fvdl 	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
   2249  1.1      fvdl 	u_int32_t		bge_stat_ticks;
   2250  1.1      fvdl 	u_int32_t		bge_rx_coal_ticks;
   2251  1.1      fvdl 	u_int32_t		bge_tx_coal_ticks;
   2252  1.1      fvdl 	u_int32_t		bge_rx_max_coal_bds;
   2253  1.1      fvdl 	u_int32_t		bge_tx_max_coal_bds;
   2254  1.1      fvdl 	u_int32_t		bge_tx_buf_ratio;
   2255  1.1      fvdl 	int			bge_if_flags;
   2256  1.1      fvdl 	int			bge_flags;
   2257  1.1      fvdl 	int			bge_txcnt;
   2258  1.1      fvdl 	int			bge_link;
   2259  1.1      fvdl 	struct callout		bge_timeout;
   2260  1.1      fvdl 	char			*bge_vpd_prodname;
   2261  1.1      fvdl 	char			*bge_vpd_readonly;
   2262  1.1      fvdl 	SLIST_HEAD(, txdmamap_pool_entry) txdma_list;
   2263  1.1      fvdl 	struct txdmamap_pool_entry *txdma[BGE_TX_RING_CNT];
   2264  1.1      fvdl };
   2265