Home | History | Annotate | Line # | Download | only in pci
if_bgevar.h revision 1.21.2.1
      1  1.21.2.1  pgoyette /*	$NetBSD: if_bgevar.h,v 1.21.2.1 2017/04/26 02:53:12 pgoyette Exp $	*/
      2       1.1   msaitoh /*
      3       1.1   msaitoh  * Copyright (c) 2001 Wind River Systems
      4       1.1   msaitoh  * Copyright (c) 1997, 1998, 1999, 2001
      5       1.1   msaitoh  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
      6       1.1   msaitoh  *
      7       1.1   msaitoh  * Redistribution and use in source and binary forms, with or without
      8       1.1   msaitoh  * modification, are permitted provided that the following conditions
      9       1.1   msaitoh  * are met:
     10       1.1   msaitoh  * 1. Redistributions of source code must retain the above copyright
     11       1.1   msaitoh  *    notice, this list of conditions and the following disclaimer.
     12       1.1   msaitoh  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1   msaitoh  *    notice, this list of conditions and the following disclaimer in the
     14       1.1   msaitoh  *    documentation and/or other materials provided with the distribution.
     15       1.1   msaitoh  * 3. All advertising materials mentioning features or use of this software
     16       1.1   msaitoh  *    must display the following acknowledgement:
     17       1.1   msaitoh  *	This product includes software developed by Bill Paul.
     18       1.1   msaitoh  * 4. Neither the name of the author nor the names of any co-contributors
     19       1.1   msaitoh  *    may be used to endorse or promote products derived from this software
     20       1.1   msaitoh  *    without specific prior written permission.
     21       1.1   msaitoh  *
     22       1.1   msaitoh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23       1.1   msaitoh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24       1.1   msaitoh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25       1.1   msaitoh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26       1.1   msaitoh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27       1.1   msaitoh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28       1.1   msaitoh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29       1.1   msaitoh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30       1.1   msaitoh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31       1.1   msaitoh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32       1.1   msaitoh  * THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1   msaitoh  *
     34       1.1   msaitoh  * $FreeBSD: if_bgereg.h,v 1.1.2.7 2002/11/02 18:17:55 mp Exp $
     35       1.1   msaitoh  */
     36       1.1   msaitoh 
     37       1.1   msaitoh /*
     38       1.1   msaitoh  * BCM570x memory map. The internal memory layout varies somewhat
     39       1.1   msaitoh  * depending on whether or not we have external SSRAM attached.
     40       1.1   msaitoh  * The BCM5700 can have up to 16MB of external memory. The BCM5701
     41       1.1   msaitoh  * is apparently not designed to use external SSRAM. The mappings
     42       1.1   msaitoh  * up to the first 4 send rings are the same for both internal and
     43       1.1   msaitoh  * external memory configurations. Note that mini RX ring space is
     44       1.1   msaitoh  * only available with external SSRAM configurations, which means
     45       1.1   msaitoh  * the mini RX ring is not supported on the BCM5701.
     46       1.1   msaitoh  *
     47       1.1   msaitoh  * The NIC's memory can be accessed by the host in one of 3 ways:
     48       1.1   msaitoh  *
     49       1.1   msaitoh  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
     50       1.1   msaitoh  *    registers in PCI config space can be used to read any 32-bit
     51       1.1   msaitoh  *    address within the NIC's memory.
     52       1.1   msaitoh  *
     53       1.1   msaitoh  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
     54       1.1   msaitoh  *    space can be used in conjunction with the memory window in the
     55       1.1   msaitoh  *    device register space at offset 0x8000 to read any 32K chunk
     56       1.1   msaitoh  *    of NIC memory.
     57       1.1   msaitoh  *
     58       1.1   msaitoh  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
     59       1.1   msaitoh  *    set, the device I/O mapping consumes 32MB of host address space,
     60       1.1   msaitoh  *    allowing all of the registers and internal NIC memory to be
     61       1.1   msaitoh  *    accessed directly. NIC memory addresses are offset by 0x01000000.
     62       1.1   msaitoh  *    Flat mode consumes so much host address space that it is not
     63       1.1   msaitoh  *    recommended.
     64       1.1   msaitoh  */
     65       1.1   msaitoh 
     66       1.1   msaitoh #ifndef _DEV_PCI_IF_BGEVAR_H_
     67       1.1   msaitoh #define _DEV_PCI_IF_BGEVAR_H_
     68       1.1   msaitoh 
     69       1.7    dyoung #include <sys/bus.h>
     70      1.18  riastrad #include <sys/rndsource.h>
     71       1.1   msaitoh #include <net/if_ether.h>
     72       1.1   msaitoh #include <dev/pci/pcivar.h>
     73       1.1   msaitoh 
     74       1.2   msaitoh #define BGE_HOSTADDR(x, y)						\
     75       1.2   msaitoh 	do {								\
     76       1.2   msaitoh 		(x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff);	\
     77       1.2   msaitoh 		if (sizeof (bus_addr_t) == 8)				\
     78       1.5   msaitoh 			(x).bge_addr_hi = ((uint64_t) (y) >> 32);	\
     79       1.2   msaitoh 		else							\
     80       1.2   msaitoh 			(x).bge_addr_hi = 0;				\
     81       1.2   msaitoh 	} while(0)
     82       1.1   msaitoh 
     83       1.1   msaitoh #define RCB_WRITE_4(sc, rcb, offset, val) \
     84       1.1   msaitoh 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \
     85       1.1   msaitoh 			  rcb + offsetof(struct bge_rcb, offset), val)
     86       1.1   msaitoh 
     87       1.1   msaitoh /*
     88       1.1   msaitoh  * Other utility macros.
     89       1.1   msaitoh  */
     90       1.1   msaitoh #define BGE_INC(x, y)	(x) = (x + 1) % y
     91       1.1   msaitoh 
     92       1.1   msaitoh /*
     93       1.1   msaitoh  * Register access macros. The Tigon always uses memory mapped register
     94       1.1   msaitoh  * accesses and all registers must be accessed with 32 bit operations.
     95       1.1   msaitoh  */
     96       1.1   msaitoh 
     97       1.1   msaitoh #define CSR_WRITE_4(sc, reg, val)	\
     98       1.1   msaitoh 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
     99       1.1   msaitoh 
    100       1.1   msaitoh #define CSR_READ_4(sc, reg)		\
    101       1.1   msaitoh 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
    102       1.1   msaitoh 
    103      1.11   msaitoh #define CSR_WRITE_4_FLUSH(sc, reg, val)		\
    104      1.11   msaitoh 	do {					\
    105      1.11   msaitoh 		CSR_WRITE_4(sc, reg, val);	\
    106      1.11   msaitoh 		CSR_READ_4(sc, reg);		\
    107      1.11   msaitoh 	} while(0)
    108      1.11   msaitoh 
    109       1.1   msaitoh #define BGE_SETBIT(sc, reg, x)	\
    110      1.10   msaitoh 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
    111      1.11   msaitoh #define BGE_SETBIT_FLUSH(sc, reg, x)	\
    112      1.11   msaitoh 	do {				\
    113      1.11   msaitoh 		BGE_SETBIT(sc, reg, x);	\
    114      1.11   msaitoh 		CSR_READ_4(sc, reg);	\
    115      1.11   msaitoh 	} while(0)
    116       1.1   msaitoh #define BGE_CLRBIT(sc, reg, x)	\
    117      1.10   msaitoh 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
    118      1.11   msaitoh #define BGE_CLRBIT_FLUSH(sc, reg, x)	\
    119      1.11   msaitoh 	do {				\
    120      1.11   msaitoh 		BGE_CLRBIT(sc, reg, x);	\
    121      1.11   msaitoh 		CSR_READ_4(sc, reg);	\
    122      1.11   msaitoh 	} while(0)
    123       1.1   msaitoh 
    124      1.12   msaitoh /* BAR2 APE register access macros. */
    125      1.12   msaitoh #define	APE_WRITE_4(sc, reg, val)	\
    126      1.12   msaitoh 	bus_space_write_4(sc->bge_apetag, sc->bge_apehandle, reg, val)
    127      1.12   msaitoh 
    128      1.12   msaitoh #define	APE_READ_4(sc, reg)		\
    129      1.12   msaitoh 	bus_space_read_4(sc->bge_apetag, sc->bge_apehandle, reg)
    130      1.12   msaitoh 
    131      1.12   msaitoh #define	APE_WRITE_4_FLUSH(sc, reg, val)		\
    132      1.12   msaitoh 	do {					\
    133      1.12   msaitoh 		APE_WRITE_4(sc, reg, val);	\
    134      1.12   msaitoh 		APE_READ_4(sc, reg);		\
    135      1.12   msaitoh 	} while(0)
    136      1.12   msaitoh 
    137      1.12   msaitoh #define	APE_SETBIT(sc, reg, x)						      \
    138      1.12   msaitoh 	APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) | (x)))
    139      1.12   msaitoh #define	APE_CLRBIT(sc, reg, x)	\
    140      1.12   msaitoh 	APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) & ~(x)))
    141      1.12   msaitoh 
    142      1.12   msaitoh #define PCI_SETBIT(pc, tag, reg, x)					      \
    143      1.10   msaitoh 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) | (x)))
    144       1.1   msaitoh #define PCI_CLRBIT(pc, tag, reg, x)	\
    145      1.10   msaitoh 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) & ~(x)))
    146       1.1   msaitoh 
    147       1.1   msaitoh /*
    148       1.1   msaitoh  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
    149       1.1   msaitoh  * values are tuneable. They control the actual amount of buffers
    150       1.1   msaitoh  * allocated for the standard, mini and jumbo receive rings.
    151       1.1   msaitoh  */
    152       1.1   msaitoh 
    153       1.1   msaitoh #define BGE_SSLOTS	256
    154       1.1   msaitoh #define BGE_MSLOTS	256
    155       1.1   msaitoh #define BGE_JSLOTS	384
    156       1.1   msaitoh 
    157       1.1   msaitoh #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
    158       1.5   msaitoh #define BGE_JLEN (BGE_JRAWLEN + (sizeof(uint64_t) - \
    159       1.5   msaitoh 	(BGE_JRAWLEN % sizeof(uint64_t))))
    160       1.1   msaitoh #define BGE_JPAGESZ PAGE_SIZE
    161       1.1   msaitoh #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
    162       1.1   msaitoh #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
    163       1.1   msaitoh 
    164       1.1   msaitoh /*
    165       1.1   msaitoh  * Ring structures. Most of these reside in host memory and we tell
    166       1.1   msaitoh  * the NIC where they are via the ring control blocks. The exceptions
    167       1.1   msaitoh  * are the tx and command rings, which live in NIC memory and which
    168       1.1   msaitoh  * we access via the shared memory window.
    169       1.1   msaitoh  */
    170       1.1   msaitoh struct bge_ring_data {
    171       1.1   msaitoh 	struct bge_rx_bd	bge_rx_std_ring[BGE_STD_RX_RING_CNT];
    172       1.1   msaitoh 	struct bge_rx_bd	bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT];
    173       1.1   msaitoh 	struct bge_rx_bd	bge_rx_return_ring[BGE_RETURN_RING_CNT];
    174       1.1   msaitoh 	struct bge_tx_bd	bge_tx_ring[BGE_TX_RING_CNT];
    175       1.1   msaitoh 	struct bge_status_block	bge_status_block;
    176       1.1   msaitoh 	struct bge_tx_desc	*bge_tx_ring_nic;/* pointer to shared mem */
    177       1.1   msaitoh 	struct bge_cmd_desc	*bge_cmd_ring;	/* pointer to shared mem */
    178       1.1   msaitoh 	struct bge_gib		bge_info;
    179       1.1   msaitoh };
    180       1.1   msaitoh 
    181       1.1   msaitoh #define BGE_RING_DMA_ADDR(sc, offset) \
    182       1.1   msaitoh 	((sc)->bge_ring_map->dm_segs[0].ds_addr + \
    183       1.1   msaitoh 	offsetof(struct bge_ring_data, offset))
    184       1.1   msaitoh 
    185       1.1   msaitoh /*
    186       1.1   msaitoh  * Number of DMA segments in a TxCB. Note that this is carefully
    187       1.1   msaitoh  * chosen to make the total struct size an even power of two. It's
    188       1.1   msaitoh  * critical that no TxCB be split across a page boundary since
    189       1.1   msaitoh  * no attempt is made to allocate physically contiguous memory.
    190       1.1   msaitoh  *
    191       1.1   msaitoh  */
    192       1.1   msaitoh #if 0	/* pre-TSO values */
    193       1.1   msaitoh #define BGE_TXDMA_MAX	ETHER_MAX_LEN_JUMBO
    194       1.1   msaitoh #ifdef _LP64
    195       1.1   msaitoh #define BGE_NTXSEG	30
    196       1.1   msaitoh #else
    197       1.1   msaitoh #define BGE_NTXSEG	31
    198       1.1   msaitoh #endif
    199       1.1   msaitoh #else	/* TSO values */
    200       1.1   msaitoh #define BGE_TXDMA_MAX	(round_page(IP_MAXPACKET))	/* for TSO */
    201       1.1   msaitoh #ifdef _LP64
    202       1.1   msaitoh #define BGE_NTXSEG	120	/* XXX just a guess */
    203       1.1   msaitoh #else
    204       1.1   msaitoh #define BGE_NTXSEG	124	/* XXX just a guess */
    205       1.1   msaitoh #endif
    206       1.1   msaitoh #endif	/* TSO values */
    207       1.1   msaitoh 
    208      1.12   msaitoh #define	BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
    209       1.1   msaitoh 
    210       1.1   msaitoh /*
    211       1.1   msaitoh  * Mbuf pointers. We need these to keep track of the virtual addresses
    212       1.1   msaitoh  * of our mbuf chains since we can only convert from physical to virtual,
    213       1.1   msaitoh  * not the other way around.
    214       1.1   msaitoh  */
    215       1.1   msaitoh struct bge_chain_data {
    216       1.1   msaitoh 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
    217       1.1   msaitoh 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
    218       1.1   msaitoh 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
    219       1.1   msaitoh 	struct mbuf		*bge_rx_mini_chain[BGE_MINI_RX_RING_CNT];
    220       1.1   msaitoh 	bus_dmamap_t		bge_rx_std_map[BGE_STD_RX_RING_CNT];
    221       1.1   msaitoh 	bus_dmamap_t		bge_rx_jumbo_map;
    222       1.1   msaitoh 	/* Stick the jumbo mem management stuff here too. */
    223       1.1   msaitoh 	void *			bge_jslots[BGE_JSLOTS];
    224       1.1   msaitoh 	void *			bge_jumbo_buf;
    225       1.1   msaitoh };
    226       1.1   msaitoh 
    227       1.1   msaitoh #define BGE_JUMBO_DMA_ADDR(sc, m) \
    228       1.1   msaitoh 	((sc)->bge_cdata.bge_rx_jumbo_map->dm_segs[0].ds_addr + \
    229       1.1   msaitoh 	 (mtod((m), char *) - (char *)(sc)->bge_cdata.bge_jumbo_buf))
    230       1.1   msaitoh 
    231       1.1   msaitoh struct bge_type {
    232       1.5   msaitoh 	uint16_t		bge_vid;
    233       1.5   msaitoh 	uint16_t		bge_did;
    234       1.1   msaitoh 	char			*bge_name;
    235       1.1   msaitoh };
    236       1.1   msaitoh 
    237       1.2   msaitoh #define BGE_TIMEOUT		100000
    238       1.1   msaitoh #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
    239       1.1   msaitoh 
    240       1.1   msaitoh struct bge_jpool_entry {
    241       1.1   msaitoh 	int				slot;
    242       1.1   msaitoh 	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
    243       1.1   msaitoh };
    244       1.1   msaitoh 
    245       1.1   msaitoh struct bge_bcom_hack {
    246       1.1   msaitoh 	int			reg;
    247       1.1   msaitoh 	int			val;
    248       1.1   msaitoh };
    249       1.1   msaitoh 
    250       1.1   msaitoh struct txdmamap_pool_entry {
    251       1.1   msaitoh 	bus_dmamap_t dmamap;
    252       1.1   msaitoh 	SLIST_ENTRY(txdmamap_pool_entry) link;
    253       1.1   msaitoh };
    254       1.1   msaitoh 
    255       1.3   msaitoh #define	ASF_ENABLE		1
    256       1.3   msaitoh #define	ASF_NEW_HANDSHAKE	2
    257       1.3   msaitoh #define	ASF_STACKUP		4
    258       1.3   msaitoh 
    259       1.1   msaitoh struct bge_softc {
    260       1.1   msaitoh 	device_t		bge_dev;
    261       1.5   msaitoh 	struct ethercom		ethercom;	/* interface info */
    262       1.1   msaitoh 	bus_space_handle_t	bge_bhandle;
    263       1.1   msaitoh 	bus_space_tag_t		bge_btag;
    264      1.14   msaitoh 	bus_size_t		bge_bsize;
    265      1.12   msaitoh 	bus_space_handle_t	bge_apehandle;
    266      1.12   msaitoh 	bus_space_tag_t		bge_apetag;
    267      1.14   msaitoh 	bus_size_t		bge_apesize;
    268       1.1   msaitoh 	void			*bge_intrhand;
    269      1.19   msaitoh 	pci_intr_handle_t	*bge_pihp;
    270       1.1   msaitoh 	pci_chipset_tag_t	sc_pc;
    271       1.1   msaitoh 	pcitag_t		sc_pcitag;
    272       1.1   msaitoh 
    273      1.12   msaitoh 	struct pci_attach_args	bge_pa;
    274       1.1   msaitoh 	struct mii_data		bge_mii;
    275       1.1   msaitoh 	struct ifmedia		bge_ifmedia;	/* media info */
    276       1.5   msaitoh 	uint32_t		bge_return_ring_cnt;
    277       1.5   msaitoh 	uint32_t		bge_tx_prodidx;
    278       1.1   msaitoh 	bus_dma_tag_t		bge_dmatag;
    279       1.4   msaitoh 	uint32_t		bge_pcixcap;
    280       1.4   msaitoh 	uint32_t		bge_pciecap;
    281      1.19   msaitoh 	uint32_t		bge_msicap;
    282      1.16   msaitoh 	uint16_t		bge_mps;
    283      1.12   msaitoh 	int			bge_expmrq;
    284      1.19   msaitoh 	uint32_t		bge_lasttag;
    285      1.12   msaitoh 	u_int32_t		bge_mfw_flags;  /* Management F/W flags */
    286      1.12   msaitoh #define	BGE_MFW_ON_RXCPU	0x00000001
    287      1.12   msaitoh #define	BGE_MFW_ON_APE		0x00000002
    288      1.12   msaitoh #define	BGE_MFW_TYPE_NCSI	0x00000004
    289      1.12   msaitoh #define	BGE_MFW_TYPE_DASH	0x00000008
    290      1.12   msaitoh 	int			bge_phy_ape_lock;
    291      1.12   msaitoh 	int			bge_phy_addr;
    292       1.5   msaitoh 	uint32_t		bge_chipid;
    293       1.3   msaitoh 	uint8_t			bge_asf_mode;
    294       1.3   msaitoh 	uint8_t			bge_asf_count;
    295       1.1   msaitoh 	struct bge_ring_data	*bge_rdata;	/* rings */
    296       1.1   msaitoh 	struct bge_chain_data	bge_cdata;	/* mbufs */
    297       1.1   msaitoh 	bus_dmamap_t		bge_ring_map;
    298      1.14   msaitoh 	bus_dma_segment_t	bge_ring_seg;
    299      1.14   msaitoh 	int			bge_ring_rseg;
    300       1.5   msaitoh 	uint16_t		bge_tx_saved_considx;
    301       1.5   msaitoh 	uint16_t		bge_rx_saved_considx;
    302       1.5   msaitoh 	uint16_t		bge_ev_saved_considx;
    303       1.5   msaitoh 	uint16_t		bge_std;	/* current std ring head */
    304       1.5   msaitoh 	uint16_t		bge_jumbo;	/* current jumo ring head */
    305       1.1   msaitoh 	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
    306       1.1   msaitoh 	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
    307       1.5   msaitoh 	uint32_t		bge_stat_ticks;
    308       1.5   msaitoh 	uint32_t		bge_rx_coal_ticks;
    309       1.5   msaitoh 	uint32_t		bge_tx_coal_ticks;
    310       1.5   msaitoh 	uint32_t		bge_rx_max_coal_bds;
    311       1.5   msaitoh 	uint32_t		bge_tx_max_coal_bds;
    312       1.5   msaitoh 	uint32_t		bge_tx_buf_ratio;
    313       1.1   msaitoh 	uint32_t		bge_sts;
    314       1.1   msaitoh #define BGE_STS_LINK		0x00000001	/* MAC link status */
    315       1.1   msaitoh #define BGE_STS_LINK_EVT	0x00000002	/* pending link event */
    316       1.1   msaitoh #define BGE_STS_AUTOPOLL	0x00000004	/* PHY auto-polling  */
    317       1.1   msaitoh #define BGE_STS_BIT(sc, x)	((sc)->bge_sts & (x))
    318       1.1   msaitoh #define BGE_STS_SETBIT(sc, x)	((sc)->bge_sts |= (x))
    319       1.1   msaitoh #define BGE_STS_CLRBIT(sc, x)	((sc)->bge_sts &= ~(x))
    320       1.1   msaitoh 	int			bge_if_flags;
    321       1.1   msaitoh 	uint32_t		bge_flags;
    322      1.17   msaitoh 	uint32_t		bge_phy_flags;
    323       1.1   msaitoh 	int			bge_flowflags;
    324       1.1   msaitoh #ifdef BGE_EVENT_COUNTERS
    325       1.1   msaitoh 	/*
    326       1.1   msaitoh 	 * Event counters.
    327       1.1   msaitoh 	 */
    328       1.1   msaitoh 	struct evcnt bge_ev_intr;	/* interrupts */
    329  1.21.2.1  pgoyette 	struct evcnt bge_ev_intr_spurious;  /* spurious intr. (tagged status)*/
    330  1.21.2.1  pgoyette 	struct evcnt bge_ev_intr_spurious2; /* spurious interrupts */
    331       1.1   msaitoh 	struct evcnt bge_ev_tx_xoff;	/* send PAUSE(len>0) packets */
    332       1.1   msaitoh 	struct evcnt bge_ev_tx_xon;	/* send PAUSE(len=0) packets */
    333       1.1   msaitoh 	struct evcnt bge_ev_rx_xoff;	/* receive PAUSE(len>0) packets */
    334       1.1   msaitoh 	struct evcnt bge_ev_rx_xon;	/* receive PAUSE(len=0) packets */
    335       1.1   msaitoh 	struct evcnt bge_ev_rx_macctl;	/* receive MAC control packets */
    336       1.1   msaitoh 	struct evcnt bge_ev_xoffentered;/* XOFF state entered */
    337       1.1   msaitoh #endif /* BGE_EVENT_COUNTERS */
    338       1.1   msaitoh 	int			bge_txcnt;
    339       1.1   msaitoh 	struct callout		bge_timeout;
    340       1.1   msaitoh 	int			bge_pending_rxintr_change;
    341      1.20    martin 	int			bge_detaching;
    342       1.1   msaitoh 	SLIST_HEAD(, txdmamap_pool_entry) txdma_list;
    343       1.1   msaitoh 	struct txdmamap_pool_entry *txdma[BGE_TX_RING_CNT];
    344       1.1   msaitoh 
    345       1.6    jruoho 	struct sysctllog	*bge_log;
    346       1.6    jruoho 
    347       1.8       tls 	krndsource_t	rnd_source;	/* random source */
    348       1.1   msaitoh };
    349       1.1   msaitoh 
    350       1.1   msaitoh #endif /* _DEV_PCI_IF_BGEVAR_H_ */
    351