Home | History | Annotate | Line # | Download | only in pci
if_bgevar.h revision 1.3
      1  1.3  msaitoh /*	$NetBSD: if_bgevar.h,v 1.3 2010/01/28 03:09:13 msaitoh Exp $	*/
      2  1.1  msaitoh /*
      3  1.1  msaitoh  * Copyright (c) 2001 Wind River Systems
      4  1.1  msaitoh  * Copyright (c) 1997, 1998, 1999, 2001
      5  1.1  msaitoh  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
      6  1.1  msaitoh  *
      7  1.1  msaitoh  * Redistribution and use in source and binary forms, with or without
      8  1.1  msaitoh  * modification, are permitted provided that the following conditions
      9  1.1  msaitoh  * are met:
     10  1.1  msaitoh  * 1. Redistributions of source code must retain the above copyright
     11  1.1  msaitoh  *    notice, this list of conditions and the following disclaimer.
     12  1.1  msaitoh  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  msaitoh  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  msaitoh  *    documentation and/or other materials provided with the distribution.
     15  1.1  msaitoh  * 3. All advertising materials mentioning features or use of this software
     16  1.1  msaitoh  *    must display the following acknowledgement:
     17  1.1  msaitoh  *	This product includes software developed by Bill Paul.
     18  1.1  msaitoh  * 4. Neither the name of the author nor the names of any co-contributors
     19  1.1  msaitoh  *    may be used to endorse or promote products derived from this software
     20  1.1  msaitoh  *    without specific prior written permission.
     21  1.1  msaitoh  *
     22  1.1  msaitoh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  1.1  msaitoh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1  msaitoh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1  msaitoh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  1.1  msaitoh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.1  msaitoh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.1  msaitoh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.1  msaitoh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.1  msaitoh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1  msaitoh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  1.1  msaitoh  * THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1  msaitoh  *
     34  1.1  msaitoh  * $FreeBSD: if_bgereg.h,v 1.1.2.7 2002/11/02 18:17:55 mp Exp $
     35  1.1  msaitoh  */
     36  1.1  msaitoh 
     37  1.1  msaitoh /*
     38  1.1  msaitoh  * BCM570x memory map. The internal memory layout varies somewhat
     39  1.1  msaitoh  * depending on whether or not we have external SSRAM attached.
     40  1.1  msaitoh  * The BCM5700 can have up to 16MB of external memory. The BCM5701
     41  1.1  msaitoh  * is apparently not designed to use external SSRAM. The mappings
     42  1.1  msaitoh  * up to the first 4 send rings are the same for both internal and
     43  1.1  msaitoh  * external memory configurations. Note that mini RX ring space is
     44  1.1  msaitoh  * only available with external SSRAM configurations, which means
     45  1.1  msaitoh  * the mini RX ring is not supported on the BCM5701.
     46  1.1  msaitoh  *
     47  1.1  msaitoh  * The NIC's memory can be accessed by the host in one of 3 ways:
     48  1.1  msaitoh  *
     49  1.1  msaitoh  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
     50  1.1  msaitoh  *    registers in PCI config space can be used to read any 32-bit
     51  1.1  msaitoh  *    address within the NIC's memory.
     52  1.1  msaitoh  *
     53  1.1  msaitoh  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
     54  1.1  msaitoh  *    space can be used in conjunction with the memory window in the
     55  1.1  msaitoh  *    device register space at offset 0x8000 to read any 32K chunk
     56  1.1  msaitoh  *    of NIC memory.
     57  1.1  msaitoh  *
     58  1.1  msaitoh  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
     59  1.1  msaitoh  *    set, the device I/O mapping consumes 32MB of host address space,
     60  1.1  msaitoh  *    allowing all of the registers and internal NIC memory to be
     61  1.1  msaitoh  *    accessed directly. NIC memory addresses are offset by 0x01000000.
     62  1.1  msaitoh  *    Flat mode consumes so much host address space that it is not
     63  1.1  msaitoh  *    recommended.
     64  1.1  msaitoh  */
     65  1.1  msaitoh 
     66  1.1  msaitoh #ifndef _DEV_PCI_IF_BGEVAR_H_
     67  1.1  msaitoh #define _DEV_PCI_IF_BGEVAR_H_
     68  1.1  msaitoh 
     69  1.1  msaitoh #include <machine/bus.h>
     70  1.1  msaitoh #include <net/if_ether.h>
     71  1.1  msaitoh #include <dev/pci/pcivar.h>
     72  1.1  msaitoh 
     73  1.2  msaitoh #define BGE_HOSTADDR(x, y)						\
     74  1.2  msaitoh 	do {								\
     75  1.2  msaitoh 		(x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff);	\
     76  1.2  msaitoh 		if (sizeof (bus_addr_t) == 8)				\
     77  1.2  msaitoh 			(x).bge_addr_hi = ((u_int64_t) (y) >> 32);	\
     78  1.2  msaitoh 		else							\
     79  1.2  msaitoh 			(x).bge_addr_hi = 0;				\
     80  1.2  msaitoh 	} while(0)
     81  1.1  msaitoh 
     82  1.1  msaitoh #define RCB_WRITE_4(sc, rcb, offset, val) \
     83  1.1  msaitoh 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \
     84  1.1  msaitoh 			  rcb + offsetof(struct bge_rcb, offset), val)
     85  1.1  msaitoh 
     86  1.1  msaitoh /*
     87  1.1  msaitoh  * Other utility macros.
     88  1.1  msaitoh  */
     89  1.1  msaitoh #define BGE_INC(x, y)	(x) = (x + 1) % y
     90  1.1  msaitoh 
     91  1.1  msaitoh /*
     92  1.1  msaitoh  * Register access macros. The Tigon always uses memory mapped register
     93  1.1  msaitoh  * accesses and all registers must be accessed with 32 bit operations.
     94  1.1  msaitoh  */
     95  1.1  msaitoh 
     96  1.1  msaitoh #define CSR_WRITE_4(sc, reg, val)	\
     97  1.1  msaitoh 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
     98  1.1  msaitoh 
     99  1.1  msaitoh #define CSR_READ_4(sc, reg)		\
    100  1.1  msaitoh 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
    101  1.1  msaitoh 
    102  1.1  msaitoh #define BGE_SETBIT(sc, reg, x)	\
    103  1.1  msaitoh 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | x))
    104  1.1  msaitoh #define BGE_CLRBIT(sc, reg, x)	\
    105  1.1  msaitoh 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~x))
    106  1.1  msaitoh 
    107  1.1  msaitoh #define PCI_SETBIT(pc, tag, reg, x)	\
    108  1.1  msaitoh 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) | x))
    109  1.1  msaitoh #define PCI_CLRBIT(pc, tag, reg, x)	\
    110  1.1  msaitoh 	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) & ~x))
    111  1.1  msaitoh 
    112  1.1  msaitoh /*
    113  1.1  msaitoh  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
    114  1.1  msaitoh  * values are tuneable. They control the actual amount of buffers
    115  1.1  msaitoh  * allocated for the standard, mini and jumbo receive rings.
    116  1.1  msaitoh  */
    117  1.1  msaitoh 
    118  1.1  msaitoh #define BGE_SSLOTS	256
    119  1.1  msaitoh #define BGE_MSLOTS	256
    120  1.1  msaitoh #define BGE_JSLOTS	384
    121  1.1  msaitoh #define BGE_RSLOTS	256
    122  1.1  msaitoh 
    123  1.1  msaitoh #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
    124  1.1  msaitoh #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
    125  1.1  msaitoh 	(BGE_JRAWLEN % sizeof(u_int64_t))))
    126  1.1  msaitoh #define BGE_JPAGESZ PAGE_SIZE
    127  1.1  msaitoh #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
    128  1.1  msaitoh #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
    129  1.1  msaitoh 
    130  1.1  msaitoh /*
    131  1.1  msaitoh  * Ring structures. Most of these reside in host memory and we tell
    132  1.1  msaitoh  * the NIC where they are via the ring control blocks. The exceptions
    133  1.1  msaitoh  * are the tx and command rings, which live in NIC memory and which
    134  1.1  msaitoh  * we access via the shared memory window.
    135  1.1  msaitoh  */
    136  1.1  msaitoh struct bge_ring_data {
    137  1.1  msaitoh 	struct bge_rx_bd	bge_rx_std_ring[BGE_STD_RX_RING_CNT];
    138  1.1  msaitoh 	struct bge_rx_bd	bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT];
    139  1.1  msaitoh 	struct bge_rx_bd	bge_rx_return_ring[BGE_RETURN_RING_CNT];
    140  1.1  msaitoh 	struct bge_tx_bd	bge_tx_ring[BGE_TX_RING_CNT];
    141  1.1  msaitoh 	struct bge_status_block	bge_status_block;
    142  1.1  msaitoh 	struct bge_tx_desc	*bge_tx_ring_nic;/* pointer to shared mem */
    143  1.1  msaitoh 	struct bge_cmd_desc	*bge_cmd_ring;	/* pointer to shared mem */
    144  1.1  msaitoh 	struct bge_gib		bge_info;
    145  1.1  msaitoh };
    146  1.1  msaitoh 
    147  1.1  msaitoh #define BGE_RING_DMA_ADDR(sc, offset) \
    148  1.1  msaitoh 	((sc)->bge_ring_map->dm_segs[0].ds_addr + \
    149  1.1  msaitoh 	offsetof(struct bge_ring_data, offset))
    150  1.1  msaitoh 
    151  1.1  msaitoh /*
    152  1.1  msaitoh  * Number of DMA segments in a TxCB. Note that this is carefully
    153  1.1  msaitoh  * chosen to make the total struct size an even power of two. It's
    154  1.1  msaitoh  * critical that no TxCB be split across a page boundary since
    155  1.1  msaitoh  * no attempt is made to allocate physically contiguous memory.
    156  1.1  msaitoh  *
    157  1.1  msaitoh  */
    158  1.1  msaitoh #if 0	/* pre-TSO values */
    159  1.1  msaitoh #define BGE_TXDMA_MAX	ETHER_MAX_LEN_JUMBO
    160  1.1  msaitoh #ifdef _LP64
    161  1.1  msaitoh #define BGE_NTXSEG	30
    162  1.1  msaitoh #else
    163  1.1  msaitoh #define BGE_NTXSEG	31
    164  1.1  msaitoh #endif
    165  1.1  msaitoh #else	/* TSO values */
    166  1.1  msaitoh #define BGE_TXDMA_MAX	(round_page(IP_MAXPACKET))	/* for TSO */
    167  1.1  msaitoh #ifdef _LP64
    168  1.1  msaitoh #define BGE_NTXSEG	120	/* XXX just a guess */
    169  1.1  msaitoh #else
    170  1.1  msaitoh #define BGE_NTXSEG	124	/* XXX just a guess */
    171  1.1  msaitoh #endif
    172  1.1  msaitoh #endif	/* TSO values */
    173  1.1  msaitoh 
    174  1.1  msaitoh 
    175  1.1  msaitoh /*
    176  1.1  msaitoh  * Mbuf pointers. We need these to keep track of the virtual addresses
    177  1.1  msaitoh  * of our mbuf chains since we can only convert from physical to virtual,
    178  1.1  msaitoh  * not the other way around.
    179  1.1  msaitoh  */
    180  1.1  msaitoh struct bge_chain_data {
    181  1.1  msaitoh 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
    182  1.1  msaitoh 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
    183  1.1  msaitoh 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
    184  1.1  msaitoh 	struct mbuf		*bge_rx_mini_chain[BGE_MINI_RX_RING_CNT];
    185  1.1  msaitoh 	bus_dmamap_t		bge_rx_std_map[BGE_STD_RX_RING_CNT];
    186  1.1  msaitoh 	bus_dmamap_t		bge_rx_jumbo_map;
    187  1.1  msaitoh 	/* Stick the jumbo mem management stuff here too. */
    188  1.1  msaitoh 	void *			bge_jslots[BGE_JSLOTS];
    189  1.1  msaitoh 	void *			bge_jumbo_buf;
    190  1.1  msaitoh };
    191  1.1  msaitoh 
    192  1.1  msaitoh #define BGE_JUMBO_DMA_ADDR(sc, m) \
    193  1.1  msaitoh 	((sc)->bge_cdata.bge_rx_jumbo_map->dm_segs[0].ds_addr + \
    194  1.1  msaitoh 	 (mtod((m), char *) - (char *)(sc)->bge_cdata.bge_jumbo_buf))
    195  1.1  msaitoh 
    196  1.1  msaitoh struct bge_type {
    197  1.1  msaitoh 	u_int16_t		bge_vid;
    198  1.1  msaitoh 	u_int16_t		bge_did;
    199  1.1  msaitoh 	char			*bge_name;
    200  1.1  msaitoh };
    201  1.1  msaitoh 
    202  1.2  msaitoh #define BGE_TIMEOUT		100000
    203  1.1  msaitoh #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
    204  1.1  msaitoh 
    205  1.1  msaitoh struct bge_jpool_entry {
    206  1.1  msaitoh 	int				slot;
    207  1.1  msaitoh 	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
    208  1.1  msaitoh };
    209  1.1  msaitoh 
    210  1.1  msaitoh struct bge_bcom_hack {
    211  1.1  msaitoh 	int			reg;
    212  1.1  msaitoh 	int			val;
    213  1.1  msaitoh };
    214  1.1  msaitoh 
    215  1.1  msaitoh struct txdmamap_pool_entry {
    216  1.1  msaitoh 	bus_dmamap_t dmamap;
    217  1.1  msaitoh 	SLIST_ENTRY(txdmamap_pool_entry) link;
    218  1.1  msaitoh };
    219  1.1  msaitoh 
    220  1.3  msaitoh #define	ASF_ENABLE		1
    221  1.3  msaitoh #define	ASF_NEW_HANDSHAKE	2
    222  1.3  msaitoh #define	ASF_STACKUP		4
    223  1.3  msaitoh 
    224  1.1  msaitoh struct bge_softc {
    225  1.1  msaitoh 	device_t		bge_dev;
    226  1.1  msaitoh 	struct ethercom		ethercom;		/* interface info */
    227  1.1  msaitoh 	bus_space_handle_t	bge_bhandle;
    228  1.1  msaitoh 	bus_space_tag_t		bge_btag;
    229  1.1  msaitoh 	void			*bge_intrhand;
    230  1.1  msaitoh 	pci_chipset_tag_t	sc_pc;
    231  1.1  msaitoh 	pcitag_t		sc_pcitag;
    232  1.1  msaitoh 
    233  1.1  msaitoh 	struct mii_data		bge_mii;
    234  1.1  msaitoh 	struct ifmedia		bge_ifmedia;	/* media info */
    235  1.1  msaitoh 	u_int32_t		bge_return_ring_cnt;
    236  1.1  msaitoh 	u_int32_t		bge_tx_prodidx;
    237  1.1  msaitoh 	bus_dma_tag_t		bge_dmatag;
    238  1.3  msaitoh 	int			bge_expcap;
    239  1.1  msaitoh 	u_int32_t		bge_chipid;
    240  1.1  msaitoh 	u_int32_t		bge_local_ctrl_reg;
    241  1.3  msaitoh 	uint8_t			bge_asf_mode;
    242  1.3  msaitoh 	uint8_t			bge_asf_count;
    243  1.1  msaitoh 	struct bge_ring_data	*bge_rdata;	/* rings */
    244  1.1  msaitoh 	struct bge_chain_data	bge_cdata;	/* mbufs */
    245  1.1  msaitoh 	bus_dmamap_t		bge_ring_map;
    246  1.1  msaitoh 	u_int16_t		bge_tx_saved_considx;
    247  1.1  msaitoh 	u_int16_t		bge_rx_saved_considx;
    248  1.1  msaitoh 	u_int16_t		bge_ev_saved_considx;
    249  1.1  msaitoh 	u_int16_t		bge_std;	/* current std ring head */
    250  1.1  msaitoh 	u_int16_t		bge_jumbo;	/* current jumo ring head */
    251  1.1  msaitoh 	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
    252  1.1  msaitoh 	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
    253  1.1  msaitoh 	u_int32_t		bge_stat_ticks;
    254  1.1  msaitoh 	u_int32_t		bge_rx_coal_ticks;
    255  1.1  msaitoh 	u_int32_t		bge_tx_coal_ticks;
    256  1.1  msaitoh 	u_int32_t		bge_rx_max_coal_bds;
    257  1.1  msaitoh 	u_int32_t		bge_tx_max_coal_bds;
    258  1.1  msaitoh 	u_int32_t		bge_tx_buf_ratio;
    259  1.1  msaitoh 	uint32_t		bge_sts;
    260  1.1  msaitoh #define BGE_STS_LINK		0x00000001	/* MAC link status */
    261  1.1  msaitoh #define BGE_STS_LINK_EVT	0x00000002	/* pending link event */
    262  1.1  msaitoh #define BGE_STS_AUTOPOLL	0x00000004	/* PHY auto-polling  */
    263  1.1  msaitoh #define BGE_STS_BIT(sc, x)	((sc)->bge_sts & (x))
    264  1.1  msaitoh #define BGE_STS_SETBIT(sc, x)	((sc)->bge_sts |= (x))
    265  1.1  msaitoh #define BGE_STS_CLRBIT(sc, x)	((sc)->bge_sts &= ~(x))
    266  1.1  msaitoh 	int			bge_if_flags;
    267  1.1  msaitoh 	uint32_t		bge_flags;
    268  1.1  msaitoh 	int			bge_flowflags;
    269  1.1  msaitoh #ifdef BGE_EVENT_COUNTERS
    270  1.1  msaitoh 	/*
    271  1.1  msaitoh 	 * Event counters.
    272  1.1  msaitoh 	 */
    273  1.1  msaitoh 	struct evcnt bge_ev_intr;	/* interrupts */
    274  1.1  msaitoh 	struct evcnt bge_ev_tx_xoff;	/* send PAUSE(len>0) packets */
    275  1.1  msaitoh 	struct evcnt bge_ev_tx_xon;	/* send PAUSE(len=0) packets */
    276  1.1  msaitoh 	struct evcnt bge_ev_rx_xoff;	/* receive PAUSE(len>0) packets */
    277  1.1  msaitoh 	struct evcnt bge_ev_rx_xon;	/* receive PAUSE(len=0) packets */
    278  1.1  msaitoh 	struct evcnt bge_ev_rx_macctl;	/* receive MAC control packets */
    279  1.1  msaitoh 	struct evcnt bge_ev_xoffentered;/* XOFF state entered */
    280  1.1  msaitoh #endif /* BGE_EVENT_COUNTERS */
    281  1.1  msaitoh 	int			bge_txcnt;
    282  1.1  msaitoh 	struct callout		bge_timeout;
    283  1.1  msaitoh 	char			*bge_vpd_prodname;
    284  1.1  msaitoh 	char			*bge_vpd_readonly;
    285  1.1  msaitoh 	int			bge_pending_rxintr_change;
    286  1.1  msaitoh 	SLIST_HEAD(, txdmamap_pool_entry) txdma_list;
    287  1.1  msaitoh 	struct txdmamap_pool_entry *txdma[BGE_TX_RING_CNT];
    288  1.1  msaitoh 
    289  1.1  msaitoh #if NRND > 0
    290  1.1  msaitoh 	rndsource_element_t	rnd_source;	/* random source */
    291  1.1  msaitoh #endif
    292  1.1  msaitoh };
    293  1.1  msaitoh 
    294  1.1  msaitoh #endif /* _DEV_PCI_IF_BGEVAR_H_ */
    295