Home | History | Annotate | Line # | Download | only in pci
if_bnx.c revision 1.2
      1  1.2  bouyer /*	$NetBSD: if_bnx.c,v 1.2 2007/02/15 19:24:47 bouyer Exp $	*/
      2  1.1  bouyer /*	$OpenBSD: if_bnx.c,v 1.21 2006/08/21 03:32:11 brad Exp $	*/
      3  1.1  bouyer 
      4  1.1  bouyer /*-
      5  1.1  bouyer  * Copyright (c) 2006 Broadcom Corporation
      6  1.1  bouyer  *	David Christensen <davidch (at) broadcom.com>.  All rights reserved.
      7  1.1  bouyer  *
      8  1.1  bouyer  * Redistribution and use in source and binary forms, with or without
      9  1.1  bouyer  * modification, are permitted provided that the following conditions
     10  1.1  bouyer  * are met:
     11  1.1  bouyer  *
     12  1.1  bouyer  * 1. Redistributions of source code must retain the above copyright
     13  1.1  bouyer  *    notice, this list of conditions and the following disclaimer.
     14  1.1  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  bouyer  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  bouyer  *    documentation and/or other materials provided with the distribution.
     17  1.1  bouyer  * 3. Neither the name of Broadcom Corporation nor the name of its contributors
     18  1.1  bouyer  *    may be used to endorse or promote products derived from this software
     19  1.1  bouyer  *    without specific prior written consent.
     20  1.1  bouyer  *
     21  1.1  bouyer  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
     22  1.1  bouyer  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     23  1.1  bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24  1.1  bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
     25  1.1  bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26  1.1  bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27  1.1  bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28  1.1  bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29  1.1  bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30  1.1  bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     31  1.1  bouyer  * THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1  bouyer  */
     33  1.1  bouyer 
     34  1.1  bouyer #include <sys/cdefs.h>
     35  1.1  bouyer #if 0
     36  1.1  bouyer __FBSDID("$FreeBSD: src/sys/dev/bce/if_bce.c,v 1.3 2006/04/13 14:12:26 ru Exp $");
     37  1.1  bouyer #endif
     38  1.2  bouyer __KERNEL_RCSID(0, "$NetBSD: if_bnx.c,v 1.2 2007/02/15 19:24:47 bouyer Exp $");
     39  1.1  bouyer 
     40  1.1  bouyer /*
     41  1.1  bouyer  * The following controllers are supported by this driver:
     42  1.1  bouyer  *   BCM5706C A2, A3
     43  1.1  bouyer  *   BCM5708C B1
     44  1.1  bouyer  *
     45  1.1  bouyer  * The following controllers are not supported by this driver:
     46  1.1  bouyer  * (These are not "Production" versions of the controller.)
     47  1.1  bouyer  *
     48  1.1  bouyer  *   BCM5706C A0, A1
     49  1.1  bouyer  *   BCM5706S A0, A1, A2, A3
     50  1.1  bouyer  *   BCM5708C A0, B0
     51  1.1  bouyer  *   BCM5708S A0, B0, B1
     52  1.1  bouyer  */
     53  1.1  bouyer 
     54  1.1  bouyer #include <sys/callout.h>
     55  1.1  bouyer 
     56  1.1  bouyer #include <dev/pci/if_bnxreg.h>
     57  1.1  bouyer #include <dev/microcode/bnx/bnxfw.h>
     58  1.1  bouyer 
     59  1.1  bouyer /****************************************************************************/
     60  1.1  bouyer /* BNX Driver Version                                                       */
     61  1.1  bouyer /****************************************************************************/
     62  1.1  bouyer const char bnx_driver_version[] = "v0.9.6";
     63  1.1  bouyer 
     64  1.1  bouyer /****************************************************************************/
     65  1.1  bouyer /* BNX Debug Options                                                        */
     66  1.1  bouyer /****************************************************************************/
     67  1.1  bouyer #ifdef BNX_DEBUG
     68  1.1  bouyer 	u_int32_t bnx_debug = /*BNX_WARN*/ BNX_VERBOSE_SEND;
     69  1.1  bouyer 
     70  1.1  bouyer 	/*          0 = Never              */
     71  1.1  bouyer 	/*          1 = 1 in 2,147,483,648 */
     72  1.1  bouyer 	/*        256 = 1 in     8,388,608 */
     73  1.1  bouyer 	/*       2048 = 1 in     1,048,576 */
     74  1.1  bouyer 	/*      65536 = 1 in        32,768 */
     75  1.1  bouyer 	/*    1048576 = 1 in         2,048 */
     76  1.1  bouyer 	/*  268435456 =	1 in             8 */
     77  1.1  bouyer 	/*  536870912 = 1 in             4 */
     78  1.1  bouyer 	/* 1073741824 = 1 in             2 */
     79  1.1  bouyer 
     80  1.1  bouyer 	/* Controls how often the l2_fhdr frame error check will fail. */
     81  1.1  bouyer 	int bnx_debug_l2fhdr_status_check = 0;
     82  1.1  bouyer 
     83  1.1  bouyer 	/* Controls how often the unexpected attention check will fail. */
     84  1.1  bouyer 	int bnx_debug_unexpected_attention = 0;
     85  1.1  bouyer 
     86  1.1  bouyer 	/* Controls how often to simulate an mbuf allocation failure. */
     87  1.1  bouyer 	int bnx_debug_mbuf_allocation_failure = 0;
     88  1.1  bouyer 
     89  1.1  bouyer 	/* Controls how often to simulate a DMA mapping failure. */
     90  1.1  bouyer 	int bnx_debug_dma_map_addr_failure = 0;
     91  1.1  bouyer 
     92  1.1  bouyer 	/* Controls how often to simulate a bootcode failure. */
     93  1.1  bouyer 	int bnx_debug_bootcode_running_failure = 0;
     94  1.1  bouyer #endif
     95  1.1  bouyer 
     96  1.1  bouyer /****************************************************************************/
     97  1.1  bouyer /* PCI Device ID Table                                                      */
     98  1.1  bouyer /*                                                                          */
     99  1.1  bouyer /* Used by bnx_probe() to identify the devices supported by this driver.    */
    100  1.1  bouyer /****************************************************************************/
    101  1.1  bouyer static const struct bnx_product {
    102  1.1  bouyer 	pci_vendor_id_t		bp_vendor;
    103  1.1  bouyer 	pci_product_id_t	bp_product;
    104  1.1  bouyer 	pci_vendor_id_t		bp_subvendor;
    105  1.1  bouyer 	pci_product_id_t	bp_subproduct;
    106  1.1  bouyer 	const char		*bp_name;
    107  1.1  bouyer } bnx_devices[] = {
    108  1.1  bouyer #ifdef PCI_SUBPRODUCT_HP_NC370T
    109  1.1  bouyer 	{
    110  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706,
    111  1.1  bouyer 	  PCI_VENDOR_HP, PCI_SUBPRODUCT_HP_NC370T,
    112  1.1  bouyer 	  "HP NC370T Multifunction Gigabit Server Adapter"
    113  1.1  bouyer 	},
    114  1.1  bouyer #endif
    115  1.1  bouyer #ifdef PCI_SUBPRODUCT_HP_NC370i
    116  1.1  bouyer 	{
    117  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706,
    118  1.1  bouyer 	  PCI_VENDOR_HP, PCI_SUBPRODUCT_HP_NC370i,
    119  1.1  bouyer 	  "HP NC370i Multifunction Gigabit Server Adapter"
    120  1.1  bouyer 	},
    121  1.1  bouyer #endif
    122  1.1  bouyer 	{
    123  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706,
    124  1.1  bouyer 	  0, 0,
    125  1.1  bouyer 	  "Broadcom NetXtreme II BCM5706 1000Base-T"
    126  1.1  bouyer 	},
    127  1.1  bouyer #ifdef PCI_SUBPRODUCT_HP_NC370F
    128  1.1  bouyer 	{
    129  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706S,
    130  1.1  bouyer 	  PCI_VENDOR_HP, PCI_SUBPRODUCT_HP_NC370F,
    131  1.1  bouyer 	  "HP NC370F Multifunction Gigabit Server Adapter"
    132  1.1  bouyer 	},
    133  1.1  bouyer #endif
    134  1.1  bouyer 	{
    135  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706S,
    136  1.1  bouyer 	  0, 0,
    137  1.1  bouyer 	  "Broadcom NetXtreme II BCM5706 1000Base-SX"
    138  1.1  bouyer 	},
    139  1.1  bouyer 	{
    140  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5708,
    141  1.1  bouyer 	  0, 0,
    142  1.1  bouyer 	  "Broadcom NetXtreme II BCM5708 1000Base-T"
    143  1.1  bouyer 	},
    144  1.1  bouyer 	{
    145  1.1  bouyer 	  PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5708S,
    146  1.1  bouyer 	  0, 0,
    147  1.1  bouyer 	  "Broadcom NetXtreme II BCM5708 1000Base-SX"
    148  1.1  bouyer 	},
    149  1.1  bouyer };
    150  1.1  bouyer 
    151  1.1  bouyer /****************************************************************************/
    152  1.1  bouyer /* Supported Flash NVRAM device data.                                       */
    153  1.1  bouyer /****************************************************************************/
    154  1.1  bouyer static struct flash_spec flash_table[] =
    155  1.1  bouyer {
    156  1.1  bouyer 	/* Slow EEPROM */
    157  1.1  bouyer 	{0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
    158  1.1  bouyer 	 1, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
    159  1.1  bouyer 	 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
    160  1.1  bouyer 	 "EEPROM - slow"},
    161  1.1  bouyer 	/* Expansion entry 0001 */
    162  1.1  bouyer 	{0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
    163  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    164  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    165  1.1  bouyer 	 "Entry 0001"},
    166  1.1  bouyer 	/* Saifun SA25F010 (non-buffered flash) */
    167  1.1  bouyer 	/* strap, cfg1, & write1 need updates */
    168  1.1  bouyer 	{0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
    169  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    170  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
    171  1.1  bouyer 	 "Non-buffered flash (128kB)"},
    172  1.1  bouyer 	/* Saifun SA25F020 (non-buffered flash) */
    173  1.1  bouyer 	/* strap, cfg1, & write1 need updates */
    174  1.1  bouyer 	{0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
    175  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    176  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
    177  1.1  bouyer 	 "Non-buffered flash (256kB)"},
    178  1.1  bouyer 	/* Expansion entry 0100 */
    179  1.1  bouyer 	{0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
    180  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    181  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    182  1.1  bouyer 	 "Entry 0100"},
    183  1.1  bouyer 	/* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
    184  1.1  bouyer 	{0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
    185  1.1  bouyer 	 0, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
    186  1.1  bouyer 	 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
    187  1.1  bouyer 	 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
    188  1.1  bouyer 	/* Entry 0110: ST M45PE20 (non-buffered flash)*/
    189  1.1  bouyer 	{0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
    190  1.1  bouyer 	 0, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
    191  1.1  bouyer 	 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
    192  1.1  bouyer 	 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
    193  1.1  bouyer 	/* Saifun SA25F005 (non-buffered flash) */
    194  1.1  bouyer 	/* strap, cfg1, & write1 need updates */
    195  1.1  bouyer 	{0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
    196  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    197  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
    198  1.1  bouyer 	 "Non-buffered flash (64kB)"},
    199  1.1  bouyer 	/* Fast EEPROM */
    200  1.1  bouyer 	{0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
    201  1.1  bouyer 	 1, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
    202  1.1  bouyer 	 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
    203  1.1  bouyer 	 "EEPROM - fast"},
    204  1.1  bouyer 	/* Expansion entry 1001 */
    205  1.1  bouyer 	{0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
    206  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    207  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    208  1.1  bouyer 	 "Entry 1001"},
    209  1.1  bouyer 	/* Expansion entry 1010 */
    210  1.1  bouyer 	{0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
    211  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    212  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    213  1.1  bouyer 	 "Entry 1010"},
    214  1.1  bouyer 	/* ATMEL AT45DB011B (buffered flash) */
    215  1.1  bouyer 	{0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
    216  1.1  bouyer 	 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
    217  1.1  bouyer 	 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
    218  1.1  bouyer 	 "Buffered flash (128kB)"},
    219  1.1  bouyer 	/* Expansion entry 1100 */
    220  1.1  bouyer 	{0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
    221  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    222  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    223  1.1  bouyer 	 "Entry 1100"},
    224  1.1  bouyer 	/* Expansion entry 1101 */
    225  1.1  bouyer 	{0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
    226  1.1  bouyer 	 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
    227  1.1  bouyer 	 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
    228  1.1  bouyer 	 "Entry 1101"},
    229  1.1  bouyer 	/* Ateml Expansion entry 1110 */
    230  1.1  bouyer 	{0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
    231  1.1  bouyer 	 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
    232  1.1  bouyer 	 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
    233  1.1  bouyer 	 "Entry 1110 (Atmel)"},
    234  1.1  bouyer 	/* ATMEL AT45DB021B (buffered flash) */
    235  1.1  bouyer 	{0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
    236  1.1  bouyer 	 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
    237  1.1  bouyer 	 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
    238  1.1  bouyer 	 "Buffered flash (256kB)"},
    239  1.1  bouyer };
    240  1.1  bouyer 
    241  1.1  bouyer /****************************************************************************/
    242  1.1  bouyer /* OpenBSD device entry points.                                             */
    243  1.1  bouyer /****************************************************************************/
    244  1.1  bouyer static int	bnx_probe(device_t, cfdata_t, void *);
    245  1.1  bouyer void	bnx_attach(struct device *, struct device *, void *);
    246  1.1  bouyer #if 0
    247  1.1  bouyer void	bnx_detach(void *);
    248  1.1  bouyer #endif
    249  1.1  bouyer void	bnx_shutdown(void *);
    250  1.1  bouyer 
    251  1.1  bouyer /****************************************************************************/
    252  1.1  bouyer /* BNX Debug Data Structure Dump Routines                                   */
    253  1.1  bouyer /****************************************************************************/
    254  1.1  bouyer #ifdef BNX_DEBUG
    255  1.1  bouyer void	bnx_dump_mbuf(struct bnx_softc *, struct mbuf *);
    256  1.1  bouyer void	bnx_dump_tx_mbuf_chain(struct bnx_softc *, int, int);
    257  1.1  bouyer void	bnx_dump_rx_mbuf_chain(struct bnx_softc *, int, int);
    258  1.1  bouyer void	bnx_dump_txbd(struct bnx_softc *, int, struct tx_bd *);
    259  1.1  bouyer void	bnx_dump_rxbd(struct bnx_softc *, int, struct rx_bd *);
    260  1.1  bouyer void	bnx_dump_l2fhdr(struct bnx_softc *, int, struct l2_fhdr *);
    261  1.1  bouyer void	bnx_dump_tx_chain(struct bnx_softc *, int, int);
    262  1.1  bouyer void	bnx_dump_rx_chain(struct bnx_softc *, int, int);
    263  1.1  bouyer void	bnx_dump_status_block(struct bnx_softc *);
    264  1.1  bouyer void	bnx_dump_stats_block(struct bnx_softc *);
    265  1.1  bouyer void	bnx_dump_driver_state(struct bnx_softc *);
    266  1.1  bouyer void	bnx_dump_hw_state(struct bnx_softc *);
    267  1.1  bouyer void	bnx_breakpoint(struct bnx_softc *);
    268  1.1  bouyer #endif
    269  1.1  bouyer 
    270  1.1  bouyer /****************************************************************************/
    271  1.1  bouyer /* BNX Register/Memory Access Routines                                      */
    272  1.1  bouyer /****************************************************************************/
    273  1.1  bouyer u_int32_t	bnx_reg_rd_ind(struct bnx_softc *, u_int32_t);
    274  1.1  bouyer void	bnx_reg_wr_ind(struct bnx_softc *, u_int32_t, u_int32_t);
    275  1.1  bouyer void	bnx_ctx_wr(struct bnx_softc *, u_int32_t, u_int32_t, u_int32_t);
    276  1.1  bouyer int	bnx_miibus_read_reg(struct device *, int, int);
    277  1.1  bouyer void	bnx_miibus_write_reg(struct device *, int, int, int);
    278  1.1  bouyer void	bnx_miibus_statchg(struct device *);
    279  1.1  bouyer 
    280  1.1  bouyer /****************************************************************************/
    281  1.1  bouyer /* BNX NVRAM Access Routines                                                */
    282  1.1  bouyer /****************************************************************************/
    283  1.1  bouyer int	bnx_acquire_nvram_lock(struct bnx_softc *);
    284  1.1  bouyer int	bnx_release_nvram_lock(struct bnx_softc *);
    285  1.1  bouyer void	bnx_enable_nvram_access(struct bnx_softc *);
    286  1.1  bouyer void	bnx_disable_nvram_access(struct bnx_softc *);
    287  1.1  bouyer int	bnx_nvram_read_dword(struct bnx_softc *, u_int32_t, u_int8_t *,
    288  1.1  bouyer 	    u_int32_t);
    289  1.1  bouyer int	bnx_init_nvram(struct bnx_softc *);
    290  1.1  bouyer int	bnx_nvram_read(struct bnx_softc *, u_int32_t, u_int8_t *, int);
    291  1.1  bouyer int	bnx_nvram_test(struct bnx_softc *);
    292  1.1  bouyer #ifdef BNX_NVRAM_WRITE_SUPPORT
    293  1.1  bouyer int	bnx_enable_nvram_write(struct bnx_softc *);
    294  1.1  bouyer void	bnx_disable_nvram_write(struct bnx_softc *);
    295  1.1  bouyer int	bnx_nvram_erase_page(struct bnx_softc *, u_int32_t);
    296  1.1  bouyer int	bnx_nvram_write_dword(struct bnx_softc *, u_int32_t, u_int8_t *,
    297  1.1  bouyer 	    u_int32_t);
    298  1.1  bouyer int	bnx_nvram_write(struct bnx_softc *, u_int32_t, u_int8_t *, int);
    299  1.1  bouyer #endif
    300  1.1  bouyer 
    301  1.1  bouyer /****************************************************************************/
    302  1.1  bouyer /*                                                                          */
    303  1.1  bouyer /****************************************************************************/
    304  1.1  bouyer int	bnx_dma_alloc(struct bnx_softc *);
    305  1.1  bouyer void	bnx_dma_free(struct bnx_softc *);
    306  1.1  bouyer void	bnx_release_resources(struct bnx_softc *);
    307  1.1  bouyer void	bnx_dma_map_tx_desc(void *, bus_dmamap_t);
    308  1.1  bouyer 
    309  1.1  bouyer /****************************************************************************/
    310  1.1  bouyer /* BNX Firmware Synchronization and Load                                    */
    311  1.1  bouyer /****************************************************************************/
    312  1.1  bouyer int	bnx_fw_sync(struct bnx_softc *, u_int32_t);
    313  1.1  bouyer void	bnx_load_rv2p_fw(struct bnx_softc *, u_int32_t *, u_int32_t,
    314  1.1  bouyer 	    u_int32_t);
    315  1.1  bouyer void	bnx_load_cpu_fw(struct bnx_softc *, struct cpu_reg *,
    316  1.1  bouyer 	    struct fw_info *);
    317  1.1  bouyer void	bnx_init_cpus(struct bnx_softc *);
    318  1.1  bouyer 
    319  1.1  bouyer void	bnx_stop(struct bnx_softc *);
    320  1.1  bouyer int	bnx_reset(struct bnx_softc *, u_int32_t);
    321  1.1  bouyer int	bnx_chipinit(struct bnx_softc *);
    322  1.1  bouyer int	bnx_blockinit(struct bnx_softc *);
    323  1.1  bouyer int	bnx_get_buf(struct bnx_softc *, struct mbuf *, u_int16_t *,
    324  1.1  bouyer 	    u_int16_t *, u_int32_t *);
    325  1.1  bouyer 
    326  1.1  bouyer int	bnx_init_tx_chain(struct bnx_softc *);
    327  1.1  bouyer int	bnx_init_rx_chain(struct bnx_softc *);
    328  1.1  bouyer void	bnx_free_rx_chain(struct bnx_softc *);
    329  1.1  bouyer void	bnx_free_tx_chain(struct bnx_softc *);
    330  1.1  bouyer 
    331  1.1  bouyer int	bnx_tx_encap(struct bnx_softc *, struct mbuf *, u_int16_t *,
    332  1.1  bouyer 	    u_int16_t *, u_int32_t *);
    333  1.1  bouyer void	bnx_start(struct ifnet *);
    334  1.1  bouyer int	bnx_ioctl(struct ifnet *, u_long, caddr_t);
    335  1.1  bouyer void	bnx_watchdog(struct ifnet *);
    336  1.1  bouyer int	bnx_ifmedia_upd(struct ifnet *);
    337  1.1  bouyer void	bnx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    338  1.1  bouyer int	bnx_init(struct ifnet *);
    339  1.1  bouyer 
    340  1.1  bouyer void	bnx_init_context(struct bnx_softc *);
    341  1.1  bouyer void	bnx_get_mac_addr(struct bnx_softc *);
    342  1.1  bouyer void	bnx_set_mac_addr(struct bnx_softc *);
    343  1.1  bouyer void	bnx_phy_intr(struct bnx_softc *);
    344  1.1  bouyer void	bnx_rx_intr(struct bnx_softc *);
    345  1.1  bouyer void	bnx_tx_intr(struct bnx_softc *);
    346  1.1  bouyer void	bnx_disable_intr(struct bnx_softc *);
    347  1.1  bouyer void	bnx_enable_intr(struct bnx_softc *);
    348  1.1  bouyer 
    349  1.1  bouyer int	bnx_intr(void *);
    350  1.1  bouyer void	bnx_set_rx_mode(struct bnx_softc *);
    351  1.1  bouyer void	bnx_stats_update(struct bnx_softc *);
    352  1.1  bouyer void	bnx_tick(void *);
    353  1.1  bouyer 
    354  1.1  bouyer /****************************************************************************/
    355  1.1  bouyer /* OpenBSD device dispatch table.                                           */
    356  1.1  bouyer /****************************************************************************/
    357  1.1  bouyer CFATTACH_DECL(bnx, sizeof(struct bnx_softc),
    358  1.1  bouyer     bnx_probe, bnx_attach, NULL, NULL);
    359  1.1  bouyer 
    360  1.1  bouyer /****************************************************************************/
    361  1.1  bouyer /* Device probe function.                                                   */
    362  1.1  bouyer /*                                                                          */
    363  1.1  bouyer /* Compares the device to the driver's list of supported devices and        */
    364  1.1  bouyer /* reports back to the OS whether this is the right driver for the device.  */
    365  1.1  bouyer /*                                                                          */
    366  1.1  bouyer /* Returns:                                                                 */
    367  1.1  bouyer /*   BUS_PROBE_DEFAULT on success, positive value on failure.               */
    368  1.1  bouyer /****************************************************************************/
    369  1.1  bouyer static const struct bnx_product *
    370  1.1  bouyer bnx_lookup(const struct pci_attach_args *pa)
    371  1.1  bouyer {
    372  1.1  bouyer 	int i;
    373  1.1  bouyer 	pcireg_t subid;
    374  1.1  bouyer 
    375  1.1  bouyer 	for (i = 0; i < sizeof(bnx_devices)/sizeof(struct bnx_product); i++) {
    376  1.1  bouyer 		if (PCI_VENDOR(pa->pa_id) != bnx_devices[i].bp_vendor ||
    377  1.1  bouyer 		    PCI_PRODUCT(pa->pa_id) != bnx_devices[i].bp_product)
    378  1.1  bouyer 			continue;
    379  1.1  bouyer 		if (!bnx_devices[i].bp_subvendor)
    380  1.1  bouyer 			return &bnx_devices[i];
    381  1.1  bouyer 		subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    382  1.1  bouyer 		if (PCI_VENDOR(subid) == bnx_devices[i].bp_subvendor &&
    383  1.1  bouyer 		    PCI_PRODUCT(subid) == bnx_devices[i].bp_subproduct)
    384  1.1  bouyer 			return &bnx_devices[i];
    385  1.1  bouyer 	}
    386  1.1  bouyer 
    387  1.1  bouyer 	return NULL;
    388  1.1  bouyer }
    389  1.1  bouyer static int
    390  1.1  bouyer bnx_probe(device_t parent, cfdata_t match, void *aux)
    391  1.1  bouyer {
    392  1.1  bouyer 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    393  1.1  bouyer 
    394  1.1  bouyer 	if (bnx_lookup(pa) != NULL)
    395  1.1  bouyer 		return (1);
    396  1.1  bouyer 
    397  1.1  bouyer 	return (0);
    398  1.1  bouyer }
    399  1.1  bouyer 
    400  1.1  bouyer /****************************************************************************/
    401  1.1  bouyer /* Device attach function.                                                  */
    402  1.1  bouyer /*                                                                          */
    403  1.1  bouyer /* Allocates device resources, performs secondary chip identification,      */
    404  1.1  bouyer /* resets and initializes the hardware, and initializes driver instance     */
    405  1.1  bouyer /* variables.                                                               */
    406  1.1  bouyer /*                                                                          */
    407  1.1  bouyer /* Returns:                                                                 */
    408  1.1  bouyer /*   0 on success, positive value on failure.                               */
    409  1.1  bouyer /****************************************************************************/
    410  1.1  bouyer void
    411  1.1  bouyer bnx_attach(struct device *parent, struct device *self, void *aux)
    412  1.1  bouyer {
    413  1.1  bouyer 	const struct bnx_product *bp;
    414  1.1  bouyer 	struct bnx_softc	*sc = (struct bnx_softc *)self;
    415  1.1  bouyer 	struct pci_attach_args	*pa = aux;
    416  1.1  bouyer 	pci_chipset_tag_t	pc = pa->pa_pc;
    417  1.1  bouyer 	pci_intr_handle_t	ih;
    418  1.1  bouyer 	const char 		*intrstr = NULL;
    419  1.1  bouyer 	u_int32_t		command;
    420  1.1  bouyer 	struct ifnet		*ifp;
    421  1.1  bouyer 	u_int32_t		val;
    422  1.1  bouyer 	pcireg_t		memtype;
    423  1.1  bouyer 
    424  1.1  bouyer 	bp = bnx_lookup(pa);
    425  1.1  bouyer 	if (bp == NULL)
    426  1.1  bouyer 		panic("unknown device");
    427  1.1  bouyer 
    428  1.1  bouyer 	aprint_naive("\n");
    429  1.1  bouyer 	aprint_normal(": %s", bp->bp_name);
    430  1.1  bouyer 
    431  1.1  bouyer 	sc->bnx_pa = *pa;
    432  1.1  bouyer 
    433  1.1  bouyer 	/*
    434  1.1  bouyer 	 * Map control/status registers.
    435  1.1  bouyer 	*/
    436  1.1  bouyer 	command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    437  1.1  bouyer 	command |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    438  1.1  bouyer 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
    439  1.1  bouyer 	command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    440  1.1  bouyer 
    441  1.1  bouyer 	if (!(command & PCI_COMMAND_MEM_ENABLE)) {
    442  1.1  bouyer 		aprint_error("%s: failed to enable memory mapping!\n",
    443  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    444  1.1  bouyer 		return;
    445  1.1  bouyer 	}
    446  1.1  bouyer 
    447  1.1  bouyer 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BNX_PCI_BAR0);
    448  1.1  bouyer 	switch (memtype) {
    449  1.1  bouyer 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    450  1.1  bouyer 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    451  1.1  bouyer 		if (pci_mapreg_map(pa, BNX_PCI_BAR0,
    452  1.1  bouyer 		    memtype, 0, &sc->bnx_btag, &sc->bnx_bhandle,
    453  1.1  bouyer 		    NULL, &sc->bnx_size) == 0)
    454  1.1  bouyer 			break;
    455  1.1  bouyer 	default:
    456  1.1  bouyer 		aprint_error("%s: can't find mem space\n",
    457  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    458  1.1  bouyer 		return;
    459  1.1  bouyer 	}
    460  1.1  bouyer 
    461  1.1  bouyer 	if (pci_intr_map(pa, &ih)) {
    462  1.1  bouyer 		aprint_error("%s: couldn't map interrupt\n",
    463  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    464  1.1  bouyer 		goto bnx_attach_fail;
    465  1.1  bouyer 	}
    466  1.1  bouyer 
    467  1.1  bouyer 	intrstr = pci_intr_string(pc, ih);
    468  1.1  bouyer 
    469  1.1  bouyer 	/*
    470  1.1  bouyer 	 * Configure byte swap and enable indirect register access.
    471  1.1  bouyer 	 * Rely on CPU to do target byte swapping on big endian systems.
    472  1.1  bouyer 	 * Access to registers outside of PCI configurtion space are not
    473  1.1  bouyer 	 * valid until this is done.
    474  1.1  bouyer 	 */
    475  1.1  bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_MISC_CONFIG,
    476  1.1  bouyer 	    BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
    477  1.1  bouyer 	    BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
    478  1.1  bouyer 
    479  1.1  bouyer 	/* Save ASIC revsion info. */
    480  1.1  bouyer 	sc->bnx_chipid =  REG_RD(sc, BNX_MISC_ID);
    481  1.1  bouyer 
    482  1.1  bouyer 	/* Weed out any non-production controller revisions. */
    483  1.1  bouyer 	switch(BNX_CHIP_ID(sc)) {
    484  1.1  bouyer 	case BNX_CHIP_ID_5706_A0:
    485  1.1  bouyer 	case BNX_CHIP_ID_5706_A1:
    486  1.1  bouyer 	case BNX_CHIP_ID_5708_A0:
    487  1.1  bouyer 	case BNX_CHIP_ID_5708_B0:
    488  1.1  bouyer 		aprint_error("%s: unsupported controller revision (%c%d)!\n",
    489  1.1  bouyer 		    sc->bnx_dev.dv_xname,
    490  1.1  bouyer 		    ((PCI_REVISION(pa->pa_class) & 0xf0) >> 4) + 'A',
    491  1.1  bouyer 		    PCI_REVISION(pa->pa_class) & 0x0f);
    492  1.1  bouyer 		goto bnx_attach_fail;
    493  1.1  bouyer 	}
    494  1.1  bouyer 
    495  1.1  bouyer 	if (BNX_CHIP_BOND_ID(sc) & BNX_CHIP_BOND_ID_SERDES_BIT) {
    496  1.1  bouyer 		aprint_error("%s: SerDes controllers are not supported!\n",
    497  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    498  1.1  bouyer 		goto bnx_attach_fail;
    499  1.1  bouyer 	}
    500  1.1  bouyer 
    501  1.1  bouyer 	/*
    502  1.1  bouyer 	 * Find the base address for shared memory access.
    503  1.1  bouyer 	 * Newer versions of bootcode use a signature and offset
    504  1.1  bouyer 	 * while older versions use a fixed address.
    505  1.1  bouyer 	 */
    506  1.1  bouyer 	val = REG_RD_IND(sc, BNX_SHM_HDR_SIGNATURE);
    507  1.1  bouyer 	if ((val & BNX_SHM_HDR_SIGNATURE_SIG_MASK) == BNX_SHM_HDR_SIGNATURE_SIG)
    508  1.1  bouyer 		sc->bnx_shmem_base = REG_RD_IND(sc, BNX_SHM_HDR_ADDR_0);
    509  1.1  bouyer 	else
    510  1.1  bouyer 		sc->bnx_shmem_base = HOST_VIEW_SHMEM_BASE;
    511  1.1  bouyer 
    512  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "bnx_shmem_base = 0x%08X\n", sc->bnx_shmem_base);
    513  1.1  bouyer 
    514  1.1  bouyer 	/* Set initial device and PHY flags */
    515  1.1  bouyer 	sc->bnx_flags = 0;
    516  1.1  bouyer 	sc->bnx_phy_flags = 0;
    517  1.1  bouyer 
    518  1.1  bouyer 	/* Get PCI bus information (speed and type). */
    519  1.1  bouyer 	val = REG_RD(sc, BNX_PCICFG_MISC_STATUS);
    520  1.1  bouyer 	if (val & BNX_PCICFG_MISC_STATUS_PCIX_DET) {
    521  1.1  bouyer 		u_int32_t clkreg;
    522  1.1  bouyer 
    523  1.1  bouyer 		sc->bnx_flags |= BNX_PCIX_FLAG;
    524  1.1  bouyer 
    525  1.1  bouyer 		clkreg = REG_RD(sc, BNX_PCICFG_PCI_CLOCK_CONTROL_BITS);
    526  1.1  bouyer 
    527  1.1  bouyer 		clkreg &= BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
    528  1.1  bouyer 		switch (clkreg) {
    529  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
    530  1.1  bouyer 			sc->bus_speed_mhz = 133;
    531  1.1  bouyer 			break;
    532  1.1  bouyer 
    533  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
    534  1.1  bouyer 			sc->bus_speed_mhz = 100;
    535  1.1  bouyer 			break;
    536  1.1  bouyer 
    537  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
    538  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
    539  1.1  bouyer 			sc->bus_speed_mhz = 66;
    540  1.1  bouyer 			break;
    541  1.1  bouyer 
    542  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
    543  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
    544  1.1  bouyer 			sc->bus_speed_mhz = 50;
    545  1.1  bouyer 			break;
    546  1.1  bouyer 
    547  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
    548  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
    549  1.1  bouyer 		case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
    550  1.1  bouyer 			sc->bus_speed_mhz = 33;
    551  1.1  bouyer 			break;
    552  1.1  bouyer 		}
    553  1.1  bouyer 	} else if (val & BNX_PCICFG_MISC_STATUS_M66EN)
    554  1.1  bouyer 			sc->bus_speed_mhz = 66;
    555  1.1  bouyer 		else
    556  1.1  bouyer 			sc->bus_speed_mhz = 33;
    557  1.1  bouyer 
    558  1.1  bouyer 	if (val & BNX_PCICFG_MISC_STATUS_32BIT_DET)
    559  1.1  bouyer 		sc->bnx_flags |= BNX_PCI_32BIT_FLAG;
    560  1.1  bouyer 
    561  1.1  bouyer 	/* Reset the controller. */
    562  1.1  bouyer 	if (bnx_reset(sc, BNX_DRV_MSG_CODE_RESET))
    563  1.1  bouyer 		goto bnx_attach_fail;
    564  1.1  bouyer 
    565  1.1  bouyer 	/* Initialize the controller. */
    566  1.1  bouyer 	if (bnx_chipinit(sc)) {
    567  1.1  bouyer 		aprint_error("%s: Controller initialization failed!\n",
    568  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    569  1.1  bouyer 		goto bnx_attach_fail;
    570  1.1  bouyer 	}
    571  1.1  bouyer 
    572  1.1  bouyer 	/* Perform NVRAM test. */
    573  1.1  bouyer 	if (bnx_nvram_test(sc)) {
    574  1.1  bouyer 		aprint_error("%s: NVRAM test failed!\n", sc->bnx_dev.dv_xname);
    575  1.1  bouyer 		goto bnx_attach_fail;
    576  1.1  bouyer 	}
    577  1.1  bouyer 
    578  1.1  bouyer 	/* Fetch the permanent Ethernet MAC address. */
    579  1.1  bouyer 	bnx_get_mac_addr(sc);
    580  1.1  bouyer 	aprint_normal("%s: Ethernet address %s\n", sc->bnx_dev.dv_xname,
    581  1.1  bouyer 	    ether_sprintf(sc->eaddr));
    582  1.1  bouyer 
    583  1.1  bouyer 	/*
    584  1.1  bouyer 	 * Trip points control how many BDs
    585  1.1  bouyer 	 * should be ready before generating an
    586  1.1  bouyer 	 * interrupt while ticks control how long
    587  1.1  bouyer 	 * a BD can sit in the chain before
    588  1.1  bouyer 	 * generating an interrupt.  Set the default
    589  1.1  bouyer 	 * values for the RX and TX rings.
    590  1.1  bouyer 	 */
    591  1.1  bouyer 
    592  1.1  bouyer #ifdef BNX_DEBUG
    593  1.1  bouyer 	/* Force more frequent interrupts. */
    594  1.1  bouyer 	sc->bnx_tx_quick_cons_trip_int = 1;
    595  1.1  bouyer 	sc->bnx_tx_quick_cons_trip     = 1;
    596  1.1  bouyer 	sc->bnx_tx_ticks_int           = 0;
    597  1.1  bouyer 	sc->bnx_tx_ticks               = 0;
    598  1.1  bouyer 
    599  1.1  bouyer 	sc->bnx_rx_quick_cons_trip_int = 1;
    600  1.1  bouyer 	sc->bnx_rx_quick_cons_trip     = 1;
    601  1.1  bouyer 	sc->bnx_rx_ticks_int           = 0;
    602  1.1  bouyer 	sc->bnx_rx_ticks               = 0;
    603  1.1  bouyer #else
    604  1.1  bouyer 	sc->bnx_tx_quick_cons_trip_int = 20;
    605  1.1  bouyer 	sc->bnx_tx_quick_cons_trip     = 20;
    606  1.1  bouyer 	sc->bnx_tx_ticks_int           = 80;
    607  1.1  bouyer 	sc->bnx_tx_ticks               = 80;
    608  1.1  bouyer 
    609  1.1  bouyer 	sc->bnx_rx_quick_cons_trip_int = 6;
    610  1.1  bouyer 	sc->bnx_rx_quick_cons_trip     = 6;
    611  1.1  bouyer 	sc->bnx_rx_ticks_int           = 18;
    612  1.1  bouyer 	sc->bnx_rx_ticks               = 18;
    613  1.1  bouyer #endif
    614  1.1  bouyer 
    615  1.1  bouyer 	/* Update statistics once every second. */
    616  1.1  bouyer 	sc->bnx_stats_ticks = 1000000 & 0xffff00;
    617  1.1  bouyer 
    618  1.1  bouyer 	/*
    619  1.1  bouyer 	 * The copper based NetXtreme II controllers
    620  1.1  bouyer 	 * use an integrated PHY at address 1 while
    621  1.1  bouyer 	 * the SerDes controllers use a PHY at
    622  1.1  bouyer 	 * address 2.
    623  1.1  bouyer 	 */
    624  1.1  bouyer 	sc->bnx_phy_addr = 1;
    625  1.1  bouyer 
    626  1.1  bouyer 	if (BNX_CHIP_BOND_ID(sc) & BNX_CHIP_BOND_ID_SERDES_BIT) {
    627  1.1  bouyer 		sc->bnx_phy_flags |= BNX_PHY_SERDES_FLAG;
    628  1.1  bouyer 		sc->bnx_flags |= BNX_NO_WOL_FLAG;
    629  1.1  bouyer 		if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5708) {
    630  1.1  bouyer 			sc->bnx_phy_addr = 2;
    631  1.1  bouyer 			val = REG_RD_IND(sc, sc->bnx_shmem_base +
    632  1.1  bouyer 					 BNX_SHARED_HW_CFG_CONFIG);
    633  1.1  bouyer 			if (val & BNX_SHARED_HW_CFG_PHY_2_5G)
    634  1.1  bouyer 				sc->bnx_phy_flags |= BNX_PHY_2_5G_CAPABLE_FLAG;
    635  1.1  bouyer 		}
    636  1.1  bouyer 	}
    637  1.1  bouyer 
    638  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_SERDES_FLAG) {
    639  1.1  bouyer 		aprint_error("%s: SerDes is not supported by this driver!\n",
    640  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    641  1.1  bouyer 		goto bnx_attach_fail;
    642  1.1  bouyer 	}
    643  1.1  bouyer 
    644  1.1  bouyer 	/* Allocate DMA memory resources. */
    645  1.1  bouyer 	sc->bnx_dmatag = pa->pa_dmat;
    646  1.1  bouyer 	if (bnx_dma_alloc(sc)) {
    647  1.1  bouyer 		aprint_error("%s: DMA resource allocation failed!\n",
    648  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    649  1.1  bouyer 		goto bnx_attach_fail;
    650  1.1  bouyer 	}
    651  1.1  bouyer 
    652  1.1  bouyer 	/* Initialize the ifnet interface. */
    653  1.1  bouyer 	ifp = &sc->ethercom.ec_if;
    654  1.1  bouyer 	ifp->if_softc = sc;
    655  1.1  bouyer 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    656  1.1  bouyer 	ifp->if_ioctl = bnx_ioctl;
    657  1.1  bouyer 	ifp->if_start = bnx_start;
    658  1.1  bouyer 	ifp->if_init = bnx_init;
    659  1.1  bouyer 	ifp->if_timer = 0;
    660  1.1  bouyer 	ifp->if_watchdog = bnx_watchdog;
    661  1.1  bouyer         if (sc->bnx_phy_flags & BNX_PHY_2_5G_CAPABLE_FLAG)
    662  1.1  bouyer                 ifp->if_baudrate = IF_Gbps(2.5);
    663  1.1  bouyer         else
    664  1.1  bouyer                 ifp->if_baudrate = IF_Gbps(1);
    665  1.1  bouyer 	IFQ_SET_MAXLEN(&ifp->if_snd, USABLE_TX_BD);
    666  1.1  bouyer 	IFQ_SET_READY(&ifp->if_snd);
    667  1.1  bouyer 	bcopy(sc->bnx_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    668  1.1  bouyer 
    669  1.1  bouyer 	sc->ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU |
    670  1.1  bouyer 	    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
    671  1.1  bouyer 
    672  1.1  bouyer 	ifp->if_capabilities |=
    673  1.1  bouyer 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    674  1.1  bouyer 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    675  1.1  bouyer 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    676  1.1  bouyer 
    677  1.1  bouyer 	sc->mbuf_alloc_size = BNX_MAX_MRU;
    678  1.1  bouyer 
    679  1.1  bouyer 	/* Hookup IRQ last. */
    680  1.1  bouyer 	sc->bnx_intrhand = pci_intr_establish(pc, ih, IPL_NET, bnx_intr, sc);
    681  1.1  bouyer 	if (sc->bnx_intrhand == NULL) {
    682  1.1  bouyer 		aprint_error("%s: couldn't establish interrupt",
    683  1.1  bouyer 		    sc->bnx_dev.dv_xname);
    684  1.1  bouyer 		if (intrstr != NULL)
    685  1.1  bouyer 			aprint_error(" at %s", intrstr);
    686  1.1  bouyer 		aprint_error("\n");
    687  1.1  bouyer 		goto bnx_attach_fail;
    688  1.1  bouyer 	}
    689  1.1  bouyer 
    690  1.1  bouyer 	sc->bnx_mii.mii_ifp = ifp;
    691  1.1  bouyer 	sc->bnx_mii.mii_readreg = bnx_miibus_read_reg;
    692  1.1  bouyer 	sc->bnx_mii.mii_writereg = bnx_miibus_write_reg;
    693  1.1  bouyer 	sc->bnx_mii.mii_statchg = bnx_miibus_statchg;
    694  1.1  bouyer 
    695  1.1  bouyer 	/* Look for our PHY. */
    696  1.1  bouyer 	ifmedia_init(&sc->bnx_mii.mii_media, 0, bnx_ifmedia_upd,
    697  1.1  bouyer 	    bnx_ifmedia_sts);
    698  1.1  bouyer 	mii_attach(&sc->bnx_dev, &sc->bnx_mii, 0xffffffff,
    699  1.1  bouyer 	    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    700  1.1  bouyer 
    701  1.1  bouyer 	if (LIST_FIRST(&sc->bnx_mii.mii_phys) == NULL) {
    702  1.1  bouyer 		aprint_error("%s: no PHY found!\n", sc->bnx_dev.dv_xname);
    703  1.1  bouyer 		ifmedia_add(&sc->bnx_mii.mii_media,
    704  1.1  bouyer 		    IFM_ETHER|IFM_MANUAL, 0, NULL);
    705  1.1  bouyer 		ifmedia_set(&sc->bnx_mii.mii_media,
    706  1.1  bouyer 		    IFM_ETHER|IFM_MANUAL);
    707  1.1  bouyer 	} else {
    708  1.1  bouyer 		ifmedia_set(&sc->bnx_mii.mii_media,
    709  1.1  bouyer 		    IFM_ETHER|IFM_AUTO);
    710  1.1  bouyer 	}
    711  1.1  bouyer 
    712  1.1  bouyer 	/* Attach to the Ethernet interface list. */
    713  1.1  bouyer 	if_attach(ifp);
    714  1.1  bouyer 	ether_ifattach(ifp,sc->eaddr);
    715  1.1  bouyer 
    716  1.1  bouyer 	callout_init(&sc->bnx_timeout);
    717  1.1  bouyer 
    718  1.1  bouyer 	/* Print some important debugging info. */
    719  1.1  bouyer 	DBRUN(BNX_INFO, bnx_dump_driver_state(sc));
    720  1.1  bouyer 
    721  1.1  bouyer 	goto bnx_attach_exit;
    722  1.1  bouyer 
    723  1.1  bouyer bnx_attach_fail:
    724  1.1  bouyer 	bnx_release_resources(sc);
    725  1.1  bouyer 
    726  1.1  bouyer bnx_attach_exit:
    727  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
    728  1.1  bouyer }
    729  1.1  bouyer 
    730  1.1  bouyer /****************************************************************************/
    731  1.1  bouyer /* Device detach function.                                                  */
    732  1.1  bouyer /*                                                                          */
    733  1.1  bouyer /* Stops the controller, resets the controller, and releases resources.     */
    734  1.1  bouyer /*                                                                          */
    735  1.1  bouyer /* Returns:                                                                 */
    736  1.1  bouyer /*   0 on success, positive value on failure.                               */
    737  1.1  bouyer /****************************************************************************/
    738  1.1  bouyer #if 0
    739  1.1  bouyer void
    740  1.1  bouyer bnx_detach(void *xsc)
    741  1.1  bouyer {
    742  1.1  bouyer 	struct bnx_softc *sc;
    743  1.1  bouyer 	struct ifnet *ifp = &sc->arpcom.ac_if;
    744  1.1  bouyer 
    745  1.1  bouyer 	sc = device_get_softc(dev);
    746  1.1  bouyer 
    747  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
    748  1.1  bouyer 
    749  1.1  bouyer 	/* Stop and reset the controller. */
    750  1.1  bouyer 	bnx_stop(sc);
    751  1.1  bouyer 	bnx_reset(sc, BNX_DRV_MSG_CODE_RESET);
    752  1.1  bouyer 
    753  1.1  bouyer 	ether_ifdetach(ifp);
    754  1.1  bouyer 
    755  1.1  bouyer 	/* If we have a child device on the MII bus remove it too. */
    756  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_SERDES_FLAG) {
    757  1.1  bouyer 		ifmedia_removeall(&sc->bnx_ifmedia);
    758  1.1  bouyer 	} else {
    759  1.1  bouyer 		bus_generic_detach(dev);
    760  1.1  bouyer 		device_delete_child(dev, sc->bnx_mii);
    761  1.1  bouyer 	}
    762  1.1  bouyer 
    763  1.1  bouyer 	/* Release all remaining resources. */
    764  1.1  bouyer 	bnx_release_resources(sc);
    765  1.1  bouyer 
    766  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
    767  1.1  bouyer 
    768  1.1  bouyer 	return(0);
    769  1.1  bouyer }
    770  1.1  bouyer #endif
    771  1.1  bouyer 
    772  1.1  bouyer /****************************************************************************/
    773  1.1  bouyer /* Device shutdown function.                                                */
    774  1.1  bouyer /*                                                                          */
    775  1.1  bouyer /* Stops and resets the controller.                                         */
    776  1.1  bouyer /*                                                                          */
    777  1.1  bouyer /* Returns:                                                                 */
    778  1.1  bouyer /*   Nothing                                                                */
    779  1.1  bouyer /****************************************************************************/
    780  1.1  bouyer void
    781  1.1  bouyer bnx_shutdown(void *xsc)
    782  1.1  bouyer {
    783  1.1  bouyer 	struct bnx_softc	*sc = (struct bnx_softc *)xsc;
    784  1.1  bouyer 
    785  1.1  bouyer 	bnx_stop(sc);
    786  1.1  bouyer 	bnx_reset(sc, BNX_DRV_MSG_CODE_RESET);
    787  1.1  bouyer }
    788  1.1  bouyer 
    789  1.1  bouyer /****************************************************************************/
    790  1.1  bouyer /* Indirect register read.                                                  */
    791  1.1  bouyer /*                                                                          */
    792  1.1  bouyer /* Reads NetXtreme II registers using an index/data register pair in PCI    */
    793  1.1  bouyer /* configuration space.  Using this mechanism avoids issues with posted     */
    794  1.1  bouyer /* reads but is much slower than memory-mapped I/O.                         */
    795  1.1  bouyer /*                                                                          */
    796  1.1  bouyer /* Returns:                                                                 */
    797  1.1  bouyer /*   The value of the register.                                             */
    798  1.1  bouyer /****************************************************************************/
    799  1.1  bouyer u_int32_t
    800  1.1  bouyer bnx_reg_rd_ind(struct bnx_softc *sc, u_int32_t offset)
    801  1.1  bouyer {
    802  1.1  bouyer 	struct pci_attach_args	*pa = &(sc->bnx_pa);
    803  1.1  bouyer 
    804  1.1  bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW_ADDRESS,
    805  1.1  bouyer 	    offset);
    806  1.1  bouyer #ifdef BNX_DEBUG
    807  1.1  bouyer 	{
    808  1.1  bouyer 		u_int32_t val;
    809  1.1  bouyer 		val = pci_conf_read(pa->pa_pc, pa->pa_tag,
    810  1.1  bouyer 		    BNX_PCICFG_REG_WINDOW);
    811  1.1  bouyer 		DBPRINT(sc, BNX_EXCESSIVE, "%s(); offset = 0x%08X, "
    812  1.1  bouyer 		    "val = 0x%08X\n", __FUNCTION__, offset, val);
    813  1.1  bouyer 		return (val);
    814  1.1  bouyer 	}
    815  1.1  bouyer #else
    816  1.1  bouyer 	return pci_conf_read(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW);
    817  1.1  bouyer #endif
    818  1.1  bouyer }
    819  1.1  bouyer 
    820  1.1  bouyer /****************************************************************************/
    821  1.1  bouyer /* Indirect register write.                                                 */
    822  1.1  bouyer /*                                                                          */
    823  1.1  bouyer /* Writes NetXtreme II registers using an index/data register pair in PCI   */
    824  1.1  bouyer /* configuration space.  Using this mechanism avoids issues with posted     */
    825  1.1  bouyer /* writes but is muchh slower than memory-mapped I/O.                       */
    826  1.1  bouyer /*                                                                          */
    827  1.1  bouyer /* Returns:                                                                 */
    828  1.1  bouyer /*   Nothing.                                                               */
    829  1.1  bouyer /****************************************************************************/
    830  1.1  bouyer void
    831  1.1  bouyer bnx_reg_wr_ind(struct bnx_softc *sc, u_int32_t offset, u_int32_t val)
    832  1.1  bouyer {
    833  1.1  bouyer 	struct pci_attach_args  *pa = &(sc->bnx_pa);
    834  1.1  bouyer 
    835  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE, "%s(); offset = 0x%08X, val = 0x%08X\n",
    836  1.1  bouyer 		__FUNCTION__, offset, val);
    837  1.1  bouyer 
    838  1.1  bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW_ADDRESS,
    839  1.1  bouyer 	    offset);
    840  1.1  bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW, val);
    841  1.1  bouyer }
    842  1.1  bouyer 
    843  1.1  bouyer /****************************************************************************/
    844  1.1  bouyer /* Context memory write.                                                    */
    845  1.1  bouyer /*                                                                          */
    846  1.1  bouyer /* The NetXtreme II controller uses context memory to track connection      */
    847  1.1  bouyer /* information for L2 and higher network protocols.                         */
    848  1.1  bouyer /*                                                                          */
    849  1.1  bouyer /* Returns:                                                                 */
    850  1.1  bouyer /*   Nothing.                                                               */
    851  1.1  bouyer /****************************************************************************/
    852  1.1  bouyer void
    853  1.1  bouyer bnx_ctx_wr(struct bnx_softc *sc, u_int32_t cid_addr, u_int32_t offset,
    854  1.1  bouyer     u_int32_t val)
    855  1.1  bouyer {
    856  1.1  bouyer 
    857  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE, "%s(); cid_addr = 0x%08X, offset = 0x%08X, "
    858  1.1  bouyer 		"val = 0x%08X\n", __FUNCTION__, cid_addr, offset, val);
    859  1.1  bouyer 
    860  1.1  bouyer 	offset += cid_addr;
    861  1.1  bouyer 	REG_WR(sc, BNX_CTX_DATA_ADR, offset);
    862  1.1  bouyer 	REG_WR(sc, BNX_CTX_DATA, val);
    863  1.1  bouyer }
    864  1.1  bouyer 
    865  1.1  bouyer /****************************************************************************/
    866  1.1  bouyer /* PHY register read.                                                       */
    867  1.1  bouyer /*                                                                          */
    868  1.1  bouyer /* Implements register reads on the MII bus.                                */
    869  1.1  bouyer /*                                                                          */
    870  1.1  bouyer /* Returns:                                                                 */
    871  1.1  bouyer /*   The value of the register.                                             */
    872  1.1  bouyer /****************************************************************************/
    873  1.1  bouyer int
    874  1.1  bouyer bnx_miibus_read_reg(struct device *dev, int phy, int reg)
    875  1.1  bouyer {
    876  1.1  bouyer 	struct bnx_softc	*sc = (struct bnx_softc *)dev;
    877  1.1  bouyer 	u_int32_t		val;
    878  1.1  bouyer 	int			i;
    879  1.1  bouyer 
    880  1.1  bouyer 	/* Make sure we are accessing the correct PHY address. */
    881  1.1  bouyer 	if (phy != sc->bnx_phy_addr) {
    882  1.1  bouyer 		DBPRINT(sc, BNX_VERBOSE,
    883  1.1  bouyer 		    "Invalid PHY address %d for PHY read!\n", phy);
    884  1.1  bouyer 		return(0);
    885  1.1  bouyer 	}
    886  1.1  bouyer 
    887  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
    888  1.1  bouyer 		val = REG_RD(sc, BNX_EMAC_MDIO_MODE);
    889  1.1  bouyer 		val &= ~BNX_EMAC_MDIO_MODE_AUTO_POLL;
    890  1.1  bouyer 
    891  1.1  bouyer 		REG_WR(sc, BNX_EMAC_MDIO_MODE, val);
    892  1.1  bouyer 		REG_RD(sc, BNX_EMAC_MDIO_MODE);
    893  1.1  bouyer 
    894  1.1  bouyer 		DELAY(40);
    895  1.1  bouyer 	}
    896  1.1  bouyer 
    897  1.1  bouyer 	val = BNX_MIPHY(phy) | BNX_MIREG(reg) |
    898  1.1  bouyer 	    BNX_EMAC_MDIO_COMM_COMMAND_READ | BNX_EMAC_MDIO_COMM_DISEXT |
    899  1.1  bouyer 	    BNX_EMAC_MDIO_COMM_START_BUSY;
    900  1.1  bouyer 	REG_WR(sc, BNX_EMAC_MDIO_COMM, val);
    901  1.1  bouyer 
    902  1.1  bouyer 	for (i = 0; i < BNX_PHY_TIMEOUT; i++) {
    903  1.1  bouyer 		DELAY(10);
    904  1.1  bouyer 
    905  1.1  bouyer 		val = REG_RD(sc, BNX_EMAC_MDIO_COMM);
    906  1.1  bouyer 		if (!(val & BNX_EMAC_MDIO_COMM_START_BUSY)) {
    907  1.1  bouyer 			DELAY(5);
    908  1.1  bouyer 
    909  1.1  bouyer 			val = REG_RD(sc, BNX_EMAC_MDIO_COMM);
    910  1.1  bouyer 			val &= BNX_EMAC_MDIO_COMM_DATA;
    911  1.1  bouyer 
    912  1.1  bouyer 			break;
    913  1.1  bouyer 		}
    914  1.1  bouyer 	}
    915  1.1  bouyer 
    916  1.1  bouyer 	if (val & BNX_EMAC_MDIO_COMM_START_BUSY) {
    917  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Error: PHY read timeout! phy = %d, "
    918  1.1  bouyer 		    "reg = 0x%04X\n", __FILE__, __LINE__, phy, reg);
    919  1.1  bouyer 		val = 0x0;
    920  1.1  bouyer 	} else
    921  1.1  bouyer 		val = REG_RD(sc, BNX_EMAC_MDIO_COMM);
    922  1.1  bouyer 
    923  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE,
    924  1.1  bouyer 	    "%s(): phy = %d, reg = 0x%04X, val = 0x%04X\n", __FUNCTION__, phy,
    925  1.1  bouyer 	    (u_int16_t) reg & 0xffff, (u_int16_t) val & 0xffff);
    926  1.1  bouyer 
    927  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
    928  1.1  bouyer 		val = REG_RD(sc, BNX_EMAC_MDIO_MODE);
    929  1.1  bouyer 		val |= BNX_EMAC_MDIO_MODE_AUTO_POLL;
    930  1.1  bouyer 
    931  1.1  bouyer 		REG_WR(sc, BNX_EMAC_MDIO_MODE, val);
    932  1.1  bouyer 		REG_RD(sc, BNX_EMAC_MDIO_MODE);
    933  1.1  bouyer 
    934  1.1  bouyer 		DELAY(40);
    935  1.1  bouyer 	}
    936  1.1  bouyer 
    937  1.1  bouyer 	return (val & 0xffff);
    938  1.1  bouyer }
    939  1.1  bouyer 
    940  1.1  bouyer /****************************************************************************/
    941  1.1  bouyer /* PHY register write.                                                      */
    942  1.1  bouyer /*                                                                          */
    943  1.1  bouyer /* Implements register writes on the MII bus.                               */
    944  1.1  bouyer /*                                                                          */
    945  1.1  bouyer /* Returns:                                                                 */
    946  1.1  bouyer /*   The value of the register.                                             */
    947  1.1  bouyer /****************************************************************************/
    948  1.1  bouyer void
    949  1.1  bouyer bnx_miibus_write_reg(struct device *dev, int phy, int reg, int val)
    950  1.1  bouyer {
    951  1.1  bouyer 	struct bnx_softc	*sc = (struct bnx_softc *)dev;
    952  1.1  bouyer 	u_int32_t		val1;
    953  1.1  bouyer 	int			i;
    954  1.1  bouyer 
    955  1.1  bouyer 	/* Make sure we are accessing the correct PHY address. */
    956  1.1  bouyer 	if (phy != sc->bnx_phy_addr) {
    957  1.1  bouyer 		DBPRINT(sc, BNX_WARN, "Invalid PHY address %d for PHY write!\n",
    958  1.1  bouyer 		    phy);
    959  1.1  bouyer 		return;
    960  1.1  bouyer 	}
    961  1.1  bouyer 
    962  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE, "%s(): phy = %d, reg = 0x%04X, "
    963  1.1  bouyer 	    "val = 0x%04X\n", __FUNCTION__,
    964  1.1  bouyer 	    phy, (u_int16_t) reg & 0xffff, (u_int16_t) val & 0xffff);
    965  1.1  bouyer 
    966  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
    967  1.1  bouyer 		val1 = REG_RD(sc, BNX_EMAC_MDIO_MODE);
    968  1.1  bouyer 		val1 &= ~BNX_EMAC_MDIO_MODE_AUTO_POLL;
    969  1.1  bouyer 
    970  1.1  bouyer 		REG_WR(sc, BNX_EMAC_MDIO_MODE, val1);
    971  1.1  bouyer 		REG_RD(sc, BNX_EMAC_MDIO_MODE);
    972  1.1  bouyer 
    973  1.1  bouyer 		DELAY(40);
    974  1.1  bouyer 	}
    975  1.1  bouyer 
    976  1.1  bouyer 	val1 = BNX_MIPHY(phy) | BNX_MIREG(reg) | val |
    977  1.1  bouyer 	    BNX_EMAC_MDIO_COMM_COMMAND_WRITE |
    978  1.1  bouyer 	    BNX_EMAC_MDIO_COMM_START_BUSY | BNX_EMAC_MDIO_COMM_DISEXT;
    979  1.1  bouyer 	REG_WR(sc, BNX_EMAC_MDIO_COMM, val1);
    980  1.1  bouyer 
    981  1.1  bouyer 	for (i = 0; i < BNX_PHY_TIMEOUT; i++) {
    982  1.1  bouyer 		DELAY(10);
    983  1.1  bouyer 
    984  1.1  bouyer 		val1 = REG_RD(sc, BNX_EMAC_MDIO_COMM);
    985  1.1  bouyer 		if (!(val1 & BNX_EMAC_MDIO_COMM_START_BUSY)) {
    986  1.1  bouyer 			DELAY(5);
    987  1.1  bouyer 			break;
    988  1.1  bouyer 		}
    989  1.1  bouyer 	}
    990  1.1  bouyer 
    991  1.1  bouyer 	if (val1 & BNX_EMAC_MDIO_COMM_START_BUSY) {
    992  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): PHY write timeout!\n", __FILE__,
    993  1.1  bouyer 		    __LINE__);
    994  1.1  bouyer 	}
    995  1.1  bouyer 
    996  1.1  bouyer 	if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
    997  1.1  bouyer 		val1 = REG_RD(sc, BNX_EMAC_MDIO_MODE);
    998  1.1  bouyer 		val1 |= BNX_EMAC_MDIO_MODE_AUTO_POLL;
    999  1.1  bouyer 
   1000  1.1  bouyer 		REG_WR(sc, BNX_EMAC_MDIO_MODE, val1);
   1001  1.1  bouyer 		REG_RD(sc, BNX_EMAC_MDIO_MODE);
   1002  1.1  bouyer 
   1003  1.1  bouyer 		DELAY(40);
   1004  1.1  bouyer 	}
   1005  1.1  bouyer }
   1006  1.1  bouyer 
   1007  1.1  bouyer /****************************************************************************/
   1008  1.1  bouyer /* MII bus status change.                                                   */
   1009  1.1  bouyer /*                                                                          */
   1010  1.1  bouyer /* Called by the MII bus driver when the PHY establishes link to set the    */
   1011  1.1  bouyer /* MAC interface registers.                                                 */
   1012  1.1  bouyer /*                                                                          */
   1013  1.1  bouyer /* Returns:                                                                 */
   1014  1.1  bouyer /*   Nothing.                                                               */
   1015  1.1  bouyer /****************************************************************************/
   1016  1.1  bouyer void
   1017  1.1  bouyer bnx_miibus_statchg(struct device *dev)
   1018  1.1  bouyer {
   1019  1.1  bouyer 	struct bnx_softc	*sc = (struct bnx_softc *)dev;
   1020  1.1  bouyer 	struct mii_data		*mii = &sc->bnx_mii;
   1021  1.1  bouyer 
   1022  1.1  bouyer 	BNX_CLRBIT(sc, BNX_EMAC_MODE, BNX_EMAC_MODE_PORT);
   1023  1.1  bouyer 
   1024  1.1  bouyer 	/* Set MII or GMII inerface based on the speed negotiated by the PHY. */
   1025  1.1  bouyer 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
   1026  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Setting GMII interface.\n");
   1027  1.1  bouyer 		BNX_SETBIT(sc, BNX_EMAC_MODE, BNX_EMAC_MODE_PORT_GMII);
   1028  1.1  bouyer 	} else {
   1029  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Setting MII interface.\n");
   1030  1.1  bouyer 		BNX_SETBIT(sc, BNX_EMAC_MODE, BNX_EMAC_MODE_PORT_MII);
   1031  1.1  bouyer 	}
   1032  1.1  bouyer 
   1033  1.1  bouyer 	/* Set half or full duplex based on the duplicity
   1034  1.1  bouyer 	 * negotiated by the PHY.
   1035  1.1  bouyer 	 */
   1036  1.1  bouyer 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
   1037  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Setting Full-Duplex interface.\n");
   1038  1.1  bouyer 		BNX_CLRBIT(sc, BNX_EMAC_MODE, BNX_EMAC_MODE_HALF_DUPLEX);
   1039  1.1  bouyer 	} else {
   1040  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Setting Half-Duplex interface.\n");
   1041  1.1  bouyer 		BNX_SETBIT(sc, BNX_EMAC_MODE, BNX_EMAC_MODE_HALF_DUPLEX);
   1042  1.1  bouyer 	}
   1043  1.1  bouyer }
   1044  1.1  bouyer 
   1045  1.1  bouyer /****************************************************************************/
   1046  1.1  bouyer /* Acquire NVRAM lock.                                                      */
   1047  1.1  bouyer /*                                                                          */
   1048  1.1  bouyer /* Before the NVRAM can be accessed the caller must acquire an NVRAM lock.  */
   1049  1.1  bouyer /* Locks 0 and 2 are reserved, lock 1 is used by firmware and lock 2 is     */
   1050  1.1  bouyer /* for use by the driver.                                                   */
   1051  1.1  bouyer /*                                                                          */
   1052  1.1  bouyer /* Returns:                                                                 */
   1053  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1054  1.1  bouyer /****************************************************************************/
   1055  1.1  bouyer int
   1056  1.1  bouyer bnx_acquire_nvram_lock(struct bnx_softc *sc)
   1057  1.1  bouyer {
   1058  1.1  bouyer 	u_int32_t		val;
   1059  1.1  bouyer 	int			j;
   1060  1.1  bouyer 
   1061  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Acquiring NVRAM lock.\n");
   1062  1.1  bouyer 
   1063  1.1  bouyer 	/* Request access to the flash interface. */
   1064  1.1  bouyer 	REG_WR(sc, BNX_NVM_SW_ARB, BNX_NVM_SW_ARB_ARB_REQ_SET2);
   1065  1.1  bouyer 	for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
   1066  1.1  bouyer 		val = REG_RD(sc, BNX_NVM_SW_ARB);
   1067  1.1  bouyer 		if (val & BNX_NVM_SW_ARB_ARB_ARB2)
   1068  1.1  bouyer 			break;
   1069  1.1  bouyer 
   1070  1.1  bouyer 		DELAY(5);
   1071  1.1  bouyer 	}
   1072  1.1  bouyer 
   1073  1.1  bouyer 	if (j >= NVRAM_TIMEOUT_COUNT) {
   1074  1.1  bouyer 		DBPRINT(sc, BNX_WARN, "Timeout acquiring NVRAM lock!\n");
   1075  1.1  bouyer 		return (EBUSY);
   1076  1.1  bouyer 	}
   1077  1.1  bouyer 
   1078  1.1  bouyer 	return (0);
   1079  1.1  bouyer }
   1080  1.1  bouyer 
   1081  1.1  bouyer /****************************************************************************/
   1082  1.1  bouyer /* Release NVRAM lock.                                                      */
   1083  1.1  bouyer /*                                                                          */
   1084  1.1  bouyer /* When the caller is finished accessing NVRAM the lock must be released.   */
   1085  1.1  bouyer /* Locks 0 and 2 are reserved, lock 1 is used by firmware and lock 2 is     */
   1086  1.1  bouyer /* for use by the driver.                                                   */
   1087  1.1  bouyer /*                                                                          */
   1088  1.1  bouyer /* Returns:                                                                 */
   1089  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1090  1.1  bouyer /****************************************************************************/
   1091  1.1  bouyer int
   1092  1.1  bouyer bnx_release_nvram_lock(struct bnx_softc *sc)
   1093  1.1  bouyer {
   1094  1.1  bouyer 	int			j;
   1095  1.1  bouyer 	u_int32_t		val;
   1096  1.1  bouyer 
   1097  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Releasing NVRAM lock.\n");
   1098  1.1  bouyer 
   1099  1.1  bouyer 	/* Relinquish nvram interface. */
   1100  1.1  bouyer 	REG_WR(sc, BNX_NVM_SW_ARB, BNX_NVM_SW_ARB_ARB_REQ_CLR2);
   1101  1.1  bouyer 
   1102  1.1  bouyer 	for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
   1103  1.1  bouyer 		val = REG_RD(sc, BNX_NVM_SW_ARB);
   1104  1.1  bouyer 		if (!(val & BNX_NVM_SW_ARB_ARB_ARB2))
   1105  1.1  bouyer 			break;
   1106  1.1  bouyer 
   1107  1.1  bouyer 		DELAY(5);
   1108  1.1  bouyer 	}
   1109  1.1  bouyer 
   1110  1.1  bouyer 	if (j >= NVRAM_TIMEOUT_COUNT) {
   1111  1.1  bouyer 		DBPRINT(sc, BNX_WARN, "Timeout reeasing NVRAM lock!\n");
   1112  1.1  bouyer 		return (EBUSY);
   1113  1.1  bouyer 	}
   1114  1.1  bouyer 
   1115  1.1  bouyer 	return (0);
   1116  1.1  bouyer }
   1117  1.1  bouyer 
   1118  1.1  bouyer #ifdef BNX_NVRAM_WRITE_SUPPORT
   1119  1.1  bouyer /****************************************************************************/
   1120  1.1  bouyer /* Enable NVRAM write access.                                               */
   1121  1.1  bouyer /*                                                                          */
   1122  1.1  bouyer /* Before writing to NVRAM the caller must enable NVRAM writes.             */
   1123  1.1  bouyer /*                                                                          */
   1124  1.1  bouyer /* Returns:                                                                 */
   1125  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1126  1.1  bouyer /****************************************************************************/
   1127  1.1  bouyer int
   1128  1.1  bouyer bnx_enable_nvram_write(struct bnx_softc *sc)
   1129  1.1  bouyer {
   1130  1.1  bouyer 	u_int32_t		val;
   1131  1.1  bouyer 
   1132  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Enabling NVRAM write.\n");
   1133  1.1  bouyer 
   1134  1.1  bouyer 	val = REG_RD(sc, BNX_MISC_CFG);
   1135  1.1  bouyer 	REG_WR(sc, BNX_MISC_CFG, val | BNX_MISC_CFG_NVM_WR_EN_PCI);
   1136  1.1  bouyer 
   1137  1.1  bouyer 	if (!sc->bnx_flash_info->buffered) {
   1138  1.1  bouyer 		int j;
   1139  1.1  bouyer 
   1140  1.1  bouyer 		REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
   1141  1.1  bouyer 		REG_WR(sc, BNX_NVM_COMMAND,
   1142  1.1  bouyer 		    BNX_NVM_COMMAND_WREN | BNX_NVM_COMMAND_DOIT);
   1143  1.1  bouyer 
   1144  1.1  bouyer 		for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
   1145  1.1  bouyer 			DELAY(5);
   1146  1.1  bouyer 
   1147  1.1  bouyer 			val = REG_RD(sc, BNX_NVM_COMMAND);
   1148  1.1  bouyer 			if (val & BNX_NVM_COMMAND_DONE)
   1149  1.1  bouyer 				break;
   1150  1.1  bouyer 		}
   1151  1.1  bouyer 
   1152  1.1  bouyer 		if (j >= NVRAM_TIMEOUT_COUNT) {
   1153  1.1  bouyer 			DBPRINT(sc, BNX_WARN, "Timeout writing NVRAM!\n");
   1154  1.1  bouyer 			return (EBUSY);
   1155  1.1  bouyer 		}
   1156  1.1  bouyer 	}
   1157  1.1  bouyer 
   1158  1.1  bouyer 	return (0);
   1159  1.1  bouyer }
   1160  1.1  bouyer 
   1161  1.1  bouyer /****************************************************************************/
   1162  1.1  bouyer /* Disable NVRAM write access.                                              */
   1163  1.1  bouyer /*                                                                          */
   1164  1.1  bouyer /* When the caller is finished writing to NVRAM write access must be        */
   1165  1.1  bouyer /* disabled.                                                                */
   1166  1.1  bouyer /*                                                                          */
   1167  1.1  bouyer /* Returns:                                                                 */
   1168  1.1  bouyer /*   Nothing.                                                               */
   1169  1.1  bouyer /****************************************************************************/
   1170  1.1  bouyer void
   1171  1.1  bouyer bnx_disable_nvram_write(struct bnx_softc *sc)
   1172  1.1  bouyer {
   1173  1.1  bouyer 	u_int32_t		val;
   1174  1.1  bouyer 
   1175  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE,  "Disabling NVRAM write.\n");
   1176  1.1  bouyer 
   1177  1.1  bouyer 	val = REG_RD(sc, BNX_MISC_CFG);
   1178  1.1  bouyer 	REG_WR(sc, BNX_MISC_CFG, val & ~BNX_MISC_CFG_NVM_WR_EN);
   1179  1.1  bouyer }
   1180  1.1  bouyer #endif
   1181  1.1  bouyer 
   1182  1.1  bouyer /****************************************************************************/
   1183  1.1  bouyer /* Enable NVRAM access.                                                     */
   1184  1.1  bouyer /*                                                                          */
   1185  1.1  bouyer /* Before accessing NVRAM for read or write operations the caller must      */
   1186  1.1  bouyer /* enabled NVRAM access.                                                    */
   1187  1.1  bouyer /*                                                                          */
   1188  1.1  bouyer /* Returns:                                                                 */
   1189  1.1  bouyer /*   Nothing.                                                               */
   1190  1.1  bouyer /****************************************************************************/
   1191  1.1  bouyer void
   1192  1.1  bouyer bnx_enable_nvram_access(struct bnx_softc *sc)
   1193  1.1  bouyer {
   1194  1.1  bouyer 	u_int32_t		val;
   1195  1.1  bouyer 
   1196  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Enabling NVRAM access.\n");
   1197  1.1  bouyer 
   1198  1.1  bouyer 	val = REG_RD(sc, BNX_NVM_ACCESS_ENABLE);
   1199  1.1  bouyer 	/* Enable both bits, even on read. */
   1200  1.1  bouyer 	REG_WR(sc, BNX_NVM_ACCESS_ENABLE,
   1201  1.1  bouyer 	    val | BNX_NVM_ACCESS_ENABLE_EN | BNX_NVM_ACCESS_ENABLE_WR_EN);
   1202  1.1  bouyer }
   1203  1.1  bouyer 
   1204  1.1  bouyer /****************************************************************************/
   1205  1.1  bouyer /* Disable NVRAM access.                                                    */
   1206  1.1  bouyer /*                                                                          */
   1207  1.1  bouyer /* When the caller is finished accessing NVRAM access must be disabled.     */
   1208  1.1  bouyer /*                                                                          */
   1209  1.1  bouyer /* Returns:                                                                 */
   1210  1.1  bouyer /*   Nothing.                                                               */
   1211  1.1  bouyer /****************************************************************************/
   1212  1.1  bouyer void
   1213  1.1  bouyer bnx_disable_nvram_access(struct bnx_softc *sc)
   1214  1.1  bouyer {
   1215  1.1  bouyer 	u_int32_t		val;
   1216  1.1  bouyer 
   1217  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Disabling NVRAM access.\n");
   1218  1.1  bouyer 
   1219  1.1  bouyer 	val = REG_RD(sc, BNX_NVM_ACCESS_ENABLE);
   1220  1.1  bouyer 
   1221  1.1  bouyer 	/* Disable both bits, even after read. */
   1222  1.1  bouyer 	REG_WR(sc, BNX_NVM_ACCESS_ENABLE,
   1223  1.1  bouyer 	    val & ~(BNX_NVM_ACCESS_ENABLE_EN | BNX_NVM_ACCESS_ENABLE_WR_EN));
   1224  1.1  bouyer }
   1225  1.1  bouyer 
   1226  1.1  bouyer #ifdef BNX_NVRAM_WRITE_SUPPORT
   1227  1.1  bouyer /****************************************************************************/
   1228  1.1  bouyer /* Erase NVRAM page before writing.                                         */
   1229  1.1  bouyer /*                                                                          */
   1230  1.1  bouyer /* Non-buffered flash parts require that a page be erased before it is      */
   1231  1.1  bouyer /* written.                                                                 */
   1232  1.1  bouyer /*                                                                          */
   1233  1.1  bouyer /* Returns:                                                                 */
   1234  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1235  1.1  bouyer /****************************************************************************/
   1236  1.1  bouyer int
   1237  1.1  bouyer bnx_nvram_erase_page(struct bnx_softc *sc, u_int32_t offset)
   1238  1.1  bouyer {
   1239  1.1  bouyer 	u_int32_t		cmd;
   1240  1.1  bouyer 	int			j;
   1241  1.1  bouyer 
   1242  1.1  bouyer 	/* Buffered flash doesn't require an erase. */
   1243  1.1  bouyer 	if (sc->bnx_flash_info->buffered)
   1244  1.1  bouyer 		return (0);
   1245  1.1  bouyer 
   1246  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE, "Erasing NVRAM page.\n");
   1247  1.1  bouyer 
   1248  1.1  bouyer 	/* Build an erase command. */
   1249  1.1  bouyer 	cmd = BNX_NVM_COMMAND_ERASE | BNX_NVM_COMMAND_WR |
   1250  1.1  bouyer 	    BNX_NVM_COMMAND_DOIT;
   1251  1.1  bouyer 
   1252  1.1  bouyer 	/*
   1253  1.1  bouyer 	 * Clear the DONE bit separately, set the NVRAM adress to erase,
   1254  1.1  bouyer 	 * and issue the erase command.
   1255  1.1  bouyer 	 */
   1256  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
   1257  1.1  bouyer 	REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
   1258  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, cmd);
   1259  1.1  bouyer 
   1260  1.1  bouyer 	/* Wait for completion. */
   1261  1.1  bouyer 	for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
   1262  1.1  bouyer 		u_int32_t val;
   1263  1.1  bouyer 
   1264  1.1  bouyer 		DELAY(5);
   1265  1.1  bouyer 
   1266  1.1  bouyer 		val = REG_RD(sc, BNX_NVM_COMMAND);
   1267  1.1  bouyer 		if (val & BNX_NVM_COMMAND_DONE)
   1268  1.1  bouyer 			break;
   1269  1.1  bouyer 	}
   1270  1.1  bouyer 
   1271  1.1  bouyer 	if (j >= NVRAM_TIMEOUT_COUNT) {
   1272  1.1  bouyer 		DBPRINT(sc, BNX_WARN, "Timeout erasing NVRAM.\n");
   1273  1.1  bouyer 		return (EBUSY);
   1274  1.1  bouyer 	}
   1275  1.1  bouyer 
   1276  1.1  bouyer 	return (0);
   1277  1.1  bouyer }
   1278  1.1  bouyer #endif /* BNX_NVRAM_WRITE_SUPPORT */
   1279  1.1  bouyer 
   1280  1.1  bouyer /****************************************************************************/
   1281  1.1  bouyer /* Read a dword (32 bits) from NVRAM.                                       */
   1282  1.1  bouyer /*                                                                          */
   1283  1.1  bouyer /* Read a 32 bit word from NVRAM.  The caller is assumed to have already    */
   1284  1.1  bouyer /* obtained the NVRAM lock and enabled the controller for NVRAM access.     */
   1285  1.1  bouyer /*                                                                          */
   1286  1.1  bouyer /* Returns:                                                                 */
   1287  1.1  bouyer /*   0 on success and the 32 bit value read, positive value on failure.     */
   1288  1.1  bouyer /****************************************************************************/
   1289  1.1  bouyer int
   1290  1.1  bouyer bnx_nvram_read_dword(struct bnx_softc *sc, u_int32_t offset,
   1291  1.1  bouyer     u_int8_t *ret_val, u_int32_t cmd_flags)
   1292  1.1  bouyer {
   1293  1.1  bouyer 	u_int32_t		cmd;
   1294  1.1  bouyer 	int			i, rc = 0;
   1295  1.1  bouyer 
   1296  1.1  bouyer 	/* Build the command word. */
   1297  1.1  bouyer 	cmd = BNX_NVM_COMMAND_DOIT | cmd_flags;
   1298  1.1  bouyer 
   1299  1.1  bouyer 	/* Calculate the offset for buffered flash. */
   1300  1.1  bouyer 	if (sc->bnx_flash_info->buffered)
   1301  1.1  bouyer 		offset = ((offset / sc->bnx_flash_info->page_size) <<
   1302  1.1  bouyer 		    sc->bnx_flash_info->page_bits) +
   1303  1.1  bouyer 		    (offset % sc->bnx_flash_info->page_size);
   1304  1.1  bouyer 
   1305  1.1  bouyer 	/*
   1306  1.1  bouyer 	 * Clear the DONE bit separately, set the address to read,
   1307  1.1  bouyer 	 * and issue the read.
   1308  1.1  bouyer 	 */
   1309  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
   1310  1.1  bouyer 	REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
   1311  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, cmd);
   1312  1.1  bouyer 
   1313  1.1  bouyer 	/* Wait for completion. */
   1314  1.1  bouyer 	for (i = 0; i < NVRAM_TIMEOUT_COUNT; i++) {
   1315  1.1  bouyer 		u_int32_t val;
   1316  1.1  bouyer 
   1317  1.1  bouyer 		DELAY(5);
   1318  1.1  bouyer 
   1319  1.1  bouyer 		val = REG_RD(sc, BNX_NVM_COMMAND);
   1320  1.1  bouyer 		if (val & BNX_NVM_COMMAND_DONE) {
   1321  1.1  bouyer 			val = REG_RD(sc, BNX_NVM_READ);
   1322  1.1  bouyer 
   1323  1.1  bouyer 			val = bnx_be32toh(val);
   1324  1.1  bouyer 			memcpy(ret_val, &val, 4);
   1325  1.1  bouyer 			break;
   1326  1.1  bouyer 		}
   1327  1.1  bouyer 	}
   1328  1.1  bouyer 
   1329  1.1  bouyer 	/* Check for errors. */
   1330  1.1  bouyer 	if (i >= NVRAM_TIMEOUT_COUNT) {
   1331  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Timeout error reading NVRAM at "
   1332  1.1  bouyer 		    "offset 0x%08X!\n", __FILE__, __LINE__, offset);
   1333  1.1  bouyer 		rc = EBUSY;
   1334  1.1  bouyer 	}
   1335  1.1  bouyer 
   1336  1.1  bouyer 	return(rc);
   1337  1.1  bouyer }
   1338  1.1  bouyer 
   1339  1.1  bouyer #ifdef BNX_NVRAM_WRITE_SUPPORT
   1340  1.1  bouyer /****************************************************************************/
   1341  1.1  bouyer /* Write a dword (32 bits) to NVRAM.                                        */
   1342  1.1  bouyer /*                                                                          */
   1343  1.1  bouyer /* Write a 32 bit word to NVRAM.  The caller is assumed to have already     */
   1344  1.1  bouyer /* obtained the NVRAM lock, enabled the controller for NVRAM access, and    */
   1345  1.1  bouyer /* enabled NVRAM write access.                                              */
   1346  1.1  bouyer /*                                                                          */
   1347  1.1  bouyer /* Returns:                                                                 */
   1348  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1349  1.1  bouyer /****************************************************************************/
   1350  1.1  bouyer int
   1351  1.1  bouyer bnx_nvram_write_dword(struct bnx_softc *sc, u_int32_t offset, u_int8_t *val,
   1352  1.1  bouyer     u_int32_t cmd_flags)
   1353  1.1  bouyer {
   1354  1.1  bouyer 	u_int32_t		cmd, val32;
   1355  1.1  bouyer 	int			j;
   1356  1.1  bouyer 
   1357  1.1  bouyer 	/* Build the command word. */
   1358  1.1  bouyer 	cmd = BNX_NVM_COMMAND_DOIT | BNX_NVM_COMMAND_WR | cmd_flags;
   1359  1.1  bouyer 
   1360  1.1  bouyer 	/* Calculate the offset for buffered flash. */
   1361  1.1  bouyer 	if (sc->bnx_flash_info->buffered)
   1362  1.1  bouyer 		offset = ((offset / sc->bnx_flash_info->page_size) <<
   1363  1.1  bouyer 		    sc->bnx_flash_info->page_bits) +
   1364  1.1  bouyer 		    (offset % sc->bnx_flash_info->page_size);
   1365  1.1  bouyer 
   1366  1.1  bouyer 	/*
   1367  1.1  bouyer 	 * Clear the DONE bit separately, convert NVRAM data to big-endian,
   1368  1.1  bouyer 	 * set the NVRAM address to write, and issue the write command
   1369  1.1  bouyer 	 */
   1370  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
   1371  1.1  bouyer 	memcpy(&val32, val, 4);
   1372  1.1  bouyer 	val32 = htobe32(val32);
   1373  1.1  bouyer 	REG_WR(sc, BNX_NVM_WRITE, val32);
   1374  1.1  bouyer 	REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
   1375  1.1  bouyer 	REG_WR(sc, BNX_NVM_COMMAND, cmd);
   1376  1.1  bouyer 
   1377  1.1  bouyer 	/* Wait for completion. */
   1378  1.1  bouyer 	for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
   1379  1.1  bouyer 		DELAY(5);
   1380  1.1  bouyer 
   1381  1.1  bouyer 		if (REG_RD(sc, BNX_NVM_COMMAND) & BNX_NVM_COMMAND_DONE)
   1382  1.1  bouyer 			break;
   1383  1.1  bouyer 	}
   1384  1.1  bouyer 	if (j >= NVRAM_TIMEOUT_COUNT) {
   1385  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Timeout error writing NVRAM at "
   1386  1.1  bouyer 		    "offset 0x%08X\n", __FILE__, __LINE__, offset);
   1387  1.1  bouyer 		return (EBUSY);
   1388  1.1  bouyer 	}
   1389  1.1  bouyer 
   1390  1.1  bouyer 	return (0);
   1391  1.1  bouyer }
   1392  1.1  bouyer #endif /* BNX_NVRAM_WRITE_SUPPORT */
   1393  1.1  bouyer 
   1394  1.1  bouyer /****************************************************************************/
   1395  1.1  bouyer /* Initialize NVRAM access.                                                 */
   1396  1.1  bouyer /*                                                                          */
   1397  1.1  bouyer /* Identify the NVRAM device in use and prepare the NVRAM interface to      */
   1398  1.1  bouyer /* access that device.                                                      */
   1399  1.1  bouyer /*                                                                          */
   1400  1.1  bouyer /* Returns:                                                                 */
   1401  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1402  1.1  bouyer /****************************************************************************/
   1403  1.1  bouyer int
   1404  1.1  bouyer bnx_init_nvram(struct bnx_softc *sc)
   1405  1.1  bouyer {
   1406  1.1  bouyer 	u_int32_t		val;
   1407  1.1  bouyer 	int			j, entry_count, rc;
   1408  1.1  bouyer 	struct flash_spec	*flash;
   1409  1.1  bouyer 
   1410  1.1  bouyer 	DBPRINT(sc,BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   1411  1.1  bouyer 
   1412  1.1  bouyer 	/* Determine the selected interface. */
   1413  1.1  bouyer 	val = REG_RD(sc, BNX_NVM_CFG1);
   1414  1.1  bouyer 
   1415  1.1  bouyer 	entry_count = sizeof(flash_table) / sizeof(struct flash_spec);
   1416  1.1  bouyer 
   1417  1.1  bouyer 	rc = 0;
   1418  1.1  bouyer 
   1419  1.1  bouyer 	/*
   1420  1.1  bouyer 	 * Flash reconfiguration is required to support additional
   1421  1.1  bouyer 	 * NVRAM devices not directly supported in hardware.
   1422  1.1  bouyer 	 * Check if the flash interface was reconfigured
   1423  1.1  bouyer 	 * by the bootcode.
   1424  1.1  bouyer 	 */
   1425  1.1  bouyer 
   1426  1.1  bouyer 	if (val & 0x40000000) {
   1427  1.1  bouyer 		/* Flash interface reconfigured by bootcode. */
   1428  1.1  bouyer 
   1429  1.1  bouyer 		DBPRINT(sc,BNX_INFO_LOAD,
   1430  1.1  bouyer 			"bnx_init_nvram(): Flash WAS reconfigured.\n");
   1431  1.1  bouyer 
   1432  1.1  bouyer 		for (j = 0, flash = &flash_table[0]; j < entry_count;
   1433  1.1  bouyer 		     j++, flash++) {
   1434  1.1  bouyer 			if ((val & FLASH_BACKUP_STRAP_MASK) ==
   1435  1.1  bouyer 			    (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
   1436  1.1  bouyer 				sc->bnx_flash_info = flash;
   1437  1.1  bouyer 				break;
   1438  1.1  bouyer 			}
   1439  1.1  bouyer 		}
   1440  1.1  bouyer 	} else {
   1441  1.1  bouyer 		/* Flash interface not yet reconfigured. */
   1442  1.1  bouyer 		u_int32_t mask;
   1443  1.1  bouyer 
   1444  1.1  bouyer 		DBPRINT(sc,BNX_INFO_LOAD,
   1445  1.1  bouyer 			"bnx_init_nvram(): Flash was NOT reconfigured.\n");
   1446  1.1  bouyer 
   1447  1.1  bouyer 		if (val & (1 << 23))
   1448  1.1  bouyer 			mask = FLASH_BACKUP_STRAP_MASK;
   1449  1.1  bouyer 		else
   1450  1.1  bouyer 			mask = FLASH_STRAP_MASK;
   1451  1.1  bouyer 
   1452  1.1  bouyer 		/* Look for the matching NVRAM device configuration data. */
   1453  1.1  bouyer 		for (j = 0, flash = &flash_table[0]; j < entry_count;
   1454  1.1  bouyer 		    j++, flash++) {
   1455  1.1  bouyer 			/* Check if the dev matches any of the known devices. */
   1456  1.1  bouyer 			if ((val & mask) == (flash->strapping & mask)) {
   1457  1.1  bouyer 				/* Found a device match. */
   1458  1.1  bouyer 				sc->bnx_flash_info = flash;
   1459  1.1  bouyer 
   1460  1.1  bouyer 				/* Request access to the flash interface. */
   1461  1.1  bouyer 				if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
   1462  1.1  bouyer 					return (rc);
   1463  1.1  bouyer 
   1464  1.1  bouyer 				/* Reconfigure the flash interface. */
   1465  1.1  bouyer 				bnx_enable_nvram_access(sc);
   1466  1.1  bouyer 				REG_WR(sc, BNX_NVM_CFG1, flash->config1);
   1467  1.1  bouyer 				REG_WR(sc, BNX_NVM_CFG2, flash->config2);
   1468  1.1  bouyer 				REG_WR(sc, BNX_NVM_CFG3, flash->config3);
   1469  1.1  bouyer 				REG_WR(sc, BNX_NVM_WRITE1, flash->write1);
   1470  1.1  bouyer 				bnx_disable_nvram_access(sc);
   1471  1.1  bouyer 				bnx_release_nvram_lock(sc);
   1472  1.1  bouyer 
   1473  1.1  bouyer 				break;
   1474  1.1  bouyer 			}
   1475  1.1  bouyer 		}
   1476  1.1  bouyer 	}
   1477  1.1  bouyer 
   1478  1.1  bouyer 	/* Check if a matching device was found. */
   1479  1.1  bouyer 	if (j == entry_count) {
   1480  1.1  bouyer 		sc->bnx_flash_info = NULL;
   1481  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Unknown Flash NVRAM found!\n",
   1482  1.1  bouyer 			__FILE__, __LINE__);
   1483  1.1  bouyer 		rc = ENODEV;
   1484  1.1  bouyer 	}
   1485  1.1  bouyer 
   1486  1.1  bouyer 	/* Write the flash config data to the shared memory interface. */
   1487  1.1  bouyer 	val = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_SHARED_HW_CFG_CONFIG2);
   1488  1.1  bouyer 	val &= BNX_SHARED_HW_CFG2_NVM_SIZE_MASK;
   1489  1.1  bouyer 	if (val)
   1490  1.1  bouyer 		sc->bnx_flash_size = val;
   1491  1.1  bouyer 	else
   1492  1.1  bouyer 		sc->bnx_flash_size = sc->bnx_flash_info->total_size;
   1493  1.1  bouyer 
   1494  1.1  bouyer 	DBPRINT(sc, BNX_INFO_LOAD, "bnx_init_nvram() flash->total_size = "
   1495  1.1  bouyer 	    "0x%08X\n", sc->bnx_flash_info->total_size);
   1496  1.1  bouyer 
   1497  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   1498  1.1  bouyer 
   1499  1.1  bouyer 	return (rc);
   1500  1.1  bouyer }
   1501  1.1  bouyer 
   1502  1.1  bouyer /****************************************************************************/
   1503  1.1  bouyer /* Read an arbitrary range of data from NVRAM.                              */
   1504  1.1  bouyer /*                                                                          */
   1505  1.1  bouyer /* Prepares the NVRAM interface for access and reads the requested data     */
   1506  1.1  bouyer /* into the supplied buffer.                                                */
   1507  1.1  bouyer /*                                                                          */
   1508  1.1  bouyer /* Returns:                                                                 */
   1509  1.1  bouyer /*   0 on success and the data read, positive value on failure.             */
   1510  1.1  bouyer /****************************************************************************/
   1511  1.1  bouyer int
   1512  1.1  bouyer bnx_nvram_read(struct bnx_softc *sc, u_int32_t offset, u_int8_t *ret_buf,
   1513  1.1  bouyer     int buf_size)
   1514  1.1  bouyer {
   1515  1.1  bouyer 	int			rc = 0;
   1516  1.1  bouyer 	u_int32_t		cmd_flags, offset32, len32, extra;
   1517  1.1  bouyer 
   1518  1.1  bouyer 	if (buf_size == 0)
   1519  1.1  bouyer 		return (0);
   1520  1.1  bouyer 
   1521  1.1  bouyer 	/* Request access to the flash interface. */
   1522  1.1  bouyer 	if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
   1523  1.1  bouyer 		return (rc);
   1524  1.1  bouyer 
   1525  1.1  bouyer 	/* Enable access to flash interface */
   1526  1.1  bouyer 	bnx_enable_nvram_access(sc);
   1527  1.1  bouyer 
   1528  1.1  bouyer 	len32 = buf_size;
   1529  1.1  bouyer 	offset32 = offset;
   1530  1.1  bouyer 	extra = 0;
   1531  1.1  bouyer 
   1532  1.1  bouyer 	cmd_flags = 0;
   1533  1.1  bouyer 
   1534  1.1  bouyer 	if (offset32 & 3) {
   1535  1.1  bouyer 		u_int8_t buf[4];
   1536  1.1  bouyer 		u_int32_t pre_len;
   1537  1.1  bouyer 
   1538  1.1  bouyer 		offset32 &= ~3;
   1539  1.1  bouyer 		pre_len = 4 - (offset & 3);
   1540  1.1  bouyer 
   1541  1.1  bouyer 		if (pre_len >= len32) {
   1542  1.1  bouyer 			pre_len = len32;
   1543  1.1  bouyer 			cmd_flags =
   1544  1.1  bouyer 			    BNX_NVM_COMMAND_FIRST | BNX_NVM_COMMAND_LAST;
   1545  1.1  bouyer 		} else
   1546  1.1  bouyer 			cmd_flags = BNX_NVM_COMMAND_FIRST;
   1547  1.1  bouyer 
   1548  1.1  bouyer 		rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);
   1549  1.1  bouyer 
   1550  1.1  bouyer 		if (rc)
   1551  1.1  bouyer 			return (rc);
   1552  1.1  bouyer 
   1553  1.1  bouyer 		memcpy(ret_buf, buf + (offset & 3), pre_len);
   1554  1.1  bouyer 
   1555  1.1  bouyer 		offset32 += 4;
   1556  1.1  bouyer 		ret_buf += pre_len;
   1557  1.1  bouyer 		len32 -= pre_len;
   1558  1.1  bouyer 	}
   1559  1.1  bouyer 
   1560  1.1  bouyer 	if (len32 & 3) {
   1561  1.1  bouyer 		extra = 4 - (len32 & 3);
   1562  1.1  bouyer 		len32 = (len32 + 4) & ~3;
   1563  1.1  bouyer 	}
   1564  1.1  bouyer 
   1565  1.1  bouyer 	if (len32 == 4) {
   1566  1.1  bouyer 		u_int8_t buf[4];
   1567  1.1  bouyer 
   1568  1.1  bouyer 		if (cmd_flags)
   1569  1.1  bouyer 			cmd_flags = BNX_NVM_COMMAND_LAST;
   1570  1.1  bouyer 		else
   1571  1.1  bouyer 			cmd_flags =
   1572  1.1  bouyer 			    BNX_NVM_COMMAND_FIRST | BNX_NVM_COMMAND_LAST;
   1573  1.1  bouyer 
   1574  1.1  bouyer 		rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);
   1575  1.1  bouyer 
   1576  1.1  bouyer 		memcpy(ret_buf, buf, 4 - extra);
   1577  1.1  bouyer 	} else if (len32 > 0) {
   1578  1.1  bouyer 		u_int8_t buf[4];
   1579  1.1  bouyer 
   1580  1.1  bouyer 		/* Read the first word. */
   1581  1.1  bouyer 		if (cmd_flags)
   1582  1.1  bouyer 			cmd_flags = 0;
   1583  1.1  bouyer 		else
   1584  1.1  bouyer 			cmd_flags = BNX_NVM_COMMAND_FIRST;
   1585  1.1  bouyer 
   1586  1.1  bouyer 		rc = bnx_nvram_read_dword(sc, offset32, ret_buf, cmd_flags);
   1587  1.1  bouyer 
   1588  1.1  bouyer 		/* Advance to the next dword. */
   1589  1.1  bouyer 		offset32 += 4;
   1590  1.1  bouyer 		ret_buf += 4;
   1591  1.1  bouyer 		len32 -= 4;
   1592  1.1  bouyer 
   1593  1.1  bouyer 		while (len32 > 4 && rc == 0) {
   1594  1.1  bouyer 			rc = bnx_nvram_read_dword(sc, offset32, ret_buf, 0);
   1595  1.1  bouyer 
   1596  1.1  bouyer 			/* Advance to the next dword. */
   1597  1.1  bouyer 			offset32 += 4;
   1598  1.1  bouyer 			ret_buf += 4;
   1599  1.1  bouyer 			len32 -= 4;
   1600  1.1  bouyer 		}
   1601  1.1  bouyer 
   1602  1.1  bouyer 		if (rc)
   1603  1.1  bouyer 			return (rc);
   1604  1.1  bouyer 
   1605  1.1  bouyer 		cmd_flags = BNX_NVM_COMMAND_LAST;
   1606  1.1  bouyer 		rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);
   1607  1.1  bouyer 
   1608  1.1  bouyer 		memcpy(ret_buf, buf, 4 - extra);
   1609  1.1  bouyer 	}
   1610  1.1  bouyer 
   1611  1.1  bouyer 	/* Disable access to flash interface and release the lock. */
   1612  1.1  bouyer 	bnx_disable_nvram_access(sc);
   1613  1.1  bouyer 	bnx_release_nvram_lock(sc);
   1614  1.1  bouyer 
   1615  1.1  bouyer 	return (rc);
   1616  1.1  bouyer }
   1617  1.1  bouyer 
   1618  1.1  bouyer #ifdef BNX_NVRAM_WRITE_SUPPORT
   1619  1.1  bouyer /****************************************************************************/
   1620  1.1  bouyer /* Write an arbitrary range of data from NVRAM.                             */
   1621  1.1  bouyer /*                                                                          */
   1622  1.1  bouyer /* Prepares the NVRAM interface for write access and writes the requested   */
   1623  1.1  bouyer /* data from the supplied buffer.  The caller is responsible for            */
   1624  1.1  bouyer /* calculating any appropriate CRCs.                                        */
   1625  1.1  bouyer /*                                                                          */
   1626  1.1  bouyer /* Returns:                                                                 */
   1627  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1628  1.1  bouyer /****************************************************************************/
   1629  1.1  bouyer int
   1630  1.1  bouyer bnx_nvram_write(struct bnx_softc *sc, u_int32_t offset, u_int8_t *data_buf,
   1631  1.1  bouyer     int buf_size)
   1632  1.1  bouyer {
   1633  1.1  bouyer 	u_int32_t		written, offset32, len32;
   1634  1.1  bouyer 	u_int8_t		*buf, start[4], end[4];
   1635  1.1  bouyer 	int			rc = 0;
   1636  1.1  bouyer 	int			align_start, align_end;
   1637  1.1  bouyer 
   1638  1.1  bouyer 	buf = data_buf;
   1639  1.1  bouyer 	offset32 = offset;
   1640  1.1  bouyer 	len32 = buf_size;
   1641  1.1  bouyer 	align_start = align_end = 0;
   1642  1.1  bouyer 
   1643  1.1  bouyer 	if ((align_start = (offset32 & 3))) {
   1644  1.1  bouyer 		offset32 &= ~3;
   1645  1.1  bouyer 		len32 += align_start;
   1646  1.1  bouyer 		if ((rc = bnx_nvram_read(sc, offset32, start, 4)))
   1647  1.1  bouyer 			return (rc);
   1648  1.1  bouyer 	}
   1649  1.1  bouyer 
   1650  1.1  bouyer 	if (len32 & 3) {
   1651  1.1  bouyer 	       	if ((len32 > 4) || !align_start) {
   1652  1.1  bouyer 			align_end = 4 - (len32 & 3);
   1653  1.1  bouyer 			len32 += align_end;
   1654  1.1  bouyer 			if ((rc = bnx_nvram_read(sc, offset32 + len32 - 4,
   1655  1.1  bouyer 			    end, 4))) {
   1656  1.1  bouyer 				return (rc);
   1657  1.1  bouyer 			}
   1658  1.1  bouyer 		}
   1659  1.1  bouyer 	}
   1660  1.1  bouyer 
   1661  1.1  bouyer 	if (align_start || align_end) {
   1662  1.1  bouyer 		buf = malloc(len32, M_DEVBUF, M_NOWAIT);
   1663  1.1  bouyer 		if (buf == 0)
   1664  1.1  bouyer 			return (ENOMEM);
   1665  1.1  bouyer 
   1666  1.1  bouyer 		if (align_start)
   1667  1.1  bouyer 			memcpy(buf, start, 4);
   1668  1.1  bouyer 
   1669  1.1  bouyer 		if (align_end)
   1670  1.1  bouyer 			memcpy(buf + len32 - 4, end, 4);
   1671  1.1  bouyer 
   1672  1.1  bouyer 		memcpy(buf + align_start, data_buf, buf_size);
   1673  1.1  bouyer 	}
   1674  1.1  bouyer 
   1675  1.1  bouyer 	written = 0;
   1676  1.1  bouyer 	while ((written < len32) && (rc == 0)) {
   1677  1.1  bouyer 		u_int32_t page_start, page_end, data_start, data_end;
   1678  1.1  bouyer 		u_int32_t addr, cmd_flags;
   1679  1.1  bouyer 		int i;
   1680  1.1  bouyer 		u_int8_t flash_buffer[264];
   1681  1.1  bouyer 
   1682  1.1  bouyer 	    /* Find the page_start addr */
   1683  1.1  bouyer 		page_start = offset32 + written;
   1684  1.1  bouyer 		page_start -= (page_start % sc->bnx_flash_info->page_size);
   1685  1.1  bouyer 		/* Find the page_end addr */
   1686  1.1  bouyer 		page_end = page_start + sc->bnx_flash_info->page_size;
   1687  1.1  bouyer 		/* Find the data_start addr */
   1688  1.1  bouyer 		data_start = (written == 0) ? offset32 : page_start;
   1689  1.1  bouyer 		/* Find the data_end addr */
   1690  1.1  bouyer 		data_end = (page_end > offset32 + len32) ?
   1691  1.1  bouyer 		    (offset32 + len32) : page_end;
   1692  1.1  bouyer 
   1693  1.1  bouyer 		/* Request access to the flash interface. */
   1694  1.1  bouyer 		if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
   1695  1.1  bouyer 			goto nvram_write_end;
   1696  1.1  bouyer 
   1697  1.1  bouyer 		/* Enable access to flash interface */
   1698  1.1  bouyer 		bnx_enable_nvram_access(sc);
   1699  1.1  bouyer 
   1700  1.1  bouyer 		cmd_flags = BNX_NVM_COMMAND_FIRST;
   1701  1.1  bouyer 		if (sc->bnx_flash_info->buffered == 0) {
   1702  1.1  bouyer 			int j;
   1703  1.1  bouyer 
   1704  1.1  bouyer 			/* Read the whole page into the buffer
   1705  1.1  bouyer 			 * (non-buffer flash only) */
   1706  1.1  bouyer 			for (j = 0; j < sc->bnx_flash_info->page_size; j += 4) {
   1707  1.1  bouyer 				if (j == (sc->bnx_flash_info->page_size - 4))
   1708  1.1  bouyer 					cmd_flags |= BNX_NVM_COMMAND_LAST;
   1709  1.1  bouyer 
   1710  1.1  bouyer 				rc = bnx_nvram_read_dword(sc,
   1711  1.1  bouyer 					page_start + j,
   1712  1.1  bouyer 					&flash_buffer[j],
   1713  1.1  bouyer 					cmd_flags);
   1714  1.1  bouyer 
   1715  1.1  bouyer 				if (rc)
   1716  1.1  bouyer 					goto nvram_write_end;
   1717  1.1  bouyer 
   1718  1.1  bouyer 				cmd_flags = 0;
   1719  1.1  bouyer 			}
   1720  1.1  bouyer 		}
   1721  1.1  bouyer 
   1722  1.1  bouyer 		/* Enable writes to flash interface (unlock write-protect) */
   1723  1.1  bouyer 		if ((rc = bnx_enable_nvram_write(sc)) != 0)
   1724  1.1  bouyer 			goto nvram_write_end;
   1725  1.1  bouyer 
   1726  1.1  bouyer 		/* Erase the page */
   1727  1.1  bouyer 		if ((rc = bnx_nvram_erase_page(sc, page_start)) != 0)
   1728  1.1  bouyer 			goto nvram_write_end;
   1729  1.1  bouyer 
   1730  1.1  bouyer 		/* Re-enable the write again for the actual write */
   1731  1.1  bouyer 		bnx_enable_nvram_write(sc);
   1732  1.1  bouyer 
   1733  1.1  bouyer 		/* Loop to write back the buffer data from page_start to
   1734  1.1  bouyer 		 * data_start */
   1735  1.1  bouyer 		i = 0;
   1736  1.1  bouyer 		if (sc->bnx_flash_info->buffered == 0) {
   1737  1.1  bouyer 			for (addr = page_start; addr < data_start;
   1738  1.1  bouyer 				addr += 4, i += 4) {
   1739  1.1  bouyer 
   1740  1.1  bouyer 				rc = bnx_nvram_write_dword(sc, addr,
   1741  1.1  bouyer 				    &flash_buffer[i], cmd_flags);
   1742  1.1  bouyer 
   1743  1.1  bouyer 				if (rc != 0)
   1744  1.1  bouyer 					goto nvram_write_end;
   1745  1.1  bouyer 
   1746  1.1  bouyer 				cmd_flags = 0;
   1747  1.1  bouyer 			}
   1748  1.1  bouyer 		}
   1749  1.1  bouyer 
   1750  1.1  bouyer 		/* Loop to write the new data from data_start to data_end */
   1751  1.1  bouyer 		for (addr = data_start; addr < data_end; addr += 4, i++) {
   1752  1.1  bouyer 			if ((addr == page_end - 4) ||
   1753  1.1  bouyer 			    ((sc->bnx_flash_info->buffered) &&
   1754  1.1  bouyer 			    (addr == data_end - 4))) {
   1755  1.1  bouyer 
   1756  1.1  bouyer 				cmd_flags |= BNX_NVM_COMMAND_LAST;
   1757  1.1  bouyer 			}
   1758  1.1  bouyer 
   1759  1.1  bouyer 			rc = bnx_nvram_write_dword(sc, addr, buf, cmd_flags);
   1760  1.1  bouyer 
   1761  1.1  bouyer 			if (rc != 0)
   1762  1.1  bouyer 				goto nvram_write_end;
   1763  1.1  bouyer 
   1764  1.1  bouyer 			cmd_flags = 0;
   1765  1.1  bouyer 			buf += 4;
   1766  1.1  bouyer 		}
   1767  1.1  bouyer 
   1768  1.1  bouyer 		/* Loop to write back the buffer data from data_end
   1769  1.1  bouyer 		 * to page_end */
   1770  1.1  bouyer 		if (sc->bnx_flash_info->buffered == 0) {
   1771  1.1  bouyer 			for (addr = data_end; addr < page_end;
   1772  1.1  bouyer 			    addr += 4, i += 4) {
   1773  1.1  bouyer 
   1774  1.1  bouyer 				if (addr == page_end-4)
   1775  1.1  bouyer 					cmd_flags = BNX_NVM_COMMAND_LAST;
   1776  1.1  bouyer 
   1777  1.1  bouyer 				rc = bnx_nvram_write_dword(sc, addr,
   1778  1.1  bouyer 				    &flash_buffer[i], cmd_flags);
   1779  1.1  bouyer 
   1780  1.1  bouyer 				if (rc != 0)
   1781  1.1  bouyer 					goto nvram_write_end;
   1782  1.1  bouyer 
   1783  1.1  bouyer 				cmd_flags = 0;
   1784  1.1  bouyer 			}
   1785  1.1  bouyer 		}
   1786  1.1  bouyer 
   1787  1.1  bouyer 		/* Disable writes to flash interface (lock write-protect) */
   1788  1.1  bouyer 		bnx_disable_nvram_write(sc);
   1789  1.1  bouyer 
   1790  1.1  bouyer 		/* Disable access to flash interface */
   1791  1.1  bouyer 		bnx_disable_nvram_access(sc);
   1792  1.1  bouyer 		bnx_release_nvram_lock(sc);
   1793  1.1  bouyer 
   1794  1.1  bouyer 		/* Increment written */
   1795  1.1  bouyer 		written += data_end - data_start;
   1796  1.1  bouyer 	}
   1797  1.1  bouyer 
   1798  1.1  bouyer nvram_write_end:
   1799  1.1  bouyer 	if (align_start || align_end)
   1800  1.1  bouyer 		free(buf, M_DEVBUF);
   1801  1.1  bouyer 
   1802  1.1  bouyer 	return (rc);
   1803  1.1  bouyer }
   1804  1.1  bouyer #endif /* BNX_NVRAM_WRITE_SUPPORT */
   1805  1.1  bouyer 
   1806  1.1  bouyer /****************************************************************************/
   1807  1.1  bouyer /* Verifies that NVRAM is accessible and contains valid data.               */
   1808  1.1  bouyer /*                                                                          */
   1809  1.1  bouyer /* Reads the configuration data from NVRAM and verifies that the CRC is     */
   1810  1.1  bouyer /* correct.                                                                 */
   1811  1.1  bouyer /*                                                                          */
   1812  1.1  bouyer /* Returns:                                                                 */
   1813  1.1  bouyer /*   0 on success, positive value on failure.                               */
   1814  1.1  bouyer /****************************************************************************/
   1815  1.1  bouyer int
   1816  1.1  bouyer bnx_nvram_test(struct bnx_softc *sc)
   1817  1.1  bouyer {
   1818  1.1  bouyer 	u_int32_t		buf[BNX_NVRAM_SIZE / 4];
   1819  1.1  bouyer 	u_int8_t		*data = (u_int8_t *) buf;
   1820  1.1  bouyer 	int			rc = 0;
   1821  1.1  bouyer 	u_int32_t		magic, csum;
   1822  1.1  bouyer 
   1823  1.1  bouyer 	/*
   1824  1.1  bouyer 	 * Check that the device NVRAM is valid by reading
   1825  1.1  bouyer 	 * the magic value at offset 0.
   1826  1.1  bouyer 	 */
   1827  1.1  bouyer 	if ((rc = bnx_nvram_read(sc, 0, data, 4)) != 0)
   1828  1.1  bouyer 		goto bnx_nvram_test_done;
   1829  1.1  bouyer 
   1830  1.1  bouyer 	magic = bnx_be32toh(buf[0]);
   1831  1.1  bouyer 	if (magic != BNX_NVRAM_MAGIC) {
   1832  1.1  bouyer 		rc = ENODEV;
   1833  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Invalid NVRAM magic value! "
   1834  1.1  bouyer 		    "Expected: 0x%08X, Found: 0x%08X\n",
   1835  1.1  bouyer 		    __FILE__, __LINE__, BNX_NVRAM_MAGIC, magic);
   1836  1.1  bouyer 		goto bnx_nvram_test_done;
   1837  1.1  bouyer 	}
   1838  1.1  bouyer 
   1839  1.1  bouyer 	/*
   1840  1.1  bouyer 	 * Verify that the device NVRAM includes valid
   1841  1.1  bouyer 	 * configuration data.
   1842  1.1  bouyer 	 */
   1843  1.1  bouyer 	if ((rc = bnx_nvram_read(sc, 0x100, data, BNX_NVRAM_SIZE)) != 0)
   1844  1.1  bouyer 		goto bnx_nvram_test_done;
   1845  1.1  bouyer 
   1846  1.1  bouyer 	csum = ether_crc32_le(data, 0x100);
   1847  1.1  bouyer 	if (csum != BNX_CRC32_RESIDUAL) {
   1848  1.1  bouyer 		rc = ENODEV;
   1849  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Invalid Manufacturing Information "
   1850  1.1  bouyer 		    "NVRAM CRC! Expected: 0x%08X, Found: 0x%08X\n",
   1851  1.1  bouyer 		    __FILE__, __LINE__, BNX_CRC32_RESIDUAL, csum);
   1852  1.1  bouyer 		goto bnx_nvram_test_done;
   1853  1.1  bouyer 	}
   1854  1.1  bouyer 
   1855  1.1  bouyer 	csum = ether_crc32_le(data + 0x100, 0x100);
   1856  1.1  bouyer 	if (csum != BNX_CRC32_RESIDUAL) {
   1857  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Invalid Feature Configuration "
   1858  1.1  bouyer 		    "Information NVRAM CRC! Expected: 0x%08X, Found: 08%08X\n",
   1859  1.1  bouyer 		    __FILE__, __LINE__, BNX_CRC32_RESIDUAL, csum);
   1860  1.1  bouyer 		rc = ENODEV;
   1861  1.1  bouyer 	}
   1862  1.1  bouyer 
   1863  1.1  bouyer bnx_nvram_test_done:
   1864  1.1  bouyer 	return (rc);
   1865  1.1  bouyer }
   1866  1.1  bouyer 
   1867  1.1  bouyer /****************************************************************************/
   1868  1.1  bouyer /* Free any DMA memory owned by the driver.                                 */
   1869  1.1  bouyer /*                                                                          */
   1870  1.1  bouyer /* Scans through each data structre that requires DMA memory and frees      */
   1871  1.1  bouyer /* the memory if allocated.                                                 */
   1872  1.1  bouyer /*                                                                          */
   1873  1.1  bouyer /* Returns:                                                                 */
   1874  1.1  bouyer /*   Nothing.                                                               */
   1875  1.1  bouyer /****************************************************************************/
   1876  1.1  bouyer void
   1877  1.1  bouyer bnx_dma_free(struct bnx_softc *sc)
   1878  1.1  bouyer {
   1879  1.1  bouyer 	int			i;
   1880  1.1  bouyer 
   1881  1.1  bouyer 	DBPRINT(sc,BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   1882  1.1  bouyer 
   1883  1.1  bouyer 	/* Destroy the status block. */
   1884  1.1  bouyer 	if (sc->status_block != NULL && sc->status_map != NULL) {
   1885  1.1  bouyer 		bus_dmamap_unload(sc->bnx_dmatag, sc->status_map);
   1886  1.1  bouyer 		bus_dmamem_unmap(sc->bnx_dmatag, (caddr_t)sc->status_block,
   1887  1.1  bouyer 		    BNX_STATUS_BLK_SZ);
   1888  1.1  bouyer 		bus_dmamem_free(sc->bnx_dmatag, &sc->status_seg,
   1889  1.1  bouyer 		    sc->status_rseg);
   1890  1.1  bouyer 		bus_dmamap_destroy(sc->bnx_dmatag, sc->status_map);
   1891  1.1  bouyer 		sc->status_block = NULL;
   1892  1.1  bouyer 		sc->status_map = NULL;
   1893  1.1  bouyer 	}
   1894  1.1  bouyer 
   1895  1.1  bouyer 	/* Destroy the statistics block. */
   1896  1.1  bouyer 	if (sc->stats_block != NULL && sc->stats_map != NULL) {
   1897  1.1  bouyer 		bus_dmamap_unload(sc->bnx_dmatag, sc->stats_map);
   1898  1.1  bouyer 		bus_dmamem_unmap(sc->bnx_dmatag, (caddr_t)sc->stats_block,
   1899  1.1  bouyer 		    BNX_STATS_BLK_SZ);
   1900  1.1  bouyer 		bus_dmamem_free(sc->bnx_dmatag, &sc->stats_seg,
   1901  1.1  bouyer 		    sc->stats_rseg);
   1902  1.1  bouyer 		bus_dmamap_destroy(sc->bnx_dmatag, sc->stats_map);
   1903  1.1  bouyer 		sc->stats_block = NULL;
   1904  1.1  bouyer 		sc->stats_map = NULL;
   1905  1.1  bouyer 	}
   1906  1.1  bouyer 
   1907  1.1  bouyer 	/* Free, unmap and destroy all TX buffer descriptor chain pages. */
   1908  1.1  bouyer 	for (i = 0; i < TX_PAGES; i++ ) {
   1909  1.1  bouyer 		if (sc->tx_bd_chain[i] != NULL &&
   1910  1.1  bouyer 		    sc->tx_bd_chain_map[i] != NULL) {
   1911  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag,
   1912  1.1  bouyer 			    sc->tx_bd_chain_map[i]);
   1913  1.1  bouyer 			bus_dmamem_unmap(sc->bnx_dmatag,
   1914  1.1  bouyer 			    (caddr_t)sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ);
   1915  1.1  bouyer 			bus_dmamem_free(sc->bnx_dmatag, &sc->tx_bd_chain_seg[i],
   1916  1.1  bouyer 			    sc->tx_bd_chain_rseg[i]);
   1917  1.1  bouyer 			bus_dmamap_destroy(sc->bnx_dmatag,
   1918  1.1  bouyer 			    sc->tx_bd_chain_map[i]);
   1919  1.1  bouyer 			sc->tx_bd_chain[i] = NULL;
   1920  1.1  bouyer 			sc->tx_bd_chain_map[i] = NULL;
   1921  1.1  bouyer 		}
   1922  1.1  bouyer 	}
   1923  1.1  bouyer 
   1924  1.1  bouyer 	/* Unload and destroy the TX mbuf maps. */
   1925  1.1  bouyer 	for (i = 0; i < TOTAL_TX_BD; i++) {
   1926  1.1  bouyer 		if (sc->tx_mbuf_map[i] != NULL) {
   1927  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag, sc->tx_mbuf_map[i]);
   1928  1.1  bouyer 			bus_dmamap_destroy(sc->bnx_dmatag, sc->tx_mbuf_map[i]);
   1929  1.1  bouyer 		}
   1930  1.1  bouyer 	}
   1931  1.1  bouyer 
   1932  1.1  bouyer 	/* Free, unmap and destroy all RX buffer descriptor chain pages. */
   1933  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++ ) {
   1934  1.1  bouyer 		if (sc->rx_bd_chain[i] != NULL &&
   1935  1.1  bouyer 		    sc->rx_bd_chain_map[i] != NULL) {
   1936  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag,
   1937  1.1  bouyer 			    sc->rx_bd_chain_map[i]);
   1938  1.1  bouyer 			bus_dmamem_unmap(sc->bnx_dmatag,
   1939  1.1  bouyer 			    (caddr_t)sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ);
   1940  1.1  bouyer 			bus_dmamem_free(sc->bnx_dmatag, &sc->rx_bd_chain_seg[i],
   1941  1.1  bouyer 			    sc->rx_bd_chain_rseg[i]);
   1942  1.1  bouyer 
   1943  1.1  bouyer 			bus_dmamap_destroy(sc->bnx_dmatag,
   1944  1.1  bouyer 			    sc->rx_bd_chain_map[i]);
   1945  1.1  bouyer 			sc->rx_bd_chain[i] = NULL;
   1946  1.1  bouyer 			sc->rx_bd_chain_map[i] = NULL;
   1947  1.1  bouyer 		}
   1948  1.1  bouyer 	}
   1949  1.1  bouyer 
   1950  1.1  bouyer 	/* Unload and destroy the RX mbuf maps. */
   1951  1.1  bouyer 	for (i = 0; i < TOTAL_RX_BD; i++) {
   1952  1.1  bouyer 		if (sc->rx_mbuf_map[i] != NULL) {
   1953  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag, sc->rx_mbuf_map[i]);
   1954  1.1  bouyer 			bus_dmamap_destroy(sc->bnx_dmatag, sc->rx_mbuf_map[i]);
   1955  1.1  bouyer 		}
   1956  1.1  bouyer 	}
   1957  1.1  bouyer 
   1958  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   1959  1.1  bouyer }
   1960  1.1  bouyer 
   1961  1.1  bouyer /****************************************************************************/
   1962  1.1  bouyer /* Map TX buffers into TX buffer descriptors.                               */
   1963  1.1  bouyer /*                                                                          */
   1964  1.1  bouyer /* Given a series of DMA memory containting an outgoing frame, map the      */
   1965  1.1  bouyer /* segments into the tx_bd structure used by the hardware.                  */
   1966  1.1  bouyer /*                                                                          */
   1967  1.1  bouyer /* Returns:                                                                 */
   1968  1.1  bouyer /*   Nothing.                                                               */
   1969  1.1  bouyer /****************************************************************************/
   1970  1.1  bouyer void
   1971  1.1  bouyer bnx_dma_map_tx_desc(void *arg, bus_dmamap_t map)
   1972  1.1  bouyer {
   1973  1.1  bouyer 	struct bnx_dmamap_arg	*map_arg;
   1974  1.1  bouyer 	struct bnx_softc	*sc;
   1975  1.1  bouyer 	struct tx_bd		*txbd = NULL;
   1976  1.1  bouyer 	int			i = 0, nseg;
   1977  1.1  bouyer 	u_int16_t		prod, chain_prod;
   1978  1.1  bouyer 	u_int32_t		prod_bseq, addr;
   1979  1.1  bouyer #ifdef BNX_DEBUG
   1980  1.1  bouyer 	u_int16_t		debug_prod;
   1981  1.1  bouyer #endif
   1982  1.1  bouyer 
   1983  1.1  bouyer 	map_arg = arg;
   1984  1.1  bouyer 	sc = map_arg->sc;
   1985  1.1  bouyer 	nseg = map->dm_nsegs;
   1986  1.1  bouyer 
   1987  1.1  bouyer 	/* Signal error to caller if there's too many segments */
   1988  1.1  bouyer 	if (nseg > map_arg->maxsegs) {
   1989  1.1  bouyer 		DBPRINT(sc, BNX_WARN, "%s(): Mapped TX descriptors: max segs "
   1990  1.1  bouyer 		    "= %d, " "actual segs = %d\n",
   1991  1.1  bouyer 		    __FUNCTION__, map_arg->maxsegs, nseg);
   1992  1.1  bouyer 
   1993  1.1  bouyer 		map_arg->maxsegs = 0;
   1994  1.1  bouyer 		return;
   1995  1.1  bouyer 	}
   1996  1.1  bouyer 
   1997  1.1  bouyer 	/* prod points to an empty tx_bd at this point. */
   1998  1.1  bouyer 	prod = map_arg->prod;
   1999  1.1  bouyer 	chain_prod = map_arg->chain_prod;
   2000  1.1  bouyer 	prod_bseq = map_arg->prod_bseq;
   2001  1.1  bouyer 
   2002  1.1  bouyer #ifdef BNX_DEBUG
   2003  1.1  bouyer 	debug_prod = chain_prod;
   2004  1.1  bouyer #endif
   2005  1.1  bouyer 
   2006  1.1  bouyer 	DBPRINT(sc, BNX_INFO_SEND, "%s(): Start: prod = 0x%04X, chain_prod "
   2007  1.1  bouyer 	    "= %04X, " "prod_bseq = 0x%08X\n",
   2008  1.1  bouyer 	    __FUNCTION__, prod, chain_prod, prod_bseq);
   2009  1.1  bouyer 
   2010  1.1  bouyer 	/*
   2011  1.1  bouyer 	 * Cycle through each mbuf segment that makes up
   2012  1.1  bouyer 	 * the outgoing frame, gathering the mapping info
   2013  1.1  bouyer 	 * for that segment and creating a tx_bd for the
   2014  1.1  bouyer 	 * mbuf.
   2015  1.1  bouyer 	 */
   2016  1.1  bouyer 
   2017  1.1  bouyer 	txbd = &map_arg->tx_chain[TX_PAGE(chain_prod)][TX_IDX(chain_prod)];
   2018  1.1  bouyer 
   2019  1.1  bouyer 	/* Setup the first tx_bd for the first segment. */
   2020  1.1  bouyer 	addr = (u_int32_t)(map->dm_segs[i].ds_addr);
   2021  1.1  bouyer 	txbd->tx_bd_haddr_lo = htole32(addr);
   2022  1.1  bouyer 	addr = (u_int32_t)((u_int64_t)map->dm_segs[i].ds_addr >> 32);
   2023  1.1  bouyer 	txbd->tx_bd_haddr_hi = htole32(addr);
   2024  1.1  bouyer 	txbd->tx_bd_mss_nbytes = htole16(map->dm_segs[i].ds_len);
   2025  1.1  bouyer 	txbd->tx_bd_vlan_tag_flags = htole16(map_arg->tx_flags |
   2026  1.1  bouyer 	    TX_BD_FLAGS_START);
   2027  1.1  bouyer 	prod_bseq += map->dm_segs[i].ds_len;
   2028  1.1  bouyer 
   2029  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag,
   2030  1.1  bouyer 	    sc->tx_bd_chain_map[TX_PAGE(chain_prod)],
   2031  1.1  bouyer 	    sizeof(struct tx_bd) * TX_IDX(chain_prod),
   2032  1.1  bouyer 	    sizeof(struct tx_bd), BUS_DMASYNC_PREWRITE);
   2033  1.1  bouyer 
   2034  1.1  bouyer 	/* Setup any remaing segments. */
   2035  1.1  bouyer 	for (i = 1; i < nseg; i++) {
   2036  1.1  bouyer 		prod = NEXT_TX_BD(prod);
   2037  1.1  bouyer 		chain_prod = TX_CHAIN_IDX(prod);
   2038  1.1  bouyer 
   2039  1.1  bouyer 		txbd =
   2040  1.1  bouyer 		    &map_arg->tx_chain[TX_PAGE(chain_prod)][TX_IDX(chain_prod)];
   2041  1.1  bouyer 
   2042  1.1  bouyer 		addr = (u_int32_t)(map->dm_segs[i].ds_addr);
   2043  1.1  bouyer 		txbd->tx_bd_haddr_lo = htole32(addr);
   2044  1.1  bouyer 		addr = (u_int32_t)((u_int64_t)map->dm_segs[i].ds_addr >> 32);
   2045  1.1  bouyer 		txbd->tx_bd_haddr_hi = htole32(addr);
   2046  1.1  bouyer 		txbd->tx_bd_mss_nbytes = htole16(map->dm_segs[i].ds_len);
   2047  1.1  bouyer 		txbd->tx_bd_vlan_tag_flags = htole16(map_arg->tx_flags);
   2048  1.1  bouyer 
   2049  1.1  bouyer 		prod_bseq += map->dm_segs[i].ds_len;
   2050  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag,
   2051  1.1  bouyer 		    sc->tx_bd_chain_map[TX_PAGE(chain_prod)],
   2052  1.1  bouyer 		    sizeof(struct tx_bd) * TX_IDX(chain_prod),
   2053  1.1  bouyer 		    sizeof(struct tx_bd), BUS_DMASYNC_PREWRITE);
   2054  1.1  bouyer 	}
   2055  1.1  bouyer 
   2056  1.1  bouyer 	/* Set the END flag on the last TX buffer descriptor. */
   2057  1.1  bouyer 	txbd->tx_bd_vlan_tag_flags |= htole16(TX_BD_FLAGS_END);
   2058  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag,
   2059  1.1  bouyer 	    sc->tx_bd_chain_map[TX_PAGE(chain_prod)],
   2060  1.1  bouyer 	    sizeof(struct tx_bd) * TX_IDX(chain_prod),
   2061  1.1  bouyer 	    sizeof(struct tx_bd), BUS_DMASYNC_PREWRITE);
   2062  1.1  bouyer 
   2063  1.1  bouyer 	DBRUN(BNX_INFO_SEND, bnx_dump_tx_chain(sc, debug_prod, nseg));
   2064  1.1  bouyer 
   2065  1.1  bouyer 	DBPRINT(sc, BNX_INFO_SEND, "%s(): End: prod = 0x%04X, chain_prod "
   2066  1.1  bouyer 	    "= %04X, " "prod_bseq = 0x%08X\n",
   2067  1.1  bouyer 	    __FUNCTION__, prod, chain_prod, prod_bseq);
   2068  1.1  bouyer 
   2069  1.1  bouyer 	/* prod points to the last tx_bd at this point. */
   2070  1.1  bouyer 	map_arg->maxsegs = nseg;
   2071  1.1  bouyer 	map_arg->prod = prod;
   2072  1.1  bouyer 	map_arg->chain_prod = chain_prod;
   2073  1.1  bouyer 	map_arg->prod_bseq = prod_bseq;
   2074  1.1  bouyer }
   2075  1.1  bouyer 
   2076  1.1  bouyer /****************************************************************************/
   2077  1.1  bouyer /* Allocate any DMA memory needed by the driver.                            */
   2078  1.1  bouyer /*                                                                          */
   2079  1.1  bouyer /* Allocates DMA memory needed for the various global structures needed by  */
   2080  1.1  bouyer /* hardware.                                                                */
   2081  1.1  bouyer /*                                                                          */
   2082  1.1  bouyer /* Returns:                                                                 */
   2083  1.1  bouyer /*   0 for success, positive value for failure.                             */
   2084  1.1  bouyer /****************************************************************************/
   2085  1.1  bouyer int
   2086  1.1  bouyer bnx_dma_alloc(struct bnx_softc *sc)
   2087  1.1  bouyer {
   2088  1.1  bouyer 	int			i, rc = 0;
   2089  1.1  bouyer 
   2090  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   2091  1.1  bouyer 
   2092  1.1  bouyer 	/*
   2093  1.1  bouyer 	 * Allocate DMA memory for the status block, map the memory into DMA
   2094  1.1  bouyer 	 * space, and fetch the physical address of the block.
   2095  1.1  bouyer 	 */
   2096  1.1  bouyer 	if (bus_dmamap_create(sc->bnx_dmatag, BNX_STATUS_BLK_SZ, 1,
   2097  1.1  bouyer 	    BNX_STATUS_BLK_SZ, 0, BUS_DMA_NOWAIT, &sc->status_map)) {
   2098  1.1  bouyer 		aprint_error("%s: Could not create status block DMA map!\n",
   2099  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2100  1.1  bouyer 		rc = ENOMEM;
   2101  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2102  1.1  bouyer 	}
   2103  1.1  bouyer 
   2104  1.1  bouyer 	if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_STATUS_BLK_SZ,
   2105  1.1  bouyer 	    BNX_DMA_ALIGN, BNX_DMA_BOUNDARY, &sc->status_seg, 1,
   2106  1.1  bouyer 	    &sc->status_rseg, BUS_DMA_NOWAIT)) {
   2107  1.1  bouyer 		aprint_error(
   2108  1.1  bouyer 		    "%s: Could not allocate status block DMA memory!\n",
   2109  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2110  1.1  bouyer 		rc = ENOMEM;
   2111  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2112  1.1  bouyer 	}
   2113  1.1  bouyer 
   2114  1.1  bouyer 	if (bus_dmamem_map(sc->bnx_dmatag, &sc->status_seg, sc->status_rseg,
   2115  1.1  bouyer 	    BNX_STATUS_BLK_SZ, (caddr_t *)&sc->status_block, BUS_DMA_NOWAIT)) {
   2116  1.1  bouyer 		aprint_error("%s: Could not map status block DMA memory!\n",
   2117  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2118  1.1  bouyer 		rc = ENOMEM;
   2119  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2120  1.1  bouyer 	}
   2121  1.1  bouyer 
   2122  1.1  bouyer 	if (bus_dmamap_load(sc->bnx_dmatag, sc->status_map,
   2123  1.1  bouyer 	    sc->status_block, BNX_STATUS_BLK_SZ, NULL, BUS_DMA_NOWAIT)) {
   2124  1.1  bouyer 		aprint_error("%s: Could not load status block DMA memory!\n",
   2125  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2126  1.1  bouyer 		rc = ENOMEM;
   2127  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2128  1.1  bouyer 	}
   2129  1.1  bouyer 
   2130  1.1  bouyer 	sc->status_block_paddr = sc->status_map->dm_segs[0].ds_addr;
   2131  1.1  bouyer 	bzero(sc->status_block, BNX_STATUS_BLK_SZ);
   2132  1.1  bouyer 
   2133  1.1  bouyer 	/* DRC - Fix for 64 bit addresses. */
   2134  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "status_block_paddr = 0x%08X\n",
   2135  1.1  bouyer 		(u_int32_t) sc->status_block_paddr);
   2136  1.1  bouyer 
   2137  1.1  bouyer 	/*
   2138  1.1  bouyer 	 * Allocate DMA memory for the statistics block, map the memory into
   2139  1.1  bouyer 	 * DMA space, and fetch the physical address of the block.
   2140  1.1  bouyer 	 */
   2141  1.1  bouyer 	if (bus_dmamap_create(sc->bnx_dmatag, BNX_STATS_BLK_SZ, 1,
   2142  1.1  bouyer 	    BNX_STATS_BLK_SZ, 0, BUS_DMA_NOWAIT, &sc->stats_map)) {
   2143  1.1  bouyer 		aprint_error("%s: Could not create stats block DMA map!\n",
   2144  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2145  1.1  bouyer 		rc = ENOMEM;
   2146  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2147  1.1  bouyer 	}
   2148  1.1  bouyer 
   2149  1.1  bouyer 	if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_STATS_BLK_SZ,
   2150  1.1  bouyer 	    BNX_DMA_ALIGN, BNX_DMA_BOUNDARY, &sc->stats_seg, 1,
   2151  1.1  bouyer 	    &sc->stats_rseg, BUS_DMA_NOWAIT)) {
   2152  1.1  bouyer 		aprint_error("%s: Could not allocate stats block DMA memory!\n",
   2153  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2154  1.1  bouyer 		rc = ENOMEM;
   2155  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2156  1.1  bouyer 	}
   2157  1.1  bouyer 
   2158  1.1  bouyer 	if (bus_dmamem_map(sc->bnx_dmatag, &sc->stats_seg, sc->stats_rseg,
   2159  1.1  bouyer 	    BNX_STATS_BLK_SZ, (caddr_t *)&sc->stats_block, BUS_DMA_NOWAIT)) {
   2160  1.1  bouyer 		aprint_error("%s: Could not map stats block DMA memory!\n",
   2161  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2162  1.1  bouyer 		rc = ENOMEM;
   2163  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2164  1.1  bouyer 	}
   2165  1.1  bouyer 
   2166  1.1  bouyer 	if (bus_dmamap_load(sc->bnx_dmatag, sc->stats_map,
   2167  1.1  bouyer 	    sc->stats_block, BNX_STATS_BLK_SZ, NULL, BUS_DMA_NOWAIT)) {
   2168  1.1  bouyer 		aprint_error("%s: Could not load status block DMA memory!\n",
   2169  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   2170  1.1  bouyer 		rc = ENOMEM;
   2171  1.1  bouyer 		goto bnx_dma_alloc_exit;
   2172  1.1  bouyer 	}
   2173  1.1  bouyer 
   2174  1.1  bouyer 	sc->stats_block_paddr = sc->stats_map->dm_segs[0].ds_addr;
   2175  1.1  bouyer 	bzero(sc->stats_block, BNX_STATS_BLK_SZ);
   2176  1.1  bouyer 
   2177  1.1  bouyer 	/* DRC - Fix for 64 bit address. */
   2178  1.1  bouyer 	DBPRINT(sc,BNX_INFO, "stats_block_paddr = 0x%08X\n",
   2179  1.1  bouyer 	    (u_int32_t) sc->stats_block_paddr);
   2180  1.1  bouyer 
   2181  1.1  bouyer 	/*
   2182  1.1  bouyer 	 * Allocate DMA memory for the TX buffer descriptor chain,
   2183  1.1  bouyer 	 * and fetch the physical address of the block.
   2184  1.1  bouyer 	 */
   2185  1.1  bouyer 	for (i = 0; i < TX_PAGES; i++) {
   2186  1.1  bouyer 		if (bus_dmamap_create(sc->bnx_dmatag, BNX_TX_CHAIN_PAGE_SZ, 1,
   2187  1.1  bouyer 		    BNX_TX_CHAIN_PAGE_SZ, 0, BUS_DMA_NOWAIT,
   2188  1.1  bouyer 		    &sc->tx_bd_chain_map[i])) {
   2189  1.1  bouyer 			aprint_error(
   2190  1.1  bouyer 			    "%s: Could not create Tx desc %d DMA map!\n",
   2191  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2192  1.1  bouyer 			rc = ENOMEM;
   2193  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2194  1.1  bouyer 		}
   2195  1.1  bouyer 
   2196  1.1  bouyer 		if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_TX_CHAIN_PAGE_SZ,
   2197  1.1  bouyer 		    BCM_PAGE_SIZE, BNX_DMA_BOUNDARY, &sc->tx_bd_chain_seg[i], 1,
   2198  1.1  bouyer 		    &sc->tx_bd_chain_rseg[i], BUS_DMA_NOWAIT)) {
   2199  1.1  bouyer 			aprint_error(
   2200  1.1  bouyer 			    "%s: Could not allocate TX desc %d DMA memory!\n",
   2201  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2202  1.1  bouyer 			rc = ENOMEM;
   2203  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2204  1.1  bouyer 		}
   2205  1.1  bouyer 
   2206  1.1  bouyer 		if (bus_dmamem_map(sc->bnx_dmatag, &sc->tx_bd_chain_seg[i],
   2207  1.1  bouyer 		    sc->tx_bd_chain_rseg[i], BNX_TX_CHAIN_PAGE_SZ,
   2208  1.1  bouyer 		    (caddr_t *)&sc->tx_bd_chain[i], BUS_DMA_NOWAIT)) {
   2209  1.1  bouyer 			aprint_error(
   2210  1.1  bouyer 			    "%s: Could not map TX desc %d DMA memory!\n",
   2211  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2212  1.1  bouyer 			rc = ENOMEM;
   2213  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2214  1.1  bouyer 		}
   2215  1.1  bouyer 
   2216  1.1  bouyer 		if (bus_dmamap_load(sc->bnx_dmatag, sc->tx_bd_chain_map[i],
   2217  1.1  bouyer 		    (caddr_t)sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ, NULL,
   2218  1.1  bouyer 		    BUS_DMA_NOWAIT)) {
   2219  1.1  bouyer 			aprint_error(
   2220  1.1  bouyer 			    "%s: Could not load TX desc %d DMA memory!\n",
   2221  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2222  1.1  bouyer 			rc = ENOMEM;
   2223  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2224  1.1  bouyer 		}
   2225  1.1  bouyer 
   2226  1.1  bouyer 		sc->tx_bd_chain_paddr[i] =
   2227  1.1  bouyer 		    sc->tx_bd_chain_map[i]->dm_segs[0].ds_addr;
   2228  1.1  bouyer 
   2229  1.1  bouyer 		/* DRC - Fix for 64 bit systems. */
   2230  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "tx_bd_chain_paddr[%d] = 0x%08X\n",
   2231  1.1  bouyer 		    i, (u_int32_t) sc->tx_bd_chain_paddr[i]);
   2232  1.1  bouyer 	}
   2233  1.1  bouyer 
   2234  1.1  bouyer 	/*
   2235  1.1  bouyer 	 * Create DMA maps for the TX buffer mbufs.
   2236  1.1  bouyer 	 */
   2237  1.1  bouyer 	for (i = 0; i < TOTAL_TX_BD; i++) {
   2238  1.1  bouyer 		if (bus_dmamap_create(sc->bnx_dmatag,
   2239  1.1  bouyer 		    MCLBYTES * BNX_MAX_SEGMENTS,
   2240  1.1  bouyer 		    USABLE_TX_BD - BNX_TX_SLACK_SPACE,
   2241  1.1  bouyer 		    MCLBYTES, 0, BUS_DMA_NOWAIT,
   2242  1.1  bouyer 		    &sc->tx_mbuf_map[i])) {
   2243  1.1  bouyer 			aprint_error(
   2244  1.1  bouyer 			    "%s: Could not create Tx mbuf %d DMA map!\n",
   2245  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2246  1.1  bouyer 			rc = ENOMEM;
   2247  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2248  1.1  bouyer 		}
   2249  1.1  bouyer 	}
   2250  1.1  bouyer 
   2251  1.1  bouyer 	/*
   2252  1.1  bouyer 	 * Allocate DMA memory for the Rx buffer descriptor chain,
   2253  1.1  bouyer 	 * and fetch the physical address of the block.
   2254  1.1  bouyer 	 */
   2255  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++) {
   2256  1.1  bouyer 		if (bus_dmamap_create(sc->bnx_dmatag, BNX_RX_CHAIN_PAGE_SZ, 1,
   2257  1.1  bouyer 		    BNX_RX_CHAIN_PAGE_SZ, 0, BUS_DMA_NOWAIT,
   2258  1.1  bouyer 		    &sc->rx_bd_chain_map[i])) {
   2259  1.1  bouyer 			aprint_error(
   2260  1.1  bouyer 			    "%s: Could not create Rx desc %d DMA map!\n",
   2261  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2262  1.1  bouyer 			rc = ENOMEM;
   2263  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2264  1.1  bouyer 		}
   2265  1.1  bouyer 
   2266  1.1  bouyer 		if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_RX_CHAIN_PAGE_SZ,
   2267  1.1  bouyer 		    BCM_PAGE_SIZE, BNX_DMA_BOUNDARY, &sc->rx_bd_chain_seg[i], 1,
   2268  1.1  bouyer 		    &sc->rx_bd_chain_rseg[i], BUS_DMA_NOWAIT)) {
   2269  1.1  bouyer 			aprint_error(
   2270  1.1  bouyer 			    "%s: Could not allocate Rx desc %d DMA memory!\n",
   2271  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2272  1.1  bouyer 			rc = ENOMEM;
   2273  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2274  1.1  bouyer 		}
   2275  1.1  bouyer 
   2276  1.1  bouyer 		if (bus_dmamem_map(sc->bnx_dmatag, &sc->rx_bd_chain_seg[i],
   2277  1.1  bouyer 		    sc->rx_bd_chain_rseg[i], BNX_RX_CHAIN_PAGE_SZ,
   2278  1.1  bouyer 		    (caddr_t *)&sc->rx_bd_chain[i], BUS_DMA_NOWAIT)) {
   2279  1.1  bouyer 			aprint_error(
   2280  1.1  bouyer 			    "%s: Could not map Rx desc %d DMA memory!\n",
   2281  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2282  1.1  bouyer 			rc = ENOMEM;
   2283  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2284  1.1  bouyer 		}
   2285  1.1  bouyer 
   2286  1.1  bouyer 		if (bus_dmamap_load(sc->bnx_dmatag, sc->rx_bd_chain_map[i],
   2287  1.1  bouyer 		    (caddr_t)sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ, NULL,
   2288  1.1  bouyer 		    BUS_DMA_NOWAIT)) {
   2289  1.1  bouyer 			aprint_error(
   2290  1.1  bouyer 			    "%s: Could not load Rx desc %d DMA memory!\n",
   2291  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2292  1.1  bouyer 			rc = ENOMEM;
   2293  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2294  1.1  bouyer 		}
   2295  1.1  bouyer 
   2296  1.1  bouyer 		bzero(sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ);
   2297  1.1  bouyer 		sc->rx_bd_chain_paddr[i] =
   2298  1.1  bouyer 		    sc->rx_bd_chain_map[i]->dm_segs[0].ds_addr;
   2299  1.1  bouyer 
   2300  1.1  bouyer 		/* DRC - Fix for 64 bit systems. */
   2301  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "rx_bd_chain_paddr[%d] = 0x%08X\n",
   2302  1.1  bouyer 		    i, (u_int32_t) sc->rx_bd_chain_paddr[i]);
   2303  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag, sc->rx_bd_chain_map[i],
   2304  1.1  bouyer 		    0, BNX_RX_CHAIN_PAGE_SZ,
   2305  1.1  bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2306  1.1  bouyer 	}
   2307  1.1  bouyer 
   2308  1.1  bouyer 	/*
   2309  1.1  bouyer 	 * Create DMA maps for the Rx buffer mbufs.
   2310  1.1  bouyer 	 */
   2311  1.1  bouyer 	for (i = 0; i < TOTAL_RX_BD; i++) {
   2312  1.1  bouyer 		if (bus_dmamap_create(sc->bnx_dmatag, BNX_MAX_MRU,
   2313  1.1  bouyer 		    BNX_MAX_SEGMENTS, BNX_MAX_MRU, 0, BUS_DMA_NOWAIT,
   2314  1.1  bouyer 		    &sc->rx_mbuf_map[i])) {
   2315  1.1  bouyer 			aprint_error(
   2316  1.1  bouyer 			    "%s: Could not create Rx mbuf %d DMA map!\n",
   2317  1.1  bouyer 			    sc->bnx_dev.dv_xname, i);
   2318  1.1  bouyer 			rc = ENOMEM;
   2319  1.1  bouyer 			goto bnx_dma_alloc_exit;
   2320  1.1  bouyer 		}
   2321  1.1  bouyer 	}
   2322  1.1  bouyer 
   2323  1.1  bouyer  bnx_dma_alloc_exit:
   2324  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   2325  1.1  bouyer 
   2326  1.1  bouyer 	return(rc);
   2327  1.1  bouyer }
   2328  1.1  bouyer 
   2329  1.1  bouyer /****************************************************************************/
   2330  1.1  bouyer /* Release all resources used by the driver.                                */
   2331  1.1  bouyer /*                                                                          */
   2332  1.1  bouyer /* Releases all resources acquired by the driver including interrupts,      */
   2333  1.1  bouyer /* interrupt handler, interfaces, mutexes, and DMA memory.                  */
   2334  1.1  bouyer /*                                                                          */
   2335  1.1  bouyer /* Returns:                                                                 */
   2336  1.1  bouyer /*   Nothing.                                                               */
   2337  1.1  bouyer /****************************************************************************/
   2338  1.1  bouyer void
   2339  1.1  bouyer bnx_release_resources(struct bnx_softc *sc)
   2340  1.1  bouyer {
   2341  1.1  bouyer 	struct pci_attach_args	*pa = &(sc->bnx_pa);
   2342  1.1  bouyer 
   2343  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   2344  1.1  bouyer 
   2345  1.1  bouyer 	bnx_dma_free(sc);
   2346  1.1  bouyer 
   2347  1.1  bouyer 	if (sc->bnx_intrhand != NULL)
   2348  1.1  bouyer 		pci_intr_disestablish(pa->pa_pc, sc->bnx_intrhand);
   2349  1.1  bouyer 
   2350  1.1  bouyer 	if (sc->bnx_size)
   2351  1.1  bouyer 		bus_space_unmap(sc->bnx_btag, sc->bnx_bhandle, sc->bnx_size);
   2352  1.1  bouyer 
   2353  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   2354  1.1  bouyer }
   2355  1.1  bouyer 
   2356  1.1  bouyer /****************************************************************************/
   2357  1.1  bouyer /* Firmware synchronization.                                                */
   2358  1.1  bouyer /*                                                                          */
   2359  1.1  bouyer /* Before performing certain events such as a chip reset, synchronize with  */
   2360  1.1  bouyer /* the firmware first.                                                      */
   2361  1.1  bouyer /*                                                                          */
   2362  1.1  bouyer /* Returns:                                                                 */
   2363  1.1  bouyer /*   0 for success, positive value for failure.                             */
   2364  1.1  bouyer /****************************************************************************/
   2365  1.1  bouyer int
   2366  1.1  bouyer bnx_fw_sync(struct bnx_softc *sc, u_int32_t msg_data)
   2367  1.1  bouyer {
   2368  1.1  bouyer 	int			i, rc = 0;
   2369  1.1  bouyer 	u_int32_t		val;
   2370  1.1  bouyer 
   2371  1.1  bouyer 	/* Don't waste any time if we've timed out before. */
   2372  1.1  bouyer 	if (sc->bnx_fw_timed_out) {
   2373  1.1  bouyer 		rc = EBUSY;
   2374  1.1  bouyer 		goto bnx_fw_sync_exit;
   2375  1.1  bouyer 	}
   2376  1.1  bouyer 
   2377  1.1  bouyer 	/* Increment the message sequence number. */
   2378  1.1  bouyer 	sc->bnx_fw_wr_seq++;
   2379  1.1  bouyer 	msg_data |= sc->bnx_fw_wr_seq;
   2380  1.1  bouyer 
   2381  1.1  bouyer  	DBPRINT(sc, BNX_VERBOSE, "bnx_fw_sync(): msg_data = 0x%08X\n",
   2382  1.1  bouyer 	    msg_data);
   2383  1.1  bouyer 
   2384  1.1  bouyer 	/* Send the message to the bootcode driver mailbox. */
   2385  1.1  bouyer 	REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_MB, msg_data);
   2386  1.1  bouyer 
   2387  1.1  bouyer 	/* Wait for the bootcode to acknowledge the message. */
   2388  1.1  bouyer 	for (i = 0; i < FW_ACK_TIME_OUT_MS; i++) {
   2389  1.1  bouyer 		/* Check for a response in the bootcode firmware mailbox. */
   2390  1.1  bouyer 		val = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_FW_MB);
   2391  1.1  bouyer 		if ((val & BNX_FW_MSG_ACK) == (msg_data & BNX_DRV_MSG_SEQ))
   2392  1.1  bouyer 			break;
   2393  1.1  bouyer 		DELAY(1000);
   2394  1.1  bouyer 	}
   2395  1.1  bouyer 
   2396  1.1  bouyer 	/* If we've timed out, tell the bootcode that we've stopped waiting. */
   2397  1.1  bouyer 	if (((val & BNX_FW_MSG_ACK) != (msg_data & BNX_DRV_MSG_SEQ)) &&
   2398  1.1  bouyer 		((msg_data & BNX_DRV_MSG_DATA) != BNX_DRV_MSG_DATA_WAIT0)) {
   2399  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Firmware synchronization timeout! "
   2400  1.1  bouyer 		    "msg_data = 0x%08X\n", __FILE__, __LINE__, msg_data);
   2401  1.1  bouyer 
   2402  1.1  bouyer 		msg_data &= ~BNX_DRV_MSG_CODE;
   2403  1.1  bouyer 		msg_data |= BNX_DRV_MSG_CODE_FW_TIMEOUT;
   2404  1.1  bouyer 
   2405  1.1  bouyer 		REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_MB, msg_data);
   2406  1.1  bouyer 
   2407  1.1  bouyer 		sc->bnx_fw_timed_out = 1;
   2408  1.1  bouyer 		rc = EBUSY;
   2409  1.1  bouyer 	}
   2410  1.1  bouyer 
   2411  1.1  bouyer bnx_fw_sync_exit:
   2412  1.1  bouyer 	return (rc);
   2413  1.1  bouyer }
   2414  1.1  bouyer 
   2415  1.1  bouyer /****************************************************************************/
   2416  1.1  bouyer /* Load Receive Virtual 2 Physical (RV2P) processor firmware.               */
   2417  1.1  bouyer /*                                                                          */
   2418  1.1  bouyer /* Returns:                                                                 */
   2419  1.1  bouyer /*   Nothing.                                                               */
   2420  1.1  bouyer /****************************************************************************/
   2421  1.1  bouyer void
   2422  1.1  bouyer bnx_load_rv2p_fw(struct bnx_softc *sc, u_int32_t *rv2p_code,
   2423  1.1  bouyer     u_int32_t rv2p_code_len, u_int32_t rv2p_proc)
   2424  1.1  bouyer {
   2425  1.1  bouyer 	int			i;
   2426  1.1  bouyer 	u_int32_t		val;
   2427  1.1  bouyer 
   2428  1.1  bouyer 	for (i = 0; i < rv2p_code_len; i += 8) {
   2429  1.1  bouyer 		REG_WR(sc, BNX_RV2P_INSTR_HIGH, *rv2p_code);
   2430  1.1  bouyer 		rv2p_code++;
   2431  1.1  bouyer 		REG_WR(sc, BNX_RV2P_INSTR_LOW, *rv2p_code);
   2432  1.1  bouyer 		rv2p_code++;
   2433  1.1  bouyer 
   2434  1.1  bouyer 		if (rv2p_proc == RV2P_PROC1) {
   2435  1.1  bouyer 			val = (i / 8) | BNX_RV2P_PROC1_ADDR_CMD_RDWR;
   2436  1.1  bouyer 			REG_WR(sc, BNX_RV2P_PROC1_ADDR_CMD, val);
   2437  1.1  bouyer 		}
   2438  1.1  bouyer 		else {
   2439  1.1  bouyer 			val = (i / 8) | BNX_RV2P_PROC2_ADDR_CMD_RDWR;
   2440  1.1  bouyer 			REG_WR(sc, BNX_RV2P_PROC2_ADDR_CMD, val);
   2441  1.1  bouyer 		}
   2442  1.1  bouyer 	}
   2443  1.1  bouyer 
   2444  1.1  bouyer 	/* Reset the processor, un-stall is done later. */
   2445  1.1  bouyer 	if (rv2p_proc == RV2P_PROC1)
   2446  1.1  bouyer 		REG_WR(sc, BNX_RV2P_COMMAND, BNX_RV2P_COMMAND_PROC1_RESET);
   2447  1.1  bouyer 	else
   2448  1.1  bouyer 		REG_WR(sc, BNX_RV2P_COMMAND, BNX_RV2P_COMMAND_PROC2_RESET);
   2449  1.1  bouyer }
   2450  1.1  bouyer 
   2451  1.1  bouyer /****************************************************************************/
   2452  1.1  bouyer /* Load RISC processor firmware.                                            */
   2453  1.1  bouyer /*                                                                          */
   2454  1.1  bouyer /* Loads firmware from the file if_bnxfw.h into the scratchpad memory       */
   2455  1.1  bouyer /* associated with a particular processor.                                  */
   2456  1.1  bouyer /*                                                                          */
   2457  1.1  bouyer /* Returns:                                                                 */
   2458  1.1  bouyer /*   Nothing.                                                               */
   2459  1.1  bouyer /****************************************************************************/
   2460  1.1  bouyer void
   2461  1.1  bouyer bnx_load_cpu_fw(struct bnx_softc *sc, struct cpu_reg *cpu_reg,
   2462  1.1  bouyer     struct fw_info *fw)
   2463  1.1  bouyer {
   2464  1.1  bouyer 	u_int32_t		offset;
   2465  1.1  bouyer 	u_int32_t		val;
   2466  1.1  bouyer 
   2467  1.1  bouyer 	/* Halt the CPU. */
   2468  1.1  bouyer 	val = REG_RD_IND(sc, cpu_reg->mode);
   2469  1.1  bouyer 	val |= cpu_reg->mode_value_halt;
   2470  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->mode, val);
   2471  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->state, cpu_reg->state_value_clear);
   2472  1.1  bouyer 
   2473  1.1  bouyer 	/* Load the Text area. */
   2474  1.1  bouyer 	offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
   2475  1.1  bouyer 	if (fw->text) {
   2476  1.1  bouyer 		int j;
   2477  1.1  bouyer 
   2478  1.1  bouyer 		for (j = 0; j < (fw->text_len / 4); j++, offset += 4)
   2479  1.1  bouyer 			REG_WR_IND(sc, offset, fw->text[j]);
   2480  1.1  bouyer 	}
   2481  1.1  bouyer 
   2482  1.1  bouyer 	/* Load the Data area. */
   2483  1.1  bouyer 	offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
   2484  1.1  bouyer 	if (fw->data) {
   2485  1.1  bouyer 		int j;
   2486  1.1  bouyer 
   2487  1.1  bouyer 		for (j = 0; j < (fw->data_len / 4); j++, offset += 4)
   2488  1.1  bouyer 			REG_WR_IND(sc, offset, fw->data[j]);
   2489  1.1  bouyer 	}
   2490  1.1  bouyer 
   2491  1.1  bouyer 	/* Load the SBSS area. */
   2492  1.1  bouyer 	offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
   2493  1.1  bouyer 	if (fw->sbss) {
   2494  1.1  bouyer 		int j;
   2495  1.1  bouyer 
   2496  1.1  bouyer 		for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4)
   2497  1.1  bouyer 			REG_WR_IND(sc, offset, fw->sbss[j]);
   2498  1.1  bouyer 	}
   2499  1.1  bouyer 
   2500  1.1  bouyer 	/* Load the BSS area. */
   2501  1.1  bouyer 	offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
   2502  1.1  bouyer 	if (fw->bss) {
   2503  1.1  bouyer 		int j;
   2504  1.1  bouyer 
   2505  1.1  bouyer 		for (j = 0; j < (fw->bss_len/4); j++, offset += 4)
   2506  1.1  bouyer 			REG_WR_IND(sc, offset, fw->bss[j]);
   2507  1.1  bouyer 	}
   2508  1.1  bouyer 
   2509  1.1  bouyer 	/* Load the Read-Only area. */
   2510  1.1  bouyer 	offset = cpu_reg->spad_base +
   2511  1.1  bouyer 	    (fw->rodata_addr - cpu_reg->mips_view_base);
   2512  1.1  bouyer 	if (fw->rodata) {
   2513  1.1  bouyer 		int j;
   2514  1.1  bouyer 
   2515  1.1  bouyer 		for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4)
   2516  1.1  bouyer 			REG_WR_IND(sc, offset, fw->rodata[j]);
   2517  1.1  bouyer 	}
   2518  1.1  bouyer 
   2519  1.1  bouyer 	/* Clear the pre-fetch instruction. */
   2520  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->inst, 0);
   2521  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->pc, fw->start_addr);
   2522  1.1  bouyer 
   2523  1.1  bouyer 	/* Start the CPU. */
   2524  1.1  bouyer 	val = REG_RD_IND(sc, cpu_reg->mode);
   2525  1.1  bouyer 	val &= ~cpu_reg->mode_value_halt;
   2526  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->state, cpu_reg->state_value_clear);
   2527  1.1  bouyer 	REG_WR_IND(sc, cpu_reg->mode, val);
   2528  1.1  bouyer }
   2529  1.1  bouyer 
   2530  1.1  bouyer /****************************************************************************/
   2531  1.1  bouyer /* Initialize the RV2P, RX, TX, TPAT, and COM CPUs.                         */
   2532  1.1  bouyer /*                                                                          */
   2533  1.1  bouyer /* Loads the firmware for each CPU and starts the CPU.                      */
   2534  1.1  bouyer /*                                                                          */
   2535  1.1  bouyer /* Returns:                                                                 */
   2536  1.1  bouyer /*   Nothing.                                                               */
   2537  1.1  bouyer /****************************************************************************/
   2538  1.1  bouyer void
   2539  1.1  bouyer bnx_init_cpus(struct bnx_softc *sc)
   2540  1.1  bouyer {
   2541  1.1  bouyer 	struct cpu_reg cpu_reg;
   2542  1.1  bouyer 	struct fw_info fw;
   2543  1.1  bouyer 
   2544  1.1  bouyer 	/* Initialize the RV2P processor. */
   2545  1.1  bouyer 	bnx_load_rv2p_fw(sc, bnx_rv2p_proc1, sizeof(bnx_rv2p_proc1),
   2546  1.1  bouyer 	    RV2P_PROC1);
   2547  1.1  bouyer 	bnx_load_rv2p_fw(sc, bnx_rv2p_proc2, sizeof(bnx_rv2p_proc2),
   2548  1.1  bouyer 	    RV2P_PROC2);
   2549  1.1  bouyer 
   2550  1.1  bouyer 	/* Initialize the RX Processor. */
   2551  1.1  bouyer 	cpu_reg.mode = BNX_RXP_CPU_MODE;
   2552  1.1  bouyer 	cpu_reg.mode_value_halt = BNX_RXP_CPU_MODE_SOFT_HALT;
   2553  1.1  bouyer 	cpu_reg.mode_value_sstep = BNX_RXP_CPU_MODE_STEP_ENA;
   2554  1.1  bouyer 	cpu_reg.state = BNX_RXP_CPU_STATE;
   2555  1.1  bouyer 	cpu_reg.state_value_clear = 0xffffff;
   2556  1.1  bouyer 	cpu_reg.gpr0 = BNX_RXP_CPU_REG_FILE;
   2557  1.1  bouyer 	cpu_reg.evmask = BNX_RXP_CPU_EVENT_MASK;
   2558  1.1  bouyer 	cpu_reg.pc = BNX_RXP_CPU_PROGRAM_COUNTER;
   2559  1.1  bouyer 	cpu_reg.inst = BNX_RXP_CPU_INSTRUCTION;
   2560  1.1  bouyer 	cpu_reg.bp = BNX_RXP_CPU_HW_BREAKPOINT;
   2561  1.1  bouyer 	cpu_reg.spad_base = BNX_RXP_SCRATCH;
   2562  1.1  bouyer 	cpu_reg.mips_view_base = 0x8000000;
   2563  1.1  bouyer 
   2564  1.1  bouyer 	fw.ver_major = bnx_RXP_b06FwReleaseMajor;
   2565  1.1  bouyer 	fw.ver_minor = bnx_RXP_b06FwReleaseMinor;
   2566  1.1  bouyer 	fw.ver_fix = bnx_RXP_b06FwReleaseFix;
   2567  1.1  bouyer 	fw.start_addr = bnx_RXP_b06FwStartAddr;
   2568  1.1  bouyer 
   2569  1.1  bouyer 	fw.text_addr = bnx_RXP_b06FwTextAddr;
   2570  1.1  bouyer 	fw.text_len = bnx_RXP_b06FwTextLen;
   2571  1.1  bouyer 	fw.text_index = 0;
   2572  1.1  bouyer 	fw.text = bnx_RXP_b06FwText;
   2573  1.1  bouyer 
   2574  1.1  bouyer 	fw.data_addr = bnx_RXP_b06FwDataAddr;
   2575  1.1  bouyer 	fw.data_len = bnx_RXP_b06FwDataLen;
   2576  1.1  bouyer 	fw.data_index = 0;
   2577  1.1  bouyer 	fw.data = bnx_RXP_b06FwData;
   2578  1.1  bouyer 
   2579  1.1  bouyer 	fw.sbss_addr = bnx_RXP_b06FwSbssAddr;
   2580  1.1  bouyer 	fw.sbss_len = bnx_RXP_b06FwSbssLen;
   2581  1.1  bouyer 	fw.sbss_index = 0;
   2582  1.1  bouyer 	fw.sbss = bnx_RXP_b06FwSbss;
   2583  1.1  bouyer 
   2584  1.1  bouyer 	fw.bss_addr = bnx_RXP_b06FwBssAddr;
   2585  1.1  bouyer 	fw.bss_len = bnx_RXP_b06FwBssLen;
   2586  1.1  bouyer 	fw.bss_index = 0;
   2587  1.1  bouyer 	fw.bss = bnx_RXP_b06FwBss;
   2588  1.1  bouyer 
   2589  1.1  bouyer 	fw.rodata_addr = bnx_RXP_b06FwRodataAddr;
   2590  1.1  bouyer 	fw.rodata_len = bnx_RXP_b06FwRodataLen;
   2591  1.1  bouyer 	fw.rodata_index = 0;
   2592  1.1  bouyer 	fw.rodata = bnx_RXP_b06FwRodata;
   2593  1.1  bouyer 
   2594  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RESET, "Loading RX firmware.\n");
   2595  1.1  bouyer 	bnx_load_cpu_fw(sc, &cpu_reg, &fw);
   2596  1.1  bouyer 
   2597  1.1  bouyer 	/* Initialize the TX Processor. */
   2598  1.1  bouyer 	cpu_reg.mode = BNX_TXP_CPU_MODE;
   2599  1.1  bouyer 	cpu_reg.mode_value_halt = BNX_TXP_CPU_MODE_SOFT_HALT;
   2600  1.1  bouyer 	cpu_reg.mode_value_sstep = BNX_TXP_CPU_MODE_STEP_ENA;
   2601  1.1  bouyer 	cpu_reg.state = BNX_TXP_CPU_STATE;
   2602  1.1  bouyer 	cpu_reg.state_value_clear = 0xffffff;
   2603  1.1  bouyer 	cpu_reg.gpr0 = BNX_TXP_CPU_REG_FILE;
   2604  1.1  bouyer 	cpu_reg.evmask = BNX_TXP_CPU_EVENT_MASK;
   2605  1.1  bouyer 	cpu_reg.pc = BNX_TXP_CPU_PROGRAM_COUNTER;
   2606  1.1  bouyer 	cpu_reg.inst = BNX_TXP_CPU_INSTRUCTION;
   2607  1.1  bouyer 	cpu_reg.bp = BNX_TXP_CPU_HW_BREAKPOINT;
   2608  1.1  bouyer 	cpu_reg.spad_base = BNX_TXP_SCRATCH;
   2609  1.1  bouyer 	cpu_reg.mips_view_base = 0x8000000;
   2610  1.1  bouyer 
   2611  1.1  bouyer 	fw.ver_major = bnx_TXP_b06FwReleaseMajor;
   2612  1.1  bouyer 	fw.ver_minor = bnx_TXP_b06FwReleaseMinor;
   2613  1.1  bouyer 	fw.ver_fix = bnx_TXP_b06FwReleaseFix;
   2614  1.1  bouyer 	fw.start_addr = bnx_TXP_b06FwStartAddr;
   2615  1.1  bouyer 
   2616  1.1  bouyer 	fw.text_addr = bnx_TXP_b06FwTextAddr;
   2617  1.1  bouyer 	fw.text_len = bnx_TXP_b06FwTextLen;
   2618  1.1  bouyer 	fw.text_index = 0;
   2619  1.1  bouyer 	fw.text = bnx_TXP_b06FwText;
   2620  1.1  bouyer 
   2621  1.1  bouyer 	fw.data_addr = bnx_TXP_b06FwDataAddr;
   2622  1.1  bouyer 	fw.data_len = bnx_TXP_b06FwDataLen;
   2623  1.1  bouyer 	fw.data_index = 0;
   2624  1.1  bouyer 	fw.data = bnx_TXP_b06FwData;
   2625  1.1  bouyer 
   2626  1.1  bouyer 	fw.sbss_addr = bnx_TXP_b06FwSbssAddr;
   2627  1.1  bouyer 	fw.sbss_len = bnx_TXP_b06FwSbssLen;
   2628  1.1  bouyer 	fw.sbss_index = 0;
   2629  1.1  bouyer 	fw.sbss = bnx_TXP_b06FwSbss;
   2630  1.1  bouyer 
   2631  1.1  bouyer 	fw.bss_addr = bnx_TXP_b06FwBssAddr;
   2632  1.1  bouyer 	fw.bss_len = bnx_TXP_b06FwBssLen;
   2633  1.1  bouyer 	fw.bss_index = 0;
   2634  1.1  bouyer 	fw.bss = bnx_TXP_b06FwBss;
   2635  1.1  bouyer 
   2636  1.1  bouyer 	fw.rodata_addr = bnx_TXP_b06FwRodataAddr;
   2637  1.1  bouyer 	fw.rodata_len = bnx_TXP_b06FwRodataLen;
   2638  1.1  bouyer 	fw.rodata_index = 0;
   2639  1.1  bouyer 	fw.rodata = bnx_TXP_b06FwRodata;
   2640  1.1  bouyer 
   2641  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RESET, "Loading TX firmware.\n");
   2642  1.1  bouyer 	bnx_load_cpu_fw(sc, &cpu_reg, &fw);
   2643  1.1  bouyer 
   2644  1.1  bouyer 	/* Initialize the TX Patch-up Processor. */
   2645  1.1  bouyer 	cpu_reg.mode = BNX_TPAT_CPU_MODE;
   2646  1.1  bouyer 	cpu_reg.mode_value_halt = BNX_TPAT_CPU_MODE_SOFT_HALT;
   2647  1.1  bouyer 	cpu_reg.mode_value_sstep = BNX_TPAT_CPU_MODE_STEP_ENA;
   2648  1.1  bouyer 	cpu_reg.state = BNX_TPAT_CPU_STATE;
   2649  1.1  bouyer 	cpu_reg.state_value_clear = 0xffffff;
   2650  1.1  bouyer 	cpu_reg.gpr0 = BNX_TPAT_CPU_REG_FILE;
   2651  1.1  bouyer 	cpu_reg.evmask = BNX_TPAT_CPU_EVENT_MASK;
   2652  1.1  bouyer 	cpu_reg.pc = BNX_TPAT_CPU_PROGRAM_COUNTER;
   2653  1.1  bouyer 	cpu_reg.inst = BNX_TPAT_CPU_INSTRUCTION;
   2654  1.1  bouyer 	cpu_reg.bp = BNX_TPAT_CPU_HW_BREAKPOINT;
   2655  1.1  bouyer 	cpu_reg.spad_base = BNX_TPAT_SCRATCH;
   2656  1.1  bouyer 	cpu_reg.mips_view_base = 0x8000000;
   2657  1.1  bouyer 
   2658  1.1  bouyer 	fw.ver_major = bnx_TPAT_b06FwReleaseMajor;
   2659  1.1  bouyer 	fw.ver_minor = bnx_TPAT_b06FwReleaseMinor;
   2660  1.1  bouyer 	fw.ver_fix = bnx_TPAT_b06FwReleaseFix;
   2661  1.1  bouyer 	fw.start_addr = bnx_TPAT_b06FwStartAddr;
   2662  1.1  bouyer 
   2663  1.1  bouyer 	fw.text_addr = bnx_TPAT_b06FwTextAddr;
   2664  1.1  bouyer 	fw.text_len = bnx_TPAT_b06FwTextLen;
   2665  1.1  bouyer 	fw.text_index = 0;
   2666  1.1  bouyer 	fw.text = bnx_TPAT_b06FwText;
   2667  1.1  bouyer 
   2668  1.1  bouyer 	fw.data_addr = bnx_TPAT_b06FwDataAddr;
   2669  1.1  bouyer 	fw.data_len = bnx_TPAT_b06FwDataLen;
   2670  1.1  bouyer 	fw.data_index = 0;
   2671  1.1  bouyer 	fw.data = bnx_TPAT_b06FwData;
   2672  1.1  bouyer 
   2673  1.1  bouyer 	fw.sbss_addr = bnx_TPAT_b06FwSbssAddr;
   2674  1.1  bouyer 	fw.sbss_len = bnx_TPAT_b06FwSbssLen;
   2675  1.1  bouyer 	fw.sbss_index = 0;
   2676  1.1  bouyer 	fw.sbss = bnx_TPAT_b06FwSbss;
   2677  1.1  bouyer 
   2678  1.1  bouyer 	fw.bss_addr = bnx_TPAT_b06FwBssAddr;
   2679  1.1  bouyer 	fw.bss_len = bnx_TPAT_b06FwBssLen;
   2680  1.1  bouyer 	fw.bss_index = 0;
   2681  1.1  bouyer 	fw.bss = bnx_TPAT_b06FwBss;
   2682  1.1  bouyer 
   2683  1.1  bouyer 	fw.rodata_addr = bnx_TPAT_b06FwRodataAddr;
   2684  1.1  bouyer 	fw.rodata_len = bnx_TPAT_b06FwRodataLen;
   2685  1.1  bouyer 	fw.rodata_index = 0;
   2686  1.1  bouyer 	fw.rodata = bnx_TPAT_b06FwRodata;
   2687  1.1  bouyer 
   2688  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RESET, "Loading TPAT firmware.\n");
   2689  1.1  bouyer 	bnx_load_cpu_fw(sc, &cpu_reg, &fw);
   2690  1.1  bouyer 
   2691  1.1  bouyer 	/* Initialize the Completion Processor. */
   2692  1.1  bouyer 	cpu_reg.mode = BNX_COM_CPU_MODE;
   2693  1.1  bouyer 	cpu_reg.mode_value_halt = BNX_COM_CPU_MODE_SOFT_HALT;
   2694  1.1  bouyer 	cpu_reg.mode_value_sstep = BNX_COM_CPU_MODE_STEP_ENA;
   2695  1.1  bouyer 	cpu_reg.state = BNX_COM_CPU_STATE;
   2696  1.1  bouyer 	cpu_reg.state_value_clear = 0xffffff;
   2697  1.1  bouyer 	cpu_reg.gpr0 = BNX_COM_CPU_REG_FILE;
   2698  1.1  bouyer 	cpu_reg.evmask = BNX_COM_CPU_EVENT_MASK;
   2699  1.1  bouyer 	cpu_reg.pc = BNX_COM_CPU_PROGRAM_COUNTER;
   2700  1.1  bouyer 	cpu_reg.inst = BNX_COM_CPU_INSTRUCTION;
   2701  1.1  bouyer 	cpu_reg.bp = BNX_COM_CPU_HW_BREAKPOINT;
   2702  1.1  bouyer 	cpu_reg.spad_base = BNX_COM_SCRATCH;
   2703  1.1  bouyer 	cpu_reg.mips_view_base = 0x8000000;
   2704  1.1  bouyer 
   2705  1.1  bouyer 	fw.ver_major = bnx_COM_b06FwReleaseMajor;
   2706  1.1  bouyer 	fw.ver_minor = bnx_COM_b06FwReleaseMinor;
   2707  1.1  bouyer 	fw.ver_fix = bnx_COM_b06FwReleaseFix;
   2708  1.1  bouyer 	fw.start_addr = bnx_COM_b06FwStartAddr;
   2709  1.1  bouyer 
   2710  1.1  bouyer 	fw.text_addr = bnx_COM_b06FwTextAddr;
   2711  1.1  bouyer 	fw.text_len = bnx_COM_b06FwTextLen;
   2712  1.1  bouyer 	fw.text_index = 0;
   2713  1.1  bouyer 	fw.text = bnx_COM_b06FwText;
   2714  1.1  bouyer 
   2715  1.1  bouyer 	fw.data_addr = bnx_COM_b06FwDataAddr;
   2716  1.1  bouyer 	fw.data_len = bnx_COM_b06FwDataLen;
   2717  1.1  bouyer 	fw.data_index = 0;
   2718  1.1  bouyer 	fw.data = bnx_COM_b06FwData;
   2719  1.1  bouyer 
   2720  1.1  bouyer 	fw.sbss_addr = bnx_COM_b06FwSbssAddr;
   2721  1.1  bouyer 	fw.sbss_len = bnx_COM_b06FwSbssLen;
   2722  1.1  bouyer 	fw.sbss_index = 0;
   2723  1.1  bouyer 	fw.sbss = bnx_COM_b06FwSbss;
   2724  1.1  bouyer 
   2725  1.1  bouyer 	fw.bss_addr = bnx_COM_b06FwBssAddr;
   2726  1.1  bouyer 	fw.bss_len = bnx_COM_b06FwBssLen;
   2727  1.1  bouyer 	fw.bss_index = 0;
   2728  1.1  bouyer 	fw.bss = bnx_COM_b06FwBss;
   2729  1.1  bouyer 
   2730  1.1  bouyer 	fw.rodata_addr = bnx_COM_b06FwRodataAddr;
   2731  1.1  bouyer 	fw.rodata_len = bnx_COM_b06FwRodataLen;
   2732  1.1  bouyer 	fw.rodata_index = 0;
   2733  1.1  bouyer 	fw.rodata = bnx_COM_b06FwRodata;
   2734  1.1  bouyer 
   2735  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RESET, "Loading COM firmware.\n");
   2736  1.1  bouyer 	bnx_load_cpu_fw(sc, &cpu_reg, &fw);
   2737  1.1  bouyer }
   2738  1.1  bouyer 
   2739  1.1  bouyer /****************************************************************************/
   2740  1.1  bouyer /* Initialize context memory.                                               */
   2741  1.1  bouyer /*                                                                          */
   2742  1.1  bouyer /* Clears the memory associated with each Context ID (CID).                 */
   2743  1.1  bouyer /*                                                                          */
   2744  1.1  bouyer /* Returns:                                                                 */
   2745  1.1  bouyer /*   Nothing.                                                               */
   2746  1.1  bouyer /****************************************************************************/
   2747  1.1  bouyer void
   2748  1.1  bouyer bnx_init_context(struct bnx_softc *sc)
   2749  1.1  bouyer {
   2750  1.1  bouyer 	u_int32_t		vcid;
   2751  1.1  bouyer 
   2752  1.1  bouyer 	vcid = 96;
   2753  1.1  bouyer 	while (vcid) {
   2754  1.1  bouyer 		u_int32_t vcid_addr, pcid_addr, offset;
   2755  1.1  bouyer 
   2756  1.1  bouyer 		vcid--;
   2757  1.1  bouyer 
   2758  1.1  bouyer    		vcid_addr = GET_CID_ADDR(vcid);
   2759  1.1  bouyer 		pcid_addr = vcid_addr;
   2760  1.1  bouyer 
   2761  1.1  bouyer 		REG_WR(sc, BNX_CTX_VIRT_ADDR, 0x00);
   2762  1.1  bouyer 		REG_WR(sc, BNX_CTX_PAGE_TBL, pcid_addr);
   2763  1.1  bouyer 
   2764  1.1  bouyer 		/* Zero out the context. */
   2765  1.1  bouyer 		for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
   2766  1.1  bouyer 			CTX_WR(sc, 0x00, offset, 0);
   2767  1.1  bouyer 
   2768  1.1  bouyer 		REG_WR(sc, BNX_CTX_VIRT_ADDR, vcid_addr);
   2769  1.1  bouyer 		REG_WR(sc, BNX_CTX_PAGE_TBL, pcid_addr);
   2770  1.1  bouyer 	}
   2771  1.1  bouyer }
   2772  1.1  bouyer 
   2773  1.1  bouyer /****************************************************************************/
   2774  1.1  bouyer /* Fetch the permanent MAC address of the controller.                       */
   2775  1.1  bouyer /*                                                                          */
   2776  1.1  bouyer /* Returns:                                                                 */
   2777  1.1  bouyer /*   Nothing.                                                               */
   2778  1.1  bouyer /****************************************************************************/
   2779  1.1  bouyer void
   2780  1.1  bouyer bnx_get_mac_addr(struct bnx_softc *sc)
   2781  1.1  bouyer {
   2782  1.1  bouyer 	u_int32_t		mac_lo = 0, mac_hi = 0;
   2783  1.1  bouyer 
   2784  1.1  bouyer 	/*
   2785  1.1  bouyer 	 * The NetXtreme II bootcode populates various NIC
   2786  1.1  bouyer 	 * power-on and runtime configuration items in a
   2787  1.1  bouyer 	 * shared memory area.  The factory configured MAC
   2788  1.1  bouyer 	 * address is available from both NVRAM and the
   2789  1.1  bouyer 	 * shared memory area so we'll read the value from
   2790  1.1  bouyer 	 * shared memory for speed.
   2791  1.1  bouyer 	 */
   2792  1.1  bouyer 
   2793  1.1  bouyer 	mac_hi = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_HW_CFG_MAC_UPPER);
   2794  1.1  bouyer 	mac_lo = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_HW_CFG_MAC_LOWER);
   2795  1.1  bouyer 
   2796  1.1  bouyer 	if ((mac_lo == 0) && (mac_hi == 0)) {
   2797  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Invalid Ethernet address!\n",
   2798  1.1  bouyer 		    __FILE__, __LINE__);
   2799  1.1  bouyer 	} else {
   2800  1.1  bouyer 		sc->eaddr[0] = (u_char)(mac_hi >> 8);
   2801  1.1  bouyer 		sc->eaddr[1] = (u_char)(mac_hi >> 0);
   2802  1.1  bouyer 		sc->eaddr[2] = (u_char)(mac_lo >> 24);
   2803  1.1  bouyer 		sc->eaddr[3] = (u_char)(mac_lo >> 16);
   2804  1.1  bouyer 		sc->eaddr[4] = (u_char)(mac_lo >> 8);
   2805  1.1  bouyer 		sc->eaddr[5] = (u_char)(mac_lo >> 0);
   2806  1.1  bouyer 	}
   2807  1.1  bouyer 
   2808  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "Permanent Ethernet address = "
   2809  1.1  bouyer 	    "%s\n", ether_sprintf(sc->eaddr));
   2810  1.1  bouyer }
   2811  1.1  bouyer 
   2812  1.1  bouyer /****************************************************************************/
   2813  1.1  bouyer /* Program the MAC address.                                                 */
   2814  1.1  bouyer /*                                                                          */
   2815  1.1  bouyer /* Returns:                                                                 */
   2816  1.1  bouyer /*   Nothing.                                                               */
   2817  1.1  bouyer /****************************************************************************/
   2818  1.1  bouyer void
   2819  1.1  bouyer bnx_set_mac_addr(struct bnx_softc *sc)
   2820  1.1  bouyer {
   2821  1.1  bouyer 	u_int32_t		val;
   2822  1.1  bouyer 	u_int8_t		*mac_addr = LLADDR(sc->ethercom.ec_if.if_sadl);
   2823  1.1  bouyer 
   2824  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "Setting Ethernet address = "
   2825  1.1  bouyer 	    "%s\n", ether_sprintf(sc->eaddr));
   2826  1.1  bouyer 
   2827  1.1  bouyer 	val = (mac_addr[0] << 8) | mac_addr[1];
   2828  1.1  bouyer 
   2829  1.1  bouyer 	REG_WR(sc, BNX_EMAC_MAC_MATCH0, val);
   2830  1.1  bouyer 
   2831  1.1  bouyer 	val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
   2832  1.1  bouyer 		(mac_addr[4] << 8) | mac_addr[5];
   2833  1.1  bouyer 
   2834  1.1  bouyer 	REG_WR(sc, BNX_EMAC_MAC_MATCH1, val);
   2835  1.1  bouyer }
   2836  1.1  bouyer 
   2837  1.1  bouyer /****************************************************************************/
   2838  1.1  bouyer /* Stop the controller.                                                     */
   2839  1.1  bouyer /*                                                                          */
   2840  1.1  bouyer /* Returns:                                                                 */
   2841  1.1  bouyer /*   Nothing.                                                               */
   2842  1.1  bouyer /****************************************************************************/
   2843  1.1  bouyer void
   2844  1.1  bouyer bnx_stop(struct bnx_softc *sc)
   2845  1.1  bouyer {
   2846  1.1  bouyer 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   2847  1.1  bouyer 	struct mii_data		*mii = NULL;
   2848  1.1  bouyer 
   2849  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   2850  1.1  bouyer 
   2851  1.1  bouyer 	mii = &sc->bnx_mii;
   2852  1.1  bouyer 
   2853  1.1  bouyer 	callout_stop(&sc->bnx_timeout);
   2854  1.1  bouyer 
   2855  1.1  bouyer 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2856  1.1  bouyer 
   2857  1.1  bouyer 	/* Disable the transmit/receive blocks. */
   2858  1.1  bouyer 	REG_WR(sc, BNX_MISC_ENABLE_CLR_BITS, 0x5ffffff);
   2859  1.1  bouyer 	REG_RD(sc, BNX_MISC_ENABLE_CLR_BITS);
   2860  1.1  bouyer 	DELAY(20);
   2861  1.1  bouyer 
   2862  1.1  bouyer 	bnx_disable_intr(sc);
   2863  1.1  bouyer 
   2864  1.1  bouyer 	/* Tell firmware that the driver is going away. */
   2865  1.1  bouyer 	bnx_reset(sc, BNX_DRV_MSG_CODE_SUSPEND_NO_WOL);
   2866  1.1  bouyer 
   2867  1.1  bouyer 	/* Free the RX lists. */
   2868  1.1  bouyer 	bnx_free_rx_chain(sc);
   2869  1.1  bouyer 
   2870  1.1  bouyer 	/* Free TX buffers. */
   2871  1.1  bouyer 	bnx_free_tx_chain(sc);
   2872  1.1  bouyer 
   2873  1.1  bouyer 	ifp->if_timer = 0;
   2874  1.1  bouyer 
   2875  1.1  bouyer 	sc->bnx_link = 0;
   2876  1.1  bouyer 
   2877  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   2878  1.1  bouyer 
   2879  1.1  bouyer }
   2880  1.1  bouyer 
   2881  1.1  bouyer int
   2882  1.1  bouyer bnx_reset(struct bnx_softc *sc, u_int32_t reset_code)
   2883  1.1  bouyer {
   2884  1.1  bouyer 	u_int32_t		val;
   2885  1.1  bouyer 	int			i, rc = 0;
   2886  1.1  bouyer 
   2887  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   2888  1.1  bouyer 
   2889  1.1  bouyer 	/* Wait for pending PCI transactions to complete. */
   2890  1.1  bouyer 	REG_WR(sc, BNX_MISC_ENABLE_CLR_BITS,
   2891  1.1  bouyer 	    BNX_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
   2892  1.1  bouyer 	    BNX_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
   2893  1.1  bouyer 	    BNX_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
   2894  1.1  bouyer 	    BNX_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
   2895  1.1  bouyer 	val = REG_RD(sc, BNX_MISC_ENABLE_CLR_BITS);
   2896  1.1  bouyer 	DELAY(5);
   2897  1.1  bouyer 
   2898  1.1  bouyer 	/* Assume bootcode is running. */
   2899  1.1  bouyer 	sc->bnx_fw_timed_out = 0;
   2900  1.1  bouyer 
   2901  1.1  bouyer 	/* Give the firmware a chance to prepare for the reset. */
   2902  1.1  bouyer 	rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT0 | reset_code);
   2903  1.1  bouyer 	if (rc)
   2904  1.1  bouyer 		goto bnx_reset_exit;
   2905  1.1  bouyer 
   2906  1.1  bouyer 	/* Set a firmware reminder that this is a soft reset. */
   2907  1.1  bouyer 	REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_RESET_SIGNATURE,
   2908  1.1  bouyer 	    BNX_DRV_RESET_SIGNATURE_MAGIC);
   2909  1.1  bouyer 
   2910  1.1  bouyer 	/* Dummy read to force the chip to complete all current transactions. */
   2911  1.1  bouyer 	val = REG_RD(sc, BNX_MISC_ID);
   2912  1.1  bouyer 
   2913  1.1  bouyer 	/* Chip reset. */
   2914  1.1  bouyer 	val = BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
   2915  1.1  bouyer 	    BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
   2916  1.1  bouyer 	    BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
   2917  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_MISC_CONFIG, val);
   2918  1.1  bouyer 
   2919  1.1  bouyer 	/* Allow up to 30us for reset to complete. */
   2920  1.1  bouyer 	for (i = 0; i < 10; i++) {
   2921  1.1  bouyer 		val = REG_RD(sc, BNX_PCICFG_MISC_CONFIG);
   2922  1.1  bouyer 		if ((val & (BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
   2923  1.1  bouyer 		    BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
   2924  1.1  bouyer 			break;
   2925  1.1  bouyer 
   2926  1.1  bouyer 		DELAY(10);
   2927  1.1  bouyer 	}
   2928  1.1  bouyer 
   2929  1.1  bouyer 	/* Check that reset completed successfully. */
   2930  1.1  bouyer 	if (val & (BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
   2931  1.1  bouyer 	    BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
   2932  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Reset failed!\n", __FILE__, __LINE__);
   2933  1.1  bouyer 		rc = EBUSY;
   2934  1.1  bouyer 		goto bnx_reset_exit;
   2935  1.1  bouyer 	}
   2936  1.1  bouyer 
   2937  1.1  bouyer 	/* Make sure byte swapping is properly configured. */
   2938  1.1  bouyer 	val = REG_RD(sc, BNX_PCI_SWAP_DIAG0);
   2939  1.1  bouyer 	if (val != 0x01020304) {
   2940  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Byte swap is incorrect!\n",
   2941  1.1  bouyer 		    __FILE__, __LINE__);
   2942  1.1  bouyer 		rc = ENODEV;
   2943  1.1  bouyer 		goto bnx_reset_exit;
   2944  1.1  bouyer 	}
   2945  1.1  bouyer 
   2946  1.1  bouyer 	/* Just completed a reset, assume that firmware is running again. */
   2947  1.1  bouyer 	sc->bnx_fw_timed_out = 0;
   2948  1.1  bouyer 
   2949  1.1  bouyer 	/* Wait for the firmware to finish its initialization. */
   2950  1.1  bouyer 	rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT1 | reset_code);
   2951  1.1  bouyer 	if (rc)
   2952  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Firmware did not complete "
   2953  1.1  bouyer 		    "initialization!\n", __FILE__, __LINE__);
   2954  1.1  bouyer 
   2955  1.1  bouyer bnx_reset_exit:
   2956  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   2957  1.1  bouyer 
   2958  1.1  bouyer 	return (rc);
   2959  1.1  bouyer }
   2960  1.1  bouyer 
   2961  1.1  bouyer int
   2962  1.1  bouyer bnx_chipinit(struct bnx_softc *sc)
   2963  1.1  bouyer {
   2964  1.1  bouyer 	struct pci_attach_args	*pa = &(sc->bnx_pa);
   2965  1.1  bouyer 	u_int32_t		val;
   2966  1.1  bouyer 	int			rc = 0;
   2967  1.1  bouyer 
   2968  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   2969  1.1  bouyer 
   2970  1.1  bouyer 	/* Make sure the interrupt is not active. */
   2971  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_MASK_INT);
   2972  1.1  bouyer 
   2973  1.1  bouyer 	/* Initialize DMA byte/word swapping, configure the number of DMA  */
   2974  1.1  bouyer 	/* channels and PCI clock compensation delay.                      */
   2975  1.1  bouyer 	val = BNX_DMA_CONFIG_DATA_BYTE_SWAP |
   2976  1.1  bouyer 	    BNX_DMA_CONFIG_DATA_WORD_SWAP |
   2977  1.1  bouyer #if BYTE_ORDER == BIG_ENDIAN
   2978  1.1  bouyer 	    BNX_DMA_CONFIG_CNTL_BYTE_SWAP |
   2979  1.1  bouyer #endif
   2980  1.1  bouyer 	    BNX_DMA_CONFIG_CNTL_WORD_SWAP |
   2981  1.1  bouyer 	    DMA_READ_CHANS << 12 |
   2982  1.1  bouyer 	    DMA_WRITE_CHANS << 16;
   2983  1.1  bouyer 
   2984  1.1  bouyer 	val |= (0x2 << 20) | BNX_DMA_CONFIG_CNTL_PCI_COMP_DLY;
   2985  1.1  bouyer 
   2986  1.1  bouyer 	if ((sc->bnx_flags & BNX_PCIX_FLAG) && (sc->bus_speed_mhz == 133))
   2987  1.1  bouyer 		val |= BNX_DMA_CONFIG_PCI_FAST_CLK_CMP;
   2988  1.1  bouyer 
   2989  1.1  bouyer 	/*
   2990  1.1  bouyer 	 * This setting resolves a problem observed on certain Intel PCI
   2991  1.1  bouyer 	 * chipsets that cannot handle multiple outstanding DMA operations.
   2992  1.1  bouyer 	 * See errata E9_5706A1_65.
   2993  1.1  bouyer 	 */
   2994  1.1  bouyer 	if ((BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5706) &&
   2995  1.1  bouyer 	    (BNX_CHIP_ID(sc) != BNX_CHIP_ID_5706_A0) &&
   2996  1.1  bouyer 	    !(sc->bnx_flags & BNX_PCIX_FLAG))
   2997  1.1  bouyer 		val |= BNX_DMA_CONFIG_CNTL_PING_PONG_DMA;
   2998  1.1  bouyer 
   2999  1.1  bouyer 	REG_WR(sc, BNX_DMA_CONFIG, val);
   3000  1.1  bouyer 
   3001  1.1  bouyer 	/* Clear the PCI-X relaxed ordering bit. See errata E3_5708CA0_570. */
   3002  1.1  bouyer 	if (sc->bnx_flags & BNX_PCIX_FLAG) {
   3003  1.1  bouyer 		u_int16_t nval;
   3004  1.1  bouyer 
   3005  1.1  bouyer 		nval = pci_conf_read(pa->pa_pc, pa->pa_tag, BNX_PCI_PCIX_CMD);
   3006  1.1  bouyer 		pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCI_PCIX_CMD,
   3007  1.1  bouyer 		    nval & ~0x2);
   3008  1.1  bouyer 	}
   3009  1.1  bouyer 
   3010  1.1  bouyer 	/* Enable the RX_V2P and Context state machines before access. */
   3011  1.1  bouyer 	REG_WR(sc, BNX_MISC_ENABLE_SET_BITS,
   3012  1.1  bouyer 	    BNX_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
   3013  1.1  bouyer 	    BNX_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
   3014  1.1  bouyer 	    BNX_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
   3015  1.1  bouyer 
   3016  1.1  bouyer 	/* Initialize context mapping and zero out the quick contexts. */
   3017  1.1  bouyer 	bnx_init_context(sc);
   3018  1.1  bouyer 
   3019  1.1  bouyer 	/* Initialize the on-boards CPUs */
   3020  1.1  bouyer 	bnx_init_cpus(sc);
   3021  1.1  bouyer 
   3022  1.1  bouyer 	/* Prepare NVRAM for access. */
   3023  1.1  bouyer 	if (bnx_init_nvram(sc)) {
   3024  1.1  bouyer 		rc = ENODEV;
   3025  1.1  bouyer 		goto bnx_chipinit_exit;
   3026  1.1  bouyer 	}
   3027  1.1  bouyer 
   3028  1.1  bouyer 	/* Set the kernel bypass block size */
   3029  1.1  bouyer 	val = REG_RD(sc, BNX_MQ_CONFIG);
   3030  1.1  bouyer 	val &= ~BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE;
   3031  1.1  bouyer 	val |= BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
   3032  1.1  bouyer 	REG_WR(sc, BNX_MQ_CONFIG, val);
   3033  1.1  bouyer 
   3034  1.1  bouyer 	val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
   3035  1.1  bouyer 	REG_WR(sc, BNX_MQ_KNL_BYP_WIND_START, val);
   3036  1.1  bouyer 	REG_WR(sc, BNX_MQ_KNL_WIND_END, val);
   3037  1.1  bouyer 
   3038  1.1  bouyer 	val = (BCM_PAGE_BITS - 8) << 24;
   3039  1.1  bouyer 	REG_WR(sc, BNX_RV2P_CONFIG, val);
   3040  1.1  bouyer 
   3041  1.1  bouyer 	/* Configure page size. */
   3042  1.1  bouyer 	val = REG_RD(sc, BNX_TBDR_CONFIG);
   3043  1.1  bouyer 	val &= ~BNX_TBDR_CONFIG_PAGE_SIZE;
   3044  1.1  bouyer 	val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
   3045  1.1  bouyer 	REG_WR(sc, BNX_TBDR_CONFIG, val);
   3046  1.1  bouyer 
   3047  1.1  bouyer bnx_chipinit_exit:
   3048  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3049  1.1  bouyer 
   3050  1.1  bouyer 	return(rc);
   3051  1.1  bouyer }
   3052  1.1  bouyer 
   3053  1.1  bouyer /****************************************************************************/
   3054  1.1  bouyer /* Initialize the controller in preparation to send/receive traffic.        */
   3055  1.1  bouyer /*                                                                          */
   3056  1.1  bouyer /* Returns:                                                                 */
   3057  1.1  bouyer /*   0 for success, positive value for failure.                             */
   3058  1.1  bouyer /****************************************************************************/
   3059  1.1  bouyer int
   3060  1.1  bouyer bnx_blockinit(struct bnx_softc *sc)
   3061  1.1  bouyer {
   3062  1.1  bouyer 	u_int32_t		reg, val;
   3063  1.1  bouyer 	int 			rc = 0;
   3064  1.1  bouyer 
   3065  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   3066  1.1  bouyer 
   3067  1.1  bouyer 	/* Load the hardware default MAC address. */
   3068  1.1  bouyer 	bnx_set_mac_addr(sc);
   3069  1.1  bouyer 
   3070  1.1  bouyer 	/* Set the Ethernet backoff seed value */
   3071  1.1  bouyer 	val = sc->eaddr[0] + (sc->eaddr[1] << 8) + (sc->eaddr[2] << 16) +
   3072  1.1  bouyer 	    (sc->eaddr[3]) + (sc->eaddr[4] << 8) + (sc->eaddr[5] << 16);
   3073  1.1  bouyer 	REG_WR(sc, BNX_EMAC_BACKOFF_SEED, val);
   3074  1.1  bouyer 
   3075  1.1  bouyer 	sc->last_status_idx = 0;
   3076  1.1  bouyer 	sc->rx_mode = BNX_EMAC_RX_MODE_SORT_MODE;
   3077  1.1  bouyer 
   3078  1.1  bouyer 	/* Set up link change interrupt generation. */
   3079  1.1  bouyer 	REG_WR(sc, BNX_EMAC_ATTENTION_ENA, BNX_EMAC_ATTENTION_ENA_LINK);
   3080  1.1  bouyer 
   3081  1.1  bouyer 	/* Program the physical address of the status block. */
   3082  1.1  bouyer 	REG_WR(sc, BNX_HC_STATUS_ADDR_L, (u_int32_t)(sc->status_block_paddr));
   3083  1.1  bouyer 	REG_WR(sc, BNX_HC_STATUS_ADDR_H,
   3084  1.1  bouyer 	    (u_int32_t)((u_int64_t)sc->status_block_paddr >> 32));
   3085  1.1  bouyer 
   3086  1.1  bouyer 	/* Program the physical address of the statistics block. */
   3087  1.1  bouyer 	REG_WR(sc, BNX_HC_STATISTICS_ADDR_L,
   3088  1.1  bouyer 	    (u_int32_t)(sc->stats_block_paddr));
   3089  1.1  bouyer 	REG_WR(sc, BNX_HC_STATISTICS_ADDR_H,
   3090  1.1  bouyer 	    (u_int32_t)((u_int64_t)sc->stats_block_paddr >> 32));
   3091  1.1  bouyer 
   3092  1.1  bouyer 	/* Program various host coalescing parameters. */
   3093  1.1  bouyer 	REG_WR(sc, BNX_HC_TX_QUICK_CONS_TRIP, (sc->bnx_tx_quick_cons_trip_int
   3094  1.1  bouyer 	    << 16) | sc->bnx_tx_quick_cons_trip);
   3095  1.1  bouyer 	REG_WR(sc, BNX_HC_RX_QUICK_CONS_TRIP, (sc->bnx_rx_quick_cons_trip_int
   3096  1.1  bouyer 	    << 16) | sc->bnx_rx_quick_cons_trip);
   3097  1.1  bouyer 	REG_WR(sc, BNX_HC_COMP_PROD_TRIP, (sc->bnx_comp_prod_trip_int << 16) |
   3098  1.1  bouyer 	    sc->bnx_comp_prod_trip);
   3099  1.1  bouyer 	REG_WR(sc, BNX_HC_TX_TICKS, (sc->bnx_tx_ticks_int << 16) |
   3100  1.1  bouyer 	    sc->bnx_tx_ticks);
   3101  1.1  bouyer 	REG_WR(sc, BNX_HC_RX_TICKS, (sc->bnx_rx_ticks_int << 16) |
   3102  1.1  bouyer 	    sc->bnx_rx_ticks);
   3103  1.1  bouyer 	REG_WR(sc, BNX_HC_COM_TICKS, (sc->bnx_com_ticks_int << 16) |
   3104  1.1  bouyer 	    sc->bnx_com_ticks);
   3105  1.1  bouyer 	REG_WR(sc, BNX_HC_CMD_TICKS, (sc->bnx_cmd_ticks_int << 16) |
   3106  1.1  bouyer 	    sc->bnx_cmd_ticks);
   3107  1.1  bouyer 	REG_WR(sc, BNX_HC_STATS_TICKS, (sc->bnx_stats_ticks & 0xffff00));
   3108  1.1  bouyer 	REG_WR(sc, BNX_HC_STAT_COLLECT_TICKS, 0xbb8);  /* 3ms */
   3109  1.1  bouyer 	REG_WR(sc, BNX_HC_CONFIG,
   3110  1.1  bouyer 	    (BNX_HC_CONFIG_RX_TMR_MODE | BNX_HC_CONFIG_TX_TMR_MODE |
   3111  1.1  bouyer 	    BNX_HC_CONFIG_COLLECT_STATS));
   3112  1.1  bouyer 
   3113  1.1  bouyer 	/* Clear the internal statistics counters. */
   3114  1.1  bouyer 	REG_WR(sc, BNX_HC_COMMAND, BNX_HC_COMMAND_CLR_STAT_NOW);
   3115  1.1  bouyer 
   3116  1.1  bouyer 	/* Verify that bootcode is running. */
   3117  1.1  bouyer 	reg = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_DEV_INFO_SIGNATURE);
   3118  1.1  bouyer 
   3119  1.1  bouyer 	DBRUNIF(DB_RANDOMTRUE(bnx_debug_bootcode_running_failure),
   3120  1.1  bouyer 	    BNX_PRINTF(sc, "%s(%d): Simulating bootcode failure.\n",
   3121  1.1  bouyer 	    __FILE__, __LINE__); reg = 0);
   3122  1.1  bouyer 
   3123  1.1  bouyer 	if ((reg & BNX_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
   3124  1.1  bouyer 	    BNX_DEV_INFO_SIGNATURE_MAGIC) {
   3125  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Bootcode not running! Found: 0x%08X, "
   3126  1.1  bouyer 		    "Expected: 08%08X\n", __FILE__, __LINE__,
   3127  1.1  bouyer 		    (reg & BNX_DEV_INFO_SIGNATURE_MAGIC_MASK),
   3128  1.1  bouyer 		    BNX_DEV_INFO_SIGNATURE_MAGIC);
   3129  1.1  bouyer 		rc = ENODEV;
   3130  1.1  bouyer 		goto bnx_blockinit_exit;
   3131  1.1  bouyer 	}
   3132  1.1  bouyer 
   3133  1.1  bouyer 	/* Check if any management firmware is running. */
   3134  1.1  bouyer 	reg = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_FEATURE);
   3135  1.1  bouyer 	if (reg & (BNX_PORT_FEATURE_ASF_ENABLED |
   3136  1.1  bouyer 	    BNX_PORT_FEATURE_IMD_ENABLED)) {
   3137  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Management F/W Enabled.\n");
   3138  1.1  bouyer 		sc->bnx_flags |= BNX_MFW_ENABLE_FLAG;
   3139  1.1  bouyer 	}
   3140  1.1  bouyer 
   3141  1.1  bouyer 	sc->bnx_fw_ver = REG_RD_IND(sc, sc->bnx_shmem_base +
   3142  1.1  bouyer 	    BNX_DEV_INFO_BC_REV);
   3143  1.1  bouyer 
   3144  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "bootcode rev = 0x%08X\n", sc->bnx_fw_ver);
   3145  1.1  bouyer 
   3146  1.1  bouyer 	/* Allow bootcode to apply any additional fixes before enabling MAC. */
   3147  1.1  bouyer 	rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT2 | BNX_DRV_MSG_CODE_RESET);
   3148  1.1  bouyer 
   3149  1.1  bouyer 	/* Enable link state change interrupt generation. */
   3150  1.1  bouyer 	REG_WR(sc, BNX_HC_ATTN_BITS_ENABLE, STATUS_ATTN_BITS_LINK_STATE);
   3151  1.1  bouyer 
   3152  1.1  bouyer 	/* Enable all remaining blocks in the MAC. */
   3153  1.1  bouyer 	REG_WR(sc, BNX_MISC_ENABLE_SET_BITS, 0x5ffffff);
   3154  1.1  bouyer 	REG_RD(sc, BNX_MISC_ENABLE_SET_BITS);
   3155  1.1  bouyer 	DELAY(20);
   3156  1.1  bouyer 
   3157  1.1  bouyer bnx_blockinit_exit:
   3158  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3159  1.1  bouyer 
   3160  1.1  bouyer 	return (rc);
   3161  1.1  bouyer }
   3162  1.1  bouyer 
   3163  1.1  bouyer /****************************************************************************/
   3164  1.1  bouyer /* Encapsulate an mbuf cluster into the rx_bd chain.                        */
   3165  1.1  bouyer /*                                                                          */
   3166  1.1  bouyer /* The NetXtreme II can support Jumbo frames by using multiple rx_bd's.     */
   3167  1.1  bouyer /* This routine will map an mbuf cluster into 1 or more rx_bd's as          */
   3168  1.1  bouyer /* necessary.                                                               */
   3169  1.1  bouyer /*                                                                          */
   3170  1.1  bouyer /* Returns:                                                                 */
   3171  1.1  bouyer /*   0 for success, positive value for failure.                             */
   3172  1.1  bouyer /****************************************************************************/
   3173  1.1  bouyer int
   3174  1.1  bouyer bnx_get_buf(struct bnx_softc *sc, struct mbuf *m, u_int16_t *prod,
   3175  1.1  bouyer     u_int16_t *chain_prod, u_int32_t *prod_bseq)
   3176  1.1  bouyer {
   3177  1.1  bouyer 	bus_dmamap_t		map;
   3178  1.1  bouyer 	struct mbuf 		*m_new = NULL;
   3179  1.1  bouyer 	struct rx_bd		*rxbd;
   3180  1.1  bouyer 	int			i, rc = 0;
   3181  1.1  bouyer 	u_int32_t		addr;
   3182  1.1  bouyer #ifdef BNX_DEBUG
   3183  1.1  bouyer 	u_int16_t debug_chain_prod =	*chain_prod;
   3184  1.1  bouyer #endif
   3185  1.2  bouyer 	u_int16_t first_chain_prod;
   3186  1.1  bouyer 
   3187  1.1  bouyer 	DBPRINT(sc, (BNX_VERBOSE_RESET | BNX_VERBOSE_RECV), "Entering %s()\n",
   3188  1.1  bouyer 	    __FUNCTION__);
   3189  1.1  bouyer 
   3190  1.1  bouyer 	/* Make sure the inputs are valid. */
   3191  1.1  bouyer 	DBRUNIF((*chain_prod > MAX_RX_BD),
   3192  1.1  bouyer 	    aprint_error("%s: RX producer out of range: 0x%04X > 0x%04X\n",
   3193  1.1  bouyer 	    sc->bnx_dev.dv_xname, *chain_prod, (u_int16_t) MAX_RX_BD));
   3194  1.1  bouyer 
   3195  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RECV, "%s(enter): prod = 0x%04X, chain_prod = "
   3196  1.1  bouyer 	    "0x%04X, prod_bseq = 0x%08X\n", __FUNCTION__, *prod, *chain_prod,
   3197  1.1  bouyer 	    *prod_bseq);
   3198  1.1  bouyer 
   3199  1.1  bouyer 	if (m == NULL) {
   3200  1.1  bouyer 		DBRUNIF(DB_RANDOMTRUE(bnx_debug_mbuf_allocation_failure),
   3201  1.1  bouyer 		    BNX_PRINTF(sc, "Simulating mbuf allocation failure.\n");
   3202  1.1  bouyer 
   3203  1.1  bouyer 			sc->mbuf_alloc_failed++;
   3204  1.1  bouyer 			rc = ENOBUFS;
   3205  1.1  bouyer 			goto bnx_get_buf_exit);
   3206  1.1  bouyer 
   3207  1.1  bouyer 		/* This is a new mbuf allocation. */
   3208  1.1  bouyer 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   3209  1.1  bouyer 		if (m_new == NULL) {
   3210  1.1  bouyer 			DBPRINT(sc, BNX_WARN,
   3211  1.1  bouyer 			    "%s(%d): RX mbuf header allocation failed!\n",
   3212  1.1  bouyer 			    __FILE__, __LINE__);
   3213  1.1  bouyer 
   3214  1.1  bouyer 			DBRUNIF(1, sc->mbuf_alloc_failed++);
   3215  1.1  bouyer 
   3216  1.1  bouyer 			rc = ENOBUFS;
   3217  1.1  bouyer 			goto bnx_get_buf_exit;
   3218  1.1  bouyer 		}
   3219  1.1  bouyer 
   3220  1.1  bouyer 		DBRUNIF(1, sc->rx_mbuf_alloc++);
   3221  1.1  bouyer 		MEXTMALLOC(m_new, sc->mbuf_alloc_size, M_DONTWAIT);
   3222  1.1  bouyer 		if (!(m_new->m_flags & M_EXT)) {
   3223  1.1  bouyer 			DBPRINT(sc, BNX_WARN,
   3224  1.1  bouyer 			    "%s(%d): RX mbuf chain allocation failed!\n",
   3225  1.1  bouyer 			    __FILE__, __LINE__);
   3226  1.1  bouyer 
   3227  1.1  bouyer 			m_freem(m_new);
   3228  1.1  bouyer 
   3229  1.1  bouyer 			DBRUNIF(1, sc->rx_mbuf_alloc--);
   3230  1.1  bouyer 			DBRUNIF(1, sc->mbuf_alloc_failed++);
   3231  1.1  bouyer 
   3232  1.1  bouyer 			rc = ENOBUFS;
   3233  1.1  bouyer 			goto bnx_get_buf_exit;
   3234  1.1  bouyer 		}
   3235  1.1  bouyer 
   3236  1.1  bouyer 		m_new->m_len = m_new->m_pkthdr.len = sc->mbuf_alloc_size;
   3237  1.1  bouyer 	} else {
   3238  1.1  bouyer 		m_new = m;
   3239  1.1  bouyer 		m_new->m_len = m_new->m_pkthdr.len = sc->mbuf_alloc_size;
   3240  1.1  bouyer 		m_new->m_data = m_new->m_ext.ext_buf;
   3241  1.1  bouyer 	}
   3242  1.1  bouyer 
   3243  1.1  bouyer 	/* Map the mbuf cluster into device memory. */
   3244  1.1  bouyer 	map = sc->rx_mbuf_map[*chain_prod];
   3245  1.2  bouyer 	first_chain_prod = *chain_prod;
   3246  1.1  bouyer 	if (bus_dmamap_load_mbuf(sc->bnx_dmatag, map, m_new, BUS_DMA_NOWAIT)) {
   3247  1.1  bouyer 		BNX_PRINTF(sc, "%s(%d): Error mapping mbuf into RX chain!\n",
   3248  1.1  bouyer 		    __FILE__, __LINE__);
   3249  1.1  bouyer 
   3250  1.1  bouyer 		m_freem(m_new);
   3251  1.1  bouyer 
   3252  1.1  bouyer 		DBRUNIF(1, sc->rx_mbuf_alloc--);
   3253  1.1  bouyer 
   3254  1.1  bouyer 		rc = ENOBUFS;
   3255  1.1  bouyer 		goto bnx_get_buf_exit;
   3256  1.1  bouyer 	}
   3257  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, map, 0, map->dm_mapsize,
   3258  1.1  bouyer 	    BUS_DMASYNC_PREREAD);
   3259  1.1  bouyer 
   3260  1.1  bouyer 	/* Watch for overflow. */
   3261  1.1  bouyer 	DBRUNIF((sc->free_rx_bd > USABLE_RX_BD),
   3262  1.1  bouyer 	    aprint_error("%s: Too many free rx_bd (0x%04X > 0x%04X)!\n",
   3263  1.1  bouyer 	    sc->bnx_dev.dv_xname,
   3264  1.1  bouyer 	    sc->free_rx_bd, (u_int16_t) USABLE_RX_BD));
   3265  1.1  bouyer 
   3266  1.1  bouyer 	DBRUNIF((sc->free_rx_bd < sc->rx_low_watermark),
   3267  1.1  bouyer 	    sc->rx_low_watermark = sc->free_rx_bd);
   3268  1.1  bouyer 
   3269  1.1  bouyer 	/* Setup the rx_bd for the first segment. */
   3270  1.1  bouyer 	rxbd = &sc->rx_bd_chain[RX_PAGE(*chain_prod)][RX_IDX(*chain_prod)];
   3271  1.1  bouyer 
   3272  1.1  bouyer 	addr = (u_int32_t)(map->dm_segs[0].ds_addr);
   3273  1.1  bouyer 	rxbd->rx_bd_haddr_lo = htole32(addr);
   3274  1.1  bouyer 	addr = (u_int32_t)((u_int64_t)map->dm_segs[0].ds_addr >> 32);
   3275  1.1  bouyer 	rxbd->rx_bd_haddr_hi = htole32(addr);
   3276  1.1  bouyer 	rxbd->rx_bd_len = htole32(map->dm_segs[0].ds_len);
   3277  1.1  bouyer 	rxbd->rx_bd_flags = htole32(RX_BD_FLAGS_START);
   3278  1.1  bouyer 	*prod_bseq += map->dm_segs[0].ds_len;
   3279  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag,
   3280  1.1  bouyer 	    sc->rx_bd_chain_map[RX_PAGE(*chain_prod)],
   3281  1.1  bouyer 	    sizeof(struct rx_bd) * RX_IDX(*chain_prod), sizeof(struct rx_bd),
   3282  1.1  bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3283  1.1  bouyer 
   3284  1.1  bouyer 	for (i = 1; i < map->dm_nsegs; i++) {
   3285  1.1  bouyer 		*prod = NEXT_RX_BD(*prod);
   3286  1.1  bouyer 		*chain_prod = RX_CHAIN_IDX(*prod);
   3287  1.1  bouyer 
   3288  1.1  bouyer 		rxbd =
   3289  1.1  bouyer 		    &sc->rx_bd_chain[RX_PAGE(*chain_prod)][RX_IDX(*chain_prod)];
   3290  1.1  bouyer 
   3291  1.1  bouyer 		addr = (u_int32_t)(map->dm_segs[i].ds_addr);
   3292  1.1  bouyer 		rxbd->rx_bd_haddr_lo = htole32(addr);
   3293  1.1  bouyer 		addr = (u_int32_t)((u_int64_t)map->dm_segs[i].ds_addr >> 32);
   3294  1.1  bouyer 		rxbd->rx_bd_haddr_hi = htole32(addr);
   3295  1.1  bouyer 		rxbd->rx_bd_len = htole32(map->dm_segs[i].ds_len);
   3296  1.1  bouyer 		rxbd->rx_bd_flags = 0;
   3297  1.1  bouyer 		*prod_bseq += map->dm_segs[i].ds_len;
   3298  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag,
   3299  1.1  bouyer 		    sc->rx_bd_chain_map[RX_PAGE(*chain_prod)],
   3300  1.1  bouyer 		    sizeof(struct rx_bd) * RX_IDX(*chain_prod),
   3301  1.1  bouyer 		    sizeof(struct rx_bd), BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3302  1.1  bouyer 	}
   3303  1.1  bouyer 
   3304  1.1  bouyer 	rxbd->rx_bd_flags |= htole32(RX_BD_FLAGS_END);
   3305  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag,
   3306  1.1  bouyer 	    sc->rx_bd_chain_map[RX_PAGE(*chain_prod)],
   3307  1.1  bouyer 	    sizeof(struct rx_bd) * RX_IDX(*chain_prod),
   3308  1.1  bouyer 	    sizeof(struct rx_bd), BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3309  1.1  bouyer 
   3310  1.2  bouyer 	/*
   3311  1.2  bouyer 	 * Save the mbuf, ajust the map pointer (swap map for first and
   3312  1.2  bouyer 	 * last rx_bd entry to that rx_mbuf_ptr and rx_mbuf_map matches)
   3313  1.2  bouyer 	 * and update counter.
   3314  1.2  bouyer 	 */
   3315  1.1  bouyer 	sc->rx_mbuf_ptr[*chain_prod] = m_new;
   3316  1.2  bouyer 	sc->rx_mbuf_map[first_chain_prod] = sc->rx_mbuf_map[*chain_prod];
   3317  1.2  bouyer 	sc->rx_mbuf_map[*chain_prod] = map;
   3318  1.1  bouyer 	sc->free_rx_bd -= map->dm_nsegs;
   3319  1.1  bouyer 
   3320  1.1  bouyer 	DBRUN(BNX_VERBOSE_RECV, bnx_dump_rx_mbuf_chain(sc, debug_chain_prod,
   3321  1.1  bouyer 	    map->dm_nsegs));
   3322  1.1  bouyer 
   3323  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RECV, "%s(exit): prod = 0x%04X, chain_prod "
   3324  1.1  bouyer 	    "= 0x%04X, prod_bseq = 0x%08X\n", __FUNCTION__, *prod,
   3325  1.1  bouyer 	    *chain_prod, *prod_bseq);
   3326  1.1  bouyer 
   3327  1.1  bouyer bnx_get_buf_exit:
   3328  1.1  bouyer 	DBPRINT(sc, (BNX_VERBOSE_RESET | BNX_VERBOSE_RECV), "Exiting %s()\n",
   3329  1.1  bouyer 	    __FUNCTION__);
   3330  1.1  bouyer 
   3331  1.1  bouyer 	return(rc);
   3332  1.1  bouyer }
   3333  1.1  bouyer 
   3334  1.1  bouyer /****************************************************************************/
   3335  1.1  bouyer /* Allocate memory and initialize the TX data structures.                   */
   3336  1.1  bouyer /*                                                                          */
   3337  1.1  bouyer /* Returns:                                                                 */
   3338  1.1  bouyer /*   0 for success, positive value for failure.                             */
   3339  1.1  bouyer /****************************************************************************/
   3340  1.1  bouyer int
   3341  1.1  bouyer bnx_init_tx_chain(struct bnx_softc *sc)
   3342  1.1  bouyer {
   3343  1.1  bouyer 	struct tx_bd		*txbd;
   3344  1.1  bouyer 	u_int32_t		val, addr;
   3345  1.1  bouyer 	int			i, rc = 0;
   3346  1.1  bouyer 
   3347  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   3348  1.1  bouyer 
   3349  1.1  bouyer 	/* Set the initial TX producer/consumer indices. */
   3350  1.1  bouyer 	sc->tx_prod = 0;
   3351  1.1  bouyer 	sc->tx_cons = 0;
   3352  1.1  bouyer 	sc->tx_prod_bseq = 0;
   3353  1.1  bouyer 	sc->used_tx_bd = 0;
   3354  1.1  bouyer 	DBRUNIF(1, sc->tx_hi_watermark = USABLE_TX_BD);
   3355  1.1  bouyer 
   3356  1.1  bouyer 	/*
   3357  1.1  bouyer 	 * The NetXtreme II supports a linked-list structure called
   3358  1.1  bouyer 	 * a Buffer Descriptor Chain (or BD chain).  A BD chain
   3359  1.1  bouyer 	 * consists of a series of 1 or more chain pages, each of which
   3360  1.1  bouyer 	 * consists of a fixed number of BD entries.
   3361  1.1  bouyer 	 * The last BD entry on each page is a pointer to the next page
   3362  1.1  bouyer 	 * in the chain, and the last pointer in the BD chain
   3363  1.1  bouyer 	 * points back to the beginning of the chain.
   3364  1.1  bouyer 	 */
   3365  1.1  bouyer 
   3366  1.1  bouyer 	/* Set the TX next pointer chain entries. */
   3367  1.1  bouyer 	for (i = 0; i < TX_PAGES; i++) {
   3368  1.1  bouyer 		int j;
   3369  1.1  bouyer 
   3370  1.1  bouyer 		txbd = &sc->tx_bd_chain[i][USABLE_TX_BD_PER_PAGE];
   3371  1.1  bouyer 
   3372  1.1  bouyer 		/* Check if we've reached the last page. */
   3373  1.1  bouyer 		if (i == (TX_PAGES - 1))
   3374  1.1  bouyer 			j = 0;
   3375  1.1  bouyer 		else
   3376  1.1  bouyer 			j = i + 1;
   3377  1.1  bouyer 
   3378  1.1  bouyer 		addr = (u_int32_t)(sc->tx_bd_chain_paddr[j]);
   3379  1.1  bouyer 		txbd->tx_bd_haddr_lo = htole32(addr);
   3380  1.1  bouyer 		addr = (u_int32_t)((u_int64_t)sc->tx_bd_chain_paddr[j] >> 32);
   3381  1.1  bouyer 		txbd->tx_bd_haddr_hi = htole32(addr);
   3382  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag, sc->tx_bd_chain_map[i], 0,
   3383  1.1  bouyer 		    BNX_TX_CHAIN_PAGE_SZ, BUS_DMASYNC_PREWRITE);
   3384  1.1  bouyer 	}
   3385  1.1  bouyer 
   3386  1.1  bouyer 	/*
   3387  1.1  bouyer 	 * Initialize the context ID for an L2 TX chain.
   3388  1.1  bouyer 	 */
   3389  1.1  bouyer 	val = BNX_L2CTX_TYPE_TYPE_L2;
   3390  1.1  bouyer 	val |= BNX_L2CTX_TYPE_SIZE_L2;
   3391  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TYPE, val);
   3392  1.1  bouyer 
   3393  1.1  bouyer 	val = BNX_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
   3394  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_CMD_TYPE, val);
   3395  1.1  bouyer 
   3396  1.1  bouyer 	/* Point the hardware to the first page in the chain. */
   3397  1.1  bouyer 	val = (u_int32_t)((u_int64_t)sc->tx_bd_chain_paddr[0] >> 32);
   3398  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TBDR_BHADDR_HI, val);
   3399  1.1  bouyer 	val = (u_int32_t)(sc->tx_bd_chain_paddr[0]);
   3400  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TBDR_BHADDR_LO, val);
   3401  1.1  bouyer 
   3402  1.1  bouyer 	DBRUN(BNX_VERBOSE_SEND, bnx_dump_tx_chain(sc, 0, TOTAL_TX_BD));
   3403  1.1  bouyer 
   3404  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3405  1.1  bouyer 
   3406  1.1  bouyer 	return(rc);
   3407  1.1  bouyer }
   3408  1.1  bouyer 
   3409  1.1  bouyer /****************************************************************************/
   3410  1.1  bouyer /* Free memory and clear the TX data structures.                            */
   3411  1.1  bouyer /*                                                                          */
   3412  1.1  bouyer /* Returns:                                                                 */
   3413  1.1  bouyer /*   Nothing.                                                               */
   3414  1.1  bouyer /****************************************************************************/
   3415  1.1  bouyer void
   3416  1.1  bouyer bnx_free_tx_chain(struct bnx_softc *sc)
   3417  1.1  bouyer {
   3418  1.1  bouyer 	int			i;
   3419  1.1  bouyer 
   3420  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   3421  1.1  bouyer 
   3422  1.1  bouyer 	/* Unmap, unload, and free any mbufs still in the TX mbuf chain. */
   3423  1.1  bouyer 	for (i = 0; i < TOTAL_TX_BD; i++) {
   3424  1.1  bouyer 		if (sc->tx_mbuf_ptr[i] != NULL) {
   3425  1.1  bouyer 			if (sc->tx_mbuf_map != NULL)
   3426  1.1  bouyer 				bus_dmamap_sync(sc->bnx_dmatag,
   3427  1.1  bouyer 				    sc->tx_mbuf_map[i], 0,
   3428  1.1  bouyer 				    sc->tx_mbuf_map[i]->dm_mapsize,
   3429  1.1  bouyer 				    BUS_DMASYNC_POSTWRITE);
   3430  1.1  bouyer 			m_freem(sc->tx_mbuf_ptr[i]);
   3431  1.1  bouyer 			sc->tx_mbuf_ptr[i] = NULL;
   3432  1.1  bouyer 			DBRUNIF(1, sc->tx_mbuf_alloc--);
   3433  1.1  bouyer 		}
   3434  1.1  bouyer 	}
   3435  1.1  bouyer 
   3436  1.1  bouyer 	/* Clear each TX chain page. */
   3437  1.1  bouyer 	for (i = 0; i < TX_PAGES; i++) {
   3438  1.1  bouyer 		bzero((char *)sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ);
   3439  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag, sc->tx_bd_chain_map[i], 0,
   3440  1.1  bouyer 		    BNX_TX_CHAIN_PAGE_SZ, BUS_DMASYNC_PREWRITE);
   3441  1.1  bouyer 	}
   3442  1.1  bouyer 
   3443  1.1  bouyer 	/* Check if we lost any mbufs in the process. */
   3444  1.1  bouyer 	DBRUNIF((sc->tx_mbuf_alloc),
   3445  1.1  bouyer 	    aprint_error("%s: Memory leak! Lost %d mbufs from tx chain!\n",
   3446  1.1  bouyer 	    sc->bnx_dev.dv_xname, sc->tx_mbuf_alloc));
   3447  1.1  bouyer 
   3448  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3449  1.1  bouyer }
   3450  1.1  bouyer 
   3451  1.1  bouyer /****************************************************************************/
   3452  1.1  bouyer /* Allocate memory and initialize the RX data structures.                   */
   3453  1.1  bouyer /*                                                                          */
   3454  1.1  bouyer /* Returns:                                                                 */
   3455  1.1  bouyer /*   0 for success, positive value for failure.                             */
   3456  1.1  bouyer /****************************************************************************/
   3457  1.1  bouyer int
   3458  1.1  bouyer bnx_init_rx_chain(struct bnx_softc *sc)
   3459  1.1  bouyer {
   3460  1.1  bouyer 	struct rx_bd		*rxbd;
   3461  1.1  bouyer 	int			i, rc = 0;
   3462  1.1  bouyer 	u_int16_t		prod, chain_prod;
   3463  1.1  bouyer 	u_int32_t		prod_bseq, val, addr;
   3464  1.1  bouyer 
   3465  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   3466  1.1  bouyer 
   3467  1.1  bouyer 	/* Initialize the RX producer and consumer indices. */
   3468  1.1  bouyer 	sc->rx_prod = 0;
   3469  1.1  bouyer 	sc->rx_cons = 0;
   3470  1.1  bouyer 	sc->rx_prod_bseq = 0;
   3471  1.1  bouyer 	sc->free_rx_bd = BNX_RX_SLACK_SPACE;
   3472  1.1  bouyer 	DBRUNIF(1, sc->rx_low_watermark = USABLE_RX_BD);
   3473  1.1  bouyer 
   3474  1.1  bouyer 	/* Initialize the RX next pointer chain entries. */
   3475  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++) {
   3476  1.1  bouyer 		int j;
   3477  1.1  bouyer 
   3478  1.1  bouyer 		rxbd = &sc->rx_bd_chain[i][USABLE_RX_BD_PER_PAGE];
   3479  1.1  bouyer 
   3480  1.1  bouyer 		/* Check if we've reached the last page. */
   3481  1.1  bouyer 		if (i == (RX_PAGES - 1))
   3482  1.1  bouyer 			j = 0;
   3483  1.1  bouyer 		else
   3484  1.1  bouyer 			j = i + 1;
   3485  1.1  bouyer 
   3486  1.1  bouyer 		/* Setup the chain page pointers. */
   3487  1.1  bouyer 		addr = (u_int32_t)((u_int64_t)sc->rx_bd_chain_paddr[j] >> 32);
   3488  1.1  bouyer 		rxbd->rx_bd_haddr_hi = htole32(addr);
   3489  1.1  bouyer 		addr = (u_int32_t)(sc->rx_bd_chain_paddr[j]);
   3490  1.1  bouyer 		rxbd->rx_bd_haddr_lo = htole32(addr);
   3491  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag, sc->rx_bd_chain_map[i],
   3492  1.1  bouyer 		    0, BNX_RX_CHAIN_PAGE_SZ,
   3493  1.1  bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3494  1.1  bouyer 	}
   3495  1.1  bouyer 
   3496  1.1  bouyer 	/* Initialize the context ID for an L2 RX chain. */
   3497  1.1  bouyer 	val = BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
   3498  1.1  bouyer 	val |= BNX_L2CTX_CTX_TYPE_SIZE_L2;
   3499  1.1  bouyer 	val |= 0x02 << 8;
   3500  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_CTX_TYPE, val);
   3501  1.1  bouyer 
   3502  1.1  bouyer 	/* Point the hardware to the first page in the chain. */
   3503  1.1  bouyer 	val = (u_int32_t)((u_int64_t)sc->rx_bd_chain_paddr[0] >> 32);
   3504  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_NX_BDHADDR_HI, val);
   3505  1.1  bouyer 	val = (u_int32_t)(sc->rx_bd_chain_paddr[0]);
   3506  1.1  bouyer 	CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_NX_BDHADDR_LO, val);
   3507  1.1  bouyer 
   3508  1.1  bouyer 	/* Allocate mbuf clusters for the rx_bd chain. */
   3509  1.1  bouyer 	prod = prod_bseq = 0;
   3510  1.1  bouyer 	while (prod < BNX_RX_SLACK_SPACE) {
   3511  1.1  bouyer 		chain_prod = RX_CHAIN_IDX(prod);
   3512  1.1  bouyer 		if (bnx_get_buf(sc, NULL, &prod, &chain_prod, &prod_bseq)) {
   3513  1.1  bouyer 			BNX_PRINTF(sc,
   3514  1.1  bouyer 			    "Error filling RX chain: rx_bd[0x%04X]!\n",
   3515  1.1  bouyer 			    chain_prod);
   3516  1.1  bouyer 			rc = ENOBUFS;
   3517  1.1  bouyer 			break;
   3518  1.1  bouyer 		}
   3519  1.1  bouyer 		prod = NEXT_RX_BD(prod);
   3520  1.1  bouyer 	}
   3521  1.1  bouyer 
   3522  1.1  bouyer 	/* Save the RX chain producer index. */
   3523  1.1  bouyer 	sc->rx_prod = prod;
   3524  1.1  bouyer 	sc->rx_prod_bseq = prod_bseq;
   3525  1.1  bouyer 
   3526  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++)
   3527  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag, sc->rx_bd_chain_map[i], 0,
   3528  1.1  bouyer 		    sc->rx_bd_chain_map[i]->dm_mapsize,
   3529  1.1  bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   3530  1.1  bouyer 
   3531  1.1  bouyer 	/* Tell the chip about the waiting rx_bd's. */
   3532  1.1  bouyer 	REG_WR16(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BDIDX, sc->rx_prod);
   3533  1.1  bouyer 	REG_WR(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BSEQ, sc->rx_prod_bseq);
   3534  1.1  bouyer 
   3535  1.1  bouyer 	DBRUN(BNX_VERBOSE_RECV, bnx_dump_rx_chain(sc, 0, TOTAL_RX_BD));
   3536  1.1  bouyer 
   3537  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3538  1.1  bouyer 
   3539  1.1  bouyer 	return(rc);
   3540  1.1  bouyer }
   3541  1.1  bouyer 
   3542  1.1  bouyer /****************************************************************************/
   3543  1.1  bouyer /* Free memory and clear the RX data structures.                            */
   3544  1.1  bouyer /*                                                                          */
   3545  1.1  bouyer /* Returns:                                                                 */
   3546  1.1  bouyer /*   Nothing.                                                               */
   3547  1.1  bouyer /****************************************************************************/
   3548  1.1  bouyer void
   3549  1.1  bouyer bnx_free_rx_chain(struct bnx_softc *sc)
   3550  1.1  bouyer {
   3551  1.1  bouyer 	int			i;
   3552  1.1  bouyer 
   3553  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   3554  1.1  bouyer 
   3555  1.1  bouyer 	/* Free any mbufs still in the RX mbuf chain. */
   3556  1.1  bouyer 	for (i = 0; i < TOTAL_RX_BD; i++) {
   3557  1.1  bouyer 		if (sc->rx_mbuf_ptr[i] != NULL) {
   3558  1.1  bouyer 			if (sc->rx_mbuf_map[i] != NULL)
   3559  1.1  bouyer 				bus_dmamap_sync(sc->bnx_dmatag,
   3560  1.1  bouyer 				    sc->rx_mbuf_map[i],	0,
   3561  1.1  bouyer 				    sc->rx_mbuf_map[i]->dm_mapsize,
   3562  1.1  bouyer 				    BUS_DMASYNC_POSTREAD);
   3563  1.1  bouyer 			m_freem(sc->rx_mbuf_ptr[i]);
   3564  1.1  bouyer 			sc->rx_mbuf_ptr[i] = NULL;
   3565  1.1  bouyer 			DBRUNIF(1, sc->rx_mbuf_alloc--);
   3566  1.1  bouyer 		}
   3567  1.1  bouyer 	}
   3568  1.1  bouyer 
   3569  1.1  bouyer 	/* Clear each RX chain page. */
   3570  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++)
   3571  1.1  bouyer 		bzero((char *)sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ);
   3572  1.1  bouyer 
   3573  1.1  bouyer 	/* Check if we lost any mbufs in the process. */
   3574  1.1  bouyer 	DBRUNIF((sc->rx_mbuf_alloc),
   3575  1.1  bouyer 	    aprint_error("%s: Memory leak! Lost %d mbufs from rx chain!\n",
   3576  1.1  bouyer 	    sc->bnx_dev.dv_xname, sc->rx_mbuf_alloc));
   3577  1.1  bouyer 
   3578  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   3579  1.1  bouyer }
   3580  1.1  bouyer 
   3581  1.1  bouyer /****************************************************************************/
   3582  1.1  bouyer /* Set media options.                                                       */
   3583  1.1  bouyer /*                                                                          */
   3584  1.1  bouyer /* Returns:                                                                 */
   3585  1.1  bouyer /*   0 for success, positive value for failure.                             */
   3586  1.1  bouyer /****************************************************************************/
   3587  1.1  bouyer int
   3588  1.1  bouyer bnx_ifmedia_upd(struct ifnet *ifp)
   3589  1.1  bouyer {
   3590  1.1  bouyer 	struct bnx_softc	*sc;
   3591  1.1  bouyer 	struct mii_data		*mii;
   3592  1.1  bouyer 	struct ifmedia		*ifm;
   3593  1.1  bouyer 	int			rc = 0;
   3594  1.1  bouyer 
   3595  1.1  bouyer 	sc = ifp->if_softc;
   3596  1.1  bouyer 	ifm = &sc->bnx_ifmedia;
   3597  1.1  bouyer 
   3598  1.1  bouyer 	/* DRC - ToDo: Add SerDes support. */
   3599  1.1  bouyer 
   3600  1.1  bouyer 	mii = &sc->bnx_mii;
   3601  1.1  bouyer 	sc->bnx_link = 0;
   3602  1.1  bouyer 	if (mii->mii_instance) {
   3603  1.1  bouyer 		struct mii_softc *miisc;
   3604  1.1  bouyer 		for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
   3605  1.1  bouyer 		    miisc = LIST_NEXT(miisc, mii_list))
   3606  1.1  bouyer 			mii_phy_reset(miisc);
   3607  1.1  bouyer 	}
   3608  1.1  bouyer 	mii_mediachg(mii);
   3609  1.1  bouyer 
   3610  1.1  bouyer 	return(rc);
   3611  1.1  bouyer }
   3612  1.1  bouyer 
   3613  1.1  bouyer /****************************************************************************/
   3614  1.1  bouyer /* Reports current media status.                                            */
   3615  1.1  bouyer /*                                                                          */
   3616  1.1  bouyer /* Returns:                                                                 */
   3617  1.1  bouyer /*   Nothing.                                                               */
   3618  1.1  bouyer /****************************************************************************/
   3619  1.1  bouyer void
   3620  1.1  bouyer bnx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   3621  1.1  bouyer {
   3622  1.1  bouyer 	struct bnx_softc	*sc;
   3623  1.1  bouyer 	struct mii_data		*mii;
   3624  1.1  bouyer 	int			s;
   3625  1.1  bouyer 
   3626  1.1  bouyer 	sc = ifp->if_softc;
   3627  1.1  bouyer 
   3628  1.1  bouyer 	s = splnet();
   3629  1.1  bouyer 
   3630  1.1  bouyer 	mii = &sc->bnx_mii;
   3631  1.1  bouyer 
   3632  1.1  bouyer 	/* DRC - ToDo: Add SerDes support. */
   3633  1.1  bouyer 
   3634  1.1  bouyer 	mii_pollstat(mii);
   3635  1.1  bouyer 	ifmr->ifm_active = mii->mii_media_active;
   3636  1.1  bouyer 	ifmr->ifm_status = mii->mii_media_status;
   3637  1.1  bouyer 
   3638  1.1  bouyer 	splx(s);
   3639  1.1  bouyer }
   3640  1.1  bouyer 
   3641  1.1  bouyer /****************************************************************************/
   3642  1.1  bouyer /* Handles PHY generated interrupt events.                                  */
   3643  1.1  bouyer /*                                                                          */
   3644  1.1  bouyer /* Returns:                                                                 */
   3645  1.1  bouyer /*   Nothing.                                                               */
   3646  1.1  bouyer /****************************************************************************/
   3647  1.1  bouyer void
   3648  1.1  bouyer bnx_phy_intr(struct bnx_softc *sc)
   3649  1.1  bouyer {
   3650  1.1  bouyer 	u_int32_t		new_link_state, old_link_state;
   3651  1.1  bouyer 
   3652  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   3653  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   3654  1.1  bouyer 	new_link_state = sc->status_block->status_attn_bits &
   3655  1.1  bouyer 	    STATUS_ATTN_BITS_LINK_STATE;
   3656  1.1  bouyer 	old_link_state = sc->status_block->status_attn_bits_ack &
   3657  1.1  bouyer 	    STATUS_ATTN_BITS_LINK_STATE;
   3658  1.1  bouyer 
   3659  1.1  bouyer 	/* Handle any changes if the link state has changed. */
   3660  1.1  bouyer 	if (new_link_state != old_link_state) {
   3661  1.1  bouyer 		DBRUN(BNX_VERBOSE_INTR, bnx_dump_status_block(sc));
   3662  1.1  bouyer 
   3663  1.1  bouyer 		sc->bnx_link = 0;
   3664  1.1  bouyer 		callout_stop(&sc->bnx_timeout);
   3665  1.1  bouyer 		bnx_tick(sc);
   3666  1.1  bouyer 
   3667  1.1  bouyer 		/* Update the status_attn_bits_ack field in the status block. */
   3668  1.1  bouyer 		if (new_link_state) {
   3669  1.1  bouyer 			REG_WR(sc, BNX_PCICFG_STATUS_BIT_SET_CMD,
   3670  1.1  bouyer 			    STATUS_ATTN_BITS_LINK_STATE);
   3671  1.1  bouyer 			DBPRINT(sc, BNX_INFO, "Link is now UP.\n");
   3672  1.1  bouyer 		} else {
   3673  1.1  bouyer 			REG_WR(sc, BNX_PCICFG_STATUS_BIT_CLEAR_CMD,
   3674  1.1  bouyer 			    STATUS_ATTN_BITS_LINK_STATE);
   3675  1.1  bouyer 			DBPRINT(sc, BNX_INFO, "Link is now DOWN.\n");
   3676  1.1  bouyer 		}
   3677  1.1  bouyer 	}
   3678  1.1  bouyer 
   3679  1.1  bouyer 	/* Acknowledge the link change interrupt. */
   3680  1.1  bouyer 	REG_WR(sc, BNX_EMAC_STATUS, BNX_EMAC_STATUS_LINK_CHANGE);
   3681  1.1  bouyer }
   3682  1.1  bouyer 
   3683  1.1  bouyer /****************************************************************************/
   3684  1.1  bouyer /* Handles received frame interrupt events.                                 */
   3685  1.1  bouyer /*                                                                          */
   3686  1.1  bouyer /* Returns:                                                                 */
   3687  1.1  bouyer /*   Nothing.                                                               */
   3688  1.1  bouyer /****************************************************************************/
   3689  1.1  bouyer void
   3690  1.1  bouyer bnx_rx_intr(struct bnx_softc *sc)
   3691  1.1  bouyer {
   3692  1.1  bouyer 	struct status_block	*sblk = sc->status_block;
   3693  1.1  bouyer 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   3694  1.1  bouyer 	u_int16_t		hw_cons, sw_cons, sw_chain_cons;
   3695  1.1  bouyer 	u_int16_t		sw_prod, sw_chain_prod;
   3696  1.1  bouyer 	u_int32_t		sw_prod_bseq;
   3697  1.1  bouyer 	struct l2_fhdr		*l2fhdr;
   3698  1.1  bouyer 	int			i;
   3699  1.1  bouyer 
   3700  1.1  bouyer 	DBRUNIF(1, sc->rx_interrupts++);
   3701  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   3702  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   3703  1.1  bouyer 
   3704  1.1  bouyer 	/* Prepare the RX chain pages to be accessed by the host CPU. */
   3705  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++)
   3706  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag,
   3707  1.1  bouyer 		    sc->rx_bd_chain_map[i], 0,
   3708  1.1  bouyer 		    sc->rx_bd_chain_map[i]->dm_mapsize,
   3709  1.1  bouyer 		    BUS_DMASYNC_POSTWRITE);
   3710  1.1  bouyer 
   3711  1.1  bouyer 	/* Get the hardware's view of the RX consumer index. */
   3712  1.1  bouyer 	hw_cons = sc->hw_rx_cons = sblk->status_rx_quick_consumer_index0;
   3713  1.1  bouyer 	if ((hw_cons & USABLE_RX_BD_PER_PAGE) == USABLE_RX_BD_PER_PAGE)
   3714  1.1  bouyer 		hw_cons++;
   3715  1.1  bouyer 
   3716  1.1  bouyer 	/* Get working copies of the driver's view of the RX indices. */
   3717  1.1  bouyer 	sw_cons = sc->rx_cons;
   3718  1.1  bouyer 	sw_prod = sc->rx_prod;
   3719  1.1  bouyer 	sw_prod_bseq = sc->rx_prod_bseq;
   3720  1.1  bouyer 
   3721  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RECV, "%s(enter): sw_prod = 0x%04X, "
   3722  1.1  bouyer 	    "sw_cons = 0x%04X, sw_prod_bseq = 0x%08X\n",
   3723  1.1  bouyer 	    __FUNCTION__, sw_prod, sw_cons, sw_prod_bseq);
   3724  1.1  bouyer 
   3725  1.1  bouyer 	/* Prevent speculative reads from getting ahead of the status block. */
   3726  1.1  bouyer 	bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
   3727  1.1  bouyer 	    BUS_SPACE_BARRIER_READ);
   3728  1.1  bouyer 
   3729  1.1  bouyer 	DBRUNIF((sc->free_rx_bd < sc->rx_low_watermark),
   3730  1.1  bouyer 	    sc->rx_low_watermark = sc->free_rx_bd);
   3731  1.1  bouyer 
   3732  1.1  bouyer 	/*
   3733  1.1  bouyer 	 * Scan through the receive chain as long
   3734  1.1  bouyer 	 * as there is work to do.
   3735  1.1  bouyer 	 */
   3736  1.1  bouyer 	while (sw_cons != hw_cons) {
   3737  1.1  bouyer 		struct mbuf *m;
   3738  1.1  bouyer 		struct rx_bd *rxbd;
   3739  1.1  bouyer 		unsigned int len;
   3740  1.1  bouyer 		u_int32_t status;
   3741  1.1  bouyer 
   3742  1.1  bouyer 		/* Convert the producer/consumer indices to an actual
   3743  1.1  bouyer 		 * rx_bd index.
   3744  1.1  bouyer 		 */
   3745  1.1  bouyer 		sw_chain_cons = RX_CHAIN_IDX(sw_cons);
   3746  1.1  bouyer 		sw_chain_prod = RX_CHAIN_IDX(sw_prod);
   3747  1.1  bouyer 
   3748  1.1  bouyer 		/* Get the used rx_bd. */
   3749  1.1  bouyer 		rxbd = &sc->rx_bd_chain[RX_PAGE(sw_chain_cons)][RX_IDX(sw_chain_cons)];
   3750  1.1  bouyer 		sc->free_rx_bd++;
   3751  1.1  bouyer 
   3752  1.1  bouyer 		DBRUN(BNX_VERBOSE_RECV, aprint_error("%s(): ", __FUNCTION__);
   3753  1.1  bouyer 		bnx_dump_rxbd(sc, sw_chain_cons, rxbd));
   3754  1.1  bouyer 
   3755  1.1  bouyer 		/* The mbuf is stored with the last rx_bd entry of a packet. */
   3756  1.1  bouyer 		if (sc->rx_mbuf_ptr[sw_chain_cons] != NULL) {
   3757  1.1  bouyer 			/* Validate that this is the last rx_bd. */
   3758  1.1  bouyer 			DBRUNIF((!(rxbd->rx_bd_flags & RX_BD_FLAGS_END)),
   3759  1.1  bouyer 			    aprint_error("%s: Unexpected mbuf found in "
   3760  1.1  bouyer 			        "rx_bd[0x%04X]!\n", sc->bnx_dev.dv_xname,
   3761  1.1  bouyer 			        sw_chain_cons);
   3762  1.1  bouyer 				bnx_breakpoint(sc));
   3763  1.1  bouyer 
   3764  1.1  bouyer 			/* DRC - ToDo: If the received packet is small, say less
   3765  1.1  bouyer 			 *             than 128 bytes, allocate a new mbuf here,
   3766  1.1  bouyer 			 *             copy the data to that mbuf, and recycle
   3767  1.1  bouyer 			 *             the mapped jumbo frame.
   3768  1.1  bouyer 			 */
   3769  1.1  bouyer 
   3770  1.1  bouyer 			/* Unmap the mbuf from DMA space. */
   3771  1.1  bouyer 			bus_dmamap_sync(sc->bnx_dmatag,
   3772  1.1  bouyer 			    sc->rx_mbuf_map[sw_chain_cons], 0,
   3773  1.1  bouyer 			    sc->rx_mbuf_map[sw_chain_cons]->dm_mapsize,
   3774  1.1  bouyer 			    BUS_DMASYNC_POSTREAD);
   3775  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag,
   3776  1.1  bouyer 			    sc->rx_mbuf_map[sw_chain_cons]);
   3777  1.1  bouyer 
   3778  1.1  bouyer 			/* Remove the mbuf from the driver's chain. */
   3779  1.1  bouyer 			m = sc->rx_mbuf_ptr[sw_chain_cons];
   3780  1.1  bouyer 			sc->rx_mbuf_ptr[sw_chain_cons] = NULL;
   3781  1.1  bouyer 
   3782  1.1  bouyer 			/*
   3783  1.1  bouyer 			 * Frames received on the NetXteme II are prepended
   3784  1.1  bouyer 			 * with the l2_fhdr structure which provides status
   3785  1.1  bouyer 			 * information about the received frame (including
   3786  1.1  bouyer 			 * VLAN tags and checksum info) and are also
   3787  1.1  bouyer 			 * automatically adjusted to align the IP header
   3788  1.1  bouyer 			 * (i.e. two null bytes are inserted before the
   3789  1.1  bouyer 			 * Ethernet header).
   3790  1.1  bouyer 			 */
   3791  1.1  bouyer 			l2fhdr = mtod(m, struct l2_fhdr *);
   3792  1.1  bouyer 
   3793  1.1  bouyer 			len    = l2fhdr->l2_fhdr_pkt_len;
   3794  1.1  bouyer 			status = l2fhdr->l2_fhdr_status;
   3795  1.1  bouyer 
   3796  1.1  bouyer 			DBRUNIF(DB_RANDOMTRUE(bnx_debug_l2fhdr_status_check),
   3797  1.1  bouyer 			    aprint_error("Simulating l2_fhdr status error.\n");
   3798  1.1  bouyer 			    status = status | L2_FHDR_ERRORS_PHY_DECODE);
   3799  1.1  bouyer 
   3800  1.1  bouyer 			/* Watch for unusual sized frames. */
   3801  1.1  bouyer 			DBRUNIF(((len < BNX_MIN_MTU) ||
   3802  1.1  bouyer 			    (len > BNX_MAX_JUMBO_ETHER_MTU_VLAN)),
   3803  1.1  bouyer 			    aprint_error("%s: Unusual frame size found. "
   3804  1.1  bouyer 			    "Min(%d), Actual(%d), Max(%d)\n",
   3805  1.1  bouyer 			    sc->bnx_dev.dv_xname, (int)BNX_MIN_MTU, len,
   3806  1.1  bouyer 			    (int) BNX_MAX_JUMBO_ETHER_MTU_VLAN);
   3807  1.1  bouyer 
   3808  1.1  bouyer 			bnx_dump_mbuf(sc, m);
   3809  1.1  bouyer 			bnx_breakpoint(sc));
   3810  1.1  bouyer 
   3811  1.1  bouyer 			len -= ETHER_CRC_LEN;
   3812  1.1  bouyer 
   3813  1.1  bouyer 			/* Check the received frame for errors. */
   3814  1.1  bouyer 			if ((status &  (L2_FHDR_ERRORS_BAD_CRC |
   3815  1.1  bouyer 			    L2_FHDR_ERRORS_PHY_DECODE |
   3816  1.1  bouyer 			    L2_FHDR_ERRORS_ALIGNMENT |
   3817  1.1  bouyer 			    L2_FHDR_ERRORS_TOO_SHORT |
   3818  1.1  bouyer 			    L2_FHDR_ERRORS_GIANT_FRAME)) ||
   3819  1.1  bouyer 			    len < (BNX_MIN_MTU - ETHER_CRC_LEN) ||
   3820  1.1  bouyer 			    len >
   3821  1.1  bouyer 			    (BNX_MAX_JUMBO_ETHER_MTU_VLAN - ETHER_CRC_LEN)) {
   3822  1.1  bouyer 				ifp->if_ierrors++;
   3823  1.1  bouyer 				DBRUNIF(1, sc->l2fhdr_status_errors++);
   3824  1.1  bouyer 
   3825  1.1  bouyer 				/* Reuse the mbuf for a new frame. */
   3826  1.1  bouyer 				if (bnx_get_buf(sc, m, &sw_prod,
   3827  1.1  bouyer 				    &sw_chain_prod, &sw_prod_bseq)) {
   3828  1.1  bouyer 					DBRUNIF(1, bnx_breakpoint(sc));
   3829  1.1  bouyer 					panic("%s: Can't reuse RX mbuf!\n",
   3830  1.1  bouyer 					    sc->bnx_dev.dv_xname);
   3831  1.1  bouyer 				}
   3832  1.1  bouyer 				goto bnx_rx_int_next_rx;
   3833  1.1  bouyer 			}
   3834  1.1  bouyer 
   3835  1.1  bouyer 			/*
   3836  1.1  bouyer 			 * Get a new mbuf for the rx_bd.   If no new
   3837  1.1  bouyer 			 * mbufs are available then reuse the current mbuf,
   3838  1.1  bouyer 			 * log an ierror on the interface, and generate
   3839  1.1  bouyer 			 * an error in the system log.
   3840  1.1  bouyer 			 */
   3841  1.1  bouyer 			if (bnx_get_buf(sc, NULL, &sw_prod, &sw_chain_prod,
   3842  1.1  bouyer 			    &sw_prod_bseq)) {
   3843  1.1  bouyer 				DBRUN(BNX_WARN, BNX_PRINTF(sc, "Failed to allocate "
   3844  1.1  bouyer 					"new mbuf, incoming frame dropped!\n"));
   3845  1.1  bouyer 
   3846  1.1  bouyer 				ifp->if_ierrors++;
   3847  1.1  bouyer 
   3848  1.1  bouyer 				/* Try and reuse the exisitng mbuf. */
   3849  1.1  bouyer 				if (bnx_get_buf(sc, m, &sw_prod,
   3850  1.1  bouyer 				    &sw_chain_prod, &sw_prod_bseq)) {
   3851  1.1  bouyer 					DBRUNIF(1, bnx_breakpoint(sc));
   3852  1.1  bouyer 					panic("%s: Double mbuf allocation "
   3853  1.1  bouyer 					    "failure!", sc->bnx_dev.dv_xname);
   3854  1.1  bouyer 				}
   3855  1.1  bouyer 				goto bnx_rx_int_next_rx;
   3856  1.1  bouyer 			}
   3857  1.1  bouyer 
   3858  1.1  bouyer 			/* Skip over the l2_fhdr when passing the data up
   3859  1.1  bouyer 			 * the stack.
   3860  1.1  bouyer 			 */
   3861  1.1  bouyer 			m_adj(m, sizeof(struct l2_fhdr) + ETHER_ALIGN);
   3862  1.1  bouyer 
   3863  1.1  bouyer 			/* Adjust the pckt length to match the received data. */
   3864  1.1  bouyer 			m->m_pkthdr.len = m->m_len = len;
   3865  1.1  bouyer 
   3866  1.1  bouyer 			/* Send the packet to the appropriate interface. */
   3867  1.1  bouyer 			m->m_pkthdr.rcvif = ifp;
   3868  1.1  bouyer 
   3869  1.1  bouyer 			DBRUN(BNX_VERBOSE_RECV,
   3870  1.1  bouyer 			    struct ether_header *eh;
   3871  1.1  bouyer 			    eh = mtod(m, struct ether_header *);
   3872  1.1  bouyer 			    aprint_error("%s: to: %s, from: %s, type: 0x%04X\n",
   3873  1.1  bouyer 			    __FUNCTION__, ether_sprintf(eh->ether_dhost),
   3874  1.1  bouyer 			    ether_sprintf(eh->ether_shost),
   3875  1.1  bouyer 			    htons(eh->ether_type)));
   3876  1.1  bouyer 
   3877  1.1  bouyer 			/* Validate the checksum. */
   3878  1.1  bouyer 
   3879  1.1  bouyer 			/* Check for an IP datagram. */
   3880  1.1  bouyer 			if (status & L2_FHDR_STATUS_IP_DATAGRAM) {
   3881  1.1  bouyer 				/* Check if the IP checksum is valid. */
   3882  1.1  bouyer 				if ((l2fhdr->l2_fhdr_ip_xsum ^ 0xffff)
   3883  1.1  bouyer 				    == 0)
   3884  1.1  bouyer 					m->m_pkthdr.csum_flags |=
   3885  1.1  bouyer 					    M_CSUM_IPv4;
   3886  1.1  bouyer #ifdef BNX_DEBUG
   3887  1.1  bouyer 				else
   3888  1.1  bouyer 					DBPRINT(sc, BNX_WARN_SEND,
   3889  1.1  bouyer 					    "%s(): Invalid IP checksum "
   3890  1.1  bouyer 					        "= 0x%04X!\n",
   3891  1.1  bouyer 						__FUNCTION__,
   3892  1.1  bouyer 						l2fhdr->l2_fhdr_ip_xsum
   3893  1.1  bouyer 						);
   3894  1.1  bouyer #endif
   3895  1.1  bouyer 			}
   3896  1.1  bouyer 
   3897  1.1  bouyer 			/* Check for a valid TCP/UDP frame. */
   3898  1.1  bouyer 			if (status & (L2_FHDR_STATUS_TCP_SEGMENT |
   3899  1.1  bouyer 			    L2_FHDR_STATUS_UDP_DATAGRAM)) {
   3900  1.1  bouyer 				/* Check for a good TCP/UDP checksum. */
   3901  1.1  bouyer 				if ((status &
   3902  1.1  bouyer 				    (L2_FHDR_ERRORS_TCP_XSUM |
   3903  1.1  bouyer 				    L2_FHDR_ERRORS_UDP_XSUM)) == 0) {
   3904  1.1  bouyer 					m->m_pkthdr.csum_flags |=
   3905  1.1  bouyer 					    M_CSUM_TCPv4 |
   3906  1.1  bouyer 					    M_CSUM_UDPv4;
   3907  1.1  bouyer 				} else {
   3908  1.1  bouyer 					DBPRINT(sc, BNX_WARN_SEND,
   3909  1.1  bouyer 					    "%s(): Invalid TCP/UDP "
   3910  1.1  bouyer 					    "checksum = 0x%04X!\n",
   3911  1.1  bouyer 					    __FUNCTION__,
   3912  1.1  bouyer 					    l2fhdr->l2_fhdr_tcp_udp_xsum);
   3913  1.1  bouyer 				}
   3914  1.1  bouyer 			}
   3915  1.1  bouyer 
   3916  1.1  bouyer 			/*
   3917  1.1  bouyer 			 * If we received a packet with a vlan tag,
   3918  1.1  bouyer 			 * attach that information to the packet.
   3919  1.1  bouyer 			 */
   3920  1.1  bouyer 			if (status & L2_FHDR_STATUS_L2_VLAN_TAG) {
   3921  1.1  bouyer #if 0
   3922  1.1  bouyer 				struct ether_vlan_header vh;
   3923  1.1  bouyer 
   3924  1.1  bouyer 				DBPRINT(sc, BNX_VERBOSE_SEND,
   3925  1.1  bouyer 				    "%s(): VLAN tag = 0x%04X\n",
   3926  1.1  bouyer 				    __FUNCTION__,
   3927  1.1  bouyer 				    l2fhdr->l2_fhdr_vlan_tag);
   3928  1.1  bouyer 
   3929  1.1  bouyer 				if (m->m_pkthdr.len < ETHER_HDR_LEN) {
   3930  1.1  bouyer 					m_freem(m);
   3931  1.1  bouyer 					goto bnx_rx_int_next_rx;
   3932  1.1  bouyer 				}
   3933  1.1  bouyer 				m_copydata(m, 0, ETHER_HDR_LEN, (caddr_t)&vh);
   3934  1.1  bouyer 				vh.evl_proto = vh.evl_encap_proto;
   3935  1.1  bouyer 				vh.evl_tag = l2fhdr->l2_fhdr_vlan_tag >> 16;
   3936  1.1  bouyer 				vh.evl_encap_proto = htons(ETHERTYPE_VLAN);
   3937  1.1  bouyer 				m_adj(m, ETHER_HDR_LEN);
   3938  1.1  bouyer 				if ((m = m_prepend(m, sizeof(vh), M_DONTWAIT)) == NULL)
   3939  1.1  bouyer 					goto bnx_rx_int_next_rx;
   3940  1.1  bouyer 				m->m_pkthdr.len += sizeof(vh);
   3941  1.1  bouyer 				if (m->m_len < sizeof(vh) &&
   3942  1.1  bouyer 				    (m = m_pullup(m, sizeof(vh))) == NULL)
   3943  1.1  bouyer 					goto bnx_rx_int_next_rx;
   3944  1.1  bouyer 				m_copyback(m, 0, sizeof(vh), &vh);
   3945  1.1  bouyer #else
   3946  1.1  bouyer 				VLAN_INPUT_TAG(ifp, m,
   3947  1.1  bouyer 				    l2fhdr->l2_fhdr_vlan_tag >> 16,
   3948  1.1  bouyer 				    goto bnx_rx_int_next_rx);
   3949  1.1  bouyer #endif
   3950  1.1  bouyer 			}
   3951  1.1  bouyer 
   3952  1.1  bouyer #if NBPFILTER > 0
   3953  1.1  bouyer 			/*
   3954  1.1  bouyer 			 * Handle BPF listeners. Let the BPF
   3955  1.1  bouyer 			 * user see the packet.
   3956  1.1  bouyer 			 */
   3957  1.1  bouyer 			if (ifp->if_bpf)
   3958  1.1  bouyer 				bpf_mtap(ifp->if_bpf, m);
   3959  1.1  bouyer #endif
   3960  1.1  bouyer 
   3961  1.1  bouyer 			/* Pass the mbuf off to the upper layers. */
   3962  1.1  bouyer 			ifp->if_ipackets++;
   3963  1.1  bouyer 			DBPRINT(sc, BNX_VERBOSE_RECV,
   3964  1.1  bouyer 			    "%s(): Passing received frame up.\n", __FUNCTION__);
   3965  1.1  bouyer 			//ether_input_mbuf(ifp, m);
   3966  1.1  bouyer 			(*ifp->if_input)(ifp, m);
   3967  1.1  bouyer 			DBRUNIF(1, sc->rx_mbuf_alloc--);
   3968  1.1  bouyer 
   3969  1.1  bouyer bnx_rx_int_next_rx:
   3970  1.1  bouyer 			sw_prod = NEXT_RX_BD(sw_prod);
   3971  1.1  bouyer 		}
   3972  1.1  bouyer 
   3973  1.1  bouyer 		sw_cons = NEXT_RX_BD(sw_cons);
   3974  1.1  bouyer 
   3975  1.1  bouyer 		/* Refresh hw_cons to see if there's new work */
   3976  1.1  bouyer 		if (sw_cons == hw_cons) {
   3977  1.1  bouyer 			hw_cons = sc->hw_rx_cons =
   3978  1.1  bouyer 			    sblk->status_rx_quick_consumer_index0;
   3979  1.1  bouyer 			if ((hw_cons & USABLE_RX_BD_PER_PAGE) ==
   3980  1.1  bouyer 			    USABLE_RX_BD_PER_PAGE)
   3981  1.1  bouyer 				hw_cons++;
   3982  1.1  bouyer 		}
   3983  1.1  bouyer 
   3984  1.1  bouyer 		/* Prevent speculative reads from getting ahead of
   3985  1.1  bouyer 		 * the status block.
   3986  1.1  bouyer 		 */
   3987  1.1  bouyer 		bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
   3988  1.1  bouyer 		    BUS_SPACE_BARRIER_READ);
   3989  1.1  bouyer 	}
   3990  1.1  bouyer 
   3991  1.1  bouyer 	for (i = 0; i < RX_PAGES; i++)
   3992  1.1  bouyer 		bus_dmamap_sync(sc->bnx_dmatag,
   3993  1.1  bouyer 		    sc->rx_bd_chain_map[i], 0,
   3994  1.1  bouyer 		    sc->rx_bd_chain_map[i]->dm_mapsize,
   3995  1.1  bouyer 		    BUS_DMASYNC_PREWRITE);
   3996  1.1  bouyer 
   3997  1.1  bouyer 	sc->rx_cons = sw_cons;
   3998  1.1  bouyer 	sc->rx_prod = sw_prod;
   3999  1.1  bouyer 	sc->rx_prod_bseq = sw_prod_bseq;
   4000  1.1  bouyer 
   4001  1.1  bouyer 	REG_WR16(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BDIDX, sc->rx_prod);
   4002  1.1  bouyer 	REG_WR(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BSEQ, sc->rx_prod_bseq);
   4003  1.1  bouyer 
   4004  1.1  bouyer 	DBPRINT(sc, BNX_INFO_RECV, "%s(exit): rx_prod = 0x%04X, "
   4005  1.1  bouyer 	    "rx_cons = 0x%04X, rx_prod_bseq = 0x%08X\n",
   4006  1.1  bouyer 	    __FUNCTION__, sc->rx_prod, sc->rx_cons, sc->rx_prod_bseq);
   4007  1.1  bouyer }
   4008  1.1  bouyer 
   4009  1.1  bouyer /****************************************************************************/
   4010  1.1  bouyer /* Handles transmit completion interrupt events.                            */
   4011  1.1  bouyer /*                                                                          */
   4012  1.1  bouyer /* Returns:                                                                 */
   4013  1.1  bouyer /*   Nothing.                                                               */
   4014  1.1  bouyer /****************************************************************************/
   4015  1.1  bouyer void
   4016  1.1  bouyer bnx_tx_intr(struct bnx_softc *sc)
   4017  1.1  bouyer {
   4018  1.1  bouyer 	struct status_block	*sblk = sc->status_block;
   4019  1.1  bouyer 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   4020  1.1  bouyer 	u_int16_t		hw_tx_cons, sw_tx_cons, sw_tx_chain_cons;
   4021  1.1  bouyer 
   4022  1.1  bouyer 	DBRUNIF(1, sc->tx_interrupts++);
   4023  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   4024  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   4025  1.1  bouyer 
   4026  1.1  bouyer 	/* Get the hardware's view of the TX consumer index. */
   4027  1.1  bouyer 	hw_tx_cons = sc->hw_tx_cons = sblk->status_tx_quick_consumer_index0;
   4028  1.1  bouyer 
   4029  1.1  bouyer 	/* Skip to the next entry if this is a chain page pointer. */
   4030  1.1  bouyer 	if ((hw_tx_cons & USABLE_TX_BD_PER_PAGE) == USABLE_TX_BD_PER_PAGE)
   4031  1.1  bouyer 		hw_tx_cons++;
   4032  1.1  bouyer 
   4033  1.1  bouyer 	sw_tx_cons = sc->tx_cons;
   4034  1.1  bouyer 
   4035  1.1  bouyer 	/* Prevent speculative reads from getting ahead of the status block. */
   4036  1.1  bouyer 	bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
   4037  1.1  bouyer 	    BUS_SPACE_BARRIER_READ);
   4038  1.1  bouyer 
   4039  1.1  bouyer 	/* Cycle through any completed TX chain page entries. */
   4040  1.1  bouyer 	while (sw_tx_cons != hw_tx_cons) {
   4041  1.1  bouyer #ifdef BNX_DEBUG
   4042  1.1  bouyer 		struct tx_bd *txbd = NULL;
   4043  1.1  bouyer #endif
   4044  1.1  bouyer 		sw_tx_chain_cons = TX_CHAIN_IDX(sw_tx_cons);
   4045  1.1  bouyer 
   4046  1.1  bouyer 		DBPRINT(sc, BNX_INFO_SEND, "%s(): hw_tx_cons = 0x%04X, "
   4047  1.1  bouyer 		    "sw_tx_cons = 0x%04X, sw_tx_chain_cons = 0x%04X\n",
   4048  1.1  bouyer 		    __FUNCTION__, hw_tx_cons, sw_tx_cons, sw_tx_chain_cons);
   4049  1.1  bouyer 
   4050  1.1  bouyer 		DBRUNIF((sw_tx_chain_cons > MAX_TX_BD),
   4051  1.1  bouyer 		    aprint_error("%s: TX chain consumer out of range! "
   4052  1.1  bouyer 		    " 0x%04X > 0x%04X\n", sc->bnx_dev.dv_xname,
   4053  1.1  bouyer 		    sw_tx_chain_cons, (int)MAX_TX_BD); bnx_breakpoint(sc));
   4054  1.1  bouyer 
   4055  1.1  bouyer 		DBRUNIF(1, txbd = &sc->tx_bd_chain
   4056  1.1  bouyer 		    [TX_PAGE(sw_tx_chain_cons)][TX_IDX(sw_tx_chain_cons)]);
   4057  1.1  bouyer 
   4058  1.1  bouyer 		DBRUNIF((txbd == NULL),
   4059  1.1  bouyer 		    aprint_error("%s: Unexpected NULL tx_bd[0x%04X]!\n",
   4060  1.1  bouyer 		    sc->bnx_dev.dv_xname, sw_tx_chain_cons);
   4061  1.1  bouyer 		    bnx_breakpoint(sc));
   4062  1.1  bouyer 
   4063  1.1  bouyer 		DBRUN(BNX_INFO_SEND, aprint_debug("%s: ", __FUNCTION__);
   4064  1.1  bouyer 		    bnx_dump_txbd(sc, sw_tx_chain_cons, txbd));
   4065  1.1  bouyer 
   4066  1.1  bouyer 		/*
   4067  1.1  bouyer 		 * Free the associated mbuf. Remember
   4068  1.1  bouyer 		 * that only the last tx_bd of a packet
   4069  1.1  bouyer 		 * has an mbuf pointer and DMA map.
   4070  1.1  bouyer 		 */
   4071  1.1  bouyer 		if (sc->tx_mbuf_ptr[sw_tx_chain_cons] != NULL) {
   4072  1.1  bouyer 			/* Validate that this is the last tx_bd. */
   4073  1.1  bouyer 			DBRUNIF((!(txbd->tx_bd_vlan_tag_flags &
   4074  1.1  bouyer 			    TX_BD_FLAGS_END)),
   4075  1.1  bouyer 			    aprint_error("%s: tx_bd END flag not set but "
   4076  1.1  bouyer 			    "txmbuf == NULL!\n", sc->bnx_dev.dv_xname);
   4077  1.1  bouyer 			    bnx_breakpoint(sc));
   4078  1.1  bouyer 
   4079  1.1  bouyer 			DBRUN(BNX_INFO_SEND,
   4080  1.1  bouyer 			    aprint_debug("%s: Unloading map/freeing mbuf "
   4081  1.1  bouyer 			    "from tx_bd[0x%04X]\n",
   4082  1.1  bouyer 			    __FUNCTION__, sw_tx_chain_cons));
   4083  1.1  bouyer 
   4084  1.1  bouyer 			/* Unmap the mbuf. */
   4085  1.1  bouyer 			bus_dmamap_unload(sc->bnx_dmatag,
   4086  1.1  bouyer 			    sc->tx_mbuf_map[sw_tx_chain_cons]);
   4087  1.1  bouyer 
   4088  1.1  bouyer 			/* Free the mbuf. */
   4089  1.1  bouyer 			m_freem(sc->tx_mbuf_ptr[sw_tx_chain_cons]);
   4090  1.1  bouyer 			sc->tx_mbuf_ptr[sw_tx_chain_cons] = NULL;
   4091  1.1  bouyer 			DBRUNIF(1, sc->tx_mbuf_alloc--);
   4092  1.1  bouyer 
   4093  1.1  bouyer 			ifp->if_opackets++;
   4094  1.1  bouyer 		}
   4095  1.1  bouyer 
   4096  1.1  bouyer 		sc->used_tx_bd--;
   4097  1.1  bouyer 		sw_tx_cons = NEXT_TX_BD(sw_tx_cons);
   4098  1.1  bouyer 
   4099  1.1  bouyer 		/* Refresh hw_cons to see if there's new work. */
   4100  1.1  bouyer 		hw_tx_cons = sc->hw_tx_cons =
   4101  1.1  bouyer 		    sblk->status_tx_quick_consumer_index0;
   4102  1.1  bouyer 		if ((hw_tx_cons & USABLE_TX_BD_PER_PAGE) ==
   4103  1.1  bouyer 		    USABLE_TX_BD_PER_PAGE)
   4104  1.1  bouyer 			hw_tx_cons++;
   4105  1.1  bouyer 
   4106  1.1  bouyer 		/* Prevent speculative reads from getting ahead of
   4107  1.1  bouyer 		 * the status block.
   4108  1.1  bouyer 		 */
   4109  1.1  bouyer 		bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
   4110  1.1  bouyer 		    BUS_SPACE_BARRIER_READ);
   4111  1.1  bouyer 	}
   4112  1.1  bouyer 
   4113  1.1  bouyer 	/* Clear the TX timeout timer. */
   4114  1.1  bouyer 	ifp->if_timer = 0;
   4115  1.1  bouyer 
   4116  1.1  bouyer 	/* Clear the tx hardware queue full flag. */
   4117  1.1  bouyer 	if ((sc->used_tx_bd + BNX_TX_SLACK_SPACE) < USABLE_TX_BD) {
   4118  1.1  bouyer 		DBRUNIF((ifp->if_flags & IFF_OACTIVE),
   4119  1.1  bouyer 		    aprint_debug("%s: TX chain is open for business! Used "
   4120  1.1  bouyer 		    "tx_bd = %d\n", sc->bnx_dev.dv_xname,
   4121  1.1  bouyer 		    sc->used_tx_bd));
   4122  1.1  bouyer 		ifp->if_flags &= ~IFF_OACTIVE;
   4123  1.1  bouyer 	}
   4124  1.1  bouyer 
   4125  1.1  bouyer 	sc->tx_cons = sw_tx_cons;
   4126  1.1  bouyer }
   4127  1.1  bouyer 
   4128  1.1  bouyer /****************************************************************************/
   4129  1.1  bouyer /* Disables interrupt generation.                                           */
   4130  1.1  bouyer /*                                                                          */
   4131  1.1  bouyer /* Returns:                                                                 */
   4132  1.1  bouyer /*   Nothing.                                                               */
   4133  1.1  bouyer /****************************************************************************/
   4134  1.1  bouyer void
   4135  1.1  bouyer bnx_disable_intr(struct bnx_softc *sc)
   4136  1.1  bouyer {
   4137  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_MASK_INT);
   4138  1.1  bouyer 	REG_RD(sc, BNX_PCICFG_INT_ACK_CMD);
   4139  1.1  bouyer }
   4140  1.1  bouyer 
   4141  1.1  bouyer /****************************************************************************/
   4142  1.1  bouyer /* Enables interrupt generation.                                            */
   4143  1.1  bouyer /*                                                                          */
   4144  1.1  bouyer /* Returns:                                                                 */
   4145  1.1  bouyer /*   Nothing.                                                               */
   4146  1.1  bouyer /****************************************************************************/
   4147  1.1  bouyer void
   4148  1.1  bouyer bnx_enable_intr(struct bnx_softc *sc)
   4149  1.1  bouyer {
   4150  1.1  bouyer 	u_int32_t		val;
   4151  1.1  bouyer 
   4152  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_INDEX_VALID |
   4153  1.1  bouyer 	    BNX_PCICFG_INT_ACK_CMD_MASK_INT | sc->last_status_idx);
   4154  1.1  bouyer 
   4155  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_INDEX_VALID |
   4156  1.1  bouyer 	    sc->last_status_idx);
   4157  1.1  bouyer 
   4158  1.1  bouyer 	val = REG_RD(sc, BNX_HC_COMMAND);
   4159  1.1  bouyer 	REG_WR(sc, BNX_HC_COMMAND, val | BNX_HC_COMMAND_COAL_NOW);
   4160  1.1  bouyer }
   4161  1.1  bouyer 
   4162  1.1  bouyer /****************************************************************************/
   4163  1.1  bouyer /* Handles controller initialization.                                       */
   4164  1.1  bouyer /*                                                                          */
   4165  1.1  bouyer /****************************************************************************/
   4166  1.1  bouyer int
   4167  1.1  bouyer bnx_init(struct ifnet *ifp)
   4168  1.1  bouyer {
   4169  1.1  bouyer 	struct bnx_softc	*sc = ifp->if_softc;
   4170  1.1  bouyer 	u_int32_t		ether_mtu;
   4171  1.1  bouyer 	int			s, error = 0;
   4172  1.1  bouyer 
   4173  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);
   4174  1.1  bouyer 
   4175  1.1  bouyer 	s = splnet();
   4176  1.1  bouyer 
   4177  1.1  bouyer 	bnx_stop(sc);
   4178  1.1  bouyer 
   4179  1.1  bouyer 	if ((error = bnx_reset(sc, BNX_DRV_MSG_CODE_RESET)) != 0) {
   4180  1.1  bouyer 		aprint_error("bnx: Controller reset failed!\n");
   4181  1.1  bouyer 		goto bnx_init_locked_exit;
   4182  1.1  bouyer 	}
   4183  1.1  bouyer 
   4184  1.1  bouyer 	if ((error = bnx_chipinit(sc)) != 0) {
   4185  1.1  bouyer 		aprint_error("bnx: Controller initialization failed!\n");
   4186  1.1  bouyer 		goto bnx_init_locked_exit;
   4187  1.1  bouyer 	}
   4188  1.1  bouyer 
   4189  1.1  bouyer 	if ((error = bnx_blockinit(sc)) != 0) {
   4190  1.1  bouyer 		aprint_error("bnx: Block initialization failed!\n");
   4191  1.1  bouyer 		goto bnx_init_locked_exit;
   4192  1.1  bouyer 	}
   4193  1.1  bouyer 
   4194  1.1  bouyer 	/* Calculate and program the Ethernet MRU size. */
   4195  1.1  bouyer 	ether_mtu = BNX_MAX_JUMBO_ETHER_MTU_VLAN;
   4196  1.1  bouyer 
   4197  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "%s(): setting MRU = %d\n",
   4198  1.1  bouyer 	    __FUNCTION__, ether_mtu);
   4199  1.1  bouyer 
   4200  1.1  bouyer 	/*
   4201  1.1  bouyer 	 * Program the MRU and enable Jumbo frame
   4202  1.1  bouyer 	 * support.
   4203  1.1  bouyer 	 */
   4204  1.1  bouyer 	REG_WR(sc, BNX_EMAC_RX_MTU_SIZE, ether_mtu |
   4205  1.1  bouyer 		BNX_EMAC_RX_MTU_SIZE_JUMBO_ENA);
   4206  1.1  bouyer 
   4207  1.1  bouyer 	/* Calculate the RX Ethernet frame size for rx_bd's. */
   4208  1.1  bouyer 	sc->max_frame_size = sizeof(struct l2_fhdr) + 2 + ether_mtu + 8;
   4209  1.1  bouyer 
   4210  1.1  bouyer 	DBPRINT(sc, BNX_INFO, "%s(): mclbytes = %d, mbuf_alloc_size = %d, "
   4211  1.1  bouyer 	    "max_frame_size = %d\n", __FUNCTION__, (int)MCLBYTES,
   4212  1.1  bouyer 	    sc->mbuf_alloc_size, sc->max_frame_size);
   4213  1.1  bouyer 
   4214  1.1  bouyer 	/* Program appropriate promiscuous/multicast filtering. */
   4215  1.1  bouyer 	bnx_set_rx_mode(sc);
   4216  1.1  bouyer 
   4217  1.1  bouyer 	/* Init RX buffer descriptor chain. */
   4218  1.1  bouyer 	bnx_init_rx_chain(sc);
   4219  1.1  bouyer 
   4220  1.1  bouyer 	/* Init TX buffer descriptor chain. */
   4221  1.1  bouyer 	bnx_init_tx_chain(sc);
   4222  1.1  bouyer 
   4223  1.1  bouyer 	/* Enable host interrupts. */
   4224  1.1  bouyer 	bnx_enable_intr(sc);
   4225  1.1  bouyer 
   4226  1.1  bouyer 	bnx_ifmedia_upd(ifp);
   4227  1.1  bouyer 
   4228  1.1  bouyer 	ifp->if_flags |= IFF_RUNNING;
   4229  1.1  bouyer 	ifp->if_flags &= ~IFF_OACTIVE;
   4230  1.1  bouyer 
   4231  1.1  bouyer 	callout_reset(&sc->bnx_timeout, hz, bnx_tick, sc);
   4232  1.1  bouyer 
   4233  1.1  bouyer bnx_init_locked_exit:
   4234  1.1  bouyer 	DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
   4235  1.1  bouyer 
   4236  1.1  bouyer 	splx(s);
   4237  1.1  bouyer 
   4238  1.1  bouyer 	return(error);
   4239  1.1  bouyer }
   4240  1.1  bouyer 
   4241  1.1  bouyer /****************************************************************************/
   4242  1.1  bouyer /* Encapsultes an mbuf cluster into the tx_bd chain structure and makes the */
   4243  1.1  bouyer /* memory visible to the controller.                                        */
   4244  1.1  bouyer /*                                                                          */
   4245  1.1  bouyer /* Returns:                                                                 */
   4246  1.1  bouyer /*   0 for success, positive value for failure.                             */
   4247  1.1  bouyer /****************************************************************************/
   4248  1.1  bouyer int
   4249  1.1  bouyer bnx_tx_encap(struct bnx_softc *sc, struct mbuf *m_head, u_int16_t *prod,
   4250  1.1  bouyer     u_int16_t *chain_prod, u_int32_t *prod_bseq)
   4251  1.1  bouyer {
   4252  1.1  bouyer 	u_int32_t		vlan_tag_flags = 0;
   4253  1.1  bouyer 	struct bnx_dmamap_arg	map_arg;
   4254  1.1  bouyer 	bus_dmamap_t		map;
   4255  1.1  bouyer 	int			i, rc = 0;
   4256  1.1  bouyer 	struct m_tag		*mtag;
   4257  1.1  bouyer 
   4258  1.1  bouyer 	/* Transfer any checksum offload flags to the bd. */
   4259  1.1  bouyer 	if (m_head->m_pkthdr.csum_flags) {
   4260  1.1  bouyer 		if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4)
   4261  1.1  bouyer 			vlan_tag_flags |= TX_BD_FLAGS_IP_CKSUM;
   4262  1.1  bouyer 		if (m_head->m_pkthdr.csum_flags &
   4263  1.1  bouyer 		    (M_CSUM_TCPv4 | M_CSUM_UDPv4))
   4264  1.1  bouyer 			vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
   4265  1.1  bouyer 	}
   4266  1.1  bouyer 
   4267  1.1  bouyer 	/* Transfer any VLAN tags to the bd. */
   4268  1.1  bouyer 	mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m_head);
   4269  1.1  bouyer 	if (mtag != NULL)
   4270  1.1  bouyer 		vlan_tag_flags |= (TX_BD_FLAGS_VLAN_TAG |
   4271  1.1  bouyer 		    VLAN_TAG_VALUE(mtag));
   4272  1.1  bouyer 
   4273  1.1  bouyer 	/* Map the mbuf into DMAable memory. */
   4274  1.1  bouyer 	map = sc->tx_mbuf_map[*chain_prod];
   4275  1.1  bouyer 	map_arg.sc = sc;
   4276  1.1  bouyer 	map_arg.prod = *prod;
   4277  1.1  bouyer 	map_arg.chain_prod = *chain_prod;
   4278  1.1  bouyer 	map_arg.prod_bseq = *prod_bseq;
   4279  1.1  bouyer 	map_arg.tx_flags = vlan_tag_flags;
   4280  1.1  bouyer 	map_arg.maxsegs = USABLE_TX_BD - sc->used_tx_bd - BNX_TX_SLACK_SPACE;
   4281  1.1  bouyer 
   4282  1.1  bouyer #if 0
   4283  1.1  bouyer 	KASSERT(map_arg.maxsegs > 0, ("Invalid TX maxsegs value!"));
   4284  1.1  bouyer #endif
   4285  1.1  bouyer 
   4286  1.1  bouyer 	for (i = 0; i < TX_PAGES; i++)
   4287  1.1  bouyer 		map_arg.tx_chain[i] = sc->tx_bd_chain[i];
   4288  1.1  bouyer 
   4289  1.1  bouyer 	/* Map the mbuf into our DMA address space. */
   4290  1.1  bouyer 	if (bus_dmamap_load_mbuf(sc->bnx_dmatag, map, m_head,
   4291  1.1  bouyer 	    BUS_DMA_NOWAIT)) {
   4292  1.1  bouyer 		aprint_error("%s: Error mapping mbuf into TX chain!\n",
   4293  1.1  bouyer 		    sc->bnx_dev.dv_xname);
   4294  1.1  bouyer 		rc = ENOBUFS;
   4295  1.1  bouyer 		goto bnx_tx_encap_exit;
   4296  1.1  bouyer 	}
   4297  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, map, 0, map->dm_mapsize,
   4298  1.1  bouyer 	    BUS_DMASYNC_PREWRITE);
   4299  1.1  bouyer 	bnx_dma_map_tx_desc(&map_arg, map);
   4300  1.1  bouyer 
   4301  1.1  bouyer 	/*
   4302  1.1  bouyer 	 * Ensure that the map for this transmission
   4303  1.1  bouyer 	 * is placed at the array index of the last
   4304  1.1  bouyer 	 * descriptor in this chain.  This is done
   4305  1.1  bouyer 	 * because a single map is used for all
   4306  1.1  bouyer 	 * segments of the mbuf and we don't want to
   4307  1.1  bouyer 	 * delete the map before all of the segments
   4308  1.1  bouyer 	 * have been freed.
   4309  1.1  bouyer 	 */
   4310  1.1  bouyer 	sc->tx_mbuf_map[*chain_prod] = sc->tx_mbuf_map[map_arg.chain_prod];
   4311  1.1  bouyer 	sc->tx_mbuf_map[map_arg.chain_prod] = map;
   4312  1.1  bouyer 	sc->tx_mbuf_ptr[map_arg.chain_prod] = m_head;
   4313  1.1  bouyer 	sc->used_tx_bd += map_arg.maxsegs;
   4314  1.1  bouyer 
   4315  1.1  bouyer 	DBRUNIF((sc->used_tx_bd > sc->tx_hi_watermark),
   4316  1.1  bouyer 	    sc->tx_hi_watermark = sc->used_tx_bd);
   4317  1.1  bouyer 
   4318  1.1  bouyer 	DBRUNIF(1, sc->tx_mbuf_alloc++);
   4319  1.1  bouyer 
   4320  1.1  bouyer 	DBRUN(BNX_VERBOSE_SEND, bnx_dump_tx_mbuf_chain(sc, *chain_prod,
   4321  1.1  bouyer 	    map_arg.maxsegs));
   4322  1.1  bouyer 
   4323  1.1  bouyer 	/* prod still points the last used tx_bd at this point. */
   4324  1.1  bouyer 	*prod = map_arg.prod;
   4325  1.1  bouyer 	*chain_prod = map_arg.chain_prod;
   4326  1.1  bouyer 	*prod_bseq = map_arg.prod_bseq;
   4327  1.1  bouyer 
   4328  1.1  bouyer bnx_tx_encap_exit:
   4329  1.1  bouyer 
   4330  1.1  bouyer 	return(rc);
   4331  1.1  bouyer }
   4332  1.1  bouyer 
   4333  1.1  bouyer /****************************************************************************/
   4334  1.1  bouyer /* Main transmit routine.                                                   */
   4335  1.1  bouyer /*                                                                          */
   4336  1.1  bouyer /* Returns:                                                                 */
   4337  1.1  bouyer /*   Nothing.                                                               */
   4338  1.1  bouyer /****************************************************************************/
   4339  1.1  bouyer void
   4340  1.1  bouyer bnx_start(struct ifnet *ifp)
   4341  1.1  bouyer {
   4342  1.1  bouyer 	struct bnx_softc	*sc = ifp->if_softc;
   4343  1.1  bouyer 	struct mbuf		*m_head = NULL;
   4344  1.1  bouyer 	int			count = 0;
   4345  1.1  bouyer 	u_int16_t		tx_prod, tx_chain_prod;
   4346  1.1  bouyer 	u_int32_t		tx_prod_bseq;
   4347  1.1  bouyer 
   4348  1.1  bouyer 	/* If there's no link or the transmit queue is empty then just exit. */
   4349  1.1  bouyer 	if (!sc->bnx_link || IFQ_IS_EMPTY(&ifp->if_snd)) {
   4350  1.1  bouyer 		DBPRINT(sc, BNX_INFO_SEND,
   4351  1.1  bouyer 		    "%s(): No link or transmit queue empty.\n", __FUNCTION__);
   4352  1.1  bouyer 		goto bnx_start_locked_exit;
   4353  1.1  bouyer 	}
   4354  1.1  bouyer 
   4355  1.1  bouyer 	/* prod points to the next free tx_bd. */
   4356  1.1  bouyer 	tx_prod = sc->tx_prod;
   4357  1.1  bouyer 	tx_chain_prod = TX_CHAIN_IDX(tx_prod);
   4358  1.1  bouyer 	tx_prod_bseq = sc->tx_prod_bseq;
   4359  1.1  bouyer 
   4360  1.1  bouyer 	DBPRINT(sc, BNX_INFO_SEND, "%s(): Start: tx_prod = 0x%04X, "
   4361  1.1  bouyer 	    "tx_chain_prod = %04X, tx_prod_bseq = 0x%08X\n",
   4362  1.1  bouyer 	    __FUNCTION__, tx_prod, tx_chain_prod, tx_prod_bseq);
   4363  1.1  bouyer 
   4364  1.1  bouyer 	/* Keep adding entries while there is space in the ring. */
   4365  1.1  bouyer 	while (sc->tx_mbuf_ptr[tx_chain_prod] == NULL) {
   4366  1.1  bouyer 		/* Check for any frames to send. */
   4367  1.1  bouyer 		IFQ_POLL(&ifp->if_snd, m_head);
   4368  1.1  bouyer 		if (m_head == NULL)
   4369  1.1  bouyer 			break;
   4370  1.1  bouyer 
   4371  1.1  bouyer 		/*
   4372  1.1  bouyer 		 * Pack the data into the transmit ring. If we
   4373  1.1  bouyer 		 * don't have room, place the mbuf back at the
   4374  1.1  bouyer 		 * head of the queue and set the OACTIVE flag
   4375  1.1  bouyer 		 * to wait for the NIC to drain the chain.
   4376  1.1  bouyer 		 */
   4377  1.1  bouyer 		if (bnx_tx_encap(sc, m_head, &tx_prod, &tx_chain_prod,
   4378  1.1  bouyer 		    &tx_prod_bseq)) {
   4379  1.1  bouyer 			ifp->if_flags |= IFF_OACTIVE;
   4380  1.1  bouyer 			DBPRINT(sc, BNX_INFO_SEND, "TX chain is closed for "
   4381  1.1  bouyer 			    "business! Total tx_bd used = %d\n",
   4382  1.1  bouyer 			    sc->used_tx_bd);
   4383  1.1  bouyer 			break;
   4384  1.1  bouyer 		}
   4385  1.1  bouyer 
   4386  1.1  bouyer 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   4387  1.1  bouyer 		count++;
   4388  1.1  bouyer 
   4389  1.1  bouyer #if NBPFILTER > 0
   4390  1.1  bouyer 		/* Send a copy of the frame to any BPF listeners. */
   4391  1.1  bouyer 		if (ifp->if_bpf)
   4392  1.1  bouyer 			bpf_mtap(ifp->if_bpf, m_head);
   4393  1.1  bouyer #endif
   4394  1.1  bouyer 		tx_prod = NEXT_TX_BD(tx_prod);
   4395  1.1  bouyer 		tx_chain_prod = TX_CHAIN_IDX(tx_prod);
   4396  1.1  bouyer 	}
   4397  1.1  bouyer 
   4398  1.1  bouyer 	if (count == 0) {
   4399  1.1  bouyer 		/* no packets were dequeued */
   4400  1.1  bouyer 		DBPRINT(sc, BNX_VERBOSE_SEND,
   4401  1.1  bouyer 		    "%s(): No packets were dequeued\n", __FUNCTION__);
   4402  1.1  bouyer 		goto bnx_start_locked_exit;
   4403  1.1  bouyer 	}
   4404  1.1  bouyer 
   4405  1.1  bouyer 	/* Update the driver's counters. */
   4406  1.1  bouyer 	sc->tx_prod = tx_prod;
   4407  1.1  bouyer 	sc->tx_prod_bseq = tx_prod_bseq;
   4408  1.1  bouyer 
   4409  1.1  bouyer 	DBPRINT(sc, BNX_INFO_SEND, "%s(): End: tx_prod = 0x%04X, tx_chain_prod "
   4410  1.1  bouyer 	    "= 0x%04X, tx_prod_bseq = 0x%08X\n", __FUNCTION__, tx_prod,
   4411  1.1  bouyer 	    tx_chain_prod, tx_prod_bseq);
   4412  1.1  bouyer 
   4413  1.1  bouyer 	/* Start the transmit. */
   4414  1.1  bouyer 	REG_WR16(sc, MB_TX_CID_ADDR + BNX_L2CTX_TX_HOST_BIDX, sc->tx_prod);
   4415  1.1  bouyer 	REG_WR(sc, MB_TX_CID_ADDR + BNX_L2CTX_TX_HOST_BSEQ, sc->tx_prod_bseq);
   4416  1.1  bouyer 
   4417  1.1  bouyer 	/* Set the tx timeout. */
   4418  1.1  bouyer 	ifp->if_timer = BNX_TX_TIMEOUT;
   4419  1.1  bouyer 
   4420  1.1  bouyer bnx_start_locked_exit:
   4421  1.1  bouyer 	return;
   4422  1.1  bouyer }
   4423  1.1  bouyer 
   4424  1.1  bouyer /****************************************************************************/
   4425  1.1  bouyer /* Handles any IOCTL calls from the operating system.                       */
   4426  1.1  bouyer /*                                                                          */
   4427  1.1  bouyer /* Returns:                                                                 */
   4428  1.1  bouyer /*   0 for success, positive value for failure.                             */
   4429  1.1  bouyer /****************************************************************************/
   4430  1.1  bouyer int
   4431  1.1  bouyer bnx_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
   4432  1.1  bouyer {
   4433  1.1  bouyer 	struct bnx_softc	*sc = ifp->if_softc;
   4434  1.1  bouyer 	struct ifreq		*ifr = (struct ifreq *) data;
   4435  1.1  bouyer 	struct mii_data		*mii;
   4436  1.1  bouyer 	int			s, error = 0;
   4437  1.1  bouyer 
   4438  1.1  bouyer 	s = splnet();
   4439  1.1  bouyer 
   4440  1.1  bouyer 	switch (command) {
   4441  1.1  bouyer 	case SIOCSIFFLAGS:
   4442  1.1  bouyer 		if (ifp->if_flags & IFF_UP) {
   4443  1.1  bouyer 			if ((ifp->if_flags & IFF_RUNNING) &&
   4444  1.1  bouyer 			    ((ifp->if_flags ^ sc->bnx_if_flags) &
   4445  1.1  bouyer 			    (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
   4446  1.1  bouyer 				bnx_set_rx_mode(sc);
   4447  1.1  bouyer 			} else if (!(ifp->if_flags & IFF_RUNNING))
   4448  1.1  bouyer 				bnx_init(ifp);
   4449  1.1  bouyer 
   4450  1.1  bouyer                 } else if (ifp->if_flags & IFF_RUNNING)
   4451  1.1  bouyer 			bnx_stop(sc);
   4452  1.1  bouyer 
   4453  1.1  bouyer 		sc->bnx_if_flags = ifp->if_flags;
   4454  1.1  bouyer 		break;
   4455  1.1  bouyer 
   4456  1.1  bouyer 	case SIOCSIFMEDIA:
   4457  1.1  bouyer 	case SIOCGIFMEDIA:
   4458  1.1  bouyer 		DBPRINT(sc, BNX_VERBOSE, "bnx_phy_flags = 0x%08X\n",
   4459  1.1  bouyer 		    sc->bnx_phy_flags);
   4460  1.1  bouyer 
   4461  1.1  bouyer 		if (sc->bnx_phy_flags & BNX_PHY_SERDES_FLAG)
   4462  1.1  bouyer 			error = ifmedia_ioctl(ifp, ifr,
   4463  1.1  bouyer 			    &sc->bnx_ifmedia, command);
   4464  1.1  bouyer 		else {
   4465  1.1  bouyer 			mii = &sc->bnx_mii;
   4466  1.1  bouyer 			error = ifmedia_ioctl(ifp, ifr,
   4467  1.1  bouyer 			    &mii->mii_media, command);
   4468  1.1  bouyer 		}
   4469  1.1  bouyer 		break;
   4470  1.1  bouyer 
   4471  1.1  bouyer 	default:
   4472  1.1  bouyer 		error = ether_ioctl(ifp, command, data);
   4473  1.1  bouyer 		if (error == ENETRESET) {
   4474  1.1  bouyer #if 0
   4475  1.1  bouyer 			if (ifp->if_flags & IFF_RUNNING)
   4476  1.1  bouyer 				/*bnx_setmulti(sc)*/;
   4477  1.1  bouyer #endif
   4478  1.1  bouyer 			error = 0;
   4479  1.1  bouyer 		}
   4480  1.1  bouyer 		break;
   4481  1.1  bouyer 	}
   4482  1.1  bouyer 
   4483  1.1  bouyer 	splx(s);
   4484  1.1  bouyer 
   4485  1.1  bouyer 	return (error);
   4486  1.1  bouyer }
   4487  1.1  bouyer 
   4488  1.1  bouyer /****************************************************************************/
   4489  1.1  bouyer /* Transmit timeout handler.                                                */
   4490  1.1  bouyer /*                                                                          */
   4491  1.1  bouyer /* Returns:                                                                 */
   4492  1.1  bouyer /*   Nothing.                                                               */
   4493  1.1  bouyer /****************************************************************************/
   4494  1.1  bouyer void
   4495  1.1  bouyer bnx_watchdog(struct ifnet *ifp)
   4496  1.1  bouyer {
   4497  1.1  bouyer 	struct bnx_softc	*sc = ifp->if_softc;
   4498  1.1  bouyer 
   4499  1.1  bouyer 	DBRUN(BNX_WARN_SEND, bnx_dump_driver_state(sc);
   4500  1.1  bouyer 	    bnx_dump_status_block(sc));
   4501  1.1  bouyer 
   4502  1.1  bouyer 	aprint_error("%s: Watchdog timeout -- resetting!\n",
   4503  1.1  bouyer 	    sc->bnx_dev.dv_xname);
   4504  1.1  bouyer 
   4505  1.1  bouyer 	/* DBRUN(BNX_FATAL, bnx_breakpoint(sc)); */
   4506  1.1  bouyer 
   4507  1.1  bouyer 	bnx_init(ifp);
   4508  1.1  bouyer 
   4509  1.1  bouyer 	ifp->if_oerrors++;
   4510  1.1  bouyer }
   4511  1.1  bouyer 
   4512  1.1  bouyer /*
   4513  1.1  bouyer  * Interrupt handler.
   4514  1.1  bouyer  */
   4515  1.1  bouyer /****************************************************************************/
   4516  1.1  bouyer /* Main interrupt entry point.  Verifies that the controller generated the  */
   4517  1.1  bouyer /* interrupt and then calls a separate routine for handle the various       */
   4518  1.1  bouyer /* interrupt causes (PHY, TX, RX).                                          */
   4519  1.1  bouyer /*                                                                          */
   4520  1.1  bouyer /* Returns:                                                                 */
   4521  1.1  bouyer /*   0 for success, positive value for failure.                             */
   4522  1.1  bouyer /****************************************************************************/
   4523  1.1  bouyer int
   4524  1.1  bouyer bnx_intr(void *xsc)
   4525  1.1  bouyer {
   4526  1.1  bouyer 	struct bnx_softc	*sc;
   4527  1.1  bouyer 	struct ifnet		*ifp;
   4528  1.1  bouyer 	u_int32_t		status_attn_bits;
   4529  1.1  bouyer 
   4530  1.1  bouyer 	sc = xsc;
   4531  1.1  bouyer 	ifp = &sc->ethercom.ec_if;
   4532  1.1  bouyer 
   4533  1.1  bouyer 	DBRUNIF(1, sc->interrupts_generated++);
   4534  1.1  bouyer 
   4535  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
   4536  1.1  bouyer 	    sc->status_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   4537  1.1  bouyer 
   4538  1.1  bouyer 	/*
   4539  1.1  bouyer 	 * If the hardware status block index
   4540  1.1  bouyer 	 * matches the last value read by the
   4541  1.1  bouyer 	 * driver and we haven't asserted our
   4542  1.1  bouyer 	 * interrupt then there's nothing to do.
   4543  1.1  bouyer 	 */
   4544  1.1  bouyer 	if ((sc->status_block->status_idx == sc->last_status_idx) &&
   4545  1.1  bouyer 	    (REG_RD(sc, BNX_PCICFG_MISC_STATUS) &
   4546  1.1  bouyer 	    BNX_PCICFG_MISC_STATUS_INTA_VALUE))
   4547  1.1  bouyer 		return (0);
   4548  1.1  bouyer 
   4549  1.1  bouyer 	/* Ack the interrupt and stop others from occuring. */
   4550  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD,
   4551  1.1  bouyer 	    BNX_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
   4552  1.1  bouyer 	    BNX_PCICFG_INT_ACK_CMD_MASK_INT);
   4553  1.1  bouyer 
   4554  1.1  bouyer 	/* Keep processing data as long as there is work to do. */
   4555  1.1  bouyer 	for (;;) {
   4556  1.1  bouyer 		status_attn_bits = sc->status_block->status_attn_bits;
   4557  1.1  bouyer 
   4558  1.1  bouyer 		DBRUNIF(DB_RANDOMTRUE(bnx_debug_unexpected_attention),
   4559  1.1  bouyer 		    aprint_debug("Simulating unexpected status attention bit set.");
   4560  1.1  bouyer 		    status_attn_bits = status_attn_bits |
   4561  1.1  bouyer 		    STATUS_ATTN_BITS_PARITY_ERROR);
   4562  1.1  bouyer 
   4563  1.1  bouyer 		/* Was it a link change interrupt? */
   4564  1.1  bouyer 		if ((status_attn_bits & STATUS_ATTN_BITS_LINK_STATE) !=
   4565  1.1  bouyer 		    (sc->status_block->status_attn_bits_ack &
   4566  1.1  bouyer 		    STATUS_ATTN_BITS_LINK_STATE))
   4567  1.1  bouyer 			bnx_phy_intr(sc);
   4568  1.1  bouyer 
   4569  1.1  bouyer 		/* If any other attention is asserted then the chip is toast. */
   4570  1.1  bouyer 		if (((status_attn_bits & ~STATUS_ATTN_BITS_LINK_STATE) !=
   4571  1.1  bouyer 		    (sc->status_block->status_attn_bits_ack &
   4572  1.1  bouyer 		    ~STATUS_ATTN_BITS_LINK_STATE))) {
   4573  1.1  bouyer 			DBRUN(1, sc->unexpected_attentions++);
   4574  1.1  bouyer 
   4575  1.1  bouyer 			aprint_error("%s: Fatal attention detected: 0x%08X\n",
   4576  1.1  bouyer 			    sc->bnx_dev.dv_xname,
   4577  1.1  bouyer 			    sc->status_block->status_attn_bits);
   4578  1.1  bouyer 
   4579  1.1  bouyer 			DBRUN(BNX_FATAL,
   4580  1.1  bouyer 			    if (bnx_debug_unexpected_attention == 0)
   4581  1.1  bouyer 			    bnx_breakpoint(sc));
   4582  1.1  bouyer 
   4583  1.1  bouyer 			bnx_init(ifp);
   4584  1.1  bouyer 			return (1);
   4585  1.1  bouyer 		}
   4586  1.1  bouyer 
   4587  1.1  bouyer 		/* Check for any completed RX frames. */
   4588  1.1  bouyer 		if (sc->status_block->status_rx_quick_consumer_index0 !=
   4589  1.1  bouyer 		    sc->hw_rx_cons)
   4590  1.1  bouyer 			bnx_rx_intr(sc);
   4591  1.1  bouyer 
   4592  1.1  bouyer 		/* Check for any completed TX frames. */
   4593  1.1  bouyer 		if (sc->status_block->status_tx_quick_consumer_index0 !=
   4594  1.1  bouyer 		    sc->hw_tx_cons)
   4595  1.1  bouyer 			bnx_tx_intr(sc);
   4596  1.1  bouyer 
   4597  1.1  bouyer 		/* Save the status block index value for use during the
   4598  1.1  bouyer 		 * next interrupt.
   4599  1.1  bouyer 		 */
   4600  1.1  bouyer 		sc->last_status_idx = sc->status_block->status_idx;
   4601  1.1  bouyer 
   4602  1.1  bouyer 		/* Prevent speculative reads from getting ahead of the
   4603  1.1  bouyer 		 * status block.
   4604  1.1  bouyer 		 */
   4605  1.1  bouyer 		bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
   4606  1.1  bouyer 		    BUS_SPACE_BARRIER_READ);
   4607  1.1  bouyer 
   4608  1.1  bouyer 		/* If there's no work left then exit the isr. */
   4609  1.1  bouyer 		if ((sc->status_block->status_rx_quick_consumer_index0 ==
   4610  1.1  bouyer 		    sc->hw_rx_cons) &&
   4611  1.1  bouyer 		    (sc->status_block->status_tx_quick_consumer_index0 ==
   4612  1.1  bouyer 		    sc->hw_tx_cons))
   4613  1.1  bouyer 			break;
   4614  1.1  bouyer 	}
   4615  1.1  bouyer 
   4616  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
   4617  1.1  bouyer 	    sc->status_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
   4618  1.1  bouyer 
   4619  1.1  bouyer 	/* Re-enable interrupts. */
   4620  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD,
   4621  1.1  bouyer 	    BNX_PCICFG_INT_ACK_CMD_INDEX_VALID | sc->last_status_idx |
   4622  1.1  bouyer             BNX_PCICFG_INT_ACK_CMD_MASK_INT);
   4623  1.1  bouyer 	REG_WR(sc, BNX_PCICFG_INT_ACK_CMD,
   4624  1.1  bouyer 	    BNX_PCICFG_INT_ACK_CMD_INDEX_VALID | sc->last_status_idx);
   4625  1.1  bouyer 
   4626  1.1  bouyer 	/* Handle any frames that arrived while handling the interrupt. */
   4627  1.1  bouyer 	if (ifp->if_flags & IFF_RUNNING && !IFQ_IS_EMPTY(&ifp->if_snd))
   4628  1.1  bouyer 		bnx_start(ifp);
   4629  1.1  bouyer 
   4630  1.1  bouyer 	return (1);
   4631  1.1  bouyer }
   4632  1.1  bouyer 
   4633  1.1  bouyer /****************************************************************************/
   4634  1.1  bouyer /* Programs the various packet receive modes (broadcast and multicast).     */
   4635  1.1  bouyer /*                                                                          */
   4636  1.1  bouyer /* Returns:                                                                 */
   4637  1.1  bouyer /*   Nothing.                                                               */
   4638  1.1  bouyer /****************************************************************************/
   4639  1.1  bouyer void
   4640  1.1  bouyer bnx_set_rx_mode(struct bnx_softc *sc)
   4641  1.1  bouyer {
   4642  1.1  bouyer 	struct ethercom		*ec = &sc->ethercom;
   4643  1.1  bouyer 	struct ifnet		*ifp = &ec->ec_if;
   4644  1.1  bouyer 	struct ether_multi	*enm;
   4645  1.1  bouyer 	struct ether_multistep	step;
   4646  1.1  bouyer 	u_int32_t		hashes[4] = { 0, 0, 0, 0 };
   4647  1.1  bouyer 	u_int32_t		rx_mode, sort_mode;
   4648  1.1  bouyer 	int			h, i;
   4649  1.1  bouyer 
   4650  1.1  bouyer 	/* Initialize receive mode default settings. */
   4651  1.1  bouyer 	rx_mode = sc->rx_mode & ~(BNX_EMAC_RX_MODE_PROMISCUOUS |
   4652  1.1  bouyer 	    BNX_EMAC_RX_MODE_KEEP_VLAN_TAG);
   4653  1.1  bouyer 	sort_mode = 1 | BNX_RPM_SORT_USER0_BC_EN;
   4654  1.1  bouyer 
   4655  1.1  bouyer 	/*
   4656  1.1  bouyer 	 * ASF/IPMI/UMP firmware requires that VLAN tag stripping
   4657  1.1  bouyer 	 * be enbled.
   4658  1.1  bouyer 	 */
   4659  1.1  bouyer 	if (!(sc->bnx_flags & BNX_MFW_ENABLE_FLAG))
   4660  1.1  bouyer 		rx_mode |= BNX_EMAC_RX_MODE_KEEP_VLAN_TAG;
   4661  1.1  bouyer 
   4662  1.1  bouyer 	/*
   4663  1.1  bouyer 	 * Check for promiscuous, all multicast, or selected
   4664  1.1  bouyer 	 * multicast address filtering.
   4665  1.1  bouyer 	 */
   4666  1.1  bouyer 	if (ifp->if_flags & IFF_PROMISC) {
   4667  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Enabling promiscuous mode.\n");
   4668  1.1  bouyer 
   4669  1.1  bouyer 		/* Enable promiscuous mode. */
   4670  1.1  bouyer 		rx_mode |= BNX_EMAC_RX_MODE_PROMISCUOUS;
   4671  1.1  bouyer 		sort_mode |= BNX_RPM_SORT_USER0_PROM_EN;
   4672  1.1  bouyer 	} else if (ifp->if_flags & IFF_ALLMULTI) {
   4673  1.1  bouyer allmulti:
   4674  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Enabling all multicast mode.\n");
   4675  1.1  bouyer 
   4676  1.1  bouyer 		/* Enable all multicast addresses. */
   4677  1.1  bouyer 		for (i = 0; i < NUM_MC_HASH_REGISTERS; i++)
   4678  1.1  bouyer 			REG_WR(sc, BNX_EMAC_MULTICAST_HASH0 + (i * 4),
   4679  1.1  bouyer 			    0xffffffff);
   4680  1.1  bouyer 		sort_mode |= BNX_RPM_SORT_USER0_MC_EN;
   4681  1.1  bouyer 	} else {
   4682  1.1  bouyer 		/* Accept one or more multicast(s). */
   4683  1.1  bouyer 		DBPRINT(sc, BNX_INFO, "Enabling selective multicast mode.\n");
   4684  1.1  bouyer 
   4685  1.1  bouyer 		ETHER_FIRST_MULTI(step, ec, enm);
   4686  1.1  bouyer 		while (enm != NULL) {
   4687  1.1  bouyer 			if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
   4688  1.1  bouyer 			    ETHER_ADDR_LEN)) {
   4689  1.1  bouyer 				ifp->if_flags |= IFF_ALLMULTI;
   4690  1.1  bouyer 				goto allmulti;
   4691  1.1  bouyer 			}
   4692  1.1  bouyer 			h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN) &
   4693  1.1  bouyer 			    0x7F;
   4694  1.1  bouyer 			hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
   4695  1.1  bouyer 			ETHER_NEXT_MULTI(step, enm);
   4696  1.1  bouyer 		}
   4697  1.1  bouyer 
   4698  1.1  bouyer 		for (i = 0; i < 4; i++)
   4699  1.1  bouyer 			REG_WR(sc, BNX_EMAC_MULTICAST_HASH0 + (i * 4),
   4700  1.1  bouyer 			    hashes[i]);
   4701  1.1  bouyer 
   4702  1.1  bouyer 		sort_mode |= BNX_RPM_SORT_USER0_MC_HSH_EN;
   4703  1.1  bouyer 	}
   4704  1.1  bouyer 
   4705  1.1  bouyer 	/* Only make changes if the recive mode has actually changed. */
   4706  1.1  bouyer 	if (rx_mode != sc->rx_mode) {
   4707  1.1  bouyer 		DBPRINT(sc, BNX_VERBOSE, "Enabling new receive mode: 0x%08X\n",
   4708  1.1  bouyer 		    rx_mode);
   4709  1.1  bouyer 
   4710  1.1  bouyer 		sc->rx_mode = rx_mode;
   4711  1.1  bouyer 		REG_WR(sc, BNX_EMAC_RX_MODE, rx_mode);
   4712  1.1  bouyer 	}
   4713  1.1  bouyer 
   4714  1.1  bouyer 	/* Disable and clear the exisitng sort before enabling a new sort. */
   4715  1.1  bouyer 	REG_WR(sc, BNX_RPM_SORT_USER0, 0x0);
   4716  1.1  bouyer 	REG_WR(sc, BNX_RPM_SORT_USER0, sort_mode);
   4717  1.1  bouyer 	REG_WR(sc, BNX_RPM_SORT_USER0, sort_mode | BNX_RPM_SORT_USER0_ENA);
   4718  1.1  bouyer }
   4719  1.1  bouyer 
   4720  1.1  bouyer /****************************************************************************/
   4721  1.1  bouyer /* Called periodically to updates statistics from the controllers           */
   4722  1.1  bouyer /* statistics block.                                                        */
   4723  1.1  bouyer /*                                                                          */
   4724  1.1  bouyer /* Returns:                                                                 */
   4725  1.1  bouyer /*   Nothing.                                                               */
   4726  1.1  bouyer /****************************************************************************/
   4727  1.1  bouyer void
   4728  1.1  bouyer bnx_stats_update(struct bnx_softc *sc)
   4729  1.1  bouyer {
   4730  1.1  bouyer 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   4731  1.1  bouyer 	struct statistics_block	*stats;
   4732  1.1  bouyer 
   4733  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE, "Entering %s()\n", __FUNCTION__);
   4734  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   4735  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   4736  1.1  bouyer 
   4737  1.1  bouyer 	stats = (struct statistics_block *)sc->stats_block;
   4738  1.1  bouyer 
   4739  1.1  bouyer 	/*
   4740  1.1  bouyer 	 * Update the interface statistics from the
   4741  1.1  bouyer 	 * hardware statistics.
   4742  1.1  bouyer 	 */
   4743  1.1  bouyer 	ifp->if_collisions = (u_long)stats->stat_EtherStatsCollisions;
   4744  1.1  bouyer 
   4745  1.1  bouyer 	ifp->if_ierrors = (u_long)stats->stat_EtherStatsUndersizePkts +
   4746  1.1  bouyer 	    (u_long)stats->stat_EtherStatsOverrsizePkts +
   4747  1.1  bouyer 	    (u_long)stats->stat_IfInMBUFDiscards +
   4748  1.1  bouyer 	    (u_long)stats->stat_Dot3StatsAlignmentErrors +
   4749  1.1  bouyer 	    (u_long)stats->stat_Dot3StatsFCSErrors;
   4750  1.1  bouyer 
   4751  1.1  bouyer 	ifp->if_oerrors = (u_long)
   4752  1.1  bouyer 	    stats->stat_emac_tx_stat_dot3statsinternalmactransmiterrors +
   4753  1.1  bouyer 	    (u_long)stats->stat_Dot3StatsExcessiveCollisions +
   4754  1.1  bouyer 	    (u_long)stats->stat_Dot3StatsLateCollisions;
   4755  1.1  bouyer 
   4756  1.1  bouyer 	/*
   4757  1.1  bouyer 	 * Certain controllers don't report
   4758  1.1  bouyer 	 * carrier sense errors correctly.
   4759  1.1  bouyer 	 * See errata E11_5708CA0_1165.
   4760  1.1  bouyer 	 */
   4761  1.1  bouyer 	if (!(BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5706) &&
   4762  1.1  bouyer 	    !(BNX_CHIP_ID(sc) == BNX_CHIP_ID_5708_A0))
   4763  1.1  bouyer 		ifp->if_oerrors += (u_long) stats->stat_Dot3StatsCarrierSenseErrors;
   4764  1.1  bouyer 
   4765  1.1  bouyer 	/*
   4766  1.1  bouyer 	 * Update the sysctl statistics from the
   4767  1.1  bouyer 	 * hardware statistics.
   4768  1.1  bouyer 	 */
   4769  1.1  bouyer 	sc->stat_IfHCInOctets = ((u_int64_t)stats->stat_IfHCInOctets_hi << 32) +
   4770  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCInOctets_lo;
   4771  1.1  bouyer 
   4772  1.1  bouyer 	sc->stat_IfHCInBadOctets =
   4773  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCInBadOctets_hi << 32) +
   4774  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCInBadOctets_lo;
   4775  1.1  bouyer 
   4776  1.1  bouyer 	sc->stat_IfHCOutOctets =
   4777  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCOutOctets_hi << 32) +
   4778  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCOutOctets_lo;
   4779  1.1  bouyer 
   4780  1.1  bouyer 	sc->stat_IfHCOutBadOctets =
   4781  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCOutBadOctets_hi << 32) +
   4782  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCOutBadOctets_lo;
   4783  1.1  bouyer 
   4784  1.1  bouyer 	sc->stat_IfHCInUcastPkts =
   4785  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCInUcastPkts_hi << 32) +
   4786  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCInUcastPkts_lo;
   4787  1.1  bouyer 
   4788  1.1  bouyer 	sc->stat_IfHCInMulticastPkts =
   4789  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCInMulticastPkts_hi << 32) +
   4790  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCInMulticastPkts_lo;
   4791  1.1  bouyer 
   4792  1.1  bouyer 	sc->stat_IfHCInBroadcastPkts =
   4793  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCInBroadcastPkts_hi << 32) +
   4794  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCInBroadcastPkts_lo;
   4795  1.1  bouyer 
   4796  1.1  bouyer 	sc->stat_IfHCOutUcastPkts =
   4797  1.1  bouyer 	   ((u_int64_t) stats->stat_IfHCOutUcastPkts_hi << 32) +
   4798  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCOutUcastPkts_lo;
   4799  1.1  bouyer 
   4800  1.1  bouyer 	sc->stat_IfHCOutMulticastPkts =
   4801  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCOutMulticastPkts_hi << 32) +
   4802  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCOutMulticastPkts_lo;
   4803  1.1  bouyer 
   4804  1.1  bouyer 	sc->stat_IfHCOutBroadcastPkts =
   4805  1.1  bouyer 	    ((u_int64_t) stats->stat_IfHCOutBroadcastPkts_hi << 32) +
   4806  1.1  bouyer 	    (u_int64_t) stats->stat_IfHCOutBroadcastPkts_lo;
   4807  1.1  bouyer 
   4808  1.1  bouyer 	sc->stat_emac_tx_stat_dot3statsinternalmactransmiterrors =
   4809  1.1  bouyer 	    stats->stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
   4810  1.1  bouyer 
   4811  1.1  bouyer 	sc->stat_Dot3StatsCarrierSenseErrors =
   4812  1.1  bouyer 	    stats->stat_Dot3StatsCarrierSenseErrors;
   4813  1.1  bouyer 
   4814  1.1  bouyer 	sc->stat_Dot3StatsFCSErrors = stats->stat_Dot3StatsFCSErrors;
   4815  1.1  bouyer 
   4816  1.1  bouyer 	sc->stat_Dot3StatsAlignmentErrors =
   4817  1.1  bouyer 	    stats->stat_Dot3StatsAlignmentErrors;
   4818  1.1  bouyer 
   4819  1.1  bouyer 	sc->stat_Dot3StatsSingleCollisionFrames =
   4820  1.1  bouyer 	    stats->stat_Dot3StatsSingleCollisionFrames;
   4821  1.1  bouyer 
   4822  1.1  bouyer 	sc->stat_Dot3StatsMultipleCollisionFrames =
   4823  1.1  bouyer 	    stats->stat_Dot3StatsMultipleCollisionFrames;
   4824  1.1  bouyer 
   4825  1.1  bouyer 	sc->stat_Dot3StatsDeferredTransmissions =
   4826  1.1  bouyer 	    stats->stat_Dot3StatsDeferredTransmissions;
   4827  1.1  bouyer 
   4828  1.1  bouyer 	sc->stat_Dot3StatsExcessiveCollisions =
   4829  1.1  bouyer 	    stats->stat_Dot3StatsExcessiveCollisions;
   4830  1.1  bouyer 
   4831  1.1  bouyer 	sc->stat_Dot3StatsLateCollisions = stats->stat_Dot3StatsLateCollisions;
   4832  1.1  bouyer 
   4833  1.1  bouyer 	sc->stat_EtherStatsCollisions = stats->stat_EtherStatsCollisions;
   4834  1.1  bouyer 
   4835  1.1  bouyer 	sc->stat_EtherStatsFragments = stats->stat_EtherStatsFragments;
   4836  1.1  bouyer 
   4837  1.1  bouyer 	sc->stat_EtherStatsJabbers = stats->stat_EtherStatsJabbers;
   4838  1.1  bouyer 
   4839  1.1  bouyer 	sc->stat_EtherStatsUndersizePkts = stats->stat_EtherStatsUndersizePkts;
   4840  1.1  bouyer 
   4841  1.1  bouyer 	sc->stat_EtherStatsOverrsizePkts = stats->stat_EtherStatsOverrsizePkts;
   4842  1.1  bouyer 
   4843  1.1  bouyer 	sc->stat_EtherStatsPktsRx64Octets =
   4844  1.1  bouyer 	    stats->stat_EtherStatsPktsRx64Octets;
   4845  1.1  bouyer 
   4846  1.1  bouyer 	sc->stat_EtherStatsPktsRx65Octetsto127Octets =
   4847  1.1  bouyer 	    stats->stat_EtherStatsPktsRx65Octetsto127Octets;
   4848  1.1  bouyer 
   4849  1.1  bouyer 	sc->stat_EtherStatsPktsRx128Octetsto255Octets =
   4850  1.1  bouyer 	    stats->stat_EtherStatsPktsRx128Octetsto255Octets;
   4851  1.1  bouyer 
   4852  1.1  bouyer 	sc->stat_EtherStatsPktsRx256Octetsto511Octets =
   4853  1.1  bouyer 	    stats->stat_EtherStatsPktsRx256Octetsto511Octets;
   4854  1.1  bouyer 
   4855  1.1  bouyer 	sc->stat_EtherStatsPktsRx512Octetsto1023Octets =
   4856  1.1  bouyer 	    stats->stat_EtherStatsPktsRx512Octetsto1023Octets;
   4857  1.1  bouyer 
   4858  1.1  bouyer 	sc->stat_EtherStatsPktsRx1024Octetsto1522Octets =
   4859  1.1  bouyer 	    stats->stat_EtherStatsPktsRx1024Octetsto1522Octets;
   4860  1.1  bouyer 
   4861  1.1  bouyer 	sc->stat_EtherStatsPktsRx1523Octetsto9022Octets =
   4862  1.1  bouyer 	    stats->stat_EtherStatsPktsRx1523Octetsto9022Octets;
   4863  1.1  bouyer 
   4864  1.1  bouyer 	sc->stat_EtherStatsPktsTx64Octets =
   4865  1.1  bouyer 	    stats->stat_EtherStatsPktsTx64Octets;
   4866  1.1  bouyer 
   4867  1.1  bouyer 	sc->stat_EtherStatsPktsTx65Octetsto127Octets =
   4868  1.1  bouyer 	    stats->stat_EtherStatsPktsTx65Octetsto127Octets;
   4869  1.1  bouyer 
   4870  1.1  bouyer 	sc->stat_EtherStatsPktsTx128Octetsto255Octets =
   4871  1.1  bouyer 	    stats->stat_EtherStatsPktsTx128Octetsto255Octets;
   4872  1.1  bouyer 
   4873  1.1  bouyer 	sc->stat_EtherStatsPktsTx256Octetsto511Octets =
   4874  1.1  bouyer 	    stats->stat_EtherStatsPktsTx256Octetsto511Octets;
   4875  1.1  bouyer 
   4876  1.1  bouyer 	sc->stat_EtherStatsPktsTx512Octetsto1023Octets =
   4877  1.1  bouyer 	    stats->stat_EtherStatsPktsTx512Octetsto1023Octets;
   4878  1.1  bouyer 
   4879  1.1  bouyer 	sc->stat_EtherStatsPktsTx1024Octetsto1522Octets =
   4880  1.1  bouyer 	    stats->stat_EtherStatsPktsTx1024Octetsto1522Octets;
   4881  1.1  bouyer 
   4882  1.1  bouyer 	sc->stat_EtherStatsPktsTx1523Octetsto9022Octets =
   4883  1.1  bouyer 	    stats->stat_EtherStatsPktsTx1523Octetsto9022Octets;
   4884  1.1  bouyer 
   4885  1.1  bouyer 	sc->stat_XonPauseFramesReceived = stats->stat_XonPauseFramesReceived;
   4886  1.1  bouyer 
   4887  1.1  bouyer 	sc->stat_XoffPauseFramesReceived = stats->stat_XoffPauseFramesReceived;
   4888  1.1  bouyer 
   4889  1.1  bouyer 	sc->stat_OutXonSent = stats->stat_OutXonSent;
   4890  1.1  bouyer 
   4891  1.1  bouyer 	sc->stat_OutXoffSent = stats->stat_OutXoffSent;
   4892  1.1  bouyer 
   4893  1.1  bouyer 	sc->stat_FlowControlDone = stats->stat_FlowControlDone;
   4894  1.1  bouyer 
   4895  1.1  bouyer 	sc->stat_MacControlFramesReceived =
   4896  1.1  bouyer 	    stats->stat_MacControlFramesReceived;
   4897  1.1  bouyer 
   4898  1.1  bouyer 	sc->stat_XoffStateEntered = stats->stat_XoffStateEntered;
   4899  1.1  bouyer 
   4900  1.1  bouyer 	sc->stat_IfInFramesL2FilterDiscards =
   4901  1.1  bouyer 	    stats->stat_IfInFramesL2FilterDiscards;
   4902  1.1  bouyer 
   4903  1.1  bouyer 	sc->stat_IfInRuleCheckerDiscards = stats->stat_IfInRuleCheckerDiscards;
   4904  1.1  bouyer 
   4905  1.1  bouyer 	sc->stat_IfInFTQDiscards = stats->stat_IfInFTQDiscards;
   4906  1.1  bouyer 
   4907  1.1  bouyer 	sc->stat_IfInMBUFDiscards = stats->stat_IfInMBUFDiscards;
   4908  1.1  bouyer 
   4909  1.1  bouyer 	sc->stat_IfInRuleCheckerP4Hit = stats->stat_IfInRuleCheckerP4Hit;
   4910  1.1  bouyer 
   4911  1.1  bouyer 	sc->stat_CatchupInRuleCheckerDiscards =
   4912  1.1  bouyer 	    stats->stat_CatchupInRuleCheckerDiscards;
   4913  1.1  bouyer 
   4914  1.1  bouyer 	sc->stat_CatchupInFTQDiscards = stats->stat_CatchupInFTQDiscards;
   4915  1.1  bouyer 
   4916  1.1  bouyer 	sc->stat_CatchupInMBUFDiscards = stats->stat_CatchupInMBUFDiscards;
   4917  1.1  bouyer 
   4918  1.1  bouyer 	sc->stat_CatchupInRuleCheckerP4Hit =
   4919  1.1  bouyer 	    stats->stat_CatchupInRuleCheckerP4Hit;
   4920  1.1  bouyer 
   4921  1.1  bouyer 	DBPRINT(sc, BNX_EXCESSIVE, "Exiting %s()\n", __FUNCTION__);
   4922  1.1  bouyer }
   4923  1.1  bouyer 
   4924  1.1  bouyer void
   4925  1.1  bouyer bnx_tick(void *xsc)
   4926  1.1  bouyer {
   4927  1.1  bouyer 	struct bnx_softc	*sc = xsc;
   4928  1.1  bouyer 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   4929  1.1  bouyer 	struct mii_data		*mii = NULL;
   4930  1.1  bouyer 	u_int32_t		msg;
   4931  1.1  bouyer 
   4932  1.1  bouyer 	/* Tell the firmware that the driver is still running. */
   4933  1.1  bouyer #ifdef BNX_DEBUG
   4934  1.1  bouyer 	msg = (u_int32_t)BNX_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE;
   4935  1.1  bouyer #else
   4936  1.1  bouyer 	msg = (u_int32_t)++sc->bnx_fw_drv_pulse_wr_seq;
   4937  1.1  bouyer #endif
   4938  1.1  bouyer 	REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_PULSE_MB, msg);
   4939  1.1  bouyer 
   4940  1.1  bouyer 	/* Update the statistics from the hardware statistics block. */
   4941  1.1  bouyer 	bnx_stats_update(sc);
   4942  1.1  bouyer 
   4943  1.1  bouyer 	/* Schedule the next tick. */
   4944  1.1  bouyer 	callout_reset(&sc->bnx_timeout, hz, bnx_tick, sc);
   4945  1.1  bouyer 
   4946  1.1  bouyer 	/* If link is up already up then we're done. */
   4947  1.1  bouyer 	if (sc->bnx_link)
   4948  1.1  bouyer 		goto bnx_tick_locked_exit;
   4949  1.1  bouyer 
   4950  1.1  bouyer 	/* DRC - ToDo: Add SerDes support and check SerDes link here. */
   4951  1.1  bouyer 
   4952  1.1  bouyer 	mii = &sc->bnx_mii;
   4953  1.1  bouyer 	mii_tick(mii);
   4954  1.1  bouyer 
   4955  1.1  bouyer 	/* Check if the link has come up. */
   4956  1.1  bouyer 	if (!sc->bnx_link && mii->mii_media_status & IFM_ACTIVE &&
   4957  1.1  bouyer 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
   4958  1.1  bouyer 		sc->bnx_link++;
   4959  1.1  bouyer 		/* Now that link is up, handle any outstanding TX traffic. */
   4960  1.1  bouyer 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
   4961  1.1  bouyer 			bnx_start(ifp);
   4962  1.1  bouyer 	}
   4963  1.1  bouyer 
   4964  1.1  bouyer bnx_tick_locked_exit:
   4965  1.1  bouyer 	return;
   4966  1.1  bouyer }
   4967  1.1  bouyer 
   4968  1.1  bouyer /****************************************************************************/
   4969  1.1  bouyer /* BNX Debug Routines                                                       */
   4970  1.1  bouyer /****************************************************************************/
   4971  1.1  bouyer #ifdef BNX_DEBUG
   4972  1.1  bouyer 
   4973  1.1  bouyer /****************************************************************************/
   4974  1.1  bouyer /* Prints out information about an mbuf.                                    */
   4975  1.1  bouyer /*                                                                          */
   4976  1.1  bouyer /* Returns:                                                                 */
   4977  1.1  bouyer /*   Nothing.                                                               */
   4978  1.1  bouyer /****************************************************************************/
   4979  1.1  bouyer void
   4980  1.1  bouyer bnx_dump_mbuf(struct bnx_softc *sc, struct mbuf *m)
   4981  1.1  bouyer {
   4982  1.1  bouyer 	struct mbuf		*mp = m;
   4983  1.1  bouyer 
   4984  1.1  bouyer 	if (m == NULL) {
   4985  1.1  bouyer 		/* Index out of range. */
   4986  1.1  bouyer 		aprint_error("mbuf ptr is null!\n");
   4987  1.1  bouyer 		return;
   4988  1.1  bouyer 	}
   4989  1.1  bouyer 
   4990  1.1  bouyer 	while (mp) {
   4991  1.1  bouyer 		aprint_debug("mbuf: vaddr = %p, m_len = %d, m_flags = ",
   4992  1.1  bouyer 		    mp, mp->m_len);
   4993  1.1  bouyer 
   4994  1.1  bouyer 		if (mp->m_flags & M_EXT)
   4995  1.1  bouyer 			aprint_debug("M_EXT ");
   4996  1.1  bouyer 		if (mp->m_flags & M_PKTHDR)
   4997  1.1  bouyer 			aprint_debug("M_PKTHDR ");
   4998  1.1  bouyer 		aprint_debug("\n");
   4999  1.1  bouyer 
   5000  1.1  bouyer 		if (mp->m_flags & M_EXT)
   5001  1.1  bouyer 			aprint_debug("- m_ext: vaddr = %p, ext_size = 0x%04zX\n",
   5002  1.1  bouyer 			    mp, mp->m_ext.ext_size);
   5003  1.1  bouyer 
   5004  1.1  bouyer 		mp = mp->m_next;
   5005  1.1  bouyer 	}
   5006  1.1  bouyer }
   5007  1.1  bouyer 
   5008  1.1  bouyer /****************************************************************************/
   5009  1.1  bouyer /* Prints out the mbufs in the TX mbuf chain.                               */
   5010  1.1  bouyer /*                                                                          */
   5011  1.1  bouyer /* Returns:                                                                 */
   5012  1.1  bouyer /*   Nothing.                                                               */
   5013  1.1  bouyer /****************************************************************************/
   5014  1.1  bouyer void
   5015  1.1  bouyer bnx_dump_tx_mbuf_chain(struct bnx_softc *sc, int chain_prod, int count)
   5016  1.1  bouyer {
   5017  1.1  bouyer 	struct mbuf		*m;
   5018  1.1  bouyer 	int			i;
   5019  1.1  bouyer 
   5020  1.1  bouyer 	BNX_PRINTF(sc,
   5021  1.1  bouyer 	    "----------------------------"
   5022  1.1  bouyer 	    "  tx mbuf data  "
   5023  1.1  bouyer 	    "----------------------------\n");
   5024  1.1  bouyer 
   5025  1.1  bouyer 	for (i = 0; i < count; i++) {
   5026  1.1  bouyer 	 	m = sc->tx_mbuf_ptr[chain_prod];
   5027  1.1  bouyer 		BNX_PRINTF(sc, "txmbuf[%d]\n", chain_prod);
   5028  1.1  bouyer 		bnx_dump_mbuf(sc, m);
   5029  1.1  bouyer 		chain_prod = TX_CHAIN_IDX(NEXT_TX_BD(chain_prod));
   5030  1.1  bouyer 	}
   5031  1.1  bouyer 
   5032  1.1  bouyer 	BNX_PRINTF(sc,
   5033  1.1  bouyer 	    "--------------------------------------------"
   5034  1.1  bouyer 	    "----------------------------\n");
   5035  1.1  bouyer }
   5036  1.1  bouyer 
   5037  1.1  bouyer /*
   5038  1.1  bouyer  * This routine prints the RX mbuf chain.
   5039  1.1  bouyer  */
   5040  1.1  bouyer void
   5041  1.1  bouyer bnx_dump_rx_mbuf_chain(struct bnx_softc *sc, int chain_prod, int count)
   5042  1.1  bouyer {
   5043  1.1  bouyer 	struct mbuf		*m;
   5044  1.1  bouyer 	int			i;
   5045  1.1  bouyer 
   5046  1.1  bouyer 	BNX_PRINTF(sc,
   5047  1.1  bouyer 	    "----------------------------"
   5048  1.1  bouyer 	    "  rx mbuf data  "
   5049  1.1  bouyer 	    "----------------------------\n");
   5050  1.1  bouyer 
   5051  1.1  bouyer 	for (i = 0; i < count; i++) {
   5052  1.1  bouyer 	 	m = sc->rx_mbuf_ptr[chain_prod];
   5053  1.1  bouyer 		BNX_PRINTF(sc, "rxmbuf[0x%04X]\n", chain_prod);
   5054  1.1  bouyer 		bnx_dump_mbuf(sc, m);
   5055  1.1  bouyer 		chain_prod = RX_CHAIN_IDX(NEXT_RX_BD(chain_prod));
   5056  1.1  bouyer 	}
   5057  1.1  bouyer 
   5058  1.1  bouyer 
   5059  1.1  bouyer 	BNX_PRINTF(sc,
   5060  1.1  bouyer 	    "--------------------------------------------"
   5061  1.1  bouyer 	    "----------------------------\n");
   5062  1.1  bouyer }
   5063  1.1  bouyer 
   5064  1.1  bouyer void
   5065  1.1  bouyer bnx_dump_txbd(struct bnx_softc *sc, int idx, struct tx_bd *txbd)
   5066  1.1  bouyer {
   5067  1.1  bouyer 	if (idx > MAX_TX_BD)
   5068  1.1  bouyer 		/* Index out of range. */
   5069  1.1  bouyer 		BNX_PRINTF(sc, "tx_bd[0x%04X]: Invalid tx_bd index!\n", idx);
   5070  1.1  bouyer 	else if ((idx & USABLE_TX_BD_PER_PAGE) == USABLE_TX_BD_PER_PAGE)
   5071  1.1  bouyer 		/* TX Chain page pointer. */
   5072  1.1  bouyer 		BNX_PRINTF(sc, "tx_bd[0x%04X]: haddr = 0x%08X:%08X, chain "
   5073  1.1  bouyer 		    "page pointer\n", idx, txbd->tx_bd_haddr_hi,
   5074  1.1  bouyer 		    txbd->tx_bd_haddr_lo);
   5075  1.1  bouyer 	else
   5076  1.1  bouyer 		/* Normal tx_bd entry. */
   5077  1.1  bouyer 		BNX_PRINTF(sc, "tx_bd[0x%04X]: haddr = 0x%08X:%08X, nbytes = "
   5078  1.1  bouyer 		    "0x%08X, flags = 0x%08X\n", idx,
   5079  1.1  bouyer 		    txbd->tx_bd_haddr_hi, txbd->tx_bd_haddr_lo,
   5080  1.1  bouyer 		    txbd->tx_bd_mss_nbytes, txbd->tx_bd_vlan_tag_flags);
   5081  1.1  bouyer }
   5082  1.1  bouyer 
   5083  1.1  bouyer void
   5084  1.1  bouyer bnx_dump_rxbd(struct bnx_softc *sc, int idx, struct rx_bd *rxbd)
   5085  1.1  bouyer {
   5086  1.1  bouyer 	if (idx > MAX_RX_BD)
   5087  1.1  bouyer 		/* Index out of range. */
   5088  1.1  bouyer 		BNX_PRINTF(sc, "rx_bd[0x%04X]: Invalid rx_bd index!\n", idx);
   5089  1.1  bouyer 	else if ((idx & USABLE_RX_BD_PER_PAGE) == USABLE_RX_BD_PER_PAGE)
   5090  1.1  bouyer 		/* TX Chain page pointer. */
   5091  1.1  bouyer 		BNX_PRINTF(sc, "rx_bd[0x%04X]: haddr = 0x%08X:%08X, chain page "
   5092  1.1  bouyer 		    "pointer\n", idx, rxbd->rx_bd_haddr_hi,
   5093  1.1  bouyer 		    rxbd->rx_bd_haddr_lo);
   5094  1.1  bouyer 	else
   5095  1.1  bouyer 		/* Normal tx_bd entry. */
   5096  1.1  bouyer 		BNX_PRINTF(sc, "rx_bd[0x%04X]: haddr = 0x%08X:%08X, nbytes = "
   5097  1.1  bouyer 		    "0x%08X, flags = 0x%08X\n", idx,
   5098  1.1  bouyer 			rxbd->rx_bd_haddr_hi, rxbd->rx_bd_haddr_lo,
   5099  1.1  bouyer 			rxbd->rx_bd_len, rxbd->rx_bd_flags);
   5100  1.1  bouyer }
   5101  1.1  bouyer 
   5102  1.1  bouyer void
   5103  1.1  bouyer bnx_dump_l2fhdr(struct bnx_softc *sc, int idx, struct l2_fhdr *l2fhdr)
   5104  1.1  bouyer {
   5105  1.1  bouyer 	BNX_PRINTF(sc, "l2_fhdr[0x%04X]: status = 0x%08X, "
   5106  1.1  bouyer 	    "pkt_len = 0x%04X, vlan = 0x%04x, ip_xsum = 0x%04X, "
   5107  1.1  bouyer 	    "tcp_udp_xsum = 0x%04X\n", idx,
   5108  1.1  bouyer 	    l2fhdr->l2_fhdr_status, l2fhdr->l2_fhdr_pkt_len,
   5109  1.1  bouyer 	    l2fhdr->l2_fhdr_vlan_tag, l2fhdr->l2_fhdr_ip_xsum,
   5110  1.1  bouyer 	    l2fhdr->l2_fhdr_tcp_udp_xsum);
   5111  1.1  bouyer }
   5112  1.1  bouyer 
   5113  1.1  bouyer /*
   5114  1.1  bouyer  * This routine prints the TX chain.
   5115  1.1  bouyer  */
   5116  1.1  bouyer void
   5117  1.1  bouyer bnx_dump_tx_chain(struct bnx_softc *sc, int tx_prod, int count)
   5118  1.1  bouyer {
   5119  1.1  bouyer 	struct tx_bd		*txbd;
   5120  1.1  bouyer 	int			i;
   5121  1.1  bouyer 
   5122  1.1  bouyer 	/* First some info about the tx_bd chain structure. */
   5123  1.1  bouyer 	BNX_PRINTF(sc,
   5124  1.1  bouyer 	    "----------------------------"
   5125  1.1  bouyer 	    "  tx_bd  chain  "
   5126  1.1  bouyer 	    "----------------------------\n");
   5127  1.1  bouyer 
   5128  1.1  bouyer 	BNX_PRINTF(sc,
   5129  1.1  bouyer 	    "page size      = 0x%08X, tx chain pages        = 0x%08X\n",
   5130  1.1  bouyer 	    (u_int32_t)BCM_PAGE_SIZE, (u_int32_t) TX_PAGES);
   5131  1.1  bouyer 
   5132  1.1  bouyer 	BNX_PRINTF(sc,
   5133  1.1  bouyer 	    "tx_bd per page = 0x%08X, usable tx_bd per page = 0x%08X\n",
   5134  1.1  bouyer 	    (u_int32_t)TOTAL_TX_BD_PER_PAGE, (u_int32_t)USABLE_TX_BD_PER_PAGE);
   5135  1.1  bouyer 
   5136  1.1  bouyer 	BNX_PRINTF(sc, "total tx_bd    = 0x%08X\n", (u_int32_t)TOTAL_TX_BD);
   5137  1.1  bouyer 
   5138  1.1  bouyer 	BNX_PRINTF(sc, ""
   5139  1.1  bouyer 	    "-----------------------------"
   5140  1.1  bouyer 	    "   tx_bd data   "
   5141  1.1  bouyer 	    "-----------------------------\n");
   5142  1.1  bouyer 
   5143  1.1  bouyer 	/* Now print out the tx_bd's themselves. */
   5144  1.1  bouyer 	for (i = 0; i < count; i++) {
   5145  1.1  bouyer 	 	txbd = &sc->tx_bd_chain[TX_PAGE(tx_prod)][TX_IDX(tx_prod)];
   5146  1.1  bouyer 		bnx_dump_txbd(sc, tx_prod, txbd);
   5147  1.1  bouyer 		tx_prod = TX_CHAIN_IDX(NEXT_TX_BD(tx_prod));
   5148  1.1  bouyer 	}
   5149  1.1  bouyer 
   5150  1.1  bouyer 	BNX_PRINTF(sc,
   5151  1.1  bouyer 	    "-----------------------------"
   5152  1.1  bouyer 	    "--------------"
   5153  1.1  bouyer 	    "-----------------------------\n");
   5154  1.1  bouyer }
   5155  1.1  bouyer 
   5156  1.1  bouyer /*
   5157  1.1  bouyer  * This routine prints the RX chain.
   5158  1.1  bouyer  */
   5159  1.1  bouyer void
   5160  1.1  bouyer bnx_dump_rx_chain(struct bnx_softc *sc, int rx_prod, int count)
   5161  1.1  bouyer {
   5162  1.1  bouyer 	struct rx_bd		*rxbd;
   5163  1.1  bouyer 	int			i;
   5164  1.1  bouyer 
   5165  1.1  bouyer 	/* First some info about the tx_bd chain structure. */
   5166  1.1  bouyer 	BNX_PRINTF(sc,
   5167  1.1  bouyer 	    "----------------------------"
   5168  1.1  bouyer 	    "  rx_bd  chain  "
   5169  1.1  bouyer 	    "----------------------------\n");
   5170  1.1  bouyer 
   5171  1.1  bouyer 	BNX_PRINTF(sc, "----- RX_BD Chain -----\n");
   5172  1.1  bouyer 
   5173  1.1  bouyer 	BNX_PRINTF(sc,
   5174  1.1  bouyer 	    "page size      = 0x%08X, rx chain pages        = 0x%08X\n",
   5175  1.1  bouyer 	    (u_int32_t)BCM_PAGE_SIZE, (u_int32_t)RX_PAGES);
   5176  1.1  bouyer 
   5177  1.1  bouyer 	BNX_PRINTF(sc,
   5178  1.1  bouyer 	    "rx_bd per page = 0x%08X, usable rx_bd per page = 0x%08X\n",
   5179  1.1  bouyer 	    (u_int32_t)TOTAL_RX_BD_PER_PAGE, (u_int32_t)USABLE_RX_BD_PER_PAGE);
   5180  1.1  bouyer 
   5181  1.1  bouyer 	BNX_PRINTF(sc, "total rx_bd    = 0x%08X\n", (u_int32_t)TOTAL_RX_BD);
   5182  1.1  bouyer 
   5183  1.1  bouyer 	BNX_PRINTF(sc,
   5184  1.1  bouyer 	    "----------------------------"
   5185  1.1  bouyer 	    "   rx_bd data   "
   5186  1.1  bouyer 	    "----------------------------\n");
   5187  1.1  bouyer 
   5188  1.1  bouyer 	/* Now print out the rx_bd's themselves. */
   5189  1.1  bouyer 	for (i = 0; i < count; i++) {
   5190  1.1  bouyer 		rxbd = &sc->rx_bd_chain[RX_PAGE(rx_prod)][RX_IDX(rx_prod)];
   5191  1.1  bouyer 		bnx_dump_rxbd(sc, rx_prod, rxbd);
   5192  1.1  bouyer 		rx_prod = RX_CHAIN_IDX(NEXT_RX_BD(rx_prod));
   5193  1.1  bouyer 	}
   5194  1.1  bouyer 
   5195  1.1  bouyer 	BNX_PRINTF(sc,
   5196  1.1  bouyer 	    "----------------------------"
   5197  1.1  bouyer 	    "--------------"
   5198  1.1  bouyer 	    "----------------------------\n");
   5199  1.1  bouyer }
   5200  1.1  bouyer 
   5201  1.1  bouyer /*
   5202  1.1  bouyer  * This routine prints the status block.
   5203  1.1  bouyer  */
   5204  1.1  bouyer void
   5205  1.1  bouyer bnx_dump_status_block(struct bnx_softc *sc)
   5206  1.1  bouyer {
   5207  1.1  bouyer 	struct status_block	*sblk;
   5208  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   5209  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   5210  1.1  bouyer 
   5211  1.1  bouyer 	sblk = sc->status_block;
   5212  1.1  bouyer 
   5213  1.1  bouyer    	BNX_PRINTF(sc, "----------------------------- Status Block "
   5214  1.1  bouyer 	    "-----------------------------\n");
   5215  1.1  bouyer 
   5216  1.1  bouyer 	BNX_PRINTF(sc,
   5217  1.1  bouyer 	    "attn_bits  = 0x%08X, attn_bits_ack = 0x%08X, index = 0x%04X\n",
   5218  1.1  bouyer 	    sblk->status_attn_bits, sblk->status_attn_bits_ack,
   5219  1.1  bouyer 	    sblk->status_idx);
   5220  1.1  bouyer 
   5221  1.1  bouyer 	BNX_PRINTF(sc, "rx_cons0   = 0x%08X, tx_cons0      = 0x%08X\n",
   5222  1.1  bouyer 	    sblk->status_rx_quick_consumer_index0,
   5223  1.1  bouyer 	    sblk->status_tx_quick_consumer_index0);
   5224  1.1  bouyer 
   5225  1.1  bouyer 	BNX_PRINTF(sc, "status_idx = 0x%04X\n", sblk->status_idx);
   5226  1.1  bouyer 
   5227  1.1  bouyer 	/* Theses indices are not used for normal L2 drivers. */
   5228  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index1 ||
   5229  1.1  bouyer 		sblk->status_tx_quick_consumer_index1)
   5230  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons1  = 0x%08X, tx_cons1      = 0x%08X\n",
   5231  1.1  bouyer 		    sblk->status_rx_quick_consumer_index1,
   5232  1.1  bouyer 		    sblk->status_tx_quick_consumer_index1);
   5233  1.1  bouyer 
   5234  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index2 ||
   5235  1.1  bouyer 		sblk->status_tx_quick_consumer_index2)
   5236  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons2  = 0x%08X, tx_cons2      = 0x%08X\n",
   5237  1.1  bouyer 		    sblk->status_rx_quick_consumer_index2,
   5238  1.1  bouyer 		    sblk->status_tx_quick_consumer_index2);
   5239  1.1  bouyer 
   5240  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index3 ||
   5241  1.1  bouyer 		sblk->status_tx_quick_consumer_index3)
   5242  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons3  = 0x%08X, tx_cons3      = 0x%08X\n",
   5243  1.1  bouyer 		    sblk->status_rx_quick_consumer_index3,
   5244  1.1  bouyer 		    sblk->status_tx_quick_consumer_index3);
   5245  1.1  bouyer 
   5246  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index4 ||
   5247  1.1  bouyer 		sblk->status_rx_quick_consumer_index5)
   5248  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons4  = 0x%08X, rx_cons5      = 0x%08X\n",
   5249  1.1  bouyer 		    sblk->status_rx_quick_consumer_index4,
   5250  1.1  bouyer 		    sblk->status_rx_quick_consumer_index5);
   5251  1.1  bouyer 
   5252  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index6 ||
   5253  1.1  bouyer 		sblk->status_rx_quick_consumer_index7)
   5254  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons6  = 0x%08X, rx_cons7      = 0x%08X\n",
   5255  1.1  bouyer 		    sblk->status_rx_quick_consumer_index6,
   5256  1.1  bouyer 		    sblk->status_rx_quick_consumer_index7);
   5257  1.1  bouyer 
   5258  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index8 ||
   5259  1.1  bouyer 		sblk->status_rx_quick_consumer_index9)
   5260  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons8  = 0x%08X, rx_cons9      = 0x%08X\n",
   5261  1.1  bouyer 		    sblk->status_rx_quick_consumer_index8,
   5262  1.1  bouyer 		    sblk->status_rx_quick_consumer_index9);
   5263  1.1  bouyer 
   5264  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index10 ||
   5265  1.1  bouyer 		sblk->status_rx_quick_consumer_index11)
   5266  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons10 = 0x%08X, rx_cons11     = 0x%08X\n",
   5267  1.1  bouyer 		    sblk->status_rx_quick_consumer_index10,
   5268  1.1  bouyer 		    sblk->status_rx_quick_consumer_index11);
   5269  1.1  bouyer 
   5270  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index12 ||
   5271  1.1  bouyer 		sblk->status_rx_quick_consumer_index13)
   5272  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons12 = 0x%08X, rx_cons13     = 0x%08X\n",
   5273  1.1  bouyer 		    sblk->status_rx_quick_consumer_index12,
   5274  1.1  bouyer 		    sblk->status_rx_quick_consumer_index13);
   5275  1.1  bouyer 
   5276  1.1  bouyer 	if (sblk->status_rx_quick_consumer_index14 ||
   5277  1.1  bouyer 		sblk->status_rx_quick_consumer_index15)
   5278  1.1  bouyer 		BNX_PRINTF(sc, "rx_cons14 = 0x%08X, rx_cons15     = 0x%08X\n",
   5279  1.1  bouyer 		    sblk->status_rx_quick_consumer_index14,
   5280  1.1  bouyer 		    sblk->status_rx_quick_consumer_index15);
   5281  1.1  bouyer 
   5282  1.1  bouyer 	if (sblk->status_completion_producer_index ||
   5283  1.1  bouyer 		sblk->status_cmd_consumer_index)
   5284  1.1  bouyer 		BNX_PRINTF(sc, "com_prod  = 0x%08X, cmd_cons      = 0x%08X\n",
   5285  1.1  bouyer 		    sblk->status_completion_producer_index,
   5286  1.1  bouyer 		    sblk->status_cmd_consumer_index);
   5287  1.1  bouyer 
   5288  1.1  bouyer 	BNX_PRINTF(sc, "-------------------------------------------"
   5289  1.1  bouyer 	    "-----------------------------\n");
   5290  1.1  bouyer }
   5291  1.1  bouyer 
   5292  1.1  bouyer /*
   5293  1.1  bouyer  * This routine prints the statistics block.
   5294  1.1  bouyer  */
   5295  1.1  bouyer void
   5296  1.1  bouyer bnx_dump_stats_block(struct bnx_softc *sc)
   5297  1.1  bouyer {
   5298  1.1  bouyer 	struct statistics_block	*sblk;
   5299  1.1  bouyer 	bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0, BNX_STATUS_BLK_SZ,
   5300  1.1  bouyer 	    BUS_DMASYNC_POSTREAD);
   5301  1.1  bouyer 
   5302  1.1  bouyer 	sblk = sc->stats_block;
   5303  1.1  bouyer 
   5304  1.1  bouyer 	BNX_PRINTF(sc, ""
   5305  1.1  bouyer 	    "-----------------------------"
   5306  1.1  bouyer 	    " Stats  Block "
   5307  1.1  bouyer 	    "-----------------------------\n");
   5308  1.1  bouyer 
   5309  1.1  bouyer 	BNX_PRINTF(sc, "IfHcInOctets         = 0x%08X:%08X, "
   5310  1.1  bouyer 	    "IfHcInBadOctets      = 0x%08X:%08X\n",
   5311  1.1  bouyer 	    sblk->stat_IfHCInOctets_hi, sblk->stat_IfHCInOctets_lo,
   5312  1.1  bouyer 	    sblk->stat_IfHCInBadOctets_hi, sblk->stat_IfHCInBadOctets_lo);
   5313  1.1  bouyer 
   5314  1.1  bouyer 	BNX_PRINTF(sc, "IfHcOutOctets        = 0x%08X:%08X, "
   5315  1.1  bouyer 	    "IfHcOutBadOctets     = 0x%08X:%08X\n",
   5316  1.1  bouyer 	    sblk->stat_IfHCOutOctets_hi, sblk->stat_IfHCOutOctets_lo,
   5317  1.1  bouyer 	    sblk->stat_IfHCOutBadOctets_hi, sblk->stat_IfHCOutBadOctets_lo);
   5318  1.1  bouyer 
   5319  1.1  bouyer 	BNX_PRINTF(sc, "IfHcInUcastPkts      = 0x%08X:%08X, "
   5320  1.1  bouyer 	    "IfHcInMulticastPkts  = 0x%08X:%08X\n",
   5321  1.1  bouyer 	    sblk->stat_IfHCInUcastPkts_hi, sblk->stat_IfHCInUcastPkts_lo,
   5322  1.1  bouyer 	    sblk->stat_IfHCInMulticastPkts_hi,
   5323  1.1  bouyer 	    sblk->stat_IfHCInMulticastPkts_lo);
   5324  1.1  bouyer 
   5325  1.1  bouyer 	BNX_PRINTF(sc, "IfHcInBroadcastPkts  = 0x%08X:%08X, "
   5326  1.1  bouyer 	    "IfHcOutUcastPkts     = 0x%08X:%08X\n",
   5327  1.1  bouyer 	    sblk->stat_IfHCInBroadcastPkts_hi,
   5328  1.1  bouyer 	    sblk->stat_IfHCInBroadcastPkts_lo,
   5329  1.1  bouyer 	    sblk->stat_IfHCOutUcastPkts_hi,
   5330  1.1  bouyer 	    sblk->stat_IfHCOutUcastPkts_lo);
   5331  1.1  bouyer 
   5332  1.1  bouyer 	BNX_PRINTF(sc, "IfHcOutMulticastPkts = 0x%08X:%08X, "
   5333  1.1  bouyer 	    "IfHcOutBroadcastPkts = 0x%08X:%08X\n",
   5334  1.1  bouyer 	    sblk->stat_IfHCOutMulticastPkts_hi,
   5335  1.1  bouyer 	    sblk->stat_IfHCOutMulticastPkts_lo,
   5336  1.1  bouyer 	    sblk->stat_IfHCOutBroadcastPkts_hi,
   5337  1.1  bouyer 	    sblk->stat_IfHCOutBroadcastPkts_lo);
   5338  1.1  bouyer 
   5339  1.1  bouyer 	if (sblk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors)
   5340  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5341  1.1  bouyer 		    "emac_tx_stat_dot3statsinternalmactransmiterrors\n",
   5342  1.1  bouyer 		    sblk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors);
   5343  1.1  bouyer 
   5344  1.1  bouyer 	if (sblk->stat_Dot3StatsCarrierSenseErrors)
   5345  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsCarrierSenseErrors\n",
   5346  1.1  bouyer 		    sblk->stat_Dot3StatsCarrierSenseErrors);
   5347  1.1  bouyer 
   5348  1.1  bouyer 	if (sblk->stat_Dot3StatsFCSErrors)
   5349  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsFCSErrors\n",
   5350  1.1  bouyer 		    sblk->stat_Dot3StatsFCSErrors);
   5351  1.1  bouyer 
   5352  1.1  bouyer 	if (sblk->stat_Dot3StatsAlignmentErrors)
   5353  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsAlignmentErrors\n",
   5354  1.1  bouyer 		    sblk->stat_Dot3StatsAlignmentErrors);
   5355  1.1  bouyer 
   5356  1.1  bouyer 	if (sblk->stat_Dot3StatsSingleCollisionFrames)
   5357  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsSingleCollisionFrames\n",
   5358  1.1  bouyer 		    sblk->stat_Dot3StatsSingleCollisionFrames);
   5359  1.1  bouyer 
   5360  1.1  bouyer 	if (sblk->stat_Dot3StatsMultipleCollisionFrames)
   5361  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsMultipleCollisionFrames\n",
   5362  1.1  bouyer 		    sblk->stat_Dot3StatsMultipleCollisionFrames);
   5363  1.1  bouyer 
   5364  1.1  bouyer 	if (sblk->stat_Dot3StatsDeferredTransmissions)
   5365  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsDeferredTransmissions\n",
   5366  1.1  bouyer 		    sblk->stat_Dot3StatsDeferredTransmissions);
   5367  1.1  bouyer 
   5368  1.1  bouyer 	if (sblk->stat_Dot3StatsExcessiveCollisions)
   5369  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsExcessiveCollisions\n",
   5370  1.1  bouyer 		    sblk->stat_Dot3StatsExcessiveCollisions);
   5371  1.1  bouyer 
   5372  1.1  bouyer 	if (sblk->stat_Dot3StatsLateCollisions)
   5373  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : Dot3StatsLateCollisions\n",
   5374  1.1  bouyer 		    sblk->stat_Dot3StatsLateCollisions);
   5375  1.1  bouyer 
   5376  1.1  bouyer 	if (sblk->stat_EtherStatsCollisions)
   5377  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsCollisions\n",
   5378  1.1  bouyer 		    sblk->stat_EtherStatsCollisions);
   5379  1.1  bouyer 
   5380  1.1  bouyer 	if (sblk->stat_EtherStatsFragments)
   5381  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsFragments\n",
   5382  1.1  bouyer 		    sblk->stat_EtherStatsFragments);
   5383  1.1  bouyer 
   5384  1.1  bouyer 	if (sblk->stat_EtherStatsJabbers)
   5385  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsJabbers\n",
   5386  1.1  bouyer 		    sblk->stat_EtherStatsJabbers);
   5387  1.1  bouyer 
   5388  1.1  bouyer 	if (sblk->stat_EtherStatsUndersizePkts)
   5389  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsUndersizePkts\n",
   5390  1.1  bouyer 		    sblk->stat_EtherStatsUndersizePkts);
   5391  1.1  bouyer 
   5392  1.1  bouyer 	if (sblk->stat_EtherStatsOverrsizePkts)
   5393  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsOverrsizePkts\n",
   5394  1.1  bouyer 		    sblk->stat_EtherStatsOverrsizePkts);
   5395  1.1  bouyer 
   5396  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx64Octets)
   5397  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsPktsRx64Octets\n",
   5398  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx64Octets);
   5399  1.1  bouyer 
   5400  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx65Octetsto127Octets)
   5401  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsPktsRx65Octetsto127Octets\n",
   5402  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx65Octetsto127Octets);
   5403  1.1  bouyer 
   5404  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx128Octetsto255Octets)
   5405  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5406  1.1  bouyer 		    "EtherStatsPktsRx128Octetsto255Octets\n",
   5407  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx128Octetsto255Octets);
   5408  1.1  bouyer 
   5409  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx256Octetsto511Octets)
   5410  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5411  1.1  bouyer 		    "EtherStatsPktsRx256Octetsto511Octets\n",
   5412  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx256Octetsto511Octets);
   5413  1.1  bouyer 
   5414  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx512Octetsto1023Octets)
   5415  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5416  1.1  bouyer 		    "EtherStatsPktsRx512Octetsto1023Octets\n",
   5417  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx512Octetsto1023Octets);
   5418  1.1  bouyer 
   5419  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx1024Octetsto1522Octets)
   5420  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5421  1.1  bouyer 		    "EtherStatsPktsRx1024Octetsto1522Octets\n",
   5422  1.1  bouyer 		sblk->stat_EtherStatsPktsRx1024Octetsto1522Octets);
   5423  1.1  bouyer 
   5424  1.1  bouyer 	if (sblk->stat_EtherStatsPktsRx1523Octetsto9022Octets)
   5425  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5426  1.1  bouyer 		    "EtherStatsPktsRx1523Octetsto9022Octets\n",
   5427  1.1  bouyer 		    sblk->stat_EtherStatsPktsRx1523Octetsto9022Octets);
   5428  1.1  bouyer 
   5429  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx64Octets)
   5430  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsPktsTx64Octets\n",
   5431  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx64Octets);
   5432  1.1  bouyer 
   5433  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx65Octetsto127Octets)
   5434  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : EtherStatsPktsTx65Octetsto127Octets\n",
   5435  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx65Octetsto127Octets);
   5436  1.1  bouyer 
   5437  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx128Octetsto255Octets)
   5438  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5439  1.1  bouyer 		    "EtherStatsPktsTx128Octetsto255Octets\n",
   5440  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx128Octetsto255Octets);
   5441  1.1  bouyer 
   5442  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx256Octetsto511Octets)
   5443  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5444  1.1  bouyer 		    "EtherStatsPktsTx256Octetsto511Octets\n",
   5445  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx256Octetsto511Octets);
   5446  1.1  bouyer 
   5447  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx512Octetsto1023Octets)
   5448  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5449  1.1  bouyer 		    "EtherStatsPktsTx512Octetsto1023Octets\n",
   5450  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx512Octetsto1023Octets);
   5451  1.1  bouyer 
   5452  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx1024Octetsto1522Octets)
   5453  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5454  1.1  bouyer 		    "EtherStatsPktsTx1024Octetsto1522Octets\n",
   5455  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx1024Octetsto1522Octets);
   5456  1.1  bouyer 
   5457  1.1  bouyer 	if (sblk->stat_EtherStatsPktsTx1523Octetsto9022Octets)
   5458  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : "
   5459  1.1  bouyer 		    "EtherStatsPktsTx1523Octetsto9022Octets\n",
   5460  1.1  bouyer 		    sblk->stat_EtherStatsPktsTx1523Octetsto9022Octets);
   5461  1.1  bouyer 
   5462  1.1  bouyer 	if (sblk->stat_XonPauseFramesReceived)
   5463  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : XonPauseFramesReceived\n",
   5464  1.1  bouyer 		    sblk->stat_XonPauseFramesReceived);
   5465  1.1  bouyer 
   5466  1.1  bouyer 	if (sblk->stat_XoffPauseFramesReceived)
   5467  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : XoffPauseFramesReceived\n",
   5468  1.1  bouyer 		    sblk->stat_XoffPauseFramesReceived);
   5469  1.1  bouyer 
   5470  1.1  bouyer 	if (sblk->stat_OutXonSent)
   5471  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : OutXonSent\n",
   5472  1.1  bouyer 		    sblk->stat_OutXonSent);
   5473  1.1  bouyer 
   5474  1.1  bouyer 	if (sblk->stat_OutXoffSent)
   5475  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : OutXoffSent\n",
   5476  1.1  bouyer 		    sblk->stat_OutXoffSent);
   5477  1.1  bouyer 
   5478  1.1  bouyer 	if (sblk->stat_FlowControlDone)
   5479  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : FlowControlDone\n",
   5480  1.1  bouyer 		    sblk->stat_FlowControlDone);
   5481  1.1  bouyer 
   5482  1.1  bouyer 	if (sblk->stat_MacControlFramesReceived)
   5483  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : MacControlFramesReceived\n",
   5484  1.1  bouyer 		    sblk->stat_MacControlFramesReceived);
   5485  1.1  bouyer 
   5486  1.1  bouyer 	if (sblk->stat_XoffStateEntered)
   5487  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : XoffStateEntered\n",
   5488  1.1  bouyer 		    sblk->stat_XoffStateEntered);
   5489  1.1  bouyer 
   5490  1.1  bouyer 	if (sblk->stat_IfInFramesL2FilterDiscards)
   5491  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : IfInFramesL2FilterDiscards\n",
   5492  1.1  bouyer 		    sblk->stat_IfInFramesL2FilterDiscards);
   5493  1.1  bouyer 
   5494  1.1  bouyer 	if (sblk->stat_IfInRuleCheckerDiscards)
   5495  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : IfInRuleCheckerDiscards\n",
   5496  1.1  bouyer 		    sblk->stat_IfInRuleCheckerDiscards);
   5497  1.1  bouyer 
   5498  1.1  bouyer 	if (sblk->stat_IfInFTQDiscards)
   5499  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : IfInFTQDiscards\n",
   5500  1.1  bouyer 		    sblk->stat_IfInFTQDiscards);
   5501  1.1  bouyer 
   5502  1.1  bouyer 	if (sblk->stat_IfInMBUFDiscards)
   5503  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : IfInMBUFDiscards\n",
   5504  1.1  bouyer 		    sblk->stat_IfInMBUFDiscards);
   5505  1.1  bouyer 
   5506  1.1  bouyer 	if (sblk->stat_IfInRuleCheckerP4Hit)
   5507  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : IfInRuleCheckerP4Hit\n",
   5508  1.1  bouyer 		    sblk->stat_IfInRuleCheckerP4Hit);
   5509  1.1  bouyer 
   5510  1.1  bouyer 	if (sblk->stat_CatchupInRuleCheckerDiscards)
   5511  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : CatchupInRuleCheckerDiscards\n",
   5512  1.1  bouyer 		    sblk->stat_CatchupInRuleCheckerDiscards);
   5513  1.1  bouyer 
   5514  1.1  bouyer 	if (sblk->stat_CatchupInFTQDiscards)
   5515  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : CatchupInFTQDiscards\n",
   5516  1.1  bouyer 		    sblk->stat_CatchupInFTQDiscards);
   5517  1.1  bouyer 
   5518  1.1  bouyer 	if (sblk->stat_CatchupInMBUFDiscards)
   5519  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : CatchupInMBUFDiscards\n",
   5520  1.1  bouyer 		    sblk->stat_CatchupInMBUFDiscards);
   5521  1.1  bouyer 
   5522  1.1  bouyer 	if (sblk->stat_CatchupInRuleCheckerP4Hit)
   5523  1.1  bouyer 		BNX_PRINTF(sc, "0x%08X : CatchupInRuleCheckerP4Hit\n",
   5524  1.1  bouyer 		    sblk->stat_CatchupInRuleCheckerP4Hit);
   5525  1.1  bouyer 
   5526  1.1  bouyer 	BNX_PRINTF(sc,
   5527  1.1  bouyer 	    "-----------------------------"
   5528  1.1  bouyer 	    "--------------"
   5529  1.1  bouyer 	    "-----------------------------\n");
   5530  1.1  bouyer }
   5531  1.1  bouyer 
   5532  1.1  bouyer void
   5533  1.1  bouyer bnx_dump_driver_state(struct bnx_softc *sc)
   5534  1.1  bouyer {
   5535  1.1  bouyer 	BNX_PRINTF(sc,
   5536  1.1  bouyer 	    "-----------------------------"
   5537  1.1  bouyer 	    " Driver State "
   5538  1.1  bouyer 	    "-----------------------------\n");
   5539  1.1  bouyer 
   5540  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc) driver softc structure virtual "
   5541  1.1  bouyer 	    "address\n", sc);
   5542  1.1  bouyer 
   5543  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->status_block) status block virtual address\n",
   5544  1.1  bouyer 	    sc->status_block);
   5545  1.1  bouyer 
   5546  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->stats_block) statistics block virtual "
   5547  1.1  bouyer 	    "address\n", sc->stats_block);
   5548  1.1  bouyer 
   5549  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->tx_bd_chain) tx_bd chain virtual "
   5550  1.1  bouyer 	    "adddress\n", sc->tx_bd_chain);
   5551  1.1  bouyer 
   5552  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->rx_bd_chain) rx_bd chain virtual address\n",
   5553  1.1  bouyer 	    sc->rx_bd_chain);
   5554  1.1  bouyer 
   5555  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->tx_mbuf_ptr) tx mbuf chain virtual address\n",
   5556  1.1  bouyer 	    sc->tx_mbuf_ptr);
   5557  1.1  bouyer 
   5558  1.1  bouyer 	BNX_PRINTF(sc, "%p - (sc->rx_mbuf_ptr) rx mbuf chain virtual address\n",
   5559  1.1  bouyer 	    sc->rx_mbuf_ptr);
   5560  1.1  bouyer 
   5561  1.1  bouyer 	BNX_PRINTF(sc,
   5562  1.1  bouyer 	    "         0x%08X - (sc->interrupts_generated) h/w intrs\n",
   5563  1.1  bouyer 	    sc->interrupts_generated);
   5564  1.1  bouyer 
   5565  1.1  bouyer 	BNX_PRINTF(sc,
   5566  1.1  bouyer 	    "         0x%08X - (sc->rx_interrupts) rx interrupts handled\n",
   5567  1.1  bouyer 	    sc->rx_interrupts);
   5568  1.1  bouyer 
   5569  1.1  bouyer 	BNX_PRINTF(sc,
   5570  1.1  bouyer 	    "         0x%08X - (sc->tx_interrupts) tx interrupts handled\n",
   5571  1.1  bouyer 	    sc->tx_interrupts);
   5572  1.1  bouyer 
   5573  1.1  bouyer 	BNX_PRINTF(sc,
   5574  1.1  bouyer 	    "         0x%08X - (sc->last_status_idx) status block index\n",
   5575  1.1  bouyer 	    sc->last_status_idx);
   5576  1.1  bouyer 
   5577  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->tx_prod) tx producer index\n",
   5578  1.1  bouyer 	    sc->tx_prod);
   5579  1.1  bouyer 
   5580  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->tx_cons) tx consumer index\n",
   5581  1.1  bouyer 	    sc->tx_cons);
   5582  1.1  bouyer 
   5583  1.1  bouyer 	BNX_PRINTF(sc,
   5584  1.1  bouyer 	    "         0x%08X - (sc->tx_prod_bseq) tx producer bseq index\n",
   5585  1.1  bouyer 	    sc->tx_prod_bseq);
   5586  1.1  bouyer 
   5587  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->rx_prod) rx producer index\n",
   5588  1.1  bouyer 	    sc->rx_prod);
   5589  1.1  bouyer 
   5590  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->rx_cons) rx consumer index\n",
   5591  1.1  bouyer 	    sc->rx_cons);
   5592  1.1  bouyer 
   5593  1.1  bouyer 	BNX_PRINTF(sc,
   5594  1.1  bouyer 	    "         0x%08X - (sc->rx_prod_bseq) rx producer bseq index\n",
   5595  1.1  bouyer 	    sc->rx_prod_bseq);
   5596  1.1  bouyer 
   5597  1.1  bouyer 	BNX_PRINTF(sc,
   5598  1.1  bouyer 	    "         0x%08X - (sc->rx_mbuf_alloc) rx mbufs allocated\n",
   5599  1.1  bouyer 	    sc->rx_mbuf_alloc);
   5600  1.1  bouyer 
   5601  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->free_rx_bd) free rx_bd's\n",
   5602  1.1  bouyer 	    sc->free_rx_bd);
   5603  1.1  bouyer 
   5604  1.1  bouyer 	BNX_PRINTF(sc,
   5605  1.1  bouyer 	    "0x%08X/%08X - (sc->rx_low_watermark) rx low watermark\n",
   5606  1.1  bouyer 	    sc->rx_low_watermark, (u_int32_t) USABLE_RX_BD);
   5607  1.1  bouyer 
   5608  1.1  bouyer 	BNX_PRINTF(sc,
   5609  1.1  bouyer 	    "         0x%08X - (sc->txmbuf_alloc) tx mbufs allocated\n",
   5610  1.1  bouyer 	    sc->tx_mbuf_alloc);
   5611  1.1  bouyer 
   5612  1.1  bouyer 	BNX_PRINTF(sc,
   5613  1.1  bouyer 	    "         0x%08X - (sc->rx_mbuf_alloc) rx mbufs allocated\n",
   5614  1.1  bouyer 	    sc->rx_mbuf_alloc);
   5615  1.1  bouyer 
   5616  1.1  bouyer 	BNX_PRINTF(sc, "         0x%08X - (sc->used_tx_bd) used tx_bd's\n",
   5617  1.1  bouyer 	    sc->used_tx_bd);
   5618  1.1  bouyer 
   5619  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X/%08X - (sc->tx_hi_watermark) tx hi watermark\n",
   5620  1.1  bouyer 	    sc->tx_hi_watermark, (u_int32_t) USABLE_TX_BD);
   5621  1.1  bouyer 
   5622  1.1  bouyer 	BNX_PRINTF(sc,
   5623  1.1  bouyer 	    "         0x%08X - (sc->mbuf_alloc_failed) failed mbuf alloc\n",
   5624  1.1  bouyer 	    sc->mbuf_alloc_failed);
   5625  1.1  bouyer 
   5626  1.1  bouyer 	BNX_PRINTF(sc, "-------------------------------------------"
   5627  1.1  bouyer 	    "-----------------------------\n");
   5628  1.1  bouyer }
   5629  1.1  bouyer 
   5630  1.1  bouyer void
   5631  1.1  bouyer bnx_dump_hw_state(struct bnx_softc *sc)
   5632  1.1  bouyer {
   5633  1.1  bouyer 	u_int32_t		val1;
   5634  1.1  bouyer 	int			i;
   5635  1.1  bouyer 
   5636  1.1  bouyer 	BNX_PRINTF(sc,
   5637  1.1  bouyer 	    "----------------------------"
   5638  1.1  bouyer 	    " Hardware State "
   5639  1.1  bouyer 	    "----------------------------\n");
   5640  1.1  bouyer 
   5641  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : bootcode version\n", sc->bnx_fw_ver);
   5642  1.1  bouyer 
   5643  1.1  bouyer 	val1 = REG_RD(sc, BNX_MISC_ENABLE_STATUS_BITS);
   5644  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) misc_enable_status_bits\n",
   5645  1.1  bouyer 	    val1, BNX_MISC_ENABLE_STATUS_BITS);
   5646  1.1  bouyer 
   5647  1.1  bouyer 	val1 = REG_RD(sc, BNX_DMA_STATUS);
   5648  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) dma_status\n", val1, BNX_DMA_STATUS);
   5649  1.1  bouyer 
   5650  1.1  bouyer 	val1 = REG_RD(sc, BNX_CTX_STATUS);
   5651  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) ctx_status\n", val1, BNX_CTX_STATUS);
   5652  1.1  bouyer 
   5653  1.1  bouyer 	val1 = REG_RD(sc, BNX_EMAC_STATUS);
   5654  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) emac_status\n", val1,
   5655  1.1  bouyer 	    BNX_EMAC_STATUS);
   5656  1.1  bouyer 
   5657  1.1  bouyer 	val1 = REG_RD(sc, BNX_RPM_STATUS);
   5658  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) rpm_status\n", val1, BNX_RPM_STATUS);
   5659  1.1  bouyer 
   5660  1.1  bouyer 	val1 = REG_RD(sc, BNX_TBDR_STATUS);
   5661  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) tbdr_status\n", val1,
   5662  1.1  bouyer 	    BNX_TBDR_STATUS);
   5663  1.1  bouyer 
   5664  1.1  bouyer 	val1 = REG_RD(sc, BNX_TDMA_STATUS);
   5665  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) tdma_status\n", val1,
   5666  1.1  bouyer 	    BNX_TDMA_STATUS);
   5667  1.1  bouyer 
   5668  1.1  bouyer 	val1 = REG_RD(sc, BNX_HC_STATUS);
   5669  1.1  bouyer 	BNX_PRINTF(sc, "0x%08X : (0x%04X) hc_status\n", val1, BNX_HC_STATUS);
   5670  1.1  bouyer 
   5671  1.1  bouyer 	BNX_PRINTF(sc,
   5672  1.1  bouyer 	    "----------------------------"
   5673  1.1  bouyer 	    "----------------"
   5674  1.1  bouyer 	    "----------------------------\n");
   5675  1.1  bouyer 
   5676  1.1  bouyer 	BNX_PRINTF(sc,
   5677  1.1  bouyer 	    "----------------------------"
   5678  1.1  bouyer 	    " Register  Dump "
   5679  1.1  bouyer 	    "----------------------------\n");
   5680  1.1  bouyer 
   5681  1.1  bouyer 	for (i = 0x400; i < 0x8000; i += 0x10)
   5682  1.1  bouyer 		BNX_PRINTF(sc, "0x%04X: 0x%08X 0x%08X 0x%08X 0x%08X\n",
   5683  1.1  bouyer 		    i, REG_RD(sc, i), REG_RD(sc, i + 0x4),
   5684  1.1  bouyer 		    REG_RD(sc, i + 0x8), REG_RD(sc, i + 0xC));
   5685  1.1  bouyer 
   5686  1.1  bouyer 	BNX_PRINTF(sc,
   5687  1.1  bouyer 	    "----------------------------"
   5688  1.1  bouyer 	    "----------------"
   5689  1.1  bouyer 	    "----------------------------\n");
   5690  1.1  bouyer }
   5691  1.1  bouyer 
   5692  1.1  bouyer void
   5693  1.1  bouyer bnx_breakpoint(struct bnx_softc *sc)
   5694  1.1  bouyer {
   5695  1.1  bouyer 	/* Unreachable code to shut the compiler up about unused functions. */
   5696  1.1  bouyer 	if (0) {
   5697  1.1  bouyer    		bnx_dump_txbd(sc, 0, NULL);
   5698  1.1  bouyer 		bnx_dump_rxbd(sc, 0, NULL);
   5699  1.1  bouyer 		bnx_dump_tx_mbuf_chain(sc, 0, USABLE_TX_BD);
   5700  1.1  bouyer 		bnx_dump_rx_mbuf_chain(sc, 0, USABLE_RX_BD);
   5701  1.1  bouyer 		bnx_dump_l2fhdr(sc, 0, NULL);
   5702  1.1  bouyer 		bnx_dump_tx_chain(sc, 0, USABLE_TX_BD);
   5703  1.1  bouyer 		bnx_dump_rx_chain(sc, 0, USABLE_RX_BD);
   5704  1.1  bouyer 		bnx_dump_status_block(sc);
   5705  1.1  bouyer 		bnx_dump_stats_block(sc);
   5706  1.1  bouyer 		bnx_dump_driver_state(sc);
   5707  1.1  bouyer 		bnx_dump_hw_state(sc);
   5708  1.1  bouyer 	}
   5709  1.1  bouyer 
   5710  1.1  bouyer 	bnx_dump_driver_state(sc);
   5711  1.1  bouyer 	/* Print the important status block fields. */
   5712  1.1  bouyer 	bnx_dump_status_block(sc);
   5713  1.1  bouyer 
   5714  1.1  bouyer #if 0
   5715  1.1  bouyer 	/* Call the debugger. */
   5716  1.1  bouyer 	breakpoint();
   5717  1.1  bouyer #endif
   5718  1.1  bouyer 
   5719  1.1  bouyer 	return;
   5720  1.1  bouyer }
   5721  1.1  bouyer #endif
   5722