Home | History | Annotate | Line # | Download | only in pci
if_bnxreg.h revision 1.13
      1  1.13    martin /*	$NetBSD: if_bnxreg.h,v 1.13 2010/12/11 14:28:38 martin Exp $	*/
      2   1.9    bouyer /*	$OpenBSD: if_bnxreg.h,v 1.33 2009/09/05 16:02:28 claudio Exp $  */
      3   1.1    bouyer 
      4   1.1    bouyer /*-
      5   1.1    bouyer  * Copyright (c) 2006 Broadcom Corporation
      6   1.1    bouyer  *	David Christensen <davidch (at) broadcom.com>.  All rights reserved.
      7   1.1    bouyer  *
      8   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      9   1.1    bouyer  * modification, are permitted provided that the following conditions
     10   1.1    bouyer  * are met:
     11   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     13   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     16   1.1    bouyer  * 3. Neither the name of Broadcom Corporation nor the name of its contributors
     17   1.1    bouyer  *    may be used to endorse or promote products derived from this software
     18   1.1    bouyer  *    without specific prior written consent.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
     21   1.1    bouyer  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22   1.1    bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23   1.1    bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
     24   1.1    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     30   1.1    bouyer  * THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1    bouyer  *
     32   1.1    bouyer  * $FreeBSD: src/sys/dev/bce/if_bcereg.h,v 1.4 2006/05/04 00:34:07 mjacob Exp $
     33   1.1    bouyer  */
     34   1.1    bouyer 
     35  1.11       jym #define ETHER_ALIGN	2
     36   1.1    bouyer 
     37  1.11       jym /* General controller flags -- bnx_flags element in bnx_softc */
     38  1.11       jym #define BNX_PCIX_FLAG                   0x01
     39  1.11       jym #define BNX_PCI_32BIT_FLAG              0x02
     40  1.11       jym #define BNX_ONE_TDMA_FLAG               0x04            /* Deprecated */
     41  1.11       jym #define BNX_NO_WOL_FLAG                 0x08
     42  1.11       jym #define BNX_USING_DAC_FLAG              0x10
     43  1.11       jym #define BNX_USING_MSI_FLAG              0x20
     44  1.11       jym #define BNX_MFW_ENABLE_FLAG             0x40
     45  1.11       jym #define BNX_ACTIVE_FLAG                 0x80
     46  1.11       jym #define BNX_ALLOC_PKTS_FLAG             0x100
     47  1.11       jym 
     48  1.11       jym /* PHY specific flags -- bnx_phy_flags element in bnx_softc */
     49  1.11       jym #define BNX_PHY_SERDES_FLAG                     0x001
     50  1.11       jym #define BNX_PHY_CRC_FIX_FLAG                    0x002
     51  1.11       jym #define BNX_PHY_PARALLEL_DETECT_FLAG            0x004
     52  1.11       jym #define BNX_PHY_2_5G_CAPABLE_FLAG               0x008
     53  1.11       jym #define BNX_PHY_INT_MODE_MASK_FLAG              0x300
     54  1.11       jym #define BNX_PHY_INT_MODE_AUTO_POLLING_FLAG      0x100
     55  1.11       jym #define BNX_PHY_INT_MODE_LINK_READY_FLAG        0x200
     56  1.11       jym #define BNX_PHY_IEEE_CLAUSE_45_FLAG             0x400
     57   1.1    bouyer 
     58   1.1    bouyer /****************************************************************************/
     59   1.1    bouyer /* Debugging macros and definitions.                                        */
     60   1.1    bouyer /****************************************************************************/
     61   1.1    bouyer #define BNX_CP_LOAD 			0x00000001
     62   1.1    bouyer #define BNX_CP_SEND		 		0x00000002
     63   1.1    bouyer #define BNX_CP_RECV				0x00000004
     64   1.1    bouyer #define BNX_CP_INTR				0x00000008
     65   1.1    bouyer #define BNX_CP_UNLOAD			0x00000010
     66   1.1    bouyer #define BNX_CP_RESET			0x00000020
     67   1.1    bouyer #define BNX_CP_ALL				0x00FFFFFF
     68   1.1    bouyer 
     69   1.1    bouyer #define BNX_CP_MASK				0x00FFFFFF
     70   1.1    bouyer 
     71   1.1    bouyer #define BNX_LEVEL_FATAL			0x00000000
     72   1.1    bouyer #define BNX_LEVEL_WARN			0x01000000
     73   1.1    bouyer #define BNX_LEVEL_INFO			0x02000000
     74   1.1    bouyer #define BNX_LEVEL_VERBOSE		0x03000000
     75   1.1    bouyer #define BNX_LEVEL_EXCESSIVE		0x04000000
     76   1.1    bouyer 
     77   1.1    bouyer #define BNX_LEVEL_MASK			0xFF000000
     78   1.1    bouyer 
     79   1.1    bouyer #define BNX_WARN_LOAD			(BNX_CP_LOAD | BNX_LEVEL_WARN)
     80   1.1    bouyer #define BNX_INFO_LOAD			(BNX_CP_LOAD | BNX_LEVEL_INFO)
     81   1.1    bouyer #define BNX_VERBOSE_LOAD		(BNX_CP_LOAD | BNX_LEVEL_VERBOSE)
     82   1.1    bouyer #define BNX_EXCESSIVE_LOAD		(BNX_CP_LOAD | BNX_LEVEL_EXCESSIVE)
     83   1.1    bouyer 
     84   1.1    bouyer #define BNX_WARN_SEND			(BNX_CP_SEND | BNX_LEVEL_WARN)
     85   1.1    bouyer #define BNX_INFO_SEND			(BNX_CP_SEND | BNX_LEVEL_INFO)
     86   1.1    bouyer #define BNX_VERBOSE_SEND		(BNX_CP_SEND | BNX_LEVEL_VERBOSE)
     87   1.1    bouyer #define BNX_EXCESSIVE_SEND		(BNX_CP_SEND | BNX_LEVEL_EXCESSIVE)
     88   1.1    bouyer 
     89   1.1    bouyer #define BNX_WARN_RECV			(BNX_CP_RECV | BNX_LEVEL_WARN)
     90   1.1    bouyer #define BNX_INFO_RECV			(BNX_CP_RECV | BNX_LEVEL_INFO)
     91   1.1    bouyer #define BNX_VERBOSE_RECV		(BNX_CP_RECV | BNX_LEVEL_VERBOSE)
     92   1.1    bouyer #define BNX_EXCESSIVE_RECV		(BNX_CP_RECV | BNX_LEVEL_EXCESSIVE)
     93   1.1    bouyer 
     94   1.1    bouyer #define BNX_WARN_INTR			(BNX_CP_INTR | BNX_LEVEL_WARN)
     95   1.1    bouyer #define BNX_INFO_INTR			(BNX_CP_INTR | BNX_LEVEL_INFO)
     96   1.1    bouyer #define BNX_VERBOSE_INTR		(BNX_CP_INTR | BNX_LEVEL_VERBOSE)
     97   1.1    bouyer #define BNX_EXCESSIVE_INTR		(BNX_CP_INTR | BNX_LEVEL_EXCESSIVE)
     98   1.1    bouyer 
     99   1.1    bouyer #define BNX_WARN_UNLOAD			(BNX_CP_UNLOAD | BNX_LEVEL_WARN)
    100   1.1    bouyer #define BNX_INFO_UNLOAD			(BNX_CP_UNLOAD | BNX_LEVEL_INFO)
    101   1.1    bouyer #define BNX_VERBOSE_UNLOAD		(BNX_CP_UNLOAD | BNX_LEVEL_VERBOSE)
    102   1.1    bouyer #define BNX_EXCESSIVE_UNLOAD	(BNX_CP_UNLOAD | BNX_LEVEL_EXCESSIVE)
    103   1.1    bouyer 
    104   1.1    bouyer #define BNX_WARN_RESET			(BNX_CP_RESET | BNX_LEVEL_WARN)
    105   1.1    bouyer #define BNX_INFO_RESET			(BNX_CP_RESET | BNX_LEVEL_INFO)
    106   1.1    bouyer #define BNX_VERBOSE_RESET		(BNX_CP_RESET | BNX_LEVEL_VERBOSE)
    107   1.1    bouyer #define BNX_EXCESSIVE_RESET		(BNX_CP_RESET | BNX_LEVEL_EXCESSIVE)
    108   1.1    bouyer 
    109   1.1    bouyer #define BNX_FATAL				(BNX_CP_ALL | BNX_LEVEL_FATAL)
    110   1.1    bouyer #define BNX_WARN				(BNX_CP_ALL | BNX_LEVEL_WARN)
    111   1.1    bouyer #define BNX_INFO				(BNX_CP_ALL | BNX_LEVEL_INFO)
    112   1.1    bouyer #define BNX_VERBOSE				(BNX_CP_ALL | BNX_LEVEL_VERBOSE)
    113   1.1    bouyer #define BNX_EXCESSIVE			(BNX_CP_ALL | BNX_LEVEL_EXCESSIVE)
    114   1.1    bouyer 
    115   1.1    bouyer #define BNX_CODE_PATH(cp)		((cp & BNX_CP_MASK) & bnx_debug)
    116   1.1    bouyer #define BNX_MSG_LEVEL(lv)		((lv & BNX_LEVEL_MASK) <= (bnx_debug & BNX_LEVEL_MASK))
    117   1.1    bouyer #define BNX_LOG_MSG(m)			(BNX_CODE_PATH(m) && BNX_MSG_LEVEL(m))
    118   1.1    bouyer 
    119   1.1    bouyer #ifdef BNX_DEBUG
    120   1.1    bouyer 
    121   1.1    bouyer /* Print a message based on the logging level and code path. */
    122   1.1    bouyer #define DBPRINT(sc, level, format, args...)				\
    123   1.1    bouyer 	if (BNX_LOG_MSG(level)) {					\
    124   1.3    dyoung 		aprint_debug_dev(sc->bnx_dev, format, ## args);		\
    125   1.1    bouyer 	}
    126   1.1    bouyer 
    127   1.1    bouyer /* Runs a particular command based on the logging level and code path. */
    128   1.1    bouyer #define DBRUN(m, args...) \
    129   1.1    bouyer 	if (BNX_LOG_MSG(m)) { \
    130   1.1    bouyer 		args; \
    131   1.1    bouyer 	}
    132   1.1    bouyer 
    133   1.1    bouyer /* Runs a particular command based on the logging level. */
    134   1.1    bouyer #define DBRUNLV(level, args...) \
    135   1.1    bouyer 	if (BNX_MSG_LEVEL(level)) { \
    136   1.1    bouyer 		args; \
    137   1.1    bouyer 	}
    138   1.1    bouyer 
    139   1.1    bouyer /* Runs a particular command based on the code path. */
    140   1.1    bouyer #define DBRUNCP(cp, args...) \
    141   1.1    bouyer 	if (BNX_CODE_PATH(cp)) { \
    142   1.1    bouyer 		args; \
    143   1.1    bouyer 	}
    144   1.1    bouyer 
    145   1.1    bouyer /* Runs a particular command based on a condition. */
    146   1.1    bouyer #define DBRUNIF(cond, args...) \
    147   1.1    bouyer 	if (cond) { \
    148   1.1    bouyer 		args; \
    149   1.1    bouyer 	}
    150   1.1    bouyer #if 0
    151   1.1    bouyer /* Needed for random() function which is only used in debugging. */
    152   1.1    bouyer #include <sys/random.h>
    153   1.1    bouyer #endif
    154   1.1    bouyer 
    155   1.1    bouyer /* Returns FALSE in "defects" per 2^31 - 1 calls, otherwise returns TRUE. */
    156   1.1    bouyer #define DB_RANDOMFALSE(defects)        (random() > defects)
    157   1.1    bouyer #define DB_OR_RANDOMFALSE(defects)  || (random() > defects)
    158   1.1    bouyer #define DB_AND_RANDOMFALSE(defects) && (random() > ddfects)
    159   1.1    bouyer 
    160   1.1    bouyer /* Returns TRUE in "defects" per 2^31 - 1 calls, otherwise returns FALSE. */
    161   1.1    bouyer #define DB_RANDOMTRUE(defects)         (random() < defects)
    162   1.1    bouyer #define DB_OR_RANDOMTRUE(defects)   || (random() < defects)
    163   1.1    bouyer #define DB_AND_RANDOMTRUE(defects)  && (random() < defects)
    164   1.1    bouyer 
    165   1.1    bouyer #else
    166   1.1    bouyer 
    167   1.7  gmcgarry #define DBPRINT(level, format, ...)
    168   1.7  gmcgarry #define DBRUN(m, ...)
    169   1.7  gmcgarry #define DBRUNLV(level, ...)
    170   1.7  gmcgarry #define DBRUNCP(cp, ...)
    171   1.7  gmcgarry #define DBRUNIF(cond, ...)
    172   1.1    bouyer #define DB_RANDOMFALSE(defects)
    173   1.1    bouyer #define DB_OR_RANDOMFALSE(percent)
    174   1.1    bouyer #define DB_AND_RANDOMFALSE(percent)
    175   1.1    bouyer #define DB_RANDOMTRUE(defects)
    176   1.1    bouyer #define DB_OR_RANDOMTRUE(percent)
    177   1.1    bouyer #define DB_AND_RANDOMTRUE(percent)
    178   1.1    bouyer 
    179   1.1    bouyer #endif /* BNX_DEBUG */
    180   1.1    bouyer 
    181   1.1    bouyer 
    182   1.1    bouyer /****************************************************************************/
    183   1.1    bouyer /* Device identification definitions.                                       */
    184   1.1    bouyer /****************************************************************************/
    185   1.1    bouyer #define BRCM_VENDORID				0x14E4
    186   1.1    bouyer #define BRCM_DEVICEID_BCM5706		0x164A
    187   1.1    bouyer #define BRCM_DEVICEID_BCM5706S		0x16AA
    188   1.1    bouyer #define BRCM_DEVICEID_BCM5708		0x164C
    189   1.1    bouyer #define BRCM_DEVICEID_BCM5708S		0x16AC
    190   1.1    bouyer 
    191   1.1    bouyer #define HP_VENDORID					0x103C
    192   1.1    bouyer 
    193   1.1    bouyer #define PCI_ANY_ID					(u_int16_t) (~0U)
    194   1.1    bouyer 
    195   1.1    bouyer /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
    196   1.1    bouyer 
    197   1.1    bouyer #define BNX_CHIP_NUM(sc)			(((sc)->bnx_chipid) & 0xffff0000)
    198   1.1    bouyer #define BNX_CHIP_NUM_5706			0x57060000
    199   1.1    bouyer #define BNX_CHIP_NUM_5708			0x57080000
    200   1.9    bouyer #define BNX_CHIP_NUM_5709			0x57090000
    201   1.9    bouyer #define BNX_CHIP_NUM_5716			0x57160000
    202   1.1    bouyer 
    203   1.1    bouyer #define BNX_CHIP_REV(sc)			(((sc)->bnx_chipid) & 0x0000f000)
    204   1.1    bouyer #define BNX_CHIP_REV_Ax				0x00000000
    205   1.1    bouyer #define BNX_CHIP_REV_Bx				0x00001000
    206   1.1    bouyer #define BNX_CHIP_REV_Cx				0x00002000
    207   1.1    bouyer 
    208   1.1    bouyer #define BNX_CHIP_METAL(sc)			(((sc)->bnx_chipid) & 0x00000ff0)
    209   1.1    bouyer #define BNX_CHIP_BOND(bp)			(((sc)->bnx_chipid) & 0x0000000f)
    210   1.1    bouyer 
    211   1.1    bouyer #define BNX_CHIP_ID(sc)				(((sc)->bnx_chipid) & 0xfffffff0)
    212   1.9    bouyer 
    213   1.1    bouyer #define BNX_CHIP_ID_5706_A0			0x57060000
    214   1.1    bouyer #define BNX_CHIP_ID_5706_A1			0x57060010
    215   1.1    bouyer #define BNX_CHIP_ID_5706_A2			0x57060020
    216   1.9    bouyer #define BNX_CHIP_ID_5706_A3			0x57060030
    217   1.1    bouyer #define BNX_CHIP_ID_5708_A0			0x57080000
    218   1.1    bouyer #define BNX_CHIP_ID_5708_B0			0x57081000
    219   1.1    bouyer #define BNX_CHIP_ID_5708_B1			0x57081010
    220   1.9    bouyer #define BNX_CHIP_ID_5708_B2			0x57081020
    221   1.9    bouyer #define BNX_CHIP_ID_5709_A0			0x57090000
    222   1.9    bouyer #define BNX_CHIP_ID_5709_A1			0x57090010
    223   1.9    bouyer #define BNX_CHIP_ID_5709_B0			0x57091000
    224   1.9    bouyer #define BNX_CHIP_ID_5709_B1			0x57091010
    225   1.9    bouyer #define BNX_CHIP_ID_5709_B2			0x57091020
    226   1.9    bouyer #define BNX_CHIP_ID_5709_C0			0x57092000
    227   1.9    bouyer #define BNX_CHIP_ID_5716_C0			0x57162000
    228   1.1    bouyer 
    229   1.1    bouyer #define BNX_CHIP_BOND_ID(sc)		(((sc)->bnx_chipid) & 0xf)
    230   1.1    bouyer 
    231   1.1    bouyer /* A serdes chip will have the first bit of the bond id set. */
    232   1.1    bouyer #define BNX_CHIP_BOND_ID_SERDES_BIT		0x01
    233   1.1    bouyer 
    234   1.1    bouyer 
    235   1.1    bouyer /* shorthand one */
    236   1.1    bouyer #define BNX_ASICREV(x)			((x) >> 28)
    237   1.1    bouyer #define BNX_ASICREV_BCM5700		0x06
    238   1.1    bouyer 
    239   1.1    bouyer /* chip revisions */
    240   1.1    bouyer #define BNX_CHIPREV(x)			((x) >> 24)
    241   1.1    bouyer #define BNX_CHIPREV_5700_AX		0x70
    242   1.1    bouyer #define BNX_CHIPREV_5700_BX		0x71
    243   1.1    bouyer #define BNX_CHIPREV_5700_CX		0x72
    244   1.1    bouyer #define BNX_CHIPREV_5701_AX		0x00
    245   1.1    bouyer 
    246   1.1    bouyer struct bnx_type {
    247   1.1    bouyer 	u_int16_t		bnx_vid;
    248   1.1    bouyer 	u_int16_t		bnx_did;
    249   1.1    bouyer 	u_int16_t		bnx_svid;
    250   1.1    bouyer 	u_int16_t		bnx_sdid;
    251   1.1    bouyer 	char			*bnx_name;
    252   1.1    bouyer };
    253   1.1    bouyer 
    254   1.1    bouyer /****************************************************************************/
    255   1.1    bouyer /* Byte order conversions.                                                  */
    256   1.1    bouyer /****************************************************************************/
    257   1.1    bouyer #define betoh32(x) be32toh(x)
    258   1.1    bouyer #define bnx_htobe16(x) htobe16(x)
    259   1.1    bouyer #define bnx_htobe32(x) htobe32(x)
    260   1.1    bouyer #define bnx_htobe64(x) htobe64(x)
    261   1.1    bouyer #define bnx_htole16(x) htole16(x)
    262   1.1    bouyer #define bnx_htole32(x) htole32(x)
    263   1.1    bouyer #define bnx_htole64(x) htole64(x)
    264   1.1    bouyer 
    265   1.1    bouyer #define bnx_be16toh(x) betoh16(x)
    266   1.1    bouyer #define bnx_be32toh(x) betoh32(x)
    267   1.1    bouyer #define bnx_be64toh(x) betoh64(x)
    268   1.1    bouyer #define bnx_le16toh(x) letoh16(x)
    269   1.1    bouyer #define bnx_le32toh(x) letoh32(x)
    270   1.1    bouyer #define bnx_le64toh(x) letoh64(x)
    271   1.1    bouyer 
    272   1.1    bouyer 
    273   1.1    bouyer /****************************************************************************/
    274   1.1    bouyer /* NVRAM Access                                                             */
    275   1.1    bouyer /****************************************************************************/
    276   1.1    bouyer 
    277   1.1    bouyer /* Buffered flash (Atmel: AT45DB011B) specific information */
    278   1.1    bouyer #define SEEPROM_PAGE_BITS				2
    279   1.1    bouyer #define SEEPROM_PHY_PAGE_SIZE			(1 << SEEPROM_PAGE_BITS)
    280   1.1    bouyer #define SEEPROM_BYTE_ADDR_MASK			(SEEPROM_PHY_PAGE_SIZE-1)
    281   1.1    bouyer #define SEEPROM_PAGE_SIZE				4
    282   1.1    bouyer #define SEEPROM_TOTAL_SIZE				65536
    283   1.1    bouyer 
    284   1.1    bouyer #define BUFFERED_FLASH_PAGE_BITS		9
    285   1.1    bouyer #define BUFFERED_FLASH_PHY_PAGE_SIZE	(1 << BUFFERED_FLASH_PAGE_BITS)
    286   1.1    bouyer #define BUFFERED_FLASH_BYTE_ADDR_MASK	(BUFFERED_FLASH_PHY_PAGE_SIZE-1)
    287   1.1    bouyer #define BUFFERED_FLASH_PAGE_SIZE		264
    288   1.1    bouyer #define BUFFERED_FLASH_TOTAL_SIZE		0x21000
    289   1.1    bouyer 
    290   1.1    bouyer #define SAIFUN_FLASH_PAGE_BITS			8
    291   1.1    bouyer #define SAIFUN_FLASH_PHY_PAGE_SIZE		(1 << SAIFUN_FLASH_PAGE_BITS)
    292   1.1    bouyer #define SAIFUN_FLASH_BYTE_ADDR_MASK		(SAIFUN_FLASH_PHY_PAGE_SIZE-1)
    293   1.1    bouyer #define SAIFUN_FLASH_PAGE_SIZE			256
    294   1.1    bouyer #define SAIFUN_FLASH_BASE_TOTAL_SIZE	65536
    295   1.1    bouyer 
    296   1.1    bouyer #define ST_MICRO_FLASH_PAGE_BITS		8
    297   1.1    bouyer #define ST_MICRO_FLASH_PHY_PAGE_SIZE	(1 << ST_MICRO_FLASH_PAGE_BITS)
    298   1.1    bouyer #define ST_MICRO_FLASH_BYTE_ADDR_MASK	(ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
    299   1.1    bouyer #define ST_MICRO_FLASH_PAGE_SIZE		256
    300   1.1    bouyer #define ST_MICRO_FLASH_BASE_TOTAL_SIZE	65536
    301   1.1    bouyer 
    302   1.9    bouyer #define BCM5709_FLASH_PAGE_BITS                        8
    303   1.9    bouyer #define BCM5709_FLASH_PHY_PAGE_SIZE            (1 << BCM5709_FLASH_PAGE_BITS)
    304   1.9    bouyer #define BCM5709_FLASH_BYTE_ADDR_MASK   (BCM5709_FLASH_PHY_PAGE_SIZE-1)
    305   1.9    bouyer #define BCM5709_FLASH_PAGE_SIZE                        256
    306   1.9    bouyer 
    307   1.1    bouyer #define NVRAM_TIMEOUT_COUNT				30000
    308   1.1    bouyer #define BNX_FLASHDESC_MAX				64
    309   1.1    bouyer 
    310   1.1    bouyer #define FLASH_STRAP_MASK				(BNX_NVM_CFG1_FLASH_MODE | \
    311   1.1    bouyer 										 BNX_NVM_CFG1_BUFFER_MODE  | \
    312   1.1    bouyer 										 BNX_NVM_CFG1_PROTECT_MODE | \
    313   1.1    bouyer 										 BNX_NVM_CFG1_FLASH_SIZE)
    314   1.1    bouyer 
    315   1.1    bouyer #define FLASH_BACKUP_STRAP_MASK			(0xf << 26)
    316   1.1    bouyer 
    317   1.1    bouyer struct flash_spec {
    318   1.1    bouyer 	u_int32_t strapping;
    319   1.1    bouyer 	u_int32_t config1;
    320   1.1    bouyer 	u_int32_t config2;
    321   1.1    bouyer 	u_int32_t config3;
    322   1.1    bouyer 	u_int32_t write1;
    323   1.9    bouyer #define BNX_NV_BUFFERED		0x00000001
    324   1.9    bouyer #define BNX_NV_TRANSLATE	0x00000002
    325   1.9    bouyer #define BNX_NV_WREN		0x00000004
    326   1.9    bouyer         u_int32_t flags;
    327   1.1    bouyer 	u_int32_t page_bits;
    328   1.1    bouyer 	u_int32_t page_size;
    329   1.1    bouyer 	u_int32_t addr_mask;
    330   1.1    bouyer 	u_int32_t total_size;
    331   1.1    bouyer 	const u_int8_t  *name;
    332   1.1    bouyer };
    333   1.1    bouyer 
    334   1.1    bouyer 
    335   1.1    bouyer /****************************************************************************/
    336   1.1    bouyer /* Shared Memory layout                                                     */
    337   1.1    bouyer /* The BNX bootcode will initialize this data area with port configurtion   */
    338   1.1    bouyer /* information which can be accessed by the driver.                         */
    339   1.1    bouyer /****************************************************************************/
    340   1.1    bouyer 
    341   1.1    bouyer /*
    342   1.1    bouyer  * This value (in milliseconds) determines the frequency of the driver
    343   1.1    bouyer  * issuing the PULSE message code.  The firmware monitors this periodic
    344   1.1    bouyer  * pulse to determine when to switch to an OS-absent mode.
    345   1.1    bouyer  */
    346   1.1    bouyer #define DRV_PULSE_PERIOD_MS                 250
    347   1.1    bouyer 
    348   1.1    bouyer /*
    349   1.1    bouyer  * This value (in milliseconds) determines how long the driver should
    350   1.1    bouyer  * wait for an acknowledgement from the firmware before timing out.  Once
    351   1.1    bouyer  * the firmware has timed out, the driver will assume there is no firmware
    352   1.1    bouyer  * running and there won't be any firmware-driver synchronization during a
    353   1.1    bouyer  * driver reset.
    354   1.1    bouyer  */
    355   1.9    bouyer #define FW_ACK_TIME_OUT_MS                  1000
    356   1.1    bouyer 
    357   1.1    bouyer 
    358   1.1    bouyer #define BNX_DRV_RESET_SIGNATURE				0x00000000
    359   1.1    bouyer #define BNX_DRV_RESET_SIGNATURE_MAGIC		0x4841564b /* HAVK */
    360   1.1    bouyer 
    361   1.1    bouyer #define BNX_DRV_MB							0x00000004
    362   1.1    bouyer #define BNX_DRV_MSG_CODE			 		0xff000000
    363   1.1    bouyer #define BNX_DRV_MSG_CODE_RESET			 	0x01000000
    364   1.1    bouyer #define BNX_DRV_MSG_CODE_UNLOAD		 		0x02000000
    365   1.1    bouyer #define BNX_DRV_MSG_CODE_SHUTDOWN		 	0x03000000
    366   1.1    bouyer #define BNX_DRV_MSG_CODE_SUSPEND_WOL		0x04000000
    367   1.1    bouyer #define BNX_DRV_MSG_CODE_FW_TIMEOUT		 	0x05000000
    368   1.1    bouyer #define BNX_DRV_MSG_CODE_PULSE			 	0x06000000
    369   1.1    bouyer #define BNX_DRV_MSG_CODE_DIAG			 	0x07000000
    370   1.1    bouyer #define BNX_DRV_MSG_CODE_SUSPEND_NO_WOL	 	0x09000000
    371   1.1    bouyer 
    372   1.1    bouyer #define BNX_DRV_MSG_DATA			 		0x00ff0000
    373   1.1    bouyer #define BNX_DRV_MSG_DATA_WAIT0			 	0x00010000
    374   1.1    bouyer #define BNX_DRV_MSG_DATA_WAIT1				0x00020000
    375   1.1    bouyer #define BNX_DRV_MSG_DATA_WAIT2				0x00030000
    376   1.1    bouyer #define BNX_DRV_MSG_DATA_WAIT3				0x00040000
    377   1.1    bouyer 
    378   1.1    bouyer #define BNX_DRV_MSG_SEQ						0x0000ffff
    379   1.1    bouyer 
    380   1.1    bouyer #define BNX_FW_MB				0x00000008
    381   1.1    bouyer #define BNX_FW_MSG_ACK				 0x0000ffff
    382   1.1    bouyer #define BNX_FW_MSG_STATUS_MASK			 0x00ff0000
    383   1.1    bouyer #define BNX_FW_MSG_STATUS_OK			 0x00000000
    384   1.1    bouyer #define BNX_FW_MSG_STATUS_FAILURE		 0x00ff0000
    385   1.1    bouyer 
    386   1.1    bouyer #define BNX_LINK_STATUS			0x0000000c
    387   1.1    bouyer #define BNX_LINK_STATUS_INIT_VALUE		 0xffffffff
    388   1.1    bouyer #define BNX_LINK_STATUS_LINK_UP		 0x1
    389   1.1    bouyer #define BNX_LINK_STATUS_LINK_DOWN		 0x0
    390   1.1    bouyer #define BNX_LINK_STATUS_SPEED_MASK		 0x1e
    391   1.1    bouyer #define BNX_LINK_STATUS_AN_INCOMPLETE		 (0<<1)
    392   1.1    bouyer #define BNX_LINK_STATUS_10HALF			 (1<<1)
    393   1.1    bouyer #define BNX_LINK_STATUS_10FULL			 (2<<1)
    394   1.1    bouyer #define BNX_LINK_STATUS_100HALF		 (3<<1)
    395   1.1    bouyer #define BNX_LINK_STATUS_100BASE_T4		 (4<<1)
    396   1.1    bouyer #define BNX_LINK_STATUS_100FULL		 (5<<1)
    397   1.1    bouyer #define BNX_LINK_STATUS_1000HALF		 (6<<1)
    398   1.1    bouyer #define BNX_LINK_STATUS_1000FULL		 (7<<1)
    399   1.1    bouyer #define BNX_LINK_STATUS_2500HALF		 (8<<1)
    400   1.1    bouyer #define BNX_LINK_STATUS_2500FULL		 (9<<1)
    401   1.1    bouyer #define BNX_LINK_STATUS_AN_ENABLED		 (1<<5)
    402   1.1    bouyer #define BNX_LINK_STATUS_AN_COMPLETE		 (1<<6)
    403   1.1    bouyer #define BNX_LINK_STATUS_PARALLEL_DET		 (1<<7)
    404   1.1    bouyer #define BNX_LINK_STATUS_RESERVED		 (1<<8)
    405   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_1000FULL	 (1<<9)
    406   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_1000HALF	 (1<<10)
    407   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_100BT4	 (1<<11)
    408   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_100FULL	 (1<<12)
    409   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_100HALF	 (1<<13)
    410   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_10FULL	 (1<<14)
    411   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_10HALF	 (1<<15)
    412   1.1    bouyer #define BNX_LINK_STATUS_TX_FC_ENABLED		 (1<<16)
    413   1.1    bouyer #define BNX_LINK_STATUS_RX_FC_ENABLED		 (1<<17)
    414   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_SYM_PAUSE_CAP	 (1<<18)
    415   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP	 (1<<19)
    416   1.1    bouyer #define BNX_LINK_STATUS_SERDES_LINK		 (1<<20)
    417   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_2500FULL	 (1<<21)
    418   1.1    bouyer #define BNX_LINK_STATUS_PARTNER_AD_2500HALF	 (1<<22)
    419   1.1    bouyer 
    420   1.1    bouyer #define BNX_DRV_PULSE_MB			0x00000010
    421   1.1    bouyer #define BNX_DRV_PULSE_SEQ_MASK			 0x00007fff
    422   1.1    bouyer 
    423   1.9    bouyer #define BNX_MB_ARGS_0                          0x00000014
    424   1.9    bouyer #define BNX_MB_ARGS_1                          0x00000018
    425   1.9    bouyer 
    426   1.1    bouyer /* Indicate to the firmware not to go into the
    427   1.1    bouyer  * OS absent when it is not getting driver pulse.
    428   1.1    bouyer  * This is used for debugging. */
    429   1.1    bouyer #define BNX_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE	 0x00080000
    430   1.1    bouyer 
    431   1.1    bouyer #define BNX_DEV_INFO_SIGNATURE			0x00000020
    432   1.1    bouyer #define BNX_DEV_INFO_SIGNATURE_MAGIC		 0x44564900
    433   1.1    bouyer #define BNX_DEV_INFO_SIGNATURE_MAGIC_MASK	 0xffffff00
    434   1.1    bouyer #define BNX_DEV_INFO_FEATURE_CFG_VALID		 0x01
    435   1.1    bouyer #define BNX_DEV_INFO_SECONDARY_PORT		 0x80
    436   1.1    bouyer #define BNX_DEV_INFO_DRV_ALWAYS_ALIVE		 0x40
    437   1.1    bouyer 
    438   1.1    bouyer #define BNX_SHARED_HW_CFG_PART_NUM		0x00000024
    439   1.1    bouyer 
    440   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_DISSIPATED	0x00000034
    441   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_STATE_D3_MASK	 0xff000000
    442   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_STATE_D2_MASK	 0xff0000
    443   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_STATE_D1_MASK	 0xff00
    444   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_STATE_D0_MASK	 0xff
    445   1.1    bouyer 
    446   1.1    bouyer #define BNX_SHARED_HW_CFG_POWER_CONSUMED	0x00000038
    447   1.1    bouyer #define BNX_SHARED_HW_CFG_CONFIG		0x0000003c
    448   1.1    bouyer #define BNX_SHARED_HW_CFG_DESIGN_NIC		 0
    449   1.1    bouyer #define BNX_SHARED_HW_CFG_DESIGN_LOM		 0x1
    450   1.1    bouyer #define BNX_SHARED_HW_CFG_PHY_COPPER		 0
    451   1.1    bouyer #define BNX_SHARED_HW_CFG_PHY_FIBER		 0x2
    452   1.1    bouyer #define BNX_SHARED_HW_CFG_PHY_2_5G		 0x20
    453   1.1    bouyer #define BNX_SHARED_HW_CFG_PHY_BACKPLANE	 0x40
    454   1.1    bouyer #define BNX_SHARED_HW_CFG_LED_MODE_SHIFT_BITS	 8
    455   1.1    bouyer #define BNX_SHARED_HW_CFG_LED_MODE_MASK	 0x300
    456   1.1    bouyer #define BNX_SHARED_HW_CFG_LED_MODE_MAC		 0
    457   1.1    bouyer #define BNX_SHARED_HW_CFG_LED_MODE_GPHY1	 0x100
    458   1.1    bouyer #define BNX_SHARED_HW_CFG_LED_MODE_GPHY2	 0x200
    459   1.1    bouyer 
    460   1.1    bouyer #define BNX_SHARED_HW_CFG_CONFIG2		0x00000040
    461   1.1    bouyer #define BNX_SHARED_HW_CFG2_NVM_SIZE_MASK	 0x00fff000
    462   1.1    bouyer 
    463   1.1    bouyer #define BNX_DEV_INFO_BC_REV			0x0000004c
    464   1.1    bouyer 
    465   1.1    bouyer #define BNX_PORT_HW_CFG_MAC_UPPER		0x00000050
    466   1.1    bouyer #define BNX_PORT_HW_CFG_UPPERMAC_MASK		 0xffff
    467   1.1    bouyer 
    468   1.1    bouyer #define BNX_PORT_HW_CFG_MAC_LOWER		0x00000054
    469   1.1    bouyer #define BNX_PORT_HW_CFG_CONFIG			0x00000058
    470   1.1    bouyer #define BNX_PORT_HW_CFG_CFG_TXCTL3_MASK	 0x0000ffff
    471   1.1    bouyer #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_MASK	 0x001f0000
    472   1.1    bouyer #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_AN	 0x00000000
    473   1.1    bouyer #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_1G	 0x00030000
    474   1.1    bouyer #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_2_5G	 0x00040000
    475   1.1    bouyer 
    476   1.1    bouyer #define BNX_PORT_HW_CFG_IMD_MAC_A_UPPER	0x00000068
    477   1.1    bouyer #define BNX_PORT_HW_CFG_IMD_MAC_A_LOWER	0x0000006c
    478   1.1    bouyer #define BNX_PORT_HW_CFG_IMD_MAC_B_UPPER	0x00000070
    479   1.1    bouyer #define BNX_PORT_HW_CFG_IMD_MAC_B_LOWER	0x00000074
    480   1.1    bouyer #define BNX_PORT_HW_CFG_ISCSI_MAC_UPPER	0x00000078
    481   1.1    bouyer #define BNX_PORT_HW_CFG_ISCSI_MAC_LOWER	0x0000007c
    482   1.1    bouyer 
    483   1.1    bouyer #define BNX_DEV_INFO_PER_PORT_HW_CONFIG2	0x000000b4
    484   1.1    bouyer 
    485   1.1    bouyer #define BNX_DEV_INFO_FORMAT_REV		0x000000c4
    486   1.1    bouyer #define BNX_DEV_INFO_FORMAT_REV_MASK		 0xff000000
    487   1.1    bouyer #define BNX_DEV_INFO_FORMAT_REV_ID		 ('A' << 24)
    488   1.1    bouyer 
    489   1.1    bouyer #define BNX_SHARED_FEATURE			0x000000c8
    490   1.1    bouyer #define BNX_SHARED_FEATURE_MASK		 0xffffffff
    491   1.1    bouyer 
    492   1.1    bouyer #define BNX_PORT_FEATURE			0x000000d8
    493   1.1    bouyer #define BNX_PORT2_FEATURE			0x00000014c
    494   1.1    bouyer #define BNX_PORT_FEATURE_WOL_ENABLED		 0x01000000
    495   1.1    bouyer #define BNX_PORT_FEATURE_MBA_ENABLED		 0x02000000
    496   1.1    bouyer #define BNX_PORT_FEATURE_ASF_ENABLED		 0x04000000
    497   1.1    bouyer #define BNX_PORT_FEATURE_IMD_ENABLED		 0x08000000
    498   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_MASK	 0xf
    499   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_DISABLED	 0x0
    500   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_64K		 0x1
    501   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_128K	 0x2
    502   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_256K	 0x3
    503   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_512K	 0x4
    504   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_1M		 0x5
    505   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_2M		 0x6
    506   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_4M		 0x7
    507   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_8M		 0x8
    508   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_16M		 0x9
    509   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_32M		 0xa
    510   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_64M		 0xb
    511   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_128M	 0xc
    512   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_256M	 0xd
    513   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_512M	 0xe
    514   1.1    bouyer #define BNX_PORT_FEATURE_BAR1_SIZE_1G		 0xf
    515   1.1    bouyer 
    516   1.1    bouyer #define BNX_PORT_FEATURE_WOL			0xdc
    517   1.1    bouyer #define BNX_PORT2_FEATURE_WOL			0x150
    518   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS	 4
    519   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_MASK	 0x30
    520   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_DISABLE	 0
    521   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_MAGIC	 0x10
    522   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_ACPI	 0x20
    523   1.1    bouyer #define BNX_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI	 0x30
    524   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_MASK	 0xf
    525   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG	 0
    526   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_10HALF	 1
    527   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_10FULL	 2
    528   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
    529   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
    530   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_1000HALF	 5
    531   1.1    bouyer #define BNX_PORT_FEATURE_WOL_LINK_SPEED_1000FULL	 6
    532   1.1    bouyer #define BNX_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000	 0x40
    533   1.1    bouyer #define BNX_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
    534   1.1    bouyer #define BNX_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP	 0x800
    535   1.1    bouyer 
    536   1.1    bouyer #define BNX_PORT_FEATURE_MBA			0xe0
    537   1.1    bouyer #define BNX_PORT2_FEATURE_MBA			0x154
    538   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS	 0
    539   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK	 0x3
    540   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE	 0
    541   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL	 1
    542   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP	 2
    543   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS	 2
    544   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_MASK	 0x3c
    545   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG	 0
    546   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_10HALF	 0x4
    547   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_10FULL	 0x8
    548   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_100HALF	 0xc
    549   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_100FULL	 0x10
    550   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_1000HALF	 0x14
    551   1.1    bouyer #define BNX_PORT_FEATURE_MBA_LINK_SPEED_1000FULL	 0x18
    552   1.1    bouyer #define BNX_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE	 0x40
    553   1.1    bouyer #define BNX_PORT_FEATURE_MBA_HOTKEY_CTRL_S	 0
    554   1.1    bouyer #define BNX_PORT_FEATURE_MBA_HOTKEY_CTRL_B	 0x80
    555   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS	 8
    556   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK	 0xff00
    557   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED	 0
    558   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K	 0x100
    559   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K	 0x200
    560   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K	 0x300
    561   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K	 0x400
    562   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K	 0x500
    563   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K	 0x600
    564   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K	 0x700
    565   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K	 0x800
    566   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K	 0x900
    567   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K	 0xa00
    568   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M	 0xb00
    569   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M	 0xc00
    570   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M	 0xd00
    571   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M	 0xe00
    572   1.1    bouyer #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M	 0xf00
    573   1.1    bouyer #define BNX_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS	 16
    574   1.1    bouyer #define BNX_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK	 0xf0000
    575   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS	 20
    576   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK	 0x300000
    577   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO	 0
    578   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS	 0x100000
    579   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H	 0x200000
    580   1.1    bouyer #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H	 0x300000
    581   1.1    bouyer 
    582   1.1    bouyer #define BNX_PORT_FEATURE_IMD			0xe4
    583   1.1    bouyer #define BNX_PORT2_FEATURE_IMD			0x158
    584   1.1    bouyer #define BNX_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT	 0
    585   1.1    bouyer #define BNX_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE	 1
    586   1.1    bouyer 
    587   1.1    bouyer #define BNX_PORT_FEATURE_VLAN			0xe8
    588   1.1    bouyer #define BNX_PORT2_FEATURE_VLAN			0x15c
    589   1.1    bouyer #define BNX_PORT_FEATURE_MBA_VLAN_TAG_MASK	 0xffff
    590   1.1    bouyer #define BNX_PORT_FEATURE_MBA_VLAN_ENABLE	 0x10000
    591   1.1    bouyer 
    592   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE		0x000001c0
    593   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_SIG		 0x00005254
    594   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_SIG_MASK	 0x0000ffff
    595   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_NONE	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    596   1.1    bouyer 					  0x00010000)
    597   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_PCI	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    598   1.1    bouyer 					  0x00020000)
    599   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_VAUX	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    600   1.1    bouyer 					  0x00030000)
    601   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_MASK	 DRV_MSG_CODE
    602   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_RESET (BNX_BC_STATE_RESET_TYPE_SIG | \
    603   1.1    bouyer 					    DRV_MSG_CODE_RESET)
    604   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX_BC_STATE_RESET_TYPE_SIG | \
    605   1.1    bouyer 					     DRV_MSG_CODE_UNLOAD)
    606   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX_BC_STATE_RESET_TYPE_SIG | \
    607   1.1    bouyer 					       DRV_MSG_CODE_SHUTDOWN)
    608   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_WOL (BNX_BC_STATE_RESET_TYPE_SIG | \
    609   1.1    bouyer 					  DRV_MSG_CODE_WOL)
    610   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_DRV_DIAG (BNX_BC_STATE_RESET_TYPE_SIG | \
    611   1.1    bouyer 					   DRV_MSG_CODE_DIAG)
    612   1.1    bouyer #define BNX_BC_STATE_RESET_TYPE_VALUE(msg) (BNX_BC_STATE_RESET_TYPE_SIG | \
    613   1.1    bouyer 					     (msg))
    614   1.1    bouyer 
    615   1.1    bouyer #define BNX_BC_STATE				0x000001c4
    616   1.1    bouyer #define BNX_BC_STATE_ERR_MASK			 0x0000ff00
    617   1.1    bouyer #define BNX_BC_STATE_SIGN			 0x42530000
    618   1.1    bouyer #define BNX_BC_STATE_SIGN_MASK			 0xffff0000
    619   1.1    bouyer #define BNX_BC_STATE_BC1_START			 (BNX_BC_STATE_SIGN | 0x1)
    620   1.1    bouyer #define BNX_BC_STATE_GET_NVM_CFG1		 (BNX_BC_STATE_SIGN | 0x2)
    621   1.1    bouyer #define BNX_BC_STATE_PROG_BAR			 (BNX_BC_STATE_SIGN | 0x3)
    622   1.1    bouyer #define BNX_BC_STATE_INIT_VID			 (BNX_BC_STATE_SIGN | 0x4)
    623   1.1    bouyer #define BNX_BC_STATE_GET_NVM_CFG2		 (BNX_BC_STATE_SIGN | 0x5)
    624   1.1    bouyer #define BNX_BC_STATE_APPLY_WKARND		 (BNX_BC_STATE_SIGN | 0x6)
    625   1.1    bouyer #define BNX_BC_STATE_LOAD_BC2			 (BNX_BC_STATE_SIGN | 0x7)
    626   1.1    bouyer #define BNX_BC_STATE_GOING_BC2			 (BNX_BC_STATE_SIGN | 0x8)
    627   1.1    bouyer #define BNX_BC_STATE_GOING_DIAG		 (BNX_BC_STATE_SIGN | 0x9)
    628   1.1    bouyer #define BNX_BC_STATE_RT_FINAL_INIT		 (BNX_BC_STATE_SIGN | 0x81)
    629   1.1    bouyer #define BNX_BC_STATE_RT_WKARND			 (BNX_BC_STATE_SIGN | 0x82)
    630   1.1    bouyer #define BNX_BC_STATE_RT_DRV_PULSE		 (BNX_BC_STATE_SIGN | 0x83)
    631   1.1    bouyer #define BNX_BC_STATE_RT_FIOEVTS		 (BNX_BC_STATE_SIGN | 0x84)
    632   1.1    bouyer #define BNX_BC_STATE_RT_DRV_CMD		 (BNX_BC_STATE_SIGN | 0x85)
    633   1.1    bouyer #define BNX_BC_STATE_RT_LOW_POWER		 (BNX_BC_STATE_SIGN | 0x86)
    634   1.1    bouyer #define BNX_BC_STATE_RT_SET_WOL		 (BNX_BC_STATE_SIGN | 0x87)
    635   1.1    bouyer #define BNX_BC_STATE_RT_OTHER_FW		 (BNX_BC_STATE_SIGN | 0x88)
    636   1.1    bouyer #define BNX_BC_STATE_RT_GOING_D3		 (BNX_BC_STATE_SIGN | 0x89)
    637   1.1    bouyer #define BNX_BC_STATE_ERR_BAD_VERSION		 (BNX_BC_STATE_SIGN | 0x0100)
    638   1.1    bouyer #define BNX_BC_STATE_ERR_BAD_BC2_CRC		 (BNX_BC_STATE_SIGN | 0x0200)
    639   1.1    bouyer #define BNX_BC_STATE_ERR_BC1_LOOP		 (BNX_BC_STATE_SIGN | 0x0300)
    640   1.1    bouyer #define BNX_BC_STATE_ERR_UNKNOWN_CMD		 (BNX_BC_STATE_SIGN | 0x0400)
    641   1.1    bouyer #define BNX_BC_STATE_ERR_DRV_DEAD		 (BNX_BC_STATE_SIGN | 0x0500)
    642   1.1    bouyer #define BNX_BC_STATE_ERR_NO_RXP		 (BNX_BC_STATE_SIGN | 0x0600)
    643   1.1    bouyer #define BNX_BC_STATE_ERR_TOO_MANY_RBUF		 (BNX_BC_STATE_SIGN | 0x0700)
    644   1.1    bouyer 
    645   1.1    bouyer #define BNX_BC_STATE_DEBUG_CMD			0x1dc
    646   1.1    bouyer #define BNX_BC_STATE_BC_DBG_CMD_SIGNATURE	 0x42440000
    647   1.1    bouyer #define BNX_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK	 0xffff0000
    648   1.1    bouyer #define BNX_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK	 0xffff
    649   1.1    bouyer #define BNX_BC_STATE_BC_DBG_CMD_LOOP_INFINITE	 0xffff
    650   1.1    bouyer 
    651   1.1    bouyer #define HOST_VIEW_SHMEM_BASE			0x167c00
    652   1.1    bouyer 
    653   1.1    bouyer /****************************************************************************/
    654   1.1    bouyer /* Convenience definitions.                                                 */
    655   1.1    bouyer /****************************************************************************/
    656   1.7  gmcgarry #define	BNX_PRINTF(sc, fmt, ...)	aprint_error_dev(sc->bnx_dev, fmt, __VA_ARGS__)
    657   1.1    bouyer #define BNX_STATS(x)			(u_long) stats->stat_ ## x ## _lo
    658   1.1    bouyer 
    659   1.1    bouyer /*
    660   1.1    bouyer  * The following data structures are generated from RTL code.
    661   1.1    bouyer  * Do not modify any values below this line.
    662   1.1    bouyer  */
    663   1.1    bouyer 
    664   1.1    bouyer /****************************************************************************/
    665   1.1    bouyer /* Do not modify any of the following data structures, they are generated   */
    666   1.1    bouyer /* from RTL code.                                                           */
    667   1.1    bouyer /*                                                                          */
    668   1.1    bouyer /* Begin machine generated definitions.                                     */
    669   1.1    bouyer /****************************************************************************/
    670   1.1    bouyer 
    671   1.1    bouyer /*
    672   1.1    bouyer  *  tx_bd definition
    673   1.1    bouyer  */
    674   1.1    bouyer struct tx_bd {
    675   1.1    bouyer 	u_int32_t tx_bd_haddr_hi;
    676   1.1    bouyer 	u_int32_t tx_bd_haddr_lo;
    677   1.1    bouyer 	u_int32_t tx_bd_mss_nbytes;
    678  1.11       jym #if BYTE_ORDER == BIG_ENDIAN
    679  1.11       jym 	u_int16_t tx_bd_vlan_tag;
    680  1.11       jym 	u_int16_t tx_bd_flags;
    681  1.11       jym #else
    682   1.2    bouyer 	u_int16_t tx_bd_flags;
    683   1.2    bouyer 	u_int16_t tx_bd_vlan_tag;
    684  1.11       jym #endif
    685   1.1    bouyer 		#define TX_BD_FLAGS_CONN_FAULT		(1<<0)
    686   1.1    bouyer 		#define TX_BD_FLAGS_TCP_UDP_CKSUM	(1<<1)
    687   1.1    bouyer 		#define TX_BD_FLAGS_IP_CKSUM		(1<<2)
    688   1.1    bouyer 		#define TX_BD_FLAGS_VLAN_TAG		(1<<3)
    689   1.1    bouyer 		#define TX_BD_FLAGS_COAL_NOW		(1<<4)
    690   1.1    bouyer 		#define TX_BD_FLAGS_DONT_GEN_CRC	(1<<5)
    691   1.1    bouyer 		#define TX_BD_FLAGS_END			(1<<6)
    692   1.1    bouyer 		#define TX_BD_FLAGS_START		(1<<7)
    693   1.1    bouyer 		#define TX_BD_FLAGS_SW_OPTION_WORD	(0x1f<<8)
    694   1.1    bouyer 		#define TX_BD_FLAGS_SW_FLAGS		(1<<13)
    695   1.1    bouyer 		#define TX_BD_FLAGS_SW_SNAP		(1<<14)
    696   1.1    bouyer 		#define TX_BD_FLAGS_SW_LSO		(1<<15)
    697   1.1    bouyer 
    698   1.1    bouyer };
    699   1.1    bouyer 
    700   1.1    bouyer 
    701   1.1    bouyer /*
    702   1.1    bouyer  *  rx_bd definition
    703   1.1    bouyer  */
    704   1.1    bouyer struct rx_bd {
    705   1.1    bouyer 	u_int32_t rx_bd_haddr_hi;
    706   1.1    bouyer 	u_int32_t rx_bd_haddr_lo;
    707   1.1    bouyer 	u_int32_t rx_bd_len;
    708   1.1    bouyer 	u_int32_t rx_bd_flags;
    709   1.1    bouyer 		#define RX_BD_FLAGS_NOPUSH		(1<<0)
    710   1.1    bouyer 		#define RX_BD_FLAGS_DUMMY		(1<<1)
    711   1.1    bouyer 		#define RX_BD_FLAGS_END			(1<<2)
    712   1.1    bouyer 		#define RX_BD_FLAGS_START		(1<<3)
    713   1.1    bouyer 
    714   1.1    bouyer };
    715   1.1    bouyer 
    716   1.1    bouyer 
    717   1.1    bouyer /*
    718   1.1    bouyer  *  status_block definition
    719   1.1    bouyer  */
    720   1.1    bouyer struct status_block {
    721   1.1    bouyer 	u_int32_t status_attn_bits;
    722   1.1    bouyer 		#define STATUS_ATTN_BITS_LINK_STATE		(1L<<0)
    723   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT	(1L<<1)
    724   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_BD_READ_ABORT	(1L<<2)
    725   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT	(1L<<3)
    726   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT	(1L<<4)
    727   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_DMA_ABORT		(1L<<5)
    728   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_PATCHUP_ABORT	(1L<<6)
    729   1.1    bouyer 		#define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT	(1L<<7)
    730   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT	(1L<<8)
    731   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT	(1L<<9)
    732   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_MBUF_ABORT		(1L<<10)
    733   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_LOOKUP_ABORT	(1L<<11)
    734   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT	(1L<<12)
    735   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_V2P_ABORT		(1L<<13)
    736   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT	(1L<<14)
    737   1.1    bouyer 		#define STATUS_ATTN_BITS_RX_DMA_ABORT		(1L<<15)
    738   1.1    bouyer 		#define STATUS_ATTN_BITS_COMPLETION_ABORT	(1L<<16)
    739   1.1    bouyer 		#define STATUS_ATTN_BITS_HOST_COALESCE_ABORT	(1L<<17)
    740   1.1    bouyer 		#define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT	(1L<<18)
    741   1.1    bouyer 		#define STATUS_ATTN_BITS_CONTEXT_ABORT		(1L<<19)
    742   1.1    bouyer 		#define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT	(1L<<20)
    743   1.1    bouyer 		#define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT	(1L<<21)
    744   1.1    bouyer 		#define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT	(1L<<22)
    745   1.1    bouyer 		#define STATUS_ATTN_BITS_MAC_ABORT		(1L<<23)
    746   1.1    bouyer 		#define STATUS_ATTN_BITS_TIMER_ABORT		(1L<<24)
    747   1.1    bouyer 		#define STATUS_ATTN_BITS_DMAE_ABORT		(1L<<25)
    748   1.1    bouyer 		#define STATUS_ATTN_BITS_FLSH_ABORT		(1L<<26)
    749   1.1    bouyer 		#define STATUS_ATTN_BITS_GRC_ABORT		(1L<<27)
    750   1.1    bouyer 		#define STATUS_ATTN_BITS_PARITY_ERROR		(1L<<31)
    751   1.1    bouyer 
    752   1.1    bouyer 	u_int32_t status_attn_bits_ack;
    753   1.1    bouyer #if BYTE_ORDER == BIG_ENDIAN
    754   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index0;
    755   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index1;
    756   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index2;
    757   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index3;
    758   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index0;
    759   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index1;
    760   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index2;
    761   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index3;
    762   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index4;
    763   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index5;
    764   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index6;
    765   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index7;
    766   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index8;
    767   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index9;
    768   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index10;
    769   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index11;
    770   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index12;
    771   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index13;
    772   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index14;
    773   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index15;
    774   1.1    bouyer 	u_int16_t status_completion_producer_index;
    775   1.1    bouyer 	u_int16_t status_cmd_consumer_index;
    776   1.1    bouyer 	u_int16_t status_idx;
    777   1.1    bouyer 	u_int16_t status_unused;
    778   1.1    bouyer #elif BYTE_ORDER == LITTLE_ENDIAN
    779   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index1;
    780   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index0;
    781   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index3;
    782   1.1    bouyer 	u_int16_t status_tx_quick_consumer_index2;
    783   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index1;
    784   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index0;
    785   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index3;
    786   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index2;
    787   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index5;
    788   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index4;
    789   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index7;
    790   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index6;
    791   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index9;
    792   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index8;
    793   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index11;
    794   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index10;
    795   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index13;
    796   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index12;
    797   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index15;
    798   1.1    bouyer 	u_int16_t status_rx_quick_consumer_index14;
    799   1.1    bouyer 	u_int16_t status_cmd_consumer_index;
    800   1.1    bouyer 	u_int16_t status_completion_producer_index;
    801   1.1    bouyer 	u_int16_t status_unused;
    802   1.1    bouyer 	u_int16_t status_idx;
    803   1.1    bouyer #endif
    804   1.1    bouyer };
    805   1.1    bouyer 
    806   1.1    bouyer 
    807   1.1    bouyer /*
    808   1.1    bouyer  *  statistics_block definition
    809   1.1    bouyer  */
    810   1.1    bouyer struct statistics_block {
    811   1.1    bouyer 	u_int32_t stat_IfHCInOctets_hi;
    812   1.1    bouyer 	u_int32_t stat_IfHCInOctets_lo;
    813   1.1    bouyer 	u_int32_t stat_IfHCInBadOctets_hi;
    814   1.1    bouyer 	u_int32_t stat_IfHCInBadOctets_lo;
    815   1.1    bouyer 	u_int32_t stat_IfHCOutOctets_hi;
    816   1.1    bouyer 	u_int32_t stat_IfHCOutOctets_lo;
    817   1.1    bouyer 	u_int32_t stat_IfHCOutBadOctets_hi;
    818   1.1    bouyer 	u_int32_t stat_IfHCOutBadOctets_lo;
    819   1.1    bouyer 	u_int32_t stat_IfHCInUcastPkts_hi;
    820   1.1    bouyer 	u_int32_t stat_IfHCInUcastPkts_lo;
    821   1.1    bouyer 	u_int32_t stat_IfHCInMulticastPkts_hi;
    822   1.1    bouyer 	u_int32_t stat_IfHCInMulticastPkts_lo;
    823   1.1    bouyer 	u_int32_t stat_IfHCInBroadcastPkts_hi;
    824   1.1    bouyer 	u_int32_t stat_IfHCInBroadcastPkts_lo;
    825   1.1    bouyer 	u_int32_t stat_IfHCOutUcastPkts_hi;
    826   1.1    bouyer 	u_int32_t stat_IfHCOutUcastPkts_lo;
    827   1.1    bouyer 	u_int32_t stat_IfHCOutMulticastPkts_hi;
    828   1.1    bouyer 	u_int32_t stat_IfHCOutMulticastPkts_lo;
    829   1.1    bouyer 	u_int32_t stat_IfHCOutBroadcastPkts_hi;
    830   1.1    bouyer 	u_int32_t stat_IfHCOutBroadcastPkts_lo;
    831   1.1    bouyer 	u_int32_t stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
    832   1.1    bouyer 	u_int32_t stat_Dot3StatsCarrierSenseErrors;
    833   1.1    bouyer 	u_int32_t stat_Dot3StatsFCSErrors;
    834   1.1    bouyer 	u_int32_t stat_Dot3StatsAlignmentErrors;
    835   1.1    bouyer 	u_int32_t stat_Dot3StatsSingleCollisionFrames;
    836   1.1    bouyer 	u_int32_t stat_Dot3StatsMultipleCollisionFrames;
    837   1.1    bouyer 	u_int32_t stat_Dot3StatsDeferredTransmissions;
    838   1.1    bouyer 	u_int32_t stat_Dot3StatsExcessiveCollisions;
    839   1.1    bouyer 	u_int32_t stat_Dot3StatsLateCollisions;
    840   1.1    bouyer 	u_int32_t stat_EtherStatsCollisions;
    841   1.1    bouyer 	u_int32_t stat_EtherStatsFragments;
    842   1.1    bouyer 	u_int32_t stat_EtherStatsJabbers;
    843   1.1    bouyer 	u_int32_t stat_EtherStatsUndersizePkts;
    844   1.1    bouyer 	u_int32_t stat_EtherStatsOverrsizePkts;
    845   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx64Octets;
    846   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx65Octetsto127Octets;
    847   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx128Octetsto255Octets;
    848   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx256Octetsto511Octets;
    849   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx512Octetsto1023Octets;
    850   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx1024Octetsto1522Octets;
    851   1.1    bouyer 	u_int32_t stat_EtherStatsPktsRx1523Octetsto9022Octets;
    852   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx64Octets;
    853   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx65Octetsto127Octets;
    854   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx128Octetsto255Octets;
    855   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx256Octetsto511Octets;
    856   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx512Octetsto1023Octets;
    857   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx1024Octetsto1522Octets;
    858   1.1    bouyer 	u_int32_t stat_EtherStatsPktsTx1523Octetsto9022Octets;
    859   1.1    bouyer 	u_int32_t stat_XonPauseFramesReceived;
    860   1.1    bouyer 	u_int32_t stat_XoffPauseFramesReceived;
    861   1.1    bouyer 	u_int32_t stat_OutXonSent;
    862   1.1    bouyer 	u_int32_t stat_OutXoffSent;
    863   1.1    bouyer 	u_int32_t stat_FlowControlDone;
    864   1.1    bouyer 	u_int32_t stat_MacControlFramesReceived;
    865   1.1    bouyer 	u_int32_t stat_XoffStateEntered;
    866   1.1    bouyer 	u_int32_t stat_IfInFramesL2FilterDiscards;
    867   1.1    bouyer 	u_int32_t stat_IfInRuleCheckerDiscards;
    868   1.1    bouyer 	u_int32_t stat_IfInFTQDiscards;
    869   1.1    bouyer 	u_int32_t stat_IfInMBUFDiscards;
    870   1.1    bouyer 	u_int32_t stat_IfInRuleCheckerP4Hit;
    871   1.1    bouyer 	u_int32_t stat_CatchupInRuleCheckerDiscards;
    872   1.1    bouyer 	u_int32_t stat_CatchupInFTQDiscards;
    873   1.1    bouyer 	u_int32_t stat_CatchupInMBUFDiscards;
    874   1.1    bouyer 	u_int32_t stat_CatchupInRuleCheckerP4Hit;
    875   1.1    bouyer 	u_int32_t stat_GenStat00;
    876   1.1    bouyer 	u_int32_t stat_GenStat01;
    877   1.1    bouyer 	u_int32_t stat_GenStat02;
    878   1.1    bouyer 	u_int32_t stat_GenStat03;
    879   1.1    bouyer 	u_int32_t stat_GenStat04;
    880   1.1    bouyer 	u_int32_t stat_GenStat05;
    881   1.1    bouyer 	u_int32_t stat_GenStat06;
    882   1.1    bouyer 	u_int32_t stat_GenStat07;
    883   1.1    bouyer 	u_int32_t stat_GenStat08;
    884   1.1    bouyer 	u_int32_t stat_GenStat09;
    885   1.1    bouyer 	u_int32_t stat_GenStat10;
    886   1.1    bouyer 	u_int32_t stat_GenStat11;
    887   1.1    bouyer 	u_int32_t stat_GenStat12;
    888   1.1    bouyer 	u_int32_t stat_GenStat13;
    889   1.1    bouyer 	u_int32_t stat_GenStat14;
    890   1.1    bouyer 	u_int32_t stat_GenStat15;
    891   1.1    bouyer };
    892   1.1    bouyer 
    893   1.1    bouyer 
    894   1.1    bouyer /*
    895   1.1    bouyer  *  l2_fhdr definition
    896   1.1    bouyer  */
    897   1.1    bouyer struct l2_fhdr {
    898   1.1    bouyer 	u_int32_t l2_fhdr_status;
    899   1.1    bouyer 		#define L2_FHDR_STATUS_RULE_CLASS	(0x7<<0)
    900   1.1    bouyer 		#define L2_FHDR_STATUS_RULE_P2		(1<<3)
    901   1.1    bouyer 		#define L2_FHDR_STATUS_RULE_P3		(1<<4)
    902   1.1    bouyer 		#define L2_FHDR_STATUS_RULE_P4		(1<<5)
    903   1.1    bouyer 		#define L2_FHDR_STATUS_L2_VLAN_TAG	(1<<6)
    904   1.1    bouyer 		#define L2_FHDR_STATUS_L2_LLC_SNAP	(1<<7)
    905   1.1    bouyer 		#define L2_FHDR_STATUS_RSS_HASH		(1<<8)
    906   1.1    bouyer 		#define L2_FHDR_STATUS_IP_DATAGRAM	(1<<13)
    907   1.1    bouyer 		#define L2_FHDR_STATUS_TCP_SEGMENT	(1<<14)
    908   1.1    bouyer 		#define L2_FHDR_STATUS_UDP_DATAGRAM	(1<<15)
    909   1.1    bouyer 
    910   1.1    bouyer 		#define L2_FHDR_ERRORS_BAD_CRC		(1<<17)
    911   1.1    bouyer 		#define L2_FHDR_ERRORS_PHY_DECODE	(1<<18)
    912   1.1    bouyer 		#define L2_FHDR_ERRORS_ALIGNMENT	(1<<19)
    913   1.1    bouyer 		#define L2_FHDR_ERRORS_TOO_SHORT	(1<<20)
    914   1.1    bouyer 		#define L2_FHDR_ERRORS_GIANT_FRAME	(1<<21)
    915   1.1    bouyer 		#define L2_FHDR_ERRORS_TCP_XSUM		(1<<28)
    916   1.1    bouyer 		#define L2_FHDR_ERRORS_UDP_XSUM		(1<<31)
    917   1.1    bouyer 
    918   1.1    bouyer 	u_int32_t l2_fhdr_hash;
    919   1.1    bouyer #if BYTE_ORDER == BIG_ENDIAN
    920   1.1    bouyer 	u_int16_t l2_fhdr_pkt_len;
    921   1.1    bouyer 	u_int16_t l2_fhdr_vlan_tag;
    922   1.1    bouyer 	u_int16_t l2_fhdr_ip_xsum;
    923   1.1    bouyer 	u_int16_t l2_fhdr_tcp_udp_xsum;
    924   1.1    bouyer #elif BYTE_ORDER == LITTLE_ENDIAN
    925   1.1    bouyer 	u_int16_t l2_fhdr_vlan_tag;
    926   1.1    bouyer 	u_int16_t l2_fhdr_pkt_len;
    927   1.1    bouyer 	u_int16_t l2_fhdr_tcp_udp_xsum;
    928   1.1    bouyer 	u_int16_t l2_fhdr_ip_xsum;
    929   1.1    bouyer #endif
    930   1.1    bouyer };
    931   1.1    bouyer 
    932   1.1    bouyer 
    933   1.1    bouyer /*
    934   1.1    bouyer  *  l2_context definition
    935   1.1    bouyer  */
    936   1.1    bouyer #define BNX_L2CTX_TYPE					0x00000000
    937   1.1    bouyer #define BNX_L2CTX_TYPE_SIZE_L2				 ((0xc0/0x20)<<16)
    938   1.1    bouyer #define BNX_L2CTX_TYPE_TYPE				 (0xf<<28)
    939   1.1    bouyer #define BNX_L2CTX_TYPE_TYPE_EMPTY			 (0<<28)
    940   1.1    bouyer #define BNX_L2CTX_TYPE_TYPE_L2				 (1<<28)
    941   1.1    bouyer 
    942   1.9    bouyer #define BNX_L2CTX_TYPE_XI				0x00000080
    943   1.1    bouyer #define BNX_L2CTX_TX_HOST_BIDX				0x00000088
    944   1.1    bouyer #define BNX_L2CTX_EST_NBD				0x00000088
    945   1.1    bouyer #define BNX_L2CTX_CMD_TYPE				0x00000088
    946   1.1    bouyer #define BNX_L2CTX_CMD_TYPE_TYPE			 (0xf<<24)
    947   1.1    bouyer #define BNX_L2CTX_CMD_TYPE_TYPE_L2			 (0<<24)
    948   1.1    bouyer #define BNX_L2CTX_CMD_TYPE_TYPE_TCP			 (1<<24)
    949   1.1    bouyer 
    950   1.1    bouyer #define BNX_L2CTX_TX_HOST_BSEQ				0x00000090
    951   1.1    bouyer #define BNX_L2CTX_TSCH_BSEQ				0x00000094
    952   1.1    bouyer #define BNX_L2CTX_TBDR_BSEQ				0x00000098
    953   1.1    bouyer #define BNX_L2CTX_TBDR_BOFF				0x0000009c
    954   1.1    bouyer #define BNX_L2CTX_TBDR_BIDX				0x0000009c
    955   1.1    bouyer #define BNX_L2CTX_TBDR_BHADDR_HI			0x000000a0
    956   1.1    bouyer #define BNX_L2CTX_TBDR_BHADDR_LO			0x000000a4
    957   1.1    bouyer #define BNX_L2CTX_TXP_BOFF				0x000000a8
    958   1.1    bouyer #define BNX_L2CTX_TXP_BIDX				0x000000a8
    959   1.1    bouyer #define BNX_L2CTX_TXP_BSEQ				0x000000ac
    960   1.1    bouyer 
    961   1.9    bouyer #define BNX_L2CTX_CMD_TYPE_XI				0x00000240
    962   1.9    bouyer #define BNX_L2CTX_TBDR_BHADDR_HI_XI			0x00000258
    963   1.9    bouyer #define BNX_L2CTX_TBDR_BHADDR_LO_XI			0x0000025c
    964   1.1    bouyer 
    965   1.1    bouyer /*
    966   1.1    bouyer  *  l2_bd_chain_context definition
    967   1.1    bouyer  */
    968   1.1    bouyer #define BNX_L2CTX_BD_PRE_READ				0x00000000
    969   1.1    bouyer #define BNX_L2CTX_CTX_SIZE				0x00000000
    970   1.1    bouyer #define BNX_L2CTX_CTX_TYPE				0x00000000
    971   1.1    bouyer #define BNX_L2CTX_CTX_TYPE_SIZE_L2			 ((0x20/20)<<16)
    972   1.1    bouyer #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE		 (0xf<<28)
    973   1.1    bouyer #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED	 (0<<28)
    974   1.1    bouyer #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE	 (1<<28)
    975   1.1    bouyer 
    976   1.1    bouyer #define BNX_L2CTX_HOST_BDIDX				0x00000004
    977   1.1    bouyer #define BNX_L2CTX_HOST_BSEQ				0x00000008
    978   1.1    bouyer #define BNX_L2CTX_NX_BSEQ				0x0000000c
    979   1.1    bouyer #define BNX_L2CTX_NX_BDHADDR_HI			0x00000010
    980   1.1    bouyer #define BNX_L2CTX_NX_BDHADDR_LO			0x00000014
    981   1.1    bouyer #define BNX_L2CTX_NX_BDIDX				0x00000018
    982   1.1    bouyer 
    983   1.9    bouyer /*
    984   1.9    bouyer  *  l2_rx_context definition (5706, 5708, 5709, and 5716)
    985   1.9    bouyer  */
    986   1.9    bouyer #define BNX_L2CTX_RX_WATER_MARK                         0x00000000
    987   1.9    bouyer #define BNX_L2CTX_RX_LO_WATER_MARK_SHIFT        0
    988   1.9    bouyer #define BNX_L2CTX_RX_LO_WATER_MARK_DEFAULT      32
    989   1.9    bouyer #define BNX_L2CTX_RX_LO_WATER_MARK_SCALE        4
    990   1.9    bouyer #define BNX_L2CTX_RX_LO_WATER_MARK_DIS          0
    991   1.9    bouyer #define BNX_L2CTX_RX_HI_WATER_MARK_SHIFT        4
    992   1.9    bouyer #define BNX_L2CTX_RX_HI_WATER_MARK_SCALE        16
    993   1.9    bouyer #define BNX_L2CTX_RX_WATER_MARKS_MSK            0x000000ff
    994   1.9    bouyer 
    995   1.9    bouyer #define BNX_L2CTX_RX_BD_PRE_READ                        0x00000000
    996   1.9    bouyer #define BNX_L2CTX_RX_BD_PRE_READ_SHIFT          8
    997   1.9    bouyer 
    998   1.9    bouyer #define BNX_L2CTX_RX_CTX_SIZE                           0x00000000
    999   1.9    bouyer #define BNX_L2CTX_RX_CTX_SIZE_SHIFT                     16
   1000   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE_SIZE_L2           ((0x20/20)<<BNX_L2CTX_RX_CTX_SIZE_SHIFT)
   1001   1.9    bouyer 
   1002   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE                           0x00000000
   1003   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE_SHIFT                     24
   1004   1.9    bouyer 
   1005   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE   (0xf<<28)
   1006   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED (0<<28)
   1007   1.9    bouyer #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE     (1<<28)
   1008   1.9    bouyer 
   1009   1.9    bouyer #define BNX_L2CTX_RX_HOST_BDIDX                         0x00000004
   1010   1.9    bouyer #define BNX_L2CTX_RX_HOST_BSEQ                          0x00000008
   1011   1.9    bouyer #define BNX_L2CTX_RX_NX_BSEQ                            0x0000000c
   1012   1.9    bouyer #define BNX_L2CTX_RX_NX_BDHADDR_HI                      0x00000010
   1013   1.9    bouyer #define BNX_L2CTX_RX_NX_BDHADDR_LO                      0x00000014
   1014   1.9    bouyer #define BNX_L2CTX_RX_NX_BDIDX                           0x00000018
   1015   1.9    bouyer 
   1016   1.9    bouyer #define BNX_L2CTX_RX_HOST_PG_BDIDX                      0x00000044
   1017   1.9    bouyer #define BNX_L2CTX_RX_PG_BUF_SIZE                        0x00000048
   1018   1.9    bouyer #define BNX_L2CTX_RX_RBDC_KEY                           0x0000004c
   1019   1.9    bouyer #define BNX_L2CTX_RX_RBDC_JUMBO_KEY                     0x3ffe
   1020   1.9    bouyer #define BNX_L2CTX_RX_NX_PG_BDHADDR_HI           0x00000050
   1021   1.9    bouyer #define BNX_L2CTX_RX_NX_PG_BDHADDR_LO           0x00000054
   1022   1.9    bouyer #define BNX_L2CTX_RX_NX_PG_BDIDX                        0x00000058
   1023   1.9    bouyer 
   1024   1.1    bouyer /*
   1025   1.1    bouyer  *  pci_config_l definition
   1026   1.1    bouyer  *  offset: 0000
   1027   1.1    bouyer  */
   1028   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG							0x00000068
   1029   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP	 		(1L<<2)
   1030   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP	 (1L<<3)
   1031   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA		 (1L<<5)
   1032   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP	 (1L<<6)
   1033   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA		 (1L<<7)
   1034   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ		 (1L<<8)
   1035   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY		 (1L<<9)
   1036   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_ASIC_METAL_REV		 (0xffL<<16)
   1037   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_ASIC_BASE_REV		 (0xfL<<24)
   1038   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_ASIC_ID			 (0xfL<<28)
   1039   1.1    bouyer #define BNX_PCICFG_MISC_CONFIG_ASIC_REV			 (0xffffL<<16)
   1040   1.1    bouyer 
   1041   1.1    bouyer #define BNX_PCICFG_MISC_STATUS				0x0000006c
   1042   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_INTA_VALUE		 (1L<<0)
   1043   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_32BIT_DET		 (1L<<1)
   1044   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_M66EN			 (1L<<2)
   1045   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_DET		 (1L<<3)
   1046   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED		 (0x3L<<4)
   1047   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_66		 (0L<<4)
   1048   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_100		 (1L<<4)
   1049   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_133		 (2L<<4)
   1050   1.1    bouyer #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE	 (3L<<4)
   1051   1.1    bouyer 
   1052   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS		0x00000070
   1053   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
   1054   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
   1055   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
   1056   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
   1057   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
   1058   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
   1059   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
   1060   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
   1061   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
   1062   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
   1063   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
   1064   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
   1065   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
   1066   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
   1067   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
   1068   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
   1069   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
   1070   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PLAY_DEAD	 (1L<<11)
   1071   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
   1072   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
   1073   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
   1074   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
   1075   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
   1076   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
   1077   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
   1078   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
   1079   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
   1080   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
   1081   1.1    bouyer #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED	 (0xfffL<<20)
   1082   1.1    bouyer 
   1083   1.1    bouyer #define BNX_PCICFG_REG_WINDOW_ADDRESS			0x00000078
   1084   1.1    bouyer #define BNX_PCICFG_REG_WINDOW				0x00000080
   1085   1.1    bouyer #define BNX_PCICFG_INT_ACK_CMD				0x00000084
   1086   1.1    bouyer #define BNX_PCICFG_INT_ACK_CMD_INDEX			 (0xffffL<<0)
   1087   1.1    bouyer #define BNX_PCICFG_INT_ACK_CMD_INDEX_VALID		 (1L<<16)
   1088   1.1    bouyer #define BNX_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM	 (1L<<17)
   1089   1.1    bouyer #define BNX_PCICFG_INT_ACK_CMD_MASK_INT		 (1L<<18)
   1090   1.1    bouyer 
   1091   1.1    bouyer #define BNX_PCICFG_STATUS_BIT_SET_CMD			0x00000088
   1092   1.1    bouyer #define BNX_PCICFG_STATUS_BIT_CLEAR_CMD		0x0000008c
   1093   1.1    bouyer #define BNX_PCICFG_MAILBOX_QUEUE_ADDR			0x00000090
   1094   1.1    bouyer #define BNX_PCICFG_MAILBOX_QUEUE_DATA			0x00000094
   1095   1.1    bouyer 
   1096   1.1    bouyer 
   1097   1.1    bouyer /*
   1098   1.1    bouyer  *  pci_reg definition
   1099   1.1    bouyer  *  offset: 0x400
   1100   1.1    bouyer  */
   1101   1.1    bouyer #define BNX_PCI_GRC_WINDOW_ADDR			0x00000400
   1102   1.1    bouyer #define BNX_PCI_GRC_WINDOW_ADDR_PCI_GRC_WINDOW_ADDR_VALUE	 (0x3ffffL<<8)
   1103   1.1    bouyer 
   1104   1.1    bouyer #define BNX_PCI_CONFIG_1				0x00000404
   1105   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY			 (0x7L<<8)
   1106   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_OFF		 (0L<<8)
   1107   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_16		 (1L<<8)
   1108   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_32		 (2L<<8)
   1109   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_64		 (3L<<8)
   1110   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_128		 (4L<<8)
   1111   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_256		 (5L<<8)
   1112   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_512		 (6L<<8)
   1113   1.1    bouyer #define BNX_PCI_CONFIG_1_READ_BOUNDARY_1024		 (7L<<8)
   1114   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY		 (0x7L<<11)
   1115   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_OFF		 (0L<<11)
   1116   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_16		 (1L<<11)
   1117   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_32		 (2L<<11)
   1118   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_64		 (3L<<11)
   1119   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_128		 (4L<<11)
   1120   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_256		 (5L<<11)
   1121   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_512		 (6L<<11)
   1122   1.1    bouyer #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_1024		 (7L<<11)
   1123   1.1    bouyer 
   1124   1.1    bouyer #define BNX_PCI_CONFIG_2				0x00000408
   1125   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE			 (0xfL<<0)
   1126   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_DISABLED		 (0L<<0)
   1127   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_64K			 (1L<<0)
   1128   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_128K		 (2L<<0)
   1129   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_256K		 (3L<<0)
   1130   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_512K		 (4L<<0)
   1131   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_1M			 (5L<<0)
   1132   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_2M			 (6L<<0)
   1133   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_4M			 (7L<<0)
   1134   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_8M			 (8L<<0)
   1135   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_16M			 (9L<<0)
   1136   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_32M			 (10L<<0)
   1137   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_64M			 (11L<<0)
   1138   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_128M		 (12L<<0)
   1139   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_256M		 (13L<<0)
   1140   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_512M		 (14L<<0)
   1141   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_SIZE_1G			 (15L<<0)
   1142   1.1    bouyer #define BNX_PCI_CONFIG_2_BAR1_64ENA			 (1L<<4)
   1143   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_RETRY			 (1L<<5)
   1144   1.1    bouyer #define BNX_PCI_CONFIG_2_CFG_CYCLE_RETRY		 (1L<<6)
   1145   1.1    bouyer #define BNX_PCI_CONFIG_2_FIRST_CFG_DONE		 (1L<<7)
   1146   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE			 (0xffL<<8)
   1147   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED		 (0L<<8)
   1148   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_1K		 (1L<<8)
   1149   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_2K		 (2L<<8)
   1150   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_4K		 (3L<<8)
   1151   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_8K		 (4L<<8)
   1152   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_16K		 (5L<<8)
   1153   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_32K		 (6L<<8)
   1154   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_64K		 (7L<<8)
   1155   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_128K		 (8L<<8)
   1156   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_256K		 (9L<<8)
   1157   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_512K		 (10L<<8)
   1158   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_1M		 (11L<<8)
   1159   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_2M		 (12L<<8)
   1160   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_4M		 (13L<<8)
   1161   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_8M		 (14L<<8)
   1162   1.1    bouyer #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_16M		 (15L<<8)
   1163   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_SPLIT_LIMIT		 (0x1fL<<16)
   1164   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT		 (0x3L<<21)
   1165   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_512		 (0L<<21)
   1166   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_1K		 (1L<<21)
   1167   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_2K		 (2L<<21)
   1168   1.1    bouyer #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_4K		 (3L<<21)
   1169   1.1    bouyer #define BNX_PCI_CONFIG_2_FORCE_32_BIT_MSTR		 (1L<<23)
   1170   1.1    bouyer #define BNX_PCI_CONFIG_2_FORCE_32_BIT_TGT		 (1L<<24)
   1171   1.1    bouyer #define BNX_PCI_CONFIG_2_KEEP_REQ_ASSERT		 (1L<<25)
   1172   1.1    bouyer 
   1173   1.1    bouyer #define BNX_PCI_CONFIG_3				0x0000040c
   1174   1.1    bouyer #define BNX_PCI_CONFIG_3_STICKY_BYTE			 (0xffL<<0)
   1175   1.1    bouyer #define BNX_PCI_CONFIG_3_FORCE_PME			 (1L<<24)
   1176   1.1    bouyer #define BNX_PCI_CONFIG_3_PME_STATUS			 (1L<<25)
   1177   1.1    bouyer #define BNX_PCI_CONFIG_3_PME_ENABLE			 (1L<<26)
   1178   1.1    bouyer #define BNX_PCI_CONFIG_3_PM_STATE			 (0x3L<<27)
   1179   1.1    bouyer #define BNX_PCI_CONFIG_3_VAUX_PRESET			 (1L<<30)
   1180   1.1    bouyer #define BNX_PCI_CONFIG_3_PCI_POWER			 (1L<<31)
   1181   1.1    bouyer 
   1182   1.1    bouyer #define BNX_PCI_PM_DATA_A				0x00000410
   1183   1.1    bouyer #define BNX_PCI_PM_DATA_A_PM_DATA_0_PRG		 (0xffL<<0)
   1184   1.1    bouyer #define BNX_PCI_PM_DATA_A_PM_DATA_1_PRG		 (0xffL<<8)
   1185   1.1    bouyer #define BNX_PCI_PM_DATA_A_PM_DATA_2_PRG		 (0xffL<<16)
   1186   1.1    bouyer #define BNX_PCI_PM_DATA_A_PM_DATA_3_PRG		 (0xffL<<24)
   1187   1.1    bouyer 
   1188   1.1    bouyer #define BNX_PCI_PM_DATA_B				0x00000414
   1189   1.1    bouyer #define BNX_PCI_PM_DATA_B_PM_DATA_4_PRG		 (0xffL<<0)
   1190   1.1    bouyer #define BNX_PCI_PM_DATA_B_PM_DATA_5_PRG		 (0xffL<<8)
   1191   1.1    bouyer #define BNX_PCI_PM_DATA_B_PM_DATA_6_PRG		 (0xffL<<16)
   1192   1.1    bouyer #define BNX_PCI_PM_DATA_B_PM_DATA_7_PRG		 (0xffL<<24)
   1193   1.1    bouyer 
   1194   1.1    bouyer #define BNX_PCI_SWAP_DIAG0				0x00000418
   1195   1.1    bouyer #define BNX_PCI_SWAP_DIAG1				0x0000041c
   1196   1.1    bouyer #define BNX_PCI_EXP_ROM_ADDR				0x00000420
   1197   1.1    bouyer #define BNX_PCI_EXP_ROM_ADDR_ADDRESS			 (0x3fffffL<<2)
   1198   1.1    bouyer #define BNX_PCI_EXP_ROM_ADDR_REQ			 (1L<<31)
   1199   1.1    bouyer 
   1200   1.1    bouyer #define BNX_PCI_EXP_ROM_DATA				0x00000424
   1201   1.1    bouyer #define BNX_PCI_VPD_INTF				0x00000428
   1202   1.1    bouyer #define BNX_PCI_VPD_INTF_INTF_REQ			 (1L<<0)
   1203   1.1    bouyer 
   1204   1.1    bouyer #define BNX_PCI_VPD_ADDR_FLAG				0x0000042c
   1205   1.1    bouyer #define BNX_PCI_VPD_ADDR_FLAG_ADDRESS			 (0x1fff<<2)
   1206   1.1    bouyer #define BNX_PCI_VPD_ADDR_FLAG_WR			 (1<<15)
   1207   1.1    bouyer 
   1208   1.1    bouyer #define BNX_PCI_VPD_DATA				0x00000430
   1209   1.1    bouyer #define BNX_PCI_ID_VAL1				0x00000434
   1210   1.1    bouyer #define BNX_PCI_ID_VAL1_DEVICE_ID			 (0xffffL<<0)
   1211   1.1    bouyer #define BNX_PCI_ID_VAL1_VENDOR_ID			 (0xffffL<<16)
   1212   1.1    bouyer 
   1213   1.1    bouyer #define BNX_PCI_ID_VAL2				0x00000438
   1214   1.1    bouyer #define BNX_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID		 (0xffffL<<0)
   1215   1.1    bouyer #define BNX_PCI_ID_VAL2_SUBSYSTEM_ID			 (0xffffL<<16)
   1216   1.1    bouyer 
   1217   1.1    bouyer #define BNX_PCI_ID_VAL3				0x0000043c
   1218   1.1    bouyer #define BNX_PCI_ID_VAL3_CLASS_CODE			 (0xffffffL<<0)
   1219   1.1    bouyer #define BNX_PCI_ID_VAL3_REVISION_ID			 (0xffL<<24)
   1220   1.1    bouyer 
   1221   1.1    bouyer #define BNX_PCI_ID_VAL4				0x00000440
   1222   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA			 (0xfL<<0)
   1223   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_0			 (0L<<0)
   1224   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_1			 (1L<<0)
   1225   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_2			 (2L<<0)
   1226   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_3			 (3L<<0)
   1227   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_4			 (4L<<0)
   1228   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_5			 (5L<<0)
   1229   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_6			 (6L<<0)
   1230   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_7			 (7L<<0)
   1231   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_8			 (8L<<0)
   1232   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_9			 (9L<<0)
   1233   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_10			 (10L<<0)
   1234   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_11			 (11L<<0)
   1235   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_12			 (12L<<0)
   1236   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_13			 (13L<<0)
   1237   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_14			 (14L<<0)
   1238   1.1    bouyer #define BNX_PCI_ID_VAL4_CAP_ENA_15			 (15L<<0)
   1239   1.1    bouyer #define BNX_PCI_ID_VAL4_PM_SCALE_PRG			 (0x3L<<6)
   1240   1.1    bouyer #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_0			 (0L<<6)
   1241   1.1    bouyer #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_1			 (1L<<6)
   1242   1.1    bouyer #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_2			 (2L<<6)
   1243   1.1    bouyer #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_3			 (3L<<6)
   1244   1.1    bouyer #define BNX_PCI_ID_VAL4_MSI_LIMIT			 (0x7L<<9)
   1245   1.1    bouyer #define BNX_PCI_ID_VAL4_MSI_ADVERTIZE			 (0x7L<<12)
   1246   1.1    bouyer #define BNX_PCI_ID_VAL4_MSI_ENABLE			 (1L<<15)
   1247   1.1    bouyer #define BNX_PCI_ID_VAL4_MAX_64_ADVERTIZE		 (1L<<16)
   1248   1.1    bouyer #define BNX_PCI_ID_VAL4_MAX_133_ADVERTIZE		 (1L<<17)
   1249   1.1    bouyer #define BNX_PCI_ID_VAL4_MAX_MEM_READ_SIZE		 (0x3L<<21)
   1250   1.1    bouyer #define BNX_PCI_ID_VAL4_MAX_SPLIT_SIZE			 (0x7L<<23)
   1251   1.1    bouyer #define BNX_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE		 (0x7L<<26)
   1252   1.1    bouyer 
   1253   1.1    bouyer #define BNX_PCI_ID_VAL5				0x00000444
   1254   1.1    bouyer #define BNX_PCI_ID_VAL5_D1_SUPPORT			 (1L<<0)
   1255   1.1    bouyer #define BNX_PCI_ID_VAL5_D2_SUPPORT			 (1L<<1)
   1256   1.1    bouyer #define BNX_PCI_ID_VAL5_PME_IN_D0			 (1L<<2)
   1257   1.1    bouyer #define BNX_PCI_ID_VAL5_PME_IN_D1			 (1L<<3)
   1258   1.1    bouyer #define BNX_PCI_ID_VAL5_PME_IN_D2			 (1L<<4)
   1259   1.1    bouyer #define BNX_PCI_ID_VAL5_PME_IN_D3_HOT			 (1L<<5)
   1260   1.1    bouyer 
   1261   1.1    bouyer #define BNX_PCI_PCIX_EXTENDED_STATUS			0x00000448
   1262   1.1    bouyer #define BNX_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP		 (1L<<8)
   1263   1.1    bouyer #define BNX_PCI_PCIX_EXTENDED_STATUS_LONG_BURST	 (1L<<9)
   1264   1.1    bouyer #define BNX_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS	 (0xfL<<16)
   1265   1.1    bouyer #define BNX_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX	 (0xffL<<24)
   1266   1.1    bouyer 
   1267   1.1    bouyer #define BNX_PCI_ID_VAL6				0x0000044c
   1268   1.1    bouyer #define BNX_PCI_ID_VAL6_MAX_LAT			 (0xffL<<0)
   1269   1.1    bouyer #define BNX_PCI_ID_VAL6_MIN_GNT			 (0xffL<<8)
   1270   1.1    bouyer #define BNX_PCI_ID_VAL6_BIST				 (0xffL<<16)
   1271   1.1    bouyer 
   1272   1.1    bouyer #define BNX_PCI_MSI_DATA				0x00000450
   1273   1.1    bouyer #define BNX_PCI_MSI_DATA_PCI_MSI_DATA			 (0xffffL<<0)
   1274   1.1    bouyer 
   1275   1.1    bouyer #define BNX_PCI_MSI_ADDR_H				0x00000454
   1276   1.1    bouyer #define BNX_PCI_MSI_ADDR_L				0x00000458
   1277   1.1    bouyer 
   1278   1.1    bouyer /*
   1279   1.1    bouyer  *  misc_reg definition
   1280   1.1    bouyer  *  offset: 0x800
   1281   1.1    bouyer  */
   1282   1.1    bouyer #define BNX_MISC_COMMAND				0x00000800
   1283   1.1    bouyer #define BNX_MISC_COMMAND_ENABLE_ALL			 (1L<<0)
   1284   1.1    bouyer #define BNX_MISC_COMMAND_DISABLE_ALL			 (1L<<1)
   1285   1.9    bouyer #define BNX_MISC_COMMAND_SW_RESET			 (1L<<4)
   1286   1.9    bouyer #define BNX_MISC_COMMAND_POR_RESET			 (1L<<5)
   1287   1.9    bouyer #define BNX_MISC_COMMAND_HD_RESET			 (1L<<6)
   1288   1.9    bouyer #define BNX_MISC_COMMAND_CMN_SW_RESET			 (1L<<7)
   1289   1.1    bouyer #define BNX_MISC_COMMAND_PAR_ERROR			 (1L<<8)
   1290   1.9    bouyer #define BNX_MISC_COMMAND_CS16_ERR			 (1L<<9)
   1291   1.9    bouyer #define BNX_MISC_COMMAND_CS16_ERR_LOC			 (0xfL<<12)
   1292   1.1    bouyer #define BNX_MISC_COMMAND_PAR_ERR_RAM			 (0x7fL<<16)
   1293   1.9    bouyer #define BNX_MISC_COMMAND_POWERDOWN_EVENT		 (1L<<23)
   1294   1.9    bouyer #define BNX_MISC_COMMAND_SW_SHUTDOWN			 (1L<<24)
   1295   1.9    bouyer #define BNX_MISC_COMMAND_SHUTDOWN_EN			 (1L<<25)
   1296   1.9    bouyer #define BNX_MISC_COMMAND_DINTEG_ATTN_EN			 (1L<<26)
   1297   1.9    bouyer #define BNX_MISC_COMMAND_PCIE_LINK_IN_L23		 (1L<<27)
   1298   1.9    bouyer #define BNX_MISC_COMMAND_PCIE_DIS			 (1L<<28)
   1299   1.9    bouyer 
   1300   1.1    bouyer 
   1301   1.1    bouyer #define BNX_MISC_CFG					0x00000804
   1302   1.1    bouyer #define BNX_MISC_CFG_PCI_GRC_TMOUT			 (1L<<0)
   1303   1.1    bouyer #define BNX_MISC_CFG_NVM_WR_EN				 (0x3L<<1)
   1304   1.1    bouyer #define BNX_MISC_CFG_NVM_WR_EN_PROTECT			 (0L<<1)
   1305   1.1    bouyer #define BNX_MISC_CFG_NVM_WR_EN_PCI			 (1L<<1)
   1306   1.1    bouyer #define BNX_MISC_CFG_NVM_WR_EN_ALLOW			 (2L<<1)
   1307   1.1    bouyer #define BNX_MISC_CFG_NVM_WR_EN_ALLOW2			 (3L<<1)
   1308   1.1    bouyer #define BNX_MISC_CFG_BIST_EN				 (1L<<3)
   1309   1.1    bouyer #define BNX_MISC_CFG_CK25_OUT_ALT_SRC			 (1L<<4)
   1310   1.1    bouyer #define BNX_MISC_CFG_BYPASS_BSCAN			 (1L<<5)
   1311   1.1    bouyer #define BNX_MISC_CFG_BYPASS_EJTAG			 (1L<<6)
   1312   1.1    bouyer #define BNX_MISC_CFG_CLK_CTL_OVERRIDE			 (1L<<7)
   1313   1.1    bouyer #define BNX_MISC_CFG_LEDMODE				 (0x3L<<8)
   1314   1.1    bouyer #define BNX_MISC_CFG_LEDMODE_MAC			 (0L<<8)
   1315   1.1    bouyer #define BNX_MISC_CFG_LEDMODE_GPHY1			 (1L<<8)
   1316   1.1    bouyer #define BNX_MISC_CFG_LEDMODE_GPHY2			 (2L<<8)
   1317   1.1    bouyer 
   1318   1.1    bouyer #define BNX_MISC_ID					0x00000808
   1319   1.1    bouyer #define BNX_MISC_ID_BOND_ID				 (0xfL<<0)
   1320   1.1    bouyer #define BNX_MISC_ID_CHIP_METAL				 (0xffL<<4)
   1321   1.1    bouyer #define BNX_MISC_ID_CHIP_REV				 (0xfL<<12)
   1322   1.1    bouyer #define BNX_MISC_ID_CHIP_NUM				 (0xffffL<<16)
   1323   1.1    bouyer 
   1324   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS			0x0000080c
   1325   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1326   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1327   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1328   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1329   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE	 (1L<<4)
   1330   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1331   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1332   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1333   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1334   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE	 (1L<<9)
   1335   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1336   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1337   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1338   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1339   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1340   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE	 (1L<<15)
   1341   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1342   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE	 (1L<<17)
   1343   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE	 (1L<<18)
   1344   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1345   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1346   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE	 (1L<<21)
   1347   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1348   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1349   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1350   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE	 (1L<<25)
   1351   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1352   1.1    bouyer #define BNX_MISC_ENABLE_STATUS_BITS_UMP_ENABLE		 (1L<<27)
   1353   1.1    bouyer 
   1354   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS			0x00000810
   1355   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1356   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1357   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1358   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1359   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE		 (1L<<4)
   1360   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1361   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1362   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1363   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1364   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_EMAC_ENABLE		 (1L<<9)
   1365   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1366   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1367   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1368   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1369   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1370   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE		 (1L<<15)
   1371   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1372   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE		 (1L<<17)
   1373   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE	 (1L<<18)
   1374   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1375   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1376   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE	 (1L<<21)
   1377   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1378   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1379   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1380   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_TIMER_ENABLE		 (1L<<25)
   1381   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1382   1.1    bouyer #define BNX_MISC_ENABLE_SET_BITS_UMP_ENABLE		 (1L<<27)
   1383   1.1    bouyer 
   1384   1.9    bouyer #define BNX_MISC_ENABLE_DEFAULT				0x05ffffff
   1385   1.9    bouyer #define BNX_MISC_ENABLE_DEFAULT_XI			0x17ffffff
   1386   1.9    bouyer 
   1387   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS			0x00000814
   1388   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1389   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1390   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1391   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1392   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE		 (1L<<4)
   1393   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1394   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1395   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1396   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1397   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_EMAC_ENABLE		 (1L<<9)
   1398   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1399   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1400   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1401   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1402   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1403   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE		 (1L<<15)
   1404   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1405   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE		 (1L<<17)
   1406   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE	 (1L<<18)
   1407   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1408   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1409   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE	 (1L<<21)
   1410   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1411   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1412   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1413   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_TIMER_ENABLE		 (1L<<25)
   1414   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1415   1.1    bouyer #define BNX_MISC_ENABLE_CLR_BITS_UMP_ENABLE		 (1L<<27)
   1416   1.1    bouyer 
   1417   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS			0x00000818
   1418   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
   1419   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
   1420   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
   1421   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
   1422   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
   1423   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
   1424   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
   1425   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
   1426   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
   1427   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
   1428   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
   1429   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
   1430   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
   1431   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
   1432   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
   1433   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
   1434   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
   1435   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PLAY_DEAD		 (1L<<11)
   1436   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
   1437   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
   1438   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
   1439   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
   1440   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
   1441   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
   1442   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
   1443   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
   1444   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
   1445   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
   1446   1.1    bouyer #define BNX_MISC_CLOCK_CONTROL_BITS_RESERVED		 (0xfffL<<20)
   1447   1.1    bouyer 
   1448   1.1    bouyer #define BNX_MISC_GPIO					0x0000081c
   1449   1.1    bouyer #define BNX_MISC_GPIO_VALUE				 (0xffL<<0)
   1450   1.1    bouyer #define BNX_MISC_GPIO_SET				 (0xffL<<8)
   1451   1.1    bouyer #define BNX_MISC_GPIO_CLR				 (0xffL<<16)
   1452   1.1    bouyer #define BNX_MISC_GPIO_FLOAT				 (0xffL<<24)
   1453   1.1    bouyer 
   1454   1.1    bouyer #define BNX_MISC_GPIO_INT				0x00000820
   1455   1.1    bouyer #define BNX_MISC_GPIO_INT_INT_STATE			 (0xfL<<0)
   1456   1.1    bouyer #define BNX_MISC_GPIO_INT_OLD_VALUE			 (0xfL<<8)
   1457   1.1    bouyer #define BNX_MISC_GPIO_INT_OLD_SET			 (0xfL<<16)
   1458   1.1    bouyer #define BNX_MISC_GPIO_INT_OLD_CLR			 (0xfL<<24)
   1459   1.1    bouyer 
   1460   1.1    bouyer #define BNX_MISC_CONFIG_LFSR				0x00000824
   1461   1.1    bouyer #define BNX_MISC_CONFIG_LFSR_DIV			 (0xffffL<<0)
   1462   1.1    bouyer 
   1463   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS			0x00000828
   1464   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1465   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1466   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1467   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1468   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE		 (1L<<4)
   1469   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1470   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1471   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1472   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1473   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_EMAC_ENABLE		 (1L<<9)
   1474   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1475   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1476   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE		 (1L<<12)
   1477   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1478   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1479   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE		 (1L<<15)
   1480   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1481   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE		 (1L<<17)
   1482   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE	 (1L<<18)
   1483   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1484   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1485   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE		 (1L<<21)
   1486   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1487   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1488   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1489   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_TIMER_ENABLE		 (1L<<25)
   1490   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1491   1.1    bouyer #define BNX_MISC_LFSR_MASK_BITS_UMP_ENABLE		 (1L<<27)
   1492   1.1    bouyer 
   1493   1.1    bouyer #define BNX_MISC_ARB_REQ0				0x0000082c
   1494   1.1    bouyer #define BNX_MISC_ARB_REQ1				0x00000830
   1495   1.1    bouyer #define BNX_MISC_ARB_REQ2				0x00000834
   1496   1.1    bouyer #define BNX_MISC_ARB_REQ3				0x00000838
   1497   1.1    bouyer #define BNX_MISC_ARB_REQ4				0x0000083c
   1498   1.1    bouyer #define BNX_MISC_ARB_FREE0				0x00000840
   1499   1.1    bouyer #define BNX_MISC_ARB_FREE1				0x00000844
   1500   1.1    bouyer #define BNX_MISC_ARB_FREE2				0x00000848
   1501   1.1    bouyer #define BNX_MISC_ARB_FREE3				0x0000084c
   1502   1.1    bouyer #define BNX_MISC_ARB_FREE4				0x00000850
   1503   1.1    bouyer #define BNX_MISC_ARB_REQ_STATUS0			0x00000854
   1504   1.1    bouyer #define BNX_MISC_ARB_REQ_STATUS1			0x00000858
   1505   1.1    bouyer #define BNX_MISC_ARB_REQ_STATUS2			0x0000085c
   1506   1.1    bouyer #define BNX_MISC_ARB_REQ_STATUS3			0x00000860
   1507   1.1    bouyer #define BNX_MISC_ARB_REQ_STATUS4			0x00000864
   1508   1.1    bouyer #define BNX_MISC_ARB_GNT0				0x00000868
   1509   1.1    bouyer #define BNX_MISC_ARB_GNT0_0				 (0x7L<<0)
   1510   1.1    bouyer #define BNX_MISC_ARB_GNT0_1				 (0x7L<<4)
   1511   1.1    bouyer #define BNX_MISC_ARB_GNT0_2				 (0x7L<<8)
   1512   1.1    bouyer #define BNX_MISC_ARB_GNT0_3				 (0x7L<<12)
   1513   1.1    bouyer #define BNX_MISC_ARB_GNT0_4				 (0x7L<<16)
   1514   1.1    bouyer #define BNX_MISC_ARB_GNT0_5				 (0x7L<<20)
   1515   1.1    bouyer #define BNX_MISC_ARB_GNT0_6				 (0x7L<<24)
   1516   1.1    bouyer #define BNX_MISC_ARB_GNT0_7				 (0x7L<<28)
   1517   1.1    bouyer 
   1518   1.1    bouyer #define BNX_MISC_ARB_GNT1				0x0000086c
   1519   1.1    bouyer #define BNX_MISC_ARB_GNT1_8				 (0x7L<<0)
   1520   1.1    bouyer #define BNX_MISC_ARB_GNT1_9				 (0x7L<<4)
   1521   1.1    bouyer #define BNX_MISC_ARB_GNT1_10				 (0x7L<<8)
   1522   1.1    bouyer #define BNX_MISC_ARB_GNT1_11				 (0x7L<<12)
   1523   1.1    bouyer #define BNX_MISC_ARB_GNT1_12				 (0x7L<<16)
   1524   1.1    bouyer #define BNX_MISC_ARB_GNT1_13				 (0x7L<<20)
   1525   1.1    bouyer #define BNX_MISC_ARB_GNT1_14				 (0x7L<<24)
   1526   1.1    bouyer #define BNX_MISC_ARB_GNT1_15				 (0x7L<<28)
   1527   1.1    bouyer 
   1528   1.1    bouyer #define BNX_MISC_ARB_GNT2				0x00000870
   1529   1.1    bouyer #define BNX_MISC_ARB_GNT2_16				 (0x7L<<0)
   1530   1.1    bouyer #define BNX_MISC_ARB_GNT2_17				 (0x7L<<4)
   1531   1.1    bouyer #define BNX_MISC_ARB_GNT2_18				 (0x7L<<8)
   1532   1.1    bouyer #define BNX_MISC_ARB_GNT2_19				 (0x7L<<12)
   1533   1.1    bouyer #define BNX_MISC_ARB_GNT2_20				 (0x7L<<16)
   1534   1.1    bouyer #define BNX_MISC_ARB_GNT2_21				 (0x7L<<20)
   1535   1.1    bouyer #define BNX_MISC_ARB_GNT2_22				 (0x7L<<24)
   1536   1.1    bouyer #define BNX_MISC_ARB_GNT2_23				 (0x7L<<28)
   1537   1.1    bouyer 
   1538   1.1    bouyer #define BNX_MISC_ARB_GNT3				0x00000874
   1539   1.1    bouyer #define BNX_MISC_ARB_GNT3_24				 (0x7L<<0)
   1540   1.1    bouyer #define BNX_MISC_ARB_GNT3_25				 (0x7L<<4)
   1541   1.1    bouyer #define BNX_MISC_ARB_GNT3_26				 (0x7L<<8)
   1542   1.1    bouyer #define BNX_MISC_ARB_GNT3_27				 (0x7L<<12)
   1543   1.1    bouyer #define BNX_MISC_ARB_GNT3_28				 (0x7L<<16)
   1544   1.1    bouyer #define BNX_MISC_ARB_GNT3_29				 (0x7L<<20)
   1545   1.1    bouyer #define BNX_MISC_ARB_GNT3_30				 (0x7L<<24)
   1546   1.1    bouyer #define BNX_MISC_ARB_GNT3_31				 (0x7L<<28)
   1547   1.1    bouyer 
   1548   1.1    bouyer #define BNX_MISC_PRBS_CONTROL				0x00000878
   1549   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_EN			 (1L<<0)
   1550   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_RSTB			 (1L<<1)
   1551   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_INV			 (1L<<2)
   1552   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ERR_CLR			 (1L<<3)
   1553   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ORDER			 (0x3L<<4)
   1554   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ORDER_7TH		 (0L<<4)
   1555   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ORDER_15TH		 (1L<<4)
   1556   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ORDER_23RD		 (2L<<4)
   1557   1.1    bouyer #define BNX_MISC_PRBS_CONTROL_ORDER_31ST		 (3L<<4)
   1558   1.1    bouyer 
   1559   1.1    bouyer #define BNX_MISC_PRBS_STATUS				0x0000087c
   1560   1.1    bouyer #define BNX_MISC_PRBS_STATUS_LOCK			 (1L<<0)
   1561   1.1    bouyer #define BNX_MISC_PRBS_STATUS_STKY			 (1L<<1)
   1562   1.1    bouyer #define BNX_MISC_PRBS_STATUS_ERRORS			 (0x3fffL<<2)
   1563   1.1    bouyer #define BNX_MISC_PRBS_STATUS_STATE			 (0xfL<<16)
   1564   1.1    bouyer 
   1565   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL			0x00000880
   1566   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_ASF_RST		 (1L<<0)
   1567   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_TSC_EN			 (1L<<1)
   1568   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_WG_TO			 (1L<<2)
   1569   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_HB_TO			 (1L<<3)
   1570   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_PA_TO			 (1L<<4)
   1571   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_PL_TO			 (1L<<5)
   1572   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_RT_TO			 (1L<<6)
   1573   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_EVENT		 (1L<<7)
   1574   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_RES			 (0xfL<<8)
   1575   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_EN			 (1L<<12)
   1576   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_BB_EN		 (1L<<13)
   1577   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT	 (1L<<14)
   1578   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_AUTOREAD		 (1L<<15)
   1579   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1		 (0x3fL<<16)
   1580   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2		 (0x3fL<<24)
   1581   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0	 (1L<<30)
   1582   1.1    bouyer #define BNX_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN		 (1L<<31)
   1583   1.1    bouyer 
   1584   1.1    bouyer #define BNX_MISC_SMB_IN				0x00000884
   1585   1.1    bouyer #define BNX_MISC_SMB_IN_DAT_IN				 (0xffL<<0)
   1586   1.1    bouyer #define BNX_MISC_SMB_IN_RDY				 (1L<<8)
   1587   1.1    bouyer #define BNX_MISC_SMB_IN_DONE				 (1L<<9)
   1588   1.1    bouyer #define BNX_MISC_SMB_IN_FIRSTBYTE			 (1L<<10)
   1589   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS				 (0x7L<<11)
   1590   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS_OK			 (0x0L<<11)
   1591   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS_PEC			 (0x1L<<11)
   1592   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS_OFLOW			 (0x2L<<11)
   1593   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS_STOP			 (0x3L<<11)
   1594   1.1    bouyer #define BNX_MISC_SMB_IN_STATUS_TIMEOUT			 (0x4L<<11)
   1595   1.1    bouyer 
   1596   1.1    bouyer #define BNX_MISC_SMB_OUT				0x00000888
   1597   1.1    bouyer #define BNX_MISC_SMB_OUT_DAT_OUT			 (0xffL<<0)
   1598   1.1    bouyer #define BNX_MISC_SMB_OUT_RDY				 (1L<<8)
   1599   1.1    bouyer #define BNX_MISC_SMB_OUT_START				 (1L<<9)
   1600   1.1    bouyer #define BNX_MISC_SMB_OUT_LAST				 (1L<<10)
   1601   1.1    bouyer #define BNX_MISC_SMB_OUT_ACC_TYPE			 (1L<<11)
   1602   1.1    bouyer #define BNX_MISC_SMB_OUT_ENB_PEC			 (1L<<12)
   1603   1.1    bouyer #define BNX_MISC_SMB_OUT_GET_RX_LEN			 (1L<<13)
   1604   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_READ_LEN			 (0x3fL<<14)
   1605   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS		 (0xfL<<20)
   1606   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_OK		 (0L<<20)
   1607   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK	 (1L<<20)
   1608   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK	 (9L<<20)
   1609   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW		 (2L<<20)
   1610   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_STOP		 (3L<<20)
   1611   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT	 (4L<<20)
   1612   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST	 (5L<<20)
   1613   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST	 (0xdL<<20)
   1614   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK		 (0x6L<<20)
   1615   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_SLAVEMODE		 (1L<<24)
   1616   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_DAT_EN		 (1L<<25)
   1617   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_DAT_IN		 (1L<<26)
   1618   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_CLK_EN		 (1L<<27)
   1619   1.1    bouyer #define BNX_MISC_SMB_OUT_SMB_OUT_CLK_IN		 (1L<<28)
   1620   1.1    bouyer 
   1621   1.1    bouyer #define BNX_MISC_SMB_WATCHDOG				0x0000088c
   1622   1.1    bouyer #define BNX_MISC_SMB_WATCHDOG_WATCHDOG			 (0xffffL<<0)
   1623   1.1    bouyer 
   1624   1.1    bouyer #define BNX_MISC_SMB_HEARTBEAT				0x00000890
   1625   1.1    bouyer #define BNX_MISC_SMB_HEARTBEAT_HEARTBEAT		 (0xffffL<<0)
   1626   1.1    bouyer 
   1627   1.1    bouyer #define BNX_MISC_SMB_POLL_ASF				0x00000894
   1628   1.1    bouyer #define BNX_MISC_SMB_POLL_ASF_POLL_ASF			 (0xffffL<<0)
   1629   1.1    bouyer 
   1630   1.1    bouyer #define BNX_MISC_SMB_POLL_LEGACY			0x00000898
   1631   1.1    bouyer #define BNX_MISC_SMB_POLL_LEGACY_POLL_LEGACY		 (0xffffL<<0)
   1632   1.1    bouyer 
   1633   1.1    bouyer #define BNX_MISC_SMB_RETRAN				0x0000089c
   1634   1.1    bouyer #define BNX_MISC_SMB_RETRAN_RETRAN			 (0xffL<<0)
   1635   1.1    bouyer 
   1636   1.1    bouyer #define BNX_MISC_SMB_TIMESTAMP				0x000008a0
   1637   1.1    bouyer #define BNX_MISC_SMB_TIMESTAMP_TIMESTAMP		 (0xffffffffL<<0)
   1638   1.1    bouyer 
   1639   1.1    bouyer #define BNX_MISC_PERR_ENA0				0x000008a4
   1640   1.1    bouyer #define BNX_MISC_PERR_ENA0_COM_MISC_CTXC		 (1L<<0)
   1641   1.1    bouyer #define BNX_MISC_PERR_ENA0_COM_MISC_REGF		 (1L<<1)
   1642   1.1    bouyer #define BNX_MISC_PERR_ENA0_COM_MISC_SCPAD		 (1L<<2)
   1643   1.1    bouyer #define BNX_MISC_PERR_ENA0_CP_MISC_CTXC		 (1L<<3)
   1644   1.1    bouyer #define BNX_MISC_PERR_ENA0_CP_MISC_REGF		 (1L<<4)
   1645   1.1    bouyer #define BNX_MISC_PERR_ENA0_CP_MISC_SCPAD		 (1L<<5)
   1646   1.1    bouyer #define BNX_MISC_PERR_ENA0_CS_MISC_TMEM		 (1L<<6)
   1647   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM0		 (1L<<7)
   1648   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM1		 (1L<<8)
   1649   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM2		 (1L<<9)
   1650   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM3		 (1L<<10)
   1651   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM4		 (1L<<11)
   1652   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM5		 (1L<<12)
   1653   1.1    bouyer #define BNX_MISC_PERR_ENA0_CTX_MISC_PGTBL		 (1L<<13)
   1654   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR0		 (1L<<14)
   1655   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR1		 (1L<<15)
   1656   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR2		 (1L<<16)
   1657   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR3		 (1L<<17)
   1658   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR4		 (1L<<18)
   1659   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW0		 (1L<<19)
   1660   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW1		 (1L<<20)
   1661   1.1    bouyer #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW2		 (1L<<21)
   1662   1.1    bouyer #define BNX_MISC_PERR_ENA0_HC_MISC_DMA			 (1L<<22)
   1663   1.1    bouyer #define BNX_MISC_PERR_ENA0_MCP_MISC_REGF		 (1L<<23)
   1664   1.1    bouyer #define BNX_MISC_PERR_ENA0_MCP_MISC_SCPAD		 (1L<<24)
   1665   1.1    bouyer #define BNX_MISC_PERR_ENA0_MQ_MISC_CTX			 (1L<<25)
   1666   1.1    bouyer #define BNX_MISC_PERR_ENA0_RBDC_MISC			 (1L<<26)
   1667   1.1    bouyer #define BNX_MISC_PERR_ENA0_RBUF_MISC_MB		 (1L<<27)
   1668   1.1    bouyer #define BNX_MISC_PERR_ENA0_RBUF_MISC_PTR		 (1L<<28)
   1669   1.1    bouyer #define BNX_MISC_PERR_ENA0_RDE_MISC_RPC		 (1L<<29)
   1670   1.1    bouyer #define BNX_MISC_PERR_ENA0_RDE_MISC_RPM		 (1L<<30)
   1671   1.1    bouyer #define BNX_MISC_PERR_ENA0_RV2P_MISC_CB0REGS		 (1L<<31)
   1672   1.1    bouyer 
   1673   1.1    bouyer #define BNX_MISC_PERR_ENA1				0x000008a8
   1674   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2P_MISC_CB1REGS		 (1L<<0)
   1675   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2P_MISC_P1IRAM		 (1L<<1)
   1676   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2P_MISC_P2IRAM		 (1L<<2)
   1677   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXP_MISC_CTXC		 (1L<<3)
   1678   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXP_MISC_REGF		 (1L<<4)
   1679   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXP_MISC_SCPAD		 (1L<<5)
   1680   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXP_MISC_RBUFC		 (1L<<6)
   1681   1.1    bouyer #define BNX_MISC_PERR_ENA1_TBDC_MISC			 (1L<<7)
   1682   1.1    bouyer #define BNX_MISC_PERR_ENA1_TDMA_MISC			 (1L<<8)
   1683   1.1    bouyer #define BNX_MISC_PERR_ENA1_THBUF_MISC_MB0		 (1L<<9)
   1684   1.1    bouyer #define BNX_MISC_PERR_ENA1_THBUF_MISC_MB1		 (1L<<10)
   1685   1.1    bouyer #define BNX_MISC_PERR_ENA1_TPAT_MISC_REGF		 (1L<<11)
   1686   1.1    bouyer #define BNX_MISC_PERR_ENA1_TPAT_MISC_SCPAD		 (1L<<12)
   1687   1.1    bouyer #define BNX_MISC_PERR_ENA1_TPBUF_MISC_MB		 (1L<<13)
   1688   1.1    bouyer #define BNX_MISC_PERR_ENA1_TSCH_MISC_LR		 (1L<<14)
   1689   1.1    bouyer #define BNX_MISC_PERR_ENA1_TXP_MISC_CTXC		 (1L<<15)
   1690   1.1    bouyer #define BNX_MISC_PERR_ENA1_TXP_MISC_REGF		 (1L<<16)
   1691   1.1    bouyer #define BNX_MISC_PERR_ENA1_TXP_MISC_SCPAD		 (1L<<17)
   1692   1.1    bouyer #define BNX_MISC_PERR_ENA1_UMP_MISC_FIORX		 (1L<<18)
   1693   1.1    bouyer #define BNX_MISC_PERR_ENA1_UMP_MISC_FIOTX		 (1L<<19)
   1694   1.1    bouyer #define BNX_MISC_PERR_ENA1_UMP_MISC_RX			 (1L<<20)
   1695   1.1    bouyer #define BNX_MISC_PERR_ENA1_UMP_MISC_TX			 (1L<<21)
   1696   1.1    bouyer #define BNX_MISC_PERR_ENA1_RDMAQ_MISC			 (1L<<22)
   1697   1.1    bouyer #define BNX_MISC_PERR_ENA1_CSQ_MISC			 (1L<<23)
   1698   1.1    bouyer #define BNX_MISC_PERR_ENA1_CPQ_MISC			 (1L<<24)
   1699   1.1    bouyer #define BNX_MISC_PERR_ENA1_MCPQ_MISC			 (1L<<25)
   1700   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2PMQ_MISC			 (1L<<26)
   1701   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2PPQ_MISC			 (1L<<27)
   1702   1.1    bouyer #define BNX_MISC_PERR_ENA1_RV2PTQ_MISC			 (1L<<28)
   1703   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXPQ_MISC			 (1L<<29)
   1704   1.1    bouyer #define BNX_MISC_PERR_ENA1_RXPCQ_MISC			 (1L<<30)
   1705   1.1    bouyer #define BNX_MISC_PERR_ENA1_RLUPQ_MISC			 (1L<<31)
   1706   1.1    bouyer 
   1707   1.1    bouyer #define BNX_MISC_PERR_ENA2				0x000008ac
   1708   1.1    bouyer #define BNX_MISC_PERR_ENA2_COMQ_MISC			 (1L<<0)
   1709   1.1    bouyer #define BNX_MISC_PERR_ENA2_COMXQ_MISC			 (1L<<1)
   1710   1.1    bouyer #define BNX_MISC_PERR_ENA2_COMTQ_MISC			 (1L<<2)
   1711   1.1    bouyer #define BNX_MISC_PERR_ENA2_TSCHQ_MISC			 (1L<<3)
   1712   1.1    bouyer #define BNX_MISC_PERR_ENA2_TBDRQ_MISC			 (1L<<4)
   1713   1.1    bouyer #define BNX_MISC_PERR_ENA2_TXPQ_MISC			 (1L<<5)
   1714   1.1    bouyer #define BNX_MISC_PERR_ENA2_TDMAQ_MISC			 (1L<<6)
   1715   1.1    bouyer #define BNX_MISC_PERR_ENA2_TPATQ_MISC			 (1L<<7)
   1716   1.1    bouyer #define BNX_MISC_PERR_ENA2_TASQ_MISC			 (1L<<8)
   1717   1.1    bouyer 
   1718   1.1    bouyer #define BNX_MISC_DEBUG_VECTOR_SEL			0x000008b0
   1719   1.1    bouyer #define BNX_MISC_DEBUG_VECTOR_SEL_0			 (0xfffL<<0)
   1720   1.1    bouyer #define BNX_MISC_DEBUG_VECTOR_SEL_1			 (0xfffL<<12)
   1721   1.1    bouyer 
   1722   1.1    bouyer #define BNX_MISC_VREG_CONTROL				0x000008b4
   1723   1.1    bouyer #define BNX_MISC_VREG_CONTROL_1_2			 (0xfL<<0)
   1724   1.1    bouyer #define BNX_MISC_VREG_CONTROL_2_5			 (0xfL<<4)
   1725   1.1    bouyer 
   1726   1.1    bouyer #define BNX_MISC_FINAL_CLK_CTL_VAL			0x000008b8
   1727   1.1    bouyer #define BNX_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL	 (0x3ffffffL<<6)
   1728   1.1    bouyer 
   1729   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL				0x000008c8
   1730   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS	 (1L<<0)
   1731   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ		 (1L<<1)
   1732   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL_DMA_ENABLE		 (1L<<16)
   1733   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL_RESERVED_CMN		 (0x3fffL<<2)
   1734   1.9    bouyer #define BNX_MISC_NEW_CORE_CTL_RESERVED_TC		 (0xffffL<<16)
   1735   1.9    bouyer 
   1736   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL			0x000008ec
   1737   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID		 (0xffL<<0)
   1738   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_X		 (0L<<0)
   1739   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_C		 (3L<<0)
   1740   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_S		 (12L<<0)
   1741   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP	 (0x7L<<8)
   1742   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN		 (1L<<11)
   1743   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET	 (1L<<12)
   1744   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET	 (1L<<13)
   1745   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET		 (1L<<14)
   1746   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET		 (1L<<15)
   1747   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_LCPLL_RST		 (1L<<16)
   1748   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES1_RST		 (1L<<17)
   1749   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES0_RST		 (1L<<18)
   1750   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY1_RST		 (1L<<19)
   1751   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY0_RST		 (1L<<20)
   1752   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL		 (0x7L<<21)
   1753   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PORT_SWAP		 (1L<<24)
   1754   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE	 (1L<<25)
   1755   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ	 (0xfL<<26)
   1756   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ	 (1L<<26)
   1757   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ	 (2L<<26)
   1758   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ	 (4L<<26)
   1759   1.9    bouyer #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ	 (8L<<26)
   1760   1.9    bouyer 
   1761   1.1    bouyer #define BNX_MISC_UNUSED0				0x000008bc
   1762   1.1    bouyer 
   1763   1.1    bouyer 
   1764   1.1    bouyer /*
   1765   1.1    bouyer  *  nvm_reg definition
   1766   1.1    bouyer  *  offset: 0x6400
   1767   1.1    bouyer  */
   1768   1.1    bouyer #define BNX_NVM_COMMAND				0x00006400
   1769   1.1    bouyer #define BNX_NVM_COMMAND_RST				 (1L<<0)
   1770   1.1    bouyer #define BNX_NVM_COMMAND_DONE				 (1L<<3)
   1771   1.1    bouyer #define BNX_NVM_COMMAND_DOIT				 (1L<<4)
   1772   1.1    bouyer #define BNX_NVM_COMMAND_WR				 (1L<<5)
   1773   1.1    bouyer #define BNX_NVM_COMMAND_ERASE				 (1L<<6)
   1774   1.1    bouyer #define BNX_NVM_COMMAND_FIRST				 (1L<<7)
   1775   1.1    bouyer #define BNX_NVM_COMMAND_LAST				 (1L<<8)
   1776   1.1    bouyer #define BNX_NVM_COMMAND_WREN				 (1L<<16)
   1777   1.1    bouyer #define BNX_NVM_COMMAND_WRDI				 (1L<<17)
   1778   1.1    bouyer #define BNX_NVM_COMMAND_EWSR				 (1L<<18)
   1779   1.1    bouyer #define BNX_NVM_COMMAND_WRSR				 (1L<<19)
   1780   1.1    bouyer 
   1781   1.1    bouyer #define BNX_NVM_STATUS					0x00006404
   1782   1.1    bouyer #define BNX_NVM_STATUS_PI_FSM_STATE			 (0xfL<<0)
   1783   1.1    bouyer #define BNX_NVM_STATUS_EE_FSM_STATE			 (0xfL<<4)
   1784   1.1    bouyer #define BNX_NVM_STATUS_EQ_FSM_STATE			 (0xfL<<8)
   1785   1.1    bouyer 
   1786   1.1    bouyer #define BNX_NVM_WRITE					0x00006408
   1787   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE			 (0xffffffffL<<0)
   1788   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG		 (0L<<0)
   1789   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_EECLK		 (1L<<0)
   1790   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_EEDATA		 (2L<<0)
   1791   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SCLK		 (4L<<0)
   1792   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_CS_B		 (8L<<0)
   1793   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SO		 (16L<<0)
   1794   1.1    bouyer #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SI		 (32L<<0)
   1795   1.1    bouyer 
   1796   1.1    bouyer #define BNX_NVM_ADDR					0x0000640c
   1797   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE			 (0xffffffL<<0)
   1798   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG		 (0L<<0)
   1799   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_EECLK		 (1L<<0)
   1800   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_EEDATA		 (2L<<0)
   1801   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SCLK		 (4L<<0)
   1802   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_CS_B		 (8L<<0)
   1803   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SO			 (16L<<0)
   1804   1.1    bouyer #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SI			 (32L<<0)
   1805   1.1    bouyer 
   1806   1.1    bouyer #define BNX_NVM_READ					0x00006410
   1807   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE			 (0xffffffffL<<0)
   1808   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_BIT_BANG		 (0L<<0)
   1809   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_EECLK		 (1L<<0)
   1810   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_EEDATA		 (2L<<0)
   1811   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_SCLK		 (4L<<0)
   1812   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_CS_B		 (8L<<0)
   1813   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_SO			 (16L<<0)
   1814   1.1    bouyer #define BNX_NVM_READ_NVM_READ_VALUE_SI			 (32L<<0)
   1815   1.1    bouyer 
   1816   1.1    bouyer #define BNX_NVM_CFG1					0x00006414
   1817   1.1    bouyer #define BNX_NVM_CFG1_FLASH_MODE			 (1L<<0)
   1818   1.1    bouyer #define BNX_NVM_CFG1_BUFFER_MODE			 (1L<<1)
   1819   1.1    bouyer #define BNX_NVM_CFG1_PASS_MODE				 (1L<<2)
   1820   1.1    bouyer #define BNX_NVM_CFG1_BITBANG_MODE			 (1L<<3)
   1821   1.1    bouyer #define BNX_NVM_CFG1_STATUS_BIT			 (0x7L<<4)
   1822   1.1    bouyer #define BNX_NVM_CFG1_STATUS_BIT_FLASH_RDY		 (0L<<4)
   1823   1.1    bouyer #define BNX_NVM_CFG1_STATUS_BIT_BUFFER_RDY		 (7L<<4)
   1824   1.1    bouyer #define BNX_NVM_CFG1_SPI_CLK_DIV			 (0xfL<<7)
   1825   1.1    bouyer #define BNX_NVM_CFG1_SEE_CLK_DIV			 (0x7ffL<<11)
   1826   1.1    bouyer #define BNX_NVM_CFG1_PROTECT_MODE			 (1L<<24)
   1827   1.1    bouyer #define BNX_NVM_CFG1_FLASH_SIZE			 (1L<<25)
   1828   1.1    bouyer #define BNX_NVM_CFG1_COMPAT_BYPASSS			 (1L<<31)
   1829   1.1    bouyer 
   1830   1.1    bouyer #define BNX_NVM_CFG2					0x00006418
   1831   1.1    bouyer #define BNX_NVM_CFG2_ERASE_CMD				 (0xffL<<0)
   1832   1.1    bouyer #define BNX_NVM_CFG2_DUMMY				 (0xffL<<8)
   1833   1.1    bouyer #define BNX_NVM_CFG2_STATUS_CMD			 (0xffL<<16)
   1834   1.1    bouyer 
   1835   1.1    bouyer #define BNX_NVM_CFG3					0x0000641c
   1836   1.1    bouyer #define BNX_NVM_CFG3_BUFFER_RD_CMD			 (0xffL<<0)
   1837   1.1    bouyer #define BNX_NVM_CFG3_WRITE_CMD				 (0xffL<<8)
   1838   1.1    bouyer #define BNX_NVM_CFG3_BUFFER_WRITE_CMD			 (0xffL<<16)
   1839   1.1    bouyer #define BNX_NVM_CFG3_READ_CMD				 (0xffL<<24)
   1840   1.1    bouyer 
   1841   1.1    bouyer #define BNX_NVM_SW_ARB					0x00006420
   1842   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_SET0			 (1L<<0)
   1843   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_SET1			 (1L<<1)
   1844   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_SET2			 (1L<<2)
   1845   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_SET3			 (1L<<3)
   1846   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_CLR0			 (1L<<4)
   1847   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_CLR1			 (1L<<5)
   1848   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_CLR2			 (1L<<6)
   1849   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_REQ_CLR3			 (1L<<7)
   1850   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_ARB0			 (1L<<8)
   1851   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_ARB1			 (1L<<9)
   1852   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_ARB2			 (1L<<10)
   1853   1.1    bouyer #define BNX_NVM_SW_ARB_ARB_ARB3			 (1L<<11)
   1854   1.1    bouyer #define BNX_NVM_SW_ARB_REQ0				 (1L<<12)
   1855   1.1    bouyer #define BNX_NVM_SW_ARB_REQ1				 (1L<<13)
   1856   1.1    bouyer #define BNX_NVM_SW_ARB_REQ2				 (1L<<14)
   1857   1.1    bouyer #define BNX_NVM_SW_ARB_REQ3				 (1L<<15)
   1858   1.1    bouyer 
   1859   1.1    bouyer #define BNX_NVM_ACCESS_ENABLE				0x00006424
   1860   1.1    bouyer #define BNX_NVM_ACCESS_ENABLE_EN			 (1L<<0)
   1861   1.1    bouyer #define BNX_NVM_ACCESS_ENABLE_WR_EN			 (1L<<1)
   1862   1.1    bouyer 
   1863   1.1    bouyer #define BNX_NVM_WRITE1					0x00006428
   1864   1.1    bouyer #define BNX_NVM_WRITE1_WREN_CMD			 (0xffL<<0)
   1865   1.1    bouyer #define BNX_NVM_WRITE1_WRDI_CMD			 (0xffL<<8)
   1866   1.1    bouyer #define BNX_NVM_WRITE1_SR_DATA				 (0xffL<<16)
   1867   1.1    bouyer 
   1868   1.1    bouyer 
   1869   1.1    bouyer 
   1870   1.1    bouyer /*
   1871   1.1    bouyer  *  dma_reg definition
   1872   1.1    bouyer  *  offset: 0xc00
   1873   1.1    bouyer  */
   1874   1.1    bouyer #define BNX_DMA_COMMAND				0x00000c00
   1875   1.1    bouyer #define BNX_DMA_COMMAND_ENABLE				 (1L<<0)
   1876   1.1    bouyer 
   1877   1.1    bouyer #define BNX_DMA_STATUS					0x00000c04
   1878   1.1    bouyer #define BNX_DMA_STATUS_PAR_ERROR_STATE			 (1L<<0)
   1879   1.1    bouyer #define BNX_DMA_STATUS_READ_TRANSFERS_STAT		 (1L<<16)
   1880   1.1    bouyer #define BNX_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT	 (1L<<17)
   1881   1.1    bouyer #define BNX_DMA_STATUS_BIG_READ_TRANSFERS_STAT		 (1L<<18)
   1882   1.1    bouyer #define BNX_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT	 (1L<<19)
   1883   1.1    bouyer #define BNX_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT	 (1L<<20)
   1884   1.1    bouyer #define BNX_DMA_STATUS_WRITE_TRANSFERS_STAT		 (1L<<21)
   1885   1.1    bouyer #define BNX_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<22)
   1886   1.1    bouyer #define BNX_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT	 (1L<<23)
   1887   1.1    bouyer #define BNX_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<24)
   1888   1.1    bouyer #define BNX_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT	 (1L<<25)
   1889   1.1    bouyer 
   1890   1.1    bouyer #define BNX_DMA_CONFIG					0x00000c08
   1891   1.1    bouyer #define BNX_DMA_CONFIG_DATA_BYTE_SWAP			 (1L<<0)
   1892   1.1    bouyer #define BNX_DMA_CONFIG_DATA_WORD_SWAP			 (1L<<1)
   1893   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_BYTE_SWAP			 (1L<<4)
   1894   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_WORD_SWAP			 (1L<<5)
   1895   1.1    bouyer #define BNX_DMA_CONFIG_ONE_DMA				 (1L<<6)
   1896   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_TWO_DMA			 (1L<<7)
   1897   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_FPGA_MODE			 (1L<<8)
   1898   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_PING_PONG_DMA		 (1L<<10)
   1899   1.1    bouyer #define BNX_DMA_CONFIG_CNTL_PCI_COMP_DLY		 (1L<<11)
   1900   1.1    bouyer #define BNX_DMA_CONFIG_NO_RCHANS_IN_USE		 (0xfL<<12)
   1901   1.1    bouyer #define BNX_DMA_CONFIG_NO_WCHANS_IN_USE		 (0xfL<<16)
   1902   1.1    bouyer #define BNX_DMA_CONFIG_PCI_CLK_CMP_BITS		 (0x7L<<20)
   1903   1.1    bouyer #define BNX_DMA_CONFIG_PCI_FAST_CLK_CMP		 (1L<<23)
   1904   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE			 (0xfL<<24)
   1905   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE_NONE			 (0x0L<<24)
   1906   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE_64			 (0x1L<<24)
   1907   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE_128			 (0x2L<<24)
   1908   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE_256			 (0x4L<<24)
   1909   1.1    bouyer #define BNX_DMA_CONFIG_BIG_SIZE_512			 (0x8L<<24)
   1910   1.1    bouyer 
   1911   1.1    bouyer #define BNX_DMA_BLACKOUT				0x00000c0c
   1912   1.1    bouyer #define BNX_DMA_BLACKOUT_RD_RETRY_BLACKOUT		 (0xffL<<0)
   1913   1.1    bouyer #define BNX_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT		 (0xffL<<8)
   1914   1.1    bouyer #define BNX_DMA_BLACKOUT_WR_RETRY_BLACKOUT		 (0xffL<<16)
   1915   1.1    bouyer 
   1916   1.1    bouyer #define BNX_DMA_RCHAN_STAT				0x00000c30
   1917   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
   1918   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_0			 (1L<<3)
   1919   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
   1920   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_1			 (1L<<7)
   1921   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
   1922   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_2			 (1L<<11)
   1923   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
   1924   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_3			 (1L<<15)
   1925   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
   1926   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_4			 (1L<<19)
   1927   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
   1928   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_5			 (1L<<23)
   1929   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
   1930   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_6			 (1L<<27)
   1931   1.1    bouyer #define BNX_DMA_RCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
   1932   1.1    bouyer #define BNX_DMA_RCHAN_STAT_PAR_ERR_7			 (1L<<31)
   1933   1.1    bouyer 
   1934   1.1    bouyer #define BNX_DMA_WCHAN_STAT				0x00000c34
   1935   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
   1936   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_0			 (1L<<3)
   1937   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
   1938   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_1			 (1L<<7)
   1939   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
   1940   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_2			 (1L<<11)
   1941   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
   1942   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_3			 (1L<<15)
   1943   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
   1944   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_4			 (1L<<19)
   1945   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
   1946   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_5			 (1L<<23)
   1947   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
   1948   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_6			 (1L<<27)
   1949   1.1    bouyer #define BNX_DMA_WCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
   1950   1.1    bouyer #define BNX_DMA_WCHAN_STAT_PAR_ERR_7			 (1L<<31)
   1951   1.1    bouyer 
   1952   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT			0x00000c38
   1953   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_0			 (0xfL<<0)
   1954   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_1			 (0xfL<<4)
   1955   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_2			 (0xfL<<8)
   1956   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_3			 (0xfL<<12)
   1957   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_4			 (0xfL<<16)
   1958   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_5			 (0xfL<<20)
   1959   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_6			 (0xfL<<24)
   1960   1.1    bouyer #define BNX_DMA_RCHAN_ASSIGNMENT_7			 (0xfL<<28)
   1961   1.1    bouyer 
   1962   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT			0x00000c3c
   1963   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_0			 (0xfL<<0)
   1964   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_1			 (0xfL<<4)
   1965   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_2			 (0xfL<<8)
   1966   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_3			 (0xfL<<12)
   1967   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_4			 (0xfL<<16)
   1968   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_5			 (0xfL<<20)
   1969   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_6			 (0xfL<<24)
   1970   1.1    bouyer #define BNX_DMA_WCHAN_ASSIGNMENT_7			 (0xfL<<28)
   1971   1.1    bouyer 
   1972   1.1    bouyer #define BNX_DMA_RCHAN_STAT_00				0x00000c40
   1973   1.1    bouyer #define BNX_DMA_RCHAN_STAT_00_RCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
   1974   1.1    bouyer 
   1975   1.1    bouyer #define BNX_DMA_RCHAN_STAT_01				0x00000c44
   1976   1.1    bouyer #define BNX_DMA_RCHAN_STAT_01_RCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
   1977   1.1    bouyer 
   1978   1.1    bouyer #define BNX_DMA_RCHAN_STAT_02				0x00000c48
   1979   1.1    bouyer #define BNX_DMA_RCHAN_STAT_02_LENGTH			 (0xffffL<<0)
   1980   1.1    bouyer #define BNX_DMA_RCHAN_STAT_02_WORD_SWAP		 (1L<<16)
   1981   1.1    bouyer #define BNX_DMA_RCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
   1982   1.1    bouyer #define BNX_DMA_RCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
   1983   1.1    bouyer 
   1984   1.1    bouyer #define BNX_DMA_RCHAN_STAT_10				0x00000c4c
   1985   1.1    bouyer #define BNX_DMA_RCHAN_STAT_11				0x00000c50
   1986   1.1    bouyer #define BNX_DMA_RCHAN_STAT_12				0x00000c54
   1987   1.1    bouyer #define BNX_DMA_RCHAN_STAT_20				0x00000c58
   1988   1.1    bouyer #define BNX_DMA_RCHAN_STAT_21				0x00000c5c
   1989   1.1    bouyer #define BNX_DMA_RCHAN_STAT_22				0x00000c60
   1990   1.1    bouyer #define BNX_DMA_RCHAN_STAT_30				0x00000c64
   1991   1.1    bouyer #define BNX_DMA_RCHAN_STAT_31				0x00000c68
   1992   1.1    bouyer #define BNX_DMA_RCHAN_STAT_32				0x00000c6c
   1993   1.1    bouyer #define BNX_DMA_RCHAN_STAT_40				0x00000c70
   1994   1.1    bouyer #define BNX_DMA_RCHAN_STAT_41				0x00000c74
   1995   1.1    bouyer #define BNX_DMA_RCHAN_STAT_42				0x00000c78
   1996   1.1    bouyer #define BNX_DMA_RCHAN_STAT_50				0x00000c7c
   1997   1.1    bouyer #define BNX_DMA_RCHAN_STAT_51				0x00000c80
   1998   1.1    bouyer #define BNX_DMA_RCHAN_STAT_52				0x00000c84
   1999   1.1    bouyer #define BNX_DMA_RCHAN_STAT_60				0x00000c88
   2000   1.1    bouyer #define BNX_DMA_RCHAN_STAT_61				0x00000c8c
   2001   1.1    bouyer #define BNX_DMA_RCHAN_STAT_62				0x00000c90
   2002   1.1    bouyer #define BNX_DMA_RCHAN_STAT_70				0x00000c94
   2003   1.1    bouyer #define BNX_DMA_RCHAN_STAT_71				0x00000c98
   2004   1.1    bouyer #define BNX_DMA_RCHAN_STAT_72				0x00000c9c
   2005   1.1    bouyer #define BNX_DMA_WCHAN_STAT_00				0x00000ca0
   2006   1.1    bouyer #define BNX_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
   2007   1.1    bouyer 
   2008   1.1    bouyer #define BNX_DMA_WCHAN_STAT_01				0x00000ca4
   2009   1.1    bouyer #define BNX_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
   2010   1.1    bouyer 
   2011   1.1    bouyer #define BNX_DMA_WCHAN_STAT_02				0x00000ca8
   2012   1.1    bouyer #define BNX_DMA_WCHAN_STAT_02_LENGTH			 (0xffffL<<0)
   2013   1.1    bouyer #define BNX_DMA_WCHAN_STAT_02_WORD_SWAP		 (1L<<16)
   2014   1.1    bouyer #define BNX_DMA_WCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
   2015   1.1    bouyer #define BNX_DMA_WCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
   2016   1.1    bouyer 
   2017   1.1    bouyer #define BNX_DMA_WCHAN_STAT_10				0x00000cac
   2018   1.1    bouyer #define BNX_DMA_WCHAN_STAT_11				0x00000cb0
   2019   1.1    bouyer #define BNX_DMA_WCHAN_STAT_12				0x00000cb4
   2020   1.1    bouyer #define BNX_DMA_WCHAN_STAT_20				0x00000cb8
   2021   1.1    bouyer #define BNX_DMA_WCHAN_STAT_21				0x00000cbc
   2022   1.1    bouyer #define BNX_DMA_WCHAN_STAT_22				0x00000cc0
   2023   1.1    bouyer #define BNX_DMA_WCHAN_STAT_30				0x00000cc4
   2024   1.1    bouyer #define BNX_DMA_WCHAN_STAT_31				0x00000cc8
   2025   1.1    bouyer #define BNX_DMA_WCHAN_STAT_32				0x00000ccc
   2026   1.1    bouyer #define BNX_DMA_WCHAN_STAT_40				0x00000cd0
   2027   1.1    bouyer #define BNX_DMA_WCHAN_STAT_41				0x00000cd4
   2028   1.1    bouyer #define BNX_DMA_WCHAN_STAT_42				0x00000cd8
   2029   1.1    bouyer #define BNX_DMA_WCHAN_STAT_50				0x00000cdc
   2030   1.1    bouyer #define BNX_DMA_WCHAN_STAT_51				0x00000ce0
   2031   1.1    bouyer #define BNX_DMA_WCHAN_STAT_52				0x00000ce4
   2032   1.1    bouyer #define BNX_DMA_WCHAN_STAT_60				0x00000ce8
   2033   1.1    bouyer #define BNX_DMA_WCHAN_STAT_61				0x00000cec
   2034   1.1    bouyer #define BNX_DMA_WCHAN_STAT_62				0x00000cf0
   2035   1.1    bouyer #define BNX_DMA_WCHAN_STAT_70				0x00000cf4
   2036   1.1    bouyer #define BNX_DMA_WCHAN_STAT_71				0x00000cf8
   2037   1.1    bouyer #define BNX_DMA_WCHAN_STAT_72				0x00000cfc
   2038   1.1    bouyer #define BNX_DMA_ARB_STAT_00				0x00000d00
   2039   1.1    bouyer #define BNX_DMA_ARB_STAT_00_MASTER			 (0xffffL<<0)
   2040   1.1    bouyer #define BNX_DMA_ARB_STAT_00_MASTER_ENC			 (0xffL<<16)
   2041   1.1    bouyer #define BNX_DMA_ARB_STAT_00_CUR_BINMSTR		 (0xffL<<24)
   2042   1.1    bouyer 
   2043   1.1    bouyer #define BNX_DMA_ARB_STAT_01				0x00000d04
   2044   1.1    bouyer #define BNX_DMA_ARB_STAT_01_LPR_RPTR			 (0xfL<<0)
   2045   1.1    bouyer #define BNX_DMA_ARB_STAT_01_LPR_WPTR			 (0xfL<<4)
   2046   1.1    bouyer #define BNX_DMA_ARB_STAT_01_LPB_RPTR			 (0xfL<<8)
   2047   1.1    bouyer #define BNX_DMA_ARB_STAT_01_LPB_WPTR			 (0xfL<<12)
   2048   1.1    bouyer #define BNX_DMA_ARB_STAT_01_HPR_RPTR			 (0xfL<<16)
   2049   1.1    bouyer #define BNX_DMA_ARB_STAT_01_HPR_WPTR			 (0xfL<<20)
   2050   1.1    bouyer #define BNX_DMA_ARB_STAT_01_HPB_RPTR			 (0xfL<<24)
   2051   1.1    bouyer #define BNX_DMA_ARB_STAT_01_HPB_WPTR			 (0xfL<<28)
   2052   1.1    bouyer 
   2053   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD				0x00000f00
   2054   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD_PWRUP_DONE		 (1L<<0)
   2055   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD_SHIFT_DONE		 (1L<<1)
   2056   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD_SHIFT			 (1L<<2)
   2057   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD_LOAD			 (1L<<3)
   2058   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_CMD_SEL			 (0xfL<<8)
   2059   1.1    bouyer 
   2060   1.1    bouyer #define BNX_DMA_FUSE_CTRL0_DATA			0x00000f04
   2061   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD				0x00000f08
   2062   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD_PWRUP_DONE		 (1L<<0)
   2063   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD_SHIFT_DONE		 (1L<<1)
   2064   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD_SHIFT			 (1L<<2)
   2065   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD_LOAD			 (1L<<3)
   2066   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_CMD_SEL			 (0xfL<<8)
   2067   1.1    bouyer 
   2068   1.1    bouyer #define BNX_DMA_FUSE_CTRL1_DATA			0x00000f0c
   2069   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD				0x00000f10
   2070   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD_PWRUP_DONE		 (1L<<0)
   2071   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD_SHIFT_DONE		 (1L<<1)
   2072   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD_SHIFT			 (1L<<2)
   2073   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD_LOAD			 (1L<<3)
   2074   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_CMD_SEL			 (0xfL<<8)
   2075   1.1    bouyer 
   2076   1.1    bouyer #define BNX_DMA_FUSE_CTRL2_DATA			0x00000f14
   2077   1.1    bouyer 
   2078   1.1    bouyer 
   2079   1.1    bouyer /*
   2080   1.1    bouyer  *  context_reg definition
   2081   1.1    bouyer  *  offset: 0x1000
   2082   1.1    bouyer  */
   2083   1.9    bouyer #define BNX_CTX_COMMAND					0x00001000
   2084   1.9    bouyer #define BNX_CTX_COMMAND_ENABLED				 (1L<<0)
   2085   1.9    bouyer #define BNX_CTX_COMMAND_DISABLE_USAGE_CNT		 (1L<<1)
   2086   1.9    bouyer #define BNX_CTX_COMMAND_DISABLE_PLRU			 (1L<<2)
   2087   1.9    bouyer #define BNX_CTX_COMMAND_DISABLE_COMBINE_READ		 (1L<<3)
   2088   1.9    bouyer #define BNX_CTX_COMMAND_FLUSH_AHEAD			 (0x1fL<<8)
   2089   1.9    bouyer #define BNX_CTX_COMMAND_MEM_INIT			 (1L<<13)
   2090   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE			 (0xfL<<16)
   2091   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_256			 (0L<<16)
   2092   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_512			 (1L<<16)
   2093   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_1K			 (2L<<16)
   2094   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_2K			 (3L<<16)
   2095   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_4K			 (4L<<16)
   2096   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_8K			 (5L<<16)
   2097   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_16K			 (6L<<16)
   2098   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_32K			 (7L<<16)
   2099   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_64K			 (8L<<16)
   2100   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_128K			 (9L<<16)
   2101   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_256K			 (10L<<16)
   2102   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_512K			 (11L<<16)
   2103   1.9    bouyer #define BNX_CTX_COMMAND_PAGE_SIZE_1M			 (12L<<16)
   2104   1.1    bouyer 
   2105   1.1    bouyer #define BNX_CTX_STATUS					0x00001004
   2106   1.1    bouyer #define BNX_CTX_STATUS_LOCK_WAIT			 (1L<<0)
   2107   1.1    bouyer #define BNX_CTX_STATUS_READ_STAT			 (1L<<16)
   2108   1.1    bouyer #define BNX_CTX_STATUS_WRITE_STAT			 (1L<<17)
   2109   1.1    bouyer #define BNX_CTX_STATUS_ACC_STALL_STAT			 (1L<<18)
   2110   1.1    bouyer #define BNX_CTX_STATUS_LOCK_STALL_STAT			 (1L<<19)
   2111   1.1    bouyer 
   2112   1.1    bouyer #define BNX_CTX_VIRT_ADDR				0x00001008
   2113   1.1    bouyer #define BNX_CTX_VIRT_ADDR_VIRT_ADDR			 (0x7fffL<<6)
   2114   1.1    bouyer 
   2115   1.1    bouyer #define BNX_CTX_PAGE_TBL				0x0000100c
   2116   1.1    bouyer #define BNX_CTX_PAGE_TBL_PAGE_TBL			 (0x3fffL<<6)
   2117   1.1    bouyer 
   2118   1.1    bouyer #define BNX_CTX_DATA_ADR				0x00001010
   2119   1.1    bouyer #define BNX_CTX_DATA_ADR_DATA_ADR			 (0x7ffffL<<2)
   2120   1.1    bouyer 
   2121   1.1    bouyer #define BNX_CTX_DATA					0x00001014
   2122   1.1    bouyer #define BNX_CTX_LOCK					0x00001018
   2123   1.1    bouyer #define BNX_CTX_LOCK_TYPE				 (0x7L<<0)
   2124   1.1    bouyer #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_VOID		 (0x0L<<0)
   2125   1.1    bouyer #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE		 (0x7L<<0)
   2126   1.1    bouyer #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL		 (0x1L<<0)
   2127   1.1    bouyer #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_TX			 (0x2L<<0)
   2128   1.1    bouyer #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_TIMER		 (0x4L<<0)
   2129   1.1    bouyer #define BNX_CTX_LOCK_CID_VALUE				 (0x3fffL<<7)
   2130   1.1    bouyer #define BNX_CTX_LOCK_GRANTED				 (1L<<26)
   2131   1.1    bouyer #define BNX_CTX_LOCK_MODE				 (0x7L<<27)
   2132   1.1    bouyer #define BNX_CTX_LOCK_MODE_UNLOCK			 (0x0L<<27)
   2133   1.1    bouyer #define BNX_CTX_LOCK_MODE_IMMEDIATE			 (0x1L<<27)
   2134   1.1    bouyer #define BNX_CTX_LOCK_MODE_SURE				 (0x2L<<27)
   2135   1.1    bouyer #define BNX_CTX_LOCK_STATUS				 (1L<<30)
   2136   1.1    bouyer #define BNX_CTX_LOCK_REQ				 (1L<<31)
   2137   1.1    bouyer 
   2138   1.9    bouyer #define BNX_CTX_CTX_CTRL				0x0000101c
   2139   1.9    bouyer #define BNX_CTX_CTX_CTRL_CTX_ADDR			(0x7ffffL<<2)
   2140   1.9    bouyer #define BNX_CTX_CTX_CTRL_MOD_USAGE_CNT			(0x3L<<21)
   2141   1.9    bouyer #define BNX_CTX_CTX_CTRL_NO_RAM_ACC			(1L<<23)
   2142   1.9    bouyer #define BNX_CTX_CTX_CTRL_PREFETCH_SIZE			(0x3L<<24)
   2143   1.9    bouyer #define BNX_CTX_CTX_CTRL_ATTR				(1L<<26)
   2144   1.9    bouyer #define BNX_CTX_CTX_CTRL_WRITE_REQ			(1L<<30)
   2145   1.9    bouyer #define BNX_CTX_CTX_CTRL_READ_REQ			(1L<<31)
   2146   1.9    bouyer 
   2147   1.9    bouyer #define BNX_CTX_CTX_DATA				0x00001020
   2148   1.9    bouyer 
   2149   1.1    bouyer #define BNX_CTX_ACCESS_STATUS				0x00001040
   2150   1.1    bouyer #define BNX_CTX_ACCESS_STATUS_MASTERENCODED		 (0xfL<<0)
   2151   1.1    bouyer #define BNX_CTX_ACCESS_STATUS_ACCESSMEMORYSM		 (0x3L<<10)
   2152   1.1    bouyer #define BNX_CTX_ACCESS_STATUS_PAGETABLEINITSM		 (0x3L<<12)
   2153   1.1    bouyer #define BNX_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM	 (0x3L<<14)
   2154   1.9    bouyer #define BNX_CTX_ACCESS_STATUS_QUALIFIED_REQUEST 	 (0x7ffL<<17)
   2155   1.9    bouyer #define BNX_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI        (0x1fL<<0)
   2156   1.9    bouyer #define BNX_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI      (0x1fL<<5)
   2157   1.9    bouyer #define BNX_CTX_ACCESS_STATUS_REQUEST_XI                 (0x3fffffL<<10)
   2158   1.1    bouyer 
   2159   1.1    bouyer #define BNX_CTX_DBG_LOCK_STATUS			0x00001044
   2160   1.1    bouyer #define BNX_CTX_DBG_LOCK_STATUS_SM			 (0x3ffL<<0)
   2161   1.1    bouyer #define BNX_CTX_DBG_LOCK_STATUS_MATCH			 (0x3ffL<<22)
   2162   1.1    bouyer 
   2163   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_0			0x00001080
   2164   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_0_CID			 (0x3fffL<<0)
   2165   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_0_TYPE		 (0x3L<<14)
   2166   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_0_MODE		 (1L<<16)
   2167   1.1    bouyer 
   2168   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_1			0x00001084
   2169   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_2			0x00001088
   2170   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_3			0x0000108c
   2171   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_4			0x00001090
   2172   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_5			0x00001094
   2173   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_6			0x00001098
   2174   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_7			0x0000109c
   2175   1.1    bouyer #define BNX_CTX_CHNL_LOCK_STATUS_8			0x000010a0
   2176   1.1    bouyer 
   2177   1.9    bouyer #define BNX_CTX_CACHE_DATA				0x000010c4
   2178   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_CTRL			0x000010c8
   2179   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR	 (0x1ffL<<0)
   2180   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ		 (1L<<30)
   2181   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_CTRL_READ_REQ		 (1L<<31)
   2182   1.9    bouyer 
   2183   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_DATA0			0x000010cc
   2184   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_DATA0_VALID		 (1L<<0)
   2185   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_DATA0_VALUE		 (0xffffffL<<8)
   2186   1.9    bouyer 
   2187   1.9    bouyer #define BNX_CTX_HOST_PAGE_TBL_DATA1			0x000010d0
   2188   1.1    bouyer 
   2189   1.1    bouyer /*
   2190   1.1    bouyer  *  emac_reg definition
   2191   1.1    bouyer  *  offset: 0x1400
   2192   1.1    bouyer  */
   2193   1.1    bouyer #define BNX_EMAC_MODE					0x00001400
   2194   1.1    bouyer #define BNX_EMAC_MODE_RESET				 (1L<<0)
   2195   1.1    bouyer #define BNX_EMAC_MODE_HALF_DUPLEX			 (1L<<1)
   2196   1.1    bouyer #define BNX_EMAC_MODE_PORT				 (0x3L<<2)
   2197   1.1    bouyer #define BNX_EMAC_MODE_PORT_NONE			 (0L<<2)
   2198   1.1    bouyer #define BNX_EMAC_MODE_PORT_MII				 (1L<<2)
   2199   1.1    bouyer #define BNX_EMAC_MODE_PORT_GMII			 (2L<<2)
   2200   1.1    bouyer #define BNX_EMAC_MODE_PORT_MII_10			 (3L<<2)
   2201   1.1    bouyer #define BNX_EMAC_MODE_MAC_LOOP				 (1L<<4)
   2202   1.1    bouyer #define BNX_EMAC_MODE_25G				 (1L<<5)
   2203   1.1    bouyer #define BNX_EMAC_MODE_TAGGED_MAC_CTL			 (1L<<7)
   2204   1.1    bouyer #define BNX_EMAC_MODE_TX_BURST				 (1L<<8)
   2205   1.1    bouyer #define BNX_EMAC_MODE_MAX_DEFER_DROP_ENA		 (1L<<9)
   2206   1.1    bouyer #define BNX_EMAC_MODE_EXT_LINK_POL			 (1L<<10)
   2207   1.1    bouyer #define BNX_EMAC_MODE_FORCE_LINK			 (1L<<11)
   2208   1.1    bouyer #define BNX_EMAC_MODE_MPKT				 (1L<<18)
   2209   1.1    bouyer #define BNX_EMAC_MODE_MPKT_RCVD			 (1L<<19)
   2210   1.1    bouyer #define BNX_EMAC_MODE_ACPI_RCVD			 (1L<<20)
   2211   1.1    bouyer 
   2212   1.1    bouyer #define BNX_EMAC_STATUS				0x00001404
   2213   1.1    bouyer #define BNX_EMAC_STATUS_LINK				 (1L<<11)
   2214   1.1    bouyer #define BNX_EMAC_STATUS_LINK_CHANGE			 (1L<<12)
   2215   1.1    bouyer #define BNX_EMAC_STATUS_MI_COMPLETE			 (1L<<22)
   2216   1.1    bouyer #define BNX_EMAC_STATUS_MI_INT				 (1L<<23)
   2217   1.1    bouyer #define BNX_EMAC_STATUS_AP_ERROR			 (1L<<24)
   2218   1.1    bouyer #define BNX_EMAC_STATUS_PARITY_ERROR_STATE		 (1L<<31)
   2219   1.1    bouyer 
   2220   1.1    bouyer #define BNX_EMAC_ATTENTION_ENA				0x00001408
   2221   1.1    bouyer #define BNX_EMAC_ATTENTION_ENA_LINK			 (1L<<11)
   2222   1.1    bouyer #define BNX_EMAC_ATTENTION_ENA_MI_COMPLETE		 (1L<<22)
   2223   1.1    bouyer #define BNX_EMAC_ATTENTION_ENA_MI_INT			 (1L<<23)
   2224   1.1    bouyer #define BNX_EMAC_ATTENTION_ENA_AP_ERROR		 (1L<<24)
   2225   1.1    bouyer 
   2226   1.1    bouyer #define BNX_EMAC_LED					0x0000140c
   2227   1.1    bouyer #define BNX_EMAC_LED_OVERRIDE				 (1L<<0)
   2228   1.1    bouyer #define BNX_EMAC_LED_1000MB_OVERRIDE			 (1L<<1)
   2229   1.1    bouyer #define BNX_EMAC_LED_100MB_OVERRIDE			 (1L<<2)
   2230   1.1    bouyer #define BNX_EMAC_LED_10MB_OVERRIDE			 (1L<<3)
   2231   1.1    bouyer #define BNX_EMAC_LED_TRAFFIC_OVERRIDE			 (1L<<4)
   2232   1.1    bouyer #define BNX_EMAC_LED_BLNK_TRAFFIC			 (1L<<5)
   2233   1.1    bouyer #define BNX_EMAC_LED_TRAFFIC				 (1L<<6)
   2234   1.1    bouyer #define BNX_EMAC_LED_1000MB				 (1L<<7)
   2235   1.1    bouyer #define BNX_EMAC_LED_100MB				 (1L<<8)
   2236   1.1    bouyer #define BNX_EMAC_LED_10MB				 (1L<<9)
   2237   1.1    bouyer #define BNX_EMAC_LED_TRAFFIC_STAT			 (1L<<10)
   2238   1.1    bouyer #define BNX_EMAC_LED_BLNK_RATE				 (0xfffL<<19)
   2239   1.1    bouyer #define BNX_EMAC_LED_BLNK_RATE_ENA			 (1L<<31)
   2240   1.1    bouyer 
   2241   1.1    bouyer #define BNX_EMAC_MAC_MATCH0				0x00001410
   2242   1.1    bouyer #define BNX_EMAC_MAC_MATCH1				0x00001414
   2243   1.1    bouyer #define BNX_EMAC_MAC_MATCH2				0x00001418
   2244   1.1    bouyer #define BNX_EMAC_MAC_MATCH3				0x0000141c
   2245   1.1    bouyer #define BNX_EMAC_MAC_MATCH4				0x00001420
   2246   1.1    bouyer #define BNX_EMAC_MAC_MATCH5				0x00001424
   2247   1.1    bouyer #define BNX_EMAC_MAC_MATCH6				0x00001428
   2248   1.1    bouyer #define BNX_EMAC_MAC_MATCH7				0x0000142c
   2249   1.1    bouyer #define BNX_EMAC_MAC_MATCH8				0x00001430
   2250   1.1    bouyer #define BNX_EMAC_MAC_MATCH9				0x00001434
   2251   1.1    bouyer #define BNX_EMAC_MAC_MATCH10				0x00001438
   2252   1.1    bouyer #define BNX_EMAC_MAC_MATCH11				0x0000143c
   2253   1.1    bouyer #define BNX_EMAC_MAC_MATCH12				0x00001440
   2254   1.1    bouyer #define BNX_EMAC_MAC_MATCH13				0x00001444
   2255   1.1    bouyer #define BNX_EMAC_MAC_MATCH14				0x00001448
   2256   1.1    bouyer #define BNX_EMAC_MAC_MATCH15				0x0000144c
   2257   1.1    bouyer #define BNX_EMAC_MAC_MATCH16				0x00001450
   2258   1.1    bouyer #define BNX_EMAC_MAC_MATCH17				0x00001454
   2259   1.1    bouyer #define BNX_EMAC_MAC_MATCH18				0x00001458
   2260   1.1    bouyer #define BNX_EMAC_MAC_MATCH19				0x0000145c
   2261   1.1    bouyer #define BNX_EMAC_MAC_MATCH20				0x00001460
   2262   1.1    bouyer #define BNX_EMAC_MAC_MATCH21				0x00001464
   2263   1.1    bouyer #define BNX_EMAC_MAC_MATCH22				0x00001468
   2264   1.1    bouyer #define BNX_EMAC_MAC_MATCH23				0x0000146c
   2265   1.1    bouyer #define BNX_EMAC_MAC_MATCH24				0x00001470
   2266   1.1    bouyer #define BNX_EMAC_MAC_MATCH25				0x00001474
   2267   1.1    bouyer #define BNX_EMAC_MAC_MATCH26				0x00001478
   2268   1.1    bouyer #define BNX_EMAC_MAC_MATCH27				0x0000147c
   2269   1.1    bouyer #define BNX_EMAC_MAC_MATCH28				0x00001480
   2270   1.1    bouyer #define BNX_EMAC_MAC_MATCH29				0x00001484
   2271   1.1    bouyer #define BNX_EMAC_MAC_MATCH30				0x00001488
   2272   1.1    bouyer #define BNX_EMAC_MAC_MATCH31				0x0000148c
   2273   1.1    bouyer #define BNX_EMAC_BACKOFF_SEED				0x00001498
   2274   1.1    bouyer #define BNX_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED	 (0x3ffL<<0)
   2275   1.1    bouyer 
   2276   1.1    bouyer #define BNX_EMAC_RX_MTU_SIZE				0x0000149c
   2277   1.1    bouyer #define BNX_EMAC_RX_MTU_SIZE_MTU_SIZE			 (0xffffL<<0)
   2278   1.1    bouyer #define BNX_EMAC_RX_MTU_SIZE_JUMBO_ENA			 (1L<<31)
   2279   1.1    bouyer 
   2280   1.1    bouyer #define BNX_EMAC_SERDES_CNTL				0x000014a4
   2281   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_RXR			 (0x7L<<0)
   2282   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_RXG			 (0x3L<<3)
   2283   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_RXCKSEL			 (1L<<6)
   2284   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_TXBIAS			 (0x7L<<7)
   2285   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_BGMAX			 (1L<<10)
   2286   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_BGMIN			 (1L<<11)
   2287   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_TXMODE			 (1L<<12)
   2288   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_TXEDGE			 (1L<<13)
   2289   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_SERDES_MODE		 (1L<<14)
   2290   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_PLLTEST			 (1L<<15)
   2291   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_CDET_EN			 (1L<<16)
   2292   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_TBI_LBK			 (1L<<17)
   2293   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_REMOTE_LBK		 (1L<<18)
   2294   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_REV_PHASE			 (1L<<19)
   2295   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_REGCTL12			 (0x3L<<20)
   2296   1.1    bouyer #define BNX_EMAC_SERDES_CNTL_REGCTL25			 (0x3L<<22)
   2297   1.1    bouyer 
   2298   1.1    bouyer #define BNX_EMAC_SERDES_STATUS				0x000014a8
   2299   1.1    bouyer #define BNX_EMAC_SERDES_STATUS_RX_STAT			 (0xffL<<0)
   2300   1.1    bouyer #define BNX_EMAC_SERDES_STATUS_COMMA_DET		 (1L<<8)
   2301   1.1    bouyer 
   2302   1.1    bouyer #define BNX_EMAC_MDIO_COMM				0x000014ac
   2303   1.1    bouyer #define BNX_EMAC_MDIO_COMM_DATA			 (0xffffL<<0)
   2304   1.1    bouyer #define BNX_EMAC_MDIO_COMM_REG_ADDR			 (0x1fL<<16)
   2305   1.1    bouyer #define BNX_EMAC_MDIO_COMM_PHY_ADDR			 (0x1fL<<21)
   2306   1.1    bouyer #define BNX_EMAC_MDIO_COMM_COMMAND			 (0x3L<<26)
   2307   1.1    bouyer #define BNX_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0		 (0L<<26)
   2308   1.1    bouyer #define BNX_EMAC_MDIO_COMM_COMMAND_WRITE		 (1L<<26)
   2309   1.1    bouyer #define BNX_EMAC_MDIO_COMM_COMMAND_READ		 (2L<<26)
   2310   1.1    bouyer #define BNX_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3		 (3L<<26)
   2311   1.1    bouyer #define BNX_EMAC_MDIO_COMM_FAIL			 (1L<<28)
   2312   1.1    bouyer #define BNX_EMAC_MDIO_COMM_START_BUSY			 (1L<<29)
   2313   1.1    bouyer #define BNX_EMAC_MDIO_COMM_DISEXT			 (1L<<30)
   2314   1.1    bouyer 
   2315   1.1    bouyer #define BNX_EMAC_MDIO_STATUS				0x000014b0
   2316   1.1    bouyer #define BNX_EMAC_MDIO_STATUS_LINK			 (1L<<0)
   2317   1.1    bouyer #define BNX_EMAC_MDIO_STATUS_10MB			 (1L<<1)
   2318   1.1    bouyer 
   2319   1.1    bouyer #define BNX_EMAC_MDIO_MODE				0x000014b4
   2320   1.1    bouyer #define BNX_EMAC_MDIO_MODE_SHORT_PREAMBLE		 (1L<<1)
   2321   1.1    bouyer #define BNX_EMAC_MDIO_MODE_AUTO_POLL			 (1L<<4)
   2322   1.1    bouyer #define BNX_EMAC_MDIO_MODE_BIT_BANG			 (1L<<8)
   2323   1.1    bouyer #define BNX_EMAC_MDIO_MODE_MDIO			 (1L<<9)
   2324   1.1    bouyer #define BNX_EMAC_MDIO_MODE_MDIO_OE			 (1L<<10)
   2325   1.1    bouyer #define BNX_EMAC_MDIO_MODE_MDC				 (1L<<11)
   2326   1.1    bouyer #define BNX_EMAC_MDIO_MODE_MDINT			 (1L<<12)
   2327   1.1    bouyer #define BNX_EMAC_MDIO_MODE_CLOCK_CNT			 (0x1fL<<16)
   2328   1.1    bouyer 
   2329   1.1    bouyer #define BNX_EMAC_MDIO_AUTO_STATUS			0x000014b8
   2330   1.1    bouyer #define BNX_EMAC_MDIO_AUTO_STATUS_AUTO_ERR		 (1L<<0)
   2331   1.1    bouyer 
   2332   1.1    bouyer #define BNX_EMAC_TX_MODE				0x000014bc
   2333   1.1    bouyer #define BNX_EMAC_TX_MODE_RESET				 (1L<<0)
   2334   1.1    bouyer #define BNX_EMAC_TX_MODE_EXT_PAUSE_EN			 (1L<<3)
   2335   1.1    bouyer #define BNX_EMAC_TX_MODE_FLOW_EN			 (1L<<4)
   2336   1.1    bouyer #define BNX_EMAC_TX_MODE_BIG_BACKOFF			 (1L<<5)
   2337   1.1    bouyer #define BNX_EMAC_TX_MODE_LONG_PAUSE			 (1L<<6)
   2338   1.1    bouyer #define BNX_EMAC_TX_MODE_LINK_AWARE			 (1L<<7)
   2339   1.1    bouyer 
   2340   1.1    bouyer #define BNX_EMAC_TX_STATUS				0x000014c0
   2341   1.1    bouyer #define BNX_EMAC_TX_STATUS_XOFFED			 (1L<<0)
   2342   1.1    bouyer #define BNX_EMAC_TX_STATUS_XOFF_SENT			 (1L<<1)
   2343   1.1    bouyer #define BNX_EMAC_TX_STATUS_XON_SENT			 (1L<<2)
   2344   1.1    bouyer #define BNX_EMAC_TX_STATUS_LINK_UP			 (1L<<3)
   2345   1.1    bouyer #define BNX_EMAC_TX_STATUS_UNDERRUN			 (1L<<4)
   2346   1.1    bouyer 
   2347   1.1    bouyer #define BNX_EMAC_TX_LENGTHS				0x000014c4
   2348   1.1    bouyer #define BNX_EMAC_TX_LENGTHS_SLOT			 (0xffL<<0)
   2349   1.1    bouyer #define BNX_EMAC_TX_LENGTHS_IPG			 (0xfL<<8)
   2350   1.1    bouyer #define BNX_EMAC_TX_LENGTHS_IPG_CRS			 (0x3L<<12)
   2351   1.1    bouyer 
   2352   1.1    bouyer #define BNX_EMAC_RX_MODE				0x000014c8
   2353   1.1    bouyer #define BNX_EMAC_RX_MODE_RESET				 (1L<<0)
   2354   1.1    bouyer #define BNX_EMAC_RX_MODE_FLOW_EN			 (1L<<2)
   2355   1.1    bouyer #define BNX_EMAC_RX_MODE_KEEP_MAC_CONTROL		 (1L<<3)
   2356   1.1    bouyer #define BNX_EMAC_RX_MODE_KEEP_PAUSE			 (1L<<4)
   2357   1.1    bouyer #define BNX_EMAC_RX_MODE_ACCEPT_OVERSIZE		 (1L<<5)
   2358   1.1    bouyer #define BNX_EMAC_RX_MODE_ACCEPT_RUNTS			 (1L<<6)
   2359   1.1    bouyer #define BNX_EMAC_RX_MODE_LLC_CHK			 (1L<<7)
   2360   1.1    bouyer #define BNX_EMAC_RX_MODE_PROMISCUOUS			 (1L<<8)
   2361   1.1    bouyer #define BNX_EMAC_RX_MODE_NO_CRC_CHK			 (1L<<9)
   2362   1.1    bouyer #define BNX_EMAC_RX_MODE_KEEP_VLAN_TAG			 (1L<<10)
   2363   1.1    bouyer #define BNX_EMAC_RX_MODE_FILT_BROADCAST		 (1L<<11)
   2364   1.1    bouyer #define BNX_EMAC_RX_MODE_SORT_MODE			 (1L<<12)
   2365   1.1    bouyer 
   2366   1.1    bouyer #define BNX_EMAC_RX_STATUS				0x000014cc
   2367   1.1    bouyer #define BNX_EMAC_RX_STATUS_FFED			 (1L<<0)
   2368   1.1    bouyer #define BNX_EMAC_RX_STATUS_FF_RECEIVED			 (1L<<1)
   2369   1.1    bouyer #define BNX_EMAC_RX_STATUS_N_RECEIVED			 (1L<<2)
   2370   1.1    bouyer 
   2371   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH0			0x000014d0
   2372   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH1			0x000014d4
   2373   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH2			0x000014d8
   2374   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH3			0x000014dc
   2375   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH4			0x000014e0
   2376   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH5			0x000014e4
   2377   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH6			0x000014e8
   2378   1.1    bouyer #define BNX_EMAC_MULTICAST_HASH7			0x000014ec
   2379   1.1    bouyer #define BNX_EMAC_RX_STAT_IFHCINOCTETS			0x00001500
   2380   1.1    bouyer #define BNX_EMAC_RX_STAT_IFHCINBADOCTETS		0x00001504
   2381   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSFRAGMENTS		0x00001508
   2382   1.1    bouyer #define BNX_EMAC_RX_STAT_IFHCINUCASTPKTS		0x0000150c
   2383   1.1    bouyer #define BNX_EMAC_RX_STAT_IFHCINMULTICASTPKTS		0x00001510
   2384   1.1    bouyer #define BNX_EMAC_RX_STAT_IFHCINBROADCASTPKTS		0x00001514
   2385   1.1    bouyer #define BNX_EMAC_RX_STAT_DOT3STATSFCSERRORS		0x00001518
   2386   1.1    bouyer #define BNX_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS	0x0000151c
   2387   1.1    bouyer #define BNX_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS	0x00001520
   2388   1.1    bouyer #define BNX_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED	0x00001524
   2389   1.1    bouyer #define BNX_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED	0x00001528
   2390   1.1    bouyer #define BNX_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED	0x0000152c
   2391   1.1    bouyer #define BNX_EMAC_RX_STAT_XOFFSTATEENTERED		0x00001530
   2392   1.1    bouyer #define BNX_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG	0x00001534
   2393   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSJABBERS		0x00001538
   2394   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS	0x0000153c
   2395   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS	0x00001540
   2396   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x00001544
   2397   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001548
   2398   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x0000154c
   2399   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001550
   2400   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x00001554
   2401   1.1    bouyer #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001558
   2402   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG0				0x0000155c
   2403   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1				0x00001560
   2404   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT	 (1L<<0)
   2405   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE		 (1L<<1)
   2406   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_BAD_CRC			 (1L<<2)
   2407   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_RX_ERROR			 (1L<<3)
   2408   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_ALIGN_ERROR		 (1L<<4)
   2409   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_LAST_DATA		 (1L<<5)
   2410   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_ODD_BYTE_START		 (1L<<6)
   2411   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_BYTE_COUNT		 (0xffffL<<7)
   2412   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG1_SLOT_TIME		 (0xffL<<23)
   2413   1.1    bouyer 
   2414   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2				0x00001564
   2415   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE			 (0x7L<<0)
   2416   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE		 (0x0L<<0)
   2417   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SFD		 (0x1L<<0)
   2418   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_DATA		 (0x2L<<0)
   2419   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP		 (0x3L<<0)
   2420   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_EXT		 (0x4L<<0)
   2421   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_DROP		 (0x5L<<0)
   2422   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP		 (0x6L<<0)
   2423   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_FC		 (0x7L<<0)
   2424   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE		 (0xfL<<3)
   2425   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE		 (0x0L<<3)
   2426   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0		 (0x1L<<3)
   2427   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1		 (0x2L<<3)
   2428   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2		 (0x3L<<3)
   2429   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3		 (0x4L<<3)
   2430   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT		 (0x5L<<3)
   2431   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT		 (0x6L<<3)
   2432   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS		 (0x7L<<3)
   2433   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST		 (0x8L<<3)
   2434   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_BYTE_IN			 (0xffL<<7)
   2435   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_FALSEC			 (1L<<15)
   2436   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_TAGGED			 (1L<<16)
   2437   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE		 (1L<<18)
   2438   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE		 (0L<<18)
   2439   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED	 (1L<<18)
   2440   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_SE_COUNTER		 (0xfL<<19)
   2441   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG2_QUANTA			 (0x1fL<<23)
   2442   1.1    bouyer 
   2443   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG3				0x00001568
   2444   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG3_PAUSE_CTR		 (0xffffL<<0)
   2445   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR		 (0xffffL<<16)
   2446   1.1    bouyer 
   2447   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4				0x0000156c
   2448   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_TYPE_FIELD		 (0xffffL<<0)
   2449   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE		 (0x3fL<<16)
   2450   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE		 (0x0L<<16)
   2451   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2		 (0x1L<<16)
   2452   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3		 (0x2L<<16)
   2453   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI		 (0x3L<<16)
   2454   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2		 (0x7L<<16)
   2455   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3		 (0x5L<<16)
   2456   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1		 (0x6L<<16)
   2457   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2		 (0x7L<<16)
   2458   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3		 (0x8L<<16)
   2459   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2		 (0x9L<<16)
   2460   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3		 (0xaL<<16)
   2461   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1	 (0xeL<<16)
   2462   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2	 (0xfL<<16)
   2463   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK	 (0x10L<<16)
   2464   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC		 (0x11L<<16)
   2465   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2		 (0x12L<<16)
   2466   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3		 (0x13L<<16)
   2467   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1		 (0x14L<<16)
   2468   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2		 (0x15L<<16)
   2469   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3		 (0x16L<<16)
   2470   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE		 (0x17L<<16)
   2471   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC		 (0x18L<<16)
   2472   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE		 (0x19L<<16)
   2473   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD		 (0x1aL<<16)
   2474   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC		 (0x1bL<<16)
   2475   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH		 (0x1cL<<16)
   2476   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF		 (0x1dL<<16)
   2477   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_XON		 (0x1eL<<16)
   2478   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED	 (0x1fL<<16)
   2479   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED	 (0x20L<<16)
   2480   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE		 (0x21L<<16)
   2481   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL		 (0x22L<<16)
   2482   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1		 (0x23L<<16)
   2483   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2		 (0x24L<<16)
   2484   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3		 (0x25L<<16)
   2485   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE		 (0x26L<<16)
   2486   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE	 (0x27L<<16)
   2487   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL		 (0x28L<<16)
   2488   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE		 (0x29L<<16)
   2489   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP		 (0x2aL<<16)
   2490   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_DROP_PKT			 (1L<<22)
   2491   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_SLOT_FILLED		 (1L<<23)
   2492   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_FALSE_CARRIER		 (1L<<24)
   2493   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_LAST_DATA		 (1L<<25)
   2494   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_sfd_FOUND		 (1L<<26)
   2495   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_ADVANCE			 (1L<<27)
   2496   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG4_START			 (1L<<28)
   2497   1.1    bouyer 
   2498   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5				0x00001570
   2499   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM			 (0x7L<<0)
   2500   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE		 (0L<<0)
   2501   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF	 (1L<<0)
   2502   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT	 (2L<<0)
   2503   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC	 (3L<<0)
   2504   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE	 (4L<<0)
   2505   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL	 (5L<<0)
   2506   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT	 (6L<<0)
   2507   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1		 (0x7L<<4)
   2508   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW		 (0x0L<<4)
   2509   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT		 (0x1L<<4)
   2510   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF		 (0x2L<<4)
   2511   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF		 (0x3L<<4)
   2512   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF		 (0x4L<<4)
   2513   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF		 (0x6L<<4)
   2514   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF		 (0x7L<<4)
   2515   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_EOF_DETECTED		 (1L<<7)
   2516   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF0		 (0x7L<<8)
   2517   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL	 (1L<<11)
   2518   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_LOAD_CCODE		 (1L<<12)
   2519   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_LOAD_DATA		 (1L<<13)
   2520   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_LOAD_STAT		 (1L<<14)
   2521   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_CLR_STAT			 (1L<<15)
   2522   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE		 (0x3L<<16)
   2523   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT		 (1L<<19)
   2524   1.1    bouyer #define BNX_EMAC_RXMAC_DEBUG5_FMLEN			 (0xfffL<<20)
   2525   1.1    bouyer 
   2526   1.1    bouyer #define BNX_EMAC_RX_STAT_AC0				0x00001580
   2527   1.1    bouyer #define BNX_EMAC_RX_STAT_AC1				0x00001584
   2528   1.1    bouyer #define BNX_EMAC_RX_STAT_AC2				0x00001588
   2529   1.1    bouyer #define BNX_EMAC_RX_STAT_AC3				0x0000158c
   2530   1.1    bouyer #define BNX_EMAC_RX_STAT_AC4				0x00001590
   2531   1.1    bouyer #define BNX_EMAC_RX_STAT_AC5				0x00001594
   2532   1.1    bouyer #define BNX_EMAC_RX_STAT_AC6				0x00001598
   2533   1.1    bouyer #define BNX_EMAC_RX_STAT_AC7				0x0000159c
   2534   1.1    bouyer #define BNX_EMAC_RX_STAT_AC8				0x000015a0
   2535   1.1    bouyer #define BNX_EMAC_RX_STAT_AC9				0x000015a4
   2536   1.1    bouyer #define BNX_EMAC_RX_STAT_AC10				0x000015a8
   2537   1.1    bouyer #define BNX_EMAC_RX_STAT_AC11				0x000015ac
   2538   1.1    bouyer #define BNX_EMAC_RX_STAT_AC12				0x000015b0
   2539   1.1    bouyer #define BNX_EMAC_RX_STAT_AC13				0x000015b4
   2540   1.1    bouyer #define BNX_EMAC_RX_STAT_AC14				0x000015b8
   2541   1.1    bouyer #define BNX_EMAC_RX_STAT_AC15				0x000015bc
   2542   1.1    bouyer #define BNX_EMAC_RX_STAT_AC16				0x000015c0
   2543   1.1    bouyer #define BNX_EMAC_RX_STAT_AC17				0x000015c4
   2544   1.1    bouyer #define BNX_EMAC_RX_STAT_AC18				0x000015c8
   2545   1.1    bouyer #define BNX_EMAC_RX_STAT_AC19				0x000015cc
   2546   1.1    bouyer #define BNX_EMAC_RX_STAT_AC20				0x000015d0
   2547   1.1    bouyer #define BNX_EMAC_RX_STAT_AC21				0x000015d4
   2548   1.1    bouyer #define BNX_EMAC_RX_STAT_AC22				0x000015d8
   2549   1.1    bouyer #define BNX_EMAC_RXMAC_SUC_DBG_OVERRUNVEC		0x000015dc
   2550   1.1    bouyer #define BNX_EMAC_TX_STAT_IFHCOUTOCTETS			0x00001600
   2551   1.1    bouyer #define BNX_EMAC_TX_STAT_IFHCOUTBADOCTETS		0x00001604
   2552   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSCOLLISIONS		0x00001608
   2553   1.1    bouyer #define BNX_EMAC_TX_STAT_OUTXONSENT			0x0000160c
   2554   1.1    bouyer #define BNX_EMAC_TX_STAT_OUTXOFFSENT			0x00001610
   2555   1.1    bouyer #define BNX_EMAC_TX_STAT_FLOWCONTROLDONE		0x00001614
   2556   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES	0x00001618
   2557   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES	0x0000161c
   2558   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS	0x00001620
   2559   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS	0x00001624
   2560   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS	0x00001628
   2561   1.1    bouyer #define BNX_EMAC_TX_STAT_IFHCOUTUCASTPKTS		0x0000162c
   2562   1.1    bouyer #define BNX_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS		0x00001630
   2563   1.1    bouyer #define BNX_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS		0x00001634
   2564   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS	0x00001638
   2565   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x0000163c
   2566   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001640
   2567   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x00001644
   2568   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001648
   2569   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x0000164c
   2570   1.1    bouyer #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001650
   2571   1.1    bouyer #define BNX_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS	0x00001654
   2572   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG0				0x00001658
   2573   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1				0x0000165c
   2574   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE		 (0xfL<<0)
   2575   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE		 (0x0L<<0)
   2576   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_START0		 (0x1L<<0)
   2577   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0		 (0x4L<<0)
   2578   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1		 (0x5L<<0)
   2579   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2		 (0x6L<<0)
   2580   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3		 (0x7L<<0)
   2581   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0		 (0x8L<<0)
   2582   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1		 (0x9L<<0)
   2583   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_CRS_ENABLE		 (1L<<4)
   2584   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_BAD_CRC			 (1L<<5)
   2585   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_SE_COUNTER		 (0xfL<<6)
   2586   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_SEND_PAUSE		 (1L<<10)
   2587   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_LATE_COLLISION		 (1L<<11)
   2588   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_MAX_DEFER		 (1L<<12)
   2589   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_DEFERRED			 (1L<<13)
   2590   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_ONE_BYTE			 (1L<<14)
   2591   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_IPG_TIME			 (0xfL<<15)
   2592   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG1_SLOT_TIME		 (0xffL<<19)
   2593   1.1    bouyer 
   2594   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG2				0x00001660
   2595   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG2_BACK_OFF			 (0x3ffL<<0)
   2596   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG2_BYTE_COUNT		 (0xffffL<<10)
   2597   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG2_COL_COUNT		 (0x1fL<<26)
   2598   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG2_COL_BIT			 (1L<<31)
   2599   1.1    bouyer 
   2600   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3				0x00001664
   2601   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE			 (0xfL<<0)
   2602   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE		 (0x0L<<0)
   2603   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1		 (0x1L<<0)
   2604   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2		 (0x2L<<0)
   2605   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_SFD		 (0x3L<<0)
   2606   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_DATA		 (0x4L<<0)
   2607   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1		 (0x5L<<0)
   2608   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2		 (0x6L<<0)
   2609   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_EXT		 (0x7L<<0)
   2610   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_STATB		 (0x8L<<0)
   2611   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_STATG		 (0x9L<<0)
   2612   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_JAM		 (0xaL<<0)
   2613   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM		 (0xbL<<0)
   2614   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM		 (0xcL<<0)
   2615   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT		 (0xdL<<0)
   2616   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF		 (0xeL<<0)
   2617   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE		 (0x7L<<4)
   2618   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE		 (0x0L<<4)
   2619   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT		 (0x1L<<4)
   2620   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI		 (0x2L<<4)
   2621   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_MC		 (0x3L<<4)
   2622   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2		 (0x4L<<4)
   2623   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3		 (0x5L<<4)
   2624   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC		 (0x6L<<4)
   2625   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_CRS_DONE			 (1L<<7)
   2626   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_XOFF			 (1L<<8)
   2627   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_SE_COUNTER		 (0xfL<<9)
   2628   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER		 (0x1fL<<13)
   2629   1.1    bouyer 
   2630   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4				0x00001668
   2631   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER		 (0xffffL<<0)
   2632   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE		 (0xfL<<16)
   2633   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE		 (0x0L<<16)
   2634   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1		 (0x2L<<16)
   2635   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2		 (0x3L<<16)
   2636   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3		 (0x6L<<16)
   2637   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1		 (0x7L<<16)
   2638   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2		 (0x5L<<16)
   2639   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3		 (0x4L<<16)
   2640   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE		 (0xcL<<16)
   2641   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD		 (0xeL<<16)
   2642   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME		 (0xaL<<16)
   2643   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1		 (0x8L<<16)
   2644   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2		 (0x9L<<16)
   2645   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT		 (0xdL<<16)
   2646   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_STATS0_VALID		 (1L<<20)
   2647   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_APPEND_CRC		 (1L<<21)
   2648   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_SLOT_FILLED		 (1L<<22)
   2649   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_MAX_DEFER		 (1L<<23)
   2650   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_SEND_EXTEND		 (1L<<24)
   2651   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_SEND_PADDING		 (1L<<25)
   2652   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_EOF_LOC			 (1L<<26)
   2653   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_COLLIDING		 (1L<<27)
   2654   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_COL_IN			 (1L<<28)
   2655   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_BURSTING			 (1L<<29)
   2656   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_ADVANCE			 (1L<<30)
   2657   1.1    bouyer #define BNX_EMAC_TXMAC_DEBUG4_GO			 (1L<<31)
   2658   1.1    bouyer 
   2659   1.1    bouyer #define BNX_EMAC_TX_STAT_AC0				0x00001680
   2660   1.1    bouyer #define BNX_EMAC_TX_STAT_AC1				0x00001684
   2661   1.1    bouyer #define BNX_EMAC_TX_STAT_AC2				0x00001688
   2662   1.1    bouyer #define BNX_EMAC_TX_STAT_AC3				0x0000168c
   2663   1.1    bouyer #define BNX_EMAC_TX_STAT_AC4				0x00001690
   2664   1.1    bouyer #define BNX_EMAC_TX_STAT_AC5				0x00001694
   2665   1.1    bouyer #define BNX_EMAC_TX_STAT_AC6				0x00001698
   2666   1.1    bouyer #define BNX_EMAC_TX_STAT_AC7				0x0000169c
   2667   1.1    bouyer #define BNX_EMAC_TX_STAT_AC8				0x000016a0
   2668   1.1    bouyer #define BNX_EMAC_TX_STAT_AC9				0x000016a4
   2669   1.1    bouyer #define BNX_EMAC_TX_STAT_AC10				0x000016a8
   2670   1.1    bouyer #define BNX_EMAC_TX_STAT_AC11				0x000016ac
   2671   1.1    bouyer #define BNX_EMAC_TX_STAT_AC12				0x000016b0
   2672   1.1    bouyer #define BNX_EMAC_TX_STAT_AC13				0x000016b4
   2673   1.1    bouyer #define BNX_EMAC_TX_STAT_AC14				0x000016b8
   2674   1.1    bouyer #define BNX_EMAC_TX_STAT_AC15				0x000016bc
   2675   1.1    bouyer #define BNX_EMAC_TX_STAT_AC16				0x000016c0
   2676   1.1    bouyer #define BNX_EMAC_TX_STAT_AC17				0x000016c4
   2677   1.1    bouyer #define BNX_EMAC_TX_STAT_AC18				0x000016c8
   2678   1.1    bouyer #define BNX_EMAC_TX_STAT_AC19				0x000016cc
   2679   1.1    bouyer #define BNX_EMAC_TX_STAT_AC20				0x000016d0
   2680   1.1    bouyer #define BNX_EMAC_TX_STAT_AC21				0x000016d4
   2681   1.1    bouyer #define BNX_EMAC_TXMAC_SUC_DBG_OVERRUNVEC		0x000016d8
   2682   1.1    bouyer 
   2683   1.1    bouyer 
   2684   1.1    bouyer /*
   2685   1.1    bouyer  *  rpm_reg definition
   2686   1.1    bouyer  *  offset: 0x1800
   2687   1.1    bouyer  */
   2688   1.1    bouyer #define BNX_RPM_COMMAND				0x00001800
   2689   1.1    bouyer #define BNX_RPM_COMMAND_ENABLED			 (1L<<0)
   2690   1.1    bouyer #define BNX_RPM_COMMAND_OVERRUN_ABORT			 (1L<<4)
   2691   1.1    bouyer 
   2692   1.1    bouyer #define BNX_RPM_STATUS					0x00001804
   2693   1.1    bouyer #define BNX_RPM_STATUS_MBUF_WAIT			 (1L<<0)
   2694   1.1    bouyer #define BNX_RPM_STATUS_FREE_WAIT			 (1L<<1)
   2695   1.1    bouyer 
   2696   1.1    bouyer #define BNX_RPM_CONFIG					0x00001808
   2697   1.1    bouyer #define BNX_RPM_CONFIG_NO_PSD_HDR_CKSUM		 (1L<<0)
   2698   1.1    bouyer #define BNX_RPM_CONFIG_ACPI_ENA			 (1L<<1)
   2699   1.1    bouyer #define BNX_RPM_CONFIG_ACPI_KEEP			 (1L<<2)
   2700   1.1    bouyer #define BNX_RPM_CONFIG_MP_KEEP				 (1L<<3)
   2701   1.1    bouyer #define BNX_RPM_CONFIG_SORT_VECT_VAL			 (0xfL<<4)
   2702   1.1    bouyer #define BNX_RPM_CONFIG_IGNORE_VLAN			 (1L<<31)
   2703   1.1    bouyer 
   2704   1.1    bouyer #define BNX_RPM_VLAN_MATCH0				0x00001810
   2705   1.1    bouyer #define BNX_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE	 (0xfffL<<0)
   2706   1.1    bouyer 
   2707   1.1    bouyer #define BNX_RPM_VLAN_MATCH1				0x00001814
   2708   1.1    bouyer #define BNX_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE	 (0xfffL<<0)
   2709   1.1    bouyer 
   2710   1.1    bouyer #define BNX_RPM_VLAN_MATCH2				0x00001818
   2711   1.1    bouyer #define BNX_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE	 (0xfffL<<0)
   2712   1.1    bouyer 
   2713   1.1    bouyer #define BNX_RPM_VLAN_MATCH3				0x0000181c
   2714   1.1    bouyer #define BNX_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE	 (0xfffL<<0)
   2715   1.1    bouyer 
   2716   1.1    bouyer #define BNX_RPM_SORT_USER0				0x00001820
   2717   1.1    bouyer #define BNX_RPM_SORT_USER0_PM_EN			 (0xffffL<<0)
   2718   1.1    bouyer #define BNX_RPM_SORT_USER0_BC_EN			 (1L<<16)
   2719   1.1    bouyer #define BNX_RPM_SORT_USER0_MC_EN			 (1L<<17)
   2720   1.1    bouyer #define BNX_RPM_SORT_USER0_MC_HSH_EN			 (1L<<18)
   2721   1.1    bouyer #define BNX_RPM_SORT_USER0_PROM_EN			 (1L<<19)
   2722   1.1    bouyer #define BNX_RPM_SORT_USER0_VLAN_EN			 (0xfL<<20)
   2723   1.1    bouyer #define BNX_RPM_SORT_USER0_PROM_VLAN			 (1L<<24)
   2724   1.1    bouyer #define BNX_RPM_SORT_USER0_ENA				 (1L<<31)
   2725   1.1    bouyer 
   2726   1.1    bouyer #define BNX_RPM_SORT_USER1				0x00001824
   2727   1.1    bouyer #define BNX_RPM_SORT_USER1_PM_EN			 (0xffffL<<0)
   2728   1.1    bouyer #define BNX_RPM_SORT_USER1_BC_EN			 (1L<<16)
   2729   1.1    bouyer #define BNX_RPM_SORT_USER1_MC_EN			 (1L<<17)
   2730   1.1    bouyer #define BNX_RPM_SORT_USER1_MC_HSH_EN			 (1L<<18)
   2731   1.1    bouyer #define BNX_RPM_SORT_USER1_PROM_EN			 (1L<<19)
   2732   1.1    bouyer #define BNX_RPM_SORT_USER1_VLAN_EN			 (0xfL<<20)
   2733   1.1    bouyer #define BNX_RPM_SORT_USER1_PROM_VLAN			 (1L<<24)
   2734   1.1    bouyer #define BNX_RPM_SORT_USER1_ENA				 (1L<<31)
   2735   1.1    bouyer 
   2736   1.1    bouyer #define BNX_RPM_SORT_USER2				0x00001828
   2737   1.1    bouyer #define BNX_RPM_SORT_USER2_PM_EN			 (0xffffL<<0)
   2738   1.1    bouyer #define BNX_RPM_SORT_USER2_BC_EN			 (1L<<16)
   2739   1.1    bouyer #define BNX_RPM_SORT_USER2_MC_EN			 (1L<<17)
   2740   1.1    bouyer #define BNX_RPM_SORT_USER2_MC_HSH_EN			 (1L<<18)
   2741   1.1    bouyer #define BNX_RPM_SORT_USER2_PROM_EN			 (1L<<19)
   2742   1.1    bouyer #define BNX_RPM_SORT_USER2_VLAN_EN			 (0xfL<<20)
   2743   1.1    bouyer #define BNX_RPM_SORT_USER2_PROM_VLAN			 (1L<<24)
   2744   1.1    bouyer #define BNX_RPM_SORT_USER2_ENA				 (1L<<31)
   2745   1.1    bouyer 
   2746   1.1    bouyer #define BNX_RPM_SORT_USER3				0x0000182c
   2747   1.1    bouyer #define BNX_RPM_SORT_USER3_PM_EN			 (0xffffL<<0)
   2748   1.1    bouyer #define BNX_RPM_SORT_USER3_BC_EN			 (1L<<16)
   2749   1.1    bouyer #define BNX_RPM_SORT_USER3_MC_EN			 (1L<<17)
   2750   1.1    bouyer #define BNX_RPM_SORT_USER3_MC_HSH_EN			 (1L<<18)
   2751   1.1    bouyer #define BNX_RPM_SORT_USER3_PROM_EN			 (1L<<19)
   2752   1.1    bouyer #define BNX_RPM_SORT_USER3_VLAN_EN			 (0xfL<<20)
   2753   1.1    bouyer #define BNX_RPM_SORT_USER3_PROM_VLAN			 (1L<<24)
   2754   1.1    bouyer #define BNX_RPM_SORT_USER3_ENA				 (1L<<31)
   2755   1.1    bouyer 
   2756   1.1    bouyer #define BNX_RPM_STAT_L2_FILTER_DISCARDS		0x00001840
   2757   1.1    bouyer #define BNX_RPM_STAT_RULE_CHECKER_DISCARDS		0x00001844
   2758   1.1    bouyer #define BNX_RPM_STAT_IFINFTQDISCARDS			0x00001848
   2759   1.1    bouyer #define BNX_RPM_STAT_IFINMBUFDISCARD			0x0000184c
   2760   1.1    bouyer #define BNX_RPM_STAT_RULE_CHECKER_P4_HIT		0x00001850
   2761   1.1    bouyer #define BNX_RPM_STAT_AC0				0x00001880
   2762   1.1    bouyer #define BNX_RPM_STAT_AC1				0x00001884
   2763   1.1    bouyer #define BNX_RPM_STAT_AC2				0x00001888
   2764   1.1    bouyer #define BNX_RPM_STAT_AC3				0x0000188c
   2765   1.1    bouyer #define BNX_RPM_STAT_AC4				0x00001890
   2766   1.1    bouyer #define BNX_RPM_RC_CNTL_0				0x00001900
   2767   1.1    bouyer #define BNX_RPM_RC_CNTL_0_OFFSET			 (0xffL<<0)
   2768   1.1    bouyer #define BNX_RPM_RC_CNTL_0_CLASS			 (0x7L<<8)
   2769   1.1    bouyer #define BNX_RPM_RC_CNTL_0_PRIORITY			 (1L<<11)
   2770   1.1    bouyer #define BNX_RPM_RC_CNTL_0_P4				 (1L<<12)
   2771   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE			 (0x7L<<13)
   2772   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE_START		 (0L<<13)
   2773   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE_IP			 (1L<<13)
   2774   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE_TCP			 (2L<<13)
   2775   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE_UDP			 (3L<<13)
   2776   1.1    bouyer #define BNX_RPM_RC_CNTL_0_HDR_TYPE_DATA		 (4L<<13)
   2777   1.1    bouyer #define BNX_RPM_RC_CNTL_0_COMP				 (0x3L<<16)
   2778   1.1    bouyer #define BNX_RPM_RC_CNTL_0_COMP_EQUAL			 (0L<<16)
   2779   1.1    bouyer #define BNX_RPM_RC_CNTL_0_COMP_NEQUAL			 (1L<<16)
   2780   1.1    bouyer #define BNX_RPM_RC_CNTL_0_COMP_GREATER			 (2L<<16)
   2781   1.1    bouyer #define BNX_RPM_RC_CNTL_0_COMP_LESS			 (3L<<16)
   2782   1.1    bouyer #define BNX_RPM_RC_CNTL_0_SBIT				 (1L<<19)
   2783   1.1    bouyer #define BNX_RPM_RC_CNTL_0_CMDSEL			 (0xfL<<20)
   2784   1.1    bouyer #define BNX_RPM_RC_CNTL_0_MAP				 (1L<<24)
   2785   1.1    bouyer #define BNX_RPM_RC_CNTL_0_DISCARD			 (1L<<25)
   2786   1.1    bouyer #define BNX_RPM_RC_CNTL_0_MASK				 (1L<<26)
   2787   1.1    bouyer #define BNX_RPM_RC_CNTL_0_P1				 (1L<<27)
   2788   1.1    bouyer #define BNX_RPM_RC_CNTL_0_P2				 (1L<<28)
   2789   1.1    bouyer #define BNX_RPM_RC_CNTL_0_P3				 (1L<<29)
   2790   1.1    bouyer #define BNX_RPM_RC_CNTL_0_NBIT				 (1L<<30)
   2791   1.1    bouyer 
   2792   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_0			0x00001904
   2793   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_0_VALUE			 (0xffffL<<0)
   2794   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_0_MASK			 (0xffffL<<16)
   2795   1.1    bouyer 
   2796   1.1    bouyer #define BNX_RPM_RC_CNTL_1				0x00001908
   2797   1.1    bouyer #define BNX_RPM_RC_CNTL_1_A				 (0x3ffffL<<0)
   2798   1.1    bouyer #define BNX_RPM_RC_CNTL_1_B				 (0xfffL<<19)
   2799   1.1    bouyer 
   2800   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_1			0x0000190c
   2801   1.1    bouyer #define BNX_RPM_RC_CNTL_2				0x00001910
   2802   1.1    bouyer #define BNX_RPM_RC_CNTL_2_A				 (0x3ffffL<<0)
   2803   1.1    bouyer #define BNX_RPM_RC_CNTL_2_B				 (0xfffL<<19)
   2804   1.1    bouyer 
   2805   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_2			0x00001914
   2806   1.1    bouyer #define BNX_RPM_RC_CNTL_3				0x00001918
   2807   1.1    bouyer #define BNX_RPM_RC_CNTL_3_A				 (0x3ffffL<<0)
   2808   1.1    bouyer #define BNX_RPM_RC_CNTL_3_B				 (0xfffL<<19)
   2809   1.1    bouyer 
   2810   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_3			0x0000191c
   2811   1.1    bouyer #define BNX_RPM_RC_CNTL_4				0x00001920
   2812   1.1    bouyer #define BNX_RPM_RC_CNTL_4_A				 (0x3ffffL<<0)
   2813   1.1    bouyer #define BNX_RPM_RC_CNTL_4_B				 (0xfffL<<19)
   2814   1.1    bouyer 
   2815   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_4			0x00001924
   2816   1.1    bouyer #define BNX_RPM_RC_CNTL_5				0x00001928
   2817   1.1    bouyer #define BNX_RPM_RC_CNTL_5_A				 (0x3ffffL<<0)
   2818   1.1    bouyer #define BNX_RPM_RC_CNTL_5_B				 (0xfffL<<19)
   2819   1.1    bouyer 
   2820   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_5			0x0000192c
   2821   1.1    bouyer #define BNX_RPM_RC_CNTL_6				0x00001930
   2822   1.1    bouyer #define BNX_RPM_RC_CNTL_6_A				 (0x3ffffL<<0)
   2823   1.1    bouyer #define BNX_RPM_RC_CNTL_6_B				 (0xfffL<<19)
   2824   1.1    bouyer 
   2825   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_6			0x00001934
   2826   1.1    bouyer #define BNX_RPM_RC_CNTL_7				0x00001938
   2827   1.1    bouyer #define BNX_RPM_RC_CNTL_7_A				 (0x3ffffL<<0)
   2828   1.1    bouyer #define BNX_RPM_RC_CNTL_7_B				 (0xfffL<<19)
   2829   1.1    bouyer 
   2830   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_7			0x0000193c
   2831   1.1    bouyer #define BNX_RPM_RC_CNTL_8				0x00001940
   2832   1.1    bouyer #define BNX_RPM_RC_CNTL_8_A				 (0x3ffffL<<0)
   2833   1.1    bouyer #define BNX_RPM_RC_CNTL_8_B				 (0xfffL<<19)
   2834   1.1    bouyer 
   2835   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_8			0x00001944
   2836   1.1    bouyer #define BNX_RPM_RC_CNTL_9				0x00001948
   2837   1.1    bouyer #define BNX_RPM_RC_CNTL_9_A				 (0x3ffffL<<0)
   2838   1.1    bouyer #define BNX_RPM_RC_CNTL_9_B				 (0xfffL<<19)
   2839   1.1    bouyer 
   2840   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_9			0x0000194c
   2841   1.1    bouyer #define BNX_RPM_RC_CNTL_10				0x00001950
   2842   1.1    bouyer #define BNX_RPM_RC_CNTL_10_A				 (0x3ffffL<<0)
   2843   1.1    bouyer #define BNX_RPM_RC_CNTL_10_B				 (0xfffL<<19)
   2844   1.1    bouyer 
   2845   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_10			0x00001954
   2846   1.1    bouyer #define BNX_RPM_RC_CNTL_11				0x00001958
   2847   1.1    bouyer #define BNX_RPM_RC_CNTL_11_A				 (0x3ffffL<<0)
   2848   1.1    bouyer #define BNX_RPM_RC_CNTL_11_B				 (0xfffL<<19)
   2849   1.1    bouyer 
   2850   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_11			0x0000195c
   2851   1.1    bouyer #define BNX_RPM_RC_CNTL_12				0x00001960
   2852   1.1    bouyer #define BNX_RPM_RC_CNTL_12_A				 (0x3ffffL<<0)
   2853   1.1    bouyer #define BNX_RPM_RC_CNTL_12_B				 (0xfffL<<19)
   2854   1.1    bouyer 
   2855   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_12			0x00001964
   2856   1.1    bouyer #define BNX_RPM_RC_CNTL_13				0x00001968
   2857   1.1    bouyer #define BNX_RPM_RC_CNTL_13_A				 (0x3ffffL<<0)
   2858   1.1    bouyer #define BNX_RPM_RC_CNTL_13_B				 (0xfffL<<19)
   2859   1.1    bouyer 
   2860   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_13			0x0000196c
   2861   1.1    bouyer #define BNX_RPM_RC_CNTL_14				0x00001970
   2862   1.1    bouyer #define BNX_RPM_RC_CNTL_14_A				 (0x3ffffL<<0)
   2863   1.1    bouyer #define BNX_RPM_RC_CNTL_14_B				 (0xfffL<<19)
   2864   1.1    bouyer 
   2865   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_14			0x00001974
   2866   1.1    bouyer #define BNX_RPM_RC_CNTL_15				0x00001978
   2867   1.1    bouyer #define BNX_RPM_RC_CNTL_15_A				 (0x3ffffL<<0)
   2868   1.1    bouyer #define BNX_RPM_RC_CNTL_15_B				 (0xfffL<<19)
   2869   1.1    bouyer 
   2870   1.1    bouyer #define BNX_RPM_RC_VALUE_MASK_15			0x0000197c
   2871   1.1    bouyer #define BNX_RPM_RC_CONFIG				0x00001980
   2872   1.1    bouyer #define BNX_RPM_RC_CONFIG_RULE_ENABLE			 (0xffffL<<0)
   2873   1.1    bouyer #define BNX_RPM_RC_CONFIG_DEF_CLASS			 (0x7L<<24)
   2874   1.1    bouyer 
   2875   1.1    bouyer #define BNX_RPM_DEBUG0					0x00001984
   2876   1.1    bouyer #define BNX_RPM_DEBUG0_FM_BCNT				 (0xffffL<<0)
   2877   1.1    bouyer #define BNX_RPM_DEBUG0_T_DATA_OFST_VLD			 (1L<<16)
   2878   1.1    bouyer #define BNX_RPM_DEBUG0_T_UDP_OFST_VLD			 (1L<<17)
   2879   1.1    bouyer #define BNX_RPM_DEBUG0_T_TCP_OFST_VLD			 (1L<<18)
   2880   1.1    bouyer #define BNX_RPM_DEBUG0_T_IP_OFST_VLD			 (1L<<19)
   2881   1.1    bouyer #define BNX_RPM_DEBUG0_IP_MORE_FRGMT			 (1L<<20)
   2882   1.1    bouyer #define BNX_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR		 (1L<<21)
   2883   1.1    bouyer #define BNX_RPM_DEBUG0_LLC_SNAP			 (1L<<22)
   2884   1.1    bouyer #define BNX_RPM_DEBUG0_FM_STARTED			 (1L<<23)
   2885   1.1    bouyer #define BNX_RPM_DEBUG0_DONE				 (1L<<24)
   2886   1.1    bouyer #define BNX_RPM_DEBUG0_WAIT_4_DONE			 (1L<<25)
   2887   1.1    bouyer #define BNX_RPM_DEBUG0_USE_TPBUF_CKSUM			 (1L<<26)
   2888   1.1    bouyer #define BNX_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM		 (1L<<27)
   2889   1.1    bouyer #define BNX_RPM_DEBUG0_IGNORE_VLAN			 (1L<<28)
   2890   1.1    bouyer #define BNX_RPM_DEBUG0_RP_ENA_ACTIVE			 (1L<<31)
   2891   1.1    bouyer 
   2892   1.1    bouyer #define BNX_RPM_DEBUG1					0x00001988
   2893   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST			 (0xffffL<<0)
   2894   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_IDLE			 (0L<<0)
   2895   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL		 (1L<<0)
   2896   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC	 (2L<<0)
   2897   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP		 (4L<<0)
   2898   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP		 (8L<<0)
   2899   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_IP_START		 (16L<<0)
   2900   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_IP			 (32L<<0)
   2901   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_TCP			 (64L<<0)
   2902   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_UDP			 (128L<<0)
   2903   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_AH			 (256L<<0)
   2904   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ESP			 (512L<<0)
   2905   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD		 (1024L<<0)
   2906   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_DATA			 (2048L<<0)
   2907   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY		 (0x2000L<<0)
   2908   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT		 (0x4000L<<0)
   2909   1.1    bouyer #define BNX_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT		 (0x8000L<<0)
   2910   1.1    bouyer #define BNX_RPM_DEBUG1_HDR_BCNT			 (0x7ffL<<16)
   2911   1.1    bouyer #define BNX_RPM_DEBUG1_UNKNOWN_ETYPE_D			 (1L<<28)
   2912   1.1    bouyer #define BNX_RPM_DEBUG1_VLAN_REMOVED_D2			 (1L<<29)
   2913   1.1    bouyer #define BNX_RPM_DEBUG1_VLAN_REMOVED_D1			 (1L<<30)
   2914   1.1    bouyer #define BNX_RPM_DEBUG1_EOF_0XTRA_WD			 (1L<<31)
   2915   1.1    bouyer 
   2916   1.1    bouyer #define BNX_RPM_DEBUG2					0x0000198c
   2917   1.1    bouyer #define BNX_RPM_DEBUG2_CMD_HIT_VEC			 (0xffffL<<0)
   2918   1.1    bouyer #define BNX_RPM_DEBUG2_IP_BCNT				 (0xffL<<16)
   2919   1.1    bouyer #define BNX_RPM_DEBUG2_THIS_CMD_M4			 (1L<<24)
   2920   1.1    bouyer #define BNX_RPM_DEBUG2_THIS_CMD_M3			 (1L<<25)
   2921   1.1    bouyer #define BNX_RPM_DEBUG2_THIS_CMD_M2			 (1L<<26)
   2922   1.1    bouyer #define BNX_RPM_DEBUG2_THIS_CMD_M1			 (1L<<27)
   2923   1.1    bouyer #define BNX_RPM_DEBUG2_IPIPE_EMPTY			 (1L<<28)
   2924   1.1    bouyer #define BNX_RPM_DEBUG2_FM_DISCARD			 (1L<<29)
   2925   1.1    bouyer #define BNX_RPM_DEBUG2_LAST_RULE_IN_FM_D2		 (1L<<30)
   2926   1.1    bouyer #define BNX_RPM_DEBUG2_LAST_RULE_IN_FM_D1		 (1L<<31)
   2927   1.1    bouyer 
   2928   1.1    bouyer #define BNX_RPM_DEBUG3					0x00001990
   2929   1.1    bouyer #define BNX_RPM_DEBUG3_AVAIL_MBUF_PTR			 (0x1ffL<<0)
   2930   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT		 (1L<<9)
   2931   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT		 (1L<<10)
   2932   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT		 (1L<<11)
   2933   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_RBUF_FREE_REQ		 (1L<<12)
   2934   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ		 (1L<<13)
   2935   1.1    bouyer #define BNX_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL		 (1L<<14)
   2936   1.1    bouyer #define BNX_RPM_DEBUG3_RBUF_RDE_SOF_DROP		 (1L<<15)
   2937   1.1    bouyer #define BNX_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT		 (0xfL<<16)
   2938   1.1    bouyer #define BNX_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL		 (1L<<21)
   2939   1.1    bouyer #define BNX_RPM_DEBUG3_DROP_NXT_VLD			 (1L<<22)
   2940   1.1    bouyer #define BNX_RPM_DEBUG3_DROP_NXT			 (1L<<23)
   2941   1.1    bouyer #define BNX_RPM_DEBUG3_FTQ_FSM				 (0x3L<<24)
   2942   1.1    bouyer #define BNX_RPM_DEBUG3_FTQ_FSM_IDLE			 (0x0L<<24)
   2943   1.1    bouyer #define BNX_RPM_DEBUG3_FTQ_FSM_WAIT_ACK		 (0x1L<<24)
   2944   1.1    bouyer #define BNX_RPM_DEBUG3_FTQ_FSM_WAIT_FREE		 (0x2L<<24)
   2945   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM			 (0x3L<<26)
   2946   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF		 (0x0L<<26)
   2947   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF		 (0x1L<<26)
   2948   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA		 (0x2L<<26)
   2949   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA		 (0x3L<<26)
   2950   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF		 (0x4L<<26)
   2951   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK		 (0x5L<<26)
   2952   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD	 (0x6L<<26)
   2953   1.1    bouyer #define BNX_RPM_DEBUG3_MBWRITE_FSM_DONE		 (0x7L<<26)
   2954   1.1    bouyer #define BNX_RPM_DEBUG3_MBFREE_FSM			 (1L<<29)
   2955   1.1    bouyer #define BNX_RPM_DEBUG3_MBFREE_FSM_IDLE			 (0L<<29)
   2956   1.1    bouyer #define BNX_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK		 (1L<<29)
   2957   1.1    bouyer #define BNX_RPM_DEBUG3_MBALLOC_FSM			 (1L<<30)
   2958   1.1    bouyer #define BNX_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF		 (0x0L<<30)
   2959   1.1    bouyer #define BNX_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF		 (0x1L<<30)
   2960   1.1    bouyer #define BNX_RPM_DEBUG3_CCODE_EOF_ERROR			 (1L<<31)
   2961   1.1    bouyer 
   2962   1.1    bouyer #define BNX_RPM_DEBUG4					0x00001994
   2963   1.1    bouyer #define BNX_RPM_DEBUG4_DFSM_MBUF_CLUSTER		 (0x1ffffffL<<0)
   2964   1.1    bouyer #define BNX_RPM_DEBUG4_DFIFO_CUR_CCODE			 (0x7L<<25)
   2965   1.1    bouyer #define BNX_RPM_DEBUG4_MBWRITE_FSM			 (0x7L<<28)
   2966   1.1    bouyer #define BNX_RPM_DEBUG4_DFIFO_EMPTY			 (1L<<31)
   2967   1.1    bouyer 
   2968   1.1    bouyer #define BNX_RPM_DEBUG5					0x00001998
   2969   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_WPTR			 (0x1fL<<0)
   2970   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_ACPI_RPTR			 (0x1fL<<5)
   2971   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_MC_RPTR			 (0x1fL<<10)
   2972   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_RC_RPTR			 (0x1fL<<15)
   2973   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_ACPI_EMPTY		 (1L<<20)
   2974   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_MC_EMPTY			 (1L<<21)
   2975   1.1    bouyer #define BNX_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR	 (1L<<22)
   2976   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_WOL_DROP_INT		 (1L<<23)
   2977   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_DISCARD			 (1L<<24)
   2978   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL		 (1L<<25)
   2979   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_MC_EMPTY		 (1L<<26)
   2980   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_RC_EMPTY		 (1L<<27)
   2981   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_FC_EMPTY		 (1L<<28)
   2982   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_ACPI_EMPTY		 (1L<<29)
   2983   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_FULL_T			 (1L<<30)
   2984   1.1    bouyer #define BNX_RPM_DEBUG5_HOLDREG_RD			 (1L<<31)
   2985   1.1    bouyer 
   2986   1.1    bouyer #define BNX_RPM_DEBUG6					0x0000199c
   2987   1.1    bouyer #define BNX_RPM_DEBUG6_ACPI_VEC			 (0xffffL<<0)
   2988   1.1    bouyer #define BNX_RPM_DEBUG6_VEC				 (0xffffL<<16)
   2989   1.1    bouyer 
   2990   1.1    bouyer #define BNX_RPM_DEBUG7					0x000019a0
   2991   1.1    bouyer #define BNX_RPM_DEBUG7_RPM_DBG7_LAST_CRC		 (0xffffffffL<<0)
   2992   1.1    bouyer 
   2993   1.1    bouyer #define BNX_RPM_DEBUG8					0x000019a4
   2994   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM			 (0xfL<<0)
   2995   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_IDLE		 (0L<<0)
   2996   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR		 (1L<<0)
   2997   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR		 (2L<<0)
   2998   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR		 (3L<<0)
   2999   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF	 (4L<<0)
   3000   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA		 (5L<<0)
   3001   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR		 (6L<<0)
   3002   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR		 (7L<<0)
   3003   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR		 (8L<<0)
   3004   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR		 (9L<<0)
   3005   1.1    bouyer #define BNX_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF		 (10L<<0)
   3006   1.1    bouyer #define BNX_RPM_DEBUG8_COMPARE_AT_W0			 (1L<<4)
   3007   1.1    bouyer #define BNX_RPM_DEBUG8_COMPARE_AT_W3_DATA		 (1L<<5)
   3008   1.1    bouyer #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_WAIT		 (1L<<6)
   3009   1.1    bouyer #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_W3		 (1L<<7)
   3010   1.1    bouyer #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_W2		 (1L<<8)
   3011   1.1    bouyer #define BNX_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES		 (1L<<9)
   3012   1.1    bouyer #define BNX_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES		 (1L<<10)
   3013   1.1    bouyer #define BNX_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES		 (1L<<11)
   3014   1.1    bouyer #define BNX_RPM_DEBUG8_EOF_DET				 (1L<<12)
   3015   1.1    bouyer #define BNX_RPM_DEBUG8_SOF_DET				 (1L<<13)
   3016   1.1    bouyer #define BNX_RPM_DEBUG8_WAIT_4_SOF			 (1L<<14)
   3017   1.1    bouyer #define BNX_RPM_DEBUG8_ALL_DONE			 (1L<<15)
   3018   1.1    bouyer #define BNX_RPM_DEBUG8_THBUF_ADDR			 (0x7fL<<16)
   3019   1.1    bouyer #define BNX_RPM_DEBUG8_BYTE_CTR			 (0xffL<<24)
   3020   1.1    bouyer 
   3021   1.1    bouyer #define BNX_RPM_DEBUG9					0x000019a8
   3022   1.1    bouyer #define BNX_RPM_DEBUG9_OUTFIFO_COUNT			 (0x7L<<0)
   3023   1.1    bouyer #define BNX_RPM_DEBUG9_RDE_ACPI_RDY			 (1L<<3)
   3024   1.1    bouyer #define BNX_RPM_DEBUG9_VLD_RD_ENTRY_CT			 (0x7L<<4)
   3025   1.1    bouyer #define BNX_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED	 (1L<<28)
   3026   1.1    bouyer #define BNX_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED		 (1L<<29)
   3027   1.1    bouyer #define BNX_RPM_DEBUG9_ACPI_MATCH_INT			 (1L<<30)
   3028   1.1    bouyer #define BNX_RPM_DEBUG9_ACPI_ENABLE_SYN			 (1L<<31)
   3029   1.1    bouyer 
   3030   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W00			0x000019c0
   3031   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W01			0x000019c4
   3032   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W02			0x000019c8
   3033   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W03			0x000019cc
   3034   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W10			0x000019d0
   3035   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W11			0x000019d4
   3036   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W12			0x000019d8
   3037   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W13			0x000019dc
   3038   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W20			0x000019e0
   3039   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W21			0x000019e4
   3040   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W22			0x000019e8
   3041   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W23			0x000019ec
   3042   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W30			0x000019f0
   3043   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W31			0x000019f4
   3044   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W32			0x000019f8
   3045   1.1    bouyer #define BNX_RPM_ACPI_DBG_BUF_W33			0x000019fc
   3046   1.1    bouyer 
   3047   1.1    bouyer 
   3048   1.1    bouyer /*
   3049   1.1    bouyer  *  rbuf_reg definition
   3050   1.1    bouyer  *  offset: 0x200000
   3051   1.1    bouyer  */
   3052   1.1    bouyer #define BNX_RBUF_COMMAND				0x00200000
   3053   1.1    bouyer #define BNX_RBUF_COMMAND_ENABLED			 (1L<<0)
   3054   1.1    bouyer #define BNX_RBUF_COMMAND_FREE_INIT			 (1L<<1)
   3055   1.1    bouyer #define BNX_RBUF_COMMAND_RAM_INIT			 (1L<<2)
   3056   1.1    bouyer #define BNX_RBUF_COMMAND_OVER_FREE			 (1L<<4)
   3057   1.1    bouyer #define BNX_RBUF_COMMAND_ALLOC_REQ			 (1L<<5)
   3058   1.1    bouyer 
   3059   1.1    bouyer #define BNX_RBUF_STATUS1				0x00200004
   3060   1.1    bouyer #define BNX_RBUF_STATUS1_FREE_COUNT			 (0x3ffL<<0)
   3061   1.1    bouyer 
   3062   1.1    bouyer #define BNX_RBUF_STATUS2				0x00200008
   3063   1.1    bouyer #define BNX_RBUF_STATUS2_FREE_TAIL			 (0x3ffL<<0)
   3064   1.1    bouyer #define BNX_RBUF_STATUS2_FREE_HEAD			 (0x3ffL<<16)
   3065   1.1    bouyer 
   3066   1.1    bouyer #define BNX_RBUF_CONFIG				0x0020000c
   3067   1.1    bouyer #define BNX_RBUF_CONFIG_XOFF_TRIP			 (0x3ffL<<0)
   3068   1.1    bouyer #define BNX_RBUF_CONFIG_XON_TRIP			 (0x3ffL<<16)
   3069   1.1    bouyer 
   3070   1.1    bouyer #define BNX_RBUF_FW_BUF_ALLOC				0x00200010
   3071   1.1    bouyer #define BNX_RBUF_FW_BUF_ALLOC_VALUE			 (0x1ffL<<7)
   3072   1.1    bouyer 
   3073   1.1    bouyer #define BNX_RBUF_FW_BUF_FREE				0x00200014
   3074   1.1    bouyer #define BNX_RBUF_FW_BUF_FREE_COUNT			 (0x7fL<<0)
   3075   1.1    bouyer #define BNX_RBUF_FW_BUF_FREE_TAIL			 (0x1ffL<<7)
   3076   1.1    bouyer #define BNX_RBUF_FW_BUF_FREE_HEAD			 (0x1ffL<<16)
   3077   1.1    bouyer 
   3078   1.1    bouyer #define BNX_RBUF_FW_BUF_SEL				0x00200018
   3079   1.1    bouyer #define BNX_RBUF_FW_BUF_SEL_COUNT			 (0x7fL<<0)
   3080   1.1    bouyer #define BNX_RBUF_FW_BUF_SEL_TAIL			 (0x1ffL<<7)
   3081   1.1    bouyer #define BNX_RBUF_FW_BUF_SEL_HEAD			 (0x1ffL<<16)
   3082   1.1    bouyer 
   3083   1.1    bouyer #define BNX_RBUF_CONFIG2				0x0020001c
   3084   1.1    bouyer #define BNX_RBUF_CONFIG2_MAC_DROP_TRIP			 (0x3ffL<<0)
   3085   1.1    bouyer #define BNX_RBUF_CONFIG2_MAC_KEEP_TRIP			 (0x3ffL<<16)
   3086   1.1    bouyer 
   3087   1.1    bouyer #define BNX_RBUF_CONFIG3				0x00200020
   3088   1.1    bouyer #define BNX_RBUF_CONFIG3_CU_DROP_TRIP			 (0x3ffL<<0)
   3089   1.1    bouyer #define BNX_RBUF_CONFIG3_CU_KEEP_TRIP			 (0x3ffL<<16)
   3090   1.1    bouyer 
   3091   1.1    bouyer #define BNX_RBUF_PKT_DATA				0x00208000
   3092   1.1    bouyer #define BNX_RBUF_CLIST_DATA				0x00210000
   3093   1.1    bouyer #define BNX_RBUF_BUF_DATA				0x00220000
   3094   1.1    bouyer 
   3095   1.1    bouyer 
   3096   1.1    bouyer /*
   3097   1.1    bouyer  *  rv2p_reg definition
   3098   1.1    bouyer  *  offset: 0x2800
   3099   1.1    bouyer  */
   3100   1.1    bouyer #define BNX_RV2P_COMMAND				0x00002800
   3101   1.1    bouyer #define BNX_RV2P_COMMAND_ENABLED			 (1L<<0)
   3102   1.1    bouyer #define BNX_RV2P_COMMAND_PROC1_INTRPT			 (1L<<1)
   3103   1.1    bouyer #define BNX_RV2P_COMMAND_PROC2_INTRPT			 (1L<<2)
   3104   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT0			 (1L<<4)
   3105   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT1			 (1L<<5)
   3106   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT2			 (1L<<6)
   3107   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT3			 (1L<<7)
   3108   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT4			 (1L<<8)
   3109   1.1    bouyer #define BNX_RV2P_COMMAND_ABORT5			 (1L<<9)
   3110   1.1    bouyer #define BNX_RV2P_COMMAND_PROC1_RESET			 (1L<<16)
   3111   1.1    bouyer #define BNX_RV2P_COMMAND_PROC2_RESET			 (1L<<17)
   3112   1.1    bouyer #define BNX_RV2P_COMMAND_CTXIF_RESET			 (1L<<18)
   3113   1.1    bouyer 
   3114   1.1    bouyer #define BNX_RV2P_STATUS				0x00002804
   3115   1.1    bouyer #define BNX_RV2P_STATUS_ALWAYS_0			 (1L<<0)
   3116   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT0_CNT		 (1L<<8)
   3117   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT1_CNT		 (1L<<9)
   3118   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT2_CNT		 (1L<<10)
   3119   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT3_CNT		 (1L<<11)
   3120   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT4_CNT		 (1L<<12)
   3121   1.1    bouyer #define BNX_RV2P_STATUS_RV2P_GEN_STAT5_CNT		 (1L<<13)
   3122   1.1    bouyer 
   3123   1.1    bouyer #define BNX_RV2P_CONFIG				0x00002808
   3124   1.1    bouyer #define BNX_RV2P_CONFIG_STALL_PROC1			 (1L<<0)
   3125   1.1    bouyer #define BNX_RV2P_CONFIG_STALL_PROC2			 (1L<<1)
   3126   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT0		 (1L<<8)
   3127   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT1		 (1L<<9)
   3128   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT2		 (1L<<10)
   3129   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT3		 (1L<<11)
   3130   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT4		 (1L<<12)
   3131   1.1    bouyer #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT5		 (1L<<13)
   3132   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT0		 (1L<<16)
   3133   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT1		 (1L<<17)
   3134   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT2		 (1L<<18)
   3135   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT3		 (1L<<19)
   3136   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT4		 (1L<<20)
   3137   1.1    bouyer #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT5		 (1L<<21)
   3138   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE			 (0xfL<<24)
   3139   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_256			 (0L<<24)
   3140   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_512			 (1L<<24)
   3141   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_1K			 (2L<<24)
   3142   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_2K			 (3L<<24)
   3143   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_4K			 (4L<<24)
   3144   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_8K			 (5L<<24)
   3145   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_16K			 (6L<<24)
   3146   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_32K			 (7L<<24)
   3147   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_64K			 (8L<<24)
   3148   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_128K			 (9L<<24)
   3149   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_256K			 (10L<<24)
   3150   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_512K			 (11L<<24)
   3151   1.1    bouyer #define BNX_RV2P_CONFIG_PAGE_SIZE_1M			 (12L<<24)
   3152   1.1    bouyer 
   3153   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_0			0x00002810
   3154   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_0_VALUE			 (0xffffL<<16)
   3155   1.1    bouyer 
   3156   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_1			0x00002814
   3157   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_1_VALUE			 (0xffffL<<16)
   3158   1.1    bouyer 
   3159   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_2			0x00002818
   3160   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_2_VALUE			 (0xffffL<<16)
   3161   1.1    bouyer 
   3162   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_3			0x0000281c
   3163   1.1    bouyer #define BNX_RV2P_GEN_BFR_ADDR_3_VALUE			 (0xffffL<<16)
   3164   1.1    bouyer 
   3165   1.1    bouyer #define BNX_RV2P_INSTR_HIGH				0x00002830
   3166   1.1    bouyer #define BNX_RV2P_INSTR_HIGH_HIGH			 (0x1fL<<0)
   3167   1.1    bouyer 
   3168   1.1    bouyer #define BNX_RV2P_INSTR_LOW				0x00002834
   3169   1.1    bouyer #define BNX_RV2P_PROC1_ADDR_CMD			0x00002838
   3170   1.1    bouyer #define BNX_RV2P_PROC1_ADDR_CMD_ADD			 (0x3ffL<<0)
   3171   1.1    bouyer #define BNX_RV2P_PROC1_ADDR_CMD_RDWR			 (1L<<31)
   3172   1.1    bouyer 
   3173   1.1    bouyer #define BNX_RV2P_PROC2_ADDR_CMD			0x0000283c
   3174   1.1    bouyer #define BNX_RV2P_PROC2_ADDR_CMD_ADD			 (0x3ffL<<0)
   3175   1.1    bouyer #define BNX_RV2P_PROC2_ADDR_CMD_RDWR			 (1L<<31)
   3176   1.1    bouyer 
   3177   1.1    bouyer #define BNX_RV2P_PROC1_GRC_DEBUG			0x00002840
   3178   1.1    bouyer #define BNX_RV2P_PROC2_GRC_DEBUG			0x00002844
   3179   1.1    bouyer #define BNX_RV2P_GRC_PROC_DEBUG			0x00002848
   3180   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK			0x0000284c
   3181   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3182   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3183   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3184   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3185   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3186   1.1    bouyer #define BNX_RV2P_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3187   1.1    bouyer 
   3188   1.1    bouyer #define BNX_RV2P_PFTQ_DATA				0x00002b40
   3189   1.1    bouyer #define BNX_RV2P_PFTQ_CMD				0x00002b78
   3190   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3191   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_WR_TOP			 (1L<<10)
   3192   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_WR_TOP_0			 (0L<<10)
   3193   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_WR_TOP_1			 (1L<<10)
   3194   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_SFT_RESET			 (1L<<25)
   3195   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_RD_DATA			 (1L<<26)
   3196   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3197   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_ADD_DATA			 (1L<<28)
   3198   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3199   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_POP				 (1L<<30)
   3200   1.1    bouyer #define BNX_RV2P_PFTQ_CMD_BUSY				 (1L<<31)
   3201   1.1    bouyer 
   3202   1.1    bouyer #define BNX_RV2P_PFTQ_CTL				0x00002b7c
   3203   1.1    bouyer #define BNX_RV2P_PFTQ_CTL_INTERVENE			 (1L<<0)
   3204   1.1    bouyer #define BNX_RV2P_PFTQ_CTL_OVERFLOW			 (1L<<1)
   3205   1.1    bouyer #define BNX_RV2P_PFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3206   1.1    bouyer #define BNX_RV2P_PFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3207   1.1    bouyer #define BNX_RV2P_PFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3208   1.1    bouyer 
   3209   1.1    bouyer #define BNX_RV2P_TFTQ_DATA				0x00002b80
   3210   1.1    bouyer #define BNX_RV2P_TFTQ_CMD				0x00002bb8
   3211   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3212   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_WR_TOP			 (1L<<10)
   3213   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_WR_TOP_0			 (0L<<10)
   3214   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_WR_TOP_1			 (1L<<10)
   3215   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_SFT_RESET			 (1L<<25)
   3216   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_RD_DATA			 (1L<<26)
   3217   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3218   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_ADD_DATA			 (1L<<28)
   3219   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3220   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_POP				 (1L<<30)
   3221   1.1    bouyer #define BNX_RV2P_TFTQ_CMD_BUSY				 (1L<<31)
   3222   1.1    bouyer 
   3223   1.1    bouyer #define BNX_RV2P_TFTQ_CTL				0x00002bbc
   3224   1.1    bouyer #define BNX_RV2P_TFTQ_CTL_INTERVENE			 (1L<<0)
   3225   1.1    bouyer #define BNX_RV2P_TFTQ_CTL_OVERFLOW			 (1L<<1)
   3226   1.1    bouyer #define BNX_RV2P_TFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3227   1.1    bouyer #define BNX_RV2P_TFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3228   1.1    bouyer #define BNX_RV2P_TFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3229   1.1    bouyer 
   3230   1.1    bouyer #define BNX_RV2P_MFTQ_DATA				0x00002bc0
   3231   1.1    bouyer #define BNX_RV2P_MFTQ_CMD				0x00002bf8
   3232   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3233   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_WR_TOP			 (1L<<10)
   3234   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_WR_TOP_0			 (0L<<10)
   3235   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_WR_TOP_1			 (1L<<10)
   3236   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_SFT_RESET			 (1L<<25)
   3237   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_RD_DATA			 (1L<<26)
   3238   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3239   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_ADD_DATA			 (1L<<28)
   3240   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3241   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_POP				 (1L<<30)
   3242   1.1    bouyer #define BNX_RV2P_MFTQ_CMD_BUSY				 (1L<<31)
   3243   1.1    bouyer 
   3244   1.1    bouyer #define BNX_RV2P_MFTQ_CTL				0x00002bfc
   3245   1.1    bouyer #define BNX_RV2P_MFTQ_CTL_INTERVENE			 (1L<<0)
   3246   1.1    bouyer #define BNX_RV2P_MFTQ_CTL_OVERFLOW			 (1L<<1)
   3247   1.1    bouyer #define BNX_RV2P_MFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3248   1.1    bouyer #define BNX_RV2P_MFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3249   1.1    bouyer #define BNX_RV2P_MFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3250   1.1    bouyer 
   3251   1.1    bouyer 
   3252   1.1    bouyer 
   3253   1.1    bouyer /*
   3254   1.1    bouyer  *  mq_reg definition
   3255   1.1    bouyer  *  offset: 0x3c00
   3256   1.1    bouyer  */
   3257   1.1    bouyer #define BNX_MQ_COMMAND					0x00003c00
   3258   1.1    bouyer #define BNX_MQ_COMMAND_ENABLED				 (1L<<0)
   3259   1.1    bouyer #define BNX_MQ_COMMAND_OVERFLOW			 (1L<<4)
   3260   1.1    bouyer #define BNX_MQ_COMMAND_WR_ERROR			 (1L<<5)
   3261   1.1    bouyer #define BNX_MQ_COMMAND_RD_ERROR			 (1L<<6)
   3262   1.1    bouyer 
   3263   1.1    bouyer #define BNX_MQ_STATUS					0x00003c04
   3264   1.1    bouyer #define BNX_MQ_STATUS_CTX_ACCESS_STAT			 (1L<<16)
   3265   1.1    bouyer #define BNX_MQ_STATUS_CTX_ACCESS64_STAT		 (1L<<17)
   3266   1.1    bouyer #define BNX_MQ_STATUS_PCI_STALL_STAT			 (1L<<18)
   3267   1.1    bouyer 
   3268   1.1    bouyer #define BNX_MQ_CONFIG					0x00003c08
   3269   1.1    bouyer #define BNX_MQ_CONFIG_TX_HIGH_PRI			 (1L<<0)
   3270   1.1    bouyer #define BNX_MQ_CONFIG_HALT_DIS				 (1L<<1)
   3271   1.9    bouyer #define BNX_MQ_CONFIG_BIN_MQ_MODE			 (1L<<2)
   3272   1.9    bouyer #define BNX_MQ_CONFIG_DIS_IDB_DROP			 (1L<<3)
   3273   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE			 (0x7L<<4)
   3274   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_256		 (0L<<4)
   3275   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_512		 (1L<<4)
   3276   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K		 (2L<<4)
   3277   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K		 (3L<<4)
   3278   1.1    bouyer #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K		 (4L<<4)
   3279   1.9    bouyer #define BNX_MQ_CONFIG_MAX_DEPTH				 (0x7fL<<8)
   3280   1.9    bouyer #define BNX_MQ_CONFIG_CUR_DEPTH				 (0x7fL<<20)
   3281   1.9    bouyer 
   3282   1.1    bouyer 
   3283   1.1    bouyer #define BNX_MQ_ENQUEUE1				0x00003c0c
   3284   1.1    bouyer #define BNX_MQ_ENQUEUE1_OFFSET				 (0x3fL<<2)
   3285   1.1    bouyer #define BNX_MQ_ENQUEUE1_CID				 (0x3fffL<<8)
   3286   1.1    bouyer #define BNX_MQ_ENQUEUE1_BYTE_MASK			 (0xfL<<24)
   3287   1.1    bouyer #define BNX_MQ_ENQUEUE1_KNL_MODE			 (1L<<28)
   3288   1.1    bouyer 
   3289   1.1    bouyer #define BNX_MQ_ENQUEUE2				0x00003c10
   3290   1.1    bouyer #define BNX_MQ_BAD_WR_ADDR				0x00003c14
   3291   1.1    bouyer #define BNX_MQ_BAD_RD_ADDR				0x00003c18
   3292   1.1    bouyer #define BNX_MQ_KNL_BYP_WIND_START			0x00003c1c
   3293   1.1    bouyer #define BNX_MQ_KNL_BYP_WIND_START_VALUE		 (0xfffffL<<12)
   3294   1.1    bouyer 
   3295   1.1    bouyer #define BNX_MQ_KNL_WIND_END				0x00003c20
   3296   1.1    bouyer #define BNX_MQ_KNL_WIND_END_VALUE			 (0xffffffL<<8)
   3297   1.1    bouyer 
   3298   1.1    bouyer #define BNX_MQ_KNL_WRITE_MASK1				0x00003c24
   3299   1.1    bouyer #define BNX_MQ_KNL_TX_MASK1				0x00003c28
   3300   1.1    bouyer #define BNX_MQ_KNL_CMD_MASK1				0x00003c2c
   3301   1.1    bouyer #define BNX_MQ_KNL_COND_ENQUEUE_MASK1			0x00003c30
   3302   1.1    bouyer #define BNX_MQ_KNL_RX_V2P_MASK1			0x00003c34
   3303   1.1    bouyer #define BNX_MQ_KNL_WRITE_MASK2				0x00003c38
   3304   1.1    bouyer #define BNX_MQ_KNL_TX_MASK2				0x00003c3c
   3305   1.1    bouyer #define BNX_MQ_KNL_CMD_MASK2				0x00003c40
   3306   1.1    bouyer #define BNX_MQ_KNL_COND_ENQUEUE_MASK2			0x00003c44
   3307   1.1    bouyer #define BNX_MQ_KNL_RX_V2P_MASK2			0x00003c48
   3308   1.1    bouyer #define BNX_MQ_KNL_BYP_WRITE_MASK1			0x00003c4c
   3309   1.1    bouyer #define BNX_MQ_KNL_BYP_TX_MASK1			0x00003c50
   3310   1.1    bouyer #define BNX_MQ_KNL_BYP_CMD_MASK1			0x00003c54
   3311   1.1    bouyer #define BNX_MQ_KNL_BYP_COND_ENQUEUE_MASK1		0x00003c58
   3312   1.1    bouyer #define BNX_MQ_KNL_BYP_RX_V2P_MASK1			0x00003c5c
   3313   1.1    bouyer #define BNX_MQ_KNL_BYP_WRITE_MASK2			0x00003c60
   3314   1.1    bouyer #define BNX_MQ_KNL_BYP_TX_MASK2			0x00003c64
   3315   1.1    bouyer #define BNX_MQ_KNL_BYP_CMD_MASK2			0x00003c68
   3316   1.1    bouyer #define BNX_MQ_KNL_BYP_COND_ENQUEUE_MASK2		0x00003c6c
   3317   1.1    bouyer #define BNX_MQ_KNL_BYP_RX_V2P_MASK2			0x00003c70
   3318   1.1    bouyer #define BNX_MQ_MEM_WR_ADDR				0x00003c74
   3319   1.1    bouyer #define BNX_MQ_MEM_WR_ADDR_VALUE			 (0x3fL<<0)
   3320   1.1    bouyer 
   3321   1.1    bouyer #define BNX_MQ_MEM_WR_DATA0				0x00003c78
   3322   1.1    bouyer #define BNX_MQ_MEM_WR_DATA0_VALUE			 (0xffffffffL<<0)
   3323   1.1    bouyer 
   3324   1.1    bouyer #define BNX_MQ_MEM_WR_DATA1				0x00003c7c
   3325   1.1    bouyer #define BNX_MQ_MEM_WR_DATA1_VALUE			 (0xffffffffL<<0)
   3326   1.1    bouyer 
   3327   1.1    bouyer #define BNX_MQ_MEM_WR_DATA2				0x00003c80
   3328   1.1    bouyer #define BNX_MQ_MEM_WR_DATA2_VALUE			 (0x3fffffffL<<0)
   3329   1.1    bouyer 
   3330   1.1    bouyer #define BNX_MQ_MEM_RD_ADDR				0x00003c84
   3331   1.1    bouyer #define BNX_MQ_MEM_RD_ADDR_VALUE			 (0x3fL<<0)
   3332   1.1    bouyer 
   3333   1.1    bouyer #define BNX_MQ_MEM_RD_DATA0				0x00003c88
   3334   1.1    bouyer #define BNX_MQ_MEM_RD_DATA0_VALUE			 (0xffffffffL<<0)
   3335   1.1    bouyer 
   3336   1.1    bouyer #define BNX_MQ_MEM_RD_DATA1				0x00003c8c
   3337   1.1    bouyer #define BNX_MQ_MEM_RD_DATA1_VALUE			 (0xffffffffL<<0)
   3338   1.1    bouyer 
   3339   1.1    bouyer #define BNX_MQ_MEM_RD_DATA2				0x00003c90
   3340   1.1    bouyer #define BNX_MQ_MEM_RD_DATA2_VALUE			 (0x3fffffffL<<0)
   3341   1.1    bouyer 
   3342   1.9    bouyer #define BNX_MQ_MAP_L2_5					0x00003d34
   3343   1.9    bouyer #define BNX_MQ_MAP_L2_5_MQ_OFFSET			 (0xffL<<0)
   3344   1.9    bouyer #define BNX_MQ_MAP_L2_5_SZ				 (0x3L<<8)
   3345   1.9    bouyer #define BNX_MQ_MAP_L2_5_CTX_OFFSET			 (0x2ffL<<10)
   3346   1.9    bouyer #define BNX_MQ_MAP_L2_5_BIN_OFFSET			 (0x7L<<23)
   3347   1.9    bouyer #define BNX_MQ_MAP_L2_5_ARM				 (0x3L<<26)
   3348   1.9    bouyer #define BNX_MQ_MAP_L2_5_ENA				 (0x1L<<31)
   3349   1.9    bouyer #define BNX_MQ_MAP_L2_5_DEFAULT				0x83000b08
   3350   1.1    bouyer 
   3351   1.1    bouyer /*
   3352   1.1    bouyer  *  tbdr_reg definition
   3353   1.1    bouyer  *  offset: 0x5000
   3354   1.1    bouyer  */
   3355   1.1    bouyer #define BNX_TBDR_COMMAND				0x00005000
   3356   1.1    bouyer #define BNX_TBDR_COMMAND_ENABLE			 (1L<<0)
   3357   1.1    bouyer #define BNX_TBDR_COMMAND_SOFT_RST			 (1L<<1)
   3358   1.1    bouyer #define BNX_TBDR_COMMAND_MSTR_ABORT			 (1L<<4)
   3359   1.1    bouyer 
   3360   1.1    bouyer #define BNX_TBDR_STATUS				0x00005004
   3361   1.1    bouyer #define BNX_TBDR_STATUS_DMA_WAIT			 (1L<<0)
   3362   1.1    bouyer #define BNX_TBDR_STATUS_FTQ_WAIT			 (1L<<1)
   3363   1.1    bouyer #define BNX_TBDR_STATUS_FIFO_OVERFLOW			 (1L<<2)
   3364   1.1    bouyer #define BNX_TBDR_STATUS_FIFO_UNDERFLOW			 (1L<<3)
   3365   1.1    bouyer #define BNX_TBDR_STATUS_SEARCHMISS_ERROR		 (1L<<4)
   3366   1.1    bouyer #define BNX_TBDR_STATUS_FTQ_ENTRY_CNT			 (1L<<5)
   3367   1.1    bouyer #define BNX_TBDR_STATUS_BURST_CNT			 (1L<<6)
   3368   1.1    bouyer 
   3369   1.1    bouyer #define BNX_TBDR_CONFIG				0x00005008
   3370   1.1    bouyer #define BNX_TBDR_CONFIG_MAX_BDS			 (0xffL<<0)
   3371   1.1    bouyer #define BNX_TBDR_CONFIG_SWAP_MODE			 (1L<<8)
   3372   1.1    bouyer #define BNX_TBDR_CONFIG_PRIORITY			 (1L<<9)
   3373   1.1    bouyer #define BNX_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS		 (1L<<10)
   3374   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE			 (0xfL<<24)
   3375   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_256			 (0L<<24)
   3376   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_512			 (1L<<24)
   3377   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_1K			 (2L<<24)
   3378   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_2K			 (3L<<24)
   3379   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_4K			 (4L<<24)
   3380   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_8K			 (5L<<24)
   3381   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_16K			 (6L<<24)
   3382   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_32K			 (7L<<24)
   3383   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_64K			 (8L<<24)
   3384   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_128K			 (9L<<24)
   3385   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_256K			 (10L<<24)
   3386   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_512K			 (11L<<24)
   3387   1.1    bouyer #define BNX_TBDR_CONFIG_PAGE_SIZE_1M			 (12L<<24)
   3388   1.1    bouyer 
   3389   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK			0x0000500c
   3390   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3391   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3392   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3393   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3394   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3395   1.1    bouyer #define BNX_TBDR_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3396   1.1    bouyer 
   3397   1.1    bouyer #define BNX_TBDR_FTQ_DATA				0x000053c0
   3398   1.1    bouyer #define BNX_TBDR_FTQ_CMD				0x000053f8
   3399   1.1    bouyer #define BNX_TBDR_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   3400   1.1    bouyer #define BNX_TBDR_FTQ_CMD_WR_TOP			 (1L<<10)
   3401   1.1    bouyer #define BNX_TBDR_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3402   1.1    bouyer #define BNX_TBDR_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3403   1.1    bouyer #define BNX_TBDR_FTQ_CMD_SFT_RESET			 (1L<<25)
   3404   1.1    bouyer #define BNX_TBDR_FTQ_CMD_RD_DATA			 (1L<<26)
   3405   1.1    bouyer #define BNX_TBDR_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3406   1.1    bouyer #define BNX_TBDR_FTQ_CMD_ADD_DATA			 (1L<<28)
   3407   1.1    bouyer #define BNX_TBDR_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3408   1.1    bouyer #define BNX_TBDR_FTQ_CMD_POP				 (1L<<30)
   3409   1.1    bouyer #define BNX_TBDR_FTQ_CMD_BUSY				 (1L<<31)
   3410   1.1    bouyer 
   3411   1.1    bouyer #define BNX_TBDR_FTQ_CTL				0x000053fc
   3412   1.1    bouyer #define BNX_TBDR_FTQ_CTL_INTERVENE			 (1L<<0)
   3413   1.1    bouyer #define BNX_TBDR_FTQ_CTL_OVERFLOW			 (1L<<1)
   3414   1.1    bouyer #define BNX_TBDR_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3415   1.1    bouyer #define BNX_TBDR_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3416   1.1    bouyer #define BNX_TBDR_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3417   1.1    bouyer 
   3418   1.1    bouyer 
   3419   1.1    bouyer 
   3420   1.1    bouyer /*
   3421   1.1    bouyer  *  tdma_reg definition
   3422   1.1    bouyer  *  offset: 0x5c00
   3423   1.1    bouyer  */
   3424   1.1    bouyer #define BNX_TDMA_COMMAND				0x00005c00
   3425   1.1    bouyer #define BNX_TDMA_COMMAND_ENABLED			 (1L<<0)
   3426   1.1    bouyer #define BNX_TDMA_COMMAND_MASTER_ABORT			 (1L<<4)
   3427   1.1    bouyer #define BNX_TDMA_COMMAND_BAD_L2_LENGTH_ABORT		 (1L<<7)
   3428   1.1    bouyer 
   3429   1.1    bouyer #define BNX_TDMA_STATUS				0x00005c04
   3430   1.1    bouyer #define BNX_TDMA_STATUS_DMA_WAIT			 (1L<<0)
   3431   1.1    bouyer #define BNX_TDMA_STATUS_PAYLOAD_WAIT			 (1L<<1)
   3432   1.1    bouyer #define BNX_TDMA_STATUS_PATCH_FTQ_WAIT			 (1L<<2)
   3433   1.1    bouyer #define BNX_TDMA_STATUS_LOCK_WAIT			 (1L<<3)
   3434   1.1    bouyer #define BNX_TDMA_STATUS_FTQ_ENTRY_CNT			 (1L<<16)
   3435   1.1    bouyer #define BNX_TDMA_STATUS_BURST_CNT			 (1L<<17)
   3436   1.1    bouyer 
   3437   1.1    bouyer #define BNX_TDMA_CONFIG				0x00005c08
   3438   1.1    bouyer #define BNX_TDMA_CONFIG_ONE_DMA			 (1L<<0)
   3439   1.1    bouyer #define BNX_TDMA_CONFIG_ONE_RECORD			 (1L<<1)
   3440   1.1    bouyer #define BNX_TDMA_CONFIG_LIMIT_SZ			 (0xfL<<4)
   3441   1.1    bouyer #define BNX_TDMA_CONFIG_LIMIT_SZ_64			 (0L<<4)
   3442   1.1    bouyer #define BNX_TDMA_CONFIG_LIMIT_SZ_128			 (0x4L<<4)
   3443   1.1    bouyer #define BNX_TDMA_CONFIG_LIMIT_SZ_256			 (0x6L<<4)
   3444   1.1    bouyer #define BNX_TDMA_CONFIG_LIMIT_SZ_512			 (0x8L<<4)
   3445   1.1    bouyer #define BNX_TDMA_CONFIG_LINE_SZ			 (0xfL<<8)
   3446   1.1    bouyer #define BNX_TDMA_CONFIG_LINE_SZ_64			 (0L<<8)
   3447   1.1    bouyer #define BNX_TDMA_CONFIG_LINE_SZ_128			 (4L<<8)
   3448   1.1    bouyer #define BNX_TDMA_CONFIG_LINE_SZ_256			 (6L<<8)
   3449   1.1    bouyer #define BNX_TDMA_CONFIG_LINE_SZ_512			 (8L<<8)
   3450   1.1    bouyer #define BNX_TDMA_CONFIG_ALIGN_ENA			 (1L<<15)
   3451   1.1    bouyer #define BNX_TDMA_CONFIG_CHK_L2_BD			 (1L<<16)
   3452   1.1    bouyer #define BNX_TDMA_CONFIG_FIFO_CMP			 (0xfL<<20)
   3453   1.1    bouyer 
   3454   1.1    bouyer #define BNX_TDMA_PAYLOAD_PROD				0x00005c0c
   3455   1.1    bouyer #define BNX_TDMA_PAYLOAD_PROD_VALUE			 (0x1fffL<<3)
   3456   1.1    bouyer 
   3457   1.1    bouyer #define BNX_TDMA_DBG_WATCHDOG				0x00005c10
   3458   1.1    bouyer #define BNX_TDMA_DBG_TRIGGER				0x00005c14
   3459   1.1    bouyer #define BNX_TDMA_DMAD_FSM				0x00005c80
   3460   1.1    bouyer #define BNX_TDMA_DMAD_FSM_BD_INVLD			 (1L<<0)
   3461   1.1    bouyer #define BNX_TDMA_DMAD_FSM_PUSH				 (0xfL<<4)
   3462   1.1    bouyer #define BNX_TDMA_DMAD_FSM_ARB_TBDC			 (0x3L<<8)
   3463   1.1    bouyer #define BNX_TDMA_DMAD_FSM_ARB_CTX			 (1L<<12)
   3464   1.1    bouyer #define BNX_TDMA_DMAD_FSM_DR_INTF			 (1L<<16)
   3465   1.1    bouyer #define BNX_TDMA_DMAD_FSM_DMAD				 (0x7L<<20)
   3466   1.1    bouyer #define BNX_TDMA_DMAD_FSM_BD				 (0xfL<<24)
   3467   1.1    bouyer 
   3468   1.1    bouyer #define BNX_TDMA_DMAD_STATUS				0x00005c84
   3469   1.1    bouyer #define BNX_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY		 (0x3L<<0)
   3470   1.1    bouyer #define BNX_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY		 (0x3L<<4)
   3471   1.1    bouyer #define BNX_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY		 (0x3L<<8)
   3472   1.1    bouyer #define BNX_TDMA_DMAD_STATUS_IFTQ_ENUM			 (0xfL<<12)
   3473   1.1    bouyer 
   3474   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM				0x00005c88
   3475   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM_L2_COMP			 (0x3L<<0)
   3476   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM_TPATQ			 (0x7L<<4)
   3477   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM_TPBUF			 (0x3L<<8)
   3478   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM_DR_BUF			 (0x7L<<12)
   3479   1.1    bouyer #define BNX_TDMA_DR_INTF_FSM_DMAD			 (0x7L<<16)
   3480   1.1    bouyer 
   3481   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS			0x00005c8c
   3482   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS_HOLE_PHASE		 (0x7L<<0)
   3483   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS_DATA_AVAIL		 (0x3L<<4)
   3484   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS_SHIFT_ADDR		 (0x7L<<8)
   3485   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS_NXT_PNTR		 (0xfL<<12)
   3486   1.1    bouyer #define BNX_TDMA_DR_INTF_STATUS_BYTE_COUNT		 (0x7L<<16)
   3487   1.1    bouyer 
   3488   1.1    bouyer #define BNX_TDMA_FTQ_DATA				0x00005fc0
   3489   1.1    bouyer #define BNX_TDMA_FTQ_CMD				0x00005ff8
   3490   1.1    bouyer #define BNX_TDMA_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   3491   1.1    bouyer #define BNX_TDMA_FTQ_CMD_WR_TOP			 (1L<<10)
   3492   1.1    bouyer #define BNX_TDMA_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3493   1.1    bouyer #define BNX_TDMA_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3494   1.1    bouyer #define BNX_TDMA_FTQ_CMD_SFT_RESET			 (1L<<25)
   3495   1.1    bouyer #define BNX_TDMA_FTQ_CMD_RD_DATA			 (1L<<26)
   3496   1.1    bouyer #define BNX_TDMA_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3497   1.1    bouyer #define BNX_TDMA_FTQ_CMD_ADD_DATA			 (1L<<28)
   3498   1.1    bouyer #define BNX_TDMA_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3499   1.1    bouyer #define BNX_TDMA_FTQ_CMD_POP				 (1L<<30)
   3500   1.1    bouyer #define BNX_TDMA_FTQ_CMD_BUSY				 (1L<<31)
   3501   1.1    bouyer 
   3502   1.1    bouyer #define BNX_TDMA_FTQ_CTL				0x00005ffc
   3503   1.1    bouyer #define BNX_TDMA_FTQ_CTL_INTERVENE			 (1L<<0)
   3504   1.1    bouyer #define BNX_TDMA_FTQ_CTL_OVERFLOW			 (1L<<1)
   3505   1.1    bouyer #define BNX_TDMA_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3506   1.1    bouyer #define BNX_TDMA_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3507   1.1    bouyer #define BNX_TDMA_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3508   1.1    bouyer 
   3509   1.1    bouyer 
   3510   1.1    bouyer 
   3511   1.1    bouyer /*
   3512   1.1    bouyer  *  hc_reg definition
   3513   1.1    bouyer  *  offset: 0x6800
   3514   1.1    bouyer  */
   3515   1.1    bouyer #define BNX_HC_COMMAND					0x00006800
   3516   1.1    bouyer #define BNX_HC_COMMAND_ENABLE				 (1L<<0)
   3517   1.1    bouyer #define BNX_HC_COMMAND_SKIP_ABORT			 (1L<<4)
   3518   1.1    bouyer #define BNX_HC_COMMAND_COAL_NOW			 (1L<<16)
   3519   1.1    bouyer #define BNX_HC_COMMAND_COAL_NOW_WO_INT			 (1L<<17)
   3520   1.1    bouyer #define BNX_HC_COMMAND_STATS_NOW			 (1L<<18)
   3521   1.1    bouyer #define BNX_HC_COMMAND_FORCE_INT			 (0x3L<<19)
   3522   1.1    bouyer #define BNX_HC_COMMAND_FORCE_INT_NULL			 (0L<<19)
   3523   1.1    bouyer #define BNX_HC_COMMAND_FORCE_INT_HIGH			 (1L<<19)
   3524   1.1    bouyer #define BNX_HC_COMMAND_FORCE_INT_LOW			 (2L<<19)
   3525   1.1    bouyer #define BNX_HC_COMMAND_FORCE_INT_FREE			 (3L<<19)
   3526   1.1    bouyer #define BNX_HC_COMMAND_CLR_STAT_NOW			 (1L<<21)
   3527   1.1    bouyer 
   3528   1.1    bouyer #define BNX_HC_STATUS					0x00006804
   3529   1.1    bouyer #define BNX_HC_STATUS_MASTER_ABORT			 (1L<<0)
   3530   1.1    bouyer #define BNX_HC_STATUS_PARITY_ERROR_STATE		 (1L<<1)
   3531   1.1    bouyer #define BNX_HC_STATUS_PCI_CLK_CNT_STAT			 (1L<<16)
   3532   1.1    bouyer #define BNX_HC_STATUS_CORE_CLK_CNT_STAT		 (1L<<17)
   3533   1.1    bouyer #define BNX_HC_STATUS_NUM_STATUS_BLOCKS_STAT		 (1L<<18)
   3534   1.1    bouyer #define BNX_HC_STATUS_NUM_INT_GEN_STAT			 (1L<<19)
   3535   1.1    bouyer #define BNX_HC_STATUS_NUM_INT_MBOX_WR_STAT		 (1L<<20)
   3536   1.1    bouyer #define BNX_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT	 (1L<<23)
   3537   1.1    bouyer #define BNX_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT	 (1L<<24)
   3538   1.1    bouyer #define BNX_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT	 (1L<<25)
   3539   1.1    bouyer 
   3540   1.1    bouyer #define BNX_HC_CONFIG					0x00006808
   3541   1.1    bouyer #define BNX_HC_CONFIG_COLLECT_STATS			 (1L<<0)
   3542   1.1    bouyer #define BNX_HC_CONFIG_RX_TMR_MODE			 (1L<<1)
   3543   1.1    bouyer #define BNX_HC_CONFIG_TX_TMR_MODE			 (1L<<2)
   3544   1.1    bouyer #define BNX_HC_CONFIG_COM_TMR_MODE			 (1L<<3)
   3545   1.1    bouyer #define BNX_HC_CONFIG_CMD_TMR_MODE			 (1L<<4)
   3546   1.1    bouyer #define BNX_HC_CONFIG_STATISTIC_PRIORITY		 (1L<<5)
   3547   1.1    bouyer #define BNX_HC_CONFIG_STATUS_PRIORITY			 (1L<<6)
   3548   1.1    bouyer #define BNX_HC_CONFIG_STAT_MEM_ADDR			 (0xffL<<8)
   3549   1.1    bouyer 
   3550   1.1    bouyer #define BNX_HC_ATTN_BITS_ENABLE			0x0000680c
   3551   1.1    bouyer #define BNX_HC_STATUS_ADDR_L				0x00006810
   3552   1.1    bouyer #define BNX_HC_STATUS_ADDR_H				0x00006814
   3553   1.1    bouyer #define BNX_HC_STATISTICS_ADDR_L			0x00006818
   3554   1.1    bouyer #define BNX_HC_STATISTICS_ADDR_H			0x0000681c
   3555   1.1    bouyer #define BNX_HC_TX_QUICK_CONS_TRIP			0x00006820
   3556   1.1    bouyer #define BNX_HC_TX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
   3557   1.1    bouyer #define BNX_HC_TX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
   3558   1.1    bouyer 
   3559   1.1    bouyer #define BNX_HC_COMP_PROD_TRIP				0x00006824
   3560   1.1    bouyer #define BNX_HC_COMP_PROD_TRIP_VALUE			 (0xffL<<0)
   3561   1.1    bouyer #define BNX_HC_COMP_PROD_TRIP_INT			 (0xffL<<16)
   3562   1.1    bouyer 
   3563   1.1    bouyer #define BNX_HC_RX_QUICK_CONS_TRIP			0x00006828
   3564   1.1    bouyer #define BNX_HC_RX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
   3565   1.1    bouyer #define BNX_HC_RX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
   3566   1.1    bouyer 
   3567   1.1    bouyer #define BNX_HC_RX_TICKS				0x0000682c
   3568   1.1    bouyer #define BNX_HC_RX_TICKS_VALUE				 (0x3ffL<<0)
   3569   1.1    bouyer #define BNX_HC_RX_TICKS_INT				 (0x3ffL<<16)
   3570   1.1    bouyer 
   3571   1.1    bouyer #define BNX_HC_TX_TICKS				0x00006830
   3572   1.1    bouyer #define BNX_HC_TX_TICKS_VALUE				 (0x3ffL<<0)
   3573   1.1    bouyer #define BNX_HC_TX_TICKS_INT				 (0x3ffL<<16)
   3574   1.1    bouyer 
   3575   1.1    bouyer #define BNX_HC_COM_TICKS				0x00006834
   3576   1.1    bouyer #define BNX_HC_COM_TICKS_VALUE				 (0x3ffL<<0)
   3577   1.1    bouyer #define BNX_HC_COM_TICKS_INT				 (0x3ffL<<16)
   3578   1.1    bouyer 
   3579   1.1    bouyer #define BNX_HC_CMD_TICKS				0x00006838
   3580   1.1    bouyer #define BNX_HC_CMD_TICKS_VALUE				 (0x3ffL<<0)
   3581   1.1    bouyer #define BNX_HC_CMD_TICKS_INT				 (0x3ffL<<16)
   3582   1.1    bouyer 
   3583   1.1    bouyer #define BNX_HC_PERIODIC_TICKS				0x0000683c
   3584   1.1    bouyer #define BNX_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS	 (0xffffL<<0)
   3585   1.1    bouyer 
   3586   1.1    bouyer #define BNX_HC_STAT_COLLECT_TICKS			0x00006840
   3587   1.1    bouyer #define BNX_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS	 (0xffL<<4)
   3588   1.1    bouyer 
   3589   1.1    bouyer #define BNX_HC_STATS_TICKS				0x00006844
   3590   1.1    bouyer #define BNX_HC_STATS_TICKS_HC_STAT_TICKS		 (0xffffL<<8)
   3591   1.1    bouyer 
   3592   1.1    bouyer #define BNX_HC_STAT_MEM_DATA				0x0000684c
   3593   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0				0x00006850
   3594   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0		 (0x7fL<<0)
   3595   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0	 (0L<<0)
   3596   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1	 (1L<<0)
   3597   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2	 (2L<<0)
   3598   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3	 (3L<<0)
   3599   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4	 (4L<<0)
   3600   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5	 (5L<<0)
   3601   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6	 (6L<<0)
   3602   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7	 (7L<<0)
   3603   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8	 (8L<<0)
   3604   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9	 (9L<<0)
   3605   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10	 (10L<<0)
   3606   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11	 (11L<<0)
   3607   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0	 (12L<<0)
   3608   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1	 (13L<<0)
   3609   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2	 (14L<<0)
   3610   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3	 (15L<<0)
   3611   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4	 (16L<<0)
   3612   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5	 (17L<<0)
   3613   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6	 (18L<<0)
   3614   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7	 (19L<<0)
   3615   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0	 (20L<<0)
   3616   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1	 (21L<<0)
   3617   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2	 (22L<<0)
   3618   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3	 (23L<<0)
   3619   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4	 (24L<<0)
   3620   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5	 (25L<<0)
   3621   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6	 (26L<<0)
   3622   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7	 (27L<<0)
   3623   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8	 (28L<<0)
   3624   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9	 (29L<<0)
   3625   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10	 (30L<<0)
   3626   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11	 (31L<<0)
   3627   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0	 (32L<<0)
   3628   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1	 (33L<<0)
   3629   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2	 (34L<<0)
   3630   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3	 (35L<<0)
   3631   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0	 (36L<<0)
   3632   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1	 (37L<<0)
   3633   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2	 (38L<<0)
   3634   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3	 (39L<<0)
   3635   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4	 (40L<<0)
   3636   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5	 (41L<<0)
   3637   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6	 (42L<<0)
   3638   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7	 (43L<<0)
   3639   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0	 (44L<<0)
   3640   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1	 (45L<<0)
   3641   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2	 (46L<<0)
   3642   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3	 (47L<<0)
   3643   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4	 (48L<<0)
   3644   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5	 (49L<<0)
   3645   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6	 (50L<<0)
   3646   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7	 (51L<<0)
   3647   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT	 (52L<<0)
   3648   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT	 (53L<<0)
   3649   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS	 (54L<<0)
   3650   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN	 (55L<<0)
   3651   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR	 (56L<<0)
   3652   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK	 (59L<<0)
   3653   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK	 (60L<<0)
   3654   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK	 (61L<<0)
   3655   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT	 (62L<<0)
   3656   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT	 (63L<<0)
   3657   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT	 (64L<<0)
   3658   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT	 (65L<<0)
   3659   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT	 (66L<<0)
   3660   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT	 (67L<<0)
   3661   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT	 (68L<<0)
   3662   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT	 (69L<<0)
   3663   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT	 (70L<<0)
   3664   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT	 (71L<<0)
   3665   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT	 (72L<<0)
   3666   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT	 (73L<<0)
   3667   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT	 (74L<<0)
   3668   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT	 (75L<<0)
   3669   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT	 (76L<<0)
   3670   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT	 (77L<<0)
   3671   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT	 (78L<<0)
   3672   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT	 (79L<<0)
   3673   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT	 (80L<<0)
   3674   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT	 (81L<<0)
   3675   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT	 (82L<<0)
   3676   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT	 (83L<<0)
   3677   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT	 (84L<<0)
   3678   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT	 (85L<<0)
   3679   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT	 (86L<<0)
   3680   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT	 (87L<<0)
   3681   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT	 (88L<<0)
   3682   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT	 (89L<<0)
   3683   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT	 (90L<<0)
   3684   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT	 (91L<<0)
   3685   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT	 (92L<<0)
   3686   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT	 (93L<<0)
   3687   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT	 (94L<<0)
   3688   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64	 (95L<<0)
   3689   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64	 (96L<<0)
   3690   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS	 (97L<<0)
   3691   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS	 (98L<<0)
   3692   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT	 (99L<<0)
   3693   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT	 (100L<<0)
   3694   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT	 (101L<<0)
   3695   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT	 (102L<<0)
   3696   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT	 (103L<<0)
   3697   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT	 (104L<<0)
   3698   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT	 (105L<<0)
   3699   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT	 (106L<<0)
   3700   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT	 (107L<<0)
   3701   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT	 (108L<<0)
   3702   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT	 (109L<<0)
   3703   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT	 (110L<<0)
   3704   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT	 (111L<<0)
   3705   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT	 (112L<<0)
   3706   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT	 (113L<<0)
   3707   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT	 (114L<<0)
   3708   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0	 (115L<<0)
   3709   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1	 (116L<<0)
   3710   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2	 (117L<<0)
   3711   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3	 (118L<<0)
   3712   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4	 (119L<<0)
   3713   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5	 (120L<<0)
   3714   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS	 (121L<<0)
   3715   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS	 (122L<<0)
   3716   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT	 (127L<<0)
   3717   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_1		 (0x7fL<<8)
   3718   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_2		 (0x7fL<<16)
   3719   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_3		 (0x7fL<<24)
   3720   1.1    bouyer 
   3721   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_1				0x00006854
   3722   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_4		 (0x7fL<<0)
   3723   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_5		 (0x7fL<<8)
   3724   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_6		 (0x7fL<<16)
   3725   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_7		 (0x7fL<<24)
   3726   1.1    bouyer 
   3727   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_2				0x00006858
   3728   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_8		 (0x7fL<<0)
   3729   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_9		 (0x7fL<<8)
   3730   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_10		 (0x7fL<<16)
   3731   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_11		 (0x7fL<<24)
   3732   1.1    bouyer 
   3733   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_3				0x0000685c
   3734   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_12		 (0x7fL<<0)
   3735   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_13		 (0x7fL<<8)
   3736   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_14		 (0x7fL<<16)
   3737   1.1    bouyer #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_15		 (0x7fL<<24)
   3738   1.1    bouyer 
   3739   1.1    bouyer #define BNX_HC_STAT_GEN_STAT0				0x00006888
   3740   1.1    bouyer #define BNX_HC_STAT_GEN_STAT1				0x0000688c
   3741   1.1    bouyer #define BNX_HC_STAT_GEN_STAT2				0x00006890
   3742   1.1    bouyer #define BNX_HC_STAT_GEN_STAT3				0x00006894
   3743   1.1    bouyer #define BNX_HC_STAT_GEN_STAT4				0x00006898
   3744   1.1    bouyer #define BNX_HC_STAT_GEN_STAT5				0x0000689c
   3745   1.1    bouyer #define BNX_HC_STAT_GEN_STAT6				0x000068a0
   3746   1.1    bouyer #define BNX_HC_STAT_GEN_STAT7				0x000068a4
   3747   1.1    bouyer #define BNX_HC_STAT_GEN_STAT8				0x000068a8
   3748   1.1    bouyer #define BNX_HC_STAT_GEN_STAT9				0x000068ac
   3749   1.1    bouyer #define BNX_HC_STAT_GEN_STAT10				0x000068b0
   3750   1.1    bouyer #define BNX_HC_STAT_GEN_STAT11				0x000068b4
   3751   1.1    bouyer #define BNX_HC_STAT_GEN_STAT12				0x000068b8
   3752   1.1    bouyer #define BNX_HC_STAT_GEN_STAT13				0x000068bc
   3753   1.1    bouyer #define BNX_HC_STAT_GEN_STAT14				0x000068c0
   3754   1.1    bouyer #define BNX_HC_STAT_GEN_STAT15				0x000068c4
   3755   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC0			0x000068c8
   3756   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC1			0x000068cc
   3757   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC2			0x000068d0
   3758   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC3			0x000068d4
   3759   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC4			0x000068d8
   3760   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC5			0x000068dc
   3761   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC6			0x000068e0
   3762   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC7			0x000068e4
   3763   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC8			0x000068e8
   3764   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC9			0x000068ec
   3765   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC10			0x000068f0
   3766   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC11			0x000068f4
   3767   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC12			0x000068f8
   3768   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC13			0x000068fc
   3769   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC14			0x00006900
   3770   1.1    bouyer #define BNX_HC_STAT_GEN_STAT_AC15			0x00006904
   3771   1.1    bouyer #define BNX_HC_VIS					0x00006908
   3772   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE			 (0xfL<<0)
   3773   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_IDLE		 (0L<<0)
   3774   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_START		 (1L<<0)
   3775   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_REQUEST		 (2L<<0)
   3776   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE64		 (3L<<0)
   3777   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE32		 (4L<<0)
   3778   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE	 (5L<<0)
   3779   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_DMA		 (6L<<0)
   3780   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL	 (7L<<0)
   3781   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_LOW		 (8L<<0)
   3782   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_HIGH		 (9L<<0)
   3783   1.1    bouyer #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_DATA		 (10L<<0)
   3784   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE			 (0xfL<<8)
   3785   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_IDLE			 (0L<<8)
   3786   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_STATUS_PARAM		 (1L<<8)
   3787   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_STATUS_DMA		 (2L<<8)
   3788   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP		 (3L<<8)
   3789   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_COMP			 (4L<<8)
   3790   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM	 (5L<<8)
   3791   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA	 (6L<<8)
   3792   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1		 (7L<<8)
   3793   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2		 (8L<<8)
   3794   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_WAIT			 (9L<<8)
   3795   1.1    bouyer #define BNX_HC_VIS_DMA_STAT_STATE_ABORT		 (15L<<8)
   3796   1.1    bouyer #define BNX_HC_VIS_DMA_MSI_STATE			 (0x7L<<12)
   3797   1.1    bouyer #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE		 (0x3L<<15)
   3798   1.1    bouyer #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE		 (0L<<15)
   3799   1.1    bouyer #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT	 (1L<<15)
   3800   1.1    bouyer #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_START	 (2L<<15)
   3801   1.1    bouyer 
   3802   1.1    bouyer #define BNX_HC_VIS_1					0x0000690c
   3803   1.1    bouyer #define BNX_HC_VIS_1_HW_INTACK_STATE			 (1L<<4)
   3804   1.1    bouyer #define BNX_HC_VIS_1_HW_INTACK_STATE_IDLE		 (0L<<4)
   3805   1.1    bouyer #define BNX_HC_VIS_1_HW_INTACK_STATE_COUNT		 (1L<<4)
   3806   1.1    bouyer #define BNX_HC_VIS_1_SW_INTACK_STATE			 (1L<<5)
   3807   1.1    bouyer #define BNX_HC_VIS_1_SW_INTACK_STATE_IDLE		 (0L<<5)
   3808   1.1    bouyer #define BNX_HC_VIS_1_SW_INTACK_STATE_COUNT		 (1L<<5)
   3809   1.1    bouyer #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE		 (1L<<6)
   3810   1.1    bouyer #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE	 (0L<<6)
   3811   1.1    bouyer #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT	 (1L<<6)
   3812   1.1    bouyer #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE		 (1L<<7)
   3813   1.1    bouyer #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE		 (0L<<7)
   3814   1.1    bouyer #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT		 (1L<<7)
   3815   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE			 (0xfL<<17)
   3816   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_IDLE		 (0L<<17)
   3817   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_DMA		 (1L<<17)
   3818   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE		 (2L<<17)
   3819   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN		 (3L<<17)
   3820   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_WAIT		 (4L<<17)
   3821   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE	 (5L<<17)
   3822   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN	 (6L<<17)
   3823   1.1    bouyer #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT		 (7L<<17)
   3824   1.1    bouyer #define BNX_HC_VIS_1_RAM_WR_ARB_STATE			 (0x3L<<21)
   3825   1.1    bouyer #define BNX_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL		 (0L<<21)
   3826   1.1    bouyer #define BNX_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR		 (1L<<21)
   3827   1.1    bouyer #define BNX_HC_VIS_1_INT_GEN_STATE			 (1L<<23)
   3828   1.1    bouyer #define BNX_HC_VIS_1_INT_GEN_STATE_DLE			 (0L<<23)
   3829   1.1    bouyer #define BNX_HC_VIS_1_INT_GEN_STATE_NTERRUPT		 (1L<<23)
   3830   1.1    bouyer #define BNX_HC_VIS_1_STAT_CHAN_ID			 (0x7L<<24)
   3831   1.1    bouyer #define BNX_HC_VIS_1_INT_B				 (1L<<27)
   3832   1.1    bouyer 
   3833   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK				0x00006910
   3834   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_1_VALUE			 (0x7ffL<<0)
   3835   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3836   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3837   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_2_VALUE			 (0x7ffL<<16)
   3838   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3839   1.1    bouyer #define BNX_HC_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3840   1.1    bouyer 
   3841   1.1    bouyer 
   3842   1.1    bouyer 
   3843   1.1    bouyer /*
   3844   1.1    bouyer  *  txp_reg definition
   3845   1.1    bouyer  *  offset: 0x40000
   3846   1.1    bouyer  */
   3847   1.1    bouyer #define BNX_TXP_CPU_MODE				0x00045000
   3848   1.1    bouyer #define BNX_TXP_CPU_MODE_LOCAL_RST			 (1L<<0)
   3849   1.1    bouyer #define BNX_TXP_CPU_MODE_STEP_ENA			 (1L<<1)
   3850   1.1    bouyer #define BNX_TXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   3851   1.1    bouyer #define BNX_TXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   3852   1.1    bouyer #define BNX_TXP_CPU_MODE_MSG_BIT1			 (1L<<6)
   3853   1.1    bouyer #define BNX_TXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   3854   1.1    bouyer #define BNX_TXP_CPU_MODE_SOFT_HALT			 (1L<<10)
   3855   1.1    bouyer #define BNX_TXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   3856   1.1    bouyer #define BNX_TXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   3857   1.1    bouyer #define BNX_TXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   3858   1.1    bouyer #define BNX_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   3859   1.1    bouyer 
   3860   1.1    bouyer #define BNX_TXP_CPU_STATE				0x00045004
   3861   1.1    bouyer #define BNX_TXP_CPU_STATE_BREAKPOINT			 (1L<<0)
   3862   1.1    bouyer #define BNX_TXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   3863   1.1    bouyer #define BNX_TXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   3864   1.1    bouyer #define BNX_TXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   3865   1.1    bouyer #define BNX_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   3866   1.1    bouyer #define BNX_TXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   3867   1.1    bouyer #define BNX_TXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   3868   1.1    bouyer #define BNX_TXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   3869   1.1    bouyer #define BNX_TXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   3870   1.1    bouyer #define BNX_TXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   3871   1.1    bouyer #define BNX_TXP_CPU_STATE_INTERRRUPT			 (1L<<12)
   3872   1.1    bouyer #define BNX_TXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   3873   1.1    bouyer #define BNX_TXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   3874   1.1    bouyer #define BNX_TXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   3875   1.1    bouyer 
   3876   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK				0x00045008
   3877   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   3878   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   3879   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   3880   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   3881   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   3882   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   3883   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   3884   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   3885   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   3886   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   3887   1.1    bouyer #define BNX_TXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   3888   1.1    bouyer 
   3889   1.1    bouyer #define BNX_TXP_CPU_PROGRAM_COUNTER			0x0004501c
   3890   1.1    bouyer #define BNX_TXP_CPU_INSTRUCTION			0x00045020
   3891   1.1    bouyer #define BNX_TXP_CPU_DATA_ACCESS			0x00045024
   3892   1.1    bouyer #define BNX_TXP_CPU_INTERRUPT_ENABLE			0x00045028
   3893   1.1    bouyer #define BNX_TXP_CPU_INTERRUPT_VECTOR			0x0004502c
   3894   1.1    bouyer #define BNX_TXP_CPU_INTERRUPT_SAVED_PC			0x00045030
   3895   1.1    bouyer #define BNX_TXP_CPU_HW_BREAKPOINT			0x00045034
   3896   1.1    bouyer #define BNX_TXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   3897   1.1    bouyer #define BNX_TXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   3898   1.1    bouyer 
   3899   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK			0x00045038
   3900   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3901   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3902   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   3903   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3904   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3905   1.1    bouyer #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   3906   1.1    bouyer 
   3907   1.1    bouyer #define BNX_TXP_CPU_LAST_BRANCH_ADDR			0x00045048
   3908   1.1    bouyer #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   3909   1.1    bouyer #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   3910   1.1    bouyer #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   3911   1.1    bouyer #define BNX_TXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   3912   1.1    bouyer 
   3913   1.1    bouyer #define BNX_TXP_CPU_REG_FILE				0x00045200
   3914   1.1    bouyer #define BNX_TXP_FTQ_DATA				0x000453c0
   3915   1.1    bouyer #define BNX_TXP_FTQ_CMD				0x000453f8
   3916   1.1    bouyer #define BNX_TXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
   3917   1.1    bouyer #define BNX_TXP_FTQ_CMD_WR_TOP				 (1L<<10)
   3918   1.1    bouyer #define BNX_TXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3919   1.1    bouyer #define BNX_TXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3920   1.1    bouyer #define BNX_TXP_FTQ_CMD_SFT_RESET			 (1L<<25)
   3921   1.1    bouyer #define BNX_TXP_FTQ_CMD_RD_DATA			 (1L<<26)
   3922   1.1    bouyer #define BNX_TXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3923   1.1    bouyer #define BNX_TXP_FTQ_CMD_ADD_DATA			 (1L<<28)
   3924   1.1    bouyer #define BNX_TXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3925   1.1    bouyer #define BNX_TXP_FTQ_CMD_POP				 (1L<<30)
   3926   1.1    bouyer #define BNX_TXP_FTQ_CMD_BUSY				 (1L<<31)
   3927   1.1    bouyer 
   3928   1.1    bouyer #define BNX_TXP_FTQ_CTL				0x000453fc
   3929   1.1    bouyer #define BNX_TXP_FTQ_CTL_INTERVENE			 (1L<<0)
   3930   1.1    bouyer #define BNX_TXP_FTQ_CTL_OVERFLOW			 (1L<<1)
   3931   1.1    bouyer #define BNX_TXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3932   1.1    bouyer #define BNX_TXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3933   1.1    bouyer #define BNX_TXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3934   1.1    bouyer 
   3935   1.1    bouyer #define BNX_TXP_SCRATCH				0x00060000
   3936   1.1    bouyer 
   3937   1.1    bouyer 
   3938   1.1    bouyer /*
   3939   1.1    bouyer  *  tpat_reg definition
   3940   1.1    bouyer  *  offset: 0x80000
   3941   1.1    bouyer  */
   3942   1.1    bouyer #define BNX_TPAT_CPU_MODE				0x00085000
   3943   1.1    bouyer #define BNX_TPAT_CPU_MODE_LOCAL_RST			 (1L<<0)
   3944   1.1    bouyer #define BNX_TPAT_CPU_MODE_STEP_ENA			 (1L<<1)
   3945   1.1    bouyer #define BNX_TPAT_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   3946   1.1    bouyer #define BNX_TPAT_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   3947   1.1    bouyer #define BNX_TPAT_CPU_MODE_MSG_BIT1			 (1L<<6)
   3948   1.1    bouyer #define BNX_TPAT_CPU_MODE_INTERRUPT_ENA		 (1L<<7)
   3949   1.1    bouyer #define BNX_TPAT_CPU_MODE_SOFT_HALT			 (1L<<10)
   3950   1.1    bouyer #define BNX_TPAT_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   3951   1.1    bouyer #define BNX_TPAT_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   3952   1.1    bouyer #define BNX_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   3953   1.1    bouyer #define BNX_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   3954   1.1    bouyer 
   3955   1.1    bouyer #define BNX_TPAT_CPU_STATE				0x00085004
   3956   1.1    bouyer #define BNX_TPAT_CPU_STATE_BREAKPOINT			 (1L<<0)
   3957   1.1    bouyer #define BNX_TPAT_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   3958   1.1    bouyer #define BNX_TPAT_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   3959   1.1    bouyer #define BNX_TPAT_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   3960   1.1    bouyer #define BNX_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED	 (1L<<5)
   3961   1.1    bouyer #define BNX_TPAT_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   3962   1.1    bouyer #define BNX_TPAT_CPU_STATE_ALIGN_HALTED		 (1L<<7)
   3963   1.1    bouyer #define BNX_TPAT_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   3964   1.1    bouyer #define BNX_TPAT_CPU_STATE_SOFT_HALTED			 (1L<<10)
   3965   1.1    bouyer #define BNX_TPAT_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   3966   1.1    bouyer #define BNX_TPAT_CPU_STATE_INTERRRUPT			 (1L<<12)
   3967   1.1    bouyer #define BNX_TPAT_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   3968   1.1    bouyer #define BNX_TPAT_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   3969   1.1    bouyer #define BNX_TPAT_CPU_STATE_BLOCKED_READ		 (1L<<31)
   3970   1.1    bouyer 
   3971   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK			0x00085008
   3972   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK	 (1L<<0)
   3973   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   3974   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   3975   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   3976   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   3977   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   3978   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   3979   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   3980   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   3981   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   3982   1.1    bouyer #define BNX_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   3983   1.1    bouyer 
   3984   1.1    bouyer #define BNX_TPAT_CPU_PROGRAM_COUNTER			0x0008501c
   3985   1.1    bouyer #define BNX_TPAT_CPU_INSTRUCTION			0x00085020
   3986   1.1    bouyer #define BNX_TPAT_CPU_DATA_ACCESS			0x00085024
   3987   1.1    bouyer #define BNX_TPAT_CPU_INTERRUPT_ENABLE			0x00085028
   3988   1.1    bouyer #define BNX_TPAT_CPU_INTERRUPT_VECTOR			0x0008502c
   3989   1.1    bouyer #define BNX_TPAT_CPU_INTERRUPT_SAVED_PC		0x00085030
   3990   1.1    bouyer #define BNX_TPAT_CPU_HW_BREAKPOINT			0x00085034
   3991   1.1    bouyer #define BNX_TPAT_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   3992   1.1    bouyer #define BNX_TPAT_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   3993   1.1    bouyer 
   3994   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK			0x00085038
   3995   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3996   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3997   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   3998   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3999   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4000   1.1    bouyer #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4001   1.1    bouyer 
   4002   1.1    bouyer #define BNX_TPAT_CPU_LAST_BRANCH_ADDR			0x00085048
   4003   1.1    bouyer #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4004   1.1    bouyer #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP	 (0L<<1)
   4005   1.1    bouyer #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4006   1.1    bouyer #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4007   1.1    bouyer 
   4008   1.1    bouyer #define BNX_TPAT_CPU_REG_FILE				0x00085200
   4009   1.1    bouyer #define BNX_TPAT_FTQ_DATA				0x000853c0
   4010   1.1    bouyer #define BNX_TPAT_FTQ_CMD				0x000853f8
   4011   1.1    bouyer #define BNX_TPAT_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4012   1.1    bouyer #define BNX_TPAT_FTQ_CMD_WR_TOP			 (1L<<10)
   4013   1.1    bouyer #define BNX_TPAT_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4014   1.1    bouyer #define BNX_TPAT_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4015   1.1    bouyer #define BNX_TPAT_FTQ_CMD_SFT_RESET			 (1L<<25)
   4016   1.1    bouyer #define BNX_TPAT_FTQ_CMD_RD_DATA			 (1L<<26)
   4017   1.1    bouyer #define BNX_TPAT_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4018   1.1    bouyer #define BNX_TPAT_FTQ_CMD_ADD_DATA			 (1L<<28)
   4019   1.1    bouyer #define BNX_TPAT_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4020   1.1    bouyer #define BNX_TPAT_FTQ_CMD_POP				 (1L<<30)
   4021   1.1    bouyer #define BNX_TPAT_FTQ_CMD_BUSY				 (1L<<31)
   4022   1.1    bouyer 
   4023   1.1    bouyer #define BNX_TPAT_FTQ_CTL				0x000853fc
   4024   1.1    bouyer #define BNX_TPAT_FTQ_CTL_INTERVENE			 (1L<<0)
   4025   1.1    bouyer #define BNX_TPAT_FTQ_CTL_OVERFLOW			 (1L<<1)
   4026   1.1    bouyer #define BNX_TPAT_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4027   1.1    bouyer #define BNX_TPAT_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4028   1.1    bouyer #define BNX_TPAT_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4029   1.1    bouyer 
   4030   1.1    bouyer #define BNX_TPAT_SCRATCH				0x000a0000
   4031   1.1    bouyer 
   4032   1.1    bouyer 
   4033   1.1    bouyer /*
   4034   1.1    bouyer  *  rxp_reg definition
   4035   1.1    bouyer  *  offset: 0xc0000
   4036   1.1    bouyer  */
   4037   1.1    bouyer #define BNX_RXP_CPU_MODE				0x000c5000
   4038   1.1    bouyer #define BNX_RXP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4039   1.1    bouyer #define BNX_RXP_CPU_MODE_STEP_ENA			 (1L<<1)
   4040   1.1    bouyer #define BNX_RXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4041   1.1    bouyer #define BNX_RXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4042   1.1    bouyer #define BNX_RXP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4043   1.1    bouyer #define BNX_RXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4044   1.1    bouyer #define BNX_RXP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4045   1.1    bouyer #define BNX_RXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4046   1.1    bouyer #define BNX_RXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4047   1.1    bouyer #define BNX_RXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4048   1.1    bouyer #define BNX_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4049   1.1    bouyer 
   4050   1.1    bouyer #define BNX_RXP_CPU_STATE				0x000c5004
   4051   1.1    bouyer #define BNX_RXP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4052   1.1    bouyer #define BNX_RXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4053   1.1    bouyer #define BNX_RXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4054   1.1    bouyer #define BNX_RXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4055   1.1    bouyer #define BNX_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4056   1.1    bouyer #define BNX_RXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4057   1.1    bouyer #define BNX_RXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4058   1.1    bouyer #define BNX_RXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4059   1.1    bouyer #define BNX_RXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4060   1.1    bouyer #define BNX_RXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4061   1.1    bouyer #define BNX_RXP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4062   1.1    bouyer #define BNX_RXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4063   1.1    bouyer #define BNX_RXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4064   1.1    bouyer #define BNX_RXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4065   1.1    bouyer 
   4066   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK				0x000c5008
   4067   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4068   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4069   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4070   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4071   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4072   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4073   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4074   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4075   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4076   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4077   1.1    bouyer #define BNX_RXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4078   1.1    bouyer 
   4079   1.1    bouyer #define BNX_RXP_CPU_PROGRAM_COUNTER			0x000c501c
   4080   1.1    bouyer #define BNX_RXP_CPU_INSTRUCTION			0x000c5020
   4081   1.1    bouyer #define BNX_RXP_CPU_DATA_ACCESS			0x000c5024
   4082   1.1    bouyer #define BNX_RXP_CPU_INTERRUPT_ENABLE			0x000c5028
   4083   1.1    bouyer #define BNX_RXP_CPU_INTERRUPT_VECTOR			0x000c502c
   4084   1.1    bouyer #define BNX_RXP_CPU_INTERRUPT_SAVED_PC			0x000c5030
   4085   1.1    bouyer #define BNX_RXP_CPU_HW_BREAKPOINT			0x000c5034
   4086   1.1    bouyer #define BNX_RXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4087   1.1    bouyer #define BNX_RXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4088   1.1    bouyer 
   4089   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK			0x000c5038
   4090   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4091   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4092   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4093   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4094   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4095   1.1    bouyer #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4096   1.1    bouyer 
   4097   1.1    bouyer #define BNX_RXP_CPU_LAST_BRANCH_ADDR			0x000c5048
   4098   1.1    bouyer #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4099   1.1    bouyer #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4100   1.1    bouyer #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4101   1.1    bouyer #define BNX_RXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4102   1.1    bouyer 
   4103   1.1    bouyer #define BNX_RXP_CPU_REG_FILE				0x000c5200
   4104   1.1    bouyer #define BNX_RXP_CFTQ_DATA				0x000c5380
   4105   1.1    bouyer #define BNX_RXP_CFTQ_CMD				0x000c53b8
   4106   1.1    bouyer #define BNX_RXP_CFTQ_CMD_OFFSET			 (0x3ffL<<0)
   4107   1.1    bouyer #define BNX_RXP_CFTQ_CMD_WR_TOP			 (1L<<10)
   4108   1.1    bouyer #define BNX_RXP_CFTQ_CMD_WR_TOP_0			 (0L<<10)
   4109   1.1    bouyer #define BNX_RXP_CFTQ_CMD_WR_TOP_1			 (1L<<10)
   4110   1.1    bouyer #define BNX_RXP_CFTQ_CMD_SFT_RESET			 (1L<<25)
   4111   1.1    bouyer #define BNX_RXP_CFTQ_CMD_RD_DATA			 (1L<<26)
   4112   1.1    bouyer #define BNX_RXP_CFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4113   1.1    bouyer #define BNX_RXP_CFTQ_CMD_ADD_DATA			 (1L<<28)
   4114   1.1    bouyer #define BNX_RXP_CFTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4115   1.1    bouyer #define BNX_RXP_CFTQ_CMD_POP				 (1L<<30)
   4116   1.1    bouyer #define BNX_RXP_CFTQ_CMD_BUSY				 (1L<<31)
   4117   1.1    bouyer 
   4118   1.1    bouyer #define BNX_RXP_CFTQ_CTL				0x000c53bc
   4119   1.1    bouyer #define BNX_RXP_CFTQ_CTL_INTERVENE			 (1L<<0)
   4120   1.1    bouyer #define BNX_RXP_CFTQ_CTL_OVERFLOW			 (1L<<1)
   4121   1.1    bouyer #define BNX_RXP_CFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4122   1.1    bouyer #define BNX_RXP_CFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4123   1.1    bouyer #define BNX_RXP_CFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4124   1.1    bouyer 
   4125   1.1    bouyer #define BNX_RXP_FTQ_DATA				0x000c53c0
   4126   1.1    bouyer #define BNX_RXP_FTQ_CMD				0x000c53f8
   4127   1.1    bouyer #define BNX_RXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
   4128   1.1    bouyer #define BNX_RXP_FTQ_CMD_WR_TOP				 (1L<<10)
   4129   1.1    bouyer #define BNX_RXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4130   1.1    bouyer #define BNX_RXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4131   1.1    bouyer #define BNX_RXP_FTQ_CMD_SFT_RESET			 (1L<<25)
   4132   1.1    bouyer #define BNX_RXP_FTQ_CMD_RD_DATA			 (1L<<26)
   4133   1.1    bouyer #define BNX_RXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4134   1.1    bouyer #define BNX_RXP_FTQ_CMD_ADD_DATA			 (1L<<28)
   4135   1.1    bouyer #define BNX_RXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4136   1.1    bouyer #define BNX_RXP_FTQ_CMD_POP				 (1L<<30)
   4137   1.1    bouyer #define BNX_RXP_FTQ_CMD_BUSY				 (1L<<31)
   4138   1.1    bouyer 
   4139   1.1    bouyer #define BNX_RXP_FTQ_CTL				0x000c53fc
   4140   1.1    bouyer #define BNX_RXP_FTQ_CTL_INTERVENE			 (1L<<0)
   4141   1.1    bouyer #define BNX_RXP_FTQ_CTL_OVERFLOW			 (1L<<1)
   4142   1.1    bouyer #define BNX_RXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4143   1.1    bouyer #define BNX_RXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4144   1.1    bouyer #define BNX_RXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4145   1.1    bouyer 
   4146   1.1    bouyer #define BNX_RXP_SCRATCH				0x000e0000
   4147   1.1    bouyer 
   4148   1.1    bouyer 
   4149   1.1    bouyer /*
   4150   1.1    bouyer  *  com_reg definition
   4151   1.1    bouyer  *  offset: 0x100000
   4152   1.1    bouyer  */
   4153   1.1    bouyer #define BNX_COM_CPU_MODE				0x00105000
   4154   1.1    bouyer #define BNX_COM_CPU_MODE_LOCAL_RST			 (1L<<0)
   4155   1.1    bouyer #define BNX_COM_CPU_MODE_STEP_ENA			 (1L<<1)
   4156   1.1    bouyer #define BNX_COM_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4157   1.1    bouyer #define BNX_COM_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4158   1.1    bouyer #define BNX_COM_CPU_MODE_MSG_BIT1			 (1L<<6)
   4159   1.1    bouyer #define BNX_COM_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4160   1.1    bouyer #define BNX_COM_CPU_MODE_SOFT_HALT			 (1L<<10)
   4161   1.1    bouyer #define BNX_COM_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4162   1.1    bouyer #define BNX_COM_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4163   1.1    bouyer #define BNX_COM_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4164   1.1    bouyer #define BNX_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4165   1.1    bouyer 
   4166   1.1    bouyer #define BNX_COM_CPU_STATE				0x00105004
   4167   1.1    bouyer #define BNX_COM_CPU_STATE_BREAKPOINT			 (1L<<0)
   4168   1.1    bouyer #define BNX_COM_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4169   1.1    bouyer #define BNX_COM_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4170   1.1    bouyer #define BNX_COM_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4171   1.1    bouyer #define BNX_COM_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4172   1.1    bouyer #define BNX_COM_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4173   1.1    bouyer #define BNX_COM_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4174   1.1    bouyer #define BNX_COM_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4175   1.1    bouyer #define BNX_COM_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4176   1.1    bouyer #define BNX_COM_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4177   1.1    bouyer #define BNX_COM_CPU_STATE_INTERRRUPT			 (1L<<12)
   4178   1.1    bouyer #define BNX_COM_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4179   1.1    bouyer #define BNX_COM_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4180   1.1    bouyer #define BNX_COM_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4181   1.1    bouyer 
   4182   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK				0x00105008
   4183   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4184   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4185   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4186   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4187   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4188   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4189   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4190   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4191   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4192   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4193   1.1    bouyer #define BNX_COM_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4194   1.1    bouyer 
   4195   1.1    bouyer #define BNX_COM_CPU_PROGRAM_COUNTER			0x0010501c
   4196   1.1    bouyer #define BNX_COM_CPU_INSTRUCTION			0x00105020
   4197   1.1    bouyer #define BNX_COM_CPU_DATA_ACCESS			0x00105024
   4198   1.1    bouyer #define BNX_COM_CPU_INTERRUPT_ENABLE			0x00105028
   4199   1.1    bouyer #define BNX_COM_CPU_INTERRUPT_VECTOR			0x0010502c
   4200   1.1    bouyer #define BNX_COM_CPU_INTERRUPT_SAVED_PC			0x00105030
   4201   1.1    bouyer #define BNX_COM_CPU_HW_BREAKPOINT			0x00105034
   4202   1.1    bouyer #define BNX_COM_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4203   1.1    bouyer #define BNX_COM_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4204   1.1    bouyer 
   4205   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK			0x00105038
   4206   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4207   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4208   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4209   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4210   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4211   1.1    bouyer #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4212   1.1    bouyer 
   4213   1.1    bouyer #define BNX_COM_CPU_LAST_BRANCH_ADDR			0x00105048
   4214   1.1    bouyer #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4215   1.1    bouyer #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4216   1.1    bouyer #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4217   1.1    bouyer #define BNX_COM_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4218   1.1    bouyer 
   4219   1.1    bouyer #define BNX_COM_CPU_REG_FILE				0x00105200
   4220   1.1    bouyer #define BNX_COM_COMXQ_FTQ_DATA				0x00105340
   4221   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD				0x00105378
   4222   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4223   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4224   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4225   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4226   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_SFT_RESET		 (1L<<25)
   4227   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4228   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4229   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4230   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4231   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_POP			 (1L<<30)
   4232   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CMD_BUSY			 (1L<<31)
   4233   1.1    bouyer 
   4234   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL				0x0010537c
   4235   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL_INTERVENE		 (1L<<0)
   4236   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4237   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4238   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
   4239   1.1    bouyer #define BNX_COM_COMXQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
   4240   1.1    bouyer 
   4241   1.1    bouyer #define BNX_COM_COMTQ_FTQ_DATA				0x00105380
   4242   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD				0x001053b8
   4243   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4244   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4245   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4246   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4247   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_SFT_RESET		 (1L<<25)
   4248   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4249   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4250   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4251   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4252   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_POP			 (1L<<30)
   4253   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CMD_BUSY			 (1L<<31)
   4254   1.1    bouyer 
   4255   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL				0x001053bc
   4256   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL_INTERVENE		 (1L<<0)
   4257   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4258   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4259   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
   4260   1.1    bouyer #define BNX_COM_COMTQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
   4261   1.1    bouyer 
   4262   1.1    bouyer #define BNX_COM_COMQ_FTQ_DATA				0x001053c0
   4263   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD				0x001053f8
   4264   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4265   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4266   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4267   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4268   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4269   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4270   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4271   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4272   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4273   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_POP			 (1L<<30)
   4274   1.1    bouyer #define BNX_COM_COMQ_FTQ_CMD_BUSY			 (1L<<31)
   4275   1.1    bouyer 
   4276   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL				0x001053fc
   4277   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4278   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4279   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4280   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4281   1.1    bouyer #define BNX_COM_COMQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4282   1.1    bouyer 
   4283   1.1    bouyer #define BNX_COM_SCRATCH				0x00120000
   4284   1.1    bouyer 
   4285   1.1    bouyer 
   4286   1.1    bouyer /*
   4287   1.1    bouyer  *  cp_reg definition
   4288   1.1    bouyer  *  offset: 0x180000
   4289   1.1    bouyer  */
   4290   1.1    bouyer #define BNX_CP_CPU_MODE				0x00185000
   4291   1.1    bouyer #define BNX_CP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4292   1.1    bouyer #define BNX_CP_CPU_MODE_STEP_ENA			 (1L<<1)
   4293   1.1    bouyer #define BNX_CP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4294   1.1    bouyer #define BNX_CP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4295   1.1    bouyer #define BNX_CP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4296   1.1    bouyer #define BNX_CP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4297   1.1    bouyer #define BNX_CP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4298   1.1    bouyer #define BNX_CP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4299   1.1    bouyer #define BNX_CP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4300   1.1    bouyer #define BNX_CP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4301   1.1    bouyer #define BNX_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4302   1.1    bouyer 
   4303   1.1    bouyer #define BNX_CP_CPU_STATE				0x00185004
   4304   1.1    bouyer #define BNX_CP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4305   1.1    bouyer #define BNX_CP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4306   1.1    bouyer #define BNX_CP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4307   1.1    bouyer #define BNX_CP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4308   1.1    bouyer #define BNX_CP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4309   1.1    bouyer #define BNX_CP_CPU_STATE_BAD_pc_HALTED			 (1L<<6)
   4310   1.1    bouyer #define BNX_CP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4311   1.1    bouyer #define BNX_CP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4312   1.1    bouyer #define BNX_CP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4313   1.1    bouyer #define BNX_CP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4314   1.1    bouyer #define BNX_CP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4315   1.1    bouyer #define BNX_CP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4316   1.1    bouyer #define BNX_CP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4317   1.1    bouyer #define BNX_CP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4318   1.1    bouyer 
   4319   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK				0x00185008
   4320   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4321   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4322   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4323   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4324   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4325   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4326   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4327   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4328   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK		 (1L<<10)
   4329   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4330   1.1    bouyer #define BNX_CP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4331   1.1    bouyer 
   4332   1.1    bouyer #define BNX_CP_CPU_PROGRAM_COUNTER			0x0018501c
   4333   1.1    bouyer #define BNX_CP_CPU_INSTRUCTION				0x00185020
   4334   1.1    bouyer #define BNX_CP_CPU_DATA_ACCESS				0x00185024
   4335   1.1    bouyer #define BNX_CP_CPU_INTERRUPT_ENABLE			0x00185028
   4336   1.1    bouyer #define BNX_CP_CPU_INTERRUPT_VECTOR			0x0018502c
   4337   1.1    bouyer #define BNX_CP_CPU_INTERRUPT_SAVED_PC			0x00185030
   4338   1.1    bouyer #define BNX_CP_CPU_HW_BREAKPOINT			0x00185034
   4339   1.1    bouyer #define BNX_CP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4340   1.1    bouyer #define BNX_CP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4341   1.1    bouyer 
   4342   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK			0x00185038
   4343   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4344   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4345   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4346   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4347   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4348   1.1    bouyer #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4349   1.1    bouyer 
   4350   1.1    bouyer #define BNX_CP_CPU_LAST_BRANCH_ADDR			0x00185048
   4351   1.1    bouyer #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4352   1.1    bouyer #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4353   1.1    bouyer #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4354   1.1    bouyer #define BNX_CP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4355   1.1    bouyer 
   4356   1.1    bouyer #define BNX_CP_CPU_REG_FILE				0x00185200
   4357   1.1    bouyer #define BNX_CP_CPQ_FTQ_DATA				0x001853c0
   4358   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD				0x001853f8
   4359   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4360   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4361   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4362   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4363   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4364   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4365   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4366   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4367   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4368   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_POP				 (1L<<30)
   4369   1.1    bouyer #define BNX_CP_CPQ_FTQ_CMD_BUSY			 (1L<<31)
   4370   1.1    bouyer 
   4371   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL				0x001853fc
   4372   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4373   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4374   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4375   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4376   1.1    bouyer #define BNX_CP_CPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4377   1.1    bouyer 
   4378   1.1    bouyer #define BNX_CP_SCRATCH					0x001a0000
   4379   1.1    bouyer 
   4380   1.1    bouyer 
   4381   1.1    bouyer /*
   4382   1.1    bouyer  *  mcp_reg definition
   4383   1.1    bouyer  *  offset: 0x140000
   4384   1.1    bouyer  */
   4385   1.1    bouyer #define BNX_MCP_CPU_MODE				0x00145000
   4386   1.1    bouyer #define BNX_MCP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4387   1.1    bouyer #define BNX_MCP_CPU_MODE_STEP_ENA			 (1L<<1)
   4388   1.1    bouyer #define BNX_MCP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4389   1.1    bouyer #define BNX_MCP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4390   1.1    bouyer #define BNX_MCP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4391   1.1    bouyer #define BNX_MCP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4392   1.1    bouyer #define BNX_MCP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4393   1.1    bouyer #define BNX_MCP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4394   1.1    bouyer #define BNX_MCP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4395   1.1    bouyer #define BNX_MCP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4396   1.1    bouyer #define BNX_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4397   1.1    bouyer 
   4398   1.1    bouyer #define BNX_MCP_CPU_STATE				0x00145004
   4399   1.1    bouyer #define BNX_MCP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4400   1.1    bouyer #define BNX_MCP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4401   1.1    bouyer #define BNX_MCP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4402   1.1    bouyer #define BNX_MCP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4403   1.1    bouyer #define BNX_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4404   1.1    bouyer #define BNX_MCP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4405   1.1    bouyer #define BNX_MCP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4406   1.1    bouyer #define BNX_MCP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4407   1.1    bouyer #define BNX_MCP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4408   1.1    bouyer #define BNX_MCP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4409   1.1    bouyer #define BNX_MCP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4410   1.1    bouyer #define BNX_MCP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4411   1.1    bouyer #define BNX_MCP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4412   1.1    bouyer #define BNX_MCP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4413   1.1    bouyer 
   4414   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK				0x00145008
   4415   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4416   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4417   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4418   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4419   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4420   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4421   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4422   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4423   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4424   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4425   1.1    bouyer #define BNX_MCP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4426   1.1    bouyer 
   4427   1.1    bouyer #define BNX_MCP_CPU_PROGRAM_COUNTER			0x0014501c
   4428   1.1    bouyer #define BNX_MCP_CPU_INSTRUCTION			0x00145020
   4429   1.1    bouyer #define BNX_MCP_CPU_DATA_ACCESS			0x00145024
   4430   1.1    bouyer #define BNX_MCP_CPU_INTERRUPT_ENABLE			0x00145028
   4431   1.1    bouyer #define BNX_MCP_CPU_INTERRUPT_VECTOR			0x0014502c
   4432   1.1    bouyer #define BNX_MCP_CPU_INTERRUPT_SAVED_PC			0x00145030
   4433   1.1    bouyer #define BNX_MCP_CPU_HW_BREAKPOINT			0x00145034
   4434   1.1    bouyer #define BNX_MCP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4435   1.1    bouyer #define BNX_MCP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4436   1.1    bouyer 
   4437   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK			0x00145038
   4438   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4439   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4440   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4441   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4442   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4443   1.1    bouyer #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4444   1.1    bouyer 
   4445   1.1    bouyer #define BNX_MCP_CPU_LAST_BRANCH_ADDR			0x00145048
   4446   1.1    bouyer #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4447   1.1    bouyer #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4448   1.1    bouyer #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4449   1.1    bouyer #define BNX_MCP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4450   1.1    bouyer 
   4451   1.1    bouyer #define BNX_MCP_CPU_REG_FILE				0x00145200
   4452   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_DATA				0x001453c0
   4453   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD				0x001453f8
   4454   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4455   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4456   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4457   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4458   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4459   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4460   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4461   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4462   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4463   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_POP			 (1L<<30)
   4464   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CMD_BUSY			 (1L<<31)
   4465   1.1    bouyer 
   4466   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL				0x001453fc
   4467   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4468   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4469   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4470   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4471   1.1    bouyer #define BNX_MCP_MCPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4472   1.1    bouyer 
   4473   1.1    bouyer #define BNX_MCP_ROM								0x00150000
   4474   1.1    bouyer #define BNX_MCP_SCRATCH							0x00160000
   4475   1.1    bouyer 
   4476   1.1    bouyer #define BNX_SHM_HDR_SIGNATURE					BNX_MCP_SCRATCH
   4477   1.1    bouyer #define BNX_SHM_HDR_SIGNATURE_SIG_MASK			0xffff0000
   4478   1.1    bouyer #define BNX_SHM_HDR_SIGNATURE_SIG				0x53530000
   4479   1.1    bouyer #define BNX_SHM_HDR_SIGNATURE_VER_MASK			0x000000ff
   4480   1.1    bouyer #define BNX_SHM_HDR_SIGNATURE_VER_ONE			0x00000001
   4481   1.1    bouyer 
   4482   1.1    bouyer #define BNX_SHM_HDR_ADDR_0				BNX_MCP_SCRATCH + 4
   4483   1.1    bouyer #define BNX_SHM_HDR_ADDR_1				BNX_MCP_SCRATCH + 8
   4484   1.1    bouyer 
   4485   1.1    bouyer /****************************************************************************/
   4486   1.1    bouyer /* End machine generated definitions.                                     */
   4487   1.1    bouyer /****************************************************************************/
   4488   1.1    bouyer 
   4489   1.1    bouyer #define NUM_MC_HASH_REGISTERS   8
   4490   1.1    bouyer 
   4491   1.1    bouyer 
   4492   1.1    bouyer /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0.  */
   4493   1.1    bouyer #define PHY_BCM5706_PHY_ID                          0x00206160
   4494   1.1    bouyer 
   4495   1.1    bouyer #define PHY_ID(id)                                  ((id) & 0xfffffff0)
   4496   1.1    bouyer #define PHY_REV_ID(id)                              ((id) & 0xf)
   4497   1.1    bouyer 
   4498   1.1    bouyer /* 5708 Serdes PHY registers */
   4499   1.1    bouyer 
   4500   1.1    bouyer #define BCM5708S_UP1				0xb
   4501   1.1    bouyer 
   4502   1.1    bouyer #define BCM5708S_UP1_2G5			0x1
   4503   1.1    bouyer 
   4504   1.1    bouyer #define BCM5708S_BLK_ADDR			0x1f
   4505   1.1    bouyer 
   4506   1.1    bouyer #define BCM5708S_BLK_ADDR_DIG			0x0000
   4507   1.1    bouyer #define BCM5708S_BLK_ADDR_DIG3			0x0002
   4508   1.1    bouyer #define BCM5708S_BLK_ADDR_TX_MISC		0x0005
   4509   1.1    bouyer 
   4510   1.1    bouyer /* Digital Block */
   4511   1.1    bouyer #define BCM5708S_1000X_CTL1			0x10
   4512   1.1    bouyer 
   4513   1.1    bouyer #define BCM5708S_1000X_CTL1_FIBER_MODE		0x0001
   4514   1.1    bouyer #define BCM5708S_1000X_CTL1_AUTODET_EN		0x0010
   4515   1.1    bouyer 
   4516   1.1    bouyer #define BCM5708S_1000X_CTL2			0x11
   4517   1.1    bouyer 
   4518   1.1    bouyer #define BCM5708S_1000X_CTL2_PLLEL_DET_EN	0x0001
   4519   1.1    bouyer 
   4520   1.1    bouyer #define BCM5708S_1000X_STAT1			0x14
   4521   1.1    bouyer 
   4522   1.1    bouyer #define BCM5708S_1000X_STAT1_SGMII		0x0001
   4523   1.1    bouyer #define BCM5708S_1000X_STAT1_LINK		0x0002
   4524   1.1    bouyer #define BCM5708S_1000X_STAT1_FD			0x0004
   4525   1.1    bouyer #define BCM5708S_1000X_STAT1_SPEED_MASK		0x0018
   4526   1.1    bouyer #define BCM5708S_1000X_STAT1_SPEED_10		0x0000
   4527   1.1    bouyer #define BCM5708S_1000X_STAT1_SPEED_100		0x0008
   4528   1.1    bouyer #define BCM5708S_1000X_STAT1_SPEED_1G		0x0010
   4529   1.1    bouyer #define BCM5708S_1000X_STAT1_SPEED_2G5		0x0018
   4530   1.1    bouyer #define BCM5708S_1000X_STAT1_TX_PAUSE		0x0020
   4531   1.1    bouyer #define BCM5708S_1000X_STAT1_RX_PAUSE		0x0040
   4532   1.1    bouyer 
   4533   1.1    bouyer /* Digital3 Block */
   4534   1.1    bouyer #define BCM5708S_DIG_3_0			0x10
   4535   1.1    bouyer 
   4536   1.1    bouyer #define BCM5708S_DIG_3_0_USE_IEEE		0x0001
   4537   1.1    bouyer 
   4538   1.1    bouyer /* Tx/Misc Block */
   4539   1.1    bouyer #define BCM5708S_TX_ACTL1			0x15
   4540   1.1    bouyer 
   4541   1.1    bouyer #define BCM5708S_TX_ACTL1_DRIVER_VCM		0x30
   4542   1.1    bouyer 
   4543   1.1    bouyer #define BCM5708S_TX_ACTL3			0x17
   4544   1.1    bouyer 
   4545   1.1    bouyer #define RX_COPY_THRESH			92
   4546   1.1    bouyer 
   4547   1.1    bouyer #define DMA_READ_CHANS	5
   4548   1.1    bouyer #define DMA_WRITE_CHANS	3
   4549   1.1    bouyer 
   4550   1.1    bouyer /* Use the natural page size of the host CPU. */
   4551   1.1    bouyer #define BCM_PAGE_BITS	PAGE_SHIFT
   4552   1.1    bouyer #define BCM_PAGE_SIZE	PAGE_SIZE
   4553   1.1    bouyer 
   4554   1.1    bouyer #define TX_PAGES	2
   4555   1.1    bouyer #define TOTAL_TX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct tx_bd))
   4556   1.1    bouyer #define USABLE_TX_BD_PER_PAGE (TOTAL_TX_BD_PER_PAGE - 1)
   4557   1.1    bouyer #define TOTAL_TX_BD (TOTAL_TX_BD_PER_PAGE * TX_PAGES)
   4558   1.1    bouyer #define USABLE_TX_BD (USABLE_TX_BD_PER_PAGE * TX_PAGES)
   4559   1.1    bouyer #define MAX_TX_BD (TOTAL_TX_BD - 1)
   4560   1.1    bouyer 
   4561   1.1    bouyer #define RX_PAGES	2
   4562   1.1    bouyer #define TOTAL_RX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct rx_bd))
   4563   1.1    bouyer #define USABLE_RX_BD_PER_PAGE (TOTAL_RX_BD_PER_PAGE - 1)
   4564   1.1    bouyer #define TOTAL_RX_BD (TOTAL_RX_BD_PER_PAGE * RX_PAGES)
   4565   1.1    bouyer #define USABLE_RX_BD (USABLE_RX_BD_PER_PAGE * RX_PAGES)
   4566   1.1    bouyer #define MAX_RX_BD (TOTAL_RX_BD - 1)
   4567   1.1    bouyer 
   4568   1.1    bouyer #define NEXT_TX_BD(x) (((x) & USABLE_TX_BD_PER_PAGE) ==	\
   4569   1.1    bouyer 		(USABLE_TX_BD_PER_PAGE - 1)) ?					  	\
   4570   1.1    bouyer 		(x) + 2 : (x) + 1
   4571   1.1    bouyer 
   4572   1.1    bouyer #define TX_CHAIN_IDX(x) ((x) & MAX_TX_BD)
   4573   1.1    bouyer 
   4574  1.11       jym #define TX_PAGE(x) (((x) & ~USABLE_TX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
   4575   1.1    bouyer #define TX_IDX(x) ((x) & USABLE_TX_BD_PER_PAGE)
   4576   1.1    bouyer 
   4577   1.1    bouyer #define NEXT_RX_BD(x) (((x) & USABLE_RX_BD_PER_PAGE) ==	\
   4578   1.1    bouyer 		(USABLE_RX_BD_PER_PAGE - 1)) ?					\
   4579   1.1    bouyer 		(x) + 2 : (x) + 1
   4580   1.1    bouyer 
   4581   1.1    bouyer #define RX_CHAIN_IDX(x) ((x) & MAX_RX_BD)
   4582   1.1    bouyer 
   4583  1.11       jym #define RX_PAGE(x) (((x) & ~USABLE_RX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
   4584   1.1    bouyer #define RX_IDX(x) ((x) & USABLE_RX_BD_PER_PAGE)
   4585   1.1    bouyer 
   4586   1.1    bouyer /* Context size. */
   4587  1.12    martin #define BNX_CTX_SHIFT			7
   4588  1.12    martin #define BNX_CTX_SIZE			(1 << BNX_CTX_SHIFT)
   4589  1.12    martin #define BNX_CTX_MASK			(BNX_CTX_SIZE - 1)
   4590  1.12    martin #define GET_CID_ADDR(_cid)		((_cid) << BNX_CTX_SHIFT)
   4591  1.12    martin #define GET_CID(_cid_addr)		((_cid_addr) >> BNX_CTX_SHIFT)
   4592  1.12    martin 
   4593  1.13    martin #define BNX_PHY_CTX_SHIFT		6
   4594  1.13    martin #define BNX_PHY_CTX_SIZE		(1 << BNX_PHY_CTX_SHIFT)
   4595  1.13    martin #define BNX_PHY_CTX_MASK		(BNX_PHY_CTX_SIZE - 1)
   4596  1.12    martin #define GET_PCID_ADDR(_pcid)		((_pcid) << PHY_BNX_CTX_SHIFT)
   4597  1.12    martin #define GET_PCID(_pcid_addr)		((_pcid_addr) >> PHY_BNX_CTX_SHIFT)
   4598  1.12    martin 
   4599  1.13    martin #define BNX_MB_KERNEL_CTX_SHIFT 	8
   4600  1.13    martin #define BNX_MB_KERNEL_CTX_SIZE		(1 << BNX_MB_KERNEL_CTX_SHIFT)
   4601  1.13    martin #define BNX_MB_KERNEL_CTX_MASK		(BNX_MB_KERNEL_CTX_SIZE - 1)
   4602  1.13    martin #define BNX_MB_GET_CID_ADDR(_cid)	(0x10000 + ((_cid) << BNX_MB_KERNEL_CTX_SHIFT))
   4603  1.12    martin 
   4604  1.12    martin #define MAX_CID_CNT			0x4000
   4605  1.12    martin #define MAX_CID_ADDR			(GET_CID_ADDR(MAX_CID_CNT))
   4606  1.12    martin #define INVALID_CID_ADDR		0xffffffff
   4607   1.1    bouyer 
   4608   1.1    bouyer #define TX_CID		16
   4609   1.1    bouyer #define RX_CID		0
   4610   1.1    bouyer 
   4611  1.13    martin #define MB_TX_CID_ADDR	BNX_MB_GET_CID_ADDR(TX_CID)
   4612  1.13    martin #define MB_RX_CID_ADDR	BNX_MB_GET_CID_ADDR(RX_CID)
   4613   1.1    bouyer 
   4614   1.1    bouyer /****************************************************************************/
   4615   1.1    bouyer /* BNX Processor Firmwware Load Definitions                                 */
   4616   1.1    bouyer /****************************************************************************/
   4617   1.1    bouyer 
   4618   1.1    bouyer struct cpu_reg {
   4619   1.1    bouyer 	u_int32_t mode;
   4620   1.1    bouyer 	u_int32_t mode_value_halt;
   4621   1.1    bouyer 	u_int32_t mode_value_sstep;
   4622   1.1    bouyer 
   4623   1.1    bouyer 	u_int32_t state;
   4624   1.1    bouyer 	u_int32_t state_value_clear;
   4625   1.1    bouyer 
   4626   1.1    bouyer 	u_int32_t gpr0;
   4627   1.1    bouyer 	u_int32_t evmask;
   4628   1.1    bouyer 	u_int32_t pc;
   4629   1.1    bouyer 	u_int32_t inst;
   4630   1.1    bouyer 	u_int32_t bp;
   4631   1.1    bouyer 
   4632   1.1    bouyer 	u_int32_t spad_base;
   4633   1.1    bouyer 
   4634   1.1    bouyer 	u_int32_t mips_view_base;
   4635   1.1    bouyer };
   4636   1.1    bouyer 
   4637   1.1    bouyer struct fw_info {
   4638   1.1    bouyer 	u_int32_t ver_major;
   4639   1.1    bouyer 	u_int32_t ver_minor;
   4640   1.1    bouyer 	u_int32_t ver_fix;
   4641   1.1    bouyer 
   4642   1.1    bouyer 	u_int32_t start_addr;
   4643   1.1    bouyer 
   4644   1.1    bouyer 	/* Text section. */
   4645   1.1    bouyer 	u_int32_t text_addr;
   4646   1.1    bouyer 	u_int32_t text_len;
   4647   1.1    bouyer 	u_int32_t text_index;
   4648   1.1    bouyer 	u_int32_t *text;
   4649   1.1    bouyer 
   4650   1.1    bouyer 	/* Data section. */
   4651   1.1    bouyer 	u_int32_t data_addr;
   4652   1.1    bouyer 	u_int32_t data_len;
   4653   1.1    bouyer 	u_int32_t data_index;
   4654   1.1    bouyer 	u_int32_t *data;
   4655   1.1    bouyer 
   4656   1.1    bouyer 	/* SBSS section. */
   4657   1.1    bouyer 	u_int32_t sbss_addr;
   4658   1.1    bouyer 	u_int32_t sbss_len;
   4659   1.1    bouyer 	u_int32_t sbss_index;
   4660   1.1    bouyer 	u_int32_t *sbss;
   4661   1.1    bouyer 
   4662   1.1    bouyer 	/* BSS section. */
   4663   1.1    bouyer 	u_int32_t bss_addr;
   4664   1.1    bouyer 	u_int32_t bss_len;
   4665   1.1    bouyer 	u_int32_t bss_index;
   4666   1.1    bouyer 	u_int32_t *bss;
   4667   1.1    bouyer 
   4668   1.1    bouyer 	/* Read-only section. */
   4669   1.1    bouyer 	u_int32_t rodata_addr;
   4670   1.1    bouyer 	u_int32_t rodata_len;
   4671   1.1    bouyer 	u_int32_t rodata_index;
   4672   1.1    bouyer 	u_int32_t *rodata;
   4673   1.1    bouyer };
   4674   1.1    bouyer 
   4675  1.11       jym struct bnx_rv2p_header {
   4676  1.11       jym 	int		bnx_rv2p_proc1len;
   4677  1.11       jym 	int		bnx_rv2p_proc2len;
   4678  1.11       jym 
   4679  1.11       jym 	/*
   4680  1.11       jym 	 * Followed by blocks of data, each sized according to
   4681  1.11       jym 	 * the (rather obvious) block length stated above.
   4682  1.11       jym 	 */
   4683  1.11       jym };
   4684  1.11       jym 
   4685  1.11       jym /*
   4686  1.11       jym  * The RV2P block must be configured for the system
   4687  1.11       jym  * page size, or more specifically, the number of
   4688  1.11       jym  * usable rx_bd's per page, and should be called
   4689  1.11       jym  * as follows prior to loading the RV2P firmware:
   4690  1.11       jym  *
   4691  1.11       jym  * BNX_RV2P_PROC2_CHG_MAX_BD_PAGE(USABLE_RX_BD_PER_PAGE)
   4692  1.11       jym  *
   4693  1.11       jym  * The default value is 0xFF.
   4694  1.11       jym  */
   4695  1.11       jym #define BNX_RV2P_PROC2_MAX_BD_PAGE_LOC  5
   4696  1.11       jym #define BNX_RV2P_PROC2_CHG_MAX_BD_PAGE(_rv2p, _v)  {			\
   4697  1.11       jym 	_rv2p[BNX_RV2P_PROC2_MAX_BD_PAGE_LOC] =				\
   4698  1.11       jym 	(_rv2p[BNX_RV2P_PROC2_MAX_BD_PAGE_LOC] & ~0xFFFF) | (_v);	\
   4699  1.11       jym }
   4700  1.11       jym 
   4701   1.1    bouyer #define RV2P_PROC1                              0
   4702   1.1    bouyer #define RV2P_PROC2                              1
   4703   1.1    bouyer 
   4704   1.1    bouyer #define BNX_MIREG(x)	((x & 0x1F) << 16)
   4705   1.1    bouyer #define BNX_MIPHY(x)	((x & 0x1F) << 21)
   4706   1.1    bouyer #define BNX_PHY_TIMEOUT	50
   4707   1.1    bouyer 
   4708   1.1    bouyer #define BNX_NVRAM_SIZE 					0x200
   4709   1.1    bouyer #define BNX_NVRAM_MAGIC					0x669955aa
   4710   1.1    bouyer #define BNX_CRC32_RESIDUAL				0xdebb20e3
   4711   1.1    bouyer 
   4712   1.1    bouyer #define BNX_TX_TIMEOUT					5
   4713   1.1    bouyer 
   4714   1.1    bouyer #define BNX_MAX_SEGMENTS				8
   4715   1.1    bouyer #define BNX_DMA_ALIGN		 			8
   4716   1.1    bouyer #define BNX_DMA_BOUNDARY				0
   4717   1.1    bouyer 
   4718   1.1    bouyer #define BNX_MIN_MTU						60
   4719   1.1    bouyer #define BNX_MIN_ETHER_MTU				64
   4720   1.1    bouyer 
   4721   1.1    bouyer #define BNX_MAX_STD_MTU					1500
   4722   1.1    bouyer #define BNX_MAX_STD_ETHER_MTU			1518
   4723   1.1    bouyer #define BNX_MAX_STD_ETHER_MTU_VLAN		1522
   4724   1.1    bouyer 
   4725   1.1    bouyer #define BNX_MAX_JUMBO_MTU			 	9000
   4726   1.1    bouyer #define BNX_MAX_JUMBO_ETHER_MTU			9018
   4727   1.1    bouyer #define BNX_MAX_JUMBO_ETHER_MTU_VLAN 	9022
   4728   1.1    bouyer 
   4729   1.9    bouyer #define BNX_MAX_MRU				MCLBYTES
   4730   1.9    bouyer #define BNX_MAX_JUMBO_MRU			9216
   4731