Home | History | Annotate | Line # | Download | only in pci
if_bnxreg.h revision 1.7.6.1
      1 /*	$NetBSD: if_bnxreg.h,v 1.7.6.1 2010/01/27 22:03:18 sborrill Exp $	*/
      2 /*      $OpenBSD: if_bnxreg.h,v 1.33 2009/09/05 16:02:28 claudio Exp $  */
      3 
      4 /*-
      5  * Copyright (c) 2006 Broadcom Corporation
      6  *	David Christensen <davidch (at) broadcom.com>.  All rights reserved.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. Neither the name of Broadcom Corporation nor the name of its contributors
     17  *    may be used to endorse or promote products derived from this software
     18  *    without specific prior written consent.
     19  *
     20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
     21  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
     24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     30  * THE POSSIBILITY OF SUCH DAMAGE.
     31  *
     32  * $FreeBSD: src/sys/dev/bce/if_bcereg.h,v 1.4 2006/05/04 00:34:07 mjacob Exp $
     33  */
     34 
     35 #undef BNX_DEBUG
     36 
     37 #ifndef	_BNX_H_DEFINED
     38 #define _BNX_H_DEFINED
     39 
     40 #ifdef _KERNEL_OPT
     41 #include "bpfilter.h"
     42 #include "opt_inet.h"
     43 #endif
     44 
     45 #include <sys/param.h>
     46 #include <sys/systm.h>
     47 #include <sys/sockio.h>
     48 #include <sys/mbuf.h>
     49 #include <sys/malloc.h>
     50 #include <sys/kernel.h>
     51 #include <sys/device.h>
     52 #include <sys/socket.h>
     53 #include <sys/sysctl.h>
     54 //#include <sys/workqueue.h>
     55 
     56 #include <net/if.h>
     57 #include <net/if_dl.h>
     58 #include <net/if_media.h>
     59 #include <net/if_ether.h>
     60 
     61 #ifdef INET
     62 #include <netinet/in.h>
     63 #include <netinet/in_systm.h>
     64 #include <netinet/in_var.h>
     65 #include <netinet/ip.h>
     66 #include <netinet/if_inarp.h>
     67 #endif
     68 
     69 #include <net/if_vlanvar.h>
     70 
     71 #if NBPFILTER > 0
     72 #include <net/bpf.h>
     73 #endif
     74 
     75 #include <dev/pci/pcireg.h>
     76 #include <dev/pci/pcivar.h>
     77 #include <dev/pci/pcidevs.h>
     78 
     79 #include <dev/mii/mii.h>
     80 #include <dev/mii/miivar.h>
     81 #include <dev/mii/miidevs.h>
     82 #include <dev/mii/brgphyreg.h>
     83 
     84 #define ETHER_ALIGN	2
     85 
     86 /****************************************************************************/
     87 /* Debugging macros and definitions.                                        */
     88 /****************************************************************************/
     89 #define BNX_CP_LOAD 			0x00000001
     90 #define BNX_CP_SEND		 		0x00000002
     91 #define BNX_CP_RECV				0x00000004
     92 #define BNX_CP_INTR				0x00000008
     93 #define BNX_CP_UNLOAD			0x00000010
     94 #define BNX_CP_RESET			0x00000020
     95 #define BNX_CP_ALL				0x00FFFFFF
     96 
     97 #define BNX_CP_MASK				0x00FFFFFF
     98 
     99 #define BNX_LEVEL_FATAL			0x00000000
    100 #define BNX_LEVEL_WARN			0x01000000
    101 #define BNX_LEVEL_INFO			0x02000000
    102 #define BNX_LEVEL_VERBOSE		0x03000000
    103 #define BNX_LEVEL_EXCESSIVE		0x04000000
    104 
    105 #define BNX_LEVEL_MASK			0xFF000000
    106 
    107 #define BNX_WARN_LOAD			(BNX_CP_LOAD | BNX_LEVEL_WARN)
    108 #define BNX_INFO_LOAD			(BNX_CP_LOAD | BNX_LEVEL_INFO)
    109 #define BNX_VERBOSE_LOAD		(BNX_CP_LOAD | BNX_LEVEL_VERBOSE)
    110 #define BNX_EXCESSIVE_LOAD		(BNX_CP_LOAD | BNX_LEVEL_EXCESSIVE)
    111 
    112 #define BNX_WARN_SEND			(BNX_CP_SEND | BNX_LEVEL_WARN)
    113 #define BNX_INFO_SEND			(BNX_CP_SEND | BNX_LEVEL_INFO)
    114 #define BNX_VERBOSE_SEND		(BNX_CP_SEND | BNX_LEVEL_VERBOSE)
    115 #define BNX_EXCESSIVE_SEND		(BNX_CP_SEND | BNX_LEVEL_EXCESSIVE)
    116 
    117 #define BNX_WARN_RECV			(BNX_CP_RECV | BNX_LEVEL_WARN)
    118 #define BNX_INFO_RECV			(BNX_CP_RECV | BNX_LEVEL_INFO)
    119 #define BNX_VERBOSE_RECV		(BNX_CP_RECV | BNX_LEVEL_VERBOSE)
    120 #define BNX_EXCESSIVE_RECV		(BNX_CP_RECV | BNX_LEVEL_EXCESSIVE)
    121 
    122 #define BNX_WARN_INTR			(BNX_CP_INTR | BNX_LEVEL_WARN)
    123 #define BNX_INFO_INTR			(BNX_CP_INTR | BNX_LEVEL_INFO)
    124 #define BNX_VERBOSE_INTR		(BNX_CP_INTR | BNX_LEVEL_VERBOSE)
    125 #define BNX_EXCESSIVE_INTR		(BNX_CP_INTR | BNX_LEVEL_EXCESSIVE)
    126 
    127 #define BNX_WARN_UNLOAD			(BNX_CP_UNLOAD | BNX_LEVEL_WARN)
    128 #define BNX_INFO_UNLOAD			(BNX_CP_UNLOAD | BNX_LEVEL_INFO)
    129 #define BNX_VERBOSE_UNLOAD		(BNX_CP_UNLOAD | BNX_LEVEL_VERBOSE)
    130 #define BNX_EXCESSIVE_UNLOAD	(BNX_CP_UNLOAD | BNX_LEVEL_EXCESSIVE)
    131 
    132 #define BNX_WARN_RESET			(BNX_CP_RESET | BNX_LEVEL_WARN)
    133 #define BNX_INFO_RESET			(BNX_CP_RESET | BNX_LEVEL_INFO)
    134 #define BNX_VERBOSE_RESET		(BNX_CP_RESET | BNX_LEVEL_VERBOSE)
    135 #define BNX_EXCESSIVE_RESET		(BNX_CP_RESET | BNX_LEVEL_EXCESSIVE)
    136 
    137 #define BNX_FATAL				(BNX_CP_ALL | BNX_LEVEL_FATAL)
    138 #define BNX_WARN				(BNX_CP_ALL | BNX_LEVEL_WARN)
    139 #define BNX_INFO				(BNX_CP_ALL | BNX_LEVEL_INFO)
    140 #define BNX_VERBOSE				(BNX_CP_ALL | BNX_LEVEL_VERBOSE)
    141 #define BNX_EXCESSIVE			(BNX_CP_ALL | BNX_LEVEL_EXCESSIVE)
    142 
    143 #define BNX_CODE_PATH(cp)		((cp & BNX_CP_MASK) & bnx_debug)
    144 #define BNX_MSG_LEVEL(lv)		((lv & BNX_LEVEL_MASK) <= (bnx_debug & BNX_LEVEL_MASK))
    145 #define BNX_LOG_MSG(m)			(BNX_CODE_PATH(m) && BNX_MSG_LEVEL(m))
    146 
    147 #ifdef BNX_DEBUG
    148 
    149 /* Print a message based on the logging level and code path. */
    150 #define DBPRINT(sc, level, format, args...)				\
    151 	if (BNX_LOG_MSG(level)) {					\
    152 		aprint_debug_dev(sc->bnx_dev, format, ## args);		\
    153 	}
    154 
    155 /* Runs a particular command based on the logging level and code path. */
    156 #define DBRUN(m, args...) \
    157 	if (BNX_LOG_MSG(m)) { \
    158 		args; \
    159 	}
    160 
    161 /* Runs a particular command based on the logging level. */
    162 #define DBRUNLV(level, args...) \
    163 	if (BNX_MSG_LEVEL(level)) { \
    164 		args; \
    165 	}
    166 
    167 /* Runs a particular command based on the code path. */
    168 #define DBRUNCP(cp, args...) \
    169 	if (BNX_CODE_PATH(cp)) { \
    170 		args; \
    171 	}
    172 
    173 /* Runs a particular command based on a condition. */
    174 #define DBRUNIF(cond, args...) \
    175 	if (cond) { \
    176 		args; \
    177 	}
    178 #if 0
    179 /* Needed for random() function which is only used in debugging. */
    180 #include <sys/random.h>
    181 #endif
    182 
    183 /* Returns FALSE in "defects" per 2^31 - 1 calls, otherwise returns TRUE. */
    184 #define DB_RANDOMFALSE(defects)        (random() > defects)
    185 #define DB_OR_RANDOMFALSE(defects)  || (random() > defects)
    186 #define DB_AND_RANDOMFALSE(defects) && (random() > ddfects)
    187 
    188 /* Returns TRUE in "defects" per 2^31 - 1 calls, otherwise returns FALSE. */
    189 #define DB_RANDOMTRUE(defects)         (random() < defects)
    190 #define DB_OR_RANDOMTRUE(defects)   || (random() < defects)
    191 #define DB_AND_RANDOMTRUE(defects)  && (random() < defects)
    192 
    193 #else
    194 
    195 #define DBPRINT(level, format, ...)
    196 #define DBRUN(m, ...)
    197 #define DBRUNLV(level, ...)
    198 #define DBRUNCP(cp, ...)
    199 #define DBRUNIF(cond, ...)
    200 #define DB_RANDOMFALSE(defects)
    201 #define DB_OR_RANDOMFALSE(percent)
    202 #define DB_AND_RANDOMFALSE(percent)
    203 #define DB_RANDOMTRUE(defects)
    204 #define DB_OR_RANDOMTRUE(percent)
    205 #define DB_AND_RANDOMTRUE(percent)
    206 
    207 #endif /* BNX_DEBUG */
    208 
    209 
    210 /****************************************************************************/
    211 /* Device identification definitions.                                       */
    212 /****************************************************************************/
    213 #define BRCM_VENDORID				0x14E4
    214 #define BRCM_DEVICEID_BCM5706		0x164A
    215 #define BRCM_DEVICEID_BCM5706S		0x16AA
    216 #define BRCM_DEVICEID_BCM5708		0x164C
    217 #define BRCM_DEVICEID_BCM5708S		0x16AC
    218 
    219 #define HP_VENDORID					0x103C
    220 
    221 #define PCI_ANY_ID					(u_int16_t) (~0U)
    222 
    223 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
    224 
    225 #define BNX_CHIP_NUM(sc)			(((sc)->bnx_chipid) & 0xffff0000)
    226 #define BNX_CHIP_NUM_5706			0x57060000
    227 #define BNX_CHIP_NUM_5708			0x57080000
    228 #define BNX_CHIP_NUM_5709			0x57090000
    229 #define BNX_CHIP_NUM_5716			0x57160000
    230 
    231 #define BNX_CHIP_REV(sc)			(((sc)->bnx_chipid) & 0x0000f000)
    232 #define BNX_CHIP_REV_Ax				0x00000000
    233 #define BNX_CHIP_REV_Bx				0x00001000
    234 #define BNX_CHIP_REV_Cx				0x00002000
    235 
    236 #define BNX_CHIP_METAL(sc)			(((sc)->bnx_chipid) & 0x00000ff0)
    237 #define BNX_CHIP_BOND(bp)			(((sc)->bnx_chipid) & 0x0000000f)
    238 
    239 #define BNX_CHIP_ID(sc)				(((sc)->bnx_chipid) & 0xfffffff0)
    240 
    241 #define BNX_CHIP_ID_5706_A0			0x57060000
    242 #define BNX_CHIP_ID_5706_A1			0x57060010
    243 #define BNX_CHIP_ID_5706_A2			0x57060020
    244 #define BNX_CHIP_ID_5706_A3			0x57060030
    245 #define BNX_CHIP_ID_5708_A0			0x57080000
    246 #define BNX_CHIP_ID_5708_B0			0x57081000
    247 #define BNX_CHIP_ID_5708_B1			0x57081010
    248 #define BNX_CHIP_ID_5708_B2			0x57081020
    249 #define BNX_CHIP_ID_5709_A0			0x57090000
    250 #define BNX_CHIP_ID_5709_A1			0x57090010
    251 #define BNX_CHIP_ID_5709_B0			0x57091000
    252 #define BNX_CHIP_ID_5709_B1			0x57091010
    253 #define BNX_CHIP_ID_5709_B2			0x57091020
    254 #define BNX_CHIP_ID_5709_C0			0x57092000
    255 #define BNX_CHIP_ID_5716_C0			0x57162000
    256 
    257 #define BNX_CHIP_BOND_ID(sc)		(((sc)->bnx_chipid) & 0xf)
    258 
    259 /* A serdes chip will have the first bit of the bond id set. */
    260 #define BNX_CHIP_BOND_ID_SERDES_BIT		0x01
    261 
    262 
    263 /* shorthand one */
    264 #define BNX_ASICREV(x)			((x) >> 28)
    265 #define BNX_ASICREV_BCM5700		0x06
    266 
    267 /* chip revisions */
    268 #define BNX_CHIPREV(x)			((x) >> 24)
    269 #define BNX_CHIPREV_5700_AX		0x70
    270 #define BNX_CHIPREV_5700_BX		0x71
    271 #define BNX_CHIPREV_5700_CX		0x72
    272 #define BNX_CHIPREV_5701_AX		0x00
    273 
    274 struct bnx_type {
    275 	u_int16_t		bnx_vid;
    276 	u_int16_t		bnx_did;
    277 	u_int16_t		bnx_svid;
    278 	u_int16_t		bnx_sdid;
    279 	char			*bnx_name;
    280 };
    281 
    282 /****************************************************************************/
    283 /* Byte order conversions.                                                  */
    284 /****************************************************************************/
    285 #define betoh32(x) be32toh(x)
    286 #define bnx_htobe16(x) htobe16(x)
    287 #define bnx_htobe32(x) htobe32(x)
    288 #define bnx_htobe64(x) htobe64(x)
    289 #define bnx_htole16(x) htole16(x)
    290 #define bnx_htole32(x) htole32(x)
    291 #define bnx_htole64(x) htole64(x)
    292 
    293 #define bnx_be16toh(x) betoh16(x)
    294 #define bnx_be32toh(x) betoh32(x)
    295 #define bnx_be64toh(x) betoh64(x)
    296 #define bnx_le16toh(x) letoh16(x)
    297 #define bnx_le32toh(x) letoh32(x)
    298 #define bnx_le64toh(x) letoh64(x)
    299 
    300 
    301 /****************************************************************************/
    302 /* NVRAM Access                                                             */
    303 /****************************************************************************/
    304 
    305 /* Buffered flash (Atmel: AT45DB011B) specific information */
    306 #define SEEPROM_PAGE_BITS				2
    307 #define SEEPROM_PHY_PAGE_SIZE			(1 << SEEPROM_PAGE_BITS)
    308 #define SEEPROM_BYTE_ADDR_MASK			(SEEPROM_PHY_PAGE_SIZE-1)
    309 #define SEEPROM_PAGE_SIZE				4
    310 #define SEEPROM_TOTAL_SIZE				65536
    311 
    312 #define BUFFERED_FLASH_PAGE_BITS		9
    313 #define BUFFERED_FLASH_PHY_PAGE_SIZE	(1 << BUFFERED_FLASH_PAGE_BITS)
    314 #define BUFFERED_FLASH_BYTE_ADDR_MASK	(BUFFERED_FLASH_PHY_PAGE_SIZE-1)
    315 #define BUFFERED_FLASH_PAGE_SIZE		264
    316 #define BUFFERED_FLASH_TOTAL_SIZE		0x21000
    317 
    318 #define SAIFUN_FLASH_PAGE_BITS			8
    319 #define SAIFUN_FLASH_PHY_PAGE_SIZE		(1 << SAIFUN_FLASH_PAGE_BITS)
    320 #define SAIFUN_FLASH_BYTE_ADDR_MASK		(SAIFUN_FLASH_PHY_PAGE_SIZE-1)
    321 #define SAIFUN_FLASH_PAGE_SIZE			256
    322 #define SAIFUN_FLASH_BASE_TOTAL_SIZE	65536
    323 
    324 #define ST_MICRO_FLASH_PAGE_BITS		8
    325 #define ST_MICRO_FLASH_PHY_PAGE_SIZE	(1 << ST_MICRO_FLASH_PAGE_BITS)
    326 #define ST_MICRO_FLASH_BYTE_ADDR_MASK	(ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
    327 #define ST_MICRO_FLASH_PAGE_SIZE		256
    328 #define ST_MICRO_FLASH_BASE_TOTAL_SIZE	65536
    329 
    330 #define BCM5709_FLASH_PAGE_BITS                        8
    331 #define BCM5709_FLASH_PHY_PAGE_SIZE            (1 << BCM5709_FLASH_PAGE_BITS)
    332 #define BCM5709_FLASH_BYTE_ADDR_MASK   (BCM5709_FLASH_PHY_PAGE_SIZE-1)
    333 #define BCM5709_FLASH_PAGE_SIZE                        256
    334 
    335 #define NVRAM_TIMEOUT_COUNT				30000
    336 #define BNX_FLASHDESC_MAX				64
    337 
    338 #define FLASH_STRAP_MASK				(BNX_NVM_CFG1_FLASH_MODE | \
    339 										 BNX_NVM_CFG1_BUFFER_MODE  | \
    340 										 BNX_NVM_CFG1_PROTECT_MODE | \
    341 										 BNX_NVM_CFG1_FLASH_SIZE)
    342 
    343 #define FLASH_BACKUP_STRAP_MASK			(0xf << 26)
    344 
    345 struct flash_spec {
    346 	u_int32_t strapping;
    347 	u_int32_t config1;
    348 	u_int32_t config2;
    349 	u_int32_t config3;
    350 	u_int32_t write1;
    351 #define BNX_NV_BUFFERED		0x00000001
    352 #define BNX_NV_TRANSLATE	0x00000002
    353 #define BNX_NV_WREN		0x00000004
    354         u_int32_t flags;
    355 	u_int32_t page_bits;
    356 	u_int32_t page_size;
    357 	u_int32_t addr_mask;
    358 	u_int32_t total_size;
    359 	const u_int8_t  *name;
    360 };
    361 
    362 
    363 /****************************************************************************/
    364 /* Shared Memory layout                                                     */
    365 /* The BNX bootcode will initialize this data area with port configurtion   */
    366 /* information which can be accessed by the driver.                         */
    367 /****************************************************************************/
    368 
    369 /*
    370  * This value (in milliseconds) determines the frequency of the driver
    371  * issuing the PULSE message code.  The firmware monitors this periodic
    372  * pulse to determine when to switch to an OS-absent mode.
    373  */
    374 #define DRV_PULSE_PERIOD_MS                 250
    375 
    376 /*
    377  * This value (in milliseconds) determines how long the driver should
    378  * wait for an acknowledgement from the firmware before timing out.  Once
    379  * the firmware has timed out, the driver will assume there is no firmware
    380  * running and there won't be any firmware-driver synchronization during a
    381  * driver reset.
    382  */
    383 #define FW_ACK_TIME_OUT_MS                  1000
    384 
    385 
    386 #define BNX_DRV_RESET_SIGNATURE				0x00000000
    387 #define BNX_DRV_RESET_SIGNATURE_MAGIC		0x4841564b /* HAVK */
    388 
    389 #define BNX_DRV_MB							0x00000004
    390 #define BNX_DRV_MSG_CODE			 		0xff000000
    391 #define BNX_DRV_MSG_CODE_RESET			 	0x01000000
    392 #define BNX_DRV_MSG_CODE_UNLOAD		 		0x02000000
    393 #define BNX_DRV_MSG_CODE_SHUTDOWN		 	0x03000000
    394 #define BNX_DRV_MSG_CODE_SUSPEND_WOL		0x04000000
    395 #define BNX_DRV_MSG_CODE_FW_TIMEOUT		 	0x05000000
    396 #define BNX_DRV_MSG_CODE_PULSE			 	0x06000000
    397 #define BNX_DRV_MSG_CODE_DIAG			 	0x07000000
    398 #define BNX_DRV_MSG_CODE_SUSPEND_NO_WOL	 	0x09000000
    399 
    400 #define BNX_DRV_MSG_DATA			 		0x00ff0000
    401 #define BNX_DRV_MSG_DATA_WAIT0			 	0x00010000
    402 #define BNX_DRV_MSG_DATA_WAIT1				0x00020000
    403 #define BNX_DRV_MSG_DATA_WAIT2				0x00030000
    404 #define BNX_DRV_MSG_DATA_WAIT3				0x00040000
    405 
    406 #define BNX_DRV_MSG_SEQ						0x0000ffff
    407 
    408 #define BNX_FW_MB				0x00000008
    409 #define BNX_FW_MSG_ACK				 0x0000ffff
    410 #define BNX_FW_MSG_STATUS_MASK			 0x00ff0000
    411 #define BNX_FW_MSG_STATUS_OK			 0x00000000
    412 #define BNX_FW_MSG_STATUS_FAILURE		 0x00ff0000
    413 
    414 #define BNX_LINK_STATUS			0x0000000c
    415 #define BNX_LINK_STATUS_INIT_VALUE		 0xffffffff
    416 #define BNX_LINK_STATUS_LINK_UP		 0x1
    417 #define BNX_LINK_STATUS_LINK_DOWN		 0x0
    418 #define BNX_LINK_STATUS_SPEED_MASK		 0x1e
    419 #define BNX_LINK_STATUS_AN_INCOMPLETE		 (0<<1)
    420 #define BNX_LINK_STATUS_10HALF			 (1<<1)
    421 #define BNX_LINK_STATUS_10FULL			 (2<<1)
    422 #define BNX_LINK_STATUS_100HALF		 (3<<1)
    423 #define BNX_LINK_STATUS_100BASE_T4		 (4<<1)
    424 #define BNX_LINK_STATUS_100FULL		 (5<<1)
    425 #define BNX_LINK_STATUS_1000HALF		 (6<<1)
    426 #define BNX_LINK_STATUS_1000FULL		 (7<<1)
    427 #define BNX_LINK_STATUS_2500HALF		 (8<<1)
    428 #define BNX_LINK_STATUS_2500FULL		 (9<<1)
    429 #define BNX_LINK_STATUS_AN_ENABLED		 (1<<5)
    430 #define BNX_LINK_STATUS_AN_COMPLETE		 (1<<6)
    431 #define BNX_LINK_STATUS_PARALLEL_DET		 (1<<7)
    432 #define BNX_LINK_STATUS_RESERVED		 (1<<8)
    433 #define BNX_LINK_STATUS_PARTNER_AD_1000FULL	 (1<<9)
    434 #define BNX_LINK_STATUS_PARTNER_AD_1000HALF	 (1<<10)
    435 #define BNX_LINK_STATUS_PARTNER_AD_100BT4	 (1<<11)
    436 #define BNX_LINK_STATUS_PARTNER_AD_100FULL	 (1<<12)
    437 #define BNX_LINK_STATUS_PARTNER_AD_100HALF	 (1<<13)
    438 #define BNX_LINK_STATUS_PARTNER_AD_10FULL	 (1<<14)
    439 #define BNX_LINK_STATUS_PARTNER_AD_10HALF	 (1<<15)
    440 #define BNX_LINK_STATUS_TX_FC_ENABLED		 (1<<16)
    441 #define BNX_LINK_STATUS_RX_FC_ENABLED		 (1<<17)
    442 #define BNX_LINK_STATUS_PARTNER_SYM_PAUSE_CAP	 (1<<18)
    443 #define BNX_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP	 (1<<19)
    444 #define BNX_LINK_STATUS_SERDES_LINK		 (1<<20)
    445 #define BNX_LINK_STATUS_PARTNER_AD_2500FULL	 (1<<21)
    446 #define BNX_LINK_STATUS_PARTNER_AD_2500HALF	 (1<<22)
    447 
    448 #define BNX_DRV_PULSE_MB			0x00000010
    449 #define BNX_DRV_PULSE_SEQ_MASK			 0x00007fff
    450 
    451 #define BNX_MB_ARGS_0                          0x00000014
    452 #define BNX_MB_ARGS_1                          0x00000018
    453 
    454 /* Indicate to the firmware not to go into the
    455  * OS absent when it is not getting driver pulse.
    456  * This is used for debugging. */
    457 #define BNX_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE	 0x00080000
    458 
    459 #define BNX_DEV_INFO_SIGNATURE			0x00000020
    460 #define BNX_DEV_INFO_SIGNATURE_MAGIC		 0x44564900
    461 #define BNX_DEV_INFO_SIGNATURE_MAGIC_MASK	 0xffffff00
    462 #define BNX_DEV_INFO_FEATURE_CFG_VALID		 0x01
    463 #define BNX_DEV_INFO_SECONDARY_PORT		 0x80
    464 #define BNX_DEV_INFO_DRV_ALWAYS_ALIVE		 0x40
    465 
    466 #define BNX_SHARED_HW_CFG_PART_NUM		0x00000024
    467 
    468 #define BNX_SHARED_HW_CFG_POWER_DISSIPATED	0x00000034
    469 #define BNX_SHARED_HW_CFG_POWER_STATE_D3_MASK	 0xff000000
    470 #define BNX_SHARED_HW_CFG_POWER_STATE_D2_MASK	 0xff0000
    471 #define BNX_SHARED_HW_CFG_POWER_STATE_D1_MASK	 0xff00
    472 #define BNX_SHARED_HW_CFG_POWER_STATE_D0_MASK	 0xff
    473 
    474 #define BNX_SHARED_HW_CFG_POWER_CONSUMED	0x00000038
    475 #define BNX_SHARED_HW_CFG_CONFIG		0x0000003c
    476 #define BNX_SHARED_HW_CFG_DESIGN_NIC		 0
    477 #define BNX_SHARED_HW_CFG_DESIGN_LOM		 0x1
    478 #define BNX_SHARED_HW_CFG_PHY_COPPER		 0
    479 #define BNX_SHARED_HW_CFG_PHY_FIBER		 0x2
    480 #define BNX_SHARED_HW_CFG_PHY_2_5G		 0x20
    481 #define BNX_SHARED_HW_CFG_PHY_BACKPLANE	 0x40
    482 #define BNX_SHARED_HW_CFG_LED_MODE_SHIFT_BITS	 8
    483 #define BNX_SHARED_HW_CFG_LED_MODE_MASK	 0x300
    484 #define BNX_SHARED_HW_CFG_LED_MODE_MAC		 0
    485 #define BNX_SHARED_HW_CFG_LED_MODE_GPHY1	 0x100
    486 #define BNX_SHARED_HW_CFG_LED_MODE_GPHY2	 0x200
    487 
    488 #define BNX_SHARED_HW_CFG_CONFIG2		0x00000040
    489 #define BNX_SHARED_HW_CFG2_NVM_SIZE_MASK	 0x00fff000
    490 
    491 #define BNX_DEV_INFO_BC_REV			0x0000004c
    492 
    493 #define BNX_PORT_HW_CFG_MAC_UPPER		0x00000050
    494 #define BNX_PORT_HW_CFG_UPPERMAC_MASK		 0xffff
    495 
    496 #define BNX_PORT_HW_CFG_MAC_LOWER		0x00000054
    497 #define BNX_PORT_HW_CFG_CONFIG			0x00000058
    498 #define BNX_PORT_HW_CFG_CFG_TXCTL3_MASK	 0x0000ffff
    499 #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_MASK	 0x001f0000
    500 #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_AN	 0x00000000
    501 #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_1G	 0x00030000
    502 #define BNX_PORT_HW_CFG_CFG_DFLT_LINK_2_5G	 0x00040000
    503 
    504 #define BNX_PORT_HW_CFG_IMD_MAC_A_UPPER	0x00000068
    505 #define BNX_PORT_HW_CFG_IMD_MAC_A_LOWER	0x0000006c
    506 #define BNX_PORT_HW_CFG_IMD_MAC_B_UPPER	0x00000070
    507 #define BNX_PORT_HW_CFG_IMD_MAC_B_LOWER	0x00000074
    508 #define BNX_PORT_HW_CFG_ISCSI_MAC_UPPER	0x00000078
    509 #define BNX_PORT_HW_CFG_ISCSI_MAC_LOWER	0x0000007c
    510 
    511 #define BNX_DEV_INFO_PER_PORT_HW_CONFIG2	0x000000b4
    512 
    513 #define BNX_DEV_INFO_FORMAT_REV		0x000000c4
    514 #define BNX_DEV_INFO_FORMAT_REV_MASK		 0xff000000
    515 #define BNX_DEV_INFO_FORMAT_REV_ID		 ('A' << 24)
    516 
    517 #define BNX_SHARED_FEATURE			0x000000c8
    518 #define BNX_SHARED_FEATURE_MASK		 0xffffffff
    519 
    520 #define BNX_PORT_FEATURE			0x000000d8
    521 #define BNX_PORT2_FEATURE			0x00000014c
    522 #define BNX_PORT_FEATURE_WOL_ENABLED		 0x01000000
    523 #define BNX_PORT_FEATURE_MBA_ENABLED		 0x02000000
    524 #define BNX_PORT_FEATURE_ASF_ENABLED		 0x04000000
    525 #define BNX_PORT_FEATURE_IMD_ENABLED		 0x08000000
    526 #define BNX_PORT_FEATURE_BAR1_SIZE_MASK	 0xf
    527 #define BNX_PORT_FEATURE_BAR1_SIZE_DISABLED	 0x0
    528 #define BNX_PORT_FEATURE_BAR1_SIZE_64K		 0x1
    529 #define BNX_PORT_FEATURE_BAR1_SIZE_128K	 0x2
    530 #define BNX_PORT_FEATURE_BAR1_SIZE_256K	 0x3
    531 #define BNX_PORT_FEATURE_BAR1_SIZE_512K	 0x4
    532 #define BNX_PORT_FEATURE_BAR1_SIZE_1M		 0x5
    533 #define BNX_PORT_FEATURE_BAR1_SIZE_2M		 0x6
    534 #define BNX_PORT_FEATURE_BAR1_SIZE_4M		 0x7
    535 #define BNX_PORT_FEATURE_BAR1_SIZE_8M		 0x8
    536 #define BNX_PORT_FEATURE_BAR1_SIZE_16M		 0x9
    537 #define BNX_PORT_FEATURE_BAR1_SIZE_32M		 0xa
    538 #define BNX_PORT_FEATURE_BAR1_SIZE_64M		 0xb
    539 #define BNX_PORT_FEATURE_BAR1_SIZE_128M	 0xc
    540 #define BNX_PORT_FEATURE_BAR1_SIZE_256M	 0xd
    541 #define BNX_PORT_FEATURE_BAR1_SIZE_512M	 0xe
    542 #define BNX_PORT_FEATURE_BAR1_SIZE_1G		 0xf
    543 
    544 #define BNX_PORT_FEATURE_WOL			0xdc
    545 #define BNX_PORT2_FEATURE_WOL			0x150
    546 #define BNX_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS	 4
    547 #define BNX_PORT_FEATURE_WOL_DEFAULT_MASK	 0x30
    548 #define BNX_PORT_FEATURE_WOL_DEFAULT_DISABLE	 0
    549 #define BNX_PORT_FEATURE_WOL_DEFAULT_MAGIC	 0x10
    550 #define BNX_PORT_FEATURE_WOL_DEFAULT_ACPI	 0x20
    551 #define BNX_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI	 0x30
    552 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_MASK	 0xf
    553 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG	 0
    554 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_10HALF	 1
    555 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_10FULL	 2
    556 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
    557 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
    558 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_1000HALF	 5
    559 #define BNX_PORT_FEATURE_WOL_LINK_SPEED_1000FULL	 6
    560 #define BNX_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000	 0x40
    561 #define BNX_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
    562 #define BNX_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP	 0x800
    563 
    564 #define BNX_PORT_FEATURE_MBA			0xe0
    565 #define BNX_PORT2_FEATURE_MBA			0x154
    566 #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS	 0
    567 #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK	 0x3
    568 #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE	 0
    569 #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL	 1
    570 #define BNX_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP	 2
    571 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS	 2
    572 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_MASK	 0x3c
    573 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG	 0
    574 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_10HALF	 0x4
    575 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_10FULL	 0x8
    576 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_100HALF	 0xc
    577 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_100FULL	 0x10
    578 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_1000HALF	 0x14
    579 #define BNX_PORT_FEATURE_MBA_LINK_SPEED_1000FULL	 0x18
    580 #define BNX_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE	 0x40
    581 #define BNX_PORT_FEATURE_MBA_HOTKEY_CTRL_S	 0
    582 #define BNX_PORT_FEATURE_MBA_HOTKEY_CTRL_B	 0x80
    583 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS	 8
    584 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK	 0xff00
    585 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED	 0
    586 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K	 0x100
    587 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K	 0x200
    588 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K	 0x300
    589 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K	 0x400
    590 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K	 0x500
    591 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K	 0x600
    592 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K	 0x700
    593 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K	 0x800
    594 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K	 0x900
    595 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K	 0xa00
    596 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M	 0xb00
    597 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M	 0xc00
    598 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M	 0xd00
    599 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M	 0xe00
    600 #define BNX_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M	 0xf00
    601 #define BNX_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS	 16
    602 #define BNX_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK	 0xf0000
    603 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS	 20
    604 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK	 0x300000
    605 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO	 0
    606 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS	 0x100000
    607 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H	 0x200000
    608 #define BNX_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H	 0x300000
    609 
    610 #define BNX_PORT_FEATURE_IMD			0xe4
    611 #define BNX_PORT2_FEATURE_IMD			0x158
    612 #define BNX_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT	 0
    613 #define BNX_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE	 1
    614 
    615 #define BNX_PORT_FEATURE_VLAN			0xe8
    616 #define BNX_PORT2_FEATURE_VLAN			0x15c
    617 #define BNX_PORT_FEATURE_MBA_VLAN_TAG_MASK	 0xffff
    618 #define BNX_PORT_FEATURE_MBA_VLAN_ENABLE	 0x10000
    619 
    620 #define BNX_BC_STATE_RESET_TYPE		0x000001c0
    621 #define BNX_BC_STATE_RESET_TYPE_SIG		 0x00005254
    622 #define BNX_BC_STATE_RESET_TYPE_SIG_MASK	 0x0000ffff
    623 #define BNX_BC_STATE_RESET_TYPE_NONE	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    624 					  0x00010000)
    625 #define BNX_BC_STATE_RESET_TYPE_PCI	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    626 					  0x00020000)
    627 #define BNX_BC_STATE_RESET_TYPE_VAUX	 (BNX_BC_STATE_RESET_TYPE_SIG | \
    628 					  0x00030000)
    629 #define BNX_BC_STATE_RESET_TYPE_DRV_MASK	 DRV_MSG_CODE
    630 #define BNX_BC_STATE_RESET_TYPE_DRV_RESET (BNX_BC_STATE_RESET_TYPE_SIG | \
    631 					    DRV_MSG_CODE_RESET)
    632 #define BNX_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX_BC_STATE_RESET_TYPE_SIG | \
    633 					     DRV_MSG_CODE_UNLOAD)
    634 #define BNX_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX_BC_STATE_RESET_TYPE_SIG | \
    635 					       DRV_MSG_CODE_SHUTDOWN)
    636 #define BNX_BC_STATE_RESET_TYPE_DRV_WOL (BNX_BC_STATE_RESET_TYPE_SIG | \
    637 					  DRV_MSG_CODE_WOL)
    638 #define BNX_BC_STATE_RESET_TYPE_DRV_DIAG (BNX_BC_STATE_RESET_TYPE_SIG | \
    639 					   DRV_MSG_CODE_DIAG)
    640 #define BNX_BC_STATE_RESET_TYPE_VALUE(msg) (BNX_BC_STATE_RESET_TYPE_SIG | \
    641 					     (msg))
    642 
    643 #define BNX_BC_STATE				0x000001c4
    644 #define BNX_BC_STATE_ERR_MASK			 0x0000ff00
    645 #define BNX_BC_STATE_SIGN			 0x42530000
    646 #define BNX_BC_STATE_SIGN_MASK			 0xffff0000
    647 #define BNX_BC_STATE_BC1_START			 (BNX_BC_STATE_SIGN | 0x1)
    648 #define BNX_BC_STATE_GET_NVM_CFG1		 (BNX_BC_STATE_SIGN | 0x2)
    649 #define BNX_BC_STATE_PROG_BAR			 (BNX_BC_STATE_SIGN | 0x3)
    650 #define BNX_BC_STATE_INIT_VID			 (BNX_BC_STATE_SIGN | 0x4)
    651 #define BNX_BC_STATE_GET_NVM_CFG2		 (BNX_BC_STATE_SIGN | 0x5)
    652 #define BNX_BC_STATE_APPLY_WKARND		 (BNX_BC_STATE_SIGN | 0x6)
    653 #define BNX_BC_STATE_LOAD_BC2			 (BNX_BC_STATE_SIGN | 0x7)
    654 #define BNX_BC_STATE_GOING_BC2			 (BNX_BC_STATE_SIGN | 0x8)
    655 #define BNX_BC_STATE_GOING_DIAG		 (BNX_BC_STATE_SIGN | 0x9)
    656 #define BNX_BC_STATE_RT_FINAL_INIT		 (BNX_BC_STATE_SIGN | 0x81)
    657 #define BNX_BC_STATE_RT_WKARND			 (BNX_BC_STATE_SIGN | 0x82)
    658 #define BNX_BC_STATE_RT_DRV_PULSE		 (BNX_BC_STATE_SIGN | 0x83)
    659 #define BNX_BC_STATE_RT_FIOEVTS		 (BNX_BC_STATE_SIGN | 0x84)
    660 #define BNX_BC_STATE_RT_DRV_CMD		 (BNX_BC_STATE_SIGN | 0x85)
    661 #define BNX_BC_STATE_RT_LOW_POWER		 (BNX_BC_STATE_SIGN | 0x86)
    662 #define BNX_BC_STATE_RT_SET_WOL		 (BNX_BC_STATE_SIGN | 0x87)
    663 #define BNX_BC_STATE_RT_OTHER_FW		 (BNX_BC_STATE_SIGN | 0x88)
    664 #define BNX_BC_STATE_RT_GOING_D3		 (BNX_BC_STATE_SIGN | 0x89)
    665 #define BNX_BC_STATE_ERR_BAD_VERSION		 (BNX_BC_STATE_SIGN | 0x0100)
    666 #define BNX_BC_STATE_ERR_BAD_BC2_CRC		 (BNX_BC_STATE_SIGN | 0x0200)
    667 #define BNX_BC_STATE_ERR_BC1_LOOP		 (BNX_BC_STATE_SIGN | 0x0300)
    668 #define BNX_BC_STATE_ERR_UNKNOWN_CMD		 (BNX_BC_STATE_SIGN | 0x0400)
    669 #define BNX_BC_STATE_ERR_DRV_DEAD		 (BNX_BC_STATE_SIGN | 0x0500)
    670 #define BNX_BC_STATE_ERR_NO_RXP		 (BNX_BC_STATE_SIGN | 0x0600)
    671 #define BNX_BC_STATE_ERR_TOO_MANY_RBUF		 (BNX_BC_STATE_SIGN | 0x0700)
    672 
    673 #define BNX_BC_STATE_DEBUG_CMD			0x1dc
    674 #define BNX_BC_STATE_BC_DBG_CMD_SIGNATURE	 0x42440000
    675 #define BNX_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK	 0xffff0000
    676 #define BNX_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK	 0xffff
    677 #define BNX_BC_STATE_BC_DBG_CMD_LOOP_INFINITE	 0xffff
    678 
    679 #define HOST_VIEW_SHMEM_BASE			0x167c00
    680 
    681 /*
    682  * PCI registers defined in the PCI 2.2 spec.
    683  */
    684 #define BNX_PCI_BAR0			0x10
    685 #define BNX_PCI_PCIX_CMD		0x40
    686 
    687 /****************************************************************************/
    688 /* Convenience definitions.                                                 */
    689 /****************************************************************************/
    690 #define	BNX_PRINTF(sc, fmt, ...)	aprint_error_dev(sc->bnx_dev, fmt, __VA_ARGS__)
    691 
    692 #define REG_WR(sc, reg, val)		bus_space_write_4(sc->bnx_btag, sc->bnx_bhandle, reg, val)
    693 #define REG_WR16(sc, reg, val)		bus_space_write_2(sc->bnx_btag, sc->bnx_bhandle, reg, val)
    694 #define REG_RD(sc, reg)			bus_space_read_4(sc->bnx_btag, sc->bnx_bhandle, reg)
    695 #define REG_RD_IND(sc, offset)		bnx_reg_rd_ind(sc, offset)
    696 #define REG_WR_IND(sc, offset, val)	bnx_reg_wr_ind(sc, offset, val)
    697 #define CTX_WR(sc, cid_addr, offset, val)	bnx_ctx_wr(sc, cid_addr, offset, val)
    698 #define BNX_SETBIT(sc, reg, x)		REG_WR(sc, reg, (REG_RD(sc, reg) | (x)))
    699 #define BNX_CLRBIT(sc, reg, x)		REG_WR(sc, reg, (REG_RD(sc, reg) & ~(x)))
    700 #define	PCI_SETBIT(pc, tag, reg, x)	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) | (x)))
    701 #define PCI_CLRBIT(pc, tag, reg, x)	pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) & ~(x)))
    702 
    703 #define BNX_STATS(x)			(u_long) stats->stat_ ## x ## _lo
    704 
    705 /*
    706  * The following data structures are generated from RTL code.
    707  * Do not modify any values below this line.
    708  */
    709 
    710 /****************************************************************************/
    711 /* Do not modify any of the following data structures, they are generated   */
    712 /* from RTL code.                                                           */
    713 /*                                                                          */
    714 /* Begin machine generated definitions.                                     */
    715 /****************************************************************************/
    716 
    717 /*
    718  *  tx_bd definition
    719  */
    720 struct tx_bd {
    721 	u_int32_t tx_bd_haddr_hi;
    722 	u_int32_t tx_bd_haddr_lo;
    723 	u_int32_t tx_bd_mss_nbytes;
    724 	u_int16_t tx_bd_flags;
    725 	u_int16_t tx_bd_vlan_tag;
    726 		#define TX_BD_FLAGS_CONN_FAULT		(1<<0)
    727 		#define TX_BD_FLAGS_TCP_UDP_CKSUM	(1<<1)
    728 		#define TX_BD_FLAGS_IP_CKSUM		(1<<2)
    729 		#define TX_BD_FLAGS_VLAN_TAG		(1<<3)
    730 		#define TX_BD_FLAGS_COAL_NOW		(1<<4)
    731 		#define TX_BD_FLAGS_DONT_GEN_CRC	(1<<5)
    732 		#define TX_BD_FLAGS_END			(1<<6)
    733 		#define TX_BD_FLAGS_START		(1<<7)
    734 		#define TX_BD_FLAGS_SW_OPTION_WORD	(0x1f<<8)
    735 		#define TX_BD_FLAGS_SW_FLAGS		(1<<13)
    736 		#define TX_BD_FLAGS_SW_SNAP		(1<<14)
    737 		#define TX_BD_FLAGS_SW_LSO		(1<<15)
    738 
    739 };
    740 
    741 
    742 /*
    743  *  rx_bd definition
    744  */
    745 struct rx_bd {
    746 	u_int32_t rx_bd_haddr_hi;
    747 	u_int32_t rx_bd_haddr_lo;
    748 	u_int32_t rx_bd_len;
    749 	u_int32_t rx_bd_flags;
    750 		#define RX_BD_FLAGS_NOPUSH		(1<<0)
    751 		#define RX_BD_FLAGS_DUMMY		(1<<1)
    752 		#define RX_BD_FLAGS_END			(1<<2)
    753 		#define RX_BD_FLAGS_START		(1<<3)
    754 
    755 };
    756 
    757 
    758 /*
    759  *  status_block definition
    760  */
    761 struct status_block {
    762 	u_int32_t status_attn_bits;
    763 		#define STATUS_ATTN_BITS_LINK_STATE		(1L<<0)
    764 		#define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT	(1L<<1)
    765 		#define STATUS_ATTN_BITS_TX_BD_READ_ABORT	(1L<<2)
    766 		#define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT	(1L<<3)
    767 		#define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT	(1L<<4)
    768 		#define STATUS_ATTN_BITS_TX_DMA_ABORT		(1L<<5)
    769 		#define STATUS_ATTN_BITS_TX_PATCHUP_ABORT	(1L<<6)
    770 		#define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT	(1L<<7)
    771 		#define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT	(1L<<8)
    772 		#define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT	(1L<<9)
    773 		#define STATUS_ATTN_BITS_RX_MBUF_ABORT		(1L<<10)
    774 		#define STATUS_ATTN_BITS_RX_LOOKUP_ABORT	(1L<<11)
    775 		#define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT	(1L<<12)
    776 		#define STATUS_ATTN_BITS_RX_V2P_ABORT		(1L<<13)
    777 		#define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT	(1L<<14)
    778 		#define STATUS_ATTN_BITS_RX_DMA_ABORT		(1L<<15)
    779 		#define STATUS_ATTN_BITS_COMPLETION_ABORT	(1L<<16)
    780 		#define STATUS_ATTN_BITS_HOST_COALESCE_ABORT	(1L<<17)
    781 		#define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT	(1L<<18)
    782 		#define STATUS_ATTN_BITS_CONTEXT_ABORT		(1L<<19)
    783 		#define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT	(1L<<20)
    784 		#define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT	(1L<<21)
    785 		#define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT	(1L<<22)
    786 		#define STATUS_ATTN_BITS_MAC_ABORT		(1L<<23)
    787 		#define STATUS_ATTN_BITS_TIMER_ABORT		(1L<<24)
    788 		#define STATUS_ATTN_BITS_DMAE_ABORT		(1L<<25)
    789 		#define STATUS_ATTN_BITS_FLSH_ABORT		(1L<<26)
    790 		#define STATUS_ATTN_BITS_GRC_ABORT		(1L<<27)
    791 		#define STATUS_ATTN_BITS_PARITY_ERROR		(1L<<31)
    792 
    793 	u_int32_t status_attn_bits_ack;
    794 #if BYTE_ORDER == BIG_ENDIAN
    795 	u_int16_t status_tx_quick_consumer_index0;
    796 	u_int16_t status_tx_quick_consumer_index1;
    797 	u_int16_t status_tx_quick_consumer_index2;
    798 	u_int16_t status_tx_quick_consumer_index3;
    799 	u_int16_t status_rx_quick_consumer_index0;
    800 	u_int16_t status_rx_quick_consumer_index1;
    801 	u_int16_t status_rx_quick_consumer_index2;
    802 	u_int16_t status_rx_quick_consumer_index3;
    803 	u_int16_t status_rx_quick_consumer_index4;
    804 	u_int16_t status_rx_quick_consumer_index5;
    805 	u_int16_t status_rx_quick_consumer_index6;
    806 	u_int16_t status_rx_quick_consumer_index7;
    807 	u_int16_t status_rx_quick_consumer_index8;
    808 	u_int16_t status_rx_quick_consumer_index9;
    809 	u_int16_t status_rx_quick_consumer_index10;
    810 	u_int16_t status_rx_quick_consumer_index11;
    811 	u_int16_t status_rx_quick_consumer_index12;
    812 	u_int16_t status_rx_quick_consumer_index13;
    813 	u_int16_t status_rx_quick_consumer_index14;
    814 	u_int16_t status_rx_quick_consumer_index15;
    815 	u_int16_t status_completion_producer_index;
    816 	u_int16_t status_cmd_consumer_index;
    817 	u_int16_t status_idx;
    818 	u_int16_t status_unused;
    819 #elif BYTE_ORDER == LITTLE_ENDIAN
    820 	u_int16_t status_tx_quick_consumer_index1;
    821 	u_int16_t status_tx_quick_consumer_index0;
    822 	u_int16_t status_tx_quick_consumer_index3;
    823 	u_int16_t status_tx_quick_consumer_index2;
    824 	u_int16_t status_rx_quick_consumer_index1;
    825 	u_int16_t status_rx_quick_consumer_index0;
    826 	u_int16_t status_rx_quick_consumer_index3;
    827 	u_int16_t status_rx_quick_consumer_index2;
    828 	u_int16_t status_rx_quick_consumer_index5;
    829 	u_int16_t status_rx_quick_consumer_index4;
    830 	u_int16_t status_rx_quick_consumer_index7;
    831 	u_int16_t status_rx_quick_consumer_index6;
    832 	u_int16_t status_rx_quick_consumer_index9;
    833 	u_int16_t status_rx_quick_consumer_index8;
    834 	u_int16_t status_rx_quick_consumer_index11;
    835 	u_int16_t status_rx_quick_consumer_index10;
    836 	u_int16_t status_rx_quick_consumer_index13;
    837 	u_int16_t status_rx_quick_consumer_index12;
    838 	u_int16_t status_rx_quick_consumer_index15;
    839 	u_int16_t status_rx_quick_consumer_index14;
    840 	u_int16_t status_cmd_consumer_index;
    841 	u_int16_t status_completion_producer_index;
    842 	u_int16_t status_unused;
    843 	u_int16_t status_idx;
    844 #endif
    845 };
    846 
    847 
    848 /*
    849  *  statistics_block definition
    850  */
    851 struct statistics_block {
    852 	u_int32_t stat_IfHCInOctets_hi;
    853 	u_int32_t stat_IfHCInOctets_lo;
    854 	u_int32_t stat_IfHCInBadOctets_hi;
    855 	u_int32_t stat_IfHCInBadOctets_lo;
    856 	u_int32_t stat_IfHCOutOctets_hi;
    857 	u_int32_t stat_IfHCOutOctets_lo;
    858 	u_int32_t stat_IfHCOutBadOctets_hi;
    859 	u_int32_t stat_IfHCOutBadOctets_lo;
    860 	u_int32_t stat_IfHCInUcastPkts_hi;
    861 	u_int32_t stat_IfHCInUcastPkts_lo;
    862 	u_int32_t stat_IfHCInMulticastPkts_hi;
    863 	u_int32_t stat_IfHCInMulticastPkts_lo;
    864 	u_int32_t stat_IfHCInBroadcastPkts_hi;
    865 	u_int32_t stat_IfHCInBroadcastPkts_lo;
    866 	u_int32_t stat_IfHCOutUcastPkts_hi;
    867 	u_int32_t stat_IfHCOutUcastPkts_lo;
    868 	u_int32_t stat_IfHCOutMulticastPkts_hi;
    869 	u_int32_t stat_IfHCOutMulticastPkts_lo;
    870 	u_int32_t stat_IfHCOutBroadcastPkts_hi;
    871 	u_int32_t stat_IfHCOutBroadcastPkts_lo;
    872 	u_int32_t stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
    873 	u_int32_t stat_Dot3StatsCarrierSenseErrors;
    874 	u_int32_t stat_Dot3StatsFCSErrors;
    875 	u_int32_t stat_Dot3StatsAlignmentErrors;
    876 	u_int32_t stat_Dot3StatsSingleCollisionFrames;
    877 	u_int32_t stat_Dot3StatsMultipleCollisionFrames;
    878 	u_int32_t stat_Dot3StatsDeferredTransmissions;
    879 	u_int32_t stat_Dot3StatsExcessiveCollisions;
    880 	u_int32_t stat_Dot3StatsLateCollisions;
    881 	u_int32_t stat_EtherStatsCollisions;
    882 	u_int32_t stat_EtherStatsFragments;
    883 	u_int32_t stat_EtherStatsJabbers;
    884 	u_int32_t stat_EtherStatsUndersizePkts;
    885 	u_int32_t stat_EtherStatsOverrsizePkts;
    886 	u_int32_t stat_EtherStatsPktsRx64Octets;
    887 	u_int32_t stat_EtherStatsPktsRx65Octetsto127Octets;
    888 	u_int32_t stat_EtherStatsPktsRx128Octetsto255Octets;
    889 	u_int32_t stat_EtherStatsPktsRx256Octetsto511Octets;
    890 	u_int32_t stat_EtherStatsPktsRx512Octetsto1023Octets;
    891 	u_int32_t stat_EtherStatsPktsRx1024Octetsto1522Octets;
    892 	u_int32_t stat_EtherStatsPktsRx1523Octetsto9022Octets;
    893 	u_int32_t stat_EtherStatsPktsTx64Octets;
    894 	u_int32_t stat_EtherStatsPktsTx65Octetsto127Octets;
    895 	u_int32_t stat_EtherStatsPktsTx128Octetsto255Octets;
    896 	u_int32_t stat_EtherStatsPktsTx256Octetsto511Octets;
    897 	u_int32_t stat_EtherStatsPktsTx512Octetsto1023Octets;
    898 	u_int32_t stat_EtherStatsPktsTx1024Octetsto1522Octets;
    899 	u_int32_t stat_EtherStatsPktsTx1523Octetsto9022Octets;
    900 	u_int32_t stat_XonPauseFramesReceived;
    901 	u_int32_t stat_XoffPauseFramesReceived;
    902 	u_int32_t stat_OutXonSent;
    903 	u_int32_t stat_OutXoffSent;
    904 	u_int32_t stat_FlowControlDone;
    905 	u_int32_t stat_MacControlFramesReceived;
    906 	u_int32_t stat_XoffStateEntered;
    907 	u_int32_t stat_IfInFramesL2FilterDiscards;
    908 	u_int32_t stat_IfInRuleCheckerDiscards;
    909 	u_int32_t stat_IfInFTQDiscards;
    910 	u_int32_t stat_IfInMBUFDiscards;
    911 	u_int32_t stat_IfInRuleCheckerP4Hit;
    912 	u_int32_t stat_CatchupInRuleCheckerDiscards;
    913 	u_int32_t stat_CatchupInFTQDiscards;
    914 	u_int32_t stat_CatchupInMBUFDiscards;
    915 	u_int32_t stat_CatchupInRuleCheckerP4Hit;
    916 	u_int32_t stat_GenStat00;
    917 	u_int32_t stat_GenStat01;
    918 	u_int32_t stat_GenStat02;
    919 	u_int32_t stat_GenStat03;
    920 	u_int32_t stat_GenStat04;
    921 	u_int32_t stat_GenStat05;
    922 	u_int32_t stat_GenStat06;
    923 	u_int32_t stat_GenStat07;
    924 	u_int32_t stat_GenStat08;
    925 	u_int32_t stat_GenStat09;
    926 	u_int32_t stat_GenStat10;
    927 	u_int32_t stat_GenStat11;
    928 	u_int32_t stat_GenStat12;
    929 	u_int32_t stat_GenStat13;
    930 	u_int32_t stat_GenStat14;
    931 	u_int32_t stat_GenStat15;
    932 };
    933 
    934 
    935 /*
    936  *  l2_fhdr definition
    937  */
    938 struct l2_fhdr {
    939 	u_int32_t l2_fhdr_status;
    940 		#define L2_FHDR_STATUS_RULE_CLASS	(0x7<<0)
    941 		#define L2_FHDR_STATUS_RULE_P2		(1<<3)
    942 		#define L2_FHDR_STATUS_RULE_P3		(1<<4)
    943 		#define L2_FHDR_STATUS_RULE_P4		(1<<5)
    944 		#define L2_FHDR_STATUS_L2_VLAN_TAG	(1<<6)
    945 		#define L2_FHDR_STATUS_L2_LLC_SNAP	(1<<7)
    946 		#define L2_FHDR_STATUS_RSS_HASH		(1<<8)
    947 		#define L2_FHDR_STATUS_IP_DATAGRAM	(1<<13)
    948 		#define L2_FHDR_STATUS_TCP_SEGMENT	(1<<14)
    949 		#define L2_FHDR_STATUS_UDP_DATAGRAM	(1<<15)
    950 
    951 		#define L2_FHDR_ERRORS_BAD_CRC		(1<<17)
    952 		#define L2_FHDR_ERRORS_PHY_DECODE	(1<<18)
    953 		#define L2_FHDR_ERRORS_ALIGNMENT	(1<<19)
    954 		#define L2_FHDR_ERRORS_TOO_SHORT	(1<<20)
    955 		#define L2_FHDR_ERRORS_GIANT_FRAME	(1<<21)
    956 		#define L2_FHDR_ERRORS_TCP_XSUM		(1<<28)
    957 		#define L2_FHDR_ERRORS_UDP_XSUM		(1<<31)
    958 
    959 	u_int32_t l2_fhdr_hash;
    960 #if BYTE_ORDER == BIG_ENDIAN
    961 	u_int16_t l2_fhdr_pkt_len;
    962 	u_int16_t l2_fhdr_vlan_tag;
    963 	u_int16_t l2_fhdr_ip_xsum;
    964 	u_int16_t l2_fhdr_tcp_udp_xsum;
    965 #elif BYTE_ORDER == LITTLE_ENDIAN
    966 	u_int16_t l2_fhdr_vlan_tag;
    967 	u_int16_t l2_fhdr_pkt_len;
    968 	u_int16_t l2_fhdr_tcp_udp_xsum;
    969 	u_int16_t l2_fhdr_ip_xsum;
    970 #endif
    971 };
    972 
    973 
    974 /*
    975  *  l2_context definition
    976  */
    977 #define BNX_L2CTX_TYPE					0x00000000
    978 #define BNX_L2CTX_TYPE_SIZE_L2				 ((0xc0/0x20)<<16)
    979 #define BNX_L2CTX_TYPE_TYPE				 (0xf<<28)
    980 #define BNX_L2CTX_TYPE_TYPE_EMPTY			 (0<<28)
    981 #define BNX_L2CTX_TYPE_TYPE_L2				 (1<<28)
    982 
    983 #define BNX_L2CTX_TYPE_XI				0x00000080
    984 #define BNX_L2CTX_TX_HOST_BIDX				0x00000088
    985 #define BNX_L2CTX_EST_NBD				0x00000088
    986 #define BNX_L2CTX_CMD_TYPE				0x00000088
    987 #define BNX_L2CTX_CMD_TYPE_TYPE			 (0xf<<24)
    988 #define BNX_L2CTX_CMD_TYPE_TYPE_L2			 (0<<24)
    989 #define BNX_L2CTX_CMD_TYPE_TYPE_TCP			 (1<<24)
    990 
    991 #define BNX_L2CTX_TX_HOST_BSEQ				0x00000090
    992 #define BNX_L2CTX_TSCH_BSEQ				0x00000094
    993 #define BNX_L2CTX_TBDR_BSEQ				0x00000098
    994 #define BNX_L2CTX_TBDR_BOFF				0x0000009c
    995 #define BNX_L2CTX_TBDR_BIDX				0x0000009c
    996 #define BNX_L2CTX_TBDR_BHADDR_HI			0x000000a0
    997 #define BNX_L2CTX_TBDR_BHADDR_LO			0x000000a4
    998 #define BNX_L2CTX_TXP_BOFF				0x000000a8
    999 #define BNX_L2CTX_TXP_BIDX				0x000000a8
   1000 #define BNX_L2CTX_TXP_BSEQ				0x000000ac
   1001 
   1002 #define BNX_L2CTX_CMD_TYPE_XI				0x00000240
   1003 #define BNX_L2CTX_TBDR_BHADDR_HI_XI			0x00000258
   1004 #define BNX_L2CTX_TBDR_BHADDR_LO_XI			0x0000025c
   1005 
   1006 /*
   1007  *  l2_bd_chain_context definition
   1008  */
   1009 #define BNX_L2CTX_BD_PRE_READ				0x00000000
   1010 #define BNX_L2CTX_CTX_SIZE				0x00000000
   1011 #define BNX_L2CTX_CTX_TYPE				0x00000000
   1012 #define BNX_L2CTX_CTX_TYPE_SIZE_L2			 ((0x20/20)<<16)
   1013 #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE		 (0xf<<28)
   1014 #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED	 (0<<28)
   1015 #define BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE	 (1<<28)
   1016 
   1017 #define BNX_L2CTX_HOST_BDIDX				0x00000004
   1018 #define BNX_L2CTX_HOST_BSEQ				0x00000008
   1019 #define BNX_L2CTX_NX_BSEQ				0x0000000c
   1020 #define BNX_L2CTX_NX_BDHADDR_HI			0x00000010
   1021 #define BNX_L2CTX_NX_BDHADDR_LO			0x00000014
   1022 #define BNX_L2CTX_NX_BDIDX				0x00000018
   1023 
   1024 /*
   1025  *  l2_rx_context definition (5706, 5708, 5709, and 5716)
   1026  */
   1027 #define BNX_L2CTX_RX_WATER_MARK                         0x00000000
   1028 #define BNX_L2CTX_RX_LO_WATER_MARK_SHIFT        0
   1029 #define BNX_L2CTX_RX_LO_WATER_MARK_DEFAULT      32
   1030 #define BNX_L2CTX_RX_LO_WATER_MARK_SCALE        4
   1031 #define BNX_L2CTX_RX_LO_WATER_MARK_DIS          0
   1032 #define BNX_L2CTX_RX_HI_WATER_MARK_SHIFT        4
   1033 #define BNX_L2CTX_RX_HI_WATER_MARK_SCALE        16
   1034 #define BNX_L2CTX_RX_WATER_MARKS_MSK            0x000000ff
   1035 
   1036 #define BNX_L2CTX_RX_BD_PRE_READ                        0x00000000
   1037 #define BNX_L2CTX_RX_BD_PRE_READ_SHIFT          8
   1038 
   1039 #define BNX_L2CTX_RX_CTX_SIZE                           0x00000000
   1040 #define BNX_L2CTX_RX_CTX_SIZE_SHIFT                     16
   1041 #define BNX_L2CTX_RX_CTX_TYPE_SIZE_L2           ((0x20/20)<<BNX_L2CTX_RX_CTX_SIZE_SHIFT)
   1042 
   1043 #define BNX_L2CTX_RX_CTX_TYPE                           0x00000000
   1044 #define BNX_L2CTX_RX_CTX_TYPE_SHIFT                     24
   1045 
   1046 #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE   (0xf<<28)
   1047 #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED (0<<28)
   1048 #define BNX_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE     (1<<28)
   1049 
   1050 #define BNX_L2CTX_RX_HOST_BDIDX                         0x00000004
   1051 #define BNX_L2CTX_RX_HOST_BSEQ                          0x00000008
   1052 #define BNX_L2CTX_RX_NX_BSEQ                            0x0000000c
   1053 #define BNX_L2CTX_RX_NX_BDHADDR_HI                      0x00000010
   1054 #define BNX_L2CTX_RX_NX_BDHADDR_LO                      0x00000014
   1055 #define BNX_L2CTX_RX_NX_BDIDX                           0x00000018
   1056 
   1057 #define BNX_L2CTX_RX_HOST_PG_BDIDX                      0x00000044
   1058 #define BNX_L2CTX_RX_PG_BUF_SIZE                        0x00000048
   1059 #define BNX_L2CTX_RX_RBDC_KEY                           0x0000004c
   1060 #define BNX_L2CTX_RX_RBDC_JUMBO_KEY                     0x3ffe
   1061 #define BNX_L2CTX_RX_NX_PG_BDHADDR_HI           0x00000050
   1062 #define BNX_L2CTX_RX_NX_PG_BDHADDR_LO           0x00000054
   1063 #define BNX_L2CTX_RX_NX_PG_BDIDX                        0x00000058
   1064 
   1065 
   1066 /*
   1067  *  pci_config_l definition
   1068  *  offset: 0000
   1069  */
   1070 #define BNX_PCICFG_MISC_CONFIG							0x00000068
   1071 #define BNX_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP	 		(1L<<2)
   1072 #define BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP	 (1L<<3)
   1073 #define BNX_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA		 (1L<<5)
   1074 #define BNX_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP	 (1L<<6)
   1075 #define BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA		 (1L<<7)
   1076 #define BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ		 (1L<<8)
   1077 #define BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY		 (1L<<9)
   1078 #define BNX_PCICFG_MISC_CONFIG_ASIC_METAL_REV		 (0xffL<<16)
   1079 #define BNX_PCICFG_MISC_CONFIG_ASIC_BASE_REV		 (0xfL<<24)
   1080 #define BNX_PCICFG_MISC_CONFIG_ASIC_ID			 (0xfL<<28)
   1081 #define BNX_PCICFG_MISC_CONFIG_ASIC_REV			 (0xffffL<<16)
   1082 
   1083 #define BNX_PCICFG_MISC_STATUS				0x0000006c
   1084 #define BNX_PCICFG_MISC_STATUS_INTA_VALUE		 (1L<<0)
   1085 #define BNX_PCICFG_MISC_STATUS_32BIT_DET		 (1L<<1)
   1086 #define BNX_PCICFG_MISC_STATUS_M66EN			 (1L<<2)
   1087 #define BNX_PCICFG_MISC_STATUS_PCIX_DET		 (1L<<3)
   1088 #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED		 (0x3L<<4)
   1089 #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_66		 (0L<<4)
   1090 #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_100		 (1L<<4)
   1091 #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_133		 (2L<<4)
   1092 #define BNX_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE	 (3L<<4)
   1093 
   1094 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS		0x00000070
   1095 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
   1096 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
   1097 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
   1098 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
   1099 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
   1100 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
   1101 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
   1102 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
   1103 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
   1104 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
   1105 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
   1106 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
   1107 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
   1108 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
   1109 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
   1110 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
   1111 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
   1112 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PLAY_DEAD	 (1L<<11)
   1113 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
   1114 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
   1115 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
   1116 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
   1117 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
   1118 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
   1119 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
   1120 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
   1121 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
   1122 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
   1123 #define BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED	 (0xfffL<<20)
   1124 
   1125 #define BNX_PCICFG_REG_WINDOW_ADDRESS			0x00000078
   1126 #define BNX_PCICFG_REG_WINDOW				0x00000080
   1127 #define BNX_PCICFG_INT_ACK_CMD				0x00000084
   1128 #define BNX_PCICFG_INT_ACK_CMD_INDEX			 (0xffffL<<0)
   1129 #define BNX_PCICFG_INT_ACK_CMD_INDEX_VALID		 (1L<<16)
   1130 #define BNX_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM	 (1L<<17)
   1131 #define BNX_PCICFG_INT_ACK_CMD_MASK_INT		 (1L<<18)
   1132 
   1133 #define BNX_PCICFG_STATUS_BIT_SET_CMD			0x00000088
   1134 #define BNX_PCICFG_STATUS_BIT_CLEAR_CMD		0x0000008c
   1135 #define BNX_PCICFG_MAILBOX_QUEUE_ADDR			0x00000090
   1136 #define BNX_PCICFG_MAILBOX_QUEUE_DATA			0x00000094
   1137 
   1138 
   1139 /*
   1140  *  pci_reg definition
   1141  *  offset: 0x400
   1142  */
   1143 #define BNX_PCI_GRC_WINDOW_ADDR			0x00000400
   1144 #define BNX_PCI_GRC_WINDOW_ADDR_PCI_GRC_WINDOW_ADDR_VALUE	 (0x3ffffL<<8)
   1145 
   1146 #define BNX_PCI_CONFIG_1				0x00000404
   1147 #define BNX_PCI_CONFIG_1_READ_BOUNDARY			 (0x7L<<8)
   1148 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_OFF		 (0L<<8)
   1149 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_16		 (1L<<8)
   1150 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_32		 (2L<<8)
   1151 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_64		 (3L<<8)
   1152 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_128		 (4L<<8)
   1153 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_256		 (5L<<8)
   1154 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_512		 (6L<<8)
   1155 #define BNX_PCI_CONFIG_1_READ_BOUNDARY_1024		 (7L<<8)
   1156 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY		 (0x7L<<11)
   1157 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_OFF		 (0L<<11)
   1158 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_16		 (1L<<11)
   1159 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_32		 (2L<<11)
   1160 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_64		 (3L<<11)
   1161 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_128		 (4L<<11)
   1162 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_256		 (5L<<11)
   1163 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_512		 (6L<<11)
   1164 #define BNX_PCI_CONFIG_1_WRITE_BOUNDARY_1024		 (7L<<11)
   1165 
   1166 #define BNX_PCI_CONFIG_2				0x00000408
   1167 #define BNX_PCI_CONFIG_2_BAR1_SIZE			 (0xfL<<0)
   1168 #define BNX_PCI_CONFIG_2_BAR1_SIZE_DISABLED		 (0L<<0)
   1169 #define BNX_PCI_CONFIG_2_BAR1_SIZE_64K			 (1L<<0)
   1170 #define BNX_PCI_CONFIG_2_BAR1_SIZE_128K		 (2L<<0)
   1171 #define BNX_PCI_CONFIG_2_BAR1_SIZE_256K		 (3L<<0)
   1172 #define BNX_PCI_CONFIG_2_BAR1_SIZE_512K		 (4L<<0)
   1173 #define BNX_PCI_CONFIG_2_BAR1_SIZE_1M			 (5L<<0)
   1174 #define BNX_PCI_CONFIG_2_BAR1_SIZE_2M			 (6L<<0)
   1175 #define BNX_PCI_CONFIG_2_BAR1_SIZE_4M			 (7L<<0)
   1176 #define BNX_PCI_CONFIG_2_BAR1_SIZE_8M			 (8L<<0)
   1177 #define BNX_PCI_CONFIG_2_BAR1_SIZE_16M			 (9L<<0)
   1178 #define BNX_PCI_CONFIG_2_BAR1_SIZE_32M			 (10L<<0)
   1179 #define BNX_PCI_CONFIG_2_BAR1_SIZE_64M			 (11L<<0)
   1180 #define BNX_PCI_CONFIG_2_BAR1_SIZE_128M		 (12L<<0)
   1181 #define BNX_PCI_CONFIG_2_BAR1_SIZE_256M		 (13L<<0)
   1182 #define BNX_PCI_CONFIG_2_BAR1_SIZE_512M		 (14L<<0)
   1183 #define BNX_PCI_CONFIG_2_BAR1_SIZE_1G			 (15L<<0)
   1184 #define BNX_PCI_CONFIG_2_BAR1_64ENA			 (1L<<4)
   1185 #define BNX_PCI_CONFIG_2_EXP_ROM_RETRY			 (1L<<5)
   1186 #define BNX_PCI_CONFIG_2_CFG_CYCLE_RETRY		 (1L<<6)
   1187 #define BNX_PCI_CONFIG_2_FIRST_CFG_DONE		 (1L<<7)
   1188 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE			 (0xffL<<8)
   1189 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED		 (0L<<8)
   1190 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_1K		 (1L<<8)
   1191 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_2K		 (2L<<8)
   1192 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_4K		 (3L<<8)
   1193 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_8K		 (4L<<8)
   1194 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_16K		 (5L<<8)
   1195 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_32K		 (6L<<8)
   1196 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_64K		 (7L<<8)
   1197 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_128K		 (8L<<8)
   1198 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_256K		 (9L<<8)
   1199 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_512K		 (10L<<8)
   1200 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_1M		 (11L<<8)
   1201 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_2M		 (12L<<8)
   1202 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_4M		 (13L<<8)
   1203 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_8M		 (14L<<8)
   1204 #define BNX_PCI_CONFIG_2_EXP_ROM_SIZE_16M		 (15L<<8)
   1205 #define BNX_PCI_CONFIG_2_MAX_SPLIT_LIMIT		 (0x1fL<<16)
   1206 #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT		 (0x3L<<21)
   1207 #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_512		 (0L<<21)
   1208 #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_1K		 (1L<<21)
   1209 #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_2K		 (2L<<21)
   1210 #define BNX_PCI_CONFIG_2_MAX_READ_LIMIT_4K		 (3L<<21)
   1211 #define BNX_PCI_CONFIG_2_FORCE_32_BIT_MSTR		 (1L<<23)
   1212 #define BNX_PCI_CONFIG_2_FORCE_32_BIT_TGT		 (1L<<24)
   1213 #define BNX_PCI_CONFIG_2_KEEP_REQ_ASSERT		 (1L<<25)
   1214 
   1215 #define BNX_PCI_CONFIG_3				0x0000040c
   1216 #define BNX_PCI_CONFIG_3_STICKY_BYTE			 (0xffL<<0)
   1217 #define BNX_PCI_CONFIG_3_FORCE_PME			 (1L<<24)
   1218 #define BNX_PCI_CONFIG_3_PME_STATUS			 (1L<<25)
   1219 #define BNX_PCI_CONFIG_3_PME_ENABLE			 (1L<<26)
   1220 #define BNX_PCI_CONFIG_3_PM_STATE			 (0x3L<<27)
   1221 #define BNX_PCI_CONFIG_3_VAUX_PRESET			 (1L<<30)
   1222 #define BNX_PCI_CONFIG_3_PCI_POWER			 (1L<<31)
   1223 
   1224 #define BNX_PCI_PM_DATA_A				0x00000410
   1225 #define BNX_PCI_PM_DATA_A_PM_DATA_0_PRG		 (0xffL<<0)
   1226 #define BNX_PCI_PM_DATA_A_PM_DATA_1_PRG		 (0xffL<<8)
   1227 #define BNX_PCI_PM_DATA_A_PM_DATA_2_PRG		 (0xffL<<16)
   1228 #define BNX_PCI_PM_DATA_A_PM_DATA_3_PRG		 (0xffL<<24)
   1229 
   1230 #define BNX_PCI_PM_DATA_B				0x00000414
   1231 #define BNX_PCI_PM_DATA_B_PM_DATA_4_PRG		 (0xffL<<0)
   1232 #define BNX_PCI_PM_DATA_B_PM_DATA_5_PRG		 (0xffL<<8)
   1233 #define BNX_PCI_PM_DATA_B_PM_DATA_6_PRG		 (0xffL<<16)
   1234 #define BNX_PCI_PM_DATA_B_PM_DATA_7_PRG		 (0xffL<<24)
   1235 
   1236 #define BNX_PCI_SWAP_DIAG0				0x00000418
   1237 #define BNX_PCI_SWAP_DIAG1				0x0000041c
   1238 #define BNX_PCI_EXP_ROM_ADDR				0x00000420
   1239 #define BNX_PCI_EXP_ROM_ADDR_ADDRESS			 (0x3fffffL<<2)
   1240 #define BNX_PCI_EXP_ROM_ADDR_REQ			 (1L<<31)
   1241 
   1242 #define BNX_PCI_EXP_ROM_DATA				0x00000424
   1243 #define BNX_PCI_VPD_INTF				0x00000428
   1244 #define BNX_PCI_VPD_INTF_INTF_REQ			 (1L<<0)
   1245 
   1246 #define BNX_PCI_VPD_ADDR_FLAG				0x0000042c
   1247 #define BNX_PCI_VPD_ADDR_FLAG_ADDRESS			 (0x1fff<<2)
   1248 #define BNX_PCI_VPD_ADDR_FLAG_WR			 (1<<15)
   1249 
   1250 #define BNX_PCI_VPD_DATA				0x00000430
   1251 #define BNX_PCI_ID_VAL1				0x00000434
   1252 #define BNX_PCI_ID_VAL1_DEVICE_ID			 (0xffffL<<0)
   1253 #define BNX_PCI_ID_VAL1_VENDOR_ID			 (0xffffL<<16)
   1254 
   1255 #define BNX_PCI_ID_VAL2				0x00000438
   1256 #define BNX_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID		 (0xffffL<<0)
   1257 #define BNX_PCI_ID_VAL2_SUBSYSTEM_ID			 (0xffffL<<16)
   1258 
   1259 #define BNX_PCI_ID_VAL3				0x0000043c
   1260 #define BNX_PCI_ID_VAL3_CLASS_CODE			 (0xffffffL<<0)
   1261 #define BNX_PCI_ID_VAL3_REVISION_ID			 (0xffL<<24)
   1262 
   1263 #define BNX_PCI_ID_VAL4				0x00000440
   1264 #define BNX_PCI_ID_VAL4_CAP_ENA			 (0xfL<<0)
   1265 #define BNX_PCI_ID_VAL4_CAP_ENA_0			 (0L<<0)
   1266 #define BNX_PCI_ID_VAL4_CAP_ENA_1			 (1L<<0)
   1267 #define BNX_PCI_ID_VAL4_CAP_ENA_2			 (2L<<0)
   1268 #define BNX_PCI_ID_VAL4_CAP_ENA_3			 (3L<<0)
   1269 #define BNX_PCI_ID_VAL4_CAP_ENA_4			 (4L<<0)
   1270 #define BNX_PCI_ID_VAL4_CAP_ENA_5			 (5L<<0)
   1271 #define BNX_PCI_ID_VAL4_CAP_ENA_6			 (6L<<0)
   1272 #define BNX_PCI_ID_VAL4_CAP_ENA_7			 (7L<<0)
   1273 #define BNX_PCI_ID_VAL4_CAP_ENA_8			 (8L<<0)
   1274 #define BNX_PCI_ID_VAL4_CAP_ENA_9			 (9L<<0)
   1275 #define BNX_PCI_ID_VAL4_CAP_ENA_10			 (10L<<0)
   1276 #define BNX_PCI_ID_VAL4_CAP_ENA_11			 (11L<<0)
   1277 #define BNX_PCI_ID_VAL4_CAP_ENA_12			 (12L<<0)
   1278 #define BNX_PCI_ID_VAL4_CAP_ENA_13			 (13L<<0)
   1279 #define BNX_PCI_ID_VAL4_CAP_ENA_14			 (14L<<0)
   1280 #define BNX_PCI_ID_VAL4_CAP_ENA_15			 (15L<<0)
   1281 #define BNX_PCI_ID_VAL4_PM_SCALE_PRG			 (0x3L<<6)
   1282 #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_0			 (0L<<6)
   1283 #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_1			 (1L<<6)
   1284 #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_2			 (2L<<6)
   1285 #define BNX_PCI_ID_VAL4_PM_SCALE_PRG_3			 (3L<<6)
   1286 #define BNX_PCI_ID_VAL4_MSI_LIMIT			 (0x7L<<9)
   1287 #define BNX_PCI_ID_VAL4_MSI_ADVERTIZE			 (0x7L<<12)
   1288 #define BNX_PCI_ID_VAL4_MSI_ENABLE			 (1L<<15)
   1289 #define BNX_PCI_ID_VAL4_MAX_64_ADVERTIZE		 (1L<<16)
   1290 #define BNX_PCI_ID_VAL4_MAX_133_ADVERTIZE		 (1L<<17)
   1291 #define BNX_PCI_ID_VAL4_MAX_MEM_READ_SIZE		 (0x3L<<21)
   1292 #define BNX_PCI_ID_VAL4_MAX_SPLIT_SIZE			 (0x7L<<23)
   1293 #define BNX_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE		 (0x7L<<26)
   1294 
   1295 #define BNX_PCI_ID_VAL5				0x00000444
   1296 #define BNX_PCI_ID_VAL5_D1_SUPPORT			 (1L<<0)
   1297 #define BNX_PCI_ID_VAL5_D2_SUPPORT			 (1L<<1)
   1298 #define BNX_PCI_ID_VAL5_PME_IN_D0			 (1L<<2)
   1299 #define BNX_PCI_ID_VAL5_PME_IN_D1			 (1L<<3)
   1300 #define BNX_PCI_ID_VAL5_PME_IN_D2			 (1L<<4)
   1301 #define BNX_PCI_ID_VAL5_PME_IN_D3_HOT			 (1L<<5)
   1302 
   1303 #define BNX_PCI_PCIX_EXTENDED_STATUS			0x00000448
   1304 #define BNX_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP		 (1L<<8)
   1305 #define BNX_PCI_PCIX_EXTENDED_STATUS_LONG_BURST	 (1L<<9)
   1306 #define BNX_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS	 (0xfL<<16)
   1307 #define BNX_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX	 (0xffL<<24)
   1308 
   1309 #define BNX_PCI_ID_VAL6				0x0000044c
   1310 #define BNX_PCI_ID_VAL6_MAX_LAT			 (0xffL<<0)
   1311 #define BNX_PCI_ID_VAL6_MIN_GNT			 (0xffL<<8)
   1312 #define BNX_PCI_ID_VAL6_BIST				 (0xffL<<16)
   1313 
   1314 #define BNX_PCI_MSI_DATA				0x00000450
   1315 #define BNX_PCI_MSI_DATA_PCI_MSI_DATA			 (0xffffL<<0)
   1316 
   1317 #define BNX_PCI_MSI_ADDR_H				0x00000454
   1318 #define BNX_PCI_MSI_ADDR_L				0x00000458
   1319 
   1320 
   1321 /*
   1322  *  misc_reg definition
   1323  *  offset: 0x800
   1324  */
   1325 #define BNX_MISC_COMMAND				0x00000800
   1326 #define BNX_MISC_COMMAND_ENABLE_ALL			 (1L<<0)
   1327 #define BNX_MISC_COMMAND_DISABLE_ALL			 (1L<<1)
   1328 #define BNX_MISC_COMMAND_SW_RESET			 (1L<<4)
   1329 #define BNX_MISC_COMMAND_POR_RESET			 (1L<<5)
   1330 #define BNX_MISC_COMMAND_HD_RESET			 (1L<<6)
   1331 #define BNX_MISC_COMMAND_CMN_SW_RESET			 (1L<<7)
   1332 #define BNX_MISC_COMMAND_PAR_ERROR			 (1L<<8)
   1333 #define BNX_MISC_COMMAND_CS16_ERR			 (1L<<9)
   1334 #define BNX_MISC_COMMAND_CS16_ERR_LOC			 (0xfL<<12)
   1335 #define BNX_MISC_COMMAND_PAR_ERR_RAM			 (0x7fL<<16)
   1336 #define BNX_MISC_COMMAND_POWERDOWN_EVENT		 (1L<<23)
   1337 #define BNX_MISC_COMMAND_SW_SHUTDOWN			 (1L<<24)
   1338 #define BNX_MISC_COMMAND_SHUTDOWN_EN			 (1L<<25)
   1339 #define BNX_MISC_COMMAND_DINTEG_ATTN_EN			 (1L<<26)
   1340 #define BNX_MISC_COMMAND_PCIE_LINK_IN_L23		 (1L<<27)
   1341 #define BNX_MISC_COMMAND_PCIE_DIS			 (1L<<28)
   1342 
   1343 
   1344 #define BNX_MISC_CFG					0x00000804
   1345 #define BNX_MISC_CFG_PCI_GRC_TMOUT			 (1L<<0)
   1346 #define BNX_MISC_CFG_NVM_WR_EN				 (0x3L<<1)
   1347 #define BNX_MISC_CFG_NVM_WR_EN_PROTECT			 (0L<<1)
   1348 #define BNX_MISC_CFG_NVM_WR_EN_PCI			 (1L<<1)
   1349 #define BNX_MISC_CFG_NVM_WR_EN_ALLOW			 (2L<<1)
   1350 #define BNX_MISC_CFG_NVM_WR_EN_ALLOW2			 (3L<<1)
   1351 #define BNX_MISC_CFG_BIST_EN				 (1L<<3)
   1352 #define BNX_MISC_CFG_CK25_OUT_ALT_SRC			 (1L<<4)
   1353 #define BNX_MISC_CFG_BYPASS_BSCAN			 (1L<<5)
   1354 #define BNX_MISC_CFG_BYPASS_EJTAG			 (1L<<6)
   1355 #define BNX_MISC_CFG_CLK_CTL_OVERRIDE			 (1L<<7)
   1356 #define BNX_MISC_CFG_LEDMODE				 (0x3L<<8)
   1357 #define BNX_MISC_CFG_LEDMODE_MAC			 (0L<<8)
   1358 #define BNX_MISC_CFG_LEDMODE_GPHY1			 (1L<<8)
   1359 #define BNX_MISC_CFG_LEDMODE_GPHY2			 (2L<<8)
   1360 
   1361 #define BNX_MISC_ID					0x00000808
   1362 #define BNX_MISC_ID_BOND_ID				 (0xfL<<0)
   1363 #define BNX_MISC_ID_CHIP_METAL				 (0xffL<<4)
   1364 #define BNX_MISC_ID_CHIP_REV				 (0xfL<<12)
   1365 #define BNX_MISC_ID_CHIP_NUM				 (0xffffL<<16)
   1366 
   1367 #define BNX_MISC_ENABLE_STATUS_BITS			0x0000080c
   1368 #define BNX_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1369 #define BNX_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1370 #define BNX_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1371 #define BNX_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1372 #define BNX_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE	 (1L<<4)
   1373 #define BNX_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1374 #define BNX_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1375 #define BNX_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1376 #define BNX_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1377 #define BNX_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE	 (1L<<9)
   1378 #define BNX_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1379 #define BNX_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1380 #define BNX_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1381 #define BNX_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1382 #define BNX_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1383 #define BNX_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE	 (1L<<15)
   1384 #define BNX_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1385 #define BNX_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE	 (1L<<17)
   1386 #define BNX_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE	 (1L<<18)
   1387 #define BNX_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1388 #define BNX_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1389 #define BNX_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE	 (1L<<21)
   1390 #define BNX_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1391 #define BNX_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1392 #define BNX_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1393 #define BNX_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE	 (1L<<25)
   1394 #define BNX_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1395 #define BNX_MISC_ENABLE_STATUS_BITS_UMP_ENABLE		 (1L<<27)
   1396 
   1397 #define BNX_MISC_ENABLE_SET_BITS			0x00000810
   1398 #define BNX_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1399 #define BNX_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1400 #define BNX_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1401 #define BNX_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1402 #define BNX_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE		 (1L<<4)
   1403 #define BNX_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1404 #define BNX_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1405 #define BNX_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1406 #define BNX_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1407 #define BNX_MISC_ENABLE_SET_BITS_EMAC_ENABLE		 (1L<<9)
   1408 #define BNX_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1409 #define BNX_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1410 #define BNX_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1411 #define BNX_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1412 #define BNX_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1413 #define BNX_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE		 (1L<<15)
   1414 #define BNX_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1415 #define BNX_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE		 (1L<<17)
   1416 #define BNX_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE	 (1L<<18)
   1417 #define BNX_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1418 #define BNX_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1419 #define BNX_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE	 (1L<<21)
   1420 #define BNX_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1421 #define BNX_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1422 #define BNX_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1423 #define BNX_MISC_ENABLE_SET_BITS_TIMER_ENABLE		 (1L<<25)
   1424 #define BNX_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1425 #define BNX_MISC_ENABLE_SET_BITS_UMP_ENABLE		 (1L<<27)
   1426 
   1427 #define BNX_MISC_ENABLE_DEFAULT				0x05ffffff
   1428 #define BNX_MISC_ENABLE_DEFAULT_XI			0x17ffffff
   1429 
   1430 #define BNX_MISC_ENABLE_CLR_BITS			0x00000814
   1431 #define BNX_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1432 #define BNX_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1433 #define BNX_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1434 #define BNX_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1435 #define BNX_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE		 (1L<<4)
   1436 #define BNX_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1437 #define BNX_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1438 #define BNX_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1439 #define BNX_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1440 #define BNX_MISC_ENABLE_CLR_BITS_EMAC_ENABLE		 (1L<<9)
   1441 #define BNX_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1442 #define BNX_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1443 #define BNX_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE	 (1L<<12)
   1444 #define BNX_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1445 #define BNX_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1446 #define BNX_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE		 (1L<<15)
   1447 #define BNX_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1448 #define BNX_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE		 (1L<<17)
   1449 #define BNX_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE	 (1L<<18)
   1450 #define BNX_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1451 #define BNX_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1452 #define BNX_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE	 (1L<<21)
   1453 #define BNX_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1454 #define BNX_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1455 #define BNX_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1456 #define BNX_MISC_ENABLE_CLR_BITS_TIMER_ENABLE		 (1L<<25)
   1457 #define BNX_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1458 #define BNX_MISC_ENABLE_CLR_BITS_UMP_ENABLE		 (1L<<27)
   1459 
   1460 #define BNX_MISC_CLOCK_CONTROL_BITS			0x00000818
   1461 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
   1462 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
   1463 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
   1464 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
   1465 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
   1466 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
   1467 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
   1468 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
   1469 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
   1470 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
   1471 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
   1472 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
   1473 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
   1474 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
   1475 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
   1476 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
   1477 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
   1478 #define BNX_MISC_CLOCK_CONTROL_BITS_PLAY_DEAD		 (1L<<11)
   1479 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
   1480 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
   1481 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
   1482 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
   1483 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
   1484 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
   1485 #define BNX_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
   1486 #define BNX_MISC_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
   1487 #define BNX_MISC_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
   1488 #define BNX_MISC_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
   1489 #define BNX_MISC_CLOCK_CONTROL_BITS_RESERVED		 (0xfffL<<20)
   1490 
   1491 #define BNX_MISC_GPIO					0x0000081c
   1492 #define BNX_MISC_GPIO_VALUE				 (0xffL<<0)
   1493 #define BNX_MISC_GPIO_SET				 (0xffL<<8)
   1494 #define BNX_MISC_GPIO_CLR				 (0xffL<<16)
   1495 #define BNX_MISC_GPIO_FLOAT				 (0xffL<<24)
   1496 
   1497 #define BNX_MISC_GPIO_INT				0x00000820
   1498 #define BNX_MISC_GPIO_INT_INT_STATE			 (0xfL<<0)
   1499 #define BNX_MISC_GPIO_INT_OLD_VALUE			 (0xfL<<8)
   1500 #define BNX_MISC_GPIO_INT_OLD_SET			 (0xfL<<16)
   1501 #define BNX_MISC_GPIO_INT_OLD_CLR			 (0xfL<<24)
   1502 
   1503 #define BNX_MISC_CONFIG_LFSR				0x00000824
   1504 #define BNX_MISC_CONFIG_LFSR_DIV			 (0xffffL<<0)
   1505 
   1506 #define BNX_MISC_LFSR_MASK_BITS			0x00000828
   1507 #define BNX_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
   1508 #define BNX_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE	 (1L<<1)
   1509 #define BNX_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
   1510 #define BNX_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
   1511 #define BNX_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE		 (1L<<4)
   1512 #define BNX_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
   1513 #define BNX_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
   1514 #define BNX_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
   1515 #define BNX_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
   1516 #define BNX_MISC_LFSR_MASK_BITS_EMAC_ENABLE		 (1L<<9)
   1517 #define BNX_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
   1518 #define BNX_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
   1519 #define BNX_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE		 (1L<<12)
   1520 #define BNX_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
   1521 #define BNX_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
   1522 #define BNX_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE		 (1L<<15)
   1523 #define BNX_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
   1524 #define BNX_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE		 (1L<<17)
   1525 #define BNX_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE	 (1L<<18)
   1526 #define BNX_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
   1527 #define BNX_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
   1528 #define BNX_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE		 (1L<<21)
   1529 #define BNX_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
   1530 #define BNX_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
   1531 #define BNX_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
   1532 #define BNX_MISC_LFSR_MASK_BITS_TIMER_ENABLE		 (1L<<25)
   1533 #define BNX_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
   1534 #define BNX_MISC_LFSR_MASK_BITS_UMP_ENABLE		 (1L<<27)
   1535 
   1536 #define BNX_MISC_ARB_REQ0				0x0000082c
   1537 #define BNX_MISC_ARB_REQ1				0x00000830
   1538 #define BNX_MISC_ARB_REQ2				0x00000834
   1539 #define BNX_MISC_ARB_REQ3				0x00000838
   1540 #define BNX_MISC_ARB_REQ4				0x0000083c
   1541 #define BNX_MISC_ARB_FREE0				0x00000840
   1542 #define BNX_MISC_ARB_FREE1				0x00000844
   1543 #define BNX_MISC_ARB_FREE2				0x00000848
   1544 #define BNX_MISC_ARB_FREE3				0x0000084c
   1545 #define BNX_MISC_ARB_FREE4				0x00000850
   1546 #define BNX_MISC_ARB_REQ_STATUS0			0x00000854
   1547 #define BNX_MISC_ARB_REQ_STATUS1			0x00000858
   1548 #define BNX_MISC_ARB_REQ_STATUS2			0x0000085c
   1549 #define BNX_MISC_ARB_REQ_STATUS3			0x00000860
   1550 #define BNX_MISC_ARB_REQ_STATUS4			0x00000864
   1551 #define BNX_MISC_ARB_GNT0				0x00000868
   1552 #define BNX_MISC_ARB_GNT0_0				 (0x7L<<0)
   1553 #define BNX_MISC_ARB_GNT0_1				 (0x7L<<4)
   1554 #define BNX_MISC_ARB_GNT0_2				 (0x7L<<8)
   1555 #define BNX_MISC_ARB_GNT0_3				 (0x7L<<12)
   1556 #define BNX_MISC_ARB_GNT0_4				 (0x7L<<16)
   1557 #define BNX_MISC_ARB_GNT0_5				 (0x7L<<20)
   1558 #define BNX_MISC_ARB_GNT0_6				 (0x7L<<24)
   1559 #define BNX_MISC_ARB_GNT0_7				 (0x7L<<28)
   1560 
   1561 #define BNX_MISC_ARB_GNT1				0x0000086c
   1562 #define BNX_MISC_ARB_GNT1_8				 (0x7L<<0)
   1563 #define BNX_MISC_ARB_GNT1_9				 (0x7L<<4)
   1564 #define BNX_MISC_ARB_GNT1_10				 (0x7L<<8)
   1565 #define BNX_MISC_ARB_GNT1_11				 (0x7L<<12)
   1566 #define BNX_MISC_ARB_GNT1_12				 (0x7L<<16)
   1567 #define BNX_MISC_ARB_GNT1_13				 (0x7L<<20)
   1568 #define BNX_MISC_ARB_GNT1_14				 (0x7L<<24)
   1569 #define BNX_MISC_ARB_GNT1_15				 (0x7L<<28)
   1570 
   1571 #define BNX_MISC_ARB_GNT2				0x00000870
   1572 #define BNX_MISC_ARB_GNT2_16				 (0x7L<<0)
   1573 #define BNX_MISC_ARB_GNT2_17				 (0x7L<<4)
   1574 #define BNX_MISC_ARB_GNT2_18				 (0x7L<<8)
   1575 #define BNX_MISC_ARB_GNT2_19				 (0x7L<<12)
   1576 #define BNX_MISC_ARB_GNT2_20				 (0x7L<<16)
   1577 #define BNX_MISC_ARB_GNT2_21				 (0x7L<<20)
   1578 #define BNX_MISC_ARB_GNT2_22				 (0x7L<<24)
   1579 #define BNX_MISC_ARB_GNT2_23				 (0x7L<<28)
   1580 
   1581 #define BNX_MISC_ARB_GNT3				0x00000874
   1582 #define BNX_MISC_ARB_GNT3_24				 (0x7L<<0)
   1583 #define BNX_MISC_ARB_GNT3_25				 (0x7L<<4)
   1584 #define BNX_MISC_ARB_GNT3_26				 (0x7L<<8)
   1585 #define BNX_MISC_ARB_GNT3_27				 (0x7L<<12)
   1586 #define BNX_MISC_ARB_GNT3_28				 (0x7L<<16)
   1587 #define BNX_MISC_ARB_GNT3_29				 (0x7L<<20)
   1588 #define BNX_MISC_ARB_GNT3_30				 (0x7L<<24)
   1589 #define BNX_MISC_ARB_GNT3_31				 (0x7L<<28)
   1590 
   1591 #define BNX_MISC_PRBS_CONTROL				0x00000878
   1592 #define BNX_MISC_PRBS_CONTROL_EN			 (1L<<0)
   1593 #define BNX_MISC_PRBS_CONTROL_RSTB			 (1L<<1)
   1594 #define BNX_MISC_PRBS_CONTROL_INV			 (1L<<2)
   1595 #define BNX_MISC_PRBS_CONTROL_ERR_CLR			 (1L<<3)
   1596 #define BNX_MISC_PRBS_CONTROL_ORDER			 (0x3L<<4)
   1597 #define BNX_MISC_PRBS_CONTROL_ORDER_7TH		 (0L<<4)
   1598 #define BNX_MISC_PRBS_CONTROL_ORDER_15TH		 (1L<<4)
   1599 #define BNX_MISC_PRBS_CONTROL_ORDER_23RD		 (2L<<4)
   1600 #define BNX_MISC_PRBS_CONTROL_ORDER_31ST		 (3L<<4)
   1601 
   1602 #define BNX_MISC_PRBS_STATUS				0x0000087c
   1603 #define BNX_MISC_PRBS_STATUS_LOCK			 (1L<<0)
   1604 #define BNX_MISC_PRBS_STATUS_STKY			 (1L<<1)
   1605 #define BNX_MISC_PRBS_STATUS_ERRORS			 (0x3fffL<<2)
   1606 #define BNX_MISC_PRBS_STATUS_STATE			 (0xfL<<16)
   1607 
   1608 #define BNX_MISC_SM_ASF_CONTROL			0x00000880
   1609 #define BNX_MISC_SM_ASF_CONTROL_ASF_RST		 (1L<<0)
   1610 #define BNX_MISC_SM_ASF_CONTROL_TSC_EN			 (1L<<1)
   1611 #define BNX_MISC_SM_ASF_CONTROL_WG_TO			 (1L<<2)
   1612 #define BNX_MISC_SM_ASF_CONTROL_HB_TO			 (1L<<3)
   1613 #define BNX_MISC_SM_ASF_CONTROL_PA_TO			 (1L<<4)
   1614 #define BNX_MISC_SM_ASF_CONTROL_PL_TO			 (1L<<5)
   1615 #define BNX_MISC_SM_ASF_CONTROL_RT_TO			 (1L<<6)
   1616 #define BNX_MISC_SM_ASF_CONTROL_SMB_EVENT		 (1L<<7)
   1617 #define BNX_MISC_SM_ASF_CONTROL_RES			 (0xfL<<8)
   1618 #define BNX_MISC_SM_ASF_CONTROL_SMB_EN			 (1L<<12)
   1619 #define BNX_MISC_SM_ASF_CONTROL_SMB_BB_EN		 (1L<<13)
   1620 #define BNX_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT	 (1L<<14)
   1621 #define BNX_MISC_SM_ASF_CONTROL_SMB_AUTOREAD		 (1L<<15)
   1622 #define BNX_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1		 (0x3fL<<16)
   1623 #define BNX_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2		 (0x3fL<<24)
   1624 #define BNX_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0	 (1L<<30)
   1625 #define BNX_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN		 (1L<<31)
   1626 
   1627 #define BNX_MISC_SMB_IN				0x00000884
   1628 #define BNX_MISC_SMB_IN_DAT_IN				 (0xffL<<0)
   1629 #define BNX_MISC_SMB_IN_RDY				 (1L<<8)
   1630 #define BNX_MISC_SMB_IN_DONE				 (1L<<9)
   1631 #define BNX_MISC_SMB_IN_FIRSTBYTE			 (1L<<10)
   1632 #define BNX_MISC_SMB_IN_STATUS				 (0x7L<<11)
   1633 #define BNX_MISC_SMB_IN_STATUS_OK			 (0x0L<<11)
   1634 #define BNX_MISC_SMB_IN_STATUS_PEC			 (0x1L<<11)
   1635 #define BNX_MISC_SMB_IN_STATUS_OFLOW			 (0x2L<<11)
   1636 #define BNX_MISC_SMB_IN_STATUS_STOP			 (0x3L<<11)
   1637 #define BNX_MISC_SMB_IN_STATUS_TIMEOUT			 (0x4L<<11)
   1638 
   1639 #define BNX_MISC_SMB_OUT				0x00000888
   1640 #define BNX_MISC_SMB_OUT_DAT_OUT			 (0xffL<<0)
   1641 #define BNX_MISC_SMB_OUT_RDY				 (1L<<8)
   1642 #define BNX_MISC_SMB_OUT_START				 (1L<<9)
   1643 #define BNX_MISC_SMB_OUT_LAST				 (1L<<10)
   1644 #define BNX_MISC_SMB_OUT_ACC_TYPE			 (1L<<11)
   1645 #define BNX_MISC_SMB_OUT_ENB_PEC			 (1L<<12)
   1646 #define BNX_MISC_SMB_OUT_GET_RX_LEN			 (1L<<13)
   1647 #define BNX_MISC_SMB_OUT_SMB_READ_LEN			 (0x3fL<<14)
   1648 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS		 (0xfL<<20)
   1649 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_OK		 (0L<<20)
   1650 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK	 (1L<<20)
   1651 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK	 (9L<<20)
   1652 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW		 (2L<<20)
   1653 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_STOP		 (3L<<20)
   1654 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT	 (4L<<20)
   1655 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST	 (5L<<20)
   1656 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST	 (0xdL<<20)
   1657 #define BNX_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK		 (0x6L<<20)
   1658 #define BNX_MISC_SMB_OUT_SMB_OUT_SLAVEMODE		 (1L<<24)
   1659 #define BNX_MISC_SMB_OUT_SMB_OUT_DAT_EN		 (1L<<25)
   1660 #define BNX_MISC_SMB_OUT_SMB_OUT_DAT_IN		 (1L<<26)
   1661 #define BNX_MISC_SMB_OUT_SMB_OUT_CLK_EN		 (1L<<27)
   1662 #define BNX_MISC_SMB_OUT_SMB_OUT_CLK_IN		 (1L<<28)
   1663 
   1664 #define BNX_MISC_SMB_WATCHDOG				0x0000088c
   1665 #define BNX_MISC_SMB_WATCHDOG_WATCHDOG			 (0xffffL<<0)
   1666 
   1667 #define BNX_MISC_SMB_HEARTBEAT				0x00000890
   1668 #define BNX_MISC_SMB_HEARTBEAT_HEARTBEAT		 (0xffffL<<0)
   1669 
   1670 #define BNX_MISC_SMB_POLL_ASF				0x00000894
   1671 #define BNX_MISC_SMB_POLL_ASF_POLL_ASF			 (0xffffL<<0)
   1672 
   1673 #define BNX_MISC_SMB_POLL_LEGACY			0x00000898
   1674 #define BNX_MISC_SMB_POLL_LEGACY_POLL_LEGACY		 (0xffffL<<0)
   1675 
   1676 #define BNX_MISC_SMB_RETRAN				0x0000089c
   1677 #define BNX_MISC_SMB_RETRAN_RETRAN			 (0xffL<<0)
   1678 
   1679 #define BNX_MISC_SMB_TIMESTAMP				0x000008a0
   1680 #define BNX_MISC_SMB_TIMESTAMP_TIMESTAMP		 (0xffffffffL<<0)
   1681 
   1682 #define BNX_MISC_PERR_ENA0				0x000008a4
   1683 #define BNX_MISC_PERR_ENA0_COM_MISC_CTXC		 (1L<<0)
   1684 #define BNX_MISC_PERR_ENA0_COM_MISC_REGF		 (1L<<1)
   1685 #define BNX_MISC_PERR_ENA0_COM_MISC_SCPAD		 (1L<<2)
   1686 #define BNX_MISC_PERR_ENA0_CP_MISC_CTXC		 (1L<<3)
   1687 #define BNX_MISC_PERR_ENA0_CP_MISC_REGF		 (1L<<4)
   1688 #define BNX_MISC_PERR_ENA0_CP_MISC_SCPAD		 (1L<<5)
   1689 #define BNX_MISC_PERR_ENA0_CS_MISC_TMEM		 (1L<<6)
   1690 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM0		 (1L<<7)
   1691 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM1		 (1L<<8)
   1692 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM2		 (1L<<9)
   1693 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM3		 (1L<<10)
   1694 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM4		 (1L<<11)
   1695 #define BNX_MISC_PERR_ENA0_CTX_MISC_ACCM5		 (1L<<12)
   1696 #define BNX_MISC_PERR_ENA0_CTX_MISC_PGTBL		 (1L<<13)
   1697 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR0		 (1L<<14)
   1698 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR1		 (1L<<15)
   1699 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR2		 (1L<<16)
   1700 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR3		 (1L<<17)
   1701 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DR4		 (1L<<18)
   1702 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW0		 (1L<<19)
   1703 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW1		 (1L<<20)
   1704 #define BNX_MISC_PERR_ENA0_DMAE_MISC_DW2		 (1L<<21)
   1705 #define BNX_MISC_PERR_ENA0_HC_MISC_DMA			 (1L<<22)
   1706 #define BNX_MISC_PERR_ENA0_MCP_MISC_REGF		 (1L<<23)
   1707 #define BNX_MISC_PERR_ENA0_MCP_MISC_SCPAD		 (1L<<24)
   1708 #define BNX_MISC_PERR_ENA0_MQ_MISC_CTX			 (1L<<25)
   1709 #define BNX_MISC_PERR_ENA0_RBDC_MISC			 (1L<<26)
   1710 #define BNX_MISC_PERR_ENA0_RBUF_MISC_MB		 (1L<<27)
   1711 #define BNX_MISC_PERR_ENA0_RBUF_MISC_PTR		 (1L<<28)
   1712 #define BNX_MISC_PERR_ENA0_RDE_MISC_RPC		 (1L<<29)
   1713 #define BNX_MISC_PERR_ENA0_RDE_MISC_RPM		 (1L<<30)
   1714 #define BNX_MISC_PERR_ENA0_RV2P_MISC_CB0REGS		 (1L<<31)
   1715 
   1716 #define BNX_MISC_PERR_ENA1				0x000008a8
   1717 #define BNX_MISC_PERR_ENA1_RV2P_MISC_CB1REGS		 (1L<<0)
   1718 #define BNX_MISC_PERR_ENA1_RV2P_MISC_P1IRAM		 (1L<<1)
   1719 #define BNX_MISC_PERR_ENA1_RV2P_MISC_P2IRAM		 (1L<<2)
   1720 #define BNX_MISC_PERR_ENA1_RXP_MISC_CTXC		 (1L<<3)
   1721 #define BNX_MISC_PERR_ENA1_RXP_MISC_REGF		 (1L<<4)
   1722 #define BNX_MISC_PERR_ENA1_RXP_MISC_SCPAD		 (1L<<5)
   1723 #define BNX_MISC_PERR_ENA1_RXP_MISC_RBUFC		 (1L<<6)
   1724 #define BNX_MISC_PERR_ENA1_TBDC_MISC			 (1L<<7)
   1725 #define BNX_MISC_PERR_ENA1_TDMA_MISC			 (1L<<8)
   1726 #define BNX_MISC_PERR_ENA1_THBUF_MISC_MB0		 (1L<<9)
   1727 #define BNX_MISC_PERR_ENA1_THBUF_MISC_MB1		 (1L<<10)
   1728 #define BNX_MISC_PERR_ENA1_TPAT_MISC_REGF		 (1L<<11)
   1729 #define BNX_MISC_PERR_ENA1_TPAT_MISC_SCPAD		 (1L<<12)
   1730 #define BNX_MISC_PERR_ENA1_TPBUF_MISC_MB		 (1L<<13)
   1731 #define BNX_MISC_PERR_ENA1_TSCH_MISC_LR		 (1L<<14)
   1732 #define BNX_MISC_PERR_ENA1_TXP_MISC_CTXC		 (1L<<15)
   1733 #define BNX_MISC_PERR_ENA1_TXP_MISC_REGF		 (1L<<16)
   1734 #define BNX_MISC_PERR_ENA1_TXP_MISC_SCPAD		 (1L<<17)
   1735 #define BNX_MISC_PERR_ENA1_UMP_MISC_FIORX		 (1L<<18)
   1736 #define BNX_MISC_PERR_ENA1_UMP_MISC_FIOTX		 (1L<<19)
   1737 #define BNX_MISC_PERR_ENA1_UMP_MISC_RX			 (1L<<20)
   1738 #define BNX_MISC_PERR_ENA1_UMP_MISC_TX			 (1L<<21)
   1739 #define BNX_MISC_PERR_ENA1_RDMAQ_MISC			 (1L<<22)
   1740 #define BNX_MISC_PERR_ENA1_CSQ_MISC			 (1L<<23)
   1741 #define BNX_MISC_PERR_ENA1_CPQ_MISC			 (1L<<24)
   1742 #define BNX_MISC_PERR_ENA1_MCPQ_MISC			 (1L<<25)
   1743 #define BNX_MISC_PERR_ENA1_RV2PMQ_MISC			 (1L<<26)
   1744 #define BNX_MISC_PERR_ENA1_RV2PPQ_MISC			 (1L<<27)
   1745 #define BNX_MISC_PERR_ENA1_RV2PTQ_MISC			 (1L<<28)
   1746 #define BNX_MISC_PERR_ENA1_RXPQ_MISC			 (1L<<29)
   1747 #define BNX_MISC_PERR_ENA1_RXPCQ_MISC			 (1L<<30)
   1748 #define BNX_MISC_PERR_ENA1_RLUPQ_MISC			 (1L<<31)
   1749 
   1750 #define BNX_MISC_PERR_ENA2				0x000008ac
   1751 #define BNX_MISC_PERR_ENA2_COMQ_MISC			 (1L<<0)
   1752 #define BNX_MISC_PERR_ENA2_COMXQ_MISC			 (1L<<1)
   1753 #define BNX_MISC_PERR_ENA2_COMTQ_MISC			 (1L<<2)
   1754 #define BNX_MISC_PERR_ENA2_TSCHQ_MISC			 (1L<<3)
   1755 #define BNX_MISC_PERR_ENA2_TBDRQ_MISC			 (1L<<4)
   1756 #define BNX_MISC_PERR_ENA2_TXPQ_MISC			 (1L<<5)
   1757 #define BNX_MISC_PERR_ENA2_TDMAQ_MISC			 (1L<<6)
   1758 #define BNX_MISC_PERR_ENA2_TPATQ_MISC			 (1L<<7)
   1759 #define BNX_MISC_PERR_ENA2_TASQ_MISC			 (1L<<8)
   1760 
   1761 #define BNX_MISC_DEBUG_VECTOR_SEL			0x000008b0
   1762 #define BNX_MISC_DEBUG_VECTOR_SEL_0			 (0xfffL<<0)
   1763 #define BNX_MISC_DEBUG_VECTOR_SEL_1			 (0xfffL<<12)
   1764 
   1765 #define BNX_MISC_VREG_CONTROL				0x000008b4
   1766 #define BNX_MISC_VREG_CONTROL_1_2			 (0xfL<<0)
   1767 #define BNX_MISC_VREG_CONTROL_2_5			 (0xfL<<4)
   1768 
   1769 #define BNX_MISC_FINAL_CLK_CTL_VAL			0x000008b8
   1770 #define BNX_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL	 (0x3ffffffL<<6)
   1771 
   1772 #define BNX_MISC_NEW_CORE_CTL				0x000008c8
   1773 #define BNX_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS	 (1L<<0)
   1774 #define BNX_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ		 (1L<<1)
   1775 #define BNX_MISC_NEW_CORE_CTL_DMA_ENABLE		 (1L<<16)
   1776 #define BNX_MISC_NEW_CORE_CTL_RESERVED_CMN		 (0x3fffL<<2)
   1777 #define BNX_MISC_NEW_CORE_CTL_RESERVED_TC		 (0xffffL<<16)
   1778 
   1779 #define BNX_MISC_DUAL_MEDIA_CTRL			0x000008ec
   1780 #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID		 (0xffL<<0)
   1781 #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_X		 (0L<<0)
   1782 #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_C		 (3L<<0)
   1783 #define BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_S		 (12L<<0)
   1784 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP	 (0x7L<<8)
   1785 #define BNX_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN		 (1L<<11)
   1786 #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET	 (1L<<12)
   1787 #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET	 (1L<<13)
   1788 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET		 (1L<<14)
   1789 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET		 (1L<<15)
   1790 #define BNX_MISC_DUAL_MEDIA_CTRL_LCPLL_RST		 (1L<<16)
   1791 #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES1_RST		 (1L<<17)
   1792 #define BNX_MISC_DUAL_MEDIA_CTRL_SERDES0_RST		 (1L<<18)
   1793 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY1_RST		 (1L<<19)
   1794 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY0_RST		 (1L<<20)
   1795 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL		 (0x7L<<21)
   1796 #define BNX_MISC_DUAL_MEDIA_CTRL_PORT_SWAP		 (1L<<24)
   1797 #define BNX_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE	 (1L<<25)
   1798 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ	 (0xfL<<26)
   1799 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ	 (1L<<26)
   1800 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ	 (2L<<26)
   1801 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ	 (4L<<26)
   1802 #define BNX_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ	 (8L<<26)
   1803 
   1804 #define BNX_MISC_UNUSED0				0x000008bc
   1805 
   1806 
   1807 /*
   1808  *  nvm_reg definition
   1809  *  offset: 0x6400
   1810  */
   1811 #define BNX_NVM_COMMAND				0x00006400
   1812 #define BNX_NVM_COMMAND_RST				 (1L<<0)
   1813 #define BNX_NVM_COMMAND_DONE				 (1L<<3)
   1814 #define BNX_NVM_COMMAND_DOIT				 (1L<<4)
   1815 #define BNX_NVM_COMMAND_WR				 (1L<<5)
   1816 #define BNX_NVM_COMMAND_ERASE				 (1L<<6)
   1817 #define BNX_NVM_COMMAND_FIRST				 (1L<<7)
   1818 #define BNX_NVM_COMMAND_LAST				 (1L<<8)
   1819 #define BNX_NVM_COMMAND_WREN				 (1L<<16)
   1820 #define BNX_NVM_COMMAND_WRDI				 (1L<<17)
   1821 #define BNX_NVM_COMMAND_EWSR				 (1L<<18)
   1822 #define BNX_NVM_COMMAND_WRSR				 (1L<<19)
   1823 
   1824 #define BNX_NVM_STATUS					0x00006404
   1825 #define BNX_NVM_STATUS_PI_FSM_STATE			 (0xfL<<0)
   1826 #define BNX_NVM_STATUS_EE_FSM_STATE			 (0xfL<<4)
   1827 #define BNX_NVM_STATUS_EQ_FSM_STATE			 (0xfL<<8)
   1828 
   1829 #define BNX_NVM_WRITE					0x00006408
   1830 #define BNX_NVM_WRITE_NVM_WRITE_VALUE			 (0xffffffffL<<0)
   1831 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG		 (0L<<0)
   1832 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_EECLK		 (1L<<0)
   1833 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_EEDATA		 (2L<<0)
   1834 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SCLK		 (4L<<0)
   1835 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_CS_B		 (8L<<0)
   1836 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SO		 (16L<<0)
   1837 #define BNX_NVM_WRITE_NVM_WRITE_VALUE_SI		 (32L<<0)
   1838 
   1839 #define BNX_NVM_ADDR					0x0000640c
   1840 #define BNX_NVM_ADDR_NVM_ADDR_VALUE			 (0xffffffL<<0)
   1841 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG		 (0L<<0)
   1842 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_EECLK		 (1L<<0)
   1843 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_EEDATA		 (2L<<0)
   1844 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SCLK		 (4L<<0)
   1845 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_CS_B		 (8L<<0)
   1846 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SO			 (16L<<0)
   1847 #define BNX_NVM_ADDR_NVM_ADDR_VALUE_SI			 (32L<<0)
   1848 
   1849 #define BNX_NVM_READ					0x00006410
   1850 #define BNX_NVM_READ_NVM_READ_VALUE			 (0xffffffffL<<0)
   1851 #define BNX_NVM_READ_NVM_READ_VALUE_BIT_BANG		 (0L<<0)
   1852 #define BNX_NVM_READ_NVM_READ_VALUE_EECLK		 (1L<<0)
   1853 #define BNX_NVM_READ_NVM_READ_VALUE_EEDATA		 (2L<<0)
   1854 #define BNX_NVM_READ_NVM_READ_VALUE_SCLK		 (4L<<0)
   1855 #define BNX_NVM_READ_NVM_READ_VALUE_CS_B		 (8L<<0)
   1856 #define BNX_NVM_READ_NVM_READ_VALUE_SO			 (16L<<0)
   1857 #define BNX_NVM_READ_NVM_READ_VALUE_SI			 (32L<<0)
   1858 
   1859 #define BNX_NVM_CFG1					0x00006414
   1860 #define BNX_NVM_CFG1_FLASH_MODE			 (1L<<0)
   1861 #define BNX_NVM_CFG1_BUFFER_MODE			 (1L<<1)
   1862 #define BNX_NVM_CFG1_PASS_MODE				 (1L<<2)
   1863 #define BNX_NVM_CFG1_BITBANG_MODE			 (1L<<3)
   1864 #define BNX_NVM_CFG1_STATUS_BIT			 (0x7L<<4)
   1865 #define BNX_NVM_CFG1_STATUS_BIT_FLASH_RDY		 (0L<<4)
   1866 #define BNX_NVM_CFG1_STATUS_BIT_BUFFER_RDY		 (7L<<4)
   1867 #define BNX_NVM_CFG1_SPI_CLK_DIV			 (0xfL<<7)
   1868 #define BNX_NVM_CFG1_SEE_CLK_DIV			 (0x7ffL<<11)
   1869 #define BNX_NVM_CFG1_PROTECT_MODE			 (1L<<24)
   1870 #define BNX_NVM_CFG1_FLASH_SIZE			 (1L<<25)
   1871 #define BNX_NVM_CFG1_COMPAT_BYPASSS			 (1L<<31)
   1872 
   1873 #define BNX_NVM_CFG2					0x00006418
   1874 #define BNX_NVM_CFG2_ERASE_CMD				 (0xffL<<0)
   1875 #define BNX_NVM_CFG2_DUMMY				 (0xffL<<8)
   1876 #define BNX_NVM_CFG2_STATUS_CMD			 (0xffL<<16)
   1877 
   1878 #define BNX_NVM_CFG3					0x0000641c
   1879 #define BNX_NVM_CFG3_BUFFER_RD_CMD			 (0xffL<<0)
   1880 #define BNX_NVM_CFG3_WRITE_CMD				 (0xffL<<8)
   1881 #define BNX_NVM_CFG3_BUFFER_WRITE_CMD			 (0xffL<<16)
   1882 #define BNX_NVM_CFG3_READ_CMD				 (0xffL<<24)
   1883 
   1884 #define BNX_NVM_SW_ARB					0x00006420
   1885 #define BNX_NVM_SW_ARB_ARB_REQ_SET0			 (1L<<0)
   1886 #define BNX_NVM_SW_ARB_ARB_REQ_SET1			 (1L<<1)
   1887 #define BNX_NVM_SW_ARB_ARB_REQ_SET2			 (1L<<2)
   1888 #define BNX_NVM_SW_ARB_ARB_REQ_SET3			 (1L<<3)
   1889 #define BNX_NVM_SW_ARB_ARB_REQ_CLR0			 (1L<<4)
   1890 #define BNX_NVM_SW_ARB_ARB_REQ_CLR1			 (1L<<5)
   1891 #define BNX_NVM_SW_ARB_ARB_REQ_CLR2			 (1L<<6)
   1892 #define BNX_NVM_SW_ARB_ARB_REQ_CLR3			 (1L<<7)
   1893 #define BNX_NVM_SW_ARB_ARB_ARB0			 (1L<<8)
   1894 #define BNX_NVM_SW_ARB_ARB_ARB1			 (1L<<9)
   1895 #define BNX_NVM_SW_ARB_ARB_ARB2			 (1L<<10)
   1896 #define BNX_NVM_SW_ARB_ARB_ARB3			 (1L<<11)
   1897 #define BNX_NVM_SW_ARB_REQ0				 (1L<<12)
   1898 #define BNX_NVM_SW_ARB_REQ1				 (1L<<13)
   1899 #define BNX_NVM_SW_ARB_REQ2				 (1L<<14)
   1900 #define BNX_NVM_SW_ARB_REQ3				 (1L<<15)
   1901 
   1902 #define BNX_NVM_ACCESS_ENABLE				0x00006424
   1903 #define BNX_NVM_ACCESS_ENABLE_EN			 (1L<<0)
   1904 #define BNX_NVM_ACCESS_ENABLE_WR_EN			 (1L<<1)
   1905 
   1906 #define BNX_NVM_WRITE1					0x00006428
   1907 #define BNX_NVM_WRITE1_WREN_CMD			 (0xffL<<0)
   1908 #define BNX_NVM_WRITE1_WRDI_CMD			 (0xffL<<8)
   1909 #define BNX_NVM_WRITE1_SR_DATA				 (0xffL<<16)
   1910 
   1911 
   1912 
   1913 /*
   1914  *  dma_reg definition
   1915  *  offset: 0xc00
   1916  */
   1917 #define BNX_DMA_COMMAND				0x00000c00
   1918 #define BNX_DMA_COMMAND_ENABLE				 (1L<<0)
   1919 
   1920 #define BNX_DMA_STATUS					0x00000c04
   1921 #define BNX_DMA_STATUS_PAR_ERROR_STATE			 (1L<<0)
   1922 #define BNX_DMA_STATUS_READ_TRANSFERS_STAT		 (1L<<16)
   1923 #define BNX_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT	 (1L<<17)
   1924 #define BNX_DMA_STATUS_BIG_READ_TRANSFERS_STAT		 (1L<<18)
   1925 #define BNX_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT	 (1L<<19)
   1926 #define BNX_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT	 (1L<<20)
   1927 #define BNX_DMA_STATUS_WRITE_TRANSFERS_STAT		 (1L<<21)
   1928 #define BNX_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<22)
   1929 #define BNX_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT	 (1L<<23)
   1930 #define BNX_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<24)
   1931 #define BNX_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT	 (1L<<25)
   1932 
   1933 #define BNX_DMA_CONFIG					0x00000c08
   1934 #define BNX_DMA_CONFIG_DATA_BYTE_SWAP			 (1L<<0)
   1935 #define BNX_DMA_CONFIG_DATA_WORD_SWAP			 (1L<<1)
   1936 #define BNX_DMA_CONFIG_CNTL_BYTE_SWAP			 (1L<<4)
   1937 #define BNX_DMA_CONFIG_CNTL_WORD_SWAP			 (1L<<5)
   1938 #define BNX_DMA_CONFIG_ONE_DMA				 (1L<<6)
   1939 #define BNX_DMA_CONFIG_CNTL_TWO_DMA			 (1L<<7)
   1940 #define BNX_DMA_CONFIG_CNTL_FPGA_MODE			 (1L<<8)
   1941 #define BNX_DMA_CONFIG_CNTL_PING_PONG_DMA		 (1L<<10)
   1942 #define BNX_DMA_CONFIG_CNTL_PCI_COMP_DLY		 (1L<<11)
   1943 #define BNX_DMA_CONFIG_NO_RCHANS_IN_USE		 (0xfL<<12)
   1944 #define BNX_DMA_CONFIG_NO_WCHANS_IN_USE		 (0xfL<<16)
   1945 #define BNX_DMA_CONFIG_PCI_CLK_CMP_BITS		 (0x7L<<20)
   1946 #define BNX_DMA_CONFIG_PCI_FAST_CLK_CMP		 (1L<<23)
   1947 #define BNX_DMA_CONFIG_BIG_SIZE			 (0xfL<<24)
   1948 #define BNX_DMA_CONFIG_BIG_SIZE_NONE			 (0x0L<<24)
   1949 #define BNX_DMA_CONFIG_BIG_SIZE_64			 (0x1L<<24)
   1950 #define BNX_DMA_CONFIG_BIG_SIZE_128			 (0x2L<<24)
   1951 #define BNX_DMA_CONFIG_BIG_SIZE_256			 (0x4L<<24)
   1952 #define BNX_DMA_CONFIG_BIG_SIZE_512			 (0x8L<<24)
   1953 
   1954 #define BNX_DMA_BLACKOUT				0x00000c0c
   1955 #define BNX_DMA_BLACKOUT_RD_RETRY_BLACKOUT		 (0xffL<<0)
   1956 #define BNX_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT		 (0xffL<<8)
   1957 #define BNX_DMA_BLACKOUT_WR_RETRY_BLACKOUT		 (0xffL<<16)
   1958 
   1959 #define BNX_DMA_RCHAN_STAT				0x00000c30
   1960 #define BNX_DMA_RCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
   1961 #define BNX_DMA_RCHAN_STAT_PAR_ERR_0			 (1L<<3)
   1962 #define BNX_DMA_RCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
   1963 #define BNX_DMA_RCHAN_STAT_PAR_ERR_1			 (1L<<7)
   1964 #define BNX_DMA_RCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
   1965 #define BNX_DMA_RCHAN_STAT_PAR_ERR_2			 (1L<<11)
   1966 #define BNX_DMA_RCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
   1967 #define BNX_DMA_RCHAN_STAT_PAR_ERR_3			 (1L<<15)
   1968 #define BNX_DMA_RCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
   1969 #define BNX_DMA_RCHAN_STAT_PAR_ERR_4			 (1L<<19)
   1970 #define BNX_DMA_RCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
   1971 #define BNX_DMA_RCHAN_STAT_PAR_ERR_5			 (1L<<23)
   1972 #define BNX_DMA_RCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
   1973 #define BNX_DMA_RCHAN_STAT_PAR_ERR_6			 (1L<<27)
   1974 #define BNX_DMA_RCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
   1975 #define BNX_DMA_RCHAN_STAT_PAR_ERR_7			 (1L<<31)
   1976 
   1977 #define BNX_DMA_WCHAN_STAT				0x00000c34
   1978 #define BNX_DMA_WCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
   1979 #define BNX_DMA_WCHAN_STAT_PAR_ERR_0			 (1L<<3)
   1980 #define BNX_DMA_WCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
   1981 #define BNX_DMA_WCHAN_STAT_PAR_ERR_1			 (1L<<7)
   1982 #define BNX_DMA_WCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
   1983 #define BNX_DMA_WCHAN_STAT_PAR_ERR_2			 (1L<<11)
   1984 #define BNX_DMA_WCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
   1985 #define BNX_DMA_WCHAN_STAT_PAR_ERR_3			 (1L<<15)
   1986 #define BNX_DMA_WCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
   1987 #define BNX_DMA_WCHAN_STAT_PAR_ERR_4			 (1L<<19)
   1988 #define BNX_DMA_WCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
   1989 #define BNX_DMA_WCHAN_STAT_PAR_ERR_5			 (1L<<23)
   1990 #define BNX_DMA_WCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
   1991 #define BNX_DMA_WCHAN_STAT_PAR_ERR_6			 (1L<<27)
   1992 #define BNX_DMA_WCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
   1993 #define BNX_DMA_WCHAN_STAT_PAR_ERR_7			 (1L<<31)
   1994 
   1995 #define BNX_DMA_RCHAN_ASSIGNMENT			0x00000c38
   1996 #define BNX_DMA_RCHAN_ASSIGNMENT_0			 (0xfL<<0)
   1997 #define BNX_DMA_RCHAN_ASSIGNMENT_1			 (0xfL<<4)
   1998 #define BNX_DMA_RCHAN_ASSIGNMENT_2			 (0xfL<<8)
   1999 #define BNX_DMA_RCHAN_ASSIGNMENT_3			 (0xfL<<12)
   2000 #define BNX_DMA_RCHAN_ASSIGNMENT_4			 (0xfL<<16)
   2001 #define BNX_DMA_RCHAN_ASSIGNMENT_5			 (0xfL<<20)
   2002 #define BNX_DMA_RCHAN_ASSIGNMENT_6			 (0xfL<<24)
   2003 #define BNX_DMA_RCHAN_ASSIGNMENT_7			 (0xfL<<28)
   2004 
   2005 #define BNX_DMA_WCHAN_ASSIGNMENT			0x00000c3c
   2006 #define BNX_DMA_WCHAN_ASSIGNMENT_0			 (0xfL<<0)
   2007 #define BNX_DMA_WCHAN_ASSIGNMENT_1			 (0xfL<<4)
   2008 #define BNX_DMA_WCHAN_ASSIGNMENT_2			 (0xfL<<8)
   2009 #define BNX_DMA_WCHAN_ASSIGNMENT_3			 (0xfL<<12)
   2010 #define BNX_DMA_WCHAN_ASSIGNMENT_4			 (0xfL<<16)
   2011 #define BNX_DMA_WCHAN_ASSIGNMENT_5			 (0xfL<<20)
   2012 #define BNX_DMA_WCHAN_ASSIGNMENT_6			 (0xfL<<24)
   2013 #define BNX_DMA_WCHAN_ASSIGNMENT_7			 (0xfL<<28)
   2014 
   2015 #define BNX_DMA_RCHAN_STAT_00				0x00000c40
   2016 #define BNX_DMA_RCHAN_STAT_00_RCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
   2017 
   2018 #define BNX_DMA_RCHAN_STAT_01				0x00000c44
   2019 #define BNX_DMA_RCHAN_STAT_01_RCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
   2020 
   2021 #define BNX_DMA_RCHAN_STAT_02				0x00000c48
   2022 #define BNX_DMA_RCHAN_STAT_02_LENGTH			 (0xffffL<<0)
   2023 #define BNX_DMA_RCHAN_STAT_02_WORD_SWAP		 (1L<<16)
   2024 #define BNX_DMA_RCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
   2025 #define BNX_DMA_RCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
   2026 
   2027 #define BNX_DMA_RCHAN_STAT_10				0x00000c4c
   2028 #define BNX_DMA_RCHAN_STAT_11				0x00000c50
   2029 #define BNX_DMA_RCHAN_STAT_12				0x00000c54
   2030 #define BNX_DMA_RCHAN_STAT_20				0x00000c58
   2031 #define BNX_DMA_RCHAN_STAT_21				0x00000c5c
   2032 #define BNX_DMA_RCHAN_STAT_22				0x00000c60
   2033 #define BNX_DMA_RCHAN_STAT_30				0x00000c64
   2034 #define BNX_DMA_RCHAN_STAT_31				0x00000c68
   2035 #define BNX_DMA_RCHAN_STAT_32				0x00000c6c
   2036 #define BNX_DMA_RCHAN_STAT_40				0x00000c70
   2037 #define BNX_DMA_RCHAN_STAT_41				0x00000c74
   2038 #define BNX_DMA_RCHAN_STAT_42				0x00000c78
   2039 #define BNX_DMA_RCHAN_STAT_50				0x00000c7c
   2040 #define BNX_DMA_RCHAN_STAT_51				0x00000c80
   2041 #define BNX_DMA_RCHAN_STAT_52				0x00000c84
   2042 #define BNX_DMA_RCHAN_STAT_60				0x00000c88
   2043 #define BNX_DMA_RCHAN_STAT_61				0x00000c8c
   2044 #define BNX_DMA_RCHAN_STAT_62				0x00000c90
   2045 #define BNX_DMA_RCHAN_STAT_70				0x00000c94
   2046 #define BNX_DMA_RCHAN_STAT_71				0x00000c98
   2047 #define BNX_DMA_RCHAN_STAT_72				0x00000c9c
   2048 #define BNX_DMA_WCHAN_STAT_00				0x00000ca0
   2049 #define BNX_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
   2050 
   2051 #define BNX_DMA_WCHAN_STAT_01				0x00000ca4
   2052 #define BNX_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
   2053 
   2054 #define BNX_DMA_WCHAN_STAT_02				0x00000ca8
   2055 #define BNX_DMA_WCHAN_STAT_02_LENGTH			 (0xffffL<<0)
   2056 #define BNX_DMA_WCHAN_STAT_02_WORD_SWAP		 (1L<<16)
   2057 #define BNX_DMA_WCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
   2058 #define BNX_DMA_WCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
   2059 
   2060 #define BNX_DMA_WCHAN_STAT_10				0x00000cac
   2061 #define BNX_DMA_WCHAN_STAT_11				0x00000cb0
   2062 #define BNX_DMA_WCHAN_STAT_12				0x00000cb4
   2063 #define BNX_DMA_WCHAN_STAT_20				0x00000cb8
   2064 #define BNX_DMA_WCHAN_STAT_21				0x00000cbc
   2065 #define BNX_DMA_WCHAN_STAT_22				0x00000cc0
   2066 #define BNX_DMA_WCHAN_STAT_30				0x00000cc4
   2067 #define BNX_DMA_WCHAN_STAT_31				0x00000cc8
   2068 #define BNX_DMA_WCHAN_STAT_32				0x00000ccc
   2069 #define BNX_DMA_WCHAN_STAT_40				0x00000cd0
   2070 #define BNX_DMA_WCHAN_STAT_41				0x00000cd4
   2071 #define BNX_DMA_WCHAN_STAT_42				0x00000cd8
   2072 #define BNX_DMA_WCHAN_STAT_50				0x00000cdc
   2073 #define BNX_DMA_WCHAN_STAT_51				0x00000ce0
   2074 #define BNX_DMA_WCHAN_STAT_52				0x00000ce4
   2075 #define BNX_DMA_WCHAN_STAT_60				0x00000ce8
   2076 #define BNX_DMA_WCHAN_STAT_61				0x00000cec
   2077 #define BNX_DMA_WCHAN_STAT_62				0x00000cf0
   2078 #define BNX_DMA_WCHAN_STAT_70				0x00000cf4
   2079 #define BNX_DMA_WCHAN_STAT_71				0x00000cf8
   2080 #define BNX_DMA_WCHAN_STAT_72				0x00000cfc
   2081 #define BNX_DMA_ARB_STAT_00				0x00000d00
   2082 #define BNX_DMA_ARB_STAT_00_MASTER			 (0xffffL<<0)
   2083 #define BNX_DMA_ARB_STAT_00_MASTER_ENC			 (0xffL<<16)
   2084 #define BNX_DMA_ARB_STAT_00_CUR_BINMSTR		 (0xffL<<24)
   2085 
   2086 #define BNX_DMA_ARB_STAT_01				0x00000d04
   2087 #define BNX_DMA_ARB_STAT_01_LPR_RPTR			 (0xfL<<0)
   2088 #define BNX_DMA_ARB_STAT_01_LPR_WPTR			 (0xfL<<4)
   2089 #define BNX_DMA_ARB_STAT_01_LPB_RPTR			 (0xfL<<8)
   2090 #define BNX_DMA_ARB_STAT_01_LPB_WPTR			 (0xfL<<12)
   2091 #define BNX_DMA_ARB_STAT_01_HPR_RPTR			 (0xfL<<16)
   2092 #define BNX_DMA_ARB_STAT_01_HPR_WPTR			 (0xfL<<20)
   2093 #define BNX_DMA_ARB_STAT_01_HPB_RPTR			 (0xfL<<24)
   2094 #define BNX_DMA_ARB_STAT_01_HPB_WPTR			 (0xfL<<28)
   2095 
   2096 #define BNX_DMA_FUSE_CTRL0_CMD				0x00000f00
   2097 #define BNX_DMA_FUSE_CTRL0_CMD_PWRUP_DONE		 (1L<<0)
   2098 #define BNX_DMA_FUSE_CTRL0_CMD_SHIFT_DONE		 (1L<<1)
   2099 #define BNX_DMA_FUSE_CTRL0_CMD_SHIFT			 (1L<<2)
   2100 #define BNX_DMA_FUSE_CTRL0_CMD_LOAD			 (1L<<3)
   2101 #define BNX_DMA_FUSE_CTRL0_CMD_SEL			 (0xfL<<8)
   2102 
   2103 #define BNX_DMA_FUSE_CTRL0_DATA			0x00000f04
   2104 #define BNX_DMA_FUSE_CTRL1_CMD				0x00000f08
   2105 #define BNX_DMA_FUSE_CTRL1_CMD_PWRUP_DONE		 (1L<<0)
   2106 #define BNX_DMA_FUSE_CTRL1_CMD_SHIFT_DONE		 (1L<<1)
   2107 #define BNX_DMA_FUSE_CTRL1_CMD_SHIFT			 (1L<<2)
   2108 #define BNX_DMA_FUSE_CTRL1_CMD_LOAD			 (1L<<3)
   2109 #define BNX_DMA_FUSE_CTRL1_CMD_SEL			 (0xfL<<8)
   2110 
   2111 #define BNX_DMA_FUSE_CTRL1_DATA			0x00000f0c
   2112 #define BNX_DMA_FUSE_CTRL2_CMD				0x00000f10
   2113 #define BNX_DMA_FUSE_CTRL2_CMD_PWRUP_DONE		 (1L<<0)
   2114 #define BNX_DMA_FUSE_CTRL2_CMD_SHIFT_DONE		 (1L<<1)
   2115 #define BNX_DMA_FUSE_CTRL2_CMD_SHIFT			 (1L<<2)
   2116 #define BNX_DMA_FUSE_CTRL2_CMD_LOAD			 (1L<<3)
   2117 #define BNX_DMA_FUSE_CTRL2_CMD_SEL			 (0xfL<<8)
   2118 
   2119 #define BNX_DMA_FUSE_CTRL2_DATA			0x00000f14
   2120 
   2121 
   2122 /*
   2123  *  context_reg definition
   2124  *  offset: 0x1000
   2125  */
   2126 #define BNX_CTX_COMMAND					0x00001000
   2127 #define BNX_CTX_COMMAND_ENABLED				 (1L<<0)
   2128 #define BNX_CTX_COMMAND_DISABLE_USAGE_CNT		 (1L<<1)
   2129 #define BNX_CTX_COMMAND_DISABLE_PLRU			 (1L<<2)
   2130 #define BNX_CTX_COMMAND_DISABLE_COMBINE_READ		 (1L<<3)
   2131 #define BNX_CTX_COMMAND_FLUSH_AHEAD			 (0x1fL<<8)
   2132 #define BNX_CTX_COMMAND_MEM_INIT			 (1L<<13)
   2133 #define BNX_CTX_COMMAND_PAGE_SIZE			 (0xfL<<16)
   2134 #define BNX_CTX_COMMAND_PAGE_SIZE_256			 (0L<<16)
   2135 #define BNX_CTX_COMMAND_PAGE_SIZE_512			 (1L<<16)
   2136 #define BNX_CTX_COMMAND_PAGE_SIZE_1K			 (2L<<16)
   2137 #define BNX_CTX_COMMAND_PAGE_SIZE_2K			 (3L<<16)
   2138 #define BNX_CTX_COMMAND_PAGE_SIZE_4K			 (4L<<16)
   2139 #define BNX_CTX_COMMAND_PAGE_SIZE_8K			 (5L<<16)
   2140 #define BNX_CTX_COMMAND_PAGE_SIZE_16K			 (6L<<16)
   2141 #define BNX_CTX_COMMAND_PAGE_SIZE_32K			 (7L<<16)
   2142 #define BNX_CTX_COMMAND_PAGE_SIZE_64K			 (8L<<16)
   2143 #define BNX_CTX_COMMAND_PAGE_SIZE_128K			 (9L<<16)
   2144 #define BNX_CTX_COMMAND_PAGE_SIZE_256K			 (10L<<16)
   2145 #define BNX_CTX_COMMAND_PAGE_SIZE_512K			 (11L<<16)
   2146 #define BNX_CTX_COMMAND_PAGE_SIZE_1M			 (12L<<16)
   2147 
   2148 #define BNX_CTX_STATUS					0x00001004
   2149 #define BNX_CTX_STATUS_LOCK_WAIT			 (1L<<0)
   2150 #define BNX_CTX_STATUS_READ_STAT			 (1L<<16)
   2151 #define BNX_CTX_STATUS_WRITE_STAT			 (1L<<17)
   2152 #define BNX_CTX_STATUS_ACC_STALL_STAT			 (1L<<18)
   2153 #define BNX_CTX_STATUS_LOCK_STALL_STAT			 (1L<<19)
   2154 
   2155 #define BNX_CTX_VIRT_ADDR				0x00001008
   2156 #define BNX_CTX_VIRT_ADDR_VIRT_ADDR			 (0x7fffL<<6)
   2157 
   2158 #define BNX_CTX_PAGE_TBL				0x0000100c
   2159 #define BNX_CTX_PAGE_TBL_PAGE_TBL			 (0x3fffL<<6)
   2160 
   2161 #define BNX_CTX_DATA_ADR				0x00001010
   2162 #define BNX_CTX_DATA_ADR_DATA_ADR			 (0x7ffffL<<2)
   2163 
   2164 #define BNX_CTX_DATA					0x00001014
   2165 #define BNX_CTX_LOCK					0x00001018
   2166 #define BNX_CTX_LOCK_TYPE				 (0x7L<<0)
   2167 #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_VOID		 (0x0L<<0)
   2168 #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE		 (0x7L<<0)
   2169 #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL		 (0x1L<<0)
   2170 #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_TX			 (0x2L<<0)
   2171 #define BNX_CTX_LOCK_TYPE_LOCK_TYPE_TIMER		 (0x4L<<0)
   2172 #define BNX_CTX_LOCK_CID_VALUE				 (0x3fffL<<7)
   2173 #define BNX_CTX_LOCK_GRANTED				 (1L<<26)
   2174 #define BNX_CTX_LOCK_MODE				 (0x7L<<27)
   2175 #define BNX_CTX_LOCK_MODE_UNLOCK			 (0x0L<<27)
   2176 #define BNX_CTX_LOCK_MODE_IMMEDIATE			 (0x1L<<27)
   2177 #define BNX_CTX_LOCK_MODE_SURE				 (0x2L<<27)
   2178 #define BNX_CTX_LOCK_STATUS				 (1L<<30)
   2179 #define BNX_CTX_LOCK_REQ				 (1L<<31)
   2180 
   2181 #define BNX_CTX_CTX_CTRL				0x0000101c
   2182 #define BNX_CTX_CTX_CTRL_CTX_ADDR			(0x7ffffL<<2)
   2183 #define BNX_CTX_CTX_CTRL_MOD_USAGE_CNT			(0x3L<<21)
   2184 #define BNX_CTX_CTX_CTRL_NO_RAM_ACC			(1L<<23)
   2185 #define BNX_CTX_CTX_CTRL_PREFETCH_SIZE			(0x3L<<24)
   2186 #define BNX_CTX_CTX_CTRL_ATTR				(1L<<26)
   2187 #define BNX_CTX_CTX_CTRL_WRITE_REQ			(1L<<30)
   2188 #define BNX_CTX_CTX_CTRL_READ_REQ			(1L<<31)
   2189 
   2190 #define BNX_CTX_CTX_DATA				0x00001020
   2191 
   2192 #define BNX_CTX_ACCESS_STATUS				0x00001040
   2193 #define BNX_CTX_ACCESS_STATUS_MASTERENCODED		 (0xfL<<0)
   2194 #define BNX_CTX_ACCESS_STATUS_ACCESSMEMORYSM		 (0x3L<<10)
   2195 #define BNX_CTX_ACCESS_STATUS_PAGETABLEINITSM		 (0x3L<<12)
   2196 #define BNX_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM	 (0x3L<<14)
   2197 #define BNX_CTX_ACCESS_STATUS_QUALIFIED_REQUEST 	 (0x7ffL<<17)
   2198 #define BNX_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI        (0x1fL<<0)
   2199 #define BNX_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI      (0x1fL<<5)
   2200 #define BNX_CTX_ACCESS_STATUS_REQUEST_XI                 (0x3fffffL<<10)
   2201 
   2202 #define BNX_CTX_DBG_LOCK_STATUS			0x00001044
   2203 #define BNX_CTX_DBG_LOCK_STATUS_SM			 (0x3ffL<<0)
   2204 #define BNX_CTX_DBG_LOCK_STATUS_MATCH			 (0x3ffL<<22)
   2205 
   2206 #define BNX_CTX_CHNL_LOCK_STATUS_0			0x00001080
   2207 #define BNX_CTX_CHNL_LOCK_STATUS_0_CID			 (0x3fffL<<0)
   2208 #define BNX_CTX_CHNL_LOCK_STATUS_0_TYPE		 (0x3L<<14)
   2209 #define BNX_CTX_CHNL_LOCK_STATUS_0_MODE		 (1L<<16)
   2210 
   2211 #define BNX_CTX_CHNL_LOCK_STATUS_1			0x00001084
   2212 #define BNX_CTX_CHNL_LOCK_STATUS_2			0x00001088
   2213 #define BNX_CTX_CHNL_LOCK_STATUS_3			0x0000108c
   2214 #define BNX_CTX_CHNL_LOCK_STATUS_4			0x00001090
   2215 #define BNX_CTX_CHNL_LOCK_STATUS_5			0x00001094
   2216 #define BNX_CTX_CHNL_LOCK_STATUS_6			0x00001098
   2217 #define BNX_CTX_CHNL_LOCK_STATUS_7			0x0000109c
   2218 #define BNX_CTX_CHNL_LOCK_STATUS_8			0x000010a0
   2219 
   2220 #define BNX_CTX_CACHE_DATA				0x000010c4
   2221 #define BNX_CTX_HOST_PAGE_TBL_CTRL			0x000010c8
   2222 #define BNX_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR	 (0x1ffL<<0)
   2223 #define BNX_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ		 (1L<<30)
   2224 #define BNX_CTX_HOST_PAGE_TBL_CTRL_READ_REQ		 (1L<<31)
   2225 
   2226 #define BNX_CTX_HOST_PAGE_TBL_DATA0			0x000010cc
   2227 #define BNX_CTX_HOST_PAGE_TBL_DATA0_VALID		 (1L<<0)
   2228 #define BNX_CTX_HOST_PAGE_TBL_DATA0_VALUE		 (0xffffffL<<8)
   2229 
   2230 #define BNX_CTX_HOST_PAGE_TBL_DATA1			0x000010d0
   2231 
   2232 /*
   2233  *  emac_reg definition
   2234  *  offset: 0x1400
   2235  */
   2236 #define BNX_EMAC_MODE					0x00001400
   2237 #define BNX_EMAC_MODE_RESET				 (1L<<0)
   2238 #define BNX_EMAC_MODE_HALF_DUPLEX			 (1L<<1)
   2239 #define BNX_EMAC_MODE_PORT				 (0x3L<<2)
   2240 #define BNX_EMAC_MODE_PORT_NONE			 (0L<<2)
   2241 #define BNX_EMAC_MODE_PORT_MII				 (1L<<2)
   2242 #define BNX_EMAC_MODE_PORT_GMII			 (2L<<2)
   2243 #define BNX_EMAC_MODE_PORT_MII_10			 (3L<<2)
   2244 #define BNX_EMAC_MODE_MAC_LOOP				 (1L<<4)
   2245 #define BNX_EMAC_MODE_25G				 (1L<<5)
   2246 #define BNX_EMAC_MODE_TAGGED_MAC_CTL			 (1L<<7)
   2247 #define BNX_EMAC_MODE_TX_BURST				 (1L<<8)
   2248 #define BNX_EMAC_MODE_MAX_DEFER_DROP_ENA		 (1L<<9)
   2249 #define BNX_EMAC_MODE_EXT_LINK_POL			 (1L<<10)
   2250 #define BNX_EMAC_MODE_FORCE_LINK			 (1L<<11)
   2251 #define BNX_EMAC_MODE_MPKT				 (1L<<18)
   2252 #define BNX_EMAC_MODE_MPKT_RCVD			 (1L<<19)
   2253 #define BNX_EMAC_MODE_ACPI_RCVD			 (1L<<20)
   2254 
   2255 #define BNX_EMAC_STATUS				0x00001404
   2256 #define BNX_EMAC_STATUS_LINK				 (1L<<11)
   2257 #define BNX_EMAC_STATUS_LINK_CHANGE			 (1L<<12)
   2258 #define BNX_EMAC_STATUS_MI_COMPLETE			 (1L<<22)
   2259 #define BNX_EMAC_STATUS_MI_INT				 (1L<<23)
   2260 #define BNX_EMAC_STATUS_AP_ERROR			 (1L<<24)
   2261 #define BNX_EMAC_STATUS_PARITY_ERROR_STATE		 (1L<<31)
   2262 
   2263 #define BNX_EMAC_ATTENTION_ENA				0x00001408
   2264 #define BNX_EMAC_ATTENTION_ENA_LINK			 (1L<<11)
   2265 #define BNX_EMAC_ATTENTION_ENA_MI_COMPLETE		 (1L<<22)
   2266 #define BNX_EMAC_ATTENTION_ENA_MI_INT			 (1L<<23)
   2267 #define BNX_EMAC_ATTENTION_ENA_AP_ERROR		 (1L<<24)
   2268 
   2269 #define BNX_EMAC_LED					0x0000140c
   2270 #define BNX_EMAC_LED_OVERRIDE				 (1L<<0)
   2271 #define BNX_EMAC_LED_1000MB_OVERRIDE			 (1L<<1)
   2272 #define BNX_EMAC_LED_100MB_OVERRIDE			 (1L<<2)
   2273 #define BNX_EMAC_LED_10MB_OVERRIDE			 (1L<<3)
   2274 #define BNX_EMAC_LED_TRAFFIC_OVERRIDE			 (1L<<4)
   2275 #define BNX_EMAC_LED_BLNK_TRAFFIC			 (1L<<5)
   2276 #define BNX_EMAC_LED_TRAFFIC				 (1L<<6)
   2277 #define BNX_EMAC_LED_1000MB				 (1L<<7)
   2278 #define BNX_EMAC_LED_100MB				 (1L<<8)
   2279 #define BNX_EMAC_LED_10MB				 (1L<<9)
   2280 #define BNX_EMAC_LED_TRAFFIC_STAT			 (1L<<10)
   2281 #define BNX_EMAC_LED_BLNK_RATE				 (0xfffL<<19)
   2282 #define BNX_EMAC_LED_BLNK_RATE_ENA			 (1L<<31)
   2283 
   2284 #define BNX_EMAC_MAC_MATCH0				0x00001410
   2285 #define BNX_EMAC_MAC_MATCH1				0x00001414
   2286 #define BNX_EMAC_MAC_MATCH2				0x00001418
   2287 #define BNX_EMAC_MAC_MATCH3				0x0000141c
   2288 #define BNX_EMAC_MAC_MATCH4				0x00001420
   2289 #define BNX_EMAC_MAC_MATCH5				0x00001424
   2290 #define BNX_EMAC_MAC_MATCH6				0x00001428
   2291 #define BNX_EMAC_MAC_MATCH7				0x0000142c
   2292 #define BNX_EMAC_MAC_MATCH8				0x00001430
   2293 #define BNX_EMAC_MAC_MATCH9				0x00001434
   2294 #define BNX_EMAC_MAC_MATCH10				0x00001438
   2295 #define BNX_EMAC_MAC_MATCH11				0x0000143c
   2296 #define BNX_EMAC_MAC_MATCH12				0x00001440
   2297 #define BNX_EMAC_MAC_MATCH13				0x00001444
   2298 #define BNX_EMAC_MAC_MATCH14				0x00001448
   2299 #define BNX_EMAC_MAC_MATCH15				0x0000144c
   2300 #define BNX_EMAC_MAC_MATCH16				0x00001450
   2301 #define BNX_EMAC_MAC_MATCH17				0x00001454
   2302 #define BNX_EMAC_MAC_MATCH18				0x00001458
   2303 #define BNX_EMAC_MAC_MATCH19				0x0000145c
   2304 #define BNX_EMAC_MAC_MATCH20				0x00001460
   2305 #define BNX_EMAC_MAC_MATCH21				0x00001464
   2306 #define BNX_EMAC_MAC_MATCH22				0x00001468
   2307 #define BNX_EMAC_MAC_MATCH23				0x0000146c
   2308 #define BNX_EMAC_MAC_MATCH24				0x00001470
   2309 #define BNX_EMAC_MAC_MATCH25				0x00001474
   2310 #define BNX_EMAC_MAC_MATCH26				0x00001478
   2311 #define BNX_EMAC_MAC_MATCH27				0x0000147c
   2312 #define BNX_EMAC_MAC_MATCH28				0x00001480
   2313 #define BNX_EMAC_MAC_MATCH29				0x00001484
   2314 #define BNX_EMAC_MAC_MATCH30				0x00001488
   2315 #define BNX_EMAC_MAC_MATCH31				0x0000148c
   2316 #define BNX_EMAC_BACKOFF_SEED				0x00001498
   2317 #define BNX_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED	 (0x3ffL<<0)
   2318 
   2319 #define BNX_EMAC_RX_MTU_SIZE				0x0000149c
   2320 #define BNX_EMAC_RX_MTU_SIZE_MTU_SIZE			 (0xffffL<<0)
   2321 #define BNX_EMAC_RX_MTU_SIZE_JUMBO_ENA			 (1L<<31)
   2322 
   2323 #define BNX_EMAC_SERDES_CNTL				0x000014a4
   2324 #define BNX_EMAC_SERDES_CNTL_RXR			 (0x7L<<0)
   2325 #define BNX_EMAC_SERDES_CNTL_RXG			 (0x3L<<3)
   2326 #define BNX_EMAC_SERDES_CNTL_RXCKSEL			 (1L<<6)
   2327 #define BNX_EMAC_SERDES_CNTL_TXBIAS			 (0x7L<<7)
   2328 #define BNX_EMAC_SERDES_CNTL_BGMAX			 (1L<<10)
   2329 #define BNX_EMAC_SERDES_CNTL_BGMIN			 (1L<<11)
   2330 #define BNX_EMAC_SERDES_CNTL_TXMODE			 (1L<<12)
   2331 #define BNX_EMAC_SERDES_CNTL_TXEDGE			 (1L<<13)
   2332 #define BNX_EMAC_SERDES_CNTL_SERDES_MODE		 (1L<<14)
   2333 #define BNX_EMAC_SERDES_CNTL_PLLTEST			 (1L<<15)
   2334 #define BNX_EMAC_SERDES_CNTL_CDET_EN			 (1L<<16)
   2335 #define BNX_EMAC_SERDES_CNTL_TBI_LBK			 (1L<<17)
   2336 #define BNX_EMAC_SERDES_CNTL_REMOTE_LBK		 (1L<<18)
   2337 #define BNX_EMAC_SERDES_CNTL_REV_PHASE			 (1L<<19)
   2338 #define BNX_EMAC_SERDES_CNTL_REGCTL12			 (0x3L<<20)
   2339 #define BNX_EMAC_SERDES_CNTL_REGCTL25			 (0x3L<<22)
   2340 
   2341 #define BNX_EMAC_SERDES_STATUS				0x000014a8
   2342 #define BNX_EMAC_SERDES_STATUS_RX_STAT			 (0xffL<<0)
   2343 #define BNX_EMAC_SERDES_STATUS_COMMA_DET		 (1L<<8)
   2344 
   2345 #define BNX_EMAC_MDIO_COMM				0x000014ac
   2346 #define BNX_EMAC_MDIO_COMM_DATA			 (0xffffL<<0)
   2347 #define BNX_EMAC_MDIO_COMM_REG_ADDR			 (0x1fL<<16)
   2348 #define BNX_EMAC_MDIO_COMM_PHY_ADDR			 (0x1fL<<21)
   2349 #define BNX_EMAC_MDIO_COMM_COMMAND			 (0x3L<<26)
   2350 #define BNX_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0		 (0L<<26)
   2351 #define BNX_EMAC_MDIO_COMM_COMMAND_WRITE		 (1L<<26)
   2352 #define BNX_EMAC_MDIO_COMM_COMMAND_READ		 (2L<<26)
   2353 #define BNX_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3		 (3L<<26)
   2354 #define BNX_EMAC_MDIO_COMM_FAIL			 (1L<<28)
   2355 #define BNX_EMAC_MDIO_COMM_START_BUSY			 (1L<<29)
   2356 #define BNX_EMAC_MDIO_COMM_DISEXT			 (1L<<30)
   2357 
   2358 #define BNX_EMAC_MDIO_STATUS				0x000014b0
   2359 #define BNX_EMAC_MDIO_STATUS_LINK			 (1L<<0)
   2360 #define BNX_EMAC_MDIO_STATUS_10MB			 (1L<<1)
   2361 
   2362 #define BNX_EMAC_MDIO_MODE				0x000014b4
   2363 #define BNX_EMAC_MDIO_MODE_SHORT_PREAMBLE		 (1L<<1)
   2364 #define BNX_EMAC_MDIO_MODE_AUTO_POLL			 (1L<<4)
   2365 #define BNX_EMAC_MDIO_MODE_BIT_BANG			 (1L<<8)
   2366 #define BNX_EMAC_MDIO_MODE_MDIO			 (1L<<9)
   2367 #define BNX_EMAC_MDIO_MODE_MDIO_OE			 (1L<<10)
   2368 #define BNX_EMAC_MDIO_MODE_MDC				 (1L<<11)
   2369 #define BNX_EMAC_MDIO_MODE_MDINT			 (1L<<12)
   2370 #define BNX_EMAC_MDIO_MODE_CLOCK_CNT			 (0x1fL<<16)
   2371 
   2372 #define BNX_EMAC_MDIO_AUTO_STATUS			0x000014b8
   2373 #define BNX_EMAC_MDIO_AUTO_STATUS_AUTO_ERR		 (1L<<0)
   2374 
   2375 #define BNX_EMAC_TX_MODE				0x000014bc
   2376 #define BNX_EMAC_TX_MODE_RESET				 (1L<<0)
   2377 #define BNX_EMAC_TX_MODE_EXT_PAUSE_EN			 (1L<<3)
   2378 #define BNX_EMAC_TX_MODE_FLOW_EN			 (1L<<4)
   2379 #define BNX_EMAC_TX_MODE_BIG_BACKOFF			 (1L<<5)
   2380 #define BNX_EMAC_TX_MODE_LONG_PAUSE			 (1L<<6)
   2381 #define BNX_EMAC_TX_MODE_LINK_AWARE			 (1L<<7)
   2382 
   2383 #define BNX_EMAC_TX_STATUS				0x000014c0
   2384 #define BNX_EMAC_TX_STATUS_XOFFED			 (1L<<0)
   2385 #define BNX_EMAC_TX_STATUS_XOFF_SENT			 (1L<<1)
   2386 #define BNX_EMAC_TX_STATUS_XON_SENT			 (1L<<2)
   2387 #define BNX_EMAC_TX_STATUS_LINK_UP			 (1L<<3)
   2388 #define BNX_EMAC_TX_STATUS_UNDERRUN			 (1L<<4)
   2389 
   2390 #define BNX_EMAC_TX_LENGTHS				0x000014c4
   2391 #define BNX_EMAC_TX_LENGTHS_SLOT			 (0xffL<<0)
   2392 #define BNX_EMAC_TX_LENGTHS_IPG			 (0xfL<<8)
   2393 #define BNX_EMAC_TX_LENGTHS_IPG_CRS			 (0x3L<<12)
   2394 
   2395 #define BNX_EMAC_RX_MODE				0x000014c8
   2396 #define BNX_EMAC_RX_MODE_RESET				 (1L<<0)
   2397 #define BNX_EMAC_RX_MODE_FLOW_EN			 (1L<<2)
   2398 #define BNX_EMAC_RX_MODE_KEEP_MAC_CONTROL		 (1L<<3)
   2399 #define BNX_EMAC_RX_MODE_KEEP_PAUSE			 (1L<<4)
   2400 #define BNX_EMAC_RX_MODE_ACCEPT_OVERSIZE		 (1L<<5)
   2401 #define BNX_EMAC_RX_MODE_ACCEPT_RUNTS			 (1L<<6)
   2402 #define BNX_EMAC_RX_MODE_LLC_CHK			 (1L<<7)
   2403 #define BNX_EMAC_RX_MODE_PROMISCUOUS			 (1L<<8)
   2404 #define BNX_EMAC_RX_MODE_NO_CRC_CHK			 (1L<<9)
   2405 #define BNX_EMAC_RX_MODE_KEEP_VLAN_TAG			 (1L<<10)
   2406 #define BNX_EMAC_RX_MODE_FILT_BROADCAST		 (1L<<11)
   2407 #define BNX_EMAC_RX_MODE_SORT_MODE			 (1L<<12)
   2408 
   2409 #define BNX_EMAC_RX_STATUS				0x000014cc
   2410 #define BNX_EMAC_RX_STATUS_FFED			 (1L<<0)
   2411 #define BNX_EMAC_RX_STATUS_FF_RECEIVED			 (1L<<1)
   2412 #define BNX_EMAC_RX_STATUS_N_RECEIVED			 (1L<<2)
   2413 
   2414 #define BNX_EMAC_MULTICAST_HASH0			0x000014d0
   2415 #define BNX_EMAC_MULTICAST_HASH1			0x000014d4
   2416 #define BNX_EMAC_MULTICAST_HASH2			0x000014d8
   2417 #define BNX_EMAC_MULTICAST_HASH3			0x000014dc
   2418 #define BNX_EMAC_MULTICAST_HASH4			0x000014e0
   2419 #define BNX_EMAC_MULTICAST_HASH5			0x000014e4
   2420 #define BNX_EMAC_MULTICAST_HASH6			0x000014e8
   2421 #define BNX_EMAC_MULTICAST_HASH7			0x000014ec
   2422 #define BNX_EMAC_RX_STAT_IFHCINOCTETS			0x00001500
   2423 #define BNX_EMAC_RX_STAT_IFHCINBADOCTETS		0x00001504
   2424 #define BNX_EMAC_RX_STAT_ETHERSTATSFRAGMENTS		0x00001508
   2425 #define BNX_EMAC_RX_STAT_IFHCINUCASTPKTS		0x0000150c
   2426 #define BNX_EMAC_RX_STAT_IFHCINMULTICASTPKTS		0x00001510
   2427 #define BNX_EMAC_RX_STAT_IFHCINBROADCASTPKTS		0x00001514
   2428 #define BNX_EMAC_RX_STAT_DOT3STATSFCSERRORS		0x00001518
   2429 #define BNX_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS	0x0000151c
   2430 #define BNX_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS	0x00001520
   2431 #define BNX_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED	0x00001524
   2432 #define BNX_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED	0x00001528
   2433 #define BNX_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED	0x0000152c
   2434 #define BNX_EMAC_RX_STAT_XOFFSTATEENTERED		0x00001530
   2435 #define BNX_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG	0x00001534
   2436 #define BNX_EMAC_RX_STAT_ETHERSTATSJABBERS		0x00001538
   2437 #define BNX_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS	0x0000153c
   2438 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS	0x00001540
   2439 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x00001544
   2440 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001548
   2441 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x0000154c
   2442 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001550
   2443 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x00001554
   2444 #define BNX_EMAC_RX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001558
   2445 #define BNX_EMAC_RXMAC_DEBUG0				0x0000155c
   2446 #define BNX_EMAC_RXMAC_DEBUG1				0x00001560
   2447 #define BNX_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT	 (1L<<0)
   2448 #define BNX_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE		 (1L<<1)
   2449 #define BNX_EMAC_RXMAC_DEBUG1_BAD_CRC			 (1L<<2)
   2450 #define BNX_EMAC_RXMAC_DEBUG1_RX_ERROR			 (1L<<3)
   2451 #define BNX_EMAC_RXMAC_DEBUG1_ALIGN_ERROR		 (1L<<4)
   2452 #define BNX_EMAC_RXMAC_DEBUG1_LAST_DATA		 (1L<<5)
   2453 #define BNX_EMAC_RXMAC_DEBUG1_ODD_BYTE_START		 (1L<<6)
   2454 #define BNX_EMAC_RXMAC_DEBUG1_BYTE_COUNT		 (0xffffL<<7)
   2455 #define BNX_EMAC_RXMAC_DEBUG1_SLOT_TIME		 (0xffL<<23)
   2456 
   2457 #define BNX_EMAC_RXMAC_DEBUG2				0x00001564
   2458 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE			 (0x7L<<0)
   2459 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE		 (0x0L<<0)
   2460 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SFD		 (0x1L<<0)
   2461 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_DATA		 (0x2L<<0)
   2462 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP		 (0x3L<<0)
   2463 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_EXT		 (0x4L<<0)
   2464 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_DROP		 (0x5L<<0)
   2465 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP		 (0x6L<<0)
   2466 #define BNX_EMAC_RXMAC_DEBUG2_SM_STATE_FC		 (0x7L<<0)
   2467 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE		 (0xfL<<3)
   2468 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE		 (0x0L<<3)
   2469 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0		 (0x1L<<3)
   2470 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1		 (0x2L<<3)
   2471 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2		 (0x3L<<3)
   2472 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3		 (0x4L<<3)
   2473 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT		 (0x5L<<3)
   2474 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT		 (0x6L<<3)
   2475 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS		 (0x7L<<3)
   2476 #define BNX_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST		 (0x8L<<3)
   2477 #define BNX_EMAC_RXMAC_DEBUG2_BYTE_IN			 (0xffL<<7)
   2478 #define BNX_EMAC_RXMAC_DEBUG2_FALSEC			 (1L<<15)
   2479 #define BNX_EMAC_RXMAC_DEBUG2_TAGGED			 (1L<<16)
   2480 #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE		 (1L<<18)
   2481 #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE		 (0L<<18)
   2482 #define BNX_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED	 (1L<<18)
   2483 #define BNX_EMAC_RXMAC_DEBUG2_SE_COUNTER		 (0xfL<<19)
   2484 #define BNX_EMAC_RXMAC_DEBUG2_QUANTA			 (0x1fL<<23)
   2485 
   2486 #define BNX_EMAC_RXMAC_DEBUG3				0x00001568
   2487 #define BNX_EMAC_RXMAC_DEBUG3_PAUSE_CTR		 (0xffffL<<0)
   2488 #define BNX_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR		 (0xffffL<<16)
   2489 
   2490 #define BNX_EMAC_RXMAC_DEBUG4				0x0000156c
   2491 #define BNX_EMAC_RXMAC_DEBUG4_TYPE_FIELD		 (0xffffL<<0)
   2492 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE		 (0x3fL<<16)
   2493 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE		 (0x0L<<16)
   2494 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2		 (0x1L<<16)
   2495 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3		 (0x2L<<16)
   2496 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI		 (0x3L<<16)
   2497 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2		 (0x7L<<16)
   2498 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3		 (0x5L<<16)
   2499 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1		 (0x6L<<16)
   2500 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2		 (0x7L<<16)
   2501 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3		 (0x8L<<16)
   2502 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2		 (0x9L<<16)
   2503 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3		 (0xaL<<16)
   2504 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1	 (0xeL<<16)
   2505 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2	 (0xfL<<16)
   2506 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK	 (0x10L<<16)
   2507 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MC		 (0x11L<<16)
   2508 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2		 (0x12L<<16)
   2509 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3		 (0x13L<<16)
   2510 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1		 (0x14L<<16)
   2511 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2		 (0x15L<<16)
   2512 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3		 (0x16L<<16)
   2513 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE		 (0x17L<<16)
   2514 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_BC		 (0x18L<<16)
   2515 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE		 (0x19L<<16)
   2516 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD		 (0x1aL<<16)
   2517 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC		 (0x1bL<<16)
   2518 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH		 (0x1cL<<16)
   2519 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF		 (0x1dL<<16)
   2520 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_XON		 (0x1eL<<16)
   2521 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED	 (0x1fL<<16)
   2522 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED	 (0x20L<<16)
   2523 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE		 (0x21L<<16)
   2524 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL		 (0x22L<<16)
   2525 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1		 (0x23L<<16)
   2526 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2		 (0x24L<<16)
   2527 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3		 (0x25L<<16)
   2528 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE		 (0x26L<<16)
   2529 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE	 (0x27L<<16)
   2530 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL		 (0x28L<<16)
   2531 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE		 (0x29L<<16)
   2532 #define BNX_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP		 (0x2aL<<16)
   2533 #define BNX_EMAC_RXMAC_DEBUG4_DROP_PKT			 (1L<<22)
   2534 #define BNX_EMAC_RXMAC_DEBUG4_SLOT_FILLED		 (1L<<23)
   2535 #define BNX_EMAC_RXMAC_DEBUG4_FALSE_CARRIER		 (1L<<24)
   2536 #define BNX_EMAC_RXMAC_DEBUG4_LAST_DATA		 (1L<<25)
   2537 #define BNX_EMAC_RXMAC_DEBUG4_sfd_FOUND		 (1L<<26)
   2538 #define BNX_EMAC_RXMAC_DEBUG4_ADVANCE			 (1L<<27)
   2539 #define BNX_EMAC_RXMAC_DEBUG4_START			 (1L<<28)
   2540 
   2541 #define BNX_EMAC_RXMAC_DEBUG5				0x00001570
   2542 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM			 (0x7L<<0)
   2543 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE		 (0L<<0)
   2544 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF	 (1L<<0)
   2545 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT	 (2L<<0)
   2546 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC	 (3L<<0)
   2547 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE	 (4L<<0)
   2548 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL	 (5L<<0)
   2549 #define BNX_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT	 (6L<<0)
   2550 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1		 (0x7L<<4)
   2551 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW		 (0x0L<<4)
   2552 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT		 (0x1L<<4)
   2553 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF		 (0x2L<<4)
   2554 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF		 (0x3L<<4)
   2555 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF		 (0x4L<<4)
   2556 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF		 (0x6L<<4)
   2557 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF		 (0x7L<<4)
   2558 #define BNX_EMAC_RXMAC_DEBUG5_EOF_DETECTED		 (1L<<7)
   2559 #define BNX_EMAC_RXMAC_DEBUG5_CCODE_BUF0		 (0x7L<<8)
   2560 #define BNX_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL	 (1L<<11)
   2561 #define BNX_EMAC_RXMAC_DEBUG5_LOAD_CCODE		 (1L<<12)
   2562 #define BNX_EMAC_RXMAC_DEBUG5_LOAD_DATA		 (1L<<13)
   2563 #define BNX_EMAC_RXMAC_DEBUG5_LOAD_STAT		 (1L<<14)
   2564 #define BNX_EMAC_RXMAC_DEBUG5_CLR_STAT			 (1L<<15)
   2565 #define BNX_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE		 (0x3L<<16)
   2566 #define BNX_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT		 (1L<<19)
   2567 #define BNX_EMAC_RXMAC_DEBUG5_FMLEN			 (0xfffL<<20)
   2568 
   2569 #define BNX_EMAC_RX_STAT_AC0				0x00001580
   2570 #define BNX_EMAC_RX_STAT_AC1				0x00001584
   2571 #define BNX_EMAC_RX_STAT_AC2				0x00001588
   2572 #define BNX_EMAC_RX_STAT_AC3				0x0000158c
   2573 #define BNX_EMAC_RX_STAT_AC4				0x00001590
   2574 #define BNX_EMAC_RX_STAT_AC5				0x00001594
   2575 #define BNX_EMAC_RX_STAT_AC6				0x00001598
   2576 #define BNX_EMAC_RX_STAT_AC7				0x0000159c
   2577 #define BNX_EMAC_RX_STAT_AC8				0x000015a0
   2578 #define BNX_EMAC_RX_STAT_AC9				0x000015a4
   2579 #define BNX_EMAC_RX_STAT_AC10				0x000015a8
   2580 #define BNX_EMAC_RX_STAT_AC11				0x000015ac
   2581 #define BNX_EMAC_RX_STAT_AC12				0x000015b0
   2582 #define BNX_EMAC_RX_STAT_AC13				0x000015b4
   2583 #define BNX_EMAC_RX_STAT_AC14				0x000015b8
   2584 #define BNX_EMAC_RX_STAT_AC15				0x000015bc
   2585 #define BNX_EMAC_RX_STAT_AC16				0x000015c0
   2586 #define BNX_EMAC_RX_STAT_AC17				0x000015c4
   2587 #define BNX_EMAC_RX_STAT_AC18				0x000015c8
   2588 #define BNX_EMAC_RX_STAT_AC19				0x000015cc
   2589 #define BNX_EMAC_RX_STAT_AC20				0x000015d0
   2590 #define BNX_EMAC_RX_STAT_AC21				0x000015d4
   2591 #define BNX_EMAC_RX_STAT_AC22				0x000015d8
   2592 #define BNX_EMAC_RXMAC_SUC_DBG_OVERRUNVEC		0x000015dc
   2593 #define BNX_EMAC_TX_STAT_IFHCOUTOCTETS			0x00001600
   2594 #define BNX_EMAC_TX_STAT_IFHCOUTBADOCTETS		0x00001604
   2595 #define BNX_EMAC_TX_STAT_ETHERSTATSCOLLISIONS		0x00001608
   2596 #define BNX_EMAC_TX_STAT_OUTXONSENT			0x0000160c
   2597 #define BNX_EMAC_TX_STAT_OUTXOFFSENT			0x00001610
   2598 #define BNX_EMAC_TX_STAT_FLOWCONTROLDONE		0x00001614
   2599 #define BNX_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES	0x00001618
   2600 #define BNX_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES	0x0000161c
   2601 #define BNX_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS	0x00001620
   2602 #define BNX_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS	0x00001624
   2603 #define BNX_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS	0x00001628
   2604 #define BNX_EMAC_TX_STAT_IFHCOUTUCASTPKTS		0x0000162c
   2605 #define BNX_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS		0x00001630
   2606 #define BNX_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS		0x00001634
   2607 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS	0x00001638
   2608 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x0000163c
   2609 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001640
   2610 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x00001644
   2611 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001648
   2612 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x0000164c
   2613 #define BNX_EMAC_TX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001650
   2614 #define BNX_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS	0x00001654
   2615 #define BNX_EMAC_TXMAC_DEBUG0				0x00001658
   2616 #define BNX_EMAC_TXMAC_DEBUG1				0x0000165c
   2617 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE		 (0xfL<<0)
   2618 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE		 (0x0L<<0)
   2619 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_START0		 (0x1L<<0)
   2620 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0		 (0x4L<<0)
   2621 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1		 (0x5L<<0)
   2622 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2		 (0x6L<<0)
   2623 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3		 (0x7L<<0)
   2624 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0		 (0x8L<<0)
   2625 #define BNX_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1		 (0x9L<<0)
   2626 #define BNX_EMAC_TXMAC_DEBUG1_CRS_ENABLE		 (1L<<4)
   2627 #define BNX_EMAC_TXMAC_DEBUG1_BAD_CRC			 (1L<<5)
   2628 #define BNX_EMAC_TXMAC_DEBUG1_SE_COUNTER		 (0xfL<<6)
   2629 #define BNX_EMAC_TXMAC_DEBUG1_SEND_PAUSE		 (1L<<10)
   2630 #define BNX_EMAC_TXMAC_DEBUG1_LATE_COLLISION		 (1L<<11)
   2631 #define BNX_EMAC_TXMAC_DEBUG1_MAX_DEFER		 (1L<<12)
   2632 #define BNX_EMAC_TXMAC_DEBUG1_DEFERRED			 (1L<<13)
   2633 #define BNX_EMAC_TXMAC_DEBUG1_ONE_BYTE			 (1L<<14)
   2634 #define BNX_EMAC_TXMAC_DEBUG1_IPG_TIME			 (0xfL<<15)
   2635 #define BNX_EMAC_TXMAC_DEBUG1_SLOT_TIME		 (0xffL<<19)
   2636 
   2637 #define BNX_EMAC_TXMAC_DEBUG2				0x00001660
   2638 #define BNX_EMAC_TXMAC_DEBUG2_BACK_OFF			 (0x3ffL<<0)
   2639 #define BNX_EMAC_TXMAC_DEBUG2_BYTE_COUNT		 (0xffffL<<10)
   2640 #define BNX_EMAC_TXMAC_DEBUG2_COL_COUNT		 (0x1fL<<26)
   2641 #define BNX_EMAC_TXMAC_DEBUG2_COL_BIT			 (1L<<31)
   2642 
   2643 #define BNX_EMAC_TXMAC_DEBUG3				0x00001664
   2644 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE			 (0xfL<<0)
   2645 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE		 (0x0L<<0)
   2646 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1		 (0x1L<<0)
   2647 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2		 (0x2L<<0)
   2648 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_SFD		 (0x3L<<0)
   2649 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_DATA		 (0x4L<<0)
   2650 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1		 (0x5L<<0)
   2651 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2		 (0x6L<<0)
   2652 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_EXT		 (0x7L<<0)
   2653 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_STATB		 (0x8L<<0)
   2654 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_STATG		 (0x9L<<0)
   2655 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_JAM		 (0xaL<<0)
   2656 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM		 (0xbL<<0)
   2657 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM		 (0xcL<<0)
   2658 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT		 (0xdL<<0)
   2659 #define BNX_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF		 (0xeL<<0)
   2660 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE		 (0x7L<<4)
   2661 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE		 (0x0L<<4)
   2662 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT		 (0x1L<<4)
   2663 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI		 (0x2L<<4)
   2664 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_MC		 (0x3L<<4)
   2665 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2		 (0x4L<<4)
   2666 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3		 (0x5L<<4)
   2667 #define BNX_EMAC_TXMAC_DEBUG3_FILT_STATE_BC		 (0x6L<<4)
   2668 #define BNX_EMAC_TXMAC_DEBUG3_CRS_DONE			 (1L<<7)
   2669 #define BNX_EMAC_TXMAC_DEBUG3_XOFF			 (1L<<8)
   2670 #define BNX_EMAC_TXMAC_DEBUG3_SE_COUNTER		 (0xfL<<9)
   2671 #define BNX_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER		 (0x1fL<<13)
   2672 
   2673 #define BNX_EMAC_TXMAC_DEBUG4				0x00001668
   2674 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER		 (0xffffL<<0)
   2675 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE		 (0xfL<<16)
   2676 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE		 (0x0L<<16)
   2677 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1		 (0x2L<<16)
   2678 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2		 (0x3L<<16)
   2679 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3		 (0x6L<<16)
   2680 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1		 (0x7L<<16)
   2681 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2		 (0x5L<<16)
   2682 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3		 (0x4L<<16)
   2683 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE		 (0xcL<<16)
   2684 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD		 (0xeL<<16)
   2685 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME		 (0xaL<<16)
   2686 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1		 (0x8L<<16)
   2687 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2		 (0x9L<<16)
   2688 #define BNX_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT		 (0xdL<<16)
   2689 #define BNX_EMAC_TXMAC_DEBUG4_STATS0_VALID		 (1L<<20)
   2690 #define BNX_EMAC_TXMAC_DEBUG4_APPEND_CRC		 (1L<<21)
   2691 #define BNX_EMAC_TXMAC_DEBUG4_SLOT_FILLED		 (1L<<22)
   2692 #define BNX_EMAC_TXMAC_DEBUG4_MAX_DEFER		 (1L<<23)
   2693 #define BNX_EMAC_TXMAC_DEBUG4_SEND_EXTEND		 (1L<<24)
   2694 #define BNX_EMAC_TXMAC_DEBUG4_SEND_PADDING		 (1L<<25)
   2695 #define BNX_EMAC_TXMAC_DEBUG4_EOF_LOC			 (1L<<26)
   2696 #define BNX_EMAC_TXMAC_DEBUG4_COLLIDING		 (1L<<27)
   2697 #define BNX_EMAC_TXMAC_DEBUG4_COL_IN			 (1L<<28)
   2698 #define BNX_EMAC_TXMAC_DEBUG4_BURSTING			 (1L<<29)
   2699 #define BNX_EMAC_TXMAC_DEBUG4_ADVANCE			 (1L<<30)
   2700 #define BNX_EMAC_TXMAC_DEBUG4_GO			 (1L<<31)
   2701 
   2702 #define BNX_EMAC_TX_STAT_AC0				0x00001680
   2703 #define BNX_EMAC_TX_STAT_AC1				0x00001684
   2704 #define BNX_EMAC_TX_STAT_AC2				0x00001688
   2705 #define BNX_EMAC_TX_STAT_AC3				0x0000168c
   2706 #define BNX_EMAC_TX_STAT_AC4				0x00001690
   2707 #define BNX_EMAC_TX_STAT_AC5				0x00001694
   2708 #define BNX_EMAC_TX_STAT_AC6				0x00001698
   2709 #define BNX_EMAC_TX_STAT_AC7				0x0000169c
   2710 #define BNX_EMAC_TX_STAT_AC8				0x000016a0
   2711 #define BNX_EMAC_TX_STAT_AC9				0x000016a4
   2712 #define BNX_EMAC_TX_STAT_AC10				0x000016a8
   2713 #define BNX_EMAC_TX_STAT_AC11				0x000016ac
   2714 #define BNX_EMAC_TX_STAT_AC12				0x000016b0
   2715 #define BNX_EMAC_TX_STAT_AC13				0x000016b4
   2716 #define BNX_EMAC_TX_STAT_AC14				0x000016b8
   2717 #define BNX_EMAC_TX_STAT_AC15				0x000016bc
   2718 #define BNX_EMAC_TX_STAT_AC16				0x000016c0
   2719 #define BNX_EMAC_TX_STAT_AC17				0x000016c4
   2720 #define BNX_EMAC_TX_STAT_AC18				0x000016c8
   2721 #define BNX_EMAC_TX_STAT_AC19				0x000016cc
   2722 #define BNX_EMAC_TX_STAT_AC20				0x000016d0
   2723 #define BNX_EMAC_TX_STAT_AC21				0x000016d4
   2724 #define BNX_EMAC_TXMAC_SUC_DBG_OVERRUNVEC		0x000016d8
   2725 
   2726 
   2727 /*
   2728  *  rpm_reg definition
   2729  *  offset: 0x1800
   2730  */
   2731 #define BNX_RPM_COMMAND				0x00001800
   2732 #define BNX_RPM_COMMAND_ENABLED			 (1L<<0)
   2733 #define BNX_RPM_COMMAND_OVERRUN_ABORT			 (1L<<4)
   2734 
   2735 #define BNX_RPM_STATUS					0x00001804
   2736 #define BNX_RPM_STATUS_MBUF_WAIT			 (1L<<0)
   2737 #define BNX_RPM_STATUS_FREE_WAIT			 (1L<<1)
   2738 
   2739 #define BNX_RPM_CONFIG					0x00001808
   2740 #define BNX_RPM_CONFIG_NO_PSD_HDR_CKSUM		 (1L<<0)
   2741 #define BNX_RPM_CONFIG_ACPI_ENA			 (1L<<1)
   2742 #define BNX_RPM_CONFIG_ACPI_KEEP			 (1L<<2)
   2743 #define BNX_RPM_CONFIG_MP_KEEP				 (1L<<3)
   2744 #define BNX_RPM_CONFIG_SORT_VECT_VAL			 (0xfL<<4)
   2745 #define BNX_RPM_CONFIG_IGNORE_VLAN			 (1L<<31)
   2746 
   2747 #define BNX_RPM_VLAN_MATCH0				0x00001810
   2748 #define BNX_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE	 (0xfffL<<0)
   2749 
   2750 #define BNX_RPM_VLAN_MATCH1				0x00001814
   2751 #define BNX_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE	 (0xfffL<<0)
   2752 
   2753 #define BNX_RPM_VLAN_MATCH2				0x00001818
   2754 #define BNX_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE	 (0xfffL<<0)
   2755 
   2756 #define BNX_RPM_VLAN_MATCH3				0x0000181c
   2757 #define BNX_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE	 (0xfffL<<0)
   2758 
   2759 #define BNX_RPM_SORT_USER0				0x00001820
   2760 #define BNX_RPM_SORT_USER0_PM_EN			 (0xffffL<<0)
   2761 #define BNX_RPM_SORT_USER0_BC_EN			 (1L<<16)
   2762 #define BNX_RPM_SORT_USER0_MC_EN			 (1L<<17)
   2763 #define BNX_RPM_SORT_USER0_MC_HSH_EN			 (1L<<18)
   2764 #define BNX_RPM_SORT_USER0_PROM_EN			 (1L<<19)
   2765 #define BNX_RPM_SORT_USER0_VLAN_EN			 (0xfL<<20)
   2766 #define BNX_RPM_SORT_USER0_PROM_VLAN			 (1L<<24)
   2767 #define BNX_RPM_SORT_USER0_ENA				 (1L<<31)
   2768 
   2769 #define BNX_RPM_SORT_USER1				0x00001824
   2770 #define BNX_RPM_SORT_USER1_PM_EN			 (0xffffL<<0)
   2771 #define BNX_RPM_SORT_USER1_BC_EN			 (1L<<16)
   2772 #define BNX_RPM_SORT_USER1_MC_EN			 (1L<<17)
   2773 #define BNX_RPM_SORT_USER1_MC_HSH_EN			 (1L<<18)
   2774 #define BNX_RPM_SORT_USER1_PROM_EN			 (1L<<19)
   2775 #define BNX_RPM_SORT_USER1_VLAN_EN			 (0xfL<<20)
   2776 #define BNX_RPM_SORT_USER1_PROM_VLAN			 (1L<<24)
   2777 #define BNX_RPM_SORT_USER1_ENA				 (1L<<31)
   2778 
   2779 #define BNX_RPM_SORT_USER2				0x00001828
   2780 #define BNX_RPM_SORT_USER2_PM_EN			 (0xffffL<<0)
   2781 #define BNX_RPM_SORT_USER2_BC_EN			 (1L<<16)
   2782 #define BNX_RPM_SORT_USER2_MC_EN			 (1L<<17)
   2783 #define BNX_RPM_SORT_USER2_MC_HSH_EN			 (1L<<18)
   2784 #define BNX_RPM_SORT_USER2_PROM_EN			 (1L<<19)
   2785 #define BNX_RPM_SORT_USER2_VLAN_EN			 (0xfL<<20)
   2786 #define BNX_RPM_SORT_USER2_PROM_VLAN			 (1L<<24)
   2787 #define BNX_RPM_SORT_USER2_ENA				 (1L<<31)
   2788 
   2789 #define BNX_RPM_SORT_USER3				0x0000182c
   2790 #define BNX_RPM_SORT_USER3_PM_EN			 (0xffffL<<0)
   2791 #define BNX_RPM_SORT_USER3_BC_EN			 (1L<<16)
   2792 #define BNX_RPM_SORT_USER3_MC_EN			 (1L<<17)
   2793 #define BNX_RPM_SORT_USER3_MC_HSH_EN			 (1L<<18)
   2794 #define BNX_RPM_SORT_USER3_PROM_EN			 (1L<<19)
   2795 #define BNX_RPM_SORT_USER3_VLAN_EN			 (0xfL<<20)
   2796 #define BNX_RPM_SORT_USER3_PROM_VLAN			 (1L<<24)
   2797 #define BNX_RPM_SORT_USER3_ENA				 (1L<<31)
   2798 
   2799 #define BNX_RPM_STAT_L2_FILTER_DISCARDS		0x00001840
   2800 #define BNX_RPM_STAT_RULE_CHECKER_DISCARDS		0x00001844
   2801 #define BNX_RPM_STAT_IFINFTQDISCARDS			0x00001848
   2802 #define BNX_RPM_STAT_IFINMBUFDISCARD			0x0000184c
   2803 #define BNX_RPM_STAT_RULE_CHECKER_P4_HIT		0x00001850
   2804 #define BNX_RPM_STAT_AC0				0x00001880
   2805 #define BNX_RPM_STAT_AC1				0x00001884
   2806 #define BNX_RPM_STAT_AC2				0x00001888
   2807 #define BNX_RPM_STAT_AC3				0x0000188c
   2808 #define BNX_RPM_STAT_AC4				0x00001890
   2809 #define BNX_RPM_RC_CNTL_0				0x00001900
   2810 #define BNX_RPM_RC_CNTL_0_OFFSET			 (0xffL<<0)
   2811 #define BNX_RPM_RC_CNTL_0_CLASS			 (0x7L<<8)
   2812 #define BNX_RPM_RC_CNTL_0_PRIORITY			 (1L<<11)
   2813 #define BNX_RPM_RC_CNTL_0_P4				 (1L<<12)
   2814 #define BNX_RPM_RC_CNTL_0_HDR_TYPE			 (0x7L<<13)
   2815 #define BNX_RPM_RC_CNTL_0_HDR_TYPE_START		 (0L<<13)
   2816 #define BNX_RPM_RC_CNTL_0_HDR_TYPE_IP			 (1L<<13)
   2817 #define BNX_RPM_RC_CNTL_0_HDR_TYPE_TCP			 (2L<<13)
   2818 #define BNX_RPM_RC_CNTL_0_HDR_TYPE_UDP			 (3L<<13)
   2819 #define BNX_RPM_RC_CNTL_0_HDR_TYPE_DATA		 (4L<<13)
   2820 #define BNX_RPM_RC_CNTL_0_COMP				 (0x3L<<16)
   2821 #define BNX_RPM_RC_CNTL_0_COMP_EQUAL			 (0L<<16)
   2822 #define BNX_RPM_RC_CNTL_0_COMP_NEQUAL			 (1L<<16)
   2823 #define BNX_RPM_RC_CNTL_0_COMP_GREATER			 (2L<<16)
   2824 #define BNX_RPM_RC_CNTL_0_COMP_LESS			 (3L<<16)
   2825 #define BNX_RPM_RC_CNTL_0_SBIT				 (1L<<19)
   2826 #define BNX_RPM_RC_CNTL_0_CMDSEL			 (0xfL<<20)
   2827 #define BNX_RPM_RC_CNTL_0_MAP				 (1L<<24)
   2828 #define BNX_RPM_RC_CNTL_0_DISCARD			 (1L<<25)
   2829 #define BNX_RPM_RC_CNTL_0_MASK				 (1L<<26)
   2830 #define BNX_RPM_RC_CNTL_0_P1				 (1L<<27)
   2831 #define BNX_RPM_RC_CNTL_0_P2				 (1L<<28)
   2832 #define BNX_RPM_RC_CNTL_0_P3				 (1L<<29)
   2833 #define BNX_RPM_RC_CNTL_0_NBIT				 (1L<<30)
   2834 
   2835 #define BNX_RPM_RC_VALUE_MASK_0			0x00001904
   2836 #define BNX_RPM_RC_VALUE_MASK_0_VALUE			 (0xffffL<<0)
   2837 #define BNX_RPM_RC_VALUE_MASK_0_MASK			 (0xffffL<<16)
   2838 
   2839 #define BNX_RPM_RC_CNTL_1				0x00001908
   2840 #define BNX_RPM_RC_CNTL_1_A				 (0x3ffffL<<0)
   2841 #define BNX_RPM_RC_CNTL_1_B				 (0xfffL<<19)
   2842 
   2843 #define BNX_RPM_RC_VALUE_MASK_1			0x0000190c
   2844 #define BNX_RPM_RC_CNTL_2				0x00001910
   2845 #define BNX_RPM_RC_CNTL_2_A				 (0x3ffffL<<0)
   2846 #define BNX_RPM_RC_CNTL_2_B				 (0xfffL<<19)
   2847 
   2848 #define BNX_RPM_RC_VALUE_MASK_2			0x00001914
   2849 #define BNX_RPM_RC_CNTL_3				0x00001918
   2850 #define BNX_RPM_RC_CNTL_3_A				 (0x3ffffL<<0)
   2851 #define BNX_RPM_RC_CNTL_3_B				 (0xfffL<<19)
   2852 
   2853 #define BNX_RPM_RC_VALUE_MASK_3			0x0000191c
   2854 #define BNX_RPM_RC_CNTL_4				0x00001920
   2855 #define BNX_RPM_RC_CNTL_4_A				 (0x3ffffL<<0)
   2856 #define BNX_RPM_RC_CNTL_4_B				 (0xfffL<<19)
   2857 
   2858 #define BNX_RPM_RC_VALUE_MASK_4			0x00001924
   2859 #define BNX_RPM_RC_CNTL_5				0x00001928
   2860 #define BNX_RPM_RC_CNTL_5_A				 (0x3ffffL<<0)
   2861 #define BNX_RPM_RC_CNTL_5_B				 (0xfffL<<19)
   2862 
   2863 #define BNX_RPM_RC_VALUE_MASK_5			0x0000192c
   2864 #define BNX_RPM_RC_CNTL_6				0x00001930
   2865 #define BNX_RPM_RC_CNTL_6_A				 (0x3ffffL<<0)
   2866 #define BNX_RPM_RC_CNTL_6_B				 (0xfffL<<19)
   2867 
   2868 #define BNX_RPM_RC_VALUE_MASK_6			0x00001934
   2869 #define BNX_RPM_RC_CNTL_7				0x00001938
   2870 #define BNX_RPM_RC_CNTL_7_A				 (0x3ffffL<<0)
   2871 #define BNX_RPM_RC_CNTL_7_B				 (0xfffL<<19)
   2872 
   2873 #define BNX_RPM_RC_VALUE_MASK_7			0x0000193c
   2874 #define BNX_RPM_RC_CNTL_8				0x00001940
   2875 #define BNX_RPM_RC_CNTL_8_A				 (0x3ffffL<<0)
   2876 #define BNX_RPM_RC_CNTL_8_B				 (0xfffL<<19)
   2877 
   2878 #define BNX_RPM_RC_VALUE_MASK_8			0x00001944
   2879 #define BNX_RPM_RC_CNTL_9				0x00001948
   2880 #define BNX_RPM_RC_CNTL_9_A				 (0x3ffffL<<0)
   2881 #define BNX_RPM_RC_CNTL_9_B				 (0xfffL<<19)
   2882 
   2883 #define BNX_RPM_RC_VALUE_MASK_9			0x0000194c
   2884 #define BNX_RPM_RC_CNTL_10				0x00001950
   2885 #define BNX_RPM_RC_CNTL_10_A				 (0x3ffffL<<0)
   2886 #define BNX_RPM_RC_CNTL_10_B				 (0xfffL<<19)
   2887 
   2888 #define BNX_RPM_RC_VALUE_MASK_10			0x00001954
   2889 #define BNX_RPM_RC_CNTL_11				0x00001958
   2890 #define BNX_RPM_RC_CNTL_11_A				 (0x3ffffL<<0)
   2891 #define BNX_RPM_RC_CNTL_11_B				 (0xfffL<<19)
   2892 
   2893 #define BNX_RPM_RC_VALUE_MASK_11			0x0000195c
   2894 #define BNX_RPM_RC_CNTL_12				0x00001960
   2895 #define BNX_RPM_RC_CNTL_12_A				 (0x3ffffL<<0)
   2896 #define BNX_RPM_RC_CNTL_12_B				 (0xfffL<<19)
   2897 
   2898 #define BNX_RPM_RC_VALUE_MASK_12			0x00001964
   2899 #define BNX_RPM_RC_CNTL_13				0x00001968
   2900 #define BNX_RPM_RC_CNTL_13_A				 (0x3ffffL<<0)
   2901 #define BNX_RPM_RC_CNTL_13_B				 (0xfffL<<19)
   2902 
   2903 #define BNX_RPM_RC_VALUE_MASK_13			0x0000196c
   2904 #define BNX_RPM_RC_CNTL_14				0x00001970
   2905 #define BNX_RPM_RC_CNTL_14_A				 (0x3ffffL<<0)
   2906 #define BNX_RPM_RC_CNTL_14_B				 (0xfffL<<19)
   2907 
   2908 #define BNX_RPM_RC_VALUE_MASK_14			0x00001974
   2909 #define BNX_RPM_RC_CNTL_15				0x00001978
   2910 #define BNX_RPM_RC_CNTL_15_A				 (0x3ffffL<<0)
   2911 #define BNX_RPM_RC_CNTL_15_B				 (0xfffL<<19)
   2912 
   2913 #define BNX_RPM_RC_VALUE_MASK_15			0x0000197c
   2914 #define BNX_RPM_RC_CONFIG				0x00001980
   2915 #define BNX_RPM_RC_CONFIG_RULE_ENABLE			 (0xffffL<<0)
   2916 #define BNX_RPM_RC_CONFIG_DEF_CLASS			 (0x7L<<24)
   2917 
   2918 #define BNX_RPM_DEBUG0					0x00001984
   2919 #define BNX_RPM_DEBUG0_FM_BCNT				 (0xffffL<<0)
   2920 #define BNX_RPM_DEBUG0_T_DATA_OFST_VLD			 (1L<<16)
   2921 #define BNX_RPM_DEBUG0_T_UDP_OFST_VLD			 (1L<<17)
   2922 #define BNX_RPM_DEBUG0_T_TCP_OFST_VLD			 (1L<<18)
   2923 #define BNX_RPM_DEBUG0_T_IP_OFST_VLD			 (1L<<19)
   2924 #define BNX_RPM_DEBUG0_IP_MORE_FRGMT			 (1L<<20)
   2925 #define BNX_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR		 (1L<<21)
   2926 #define BNX_RPM_DEBUG0_LLC_SNAP			 (1L<<22)
   2927 #define BNX_RPM_DEBUG0_FM_STARTED			 (1L<<23)
   2928 #define BNX_RPM_DEBUG0_DONE				 (1L<<24)
   2929 #define BNX_RPM_DEBUG0_WAIT_4_DONE			 (1L<<25)
   2930 #define BNX_RPM_DEBUG0_USE_TPBUF_CKSUM			 (1L<<26)
   2931 #define BNX_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM		 (1L<<27)
   2932 #define BNX_RPM_DEBUG0_IGNORE_VLAN			 (1L<<28)
   2933 #define BNX_RPM_DEBUG0_RP_ENA_ACTIVE			 (1L<<31)
   2934 
   2935 #define BNX_RPM_DEBUG1					0x00001988
   2936 #define BNX_RPM_DEBUG1_FSM_CUR_ST			 (0xffffL<<0)
   2937 #define BNX_RPM_DEBUG1_FSM_CUR_ST_IDLE			 (0L<<0)
   2938 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL		 (1L<<0)
   2939 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC	 (2L<<0)
   2940 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP		 (4L<<0)
   2941 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP		 (8L<<0)
   2942 #define BNX_RPM_DEBUG1_FSM_CUR_ST_IP_START		 (16L<<0)
   2943 #define BNX_RPM_DEBUG1_FSM_CUR_ST_IP			 (32L<<0)
   2944 #define BNX_RPM_DEBUG1_FSM_CUR_ST_TCP			 (64L<<0)
   2945 #define BNX_RPM_DEBUG1_FSM_CUR_ST_UDP			 (128L<<0)
   2946 #define BNX_RPM_DEBUG1_FSM_CUR_ST_AH			 (256L<<0)
   2947 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ESP			 (512L<<0)
   2948 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD		 (1024L<<0)
   2949 #define BNX_RPM_DEBUG1_FSM_CUR_ST_DATA			 (2048L<<0)
   2950 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY		 (0x2000L<<0)
   2951 #define BNX_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT		 (0x4000L<<0)
   2952 #define BNX_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT		 (0x8000L<<0)
   2953 #define BNX_RPM_DEBUG1_HDR_BCNT			 (0x7ffL<<16)
   2954 #define BNX_RPM_DEBUG1_UNKNOWN_ETYPE_D			 (1L<<28)
   2955 #define BNX_RPM_DEBUG1_VLAN_REMOVED_D2			 (1L<<29)
   2956 #define BNX_RPM_DEBUG1_VLAN_REMOVED_D1			 (1L<<30)
   2957 #define BNX_RPM_DEBUG1_EOF_0XTRA_WD			 (1L<<31)
   2958 
   2959 #define BNX_RPM_DEBUG2					0x0000198c
   2960 #define BNX_RPM_DEBUG2_CMD_HIT_VEC			 (0xffffL<<0)
   2961 #define BNX_RPM_DEBUG2_IP_BCNT				 (0xffL<<16)
   2962 #define BNX_RPM_DEBUG2_THIS_CMD_M4			 (1L<<24)
   2963 #define BNX_RPM_DEBUG2_THIS_CMD_M3			 (1L<<25)
   2964 #define BNX_RPM_DEBUG2_THIS_CMD_M2			 (1L<<26)
   2965 #define BNX_RPM_DEBUG2_THIS_CMD_M1			 (1L<<27)
   2966 #define BNX_RPM_DEBUG2_IPIPE_EMPTY			 (1L<<28)
   2967 #define BNX_RPM_DEBUG2_FM_DISCARD			 (1L<<29)
   2968 #define BNX_RPM_DEBUG2_LAST_RULE_IN_FM_D2		 (1L<<30)
   2969 #define BNX_RPM_DEBUG2_LAST_RULE_IN_FM_D1		 (1L<<31)
   2970 
   2971 #define BNX_RPM_DEBUG3					0x00001990
   2972 #define BNX_RPM_DEBUG3_AVAIL_MBUF_PTR			 (0x1ffL<<0)
   2973 #define BNX_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT		 (1L<<9)
   2974 #define BNX_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT		 (1L<<10)
   2975 #define BNX_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT		 (1L<<11)
   2976 #define BNX_RPM_DEBUG3_RDE_RBUF_FREE_REQ		 (1L<<12)
   2977 #define BNX_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ		 (1L<<13)
   2978 #define BNX_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL		 (1L<<14)
   2979 #define BNX_RPM_DEBUG3_RBUF_RDE_SOF_DROP		 (1L<<15)
   2980 #define BNX_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT		 (0xfL<<16)
   2981 #define BNX_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL		 (1L<<21)
   2982 #define BNX_RPM_DEBUG3_DROP_NXT_VLD			 (1L<<22)
   2983 #define BNX_RPM_DEBUG3_DROP_NXT			 (1L<<23)
   2984 #define BNX_RPM_DEBUG3_FTQ_FSM				 (0x3L<<24)
   2985 #define BNX_RPM_DEBUG3_FTQ_FSM_IDLE			 (0x0L<<24)
   2986 #define BNX_RPM_DEBUG3_FTQ_FSM_WAIT_ACK		 (0x1L<<24)
   2987 #define BNX_RPM_DEBUG3_FTQ_FSM_WAIT_FREE		 (0x2L<<24)
   2988 #define BNX_RPM_DEBUG3_MBWRITE_FSM			 (0x3L<<26)
   2989 #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF		 (0x0L<<26)
   2990 #define BNX_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF		 (0x1L<<26)
   2991 #define BNX_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA		 (0x2L<<26)
   2992 #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA		 (0x3L<<26)
   2993 #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF		 (0x4L<<26)
   2994 #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK		 (0x5L<<26)
   2995 #define BNX_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD	 (0x6L<<26)
   2996 #define BNX_RPM_DEBUG3_MBWRITE_FSM_DONE		 (0x7L<<26)
   2997 #define BNX_RPM_DEBUG3_MBFREE_FSM			 (1L<<29)
   2998 #define BNX_RPM_DEBUG3_MBFREE_FSM_IDLE			 (0L<<29)
   2999 #define BNX_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK		 (1L<<29)
   3000 #define BNX_RPM_DEBUG3_MBALLOC_FSM			 (1L<<30)
   3001 #define BNX_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF		 (0x0L<<30)
   3002 #define BNX_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF		 (0x1L<<30)
   3003 #define BNX_RPM_DEBUG3_CCODE_EOF_ERROR			 (1L<<31)
   3004 
   3005 #define BNX_RPM_DEBUG4					0x00001994
   3006 #define BNX_RPM_DEBUG4_DFSM_MBUF_CLUSTER		 (0x1ffffffL<<0)
   3007 #define BNX_RPM_DEBUG4_DFIFO_CUR_CCODE			 (0x7L<<25)
   3008 #define BNX_RPM_DEBUG4_MBWRITE_FSM			 (0x7L<<28)
   3009 #define BNX_RPM_DEBUG4_DFIFO_EMPTY			 (1L<<31)
   3010 
   3011 #define BNX_RPM_DEBUG5					0x00001998
   3012 #define BNX_RPM_DEBUG5_RDROP_WPTR			 (0x1fL<<0)
   3013 #define BNX_RPM_DEBUG5_RDROP_ACPI_RPTR			 (0x1fL<<5)
   3014 #define BNX_RPM_DEBUG5_RDROP_MC_RPTR			 (0x1fL<<10)
   3015 #define BNX_RPM_DEBUG5_RDROP_RC_RPTR			 (0x1fL<<15)
   3016 #define BNX_RPM_DEBUG5_RDROP_ACPI_EMPTY		 (1L<<20)
   3017 #define BNX_RPM_DEBUG5_RDROP_MC_EMPTY			 (1L<<21)
   3018 #define BNX_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR	 (1L<<22)
   3019 #define BNX_RPM_DEBUG5_HOLDREG_WOL_DROP_INT		 (1L<<23)
   3020 #define BNX_RPM_DEBUG5_HOLDREG_DISCARD			 (1L<<24)
   3021 #define BNX_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL		 (1L<<25)
   3022 #define BNX_RPM_DEBUG5_HOLDREG_MC_EMPTY		 (1L<<26)
   3023 #define BNX_RPM_DEBUG5_HOLDREG_RC_EMPTY		 (1L<<27)
   3024 #define BNX_RPM_DEBUG5_HOLDREG_FC_EMPTY		 (1L<<28)
   3025 #define BNX_RPM_DEBUG5_HOLDREG_ACPI_EMPTY		 (1L<<29)
   3026 #define BNX_RPM_DEBUG5_HOLDREG_FULL_T			 (1L<<30)
   3027 #define BNX_RPM_DEBUG5_HOLDREG_RD			 (1L<<31)
   3028 
   3029 #define BNX_RPM_DEBUG6					0x0000199c
   3030 #define BNX_RPM_DEBUG6_ACPI_VEC			 (0xffffL<<0)
   3031 #define BNX_RPM_DEBUG6_VEC				 (0xffffL<<16)
   3032 
   3033 #define BNX_RPM_DEBUG7					0x000019a0
   3034 #define BNX_RPM_DEBUG7_RPM_DBG7_LAST_CRC		 (0xffffffffL<<0)
   3035 
   3036 #define BNX_RPM_DEBUG8					0x000019a4
   3037 #define BNX_RPM_DEBUG8_PS_ACPI_FSM			 (0xfL<<0)
   3038 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_IDLE		 (0L<<0)
   3039 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR		 (1L<<0)
   3040 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR		 (2L<<0)
   3041 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR		 (3L<<0)
   3042 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF	 (4L<<0)
   3043 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA		 (5L<<0)
   3044 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR		 (6L<<0)
   3045 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR		 (7L<<0)
   3046 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR		 (8L<<0)
   3047 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR		 (9L<<0)
   3048 #define BNX_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF		 (10L<<0)
   3049 #define BNX_RPM_DEBUG8_COMPARE_AT_W0			 (1L<<4)
   3050 #define BNX_RPM_DEBUG8_COMPARE_AT_W3_DATA		 (1L<<5)
   3051 #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_WAIT		 (1L<<6)
   3052 #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_W3		 (1L<<7)
   3053 #define BNX_RPM_DEBUG8_COMPARE_AT_SOF_W2		 (1L<<8)
   3054 #define BNX_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES		 (1L<<9)
   3055 #define BNX_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES		 (1L<<10)
   3056 #define BNX_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES		 (1L<<11)
   3057 #define BNX_RPM_DEBUG8_EOF_DET				 (1L<<12)
   3058 #define BNX_RPM_DEBUG8_SOF_DET				 (1L<<13)
   3059 #define BNX_RPM_DEBUG8_WAIT_4_SOF			 (1L<<14)
   3060 #define BNX_RPM_DEBUG8_ALL_DONE			 (1L<<15)
   3061 #define BNX_RPM_DEBUG8_THBUF_ADDR			 (0x7fL<<16)
   3062 #define BNX_RPM_DEBUG8_BYTE_CTR			 (0xffL<<24)
   3063 
   3064 #define BNX_RPM_DEBUG9					0x000019a8
   3065 #define BNX_RPM_DEBUG9_OUTFIFO_COUNT			 (0x7L<<0)
   3066 #define BNX_RPM_DEBUG9_RDE_ACPI_RDY			 (1L<<3)
   3067 #define BNX_RPM_DEBUG9_VLD_RD_ENTRY_CT			 (0x7L<<4)
   3068 #define BNX_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED	 (1L<<28)
   3069 #define BNX_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED		 (1L<<29)
   3070 #define BNX_RPM_DEBUG9_ACPI_MATCH_INT			 (1L<<30)
   3071 #define BNX_RPM_DEBUG9_ACPI_ENABLE_SYN			 (1L<<31)
   3072 
   3073 #define BNX_RPM_ACPI_DBG_BUF_W00			0x000019c0
   3074 #define BNX_RPM_ACPI_DBG_BUF_W01			0x000019c4
   3075 #define BNX_RPM_ACPI_DBG_BUF_W02			0x000019c8
   3076 #define BNX_RPM_ACPI_DBG_BUF_W03			0x000019cc
   3077 #define BNX_RPM_ACPI_DBG_BUF_W10			0x000019d0
   3078 #define BNX_RPM_ACPI_DBG_BUF_W11			0x000019d4
   3079 #define BNX_RPM_ACPI_DBG_BUF_W12			0x000019d8
   3080 #define BNX_RPM_ACPI_DBG_BUF_W13			0x000019dc
   3081 #define BNX_RPM_ACPI_DBG_BUF_W20			0x000019e0
   3082 #define BNX_RPM_ACPI_DBG_BUF_W21			0x000019e4
   3083 #define BNX_RPM_ACPI_DBG_BUF_W22			0x000019e8
   3084 #define BNX_RPM_ACPI_DBG_BUF_W23			0x000019ec
   3085 #define BNX_RPM_ACPI_DBG_BUF_W30			0x000019f0
   3086 #define BNX_RPM_ACPI_DBG_BUF_W31			0x000019f4
   3087 #define BNX_RPM_ACPI_DBG_BUF_W32			0x000019f8
   3088 #define BNX_RPM_ACPI_DBG_BUF_W33			0x000019fc
   3089 
   3090 
   3091 /*
   3092  *  rbuf_reg definition
   3093  *  offset: 0x200000
   3094  */
   3095 #define BNX_RBUF_COMMAND				0x00200000
   3096 #define BNX_RBUF_COMMAND_ENABLED			 (1L<<0)
   3097 #define BNX_RBUF_COMMAND_FREE_INIT			 (1L<<1)
   3098 #define BNX_RBUF_COMMAND_RAM_INIT			 (1L<<2)
   3099 #define BNX_RBUF_COMMAND_OVER_FREE			 (1L<<4)
   3100 #define BNX_RBUF_COMMAND_ALLOC_REQ			 (1L<<5)
   3101 
   3102 #define BNX_RBUF_STATUS1				0x00200004
   3103 #define BNX_RBUF_STATUS1_FREE_COUNT			 (0x3ffL<<0)
   3104 
   3105 #define BNX_RBUF_STATUS2				0x00200008
   3106 #define BNX_RBUF_STATUS2_FREE_TAIL			 (0x3ffL<<0)
   3107 #define BNX_RBUF_STATUS2_FREE_HEAD			 (0x3ffL<<16)
   3108 
   3109 #define BNX_RBUF_CONFIG				0x0020000c
   3110 #define BNX_RBUF_CONFIG_XOFF_TRIP			 (0x3ffL<<0)
   3111 #define BNX_RBUF_CONFIG_XON_TRIP			 (0x3ffL<<16)
   3112 
   3113 #define BNX_RBUF_FW_BUF_ALLOC				0x00200010
   3114 #define BNX_RBUF_FW_BUF_ALLOC_VALUE			 (0x1ffL<<7)
   3115 
   3116 #define BNX_RBUF_FW_BUF_FREE				0x00200014
   3117 #define BNX_RBUF_FW_BUF_FREE_COUNT			 (0x7fL<<0)
   3118 #define BNX_RBUF_FW_BUF_FREE_TAIL			 (0x1ffL<<7)
   3119 #define BNX_RBUF_FW_BUF_FREE_HEAD			 (0x1ffL<<16)
   3120 
   3121 #define BNX_RBUF_FW_BUF_SEL				0x00200018
   3122 #define BNX_RBUF_FW_BUF_SEL_COUNT			 (0x7fL<<0)
   3123 #define BNX_RBUF_FW_BUF_SEL_TAIL			 (0x1ffL<<7)
   3124 #define BNX_RBUF_FW_BUF_SEL_HEAD			 (0x1ffL<<16)
   3125 
   3126 #define BNX_RBUF_CONFIG2				0x0020001c
   3127 #define BNX_RBUF_CONFIG2_MAC_DROP_TRIP			 (0x3ffL<<0)
   3128 #define BNX_RBUF_CONFIG2_MAC_KEEP_TRIP			 (0x3ffL<<16)
   3129 
   3130 #define BNX_RBUF_CONFIG3				0x00200020
   3131 #define BNX_RBUF_CONFIG3_CU_DROP_TRIP			 (0x3ffL<<0)
   3132 #define BNX_RBUF_CONFIG3_CU_KEEP_TRIP			 (0x3ffL<<16)
   3133 
   3134 #define BNX_RBUF_PKT_DATA				0x00208000
   3135 #define BNX_RBUF_CLIST_DATA				0x00210000
   3136 #define BNX_RBUF_BUF_DATA				0x00220000
   3137 
   3138 
   3139 /*
   3140  *  rv2p_reg definition
   3141  *  offset: 0x2800
   3142  */
   3143 #define BNX_RV2P_COMMAND				0x00002800
   3144 #define BNX_RV2P_COMMAND_ENABLED			 (1L<<0)
   3145 #define BNX_RV2P_COMMAND_PROC1_INTRPT			 (1L<<1)
   3146 #define BNX_RV2P_COMMAND_PROC2_INTRPT			 (1L<<2)
   3147 #define BNX_RV2P_COMMAND_ABORT0			 (1L<<4)
   3148 #define BNX_RV2P_COMMAND_ABORT1			 (1L<<5)
   3149 #define BNX_RV2P_COMMAND_ABORT2			 (1L<<6)
   3150 #define BNX_RV2P_COMMAND_ABORT3			 (1L<<7)
   3151 #define BNX_RV2P_COMMAND_ABORT4			 (1L<<8)
   3152 #define BNX_RV2P_COMMAND_ABORT5			 (1L<<9)
   3153 #define BNX_RV2P_COMMAND_PROC1_RESET			 (1L<<16)
   3154 #define BNX_RV2P_COMMAND_PROC2_RESET			 (1L<<17)
   3155 #define BNX_RV2P_COMMAND_CTXIF_RESET			 (1L<<18)
   3156 
   3157 #define BNX_RV2P_STATUS				0x00002804
   3158 #define BNX_RV2P_STATUS_ALWAYS_0			 (1L<<0)
   3159 #define BNX_RV2P_STATUS_RV2P_GEN_STAT0_CNT		 (1L<<8)
   3160 #define BNX_RV2P_STATUS_RV2P_GEN_STAT1_CNT		 (1L<<9)
   3161 #define BNX_RV2P_STATUS_RV2P_GEN_STAT2_CNT		 (1L<<10)
   3162 #define BNX_RV2P_STATUS_RV2P_GEN_STAT3_CNT		 (1L<<11)
   3163 #define BNX_RV2P_STATUS_RV2P_GEN_STAT4_CNT		 (1L<<12)
   3164 #define BNX_RV2P_STATUS_RV2P_GEN_STAT5_CNT		 (1L<<13)
   3165 
   3166 #define BNX_RV2P_CONFIG				0x00002808
   3167 #define BNX_RV2P_CONFIG_STALL_PROC1			 (1L<<0)
   3168 #define BNX_RV2P_CONFIG_STALL_PROC2			 (1L<<1)
   3169 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT0		 (1L<<8)
   3170 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT1		 (1L<<9)
   3171 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT2		 (1L<<10)
   3172 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT3		 (1L<<11)
   3173 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT4		 (1L<<12)
   3174 #define BNX_RV2P_CONFIG_PROC1_STALL_ON_ABORT5		 (1L<<13)
   3175 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT0		 (1L<<16)
   3176 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT1		 (1L<<17)
   3177 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT2		 (1L<<18)
   3178 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT3		 (1L<<19)
   3179 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT4		 (1L<<20)
   3180 #define BNX_RV2P_CONFIG_PROC2_STALL_ON_ABORT5		 (1L<<21)
   3181 #define BNX_RV2P_CONFIG_PAGE_SIZE			 (0xfL<<24)
   3182 #define BNX_RV2P_CONFIG_PAGE_SIZE_256			 (0L<<24)
   3183 #define BNX_RV2P_CONFIG_PAGE_SIZE_512			 (1L<<24)
   3184 #define BNX_RV2P_CONFIG_PAGE_SIZE_1K			 (2L<<24)
   3185 #define BNX_RV2P_CONFIG_PAGE_SIZE_2K			 (3L<<24)
   3186 #define BNX_RV2P_CONFIG_PAGE_SIZE_4K			 (4L<<24)
   3187 #define BNX_RV2P_CONFIG_PAGE_SIZE_8K			 (5L<<24)
   3188 #define BNX_RV2P_CONFIG_PAGE_SIZE_16K			 (6L<<24)
   3189 #define BNX_RV2P_CONFIG_PAGE_SIZE_32K			 (7L<<24)
   3190 #define BNX_RV2P_CONFIG_PAGE_SIZE_64K			 (8L<<24)
   3191 #define BNX_RV2P_CONFIG_PAGE_SIZE_128K			 (9L<<24)
   3192 #define BNX_RV2P_CONFIG_PAGE_SIZE_256K			 (10L<<24)
   3193 #define BNX_RV2P_CONFIG_PAGE_SIZE_512K			 (11L<<24)
   3194 #define BNX_RV2P_CONFIG_PAGE_SIZE_1M			 (12L<<24)
   3195 
   3196 #define BNX_RV2P_GEN_BFR_ADDR_0			0x00002810
   3197 #define BNX_RV2P_GEN_BFR_ADDR_0_VALUE			 (0xffffL<<16)
   3198 
   3199 #define BNX_RV2P_GEN_BFR_ADDR_1			0x00002814
   3200 #define BNX_RV2P_GEN_BFR_ADDR_1_VALUE			 (0xffffL<<16)
   3201 
   3202 #define BNX_RV2P_GEN_BFR_ADDR_2			0x00002818
   3203 #define BNX_RV2P_GEN_BFR_ADDR_2_VALUE			 (0xffffL<<16)
   3204 
   3205 #define BNX_RV2P_GEN_BFR_ADDR_3			0x0000281c
   3206 #define BNX_RV2P_GEN_BFR_ADDR_3_VALUE			 (0xffffL<<16)
   3207 
   3208 #define BNX_RV2P_INSTR_HIGH				0x00002830
   3209 #define BNX_RV2P_INSTR_HIGH_HIGH			 (0x1fL<<0)
   3210 
   3211 #define BNX_RV2P_INSTR_LOW				0x00002834
   3212 #define BNX_RV2P_PROC1_ADDR_CMD			0x00002838
   3213 #define BNX_RV2P_PROC1_ADDR_CMD_ADD			 (0x3ffL<<0)
   3214 #define BNX_RV2P_PROC1_ADDR_CMD_RDWR			 (1L<<31)
   3215 
   3216 #define BNX_RV2P_PROC2_ADDR_CMD			0x0000283c
   3217 #define BNX_RV2P_PROC2_ADDR_CMD_ADD			 (0x3ffL<<0)
   3218 #define BNX_RV2P_PROC2_ADDR_CMD_RDWR			 (1L<<31)
   3219 
   3220 #define BNX_RV2P_PROC1_GRC_DEBUG			0x00002840
   3221 #define BNX_RV2P_PROC2_GRC_DEBUG			0x00002844
   3222 #define BNX_RV2P_GRC_PROC_DEBUG			0x00002848
   3223 #define BNX_RV2P_DEBUG_VECT_PEEK			0x0000284c
   3224 #define BNX_RV2P_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3225 #define BNX_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3226 #define BNX_RV2P_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3227 #define BNX_RV2P_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3228 #define BNX_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3229 #define BNX_RV2P_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3230 
   3231 #define BNX_RV2P_PFTQ_DATA				0x00002b40
   3232 #define BNX_RV2P_PFTQ_CMD				0x00002b78
   3233 #define BNX_RV2P_PFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3234 #define BNX_RV2P_PFTQ_CMD_WR_TOP			 (1L<<10)
   3235 #define BNX_RV2P_PFTQ_CMD_WR_TOP_0			 (0L<<10)
   3236 #define BNX_RV2P_PFTQ_CMD_WR_TOP_1			 (1L<<10)
   3237 #define BNX_RV2P_PFTQ_CMD_SFT_RESET			 (1L<<25)
   3238 #define BNX_RV2P_PFTQ_CMD_RD_DATA			 (1L<<26)
   3239 #define BNX_RV2P_PFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3240 #define BNX_RV2P_PFTQ_CMD_ADD_DATA			 (1L<<28)
   3241 #define BNX_RV2P_PFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3242 #define BNX_RV2P_PFTQ_CMD_POP				 (1L<<30)
   3243 #define BNX_RV2P_PFTQ_CMD_BUSY				 (1L<<31)
   3244 
   3245 #define BNX_RV2P_PFTQ_CTL				0x00002b7c
   3246 #define BNX_RV2P_PFTQ_CTL_INTERVENE			 (1L<<0)
   3247 #define BNX_RV2P_PFTQ_CTL_OVERFLOW			 (1L<<1)
   3248 #define BNX_RV2P_PFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3249 #define BNX_RV2P_PFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3250 #define BNX_RV2P_PFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3251 
   3252 #define BNX_RV2P_TFTQ_DATA				0x00002b80
   3253 #define BNX_RV2P_TFTQ_CMD				0x00002bb8
   3254 #define BNX_RV2P_TFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3255 #define BNX_RV2P_TFTQ_CMD_WR_TOP			 (1L<<10)
   3256 #define BNX_RV2P_TFTQ_CMD_WR_TOP_0			 (0L<<10)
   3257 #define BNX_RV2P_TFTQ_CMD_WR_TOP_1			 (1L<<10)
   3258 #define BNX_RV2P_TFTQ_CMD_SFT_RESET			 (1L<<25)
   3259 #define BNX_RV2P_TFTQ_CMD_RD_DATA			 (1L<<26)
   3260 #define BNX_RV2P_TFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3261 #define BNX_RV2P_TFTQ_CMD_ADD_DATA			 (1L<<28)
   3262 #define BNX_RV2P_TFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3263 #define BNX_RV2P_TFTQ_CMD_POP				 (1L<<30)
   3264 #define BNX_RV2P_TFTQ_CMD_BUSY				 (1L<<31)
   3265 
   3266 #define BNX_RV2P_TFTQ_CTL				0x00002bbc
   3267 #define BNX_RV2P_TFTQ_CTL_INTERVENE			 (1L<<0)
   3268 #define BNX_RV2P_TFTQ_CTL_OVERFLOW			 (1L<<1)
   3269 #define BNX_RV2P_TFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3270 #define BNX_RV2P_TFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3271 #define BNX_RV2P_TFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3272 
   3273 #define BNX_RV2P_MFTQ_DATA				0x00002bc0
   3274 #define BNX_RV2P_MFTQ_CMD				0x00002bf8
   3275 #define BNX_RV2P_MFTQ_CMD_OFFSET			 (0x3ffL<<0)
   3276 #define BNX_RV2P_MFTQ_CMD_WR_TOP			 (1L<<10)
   3277 #define BNX_RV2P_MFTQ_CMD_WR_TOP_0			 (0L<<10)
   3278 #define BNX_RV2P_MFTQ_CMD_WR_TOP_1			 (1L<<10)
   3279 #define BNX_RV2P_MFTQ_CMD_SFT_RESET			 (1L<<25)
   3280 #define BNX_RV2P_MFTQ_CMD_RD_DATA			 (1L<<26)
   3281 #define BNX_RV2P_MFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3282 #define BNX_RV2P_MFTQ_CMD_ADD_DATA			 (1L<<28)
   3283 #define BNX_RV2P_MFTQ_CMD_INTERVENE_CLR		 (1L<<29)
   3284 #define BNX_RV2P_MFTQ_CMD_POP				 (1L<<30)
   3285 #define BNX_RV2P_MFTQ_CMD_BUSY				 (1L<<31)
   3286 
   3287 #define BNX_RV2P_MFTQ_CTL				0x00002bfc
   3288 #define BNX_RV2P_MFTQ_CTL_INTERVENE			 (1L<<0)
   3289 #define BNX_RV2P_MFTQ_CTL_OVERFLOW			 (1L<<1)
   3290 #define BNX_RV2P_MFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3291 #define BNX_RV2P_MFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3292 #define BNX_RV2P_MFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3293 
   3294 
   3295 
   3296 /*
   3297  *  mq_reg definition
   3298  *  offset: 0x3c00
   3299  */
   3300 #define BNX_MQ_COMMAND					0x00003c00
   3301 #define BNX_MQ_COMMAND_ENABLED				 (1L<<0)
   3302 #define BNX_MQ_COMMAND_OVERFLOW			 (1L<<4)
   3303 #define BNX_MQ_COMMAND_WR_ERROR			 (1L<<5)
   3304 #define BNX_MQ_COMMAND_RD_ERROR			 (1L<<6)
   3305 
   3306 #define BNX_MQ_STATUS					0x00003c04
   3307 #define BNX_MQ_STATUS_CTX_ACCESS_STAT			 (1L<<16)
   3308 #define BNX_MQ_STATUS_CTX_ACCESS64_STAT		 (1L<<17)
   3309 #define BNX_MQ_STATUS_PCI_STALL_STAT			 (1L<<18)
   3310 
   3311 #define BNX_MQ_CONFIG					0x00003c08
   3312 #define BNX_MQ_CONFIG_TX_HIGH_PRI			 (1L<<0)
   3313 #define BNX_MQ_CONFIG_HALT_DIS				 (1L<<1)
   3314 #define BNX_MQ_CONFIG_BIN_MQ_MODE			 (1L<<2)
   3315 #define BNX_MQ_CONFIG_DIS_IDB_DROP			 (1L<<3)
   3316 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE			 (0x7L<<4)
   3317 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_256		 (0L<<4)
   3318 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_512		 (1L<<4)
   3319 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K		 (2L<<4)
   3320 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K		 (3L<<4)
   3321 #define BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K		 (4L<<4)
   3322 #define BNX_MQ_CONFIG_MAX_DEPTH				 (0x7fL<<8)
   3323 #define BNX_MQ_CONFIG_CUR_DEPTH				 (0x7fL<<20)
   3324 
   3325 
   3326 #define BNX_MQ_ENQUEUE1				0x00003c0c
   3327 #define BNX_MQ_ENQUEUE1_OFFSET				 (0x3fL<<2)
   3328 #define BNX_MQ_ENQUEUE1_CID				 (0x3fffL<<8)
   3329 #define BNX_MQ_ENQUEUE1_BYTE_MASK			 (0xfL<<24)
   3330 #define BNX_MQ_ENQUEUE1_KNL_MODE			 (1L<<28)
   3331 
   3332 #define BNX_MQ_ENQUEUE2				0x00003c10
   3333 #define BNX_MQ_BAD_WR_ADDR				0x00003c14
   3334 #define BNX_MQ_BAD_RD_ADDR				0x00003c18
   3335 #define BNX_MQ_KNL_BYP_WIND_START			0x00003c1c
   3336 #define BNX_MQ_KNL_BYP_WIND_START_VALUE		 (0xfffffL<<12)
   3337 
   3338 #define BNX_MQ_KNL_WIND_END				0x00003c20
   3339 #define BNX_MQ_KNL_WIND_END_VALUE			 (0xffffffL<<8)
   3340 
   3341 #define BNX_MQ_KNL_WRITE_MASK1				0x00003c24
   3342 #define BNX_MQ_KNL_TX_MASK1				0x00003c28
   3343 #define BNX_MQ_KNL_CMD_MASK1				0x00003c2c
   3344 #define BNX_MQ_KNL_COND_ENQUEUE_MASK1			0x00003c30
   3345 #define BNX_MQ_KNL_RX_V2P_MASK1			0x00003c34
   3346 #define BNX_MQ_KNL_WRITE_MASK2				0x00003c38
   3347 #define BNX_MQ_KNL_TX_MASK2				0x00003c3c
   3348 #define BNX_MQ_KNL_CMD_MASK2				0x00003c40
   3349 #define BNX_MQ_KNL_COND_ENQUEUE_MASK2			0x00003c44
   3350 #define BNX_MQ_KNL_RX_V2P_MASK2			0x00003c48
   3351 #define BNX_MQ_KNL_BYP_WRITE_MASK1			0x00003c4c
   3352 #define BNX_MQ_KNL_BYP_TX_MASK1			0x00003c50
   3353 #define BNX_MQ_KNL_BYP_CMD_MASK1			0x00003c54
   3354 #define BNX_MQ_KNL_BYP_COND_ENQUEUE_MASK1		0x00003c58
   3355 #define BNX_MQ_KNL_BYP_RX_V2P_MASK1			0x00003c5c
   3356 #define BNX_MQ_KNL_BYP_WRITE_MASK2			0x00003c60
   3357 #define BNX_MQ_KNL_BYP_TX_MASK2			0x00003c64
   3358 #define BNX_MQ_KNL_BYP_CMD_MASK2			0x00003c68
   3359 #define BNX_MQ_KNL_BYP_COND_ENQUEUE_MASK2		0x00003c6c
   3360 #define BNX_MQ_KNL_BYP_RX_V2P_MASK2			0x00003c70
   3361 #define BNX_MQ_MEM_WR_ADDR				0x00003c74
   3362 #define BNX_MQ_MEM_WR_ADDR_VALUE			 (0x3fL<<0)
   3363 
   3364 #define BNX_MQ_MEM_WR_DATA0				0x00003c78
   3365 #define BNX_MQ_MEM_WR_DATA0_VALUE			 (0xffffffffL<<0)
   3366 
   3367 #define BNX_MQ_MEM_WR_DATA1				0x00003c7c
   3368 #define BNX_MQ_MEM_WR_DATA1_VALUE			 (0xffffffffL<<0)
   3369 
   3370 #define BNX_MQ_MEM_WR_DATA2				0x00003c80
   3371 #define BNX_MQ_MEM_WR_DATA2_VALUE			 (0x3fffffffL<<0)
   3372 
   3373 #define BNX_MQ_MEM_RD_ADDR				0x00003c84
   3374 #define BNX_MQ_MEM_RD_ADDR_VALUE			 (0x3fL<<0)
   3375 
   3376 #define BNX_MQ_MEM_RD_DATA0				0x00003c88
   3377 #define BNX_MQ_MEM_RD_DATA0_VALUE			 (0xffffffffL<<0)
   3378 
   3379 #define BNX_MQ_MEM_RD_DATA1				0x00003c8c
   3380 #define BNX_MQ_MEM_RD_DATA1_VALUE			 (0xffffffffL<<0)
   3381 
   3382 #define BNX_MQ_MEM_RD_DATA2				0x00003c90
   3383 #define BNX_MQ_MEM_RD_DATA2_VALUE			 (0x3fffffffL<<0)
   3384 
   3385 #define BNX_MQ_MAP_L2_5					0x00003d34
   3386 #define BNX_MQ_MAP_L2_5_MQ_OFFSET			 (0xffL<<0)
   3387 #define BNX_MQ_MAP_L2_5_SZ				 (0x3L<<8)
   3388 #define BNX_MQ_MAP_L2_5_CTX_OFFSET			 (0x2ffL<<10)
   3389 #define BNX_MQ_MAP_L2_5_BIN_OFFSET			 (0x7L<<23)
   3390 #define BNX_MQ_MAP_L2_5_ARM				 (0x3L<<26)
   3391 #define BNX_MQ_MAP_L2_5_ENA				 (0x1L<<31)
   3392 #define BNX_MQ_MAP_L2_5_DEFAULT				0x83000b08
   3393 
   3394 /*
   3395  *  tbdr_reg definition
   3396  *  offset: 0x5000
   3397  */
   3398 #define BNX_TBDR_COMMAND				0x00005000
   3399 #define BNX_TBDR_COMMAND_ENABLE			 (1L<<0)
   3400 #define BNX_TBDR_COMMAND_SOFT_RST			 (1L<<1)
   3401 #define BNX_TBDR_COMMAND_MSTR_ABORT			 (1L<<4)
   3402 
   3403 #define BNX_TBDR_STATUS				0x00005004
   3404 #define BNX_TBDR_STATUS_DMA_WAIT			 (1L<<0)
   3405 #define BNX_TBDR_STATUS_FTQ_WAIT			 (1L<<1)
   3406 #define BNX_TBDR_STATUS_FIFO_OVERFLOW			 (1L<<2)
   3407 #define BNX_TBDR_STATUS_FIFO_UNDERFLOW			 (1L<<3)
   3408 #define BNX_TBDR_STATUS_SEARCHMISS_ERROR		 (1L<<4)
   3409 #define BNX_TBDR_STATUS_FTQ_ENTRY_CNT			 (1L<<5)
   3410 #define BNX_TBDR_STATUS_BURST_CNT			 (1L<<6)
   3411 
   3412 #define BNX_TBDR_CONFIG				0x00005008
   3413 #define BNX_TBDR_CONFIG_MAX_BDS			 (0xffL<<0)
   3414 #define BNX_TBDR_CONFIG_SWAP_MODE			 (1L<<8)
   3415 #define BNX_TBDR_CONFIG_PRIORITY			 (1L<<9)
   3416 #define BNX_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS		 (1L<<10)
   3417 #define BNX_TBDR_CONFIG_PAGE_SIZE			 (0xfL<<24)
   3418 #define BNX_TBDR_CONFIG_PAGE_SIZE_256			 (0L<<24)
   3419 #define BNX_TBDR_CONFIG_PAGE_SIZE_512			 (1L<<24)
   3420 #define BNX_TBDR_CONFIG_PAGE_SIZE_1K			 (2L<<24)
   3421 #define BNX_TBDR_CONFIG_PAGE_SIZE_2K			 (3L<<24)
   3422 #define BNX_TBDR_CONFIG_PAGE_SIZE_4K			 (4L<<24)
   3423 #define BNX_TBDR_CONFIG_PAGE_SIZE_8K			 (5L<<24)
   3424 #define BNX_TBDR_CONFIG_PAGE_SIZE_16K			 (6L<<24)
   3425 #define BNX_TBDR_CONFIG_PAGE_SIZE_32K			 (7L<<24)
   3426 #define BNX_TBDR_CONFIG_PAGE_SIZE_64K			 (8L<<24)
   3427 #define BNX_TBDR_CONFIG_PAGE_SIZE_128K			 (9L<<24)
   3428 #define BNX_TBDR_CONFIG_PAGE_SIZE_256K			 (10L<<24)
   3429 #define BNX_TBDR_CONFIG_PAGE_SIZE_512K			 (11L<<24)
   3430 #define BNX_TBDR_CONFIG_PAGE_SIZE_1M			 (12L<<24)
   3431 
   3432 #define BNX_TBDR_DEBUG_VECT_PEEK			0x0000500c
   3433 #define BNX_TBDR_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3434 #define BNX_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3435 #define BNX_TBDR_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3436 #define BNX_TBDR_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3437 #define BNX_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3438 #define BNX_TBDR_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3439 
   3440 #define BNX_TBDR_FTQ_DATA				0x000053c0
   3441 #define BNX_TBDR_FTQ_CMD				0x000053f8
   3442 #define BNX_TBDR_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   3443 #define BNX_TBDR_FTQ_CMD_WR_TOP			 (1L<<10)
   3444 #define BNX_TBDR_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3445 #define BNX_TBDR_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3446 #define BNX_TBDR_FTQ_CMD_SFT_RESET			 (1L<<25)
   3447 #define BNX_TBDR_FTQ_CMD_RD_DATA			 (1L<<26)
   3448 #define BNX_TBDR_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3449 #define BNX_TBDR_FTQ_CMD_ADD_DATA			 (1L<<28)
   3450 #define BNX_TBDR_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3451 #define BNX_TBDR_FTQ_CMD_POP				 (1L<<30)
   3452 #define BNX_TBDR_FTQ_CMD_BUSY				 (1L<<31)
   3453 
   3454 #define BNX_TBDR_FTQ_CTL				0x000053fc
   3455 #define BNX_TBDR_FTQ_CTL_INTERVENE			 (1L<<0)
   3456 #define BNX_TBDR_FTQ_CTL_OVERFLOW			 (1L<<1)
   3457 #define BNX_TBDR_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3458 #define BNX_TBDR_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3459 #define BNX_TBDR_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3460 
   3461 
   3462 
   3463 /*
   3464  *  tdma_reg definition
   3465  *  offset: 0x5c00
   3466  */
   3467 #define BNX_TDMA_COMMAND				0x00005c00
   3468 #define BNX_TDMA_COMMAND_ENABLED			 (1L<<0)
   3469 #define BNX_TDMA_COMMAND_MASTER_ABORT			 (1L<<4)
   3470 #define BNX_TDMA_COMMAND_BAD_L2_LENGTH_ABORT		 (1L<<7)
   3471 
   3472 #define BNX_TDMA_STATUS				0x00005c04
   3473 #define BNX_TDMA_STATUS_DMA_WAIT			 (1L<<0)
   3474 #define BNX_TDMA_STATUS_PAYLOAD_WAIT			 (1L<<1)
   3475 #define BNX_TDMA_STATUS_PATCH_FTQ_WAIT			 (1L<<2)
   3476 #define BNX_TDMA_STATUS_LOCK_WAIT			 (1L<<3)
   3477 #define BNX_TDMA_STATUS_FTQ_ENTRY_CNT			 (1L<<16)
   3478 #define BNX_TDMA_STATUS_BURST_CNT			 (1L<<17)
   3479 
   3480 #define BNX_TDMA_CONFIG				0x00005c08
   3481 #define BNX_TDMA_CONFIG_ONE_DMA			 (1L<<0)
   3482 #define BNX_TDMA_CONFIG_ONE_RECORD			 (1L<<1)
   3483 #define BNX_TDMA_CONFIG_LIMIT_SZ			 (0xfL<<4)
   3484 #define BNX_TDMA_CONFIG_LIMIT_SZ_64			 (0L<<4)
   3485 #define BNX_TDMA_CONFIG_LIMIT_SZ_128			 (0x4L<<4)
   3486 #define BNX_TDMA_CONFIG_LIMIT_SZ_256			 (0x6L<<4)
   3487 #define BNX_TDMA_CONFIG_LIMIT_SZ_512			 (0x8L<<4)
   3488 #define BNX_TDMA_CONFIG_LINE_SZ			 (0xfL<<8)
   3489 #define BNX_TDMA_CONFIG_LINE_SZ_64			 (0L<<8)
   3490 #define BNX_TDMA_CONFIG_LINE_SZ_128			 (4L<<8)
   3491 #define BNX_TDMA_CONFIG_LINE_SZ_256			 (6L<<8)
   3492 #define BNX_TDMA_CONFIG_LINE_SZ_512			 (8L<<8)
   3493 #define BNX_TDMA_CONFIG_ALIGN_ENA			 (1L<<15)
   3494 #define BNX_TDMA_CONFIG_CHK_L2_BD			 (1L<<16)
   3495 #define BNX_TDMA_CONFIG_FIFO_CMP			 (0xfL<<20)
   3496 
   3497 #define BNX_TDMA_PAYLOAD_PROD				0x00005c0c
   3498 #define BNX_TDMA_PAYLOAD_PROD_VALUE			 (0x1fffL<<3)
   3499 
   3500 #define BNX_TDMA_DBG_WATCHDOG				0x00005c10
   3501 #define BNX_TDMA_DBG_TRIGGER				0x00005c14
   3502 #define BNX_TDMA_DMAD_FSM				0x00005c80
   3503 #define BNX_TDMA_DMAD_FSM_BD_INVLD			 (1L<<0)
   3504 #define BNX_TDMA_DMAD_FSM_PUSH				 (0xfL<<4)
   3505 #define BNX_TDMA_DMAD_FSM_ARB_TBDC			 (0x3L<<8)
   3506 #define BNX_TDMA_DMAD_FSM_ARB_CTX			 (1L<<12)
   3507 #define BNX_TDMA_DMAD_FSM_DR_INTF			 (1L<<16)
   3508 #define BNX_TDMA_DMAD_FSM_DMAD				 (0x7L<<20)
   3509 #define BNX_TDMA_DMAD_FSM_BD				 (0xfL<<24)
   3510 
   3511 #define BNX_TDMA_DMAD_STATUS				0x00005c84
   3512 #define BNX_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY		 (0x3L<<0)
   3513 #define BNX_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY		 (0x3L<<4)
   3514 #define BNX_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY		 (0x3L<<8)
   3515 #define BNX_TDMA_DMAD_STATUS_IFTQ_ENUM			 (0xfL<<12)
   3516 
   3517 #define BNX_TDMA_DR_INTF_FSM				0x00005c88
   3518 #define BNX_TDMA_DR_INTF_FSM_L2_COMP			 (0x3L<<0)
   3519 #define BNX_TDMA_DR_INTF_FSM_TPATQ			 (0x7L<<4)
   3520 #define BNX_TDMA_DR_INTF_FSM_TPBUF			 (0x3L<<8)
   3521 #define BNX_TDMA_DR_INTF_FSM_DR_BUF			 (0x7L<<12)
   3522 #define BNX_TDMA_DR_INTF_FSM_DMAD			 (0x7L<<16)
   3523 
   3524 #define BNX_TDMA_DR_INTF_STATUS			0x00005c8c
   3525 #define BNX_TDMA_DR_INTF_STATUS_HOLE_PHASE		 (0x7L<<0)
   3526 #define BNX_TDMA_DR_INTF_STATUS_DATA_AVAIL		 (0x3L<<4)
   3527 #define BNX_TDMA_DR_INTF_STATUS_SHIFT_ADDR		 (0x7L<<8)
   3528 #define BNX_TDMA_DR_INTF_STATUS_NXT_PNTR		 (0xfL<<12)
   3529 #define BNX_TDMA_DR_INTF_STATUS_BYTE_COUNT		 (0x7L<<16)
   3530 
   3531 #define BNX_TDMA_FTQ_DATA				0x00005fc0
   3532 #define BNX_TDMA_FTQ_CMD				0x00005ff8
   3533 #define BNX_TDMA_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   3534 #define BNX_TDMA_FTQ_CMD_WR_TOP			 (1L<<10)
   3535 #define BNX_TDMA_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3536 #define BNX_TDMA_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3537 #define BNX_TDMA_FTQ_CMD_SFT_RESET			 (1L<<25)
   3538 #define BNX_TDMA_FTQ_CMD_RD_DATA			 (1L<<26)
   3539 #define BNX_TDMA_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3540 #define BNX_TDMA_FTQ_CMD_ADD_DATA			 (1L<<28)
   3541 #define BNX_TDMA_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3542 #define BNX_TDMA_FTQ_CMD_POP				 (1L<<30)
   3543 #define BNX_TDMA_FTQ_CMD_BUSY				 (1L<<31)
   3544 
   3545 #define BNX_TDMA_FTQ_CTL				0x00005ffc
   3546 #define BNX_TDMA_FTQ_CTL_INTERVENE			 (1L<<0)
   3547 #define BNX_TDMA_FTQ_CTL_OVERFLOW			 (1L<<1)
   3548 #define BNX_TDMA_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3549 #define BNX_TDMA_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3550 #define BNX_TDMA_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3551 
   3552 
   3553 
   3554 /*
   3555  *  hc_reg definition
   3556  *  offset: 0x6800
   3557  */
   3558 #define BNX_HC_COMMAND					0x00006800
   3559 #define BNX_HC_COMMAND_ENABLE				 (1L<<0)
   3560 #define BNX_HC_COMMAND_SKIP_ABORT			 (1L<<4)
   3561 #define BNX_HC_COMMAND_COAL_NOW			 (1L<<16)
   3562 #define BNX_HC_COMMAND_COAL_NOW_WO_INT			 (1L<<17)
   3563 #define BNX_HC_COMMAND_STATS_NOW			 (1L<<18)
   3564 #define BNX_HC_COMMAND_FORCE_INT			 (0x3L<<19)
   3565 #define BNX_HC_COMMAND_FORCE_INT_NULL			 (0L<<19)
   3566 #define BNX_HC_COMMAND_FORCE_INT_HIGH			 (1L<<19)
   3567 #define BNX_HC_COMMAND_FORCE_INT_LOW			 (2L<<19)
   3568 #define BNX_HC_COMMAND_FORCE_INT_FREE			 (3L<<19)
   3569 #define BNX_HC_COMMAND_CLR_STAT_NOW			 (1L<<21)
   3570 
   3571 #define BNX_HC_STATUS					0x00006804
   3572 #define BNX_HC_STATUS_MASTER_ABORT			 (1L<<0)
   3573 #define BNX_HC_STATUS_PARITY_ERROR_STATE		 (1L<<1)
   3574 #define BNX_HC_STATUS_PCI_CLK_CNT_STAT			 (1L<<16)
   3575 #define BNX_HC_STATUS_CORE_CLK_CNT_STAT		 (1L<<17)
   3576 #define BNX_HC_STATUS_NUM_STATUS_BLOCKS_STAT		 (1L<<18)
   3577 #define BNX_HC_STATUS_NUM_INT_GEN_STAT			 (1L<<19)
   3578 #define BNX_HC_STATUS_NUM_INT_MBOX_WR_STAT		 (1L<<20)
   3579 #define BNX_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT	 (1L<<23)
   3580 #define BNX_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT	 (1L<<24)
   3581 #define BNX_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT	 (1L<<25)
   3582 
   3583 #define BNX_HC_CONFIG					0x00006808
   3584 #define BNX_HC_CONFIG_COLLECT_STATS			 (1L<<0)
   3585 #define BNX_HC_CONFIG_RX_TMR_MODE			 (1L<<1)
   3586 #define BNX_HC_CONFIG_TX_TMR_MODE			 (1L<<2)
   3587 #define BNX_HC_CONFIG_COM_TMR_MODE			 (1L<<3)
   3588 #define BNX_HC_CONFIG_CMD_TMR_MODE			 (1L<<4)
   3589 #define BNX_HC_CONFIG_STATISTIC_PRIORITY		 (1L<<5)
   3590 #define BNX_HC_CONFIG_STATUS_PRIORITY			 (1L<<6)
   3591 #define BNX_HC_CONFIG_STAT_MEM_ADDR			 (0xffL<<8)
   3592 
   3593 #define BNX_HC_ATTN_BITS_ENABLE			0x0000680c
   3594 #define BNX_HC_STATUS_ADDR_L				0x00006810
   3595 #define BNX_HC_STATUS_ADDR_H				0x00006814
   3596 #define BNX_HC_STATISTICS_ADDR_L			0x00006818
   3597 #define BNX_HC_STATISTICS_ADDR_H			0x0000681c
   3598 #define BNX_HC_TX_QUICK_CONS_TRIP			0x00006820
   3599 #define BNX_HC_TX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
   3600 #define BNX_HC_TX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
   3601 
   3602 #define BNX_HC_COMP_PROD_TRIP				0x00006824
   3603 #define BNX_HC_COMP_PROD_TRIP_VALUE			 (0xffL<<0)
   3604 #define BNX_HC_COMP_PROD_TRIP_INT			 (0xffL<<16)
   3605 
   3606 #define BNX_HC_RX_QUICK_CONS_TRIP			0x00006828
   3607 #define BNX_HC_RX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
   3608 #define BNX_HC_RX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
   3609 
   3610 #define BNX_HC_RX_TICKS				0x0000682c
   3611 #define BNX_HC_RX_TICKS_VALUE				 (0x3ffL<<0)
   3612 #define BNX_HC_RX_TICKS_INT				 (0x3ffL<<16)
   3613 
   3614 #define BNX_HC_TX_TICKS				0x00006830
   3615 #define BNX_HC_TX_TICKS_VALUE				 (0x3ffL<<0)
   3616 #define BNX_HC_TX_TICKS_INT				 (0x3ffL<<16)
   3617 
   3618 #define BNX_HC_COM_TICKS				0x00006834
   3619 #define BNX_HC_COM_TICKS_VALUE				 (0x3ffL<<0)
   3620 #define BNX_HC_COM_TICKS_INT				 (0x3ffL<<16)
   3621 
   3622 #define BNX_HC_CMD_TICKS				0x00006838
   3623 #define BNX_HC_CMD_TICKS_VALUE				 (0x3ffL<<0)
   3624 #define BNX_HC_CMD_TICKS_INT				 (0x3ffL<<16)
   3625 
   3626 #define BNX_HC_PERIODIC_TICKS				0x0000683c
   3627 #define BNX_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS	 (0xffffL<<0)
   3628 
   3629 #define BNX_HC_STAT_COLLECT_TICKS			0x00006840
   3630 #define BNX_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS	 (0xffL<<4)
   3631 
   3632 #define BNX_HC_STATS_TICKS				0x00006844
   3633 #define BNX_HC_STATS_TICKS_HC_STAT_TICKS		 (0xffffL<<8)
   3634 
   3635 #define BNX_HC_STAT_MEM_DATA				0x0000684c
   3636 #define BNX_HC_STAT_GEN_SEL_0				0x00006850
   3637 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0		 (0x7fL<<0)
   3638 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0	 (0L<<0)
   3639 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1	 (1L<<0)
   3640 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2	 (2L<<0)
   3641 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3	 (3L<<0)
   3642 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4	 (4L<<0)
   3643 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5	 (5L<<0)
   3644 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6	 (6L<<0)
   3645 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7	 (7L<<0)
   3646 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8	 (8L<<0)
   3647 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9	 (9L<<0)
   3648 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10	 (10L<<0)
   3649 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11	 (11L<<0)
   3650 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0	 (12L<<0)
   3651 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1	 (13L<<0)
   3652 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2	 (14L<<0)
   3653 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3	 (15L<<0)
   3654 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4	 (16L<<0)
   3655 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5	 (17L<<0)
   3656 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6	 (18L<<0)
   3657 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7	 (19L<<0)
   3658 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0	 (20L<<0)
   3659 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1	 (21L<<0)
   3660 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2	 (22L<<0)
   3661 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3	 (23L<<0)
   3662 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4	 (24L<<0)
   3663 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5	 (25L<<0)
   3664 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6	 (26L<<0)
   3665 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7	 (27L<<0)
   3666 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8	 (28L<<0)
   3667 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9	 (29L<<0)
   3668 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10	 (30L<<0)
   3669 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11	 (31L<<0)
   3670 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0	 (32L<<0)
   3671 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1	 (33L<<0)
   3672 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2	 (34L<<0)
   3673 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3	 (35L<<0)
   3674 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0	 (36L<<0)
   3675 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1	 (37L<<0)
   3676 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2	 (38L<<0)
   3677 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3	 (39L<<0)
   3678 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4	 (40L<<0)
   3679 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5	 (41L<<0)
   3680 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6	 (42L<<0)
   3681 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7	 (43L<<0)
   3682 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0	 (44L<<0)
   3683 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1	 (45L<<0)
   3684 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2	 (46L<<0)
   3685 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3	 (47L<<0)
   3686 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4	 (48L<<0)
   3687 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5	 (49L<<0)
   3688 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6	 (50L<<0)
   3689 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7	 (51L<<0)
   3690 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT	 (52L<<0)
   3691 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT	 (53L<<0)
   3692 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS	 (54L<<0)
   3693 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN	 (55L<<0)
   3694 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR	 (56L<<0)
   3695 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK	 (59L<<0)
   3696 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK	 (60L<<0)
   3697 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK	 (61L<<0)
   3698 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT	 (62L<<0)
   3699 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT	 (63L<<0)
   3700 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT	 (64L<<0)
   3701 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT	 (65L<<0)
   3702 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT	 (66L<<0)
   3703 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT	 (67L<<0)
   3704 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT	 (68L<<0)
   3705 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT	 (69L<<0)
   3706 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT	 (70L<<0)
   3707 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT	 (71L<<0)
   3708 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT	 (72L<<0)
   3709 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT	 (73L<<0)
   3710 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT	 (74L<<0)
   3711 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT	 (75L<<0)
   3712 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT	 (76L<<0)
   3713 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT	 (77L<<0)
   3714 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT	 (78L<<0)
   3715 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT	 (79L<<0)
   3716 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT	 (80L<<0)
   3717 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT	 (81L<<0)
   3718 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT	 (82L<<0)
   3719 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT	 (83L<<0)
   3720 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT	 (84L<<0)
   3721 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT	 (85L<<0)
   3722 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT	 (86L<<0)
   3723 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT	 (87L<<0)
   3724 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT	 (88L<<0)
   3725 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT	 (89L<<0)
   3726 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT	 (90L<<0)
   3727 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT	 (91L<<0)
   3728 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT	 (92L<<0)
   3729 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT	 (93L<<0)
   3730 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT	 (94L<<0)
   3731 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64	 (95L<<0)
   3732 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64	 (96L<<0)
   3733 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS	 (97L<<0)
   3734 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS	 (98L<<0)
   3735 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT	 (99L<<0)
   3736 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT	 (100L<<0)
   3737 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT	 (101L<<0)
   3738 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT	 (102L<<0)
   3739 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT	 (103L<<0)
   3740 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT	 (104L<<0)
   3741 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT	 (105L<<0)
   3742 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT	 (106L<<0)
   3743 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT	 (107L<<0)
   3744 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT	 (108L<<0)
   3745 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT	 (109L<<0)
   3746 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT	 (110L<<0)
   3747 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT	 (111L<<0)
   3748 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT	 (112L<<0)
   3749 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT	 (113L<<0)
   3750 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT	 (114L<<0)
   3751 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0	 (115L<<0)
   3752 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1	 (116L<<0)
   3753 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2	 (117L<<0)
   3754 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3	 (118L<<0)
   3755 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4	 (119L<<0)
   3756 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5	 (120L<<0)
   3757 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS	 (121L<<0)
   3758 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS	 (122L<<0)
   3759 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT	 (127L<<0)
   3760 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_1		 (0x7fL<<8)
   3761 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_2		 (0x7fL<<16)
   3762 #define BNX_HC_STAT_GEN_SEL_0_GEN_SEL_3		 (0x7fL<<24)
   3763 
   3764 #define BNX_HC_STAT_GEN_SEL_1				0x00006854
   3765 #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_4		 (0x7fL<<0)
   3766 #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_5		 (0x7fL<<8)
   3767 #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_6		 (0x7fL<<16)
   3768 #define BNX_HC_STAT_GEN_SEL_1_GEN_SEL_7		 (0x7fL<<24)
   3769 
   3770 #define BNX_HC_STAT_GEN_SEL_2				0x00006858
   3771 #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_8		 (0x7fL<<0)
   3772 #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_9		 (0x7fL<<8)
   3773 #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_10		 (0x7fL<<16)
   3774 #define BNX_HC_STAT_GEN_SEL_2_GEN_SEL_11		 (0x7fL<<24)
   3775 
   3776 #define BNX_HC_STAT_GEN_SEL_3				0x0000685c
   3777 #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_12		 (0x7fL<<0)
   3778 #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_13		 (0x7fL<<8)
   3779 #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_14		 (0x7fL<<16)
   3780 #define BNX_HC_STAT_GEN_SEL_3_GEN_SEL_15		 (0x7fL<<24)
   3781 
   3782 #define BNX_HC_STAT_GEN_STAT0				0x00006888
   3783 #define BNX_HC_STAT_GEN_STAT1				0x0000688c
   3784 #define BNX_HC_STAT_GEN_STAT2				0x00006890
   3785 #define BNX_HC_STAT_GEN_STAT3				0x00006894
   3786 #define BNX_HC_STAT_GEN_STAT4				0x00006898
   3787 #define BNX_HC_STAT_GEN_STAT5				0x0000689c
   3788 #define BNX_HC_STAT_GEN_STAT6				0x000068a0
   3789 #define BNX_HC_STAT_GEN_STAT7				0x000068a4
   3790 #define BNX_HC_STAT_GEN_STAT8				0x000068a8
   3791 #define BNX_HC_STAT_GEN_STAT9				0x000068ac
   3792 #define BNX_HC_STAT_GEN_STAT10				0x000068b0
   3793 #define BNX_HC_STAT_GEN_STAT11				0x000068b4
   3794 #define BNX_HC_STAT_GEN_STAT12				0x000068b8
   3795 #define BNX_HC_STAT_GEN_STAT13				0x000068bc
   3796 #define BNX_HC_STAT_GEN_STAT14				0x000068c0
   3797 #define BNX_HC_STAT_GEN_STAT15				0x000068c4
   3798 #define BNX_HC_STAT_GEN_STAT_AC0			0x000068c8
   3799 #define BNX_HC_STAT_GEN_STAT_AC1			0x000068cc
   3800 #define BNX_HC_STAT_GEN_STAT_AC2			0x000068d0
   3801 #define BNX_HC_STAT_GEN_STAT_AC3			0x000068d4
   3802 #define BNX_HC_STAT_GEN_STAT_AC4			0x000068d8
   3803 #define BNX_HC_STAT_GEN_STAT_AC5			0x000068dc
   3804 #define BNX_HC_STAT_GEN_STAT_AC6			0x000068e0
   3805 #define BNX_HC_STAT_GEN_STAT_AC7			0x000068e4
   3806 #define BNX_HC_STAT_GEN_STAT_AC8			0x000068e8
   3807 #define BNX_HC_STAT_GEN_STAT_AC9			0x000068ec
   3808 #define BNX_HC_STAT_GEN_STAT_AC10			0x000068f0
   3809 #define BNX_HC_STAT_GEN_STAT_AC11			0x000068f4
   3810 #define BNX_HC_STAT_GEN_STAT_AC12			0x000068f8
   3811 #define BNX_HC_STAT_GEN_STAT_AC13			0x000068fc
   3812 #define BNX_HC_STAT_GEN_STAT_AC14			0x00006900
   3813 #define BNX_HC_STAT_GEN_STAT_AC15			0x00006904
   3814 #define BNX_HC_VIS					0x00006908
   3815 #define BNX_HC_VIS_STAT_BUILD_STATE			 (0xfL<<0)
   3816 #define BNX_HC_VIS_STAT_BUILD_STATE_IDLE		 (0L<<0)
   3817 #define BNX_HC_VIS_STAT_BUILD_STATE_START		 (1L<<0)
   3818 #define BNX_HC_VIS_STAT_BUILD_STATE_REQUEST		 (2L<<0)
   3819 #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE64		 (3L<<0)
   3820 #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE32		 (4L<<0)
   3821 #define BNX_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE	 (5L<<0)
   3822 #define BNX_HC_VIS_STAT_BUILD_STATE_DMA		 (6L<<0)
   3823 #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL	 (7L<<0)
   3824 #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_LOW		 (8L<<0)
   3825 #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_HIGH		 (9L<<0)
   3826 #define BNX_HC_VIS_STAT_BUILD_STATE_MSI_DATA		 (10L<<0)
   3827 #define BNX_HC_VIS_DMA_STAT_STATE			 (0xfL<<8)
   3828 #define BNX_HC_VIS_DMA_STAT_STATE_IDLE			 (0L<<8)
   3829 #define BNX_HC_VIS_DMA_STAT_STATE_STATUS_PARAM		 (1L<<8)
   3830 #define BNX_HC_VIS_DMA_STAT_STATE_STATUS_DMA		 (2L<<8)
   3831 #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP		 (3L<<8)
   3832 #define BNX_HC_VIS_DMA_STAT_STATE_COMP			 (4L<<8)
   3833 #define BNX_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM	 (5L<<8)
   3834 #define BNX_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA	 (6L<<8)
   3835 #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1		 (7L<<8)
   3836 #define BNX_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2		 (8L<<8)
   3837 #define BNX_HC_VIS_DMA_STAT_STATE_WAIT			 (9L<<8)
   3838 #define BNX_HC_VIS_DMA_STAT_STATE_ABORT		 (15L<<8)
   3839 #define BNX_HC_VIS_DMA_MSI_STATE			 (0x7L<<12)
   3840 #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE		 (0x3L<<15)
   3841 #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE		 (0L<<15)
   3842 #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT	 (1L<<15)
   3843 #define BNX_HC_VIS_STATISTIC_DMA_EN_STATE_START	 (2L<<15)
   3844 
   3845 #define BNX_HC_VIS_1					0x0000690c
   3846 #define BNX_HC_VIS_1_HW_INTACK_STATE			 (1L<<4)
   3847 #define BNX_HC_VIS_1_HW_INTACK_STATE_IDLE		 (0L<<4)
   3848 #define BNX_HC_VIS_1_HW_INTACK_STATE_COUNT		 (1L<<4)
   3849 #define BNX_HC_VIS_1_SW_INTACK_STATE			 (1L<<5)
   3850 #define BNX_HC_VIS_1_SW_INTACK_STATE_IDLE		 (0L<<5)
   3851 #define BNX_HC_VIS_1_SW_INTACK_STATE_COUNT		 (1L<<5)
   3852 #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE		 (1L<<6)
   3853 #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE	 (0L<<6)
   3854 #define BNX_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT	 (1L<<6)
   3855 #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE		 (1L<<7)
   3856 #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE		 (0L<<7)
   3857 #define BNX_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT		 (1L<<7)
   3858 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE			 (0xfL<<17)
   3859 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_IDLE		 (0L<<17)
   3860 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_DMA		 (1L<<17)
   3861 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE		 (2L<<17)
   3862 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN		 (3L<<17)
   3863 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_WAIT		 (4L<<17)
   3864 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE	 (5L<<17)
   3865 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN	 (6L<<17)
   3866 #define BNX_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT		 (7L<<17)
   3867 #define BNX_HC_VIS_1_RAM_WR_ARB_STATE			 (0x3L<<21)
   3868 #define BNX_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL		 (0L<<21)
   3869 #define BNX_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR		 (1L<<21)
   3870 #define BNX_HC_VIS_1_INT_GEN_STATE			 (1L<<23)
   3871 #define BNX_HC_VIS_1_INT_GEN_STATE_DLE			 (0L<<23)
   3872 #define BNX_HC_VIS_1_INT_GEN_STATE_NTERRUPT		 (1L<<23)
   3873 #define BNX_HC_VIS_1_STAT_CHAN_ID			 (0x7L<<24)
   3874 #define BNX_HC_VIS_1_INT_B				 (1L<<27)
   3875 
   3876 #define BNX_HC_DEBUG_VECT_PEEK				0x00006910
   3877 #define BNX_HC_DEBUG_VECT_PEEK_1_VALUE			 (0x7ffL<<0)
   3878 #define BNX_HC_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3879 #define BNX_HC_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
   3880 #define BNX_HC_DEBUG_VECT_PEEK_2_VALUE			 (0x7ffL<<16)
   3881 #define BNX_HC_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3882 #define BNX_HC_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
   3883 
   3884 
   3885 
   3886 /*
   3887  *  txp_reg definition
   3888  *  offset: 0x40000
   3889  */
   3890 #define BNX_TXP_CPU_MODE				0x00045000
   3891 #define BNX_TXP_CPU_MODE_LOCAL_RST			 (1L<<0)
   3892 #define BNX_TXP_CPU_MODE_STEP_ENA			 (1L<<1)
   3893 #define BNX_TXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   3894 #define BNX_TXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   3895 #define BNX_TXP_CPU_MODE_MSG_BIT1			 (1L<<6)
   3896 #define BNX_TXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   3897 #define BNX_TXP_CPU_MODE_SOFT_HALT			 (1L<<10)
   3898 #define BNX_TXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   3899 #define BNX_TXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   3900 #define BNX_TXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   3901 #define BNX_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   3902 
   3903 #define BNX_TXP_CPU_STATE				0x00045004
   3904 #define BNX_TXP_CPU_STATE_BREAKPOINT			 (1L<<0)
   3905 #define BNX_TXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   3906 #define BNX_TXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   3907 #define BNX_TXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   3908 #define BNX_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   3909 #define BNX_TXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   3910 #define BNX_TXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   3911 #define BNX_TXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   3912 #define BNX_TXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   3913 #define BNX_TXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   3914 #define BNX_TXP_CPU_STATE_INTERRRUPT			 (1L<<12)
   3915 #define BNX_TXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   3916 #define BNX_TXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   3917 #define BNX_TXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   3918 
   3919 #define BNX_TXP_CPU_EVENT_MASK				0x00045008
   3920 #define BNX_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   3921 #define BNX_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   3922 #define BNX_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   3923 #define BNX_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   3924 #define BNX_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   3925 #define BNX_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   3926 #define BNX_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   3927 #define BNX_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   3928 #define BNX_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   3929 #define BNX_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   3930 #define BNX_TXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   3931 
   3932 #define BNX_TXP_CPU_PROGRAM_COUNTER			0x0004501c
   3933 #define BNX_TXP_CPU_INSTRUCTION			0x00045020
   3934 #define BNX_TXP_CPU_DATA_ACCESS			0x00045024
   3935 #define BNX_TXP_CPU_INTERRUPT_ENABLE			0x00045028
   3936 #define BNX_TXP_CPU_INTERRUPT_VECTOR			0x0004502c
   3937 #define BNX_TXP_CPU_INTERRUPT_SAVED_PC			0x00045030
   3938 #define BNX_TXP_CPU_HW_BREAKPOINT			0x00045034
   3939 #define BNX_TXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   3940 #define BNX_TXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   3941 
   3942 #define BNX_TXP_CPU_DEBUG_VECT_PEEK			0x00045038
   3943 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   3944 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   3945 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   3946 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   3947 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   3948 #define BNX_TXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   3949 
   3950 #define BNX_TXP_CPU_LAST_BRANCH_ADDR			0x00045048
   3951 #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   3952 #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   3953 #define BNX_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   3954 #define BNX_TXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   3955 
   3956 #define BNX_TXP_CPU_REG_FILE				0x00045200
   3957 #define BNX_TXP_FTQ_DATA				0x000453c0
   3958 #define BNX_TXP_FTQ_CMD				0x000453f8
   3959 #define BNX_TXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
   3960 #define BNX_TXP_FTQ_CMD_WR_TOP				 (1L<<10)
   3961 #define BNX_TXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
   3962 #define BNX_TXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
   3963 #define BNX_TXP_FTQ_CMD_SFT_RESET			 (1L<<25)
   3964 #define BNX_TXP_FTQ_CMD_RD_DATA			 (1L<<26)
   3965 #define BNX_TXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   3966 #define BNX_TXP_FTQ_CMD_ADD_DATA			 (1L<<28)
   3967 #define BNX_TXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   3968 #define BNX_TXP_FTQ_CMD_POP				 (1L<<30)
   3969 #define BNX_TXP_FTQ_CMD_BUSY				 (1L<<31)
   3970 
   3971 #define BNX_TXP_FTQ_CTL				0x000453fc
   3972 #define BNX_TXP_FTQ_CTL_INTERVENE			 (1L<<0)
   3973 #define BNX_TXP_FTQ_CTL_OVERFLOW			 (1L<<1)
   3974 #define BNX_TXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   3975 #define BNX_TXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   3976 #define BNX_TXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   3977 
   3978 #define BNX_TXP_SCRATCH				0x00060000
   3979 
   3980 
   3981 /*
   3982  *  tpat_reg definition
   3983  *  offset: 0x80000
   3984  */
   3985 #define BNX_TPAT_CPU_MODE				0x00085000
   3986 #define BNX_TPAT_CPU_MODE_LOCAL_RST			 (1L<<0)
   3987 #define BNX_TPAT_CPU_MODE_STEP_ENA			 (1L<<1)
   3988 #define BNX_TPAT_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   3989 #define BNX_TPAT_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   3990 #define BNX_TPAT_CPU_MODE_MSG_BIT1			 (1L<<6)
   3991 #define BNX_TPAT_CPU_MODE_INTERRUPT_ENA		 (1L<<7)
   3992 #define BNX_TPAT_CPU_MODE_SOFT_HALT			 (1L<<10)
   3993 #define BNX_TPAT_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   3994 #define BNX_TPAT_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   3995 #define BNX_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   3996 #define BNX_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   3997 
   3998 #define BNX_TPAT_CPU_STATE				0x00085004
   3999 #define BNX_TPAT_CPU_STATE_BREAKPOINT			 (1L<<0)
   4000 #define BNX_TPAT_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4001 #define BNX_TPAT_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4002 #define BNX_TPAT_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4003 #define BNX_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED	 (1L<<5)
   4004 #define BNX_TPAT_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4005 #define BNX_TPAT_CPU_STATE_ALIGN_HALTED		 (1L<<7)
   4006 #define BNX_TPAT_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4007 #define BNX_TPAT_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4008 #define BNX_TPAT_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4009 #define BNX_TPAT_CPU_STATE_INTERRRUPT			 (1L<<12)
   4010 #define BNX_TPAT_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4011 #define BNX_TPAT_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4012 #define BNX_TPAT_CPU_STATE_BLOCKED_READ		 (1L<<31)
   4013 
   4014 #define BNX_TPAT_CPU_EVENT_MASK			0x00085008
   4015 #define BNX_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK	 (1L<<0)
   4016 #define BNX_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4017 #define BNX_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4018 #define BNX_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4019 #define BNX_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4020 #define BNX_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4021 #define BNX_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4022 #define BNX_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4023 #define BNX_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4024 #define BNX_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4025 #define BNX_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4026 
   4027 #define BNX_TPAT_CPU_PROGRAM_COUNTER			0x0008501c
   4028 #define BNX_TPAT_CPU_INSTRUCTION			0x00085020
   4029 #define BNX_TPAT_CPU_DATA_ACCESS			0x00085024
   4030 #define BNX_TPAT_CPU_INTERRUPT_ENABLE			0x00085028
   4031 #define BNX_TPAT_CPU_INTERRUPT_VECTOR			0x0008502c
   4032 #define BNX_TPAT_CPU_INTERRUPT_SAVED_PC		0x00085030
   4033 #define BNX_TPAT_CPU_HW_BREAKPOINT			0x00085034
   4034 #define BNX_TPAT_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4035 #define BNX_TPAT_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4036 
   4037 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK			0x00085038
   4038 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4039 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4040 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4041 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4042 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4043 #define BNX_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4044 
   4045 #define BNX_TPAT_CPU_LAST_BRANCH_ADDR			0x00085048
   4046 #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4047 #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP	 (0L<<1)
   4048 #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4049 #define BNX_TPAT_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4050 
   4051 #define BNX_TPAT_CPU_REG_FILE				0x00085200
   4052 #define BNX_TPAT_FTQ_DATA				0x000853c0
   4053 #define BNX_TPAT_FTQ_CMD				0x000853f8
   4054 #define BNX_TPAT_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4055 #define BNX_TPAT_FTQ_CMD_WR_TOP			 (1L<<10)
   4056 #define BNX_TPAT_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4057 #define BNX_TPAT_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4058 #define BNX_TPAT_FTQ_CMD_SFT_RESET			 (1L<<25)
   4059 #define BNX_TPAT_FTQ_CMD_RD_DATA			 (1L<<26)
   4060 #define BNX_TPAT_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4061 #define BNX_TPAT_FTQ_CMD_ADD_DATA			 (1L<<28)
   4062 #define BNX_TPAT_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4063 #define BNX_TPAT_FTQ_CMD_POP				 (1L<<30)
   4064 #define BNX_TPAT_FTQ_CMD_BUSY				 (1L<<31)
   4065 
   4066 #define BNX_TPAT_FTQ_CTL				0x000853fc
   4067 #define BNX_TPAT_FTQ_CTL_INTERVENE			 (1L<<0)
   4068 #define BNX_TPAT_FTQ_CTL_OVERFLOW			 (1L<<1)
   4069 #define BNX_TPAT_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4070 #define BNX_TPAT_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4071 #define BNX_TPAT_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4072 
   4073 #define BNX_TPAT_SCRATCH				0x000a0000
   4074 
   4075 
   4076 /*
   4077  *  rxp_reg definition
   4078  *  offset: 0xc0000
   4079  */
   4080 #define BNX_RXP_CPU_MODE				0x000c5000
   4081 #define BNX_RXP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4082 #define BNX_RXP_CPU_MODE_STEP_ENA			 (1L<<1)
   4083 #define BNX_RXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4084 #define BNX_RXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4085 #define BNX_RXP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4086 #define BNX_RXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4087 #define BNX_RXP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4088 #define BNX_RXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4089 #define BNX_RXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4090 #define BNX_RXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4091 #define BNX_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4092 
   4093 #define BNX_RXP_CPU_STATE				0x000c5004
   4094 #define BNX_RXP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4095 #define BNX_RXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4096 #define BNX_RXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4097 #define BNX_RXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4098 #define BNX_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4099 #define BNX_RXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4100 #define BNX_RXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4101 #define BNX_RXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4102 #define BNX_RXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4103 #define BNX_RXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4104 #define BNX_RXP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4105 #define BNX_RXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4106 #define BNX_RXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4107 #define BNX_RXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4108 
   4109 #define BNX_RXP_CPU_EVENT_MASK				0x000c5008
   4110 #define BNX_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4111 #define BNX_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4112 #define BNX_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4113 #define BNX_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4114 #define BNX_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4115 #define BNX_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4116 #define BNX_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4117 #define BNX_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4118 #define BNX_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4119 #define BNX_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4120 #define BNX_RXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4121 
   4122 #define BNX_RXP_CPU_PROGRAM_COUNTER			0x000c501c
   4123 #define BNX_RXP_CPU_INSTRUCTION			0x000c5020
   4124 #define BNX_RXP_CPU_DATA_ACCESS			0x000c5024
   4125 #define BNX_RXP_CPU_INTERRUPT_ENABLE			0x000c5028
   4126 #define BNX_RXP_CPU_INTERRUPT_VECTOR			0x000c502c
   4127 #define BNX_RXP_CPU_INTERRUPT_SAVED_PC			0x000c5030
   4128 #define BNX_RXP_CPU_HW_BREAKPOINT			0x000c5034
   4129 #define BNX_RXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4130 #define BNX_RXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4131 
   4132 #define BNX_RXP_CPU_DEBUG_VECT_PEEK			0x000c5038
   4133 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4134 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4135 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4136 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4137 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4138 #define BNX_RXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4139 
   4140 #define BNX_RXP_CPU_LAST_BRANCH_ADDR			0x000c5048
   4141 #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4142 #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4143 #define BNX_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4144 #define BNX_RXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4145 
   4146 #define BNX_RXP_CPU_REG_FILE				0x000c5200
   4147 #define BNX_RXP_CFTQ_DATA				0x000c5380
   4148 #define BNX_RXP_CFTQ_CMD				0x000c53b8
   4149 #define BNX_RXP_CFTQ_CMD_OFFSET			 (0x3ffL<<0)
   4150 #define BNX_RXP_CFTQ_CMD_WR_TOP			 (1L<<10)
   4151 #define BNX_RXP_CFTQ_CMD_WR_TOP_0			 (0L<<10)
   4152 #define BNX_RXP_CFTQ_CMD_WR_TOP_1			 (1L<<10)
   4153 #define BNX_RXP_CFTQ_CMD_SFT_RESET			 (1L<<25)
   4154 #define BNX_RXP_CFTQ_CMD_RD_DATA			 (1L<<26)
   4155 #define BNX_RXP_CFTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4156 #define BNX_RXP_CFTQ_CMD_ADD_DATA			 (1L<<28)
   4157 #define BNX_RXP_CFTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4158 #define BNX_RXP_CFTQ_CMD_POP				 (1L<<30)
   4159 #define BNX_RXP_CFTQ_CMD_BUSY				 (1L<<31)
   4160 
   4161 #define BNX_RXP_CFTQ_CTL				0x000c53bc
   4162 #define BNX_RXP_CFTQ_CTL_INTERVENE			 (1L<<0)
   4163 #define BNX_RXP_CFTQ_CTL_OVERFLOW			 (1L<<1)
   4164 #define BNX_RXP_CFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4165 #define BNX_RXP_CFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4166 #define BNX_RXP_CFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4167 
   4168 #define BNX_RXP_FTQ_DATA				0x000c53c0
   4169 #define BNX_RXP_FTQ_CMD				0x000c53f8
   4170 #define BNX_RXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
   4171 #define BNX_RXP_FTQ_CMD_WR_TOP				 (1L<<10)
   4172 #define BNX_RXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4173 #define BNX_RXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4174 #define BNX_RXP_FTQ_CMD_SFT_RESET			 (1L<<25)
   4175 #define BNX_RXP_FTQ_CMD_RD_DATA			 (1L<<26)
   4176 #define BNX_RXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
   4177 #define BNX_RXP_FTQ_CMD_ADD_DATA			 (1L<<28)
   4178 #define BNX_RXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
   4179 #define BNX_RXP_FTQ_CMD_POP				 (1L<<30)
   4180 #define BNX_RXP_FTQ_CMD_BUSY				 (1L<<31)
   4181 
   4182 #define BNX_RXP_FTQ_CTL				0x000c53fc
   4183 #define BNX_RXP_FTQ_CTL_INTERVENE			 (1L<<0)
   4184 #define BNX_RXP_FTQ_CTL_OVERFLOW			 (1L<<1)
   4185 #define BNX_RXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4186 #define BNX_RXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4187 #define BNX_RXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4188 
   4189 #define BNX_RXP_SCRATCH				0x000e0000
   4190 
   4191 
   4192 /*
   4193  *  com_reg definition
   4194  *  offset: 0x100000
   4195  */
   4196 #define BNX_COM_CPU_MODE				0x00105000
   4197 #define BNX_COM_CPU_MODE_LOCAL_RST			 (1L<<0)
   4198 #define BNX_COM_CPU_MODE_STEP_ENA			 (1L<<1)
   4199 #define BNX_COM_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4200 #define BNX_COM_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4201 #define BNX_COM_CPU_MODE_MSG_BIT1			 (1L<<6)
   4202 #define BNX_COM_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4203 #define BNX_COM_CPU_MODE_SOFT_HALT			 (1L<<10)
   4204 #define BNX_COM_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4205 #define BNX_COM_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4206 #define BNX_COM_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4207 #define BNX_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4208 
   4209 #define BNX_COM_CPU_STATE				0x00105004
   4210 #define BNX_COM_CPU_STATE_BREAKPOINT			 (1L<<0)
   4211 #define BNX_COM_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4212 #define BNX_COM_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4213 #define BNX_COM_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4214 #define BNX_COM_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4215 #define BNX_COM_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4216 #define BNX_COM_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4217 #define BNX_COM_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4218 #define BNX_COM_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4219 #define BNX_COM_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4220 #define BNX_COM_CPU_STATE_INTERRRUPT			 (1L<<12)
   4221 #define BNX_COM_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4222 #define BNX_COM_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4223 #define BNX_COM_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4224 
   4225 #define BNX_COM_CPU_EVENT_MASK				0x00105008
   4226 #define BNX_COM_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4227 #define BNX_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4228 #define BNX_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4229 #define BNX_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4230 #define BNX_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4231 #define BNX_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4232 #define BNX_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4233 #define BNX_COM_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4234 #define BNX_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4235 #define BNX_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4236 #define BNX_COM_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4237 
   4238 #define BNX_COM_CPU_PROGRAM_COUNTER			0x0010501c
   4239 #define BNX_COM_CPU_INSTRUCTION			0x00105020
   4240 #define BNX_COM_CPU_DATA_ACCESS			0x00105024
   4241 #define BNX_COM_CPU_INTERRUPT_ENABLE			0x00105028
   4242 #define BNX_COM_CPU_INTERRUPT_VECTOR			0x0010502c
   4243 #define BNX_COM_CPU_INTERRUPT_SAVED_PC			0x00105030
   4244 #define BNX_COM_CPU_HW_BREAKPOINT			0x00105034
   4245 #define BNX_COM_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4246 #define BNX_COM_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4247 
   4248 #define BNX_COM_CPU_DEBUG_VECT_PEEK			0x00105038
   4249 #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4250 #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4251 #define BNX_COM_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4252 #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4253 #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4254 #define BNX_COM_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4255 
   4256 #define BNX_COM_CPU_LAST_BRANCH_ADDR			0x00105048
   4257 #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4258 #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4259 #define BNX_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4260 #define BNX_COM_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4261 
   4262 #define BNX_COM_CPU_REG_FILE				0x00105200
   4263 #define BNX_COM_COMXQ_FTQ_DATA				0x00105340
   4264 #define BNX_COM_COMXQ_FTQ_CMD				0x00105378
   4265 #define BNX_COM_COMXQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4266 #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4267 #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4268 #define BNX_COM_COMXQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4269 #define BNX_COM_COMXQ_FTQ_CMD_SFT_RESET		 (1L<<25)
   4270 #define BNX_COM_COMXQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4271 #define BNX_COM_COMXQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4272 #define BNX_COM_COMXQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4273 #define BNX_COM_COMXQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4274 #define BNX_COM_COMXQ_FTQ_CMD_POP			 (1L<<30)
   4275 #define BNX_COM_COMXQ_FTQ_CMD_BUSY			 (1L<<31)
   4276 
   4277 #define BNX_COM_COMXQ_FTQ_CTL				0x0010537c
   4278 #define BNX_COM_COMXQ_FTQ_CTL_INTERVENE		 (1L<<0)
   4279 #define BNX_COM_COMXQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4280 #define BNX_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4281 #define BNX_COM_COMXQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
   4282 #define BNX_COM_COMXQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
   4283 
   4284 #define BNX_COM_COMTQ_FTQ_DATA				0x00105380
   4285 #define BNX_COM_COMTQ_FTQ_CMD				0x001053b8
   4286 #define BNX_COM_COMTQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4287 #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4288 #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4289 #define BNX_COM_COMTQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4290 #define BNX_COM_COMTQ_FTQ_CMD_SFT_RESET		 (1L<<25)
   4291 #define BNX_COM_COMTQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4292 #define BNX_COM_COMTQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4293 #define BNX_COM_COMTQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4294 #define BNX_COM_COMTQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4295 #define BNX_COM_COMTQ_FTQ_CMD_POP			 (1L<<30)
   4296 #define BNX_COM_COMTQ_FTQ_CMD_BUSY			 (1L<<31)
   4297 
   4298 #define BNX_COM_COMTQ_FTQ_CTL				0x001053bc
   4299 #define BNX_COM_COMTQ_FTQ_CTL_INTERVENE		 (1L<<0)
   4300 #define BNX_COM_COMTQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4301 #define BNX_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4302 #define BNX_COM_COMTQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
   4303 #define BNX_COM_COMTQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
   4304 
   4305 #define BNX_COM_COMQ_FTQ_DATA				0x001053c0
   4306 #define BNX_COM_COMQ_FTQ_CMD				0x001053f8
   4307 #define BNX_COM_COMQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4308 #define BNX_COM_COMQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4309 #define BNX_COM_COMQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4310 #define BNX_COM_COMQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4311 #define BNX_COM_COMQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4312 #define BNX_COM_COMQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4313 #define BNX_COM_COMQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4314 #define BNX_COM_COMQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4315 #define BNX_COM_COMQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4316 #define BNX_COM_COMQ_FTQ_CMD_POP			 (1L<<30)
   4317 #define BNX_COM_COMQ_FTQ_CMD_BUSY			 (1L<<31)
   4318 
   4319 #define BNX_COM_COMQ_FTQ_CTL				0x001053fc
   4320 #define BNX_COM_COMQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4321 #define BNX_COM_COMQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4322 #define BNX_COM_COMQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4323 #define BNX_COM_COMQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4324 #define BNX_COM_COMQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4325 
   4326 #define BNX_COM_SCRATCH				0x00120000
   4327 
   4328 
   4329 /*
   4330  *  cp_reg definition
   4331  *  offset: 0x180000
   4332  */
   4333 #define BNX_CP_CPU_MODE				0x00185000
   4334 #define BNX_CP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4335 #define BNX_CP_CPU_MODE_STEP_ENA			 (1L<<1)
   4336 #define BNX_CP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4337 #define BNX_CP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4338 #define BNX_CP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4339 #define BNX_CP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4340 #define BNX_CP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4341 #define BNX_CP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4342 #define BNX_CP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4343 #define BNX_CP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4344 #define BNX_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4345 
   4346 #define BNX_CP_CPU_STATE				0x00185004
   4347 #define BNX_CP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4348 #define BNX_CP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4349 #define BNX_CP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4350 #define BNX_CP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4351 #define BNX_CP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4352 #define BNX_CP_CPU_STATE_BAD_pc_HALTED			 (1L<<6)
   4353 #define BNX_CP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4354 #define BNX_CP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4355 #define BNX_CP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4356 #define BNX_CP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4357 #define BNX_CP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4358 #define BNX_CP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4359 #define BNX_CP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4360 #define BNX_CP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4361 
   4362 #define BNX_CP_CPU_EVENT_MASK				0x00185008
   4363 #define BNX_CP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4364 #define BNX_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4365 #define BNX_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4366 #define BNX_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4367 #define BNX_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4368 #define BNX_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4369 #define BNX_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4370 #define BNX_CP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4371 #define BNX_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK		 (1L<<10)
   4372 #define BNX_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4373 #define BNX_CP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4374 
   4375 #define BNX_CP_CPU_PROGRAM_COUNTER			0x0018501c
   4376 #define BNX_CP_CPU_INSTRUCTION				0x00185020
   4377 #define BNX_CP_CPU_DATA_ACCESS				0x00185024
   4378 #define BNX_CP_CPU_INTERRUPT_ENABLE			0x00185028
   4379 #define BNX_CP_CPU_INTERRUPT_VECTOR			0x0018502c
   4380 #define BNX_CP_CPU_INTERRUPT_SAVED_PC			0x00185030
   4381 #define BNX_CP_CPU_HW_BREAKPOINT			0x00185034
   4382 #define BNX_CP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4383 #define BNX_CP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4384 
   4385 #define BNX_CP_CPU_DEBUG_VECT_PEEK			0x00185038
   4386 #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4387 #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4388 #define BNX_CP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4389 #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4390 #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4391 #define BNX_CP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4392 
   4393 #define BNX_CP_CPU_LAST_BRANCH_ADDR			0x00185048
   4394 #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4395 #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4396 #define BNX_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4397 #define BNX_CP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4398 
   4399 #define BNX_CP_CPU_REG_FILE				0x00185200
   4400 #define BNX_CP_CPQ_FTQ_DATA				0x001853c0
   4401 #define BNX_CP_CPQ_FTQ_CMD				0x001853f8
   4402 #define BNX_CP_CPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4403 #define BNX_CP_CPQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4404 #define BNX_CP_CPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4405 #define BNX_CP_CPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4406 #define BNX_CP_CPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4407 #define BNX_CP_CPQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4408 #define BNX_CP_CPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4409 #define BNX_CP_CPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4410 #define BNX_CP_CPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4411 #define BNX_CP_CPQ_FTQ_CMD_POP				 (1L<<30)
   4412 #define BNX_CP_CPQ_FTQ_CMD_BUSY			 (1L<<31)
   4413 
   4414 #define BNX_CP_CPQ_FTQ_CTL				0x001853fc
   4415 #define BNX_CP_CPQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4416 #define BNX_CP_CPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4417 #define BNX_CP_CPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4418 #define BNX_CP_CPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4419 #define BNX_CP_CPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4420 
   4421 #define BNX_CP_SCRATCH					0x001a0000
   4422 
   4423 
   4424 /*
   4425  *  mcp_reg definition
   4426  *  offset: 0x140000
   4427  */
   4428 #define BNX_MCP_CPU_MODE				0x00145000
   4429 #define BNX_MCP_CPU_MODE_LOCAL_RST			 (1L<<0)
   4430 #define BNX_MCP_CPU_MODE_STEP_ENA			 (1L<<1)
   4431 #define BNX_MCP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
   4432 #define BNX_MCP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
   4433 #define BNX_MCP_CPU_MODE_MSG_BIT1			 (1L<<6)
   4434 #define BNX_MCP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
   4435 #define BNX_MCP_CPU_MODE_SOFT_HALT			 (1L<<10)
   4436 #define BNX_MCP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
   4437 #define BNX_MCP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
   4438 #define BNX_MCP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
   4439 #define BNX_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
   4440 
   4441 #define BNX_MCP_CPU_STATE				0x00145004
   4442 #define BNX_MCP_CPU_STATE_BREAKPOINT			 (1L<<0)
   4443 #define BNX_MCP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
   4444 #define BNX_MCP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
   4445 #define BNX_MCP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
   4446 #define BNX_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
   4447 #define BNX_MCP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
   4448 #define BNX_MCP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
   4449 #define BNX_MCP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
   4450 #define BNX_MCP_CPU_STATE_SOFT_HALTED			 (1L<<10)
   4451 #define BNX_MCP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
   4452 #define BNX_MCP_CPU_STATE_INTERRRUPT			 (1L<<12)
   4453 #define BNX_MCP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
   4454 #define BNX_MCP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
   4455 #define BNX_MCP_CPU_STATE_BLOCKED_READ			 (1L<<31)
   4456 
   4457 #define BNX_MCP_CPU_EVENT_MASK				0x00145008
   4458 #define BNX_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
   4459 #define BNX_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
   4460 #define BNX_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
   4461 #define BNX_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
   4462 #define BNX_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
   4463 #define BNX_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
   4464 #define BNX_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
   4465 #define BNX_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
   4466 #define BNX_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
   4467 #define BNX_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
   4468 #define BNX_MCP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
   4469 
   4470 #define BNX_MCP_CPU_PROGRAM_COUNTER			0x0014501c
   4471 #define BNX_MCP_CPU_INSTRUCTION			0x00145020
   4472 #define BNX_MCP_CPU_DATA_ACCESS			0x00145024
   4473 #define BNX_MCP_CPU_INTERRUPT_ENABLE			0x00145028
   4474 #define BNX_MCP_CPU_INTERRUPT_VECTOR			0x0014502c
   4475 #define BNX_MCP_CPU_INTERRUPT_SAVED_PC			0x00145030
   4476 #define BNX_MCP_CPU_HW_BREAKPOINT			0x00145034
   4477 #define BNX_MCP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
   4478 #define BNX_MCP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
   4479 
   4480 #define BNX_MCP_CPU_DEBUG_VECT_PEEK			0x00145038
   4481 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
   4482 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
   4483 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
   4484 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
   4485 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
   4486 #define BNX_MCP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
   4487 
   4488 #define BNX_MCP_CPU_LAST_BRANCH_ADDR			0x00145048
   4489 #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
   4490 #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
   4491 #define BNX_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
   4492 #define BNX_MCP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
   4493 
   4494 #define BNX_MCP_CPU_REG_FILE				0x00145200
   4495 #define BNX_MCP_MCPQ_FTQ_DATA				0x001453c0
   4496 #define BNX_MCP_MCPQ_FTQ_CMD				0x001453f8
   4497 #define BNX_MCP_MCPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
   4498 #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP			 (1L<<10)
   4499 #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
   4500 #define BNX_MCP_MCPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
   4501 #define BNX_MCP_MCPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
   4502 #define BNX_MCP_MCPQ_FTQ_CMD_RD_DATA			 (1L<<26)
   4503 #define BNX_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
   4504 #define BNX_MCP_MCPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
   4505 #define BNX_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
   4506 #define BNX_MCP_MCPQ_FTQ_CMD_POP			 (1L<<30)
   4507 #define BNX_MCP_MCPQ_FTQ_CMD_BUSY			 (1L<<31)
   4508 
   4509 #define BNX_MCP_MCPQ_FTQ_CTL				0x001453fc
   4510 #define BNX_MCP_MCPQ_FTQ_CTL_INTERVENE			 (1L<<0)
   4511 #define BNX_MCP_MCPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
   4512 #define BNX_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
   4513 #define BNX_MCP_MCPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
   4514 #define BNX_MCP_MCPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
   4515 
   4516 #define BNX_MCP_ROM								0x00150000
   4517 #define BNX_MCP_SCRATCH							0x00160000
   4518 
   4519 #define BNX_SHM_HDR_SIGNATURE					BNX_MCP_SCRATCH
   4520 #define BNX_SHM_HDR_SIGNATURE_SIG_MASK			0xffff0000
   4521 #define BNX_SHM_HDR_SIGNATURE_SIG				0x53530000
   4522 #define BNX_SHM_HDR_SIGNATURE_VER_MASK			0x000000ff
   4523 #define BNX_SHM_HDR_SIGNATURE_VER_ONE			0x00000001
   4524 
   4525 #define BNX_SHM_HDR_ADDR_0				BNX_MCP_SCRATCH + 4
   4526 #define BNX_SHM_HDR_ADDR_1				BNX_MCP_SCRATCH + 8
   4527 
   4528 /****************************************************************************/
   4529 /* End machine generated definitions.                                     */
   4530 /****************************************************************************/
   4531 
   4532 #define NUM_MC_HASH_REGISTERS   8
   4533 
   4534 
   4535 /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0.  */
   4536 #define PHY_BCM5706_PHY_ID                          0x00206160
   4537 
   4538 #define PHY_ID(id)                                  ((id) & 0xfffffff0)
   4539 #define PHY_REV_ID(id)                              ((id) & 0xf)
   4540 
   4541 /* 5708 Serdes PHY registers */
   4542 
   4543 #define BCM5708S_UP1				0xb
   4544 
   4545 #define BCM5708S_UP1_2G5			0x1
   4546 
   4547 #define BCM5708S_BLK_ADDR			0x1f
   4548 
   4549 #define BCM5708S_BLK_ADDR_DIG			0x0000
   4550 #define BCM5708S_BLK_ADDR_DIG3			0x0002
   4551 #define BCM5708S_BLK_ADDR_TX_MISC		0x0005
   4552 
   4553 /* Digital Block */
   4554 #define BCM5708S_1000X_CTL1			0x10
   4555 
   4556 #define BCM5708S_1000X_CTL1_FIBER_MODE		0x0001
   4557 #define BCM5708S_1000X_CTL1_AUTODET_EN		0x0010
   4558 
   4559 #define BCM5708S_1000X_CTL2			0x11
   4560 
   4561 #define BCM5708S_1000X_CTL2_PLLEL_DET_EN	0x0001
   4562 
   4563 #define BCM5708S_1000X_STAT1			0x14
   4564 
   4565 #define BCM5708S_1000X_STAT1_SGMII		0x0001
   4566 #define BCM5708S_1000X_STAT1_LINK		0x0002
   4567 #define BCM5708S_1000X_STAT1_FD			0x0004
   4568 #define BCM5708S_1000X_STAT1_SPEED_MASK		0x0018
   4569 #define BCM5708S_1000X_STAT1_SPEED_10		0x0000
   4570 #define BCM5708S_1000X_STAT1_SPEED_100		0x0008
   4571 #define BCM5708S_1000X_STAT1_SPEED_1G		0x0010
   4572 #define BCM5708S_1000X_STAT1_SPEED_2G5		0x0018
   4573 #define BCM5708S_1000X_STAT1_TX_PAUSE		0x0020
   4574 #define BCM5708S_1000X_STAT1_RX_PAUSE		0x0040
   4575 
   4576 /* Digital3 Block */
   4577 #define BCM5708S_DIG_3_0			0x10
   4578 
   4579 #define BCM5708S_DIG_3_0_USE_IEEE		0x0001
   4580 
   4581 /* Tx/Misc Block */
   4582 #define BCM5708S_TX_ACTL1			0x15
   4583 
   4584 #define BCM5708S_TX_ACTL1_DRIVER_VCM		0x30
   4585 
   4586 #define BCM5708S_TX_ACTL3			0x17
   4587 
   4588 #define RX_COPY_THRESH			92
   4589 
   4590 #define DMA_READ_CHANS	5
   4591 #define DMA_WRITE_CHANS	3
   4592 
   4593 /* Use the natural page size of the host CPU. */
   4594 /* XXX: This has only been tested on amd64/i386 systems using 4KB pages. */
   4595 #define BCM_PAGE_BITS	PAGE_SHIFT
   4596 #define BCM_PAGE_SIZE	PAGE_SIZE
   4597 
   4598 #define TX_PAGES	2
   4599 #define TOTAL_TX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct tx_bd))
   4600 #define USABLE_TX_BD_PER_PAGE (TOTAL_TX_BD_PER_PAGE - 1)
   4601 #define TOTAL_TX_BD (TOTAL_TX_BD_PER_PAGE * TX_PAGES)
   4602 #define USABLE_TX_BD (USABLE_TX_BD_PER_PAGE * TX_PAGES)
   4603 #define MAX_TX_BD (TOTAL_TX_BD - 1)
   4604 
   4605 #define RX_PAGES	2
   4606 #define TOTAL_RX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct rx_bd))
   4607 #define USABLE_RX_BD_PER_PAGE (TOTAL_RX_BD_PER_PAGE - 1)
   4608 #define TOTAL_RX_BD (TOTAL_RX_BD_PER_PAGE * RX_PAGES)
   4609 #define USABLE_RX_BD (USABLE_RX_BD_PER_PAGE * RX_PAGES)
   4610 #define MAX_RX_BD (TOTAL_RX_BD - 1)
   4611 
   4612 #define NEXT_TX_BD(x) (((x) & USABLE_TX_BD_PER_PAGE) ==	\
   4613 		(USABLE_TX_BD_PER_PAGE - 1)) ?					  	\
   4614 		(x) + 2 : (x) + 1
   4615 
   4616 #define TX_CHAIN_IDX(x) ((x) & MAX_TX_BD)
   4617 
   4618 #define TX_PAGE(x) (((x) & ~USABLE_TX_BD_PER_PAGE) >> 8)
   4619 #define TX_IDX(x) ((x) & USABLE_TX_BD_PER_PAGE)
   4620 
   4621 #define NEXT_RX_BD(x) (((x) & USABLE_RX_BD_PER_PAGE) ==	\
   4622 		(USABLE_RX_BD_PER_PAGE - 1)) ?					\
   4623 		(x) + 2 : (x) + 1
   4624 
   4625 #define RX_CHAIN_IDX(x) ((x) & MAX_RX_BD)
   4626 
   4627 #define RX_PAGE(x) (((x) & ~USABLE_RX_BD_PER_PAGE) >> 8)
   4628 #define RX_IDX(x) ((x) & USABLE_RX_BD_PER_PAGE)
   4629 
   4630 /* Context size. */
   4631 #define CTX_SHIFT                   7
   4632 #define CTX_SIZE                    (1 << CTX_SHIFT)
   4633 #define CTX_MASK                    (CTX_SIZE - 1)
   4634 #define GET_CID_ADDR(_cid)          ((_cid) << CTX_SHIFT)
   4635 #define GET_CID(_cid_addr)          ((_cid_addr) >> CTX_SHIFT)
   4636 
   4637 #define PHY_CTX_SHIFT               6
   4638 #define PHY_CTX_SIZE                (1 << PHY_CTX_SHIFT)
   4639 #define PHY_CTX_MASK                (PHY_CTX_SIZE - 1)
   4640 #define GET_PCID_ADDR(_pcid)        ((_pcid) << PHY_CTX_SHIFT)
   4641 #define GET_PCID(_pcid_addr)        ((_pcid_addr) >> PHY_CTX_SHIFT)
   4642 
   4643 #define MB_KERNEL_CTX_SHIFT         8
   4644 #define MB_KERNEL_CTX_SIZE          (1 << MB_KERNEL_CTX_SHIFT)
   4645 #define MB_KERNEL_CTX_MASK          (MB_KERNEL_CTX_SIZE - 1)
   4646 #define MB_GET_CID_ADDR(_cid)       (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
   4647 
   4648 #define MAX_CID_CNT                 0x4000
   4649 #define MAX_CID_ADDR                (GET_CID_ADDR(MAX_CID_CNT))
   4650 #define INVALID_CID_ADDR            0xffffffff
   4651 
   4652 #define TX_CID		16
   4653 #define RX_CID		0
   4654 
   4655 #define MB_TX_CID_ADDR	MB_GET_CID_ADDR(TX_CID)
   4656 #define MB_RX_CID_ADDR	MB_GET_CID_ADDR(RX_CID)
   4657 
   4658 /****************************************************************************/
   4659 /* BNX Processor Firmwware Load Definitions                                 */
   4660 /****************************************************************************/
   4661 
   4662 struct cpu_reg {
   4663 	u_int32_t mode;
   4664 	u_int32_t mode_value_halt;
   4665 	u_int32_t mode_value_sstep;
   4666 
   4667 	u_int32_t state;
   4668 	u_int32_t state_value_clear;
   4669 
   4670 	u_int32_t gpr0;
   4671 	u_int32_t evmask;
   4672 	u_int32_t pc;
   4673 	u_int32_t inst;
   4674 	u_int32_t bp;
   4675 
   4676 	u_int32_t spad_base;
   4677 
   4678 	u_int32_t mips_view_base;
   4679 };
   4680 
   4681 struct fw_info {
   4682 	u_int32_t ver_major;
   4683 	u_int32_t ver_minor;
   4684 	u_int32_t ver_fix;
   4685 
   4686 	u_int32_t start_addr;
   4687 
   4688 	/* Text section. */
   4689 	u_int32_t text_addr;
   4690 	u_int32_t text_len;
   4691 	u_int32_t text_index;
   4692 	u_int32_t *text;
   4693 
   4694 	/* Data section. */
   4695 	u_int32_t data_addr;
   4696 	u_int32_t data_len;
   4697 	u_int32_t data_index;
   4698 	u_int32_t *data;
   4699 
   4700 	/* SBSS section. */
   4701 	u_int32_t sbss_addr;
   4702 	u_int32_t sbss_len;
   4703 	u_int32_t sbss_index;
   4704 	u_int32_t *sbss;
   4705 
   4706 	/* BSS section. */
   4707 	u_int32_t bss_addr;
   4708 	u_int32_t bss_len;
   4709 	u_int32_t bss_index;
   4710 	u_int32_t *bss;
   4711 
   4712 	/* Read-only section. */
   4713 	u_int32_t rodata_addr;
   4714 	u_int32_t rodata_len;
   4715 	u_int32_t rodata_index;
   4716 	u_int32_t *rodata;
   4717 };
   4718 
   4719 #define RV2P_PROC1                              0
   4720 #define RV2P_PROC2                              1
   4721 
   4722 #define BNX_MIREG(x)	((x & 0x1F) << 16)
   4723 #define BNX_MIPHY(x)	((x & 0x1F) << 21)
   4724 #define BNX_PHY_TIMEOUT	50
   4725 
   4726 #define BNX_NVRAM_SIZE 					0x200
   4727 #define BNX_NVRAM_MAGIC					0x669955aa
   4728 #define BNX_CRC32_RESIDUAL				0xdebb20e3
   4729 
   4730 #define BNX_TX_TIMEOUT					5
   4731 
   4732 #define BNX_MAX_SEGMENTS				8
   4733 #define BNX_DMA_ALIGN		 			8
   4734 #define BNX_DMA_BOUNDARY				0
   4735 
   4736 #define BNX_MIN_MTU						60
   4737 #define BNX_MIN_ETHER_MTU				64
   4738 
   4739 #define BNX_MAX_STD_MTU					1500
   4740 #define BNX_MAX_STD_ETHER_MTU			1518
   4741 #define BNX_MAX_STD_ETHER_MTU_VLAN		1522
   4742 
   4743 #define BNX_MAX_JUMBO_MTU			 	9000
   4744 #define BNX_MAX_JUMBO_ETHER_MTU			9018
   4745 #define BNX_MAX_JUMBO_ETHER_MTU_VLAN 	9022
   4746 
   4747 #define BNX_MAX_MRU				MCLBYTES
   4748 #define BNX_MAX_JUMBO_MRU			9216
   4749 
   4750 /****************************************************************************/
   4751 /* BNX Device State Data Structure                                          */
   4752 /****************************************************************************/
   4753 
   4754 #define BNX_STATUS_BLK_SZ		sizeof(struct status_block)
   4755 #define BNX_STATS_BLK_SZ		sizeof(struct statistics_block)
   4756 #define BNX_TX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
   4757 #define BNX_RX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
   4758 
   4759 struct bnx_pkt {
   4760 	TAILQ_ENTRY(bnx_pkt)     pkt_entry;
   4761 	bus_dmamap_t             pkt_dmamap;
   4762 	struct mbuf             *pkt_mbuf;
   4763 	u_int16_t                pkt_end_desc;
   4764 };
   4765 
   4766 TAILQ_HEAD(bnx_pkt_list, bnx_pkt);
   4767 
   4768 struct bnx_softc
   4769 {
   4770 	device_t bnx_dev;
   4771 	struct ethercom			bnx_ec;
   4772 	struct pci_attach_args		bnx_pa;
   4773 
   4774 	struct ifmedia		bnx_ifmedia;		/* TBI media info */
   4775 
   4776 	bus_space_tag_t		bnx_btag;			/* Device bus tag */
   4777 	bus_space_handle_t	bnx_bhandle;		/* Device bus handle */
   4778 	bus_size_t		bnx_size;
   4779 
   4780 	void			*bnx_intrhand;		/* Interrupt handler */
   4781 	void			*bnx_powerhook;
   4782 	void			*bnx_shutdownhook;
   4783 
   4784 #if 0
   4785 	struct workqueue	*bnx_wq;	/* bnx_alloc_pkts() callback */
   4786 	struct work		bnx_w;
   4787 #endif
   4788 
   4789 	/* ASIC Chip ID. */
   4790 	u_int32_t		bnx_chipid;
   4791 
   4792 	/* General controller flags. */
   4793 	u_int32_t		bnx_flags;
   4794 #define BNX_PCIX_FLAG			0x01
   4795 #define BNX_PCI_32BIT_FLAG 		0x02
   4796 #define BNX_ONE_TDMA_FLAG		0x04		/* Deprecated */
   4797 #define BNX_NO_WOL_FLAG			0x08
   4798 #define BNX_USING_DAC_FLAG		0x10
   4799 #define BNX_USING_MSI_FLAG 		0x20
   4800 #define BNX_MFW_ENABLE_FLAG		0x40
   4801 #define BNX_ACTIVE_FLAG			0x80
   4802 #define BNX_ALLOC_PKTS_FLAG		0x100
   4803 
   4804 	/* PHY specific flags. */
   4805 	u_int32_t		bnx_phy_flags;
   4806 #define BNX_PHY_SERDES_FLAG			0x001
   4807 #define BNX_PHY_CRC_FIX_FLAG			0x002
   4808 #define BNX_PHY_PARALLEL_DETECT_FLAG		0x004
   4809 #define BNX_PHY_2_5G_CAPABLE_FLAG		0x008
   4810 #define BNX_PHY_INT_MODE_MASK_FLAG		0x300
   4811 #define BNX_PHY_INT_MODE_AUTO_POLLING_FLAG	0x100
   4812 #define BNX_PHY_INT_MODE_LINK_READY_FLAG	0x200
   4813 
   4814 	/* Values that need to be shared with the PHY driver. */
   4815 	u_int32_t		bnx_shared_hw_cfg;
   4816 	u_int32_t		bnx_port_hw_cfg;
   4817 
   4818 	u_int16_t		bus_speed_mhz;		/* PCI bus speed */
   4819 	struct flash_spec	*bnx_flash_info;	/* Flash NVRAM settings */
   4820 	u_int32_t		bnx_flash_size;		/* Flash NVRAM size */
   4821 	u_int32_t		bnx_shmem_base;		/* Shared Memory base address */
   4822 	char *			bnx_name;		/* Name string */
   4823 
   4824 	/* Tracks the version of bootcode firmware. */
   4825 	u_int32_t		bnx_fw_ver;
   4826 
   4827 	/* Tracks the state of the firmware.  0 = Running while any     */
   4828 	/* other value indicates that the firmware is not responding.   */
   4829 	u_int16_t		bnx_fw_timed_out;
   4830 
   4831 	/* An incrementing sequence used to coordinate messages passed   */
   4832 	/* from the driver to the firmware.                              */
   4833 	u_int16_t		bnx_fw_wr_seq;
   4834 
   4835 	/* An incrementing sequence used to let the firmware know that   */
   4836 	/* the driver is still operating.  Without the pulse, management */
   4837 	/* firmware such as IPMI or UMP will operate in OS absent state. */
   4838 	u_int16_t		bnx_fw_drv_pulse_wr_seq;
   4839 
   4840 	/* Ethernet MAC address. */
   4841 	u_char			eaddr[6];
   4842 
   4843 	/* These setting are used by the host coalescing (HC) block to   */
   4844 	/* to control how often the status block, statistics block and   */
   4845 	/* interrupts are generated.                                     */
   4846 	u_int16_t		bnx_tx_quick_cons_trip_int;
   4847 	u_int16_t		bnx_tx_quick_cons_trip;
   4848 	u_int16_t		bnx_rx_quick_cons_trip_int;
   4849 	u_int16_t		bnx_rx_quick_cons_trip;
   4850 	u_int16_t		bnx_comp_prod_trip_int;
   4851 	u_int16_t		bnx_comp_prod_trip;
   4852 	u_int16_t		bnx_tx_ticks_int;
   4853 	u_int16_t		bnx_tx_ticks;
   4854 	u_int16_t		bnx_rx_ticks_int;
   4855 	u_int16_t		bnx_rx_ticks;
   4856 	u_int16_t		bnx_com_ticks_int;
   4857 	u_int16_t		bnx_com_ticks;
   4858 	u_int16_t		bnx_cmd_ticks_int;
   4859 	u_int16_t		bnx_cmd_ticks;
   4860 	u_int32_t		bnx_stats_ticks;
   4861 
   4862 	/* The address of the integrated PHY on the MII bus. */
   4863 	int			bnx_phy_addr;
   4864 
   4865 	/* The device handle for the MII bus child device. */
   4866 	struct mii_data		bnx_mii;
   4867 
   4868 	/* Driver maintained TX chain pointers and byte counter. */
   4869 	u_int16_t		rx_prod;
   4870 	u_int16_t		rx_cons;
   4871 	u_int32_t		rx_prod_bseq;	/* Counts the bytes used.  */
   4872 	u_int16_t		tx_prod;
   4873 	u_int16_t		tx_cons;
   4874 	u_int32_t		tx_prod_bseq;	/* Counts the bytes used.  */
   4875 
   4876 	struct callout		bnx_timeout;
   4877 
   4878 	/* Frame size and mbuf allocation size for RX frames. */
   4879 	u_int32_t		max_frame_size;
   4880 	int			mbuf_alloc_size;
   4881 
   4882 	/* Receive mode settings (i.e promiscuous, multicast, etc.). */
   4883 	u_int32_t		rx_mode;
   4884 
   4885 	/* Bus tag for the bnx controller. */
   4886 	bus_dma_tag_t		bnx_dmatag;
   4887 
   4888 	/* H/W maintained TX buffer descriptor chain structure. */
   4889 	bus_dma_segment_t	tx_bd_chain_seg[TX_PAGES];
   4890 	int			tx_bd_chain_rseg[TX_PAGES];
   4891 	bus_dmamap_t		tx_bd_chain_map[TX_PAGES];
   4892 	struct tx_bd		*tx_bd_chain[TX_PAGES];
   4893 	bus_addr_t		tx_bd_chain_paddr[TX_PAGES];
   4894 
   4895 	/* H/W maintained RX buffer descriptor chain structure. */
   4896 	bus_dma_segment_t	rx_bd_chain_seg[TX_PAGES];
   4897 	int			rx_bd_chain_rseg[TX_PAGES];
   4898 	bus_dmamap_t		rx_bd_chain_map[RX_PAGES];
   4899 	struct rx_bd		*rx_bd_chain[RX_PAGES];
   4900 	bus_addr_t		rx_bd_chain_paddr[RX_PAGES];
   4901 
   4902 	/* H/W maintained status block. */
   4903 	bus_dma_segment_t	status_seg;
   4904 	int			status_rseg;
   4905 	bus_dmamap_t		status_map;
   4906 	struct status_block	*status_block;		/* virtual address */
   4907 	bus_addr_t		status_block_paddr;	/* Physical address */
   4908 
   4909 	/* H/W maintained context block */
   4910 	int			ctx_pages;
   4911 	bus_dma_segment_t	ctx_segs[4];
   4912 	int			ctx_rsegs[4];
   4913 	bus_dmamap_t		ctx_map[4];
   4914 	void			*ctx_block[4];
   4915 
   4916 	/* Driver maintained status block values. */
   4917 	u_int16_t		last_status_idx;
   4918 	u_int16_t		hw_rx_cons;
   4919 	u_int16_t		hw_tx_cons;
   4920 
   4921 	/* H/W maintained statistics block. */
   4922 	bus_dma_segment_t	stats_seg;
   4923 	int			stats_rseg;
   4924 	bus_dmamap_t		stats_map;
   4925 	struct statistics_block *stats_block;		/* Virtual address */
   4926 	bus_addr_t		stats_block_paddr;	/* Physical address */
   4927 
   4928 	/* Bus tag for RX/TX mbufs. */
   4929 	bus_dma_segment_t	rx_mbuf_seg;
   4930 	int			rx_mbuf_rseg;
   4931 	bus_dma_segment_t	tx_mbuf_seg;
   4932 	int			tx_mbuf_rseg;
   4933 
   4934 	/* S/W maintained mbuf TX chain structure. */
   4935 	kmutex_t		tx_pkt_mtx;
   4936 	u_int			tx_pkt_count;
   4937 	struct bnx_pkt_list	tx_free_pkts;
   4938 	struct bnx_pkt_list	tx_used_pkts;
   4939 
   4940 	/* S/W maintained mbuf RX chain structure. */
   4941 	bus_dmamap_t		rx_mbuf_map[TOTAL_RX_BD];
   4942 	struct mbuf		*rx_mbuf_ptr[TOTAL_RX_BD];
   4943 
   4944 	/* Track the number of rx_bd and tx_bd's in use. */
   4945 	u_int16_t 		free_rx_bd;
   4946 	u_int16_t		max_rx_bd;
   4947 	u_int16_t		used_tx_bd;
   4948 	u_int16_t		max_tx_bd;
   4949 
   4950 	/* Provides access to hardware statistics through sysctl. */
   4951 	u_int64_t 	stat_IfHCInOctets;
   4952 	u_int64_t 	stat_IfHCInBadOctets;
   4953 	u_int64_t 	stat_IfHCOutOctets;
   4954 	u_int64_t 	stat_IfHCOutBadOctets;
   4955 	u_int64_t 	stat_IfHCInUcastPkts;
   4956 	u_int64_t 	stat_IfHCInMulticastPkts;
   4957 	u_int64_t 	stat_IfHCInBroadcastPkts;
   4958 	u_int64_t 	stat_IfHCOutUcastPkts;
   4959 	u_int64_t 	stat_IfHCOutMulticastPkts;
   4960 	u_int64_t 	stat_IfHCOutBroadcastPkts;
   4961 
   4962 	u_int32_t	stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
   4963 	u_int32_t	stat_Dot3StatsCarrierSenseErrors;
   4964 	u_int32_t	stat_Dot3StatsFCSErrors;
   4965 	u_int32_t	stat_Dot3StatsAlignmentErrors;
   4966 	u_int32_t	stat_Dot3StatsSingleCollisionFrames;
   4967 	u_int32_t	stat_Dot3StatsMultipleCollisionFrames;
   4968 	u_int32_t	stat_Dot3StatsDeferredTransmissions;
   4969 	u_int32_t	stat_Dot3StatsExcessiveCollisions;
   4970 	u_int32_t	stat_Dot3StatsLateCollisions;
   4971 	u_int32_t	stat_EtherStatsCollisions;
   4972 	u_int32_t	stat_EtherStatsFragments;
   4973 	u_int32_t	stat_EtherStatsJabbers;
   4974 	u_int32_t	stat_EtherStatsUndersizePkts;
   4975 	u_int32_t	stat_EtherStatsOverrsizePkts;
   4976 	u_int32_t	stat_EtherStatsPktsRx64Octets;
   4977 	u_int32_t	stat_EtherStatsPktsRx65Octetsto127Octets;
   4978 	u_int32_t	stat_EtherStatsPktsRx128Octetsto255Octets;
   4979 	u_int32_t	stat_EtherStatsPktsRx256Octetsto511Octets;
   4980 	u_int32_t	stat_EtherStatsPktsRx512Octetsto1023Octets;
   4981 	u_int32_t	stat_EtherStatsPktsRx1024Octetsto1522Octets;
   4982 	u_int32_t	stat_EtherStatsPktsRx1523Octetsto9022Octets;
   4983 	u_int32_t	stat_EtherStatsPktsTx64Octets;
   4984 	u_int32_t	stat_EtherStatsPktsTx65Octetsto127Octets;
   4985 	u_int32_t	stat_EtherStatsPktsTx128Octetsto255Octets;
   4986 	u_int32_t	stat_EtherStatsPktsTx256Octetsto511Octets;
   4987 	u_int32_t	stat_EtherStatsPktsTx512Octetsto1023Octets;
   4988 	u_int32_t	stat_EtherStatsPktsTx1024Octetsto1522Octets;
   4989 	u_int32_t	stat_EtherStatsPktsTx1523Octetsto9022Octets;
   4990 	u_int32_t	stat_XonPauseFramesReceived;
   4991 	u_int32_t	stat_XoffPauseFramesReceived;
   4992 	u_int32_t	stat_OutXonSent;
   4993 	u_int32_t	stat_OutXoffSent;
   4994 	u_int32_t	stat_FlowControlDone;
   4995 	u_int32_t	stat_MacControlFramesReceived;
   4996 	u_int32_t	stat_XoffStateEntered;
   4997 	u_int32_t	stat_IfInFramesL2FilterDiscards;
   4998 	u_int32_t	stat_IfInRuleCheckerDiscards;
   4999 	u_int32_t	stat_IfInFTQDiscards;
   5000 	u_int32_t	stat_IfInMBUFDiscards;
   5001 	u_int32_t	stat_IfInRuleCheckerP4Hit;
   5002 	u_int32_t	stat_CatchupInRuleCheckerDiscards;
   5003 	u_int32_t	stat_CatchupInFTQDiscards;
   5004 	u_int32_t	stat_CatchupInMBUFDiscards;
   5005 	u_int32_t	stat_CatchupInRuleCheckerP4Hit;
   5006 
   5007 	/* Mbuf allocation failure counter. */
   5008 	u_int32_t		mbuf_alloc_failed;
   5009 
   5010 	/* TX DMA mapping failure counter. */
   5011 	u_int32_t		tx_dma_map_failures;
   5012 
   5013 #ifdef BNX_DEBUG
   5014 	/* Track the number of enqueued mbufs. */
   5015 	int			tx_mbuf_alloc;
   5016 	int			rx_mbuf_alloc;
   5017 
   5018 	/* Track the distribution buffer segments. */
   5019 	u_int32_t		rx_mbuf_segs[BNX_MAX_SEGMENTS+1];
   5020 
   5021 	/* Track how many and what type of interrupts are generated. */
   5022 	u_int32_t		interrupts_generated;
   5023 	u_int32_t		interrupts_handled;
   5024 	u_int32_t		rx_interrupts;
   5025 	u_int32_t		tx_interrupts;
   5026 
   5027 	u_int32_t rx_low_watermark;	/* Lowest number of rx_bd's free. */
   5028 	u_int32_t rx_empty_count;	/* Number of times the RX chain was empty. */
   5029 	u_int32_t tx_hi_watermark;	/* Greatest number of tx_bd's used. */
   5030 	u_int32_t tx_full_count;	/* Number of times the TX chain was full. */
   5031 	u_int32_t mbuf_sim_alloc_failed;/* Mbuf simulated allocation failure counter. */
   5032 	u_int32_t l2fhdr_status_errors;
   5033 	u_int32_t unexpected_attentions;
   5034 	u_int32_t lost_status_block_updates;
   5035 #endif
   5036 };
   5037 
   5038 struct bnx_firmware_header {
   5039 	int		bnx_COM_FwReleaseMajor;
   5040 	int		bnx_COM_FwReleaseMinor;
   5041 	int		bnx_COM_FwReleaseFix;
   5042 	u_int32_t	bnx_COM_FwStartAddr;
   5043 	u_int32_t	bnx_COM_FwTextAddr;
   5044 	int		bnx_COM_FwTextLen;
   5045 	u_int32_t	bnx_COM_FwDataAddr;
   5046 	int		bnx_COM_FwDataLen;
   5047 	u_int32_t	bnx_COM_FwRodataAddr;
   5048 	int		bnx_COM_FwRodataLen;
   5049 	u_int32_t	bnx_COM_FwBssAddr;
   5050 	int		bnx_COM_FwBssLen;
   5051 	u_int32_t	bnx_COM_FwSbssAddr;
   5052 	int		bnx_COM_FwSbssLen;
   5053 
   5054 	int		bnx_RXP_FwReleaseMajor;
   5055 	int		bnx_RXP_FwReleaseMinor;
   5056 	int		bnx_RXP_FwReleaseFix;
   5057 	u_int32_t	bnx_RXP_FwStartAddr;
   5058 	u_int32_t	bnx_RXP_FwTextAddr;
   5059 	int		bnx_RXP_FwTextLen;
   5060 	u_int32_t	bnx_RXP_FwDataAddr;
   5061 	int		bnx_RXP_FwDataLen;
   5062 	u_int32_t	bnx_RXP_FwRodataAddr;
   5063 	int		bnx_RXP_FwRodataLen;
   5064 	u_int32_t	bnx_RXP_FwBssAddr;
   5065 	int		bnx_RXP_FwBssLen;
   5066 	u_int32_t	bnx_RXP_FwSbssAddr;
   5067 	int		bnx_RXP_FwSbssLen;
   5068 
   5069 	int		bnx_TPAT_FwReleaseMajor;
   5070 	int		bnx_TPAT_FwReleaseMinor;
   5071 	int		bnx_TPAT_FwReleaseFix;
   5072 	u_int32_t	bnx_TPAT_FwStartAddr;
   5073 	u_int32_t	bnx_TPAT_FwTextAddr;
   5074 	int		bnx_TPAT_FwTextLen;
   5075 	u_int32_t	bnx_TPAT_FwDataAddr;
   5076 	int		bnx_TPAT_FwDataLen;
   5077 	u_int32_t	bnx_TPAT_FwRodataAddr;
   5078 	int		bnx_TPAT_FwRodataLen;
   5079 	u_int32_t	bnx_TPAT_FwBssAddr;
   5080 	int		bnx_TPAT_FwBssLen;
   5081 	u_int32_t	bnx_TPAT_FwSbssAddr;
   5082 	int		bnx_TPAT_FwSbssLen;
   5083 
   5084 	int		bnx_TXP_FwReleaseMajor;
   5085 	int		bnx_TXP_FwReleaseMinor;
   5086 	int		bnx_TXP_FwReleaseFix;
   5087 	u_int32_t	bnx_TXP_FwStartAddr;
   5088 	u_int32_t	bnx_TXP_FwTextAddr;
   5089 	int		bnx_TXP_FwTextLen;
   5090 	u_int32_t	bnx_TXP_FwDataAddr;
   5091 	int		bnx_TXP_FwDataLen;
   5092 	u_int32_t	bnx_TXP_FwRodataAddr;
   5093 	int		bnx_TXP_FwRodataLen;
   5094 	u_int32_t	bnx_TXP_FwBssAddr;
   5095 	int		bnx_TXP_FwBssLen;
   5096 	u_int32_t	bnx_TXP_FwSbssAddr;
   5097 	int		bnx_TXP_FwSbssLen;
   5098 
   5099 	/* Followed by blocks of data, each sized according to
   5100 	 * the (rather obvious) block length stated above.
   5101 	 *
   5102 	 * bnx_COM_FwText, bnx_COM_FwData, bnx_COM_FwRodata,
   5103 	 * bnx_COM_FwBss, bnx_COM_FwSbss,
   5104 	 *
   5105 	 * bnx_RXP_FwText, bnx_RXP_FwData, bnx_RXP_FwRodata,
   5106 	 * bnx_RXP_FwBss, bnx_RXP_FwSbss,
   5107 	 *
   5108 	 * bnx_TPAT_FwText, bnx_TPAT_FwData, bnx_TPAT_FwRodata,
   5109 	 * bnx_TPAT_FwBss, bnx_TPAT_FwSbss,
   5110 	 *
   5111 	 * bnx_TXP_FwText, bnx_TXP_FwData, bnx_TXP_FwRodata,
   5112 	 * bnx_TXP_FwBss, bnx_TXP_FwSbss,
   5113 	 */
   5114 };
   5115 
   5116 struct bnx_rv2p_header {
   5117 	int		bnx_rv2p_proc1len;
   5118 	int		bnx_rv2p_proc2len;
   5119 
   5120 	/*
   5121 	 * Followed by blocks of data, each sized according to
   5122 	 * the (rather obvious) block length stated above.
   5123 	 */
   5124 };
   5125 
   5126 /*
   5127  * The RV2P block must be configured for the system
   5128  * page size, or more specifically, the number of
   5129  * usable rx_bd's per page, and should be called
   5130  * as follows prior to loading the RV2P firmware:
   5131  *
   5132  * BNX_RV2P_PROC2_CHG_MAX_BD_PAGE(USABLE_RX_BD_PER_PAGE)
   5133  *
   5134  * The default value is 0xFF.
   5135  */
   5136 #define BNX_RV2P_PROC2_MAX_BD_PAGE_LOC  5
   5137 #define BNX_RV2P_PROC2_CHG_MAX_BD_PAGE(_rv2p, _v)  {			\
   5138 	_rv2p[BNX_RV2P_PROC2_MAX_BD_PAGE_LOC] =				\
   5139 	(_rv2p[BNX_RV2P_PROC2_MAX_BD_PAGE_LOC] & ~0xFFFF) | (_v);	\
   5140 }
   5141 
   5142 #endif /* #ifndef _BNX_H_DEFINED */
   5143