if_epic_pci.c revision 1.15.2.2 1 1.15.2.2 nathanw /* $NetBSD: if_epic_pci.c,v 1.15.2.2 2001/08/24 00:10:03 nathanw Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.7 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * PCI bus front-end for the Standard Microsystems Corp. 83C170
42 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100) driver.
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej #include <sys/param.h>
46 1.1 thorpej #include <sys/systm.h>
47 1.1 thorpej #include <sys/mbuf.h>
48 1.1 thorpej #include <sys/malloc.h>
49 1.1 thorpej #include <sys/kernel.h>
50 1.1 thorpej #include <sys/socket.h>
51 1.1 thorpej #include <sys/ioctl.h>
52 1.1 thorpej #include <sys/errno.h>
53 1.1 thorpej #include <sys/device.h>
54 1.1 thorpej
55 1.1 thorpej #include <net/if.h>
56 1.1 thorpej #include <net/if_dl.h>
57 1.1 thorpej #include <net/if_media.h>
58 1.1 thorpej #include <net/if_ether.h>
59 1.1 thorpej
60 1.1 thorpej #include <machine/bus.h>
61 1.1 thorpej #include <machine/intr.h>
62 1.5 thorpej
63 1.5 thorpej #include <dev/mii/miivar.h>
64 1.1 thorpej
65 1.1 thorpej #include <dev/ic/smc83c170reg.h>
66 1.1 thorpej #include <dev/ic/smc83c170var.h>
67 1.1 thorpej
68 1.1 thorpej #include <dev/pci/pcivar.h>
69 1.1 thorpej #include <dev/pci/pcireg.h>
70 1.1 thorpej #include <dev/pci/pcidevs.h>
71 1.1 thorpej
72 1.1 thorpej /*
73 1.1 thorpej * PCI configuration space registers used by the EPIC.
74 1.1 thorpej */
75 1.1 thorpej #define EPIC_PCI_IOBA 0x10 /* i/o mapped base */
76 1.1 thorpej #define EPIC_PCI_MMBA 0x14 /* memory mapped base */
77 1.1 thorpej
78 1.1 thorpej struct epic_pci_softc {
79 1.1 thorpej struct epic_softc sc_epic; /* real EPIC softc */
80 1.1 thorpej
81 1.1 thorpej /* PCI-specific goo. */
82 1.1 thorpej void *sc_ih; /* interrupt handle */
83 1.1 thorpej };
84 1.1 thorpej
85 1.10 tron int epic_pci_match(struct device *, struct cfdata *, void *);
86 1.10 tron void epic_pci_attach(struct device *, struct device *, void *);
87 1.1 thorpej
88 1.1 thorpej struct cfattach epic_pci_ca = {
89 1.1 thorpej sizeof(struct epic_pci_softc), epic_pci_match, epic_pci_attach,
90 1.1 thorpej };
91 1.1 thorpej
92 1.7 thorpej const struct epic_pci_product {
93 1.7 thorpej u_int32_t epp_prodid; /* PCI product ID */
94 1.7 thorpej const char *epp_name; /* device name */
95 1.7 thorpej } epic_pci_products[] = {
96 1.7 thorpej { PCI_PRODUCT_SMC_83C170, "SMC 83c170 Fast Ethernet" },
97 1.7 thorpej { PCI_PRODUCT_SMC_83C175, "SMC 83c175 Fast Ethernet" },
98 1.7 thorpej { 0, NULL },
99 1.7 thorpej };
100 1.7 thorpej
101 1.10 tron const struct epic_pci_product *epic_pci_lookup(const struct pci_attach_args *);
102 1.7 thorpej
103 1.7 thorpej const struct epic_pci_product *
104 1.7 thorpej epic_pci_lookup(pa)
105 1.7 thorpej const struct pci_attach_args *pa;
106 1.7 thorpej {
107 1.7 thorpej const struct epic_pci_product *epp;
108 1.7 thorpej
109 1.7 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SMC)
110 1.7 thorpej return (NULL);
111 1.7 thorpej
112 1.7 thorpej for (epp = epic_pci_products; epp->epp_name != NULL; epp++)
113 1.7 thorpej if (PCI_PRODUCT(pa->pa_id) == epp->epp_prodid)
114 1.7 thorpej return (epp);
115 1.7 thorpej
116 1.7 thorpej return (NULL);
117 1.7 thorpej }
118 1.7 thorpej
119 1.15.2.1 nathanw const struct epic_pci_subsys_info {
120 1.15.2.1 nathanw pcireg_t subsysid;
121 1.15.2.1 nathanw int flags;
122 1.15.2.1 nathanw } epic_pci_subsys_info[] = {
123 1.15.2.1 nathanw { PCI_ID_CODE(PCI_VENDOR_SMC, 0xa024), /* SMC9432BTX1 */
124 1.15.2.1 nathanw EPIC_HAS_BNC },
125 1.15.2.1 nathanw { PCI_ID_CODE(PCI_VENDOR_SMC, 0xa016), /* SMC9432FTX */
126 1.15.2.1 nathanw EPIC_HAS_MII_FIBER | EPIC_DUPLEXLED_ON_694 },
127 1.15.2.1 nathanw { 0xffffffff,
128 1.15.2.1 nathanw 0 }
129 1.15.2.1 nathanw };
130 1.15.2.1 nathanw
131 1.15.2.1 nathanw const struct epic_pci_subsys_info *
132 1.15.2.1 nathanw epic_pci_subsys_lookup(const struct pci_attach_args *);
133 1.15.2.1 nathanw
134 1.15.2.1 nathanw const struct epic_pci_subsys_info *
135 1.15.2.1 nathanw epic_pci_subsys_lookup(pa)
136 1.15.2.1 nathanw const struct pci_attach_args *pa;
137 1.15.2.1 nathanw {
138 1.15.2.1 nathanw pci_chipset_tag_t pc = pa->pa_pc;
139 1.15.2.1 nathanw pcireg_t reg;
140 1.15.2.1 nathanw const struct epic_pci_subsys_info *esp;
141 1.15.2.1 nathanw
142 1.15.2.1 nathanw reg = pci_conf_read(pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
143 1.15.2.1 nathanw
144 1.15.2.1 nathanw for (esp = epic_pci_subsys_info; esp->subsysid != 0xffffffff; esp++)
145 1.15.2.1 nathanw if (esp->subsysid == reg)
146 1.15.2.1 nathanw return (esp);
147 1.15.2.1 nathanw
148 1.15.2.1 nathanw return (NULL);
149 1.15.2.1 nathanw }
150 1.15.2.1 nathanw
151 1.1 thorpej int
152 1.1 thorpej epic_pci_match(parent, match, aux)
153 1.1 thorpej struct device *parent;
154 1.1 thorpej struct cfdata *match;
155 1.1 thorpej void *aux;
156 1.1 thorpej {
157 1.1 thorpej struct pci_attach_args *pa = aux;
158 1.1 thorpej
159 1.7 thorpej if (epic_pci_lookup(pa) != NULL)
160 1.1 thorpej return (1);
161 1.1 thorpej
162 1.1 thorpej return (0);
163 1.1 thorpej }
164 1.1 thorpej
165 1.1 thorpej void
166 1.1 thorpej epic_pci_attach(parent, self, aux)
167 1.1 thorpej struct device *parent, *self;
168 1.1 thorpej void *aux;
169 1.1 thorpej {
170 1.1 thorpej struct epic_pci_softc *psc = (struct epic_pci_softc *)self;
171 1.1 thorpej struct epic_softc *sc = &psc->sc_epic;
172 1.1 thorpej struct pci_attach_args *pa = aux;
173 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
174 1.1 thorpej pci_intr_handle_t ih;
175 1.1 thorpej const char *intrstr = NULL;
176 1.7 thorpej const struct epic_pci_product *epp;
177 1.15.2.1 nathanw const struct epic_pci_subsys_info *esp;
178 1.1 thorpej bus_space_tag_t iot, memt;
179 1.1 thorpej bus_space_handle_t ioh, memh;
180 1.8 tron pcireg_t reg;
181 1.8 tron int pmreg, ioh_valid, memh_valid;
182 1.8 tron
183 1.8 tron if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
184 1.12 tron reg = pci_conf_read(pc, pa->pa_tag, pmreg + 4);
185 1.12 tron switch (reg & PCI_PMCSR_STATE_MASK) {
186 1.12 tron case PCI_PMCSR_STATE_D1:
187 1.12 tron case PCI_PMCSR_STATE_D2:
188 1.12 tron printf(": waking up from power state D%d\n%s",
189 1.12 tron reg & PCI_PMCSR_STATE_MASK, sc->sc_dev.dv_xname);
190 1.13 tron pci_conf_write(pc, pa->pa_tag, pmreg + 4,
191 1.14 tron (reg & ~PCI_PMCSR_STATE_MASK) |
192 1.14 tron PCI_PMCSR_STATE_D0);
193 1.12 tron break;
194 1.12 tron case PCI_PMCSR_STATE_D3:
195 1.8 tron /*
196 1.12 tron * IO and MEM are disabled. We can't enable
197 1.12 tron * the card because the BARs might be invalid.
198 1.8 tron */
199 1.12 tron printf(": unable to wake up from power state D3, "
200 1.12 tron "reboot required.\n");
201 1.13 tron pci_conf_write(pc, pa->pa_tag, pmreg + 4,
202 1.14 tron (reg & ~PCI_PMCSR_STATE_MASK) |
203 1.14 tron PCI_PMCSR_STATE_D0);
204 1.8 tron return;
205 1.8 tron }
206 1.8 tron }
207 1.1 thorpej
208 1.1 thorpej /*
209 1.1 thorpej * Map the device.
210 1.1 thorpej */
211 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, EPIC_PCI_IOBA,
212 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
213 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
214 1.1 thorpej memh_valid = (pci_mapreg_map(pa, EPIC_PCI_MMBA,
215 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
216 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
217 1.1 thorpej
218 1.1 thorpej if (memh_valid) {
219 1.1 thorpej sc->sc_st = memt;
220 1.1 thorpej sc->sc_sh = memh;
221 1.1 thorpej } else if (ioh_valid) {
222 1.1 thorpej sc->sc_st = iot;
223 1.1 thorpej sc->sc_sh = ioh;
224 1.1 thorpej } else {
225 1.1 thorpej printf(": unable to map device registers\n");
226 1.1 thorpej return;
227 1.1 thorpej }
228 1.1 thorpej
229 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
230 1.1 thorpej
231 1.7 thorpej epp = epic_pci_lookup(pa);
232 1.7 thorpej if (epp == NULL) {
233 1.7 thorpej printf("\n");
234 1.7 thorpej panic("epic_pci_attach: impossible");
235 1.7 thorpej }
236 1.7 thorpej
237 1.7 thorpej printf(": %s, rev. %d\n", epp->epp_name, PCI_REVISION(pa->pa_class));
238 1.6 thorpej
239 1.6 thorpej /* Make sure bus mastering is enabled. */
240 1.6 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
241 1.6 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
242 1.6 thorpej PCI_COMMAND_MASTER_ENABLE);
243 1.1 thorpej
244 1.1 thorpej /*
245 1.1 thorpej * Map and establish our interrupt.
246 1.1 thorpej */
247 1.15 sommerfe if (pci_intr_map(pa, &ih)) {
248 1.1 thorpej printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
249 1.1 thorpej return;
250 1.1 thorpej }
251 1.1 thorpej intrstr = pci_intr_string(pc, ih);
252 1.1 thorpej psc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, epic_intr, sc);
253 1.1 thorpej if (psc->sc_ih == NULL) {
254 1.1 thorpej printf("%s: unable to establish interrupt",
255 1.1 thorpej sc->sc_dev.dv_xname);
256 1.1 thorpej if (intrstr != NULL)
257 1.1 thorpej printf(" at %s", intrstr);
258 1.1 thorpej printf("\n");
259 1.1 thorpej return;
260 1.1 thorpej }
261 1.1 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
262 1.15.2.1 nathanw
263 1.15.2.1 nathanw esp = epic_pci_subsys_lookup(pa);
264 1.15.2.1 nathanw if (esp)
265 1.15.2.1 nathanw sc->sc_hwflags = esp->flags;
266 1.1 thorpej
267 1.1 thorpej /*
268 1.1 thorpej * Finish off the attach.
269 1.1 thorpej */
270 1.1 thorpej epic_attach(sc);
271 1.1 thorpej }
272