Home | History | Annotate | Line # | Download | only in pci
if_epic_pci.c revision 1.26.2.1
      1  1.26.2.1     skrll /*	$NetBSD: if_epic_pci.c,v 1.26.2.1 2004/08/25 06:58:05 skrll Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4       1.7   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1   thorpej  * NASA Ames Research Center.
     10       1.1   thorpej  *
     11       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.1   thorpej  * modification, are permitted provided that the following conditions
     13       1.1   thorpej  * are met:
     14       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20       1.1   thorpej  *    must display the following acknowledgement:
     21       1.1   thorpej  *	This product includes software developed by the NetBSD
     22       1.1   thorpej  *	Foundation, Inc. and its contributors.
     23       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25       1.1   thorpej  *    from this software without specific prior written permission.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.1   thorpej  * PCI bus front-end for the Standard Microsystems Corp. 83C170
     42       1.1   thorpej  * Ethernet PCI Integrated Controller (EPIC/100) driver.
     43       1.1   thorpej  */
     44      1.19     lukem 
     45      1.19     lukem #include <sys/cdefs.h>
     46  1.26.2.1     skrll __KERNEL_RCSID(0, "$NetBSD: if_epic_pci.c,v 1.26.2.1 2004/08/25 06:58:05 skrll Exp $");
     47       1.1   thorpej 
     48       1.1   thorpej #include <sys/param.h>
     49       1.1   thorpej #include <sys/systm.h>
     50       1.1   thorpej #include <sys/mbuf.h>
     51       1.1   thorpej #include <sys/malloc.h>
     52       1.1   thorpej #include <sys/kernel.h>
     53       1.1   thorpej #include <sys/socket.h>
     54       1.1   thorpej #include <sys/ioctl.h>
     55       1.1   thorpej #include <sys/errno.h>
     56       1.1   thorpej #include <sys/device.h>
     57       1.1   thorpej 
     58       1.1   thorpej #include <net/if.h>
     59       1.1   thorpej #include <net/if_dl.h>
     60       1.1   thorpej #include <net/if_media.h>
     61       1.1   thorpej #include <net/if_ether.h>
     62       1.1   thorpej 
     63       1.1   thorpej #include <machine/bus.h>
     64       1.1   thorpej #include <machine/intr.h>
     65       1.5   thorpej 
     66       1.5   thorpej #include <dev/mii/miivar.h>
     67       1.1   thorpej 
     68       1.1   thorpej #include <dev/ic/smc83c170reg.h>
     69       1.1   thorpej #include <dev/ic/smc83c170var.h>
     70       1.1   thorpej 
     71       1.1   thorpej #include <dev/pci/pcivar.h>
     72       1.1   thorpej #include <dev/pci/pcireg.h>
     73       1.1   thorpej #include <dev/pci/pcidevs.h>
     74       1.1   thorpej 
     75       1.1   thorpej /*
     76       1.1   thorpej  * PCI configuration space registers used by the EPIC.
     77       1.1   thorpej  */
     78       1.1   thorpej #define	EPIC_PCI_IOBA		0x10	/* i/o mapped base */
     79       1.1   thorpej #define	EPIC_PCI_MMBA		0x14	/* memory mapped base */
     80       1.1   thorpej 
     81       1.1   thorpej struct epic_pci_softc {
     82       1.1   thorpej 	struct epic_softc sc_epic;	/* real EPIC softc */
     83       1.1   thorpej 
     84       1.1   thorpej 	/* PCI-specific goo. */
     85       1.1   thorpej 	void	*sc_ih;			/* interrupt handle */
     86       1.1   thorpej };
     87       1.1   thorpej 
     88  1.26.2.1     skrll static int	epic_pci_match(struct device *, struct cfdata *, void *);
     89  1.26.2.1     skrll static void	epic_pci_attach(struct device *, struct device *, void *);
     90       1.1   thorpej 
     91      1.22   thorpej CFATTACH_DECL(epic_pci, sizeof(struct epic_pci_softc),
     92      1.23   thorpej     epic_pci_match, epic_pci_attach, NULL, NULL);
     93       1.1   thorpej 
     94  1.26.2.1     skrll static const struct epic_pci_product {
     95       1.7   thorpej 	u_int32_t	epp_prodid;	/* PCI product ID */
     96       1.7   thorpej 	const char	*epp_name;	/* device name */
     97       1.7   thorpej } epic_pci_products[] = {
     98       1.7   thorpej 	{ PCI_PRODUCT_SMC_83C170,	"SMC 83c170 Fast Ethernet" },
     99       1.7   thorpej 	{ PCI_PRODUCT_SMC_83C175,	"SMC 83c175 Fast Ethernet" },
    100       1.7   thorpej 	{ 0,				NULL },
    101       1.7   thorpej };
    102       1.7   thorpej 
    103  1.26.2.1     skrll static const struct epic_pci_product *
    104  1.26.2.1     skrll epic_pci_lookup(const struct pci_attach_args *pa)
    105       1.7   thorpej {
    106       1.7   thorpej 	const struct epic_pci_product *epp;
    107       1.7   thorpej 
    108       1.7   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SMC)
    109       1.7   thorpej 		return (NULL);
    110       1.7   thorpej 
    111       1.7   thorpej 	for (epp = epic_pci_products; epp->epp_name != NULL; epp++)
    112       1.7   thorpej 		if (PCI_PRODUCT(pa->pa_id) == epp->epp_prodid)
    113       1.7   thorpej 			return (epp);
    114       1.7   thorpej 
    115       1.7   thorpej 	return (NULL);
    116       1.7   thorpej }
    117       1.7   thorpej 
    118  1.26.2.1     skrll static const struct epic_pci_subsys_info {
    119      1.16  drochner 	pcireg_t subsysid;
    120      1.16  drochner 	int flags;
    121      1.16  drochner } epic_pci_subsys_info[] = {
    122      1.20  drochner 	{ PCI_ID_CODE(PCI_VENDOR_SMC, 0xa015), /* SMC9432BTX */
    123      1.20  drochner 	  EPIC_HAS_BNC },
    124      1.16  drochner 	{ PCI_ID_CODE(PCI_VENDOR_SMC, 0xa024), /* SMC9432BTX1 */
    125      1.16  drochner 	  EPIC_HAS_BNC },
    126      1.16  drochner 	{ PCI_ID_CODE(PCI_VENDOR_SMC, 0xa016), /* SMC9432FTX */
    127      1.16  drochner 	  EPIC_HAS_MII_FIBER | EPIC_DUPLEXLED_ON_694 },
    128      1.16  drochner 	{ 0xffffffff,
    129      1.16  drochner 	  0 }
    130      1.16  drochner };
    131      1.16  drochner 
    132  1.26.2.1     skrll static const struct epic_pci_subsys_info *
    133  1.26.2.1     skrll epic_pci_subsys_lookup(const struct pci_attach_args *pa)
    134      1.16  drochner {
    135      1.16  drochner 	pci_chipset_tag_t pc = pa->pa_pc;
    136      1.16  drochner 	pcireg_t reg;
    137      1.16  drochner 	const struct epic_pci_subsys_info *esp;
    138      1.16  drochner 
    139      1.16  drochner 	reg = pci_conf_read(pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    140      1.16  drochner 
    141      1.16  drochner 	for (esp = epic_pci_subsys_info; esp->subsysid != 0xffffffff; esp++)
    142      1.16  drochner 		if (esp->subsysid == reg)
    143      1.16  drochner 			return (esp);
    144      1.16  drochner 
    145      1.16  drochner 	return (NULL);
    146      1.16  drochner }
    147      1.16  drochner 
    148  1.26.2.1     skrll static int
    149  1.26.2.1     skrll epic_pci_match(struct device *parent, struct cfdata *match, void *aux)
    150       1.1   thorpej {
    151       1.1   thorpej 	struct pci_attach_args *pa = aux;
    152       1.1   thorpej 
    153       1.7   thorpej 	if (epic_pci_lookup(pa) != NULL)
    154       1.1   thorpej 		return (1);
    155       1.1   thorpej 
    156       1.1   thorpej 	return (0);
    157       1.1   thorpej }
    158       1.1   thorpej 
    159  1.26.2.1     skrll static void
    160  1.26.2.1     skrll epic_pci_attach(struct device *parent, struct device *self, void *aux)
    161       1.1   thorpej {
    162       1.1   thorpej 	struct epic_pci_softc *psc = (struct epic_pci_softc *)self;
    163       1.1   thorpej 	struct epic_softc *sc = &psc->sc_epic;
    164       1.1   thorpej 	struct pci_attach_args *pa = aux;
    165       1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    166       1.1   thorpej 	pci_intr_handle_t ih;
    167       1.1   thorpej 	const char *intrstr = NULL;
    168       1.7   thorpej 	const struct epic_pci_product *epp;
    169      1.16  drochner 	const struct epic_pci_subsys_info *esp;
    170       1.1   thorpej 	bus_space_tag_t iot, memt;
    171       1.1   thorpej 	bus_space_handle_t ioh, memh;
    172       1.8      tron 	pcireg_t reg;
    173       1.8      tron 	int pmreg, ioh_valid, memh_valid;
    174       1.8      tron 
    175      1.26   thorpej 	aprint_naive(": Ethernet controller\n");
    176      1.26   thorpej 
    177      1.25   tsutsui 	epp = epic_pci_lookup(pa);
    178      1.25   tsutsui 	if (epp == NULL) {
    179      1.25   tsutsui 		printf("\n");
    180      1.25   tsutsui 		panic("epic_pci_attach: impossible");
    181      1.25   tsutsui 	}
    182      1.25   tsutsui 
    183      1.26   thorpej 	aprint_normal(": %s, rev. %d\n", epp->epp_name,
    184      1.26   thorpej 	    PCI_REVISION(pa->pa_class));
    185      1.25   tsutsui 
    186       1.8      tron 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    187      1.24   tsutsui 		reg = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR);
    188      1.12      tron 		switch (reg & PCI_PMCSR_STATE_MASK) {
    189      1.12      tron 		case PCI_PMCSR_STATE_D1:
    190      1.12      tron 		case PCI_PMCSR_STATE_D2:
    191      1.26   thorpej 			aprint_normal("%s: waking up from power state D%d\n",
    192      1.25   tsutsui 			    sc->sc_dev.dv_xname, reg & PCI_PMCSR_STATE_MASK);
    193      1.24   tsutsui 			pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
    194      1.14      tron 			    (reg & ~PCI_PMCSR_STATE_MASK) |
    195      1.14      tron 			    PCI_PMCSR_STATE_D0);
    196      1.12      tron 			break;
    197      1.12      tron 		case PCI_PMCSR_STATE_D3:
    198       1.8      tron 			/*
    199      1.12      tron 			 * IO and MEM are disabled. We can't enable
    200      1.12      tron 			 * the card because the BARs might be invalid.
    201       1.8      tron 			 */
    202      1.26   thorpej 			aprint_error(
    203      1.26   thorpej 			    "%s: unable to wake up from power state D3, "
    204      1.25   tsutsui 			    "reboot required.\n", sc->sc_dev.dv_xname);
    205      1.24   tsutsui 			pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
    206      1.14      tron 			    (reg & ~PCI_PMCSR_STATE_MASK) |
    207      1.14      tron 			    PCI_PMCSR_STATE_D0);
    208       1.8      tron 			return;
    209       1.8      tron 		}
    210       1.8      tron 	}
    211       1.1   thorpej 
    212       1.1   thorpej 	/*
    213       1.1   thorpej 	 * Map the device.
    214       1.1   thorpej 	 */
    215       1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, EPIC_PCI_IOBA,
    216       1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    217       1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    218       1.1   thorpej 	memh_valid = (pci_mapreg_map(pa, EPIC_PCI_MMBA,
    219       1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    220       1.1   thorpej 	    &memt, &memh, NULL, NULL) == 0);
    221       1.1   thorpej 
    222       1.1   thorpej 	if (memh_valid) {
    223       1.1   thorpej 		sc->sc_st = memt;
    224       1.1   thorpej 		sc->sc_sh = memh;
    225       1.1   thorpej 	} else if (ioh_valid) {
    226       1.1   thorpej 		sc->sc_st = iot;
    227       1.1   thorpej 		sc->sc_sh = ioh;
    228       1.1   thorpej 	} else {
    229      1.26   thorpej 		aprint_error("%s: unable to map device registers\n",
    230      1.25   tsutsui 		    sc->sc_dev.dv_xname);
    231       1.1   thorpej 		return;
    232       1.1   thorpej 	}
    233       1.1   thorpej 
    234       1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    235       1.6   thorpej 
    236       1.6   thorpej 	/* Make sure bus mastering is enabled. */
    237       1.6   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    238       1.6   thorpej 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    239       1.6   thorpej 	    PCI_COMMAND_MASTER_ENABLE);
    240       1.1   thorpej 
    241       1.1   thorpej 	/*
    242       1.1   thorpej 	 * Map and establish our interrupt.
    243       1.1   thorpej 	 */
    244      1.15  sommerfe 	if (pci_intr_map(pa, &ih)) {
    245      1.26   thorpej 		aprint_error("%s: unable to map interrupt\n",
    246      1.26   thorpej 		    sc->sc_dev.dv_xname);
    247       1.1   thorpej 		return;
    248       1.1   thorpej 	}
    249       1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    250       1.1   thorpej 	psc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, epic_intr, sc);
    251       1.1   thorpej 	if (psc->sc_ih == NULL) {
    252      1.26   thorpej 		aprint_error("%s: unable to establish interrupt",
    253       1.1   thorpej 		    sc->sc_dev.dv_xname);
    254       1.1   thorpej 		if (intrstr != NULL)
    255      1.26   thorpej 			aprint_normal(" at %s", intrstr);
    256      1.26   thorpej 		aprint_normal("\n");
    257       1.1   thorpej 		return;
    258       1.1   thorpej 	}
    259      1.26   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    260      1.16  drochner 
    261      1.16  drochner 	esp = epic_pci_subsys_lookup(pa);
    262      1.16  drochner 	if (esp)
    263      1.16  drochner 		sc->sc_hwflags = esp->flags;
    264       1.1   thorpej 
    265       1.1   thorpej 	/*
    266       1.1   thorpej 	 * Finish off the attach.
    267       1.1   thorpej 	 */
    268       1.1   thorpej 	epic_attach(sc);
    269       1.1   thorpej }
    270