if_epic_pci.c revision 1.19 1 /* $NetBSD: if_epic_pci.c,v 1.19 2001/11/13 07:48:43 lukem Exp $ */
2
3 /*-
4 * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * PCI bus front-end for the Standard Microsystems Corp. 83C170
42 * Ethernet PCI Integrated Controller (EPIC/100) driver.
43 */
44
45 #include <sys/cdefs.h>
46 __KERNEL_RCSID(0, "$NetBSD: if_epic_pci.c,v 1.19 2001/11/13 07:48:43 lukem Exp $");
47
48 #include <sys/param.h>
49 #include <sys/systm.h>
50 #include <sys/mbuf.h>
51 #include <sys/malloc.h>
52 #include <sys/kernel.h>
53 #include <sys/socket.h>
54 #include <sys/ioctl.h>
55 #include <sys/errno.h>
56 #include <sys/device.h>
57
58 #include <net/if.h>
59 #include <net/if_dl.h>
60 #include <net/if_media.h>
61 #include <net/if_ether.h>
62
63 #include <machine/bus.h>
64 #include <machine/intr.h>
65
66 #include <dev/mii/miivar.h>
67
68 #include <dev/ic/smc83c170reg.h>
69 #include <dev/ic/smc83c170var.h>
70
71 #include <dev/pci/pcivar.h>
72 #include <dev/pci/pcireg.h>
73 #include <dev/pci/pcidevs.h>
74
75 /*
76 * PCI configuration space registers used by the EPIC.
77 */
78 #define EPIC_PCI_IOBA 0x10 /* i/o mapped base */
79 #define EPIC_PCI_MMBA 0x14 /* memory mapped base */
80
81 struct epic_pci_softc {
82 struct epic_softc sc_epic; /* real EPIC softc */
83
84 /* PCI-specific goo. */
85 void *sc_ih; /* interrupt handle */
86 };
87
88 int epic_pci_match(struct device *, struct cfdata *, void *);
89 void epic_pci_attach(struct device *, struct device *, void *);
90
91 struct cfattach epic_pci_ca = {
92 sizeof(struct epic_pci_softc), epic_pci_match, epic_pci_attach,
93 };
94
95 const struct epic_pci_product {
96 u_int32_t epp_prodid; /* PCI product ID */
97 const char *epp_name; /* device name */
98 } epic_pci_products[] = {
99 { PCI_PRODUCT_SMC_83C170, "SMC 83c170 Fast Ethernet" },
100 { PCI_PRODUCT_SMC_83C175, "SMC 83c175 Fast Ethernet" },
101 { 0, NULL },
102 };
103
104 const struct epic_pci_product *epic_pci_lookup(const struct pci_attach_args *);
105
106 const struct epic_pci_product *
107 epic_pci_lookup(pa)
108 const struct pci_attach_args *pa;
109 {
110 const struct epic_pci_product *epp;
111
112 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SMC)
113 return (NULL);
114
115 for (epp = epic_pci_products; epp->epp_name != NULL; epp++)
116 if (PCI_PRODUCT(pa->pa_id) == epp->epp_prodid)
117 return (epp);
118
119 return (NULL);
120 }
121
122 const struct epic_pci_subsys_info {
123 pcireg_t subsysid;
124 int flags;
125 } epic_pci_subsys_info[] = {
126 { PCI_ID_CODE(PCI_VENDOR_SMC, 0xa024), /* SMC9432BTX1 */
127 EPIC_HAS_BNC },
128 { PCI_ID_CODE(PCI_VENDOR_SMC, 0xa016), /* SMC9432FTX */
129 EPIC_HAS_MII_FIBER | EPIC_DUPLEXLED_ON_694 },
130 { 0xffffffff,
131 0 }
132 };
133
134 const struct epic_pci_subsys_info *
135 epic_pci_subsys_lookup(const struct pci_attach_args *);
136
137 const struct epic_pci_subsys_info *
138 epic_pci_subsys_lookup(pa)
139 const struct pci_attach_args *pa;
140 {
141 pci_chipset_tag_t pc = pa->pa_pc;
142 pcireg_t reg;
143 const struct epic_pci_subsys_info *esp;
144
145 reg = pci_conf_read(pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
146
147 for (esp = epic_pci_subsys_info; esp->subsysid != 0xffffffff; esp++)
148 if (esp->subsysid == reg)
149 return (esp);
150
151 return (NULL);
152 }
153
154 int
155 epic_pci_match(parent, match, aux)
156 struct device *parent;
157 struct cfdata *match;
158 void *aux;
159 {
160 struct pci_attach_args *pa = aux;
161
162 if (epic_pci_lookup(pa) != NULL)
163 return (1);
164
165 return (0);
166 }
167
168 void
169 epic_pci_attach(parent, self, aux)
170 struct device *parent, *self;
171 void *aux;
172 {
173 struct epic_pci_softc *psc = (struct epic_pci_softc *)self;
174 struct epic_softc *sc = &psc->sc_epic;
175 struct pci_attach_args *pa = aux;
176 pci_chipset_tag_t pc = pa->pa_pc;
177 pci_intr_handle_t ih;
178 const char *intrstr = NULL;
179 const struct epic_pci_product *epp;
180 const struct epic_pci_subsys_info *esp;
181 bus_space_tag_t iot, memt;
182 bus_space_handle_t ioh, memh;
183 pcireg_t reg;
184 int pmreg, ioh_valid, memh_valid;
185
186 if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
187 reg = pci_conf_read(pc, pa->pa_tag, pmreg + 4);
188 switch (reg & PCI_PMCSR_STATE_MASK) {
189 case PCI_PMCSR_STATE_D1:
190 case PCI_PMCSR_STATE_D2:
191 printf(": waking up from power state D%d\n%s",
192 reg & PCI_PMCSR_STATE_MASK, sc->sc_dev.dv_xname);
193 pci_conf_write(pc, pa->pa_tag, pmreg + 4,
194 (reg & ~PCI_PMCSR_STATE_MASK) |
195 PCI_PMCSR_STATE_D0);
196 break;
197 case PCI_PMCSR_STATE_D3:
198 /*
199 * IO and MEM are disabled. We can't enable
200 * the card because the BARs might be invalid.
201 */
202 printf(": unable to wake up from power state D3, "
203 "reboot required.\n");
204 pci_conf_write(pc, pa->pa_tag, pmreg + 4,
205 (reg & ~PCI_PMCSR_STATE_MASK) |
206 PCI_PMCSR_STATE_D0);
207 return;
208 }
209 }
210
211 /*
212 * Map the device.
213 */
214 ioh_valid = (pci_mapreg_map(pa, EPIC_PCI_IOBA,
215 PCI_MAPREG_TYPE_IO, 0,
216 &iot, &ioh, NULL, NULL) == 0);
217 memh_valid = (pci_mapreg_map(pa, EPIC_PCI_MMBA,
218 PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
219 &memt, &memh, NULL, NULL) == 0);
220
221 if (memh_valid) {
222 sc->sc_st = memt;
223 sc->sc_sh = memh;
224 } else if (ioh_valid) {
225 sc->sc_st = iot;
226 sc->sc_sh = ioh;
227 } else {
228 printf(": unable to map device registers\n");
229 return;
230 }
231
232 sc->sc_dmat = pa->pa_dmat;
233
234 epp = epic_pci_lookup(pa);
235 if (epp == NULL) {
236 printf("\n");
237 panic("epic_pci_attach: impossible");
238 }
239
240 printf(": %s, rev. %d\n", epp->epp_name, PCI_REVISION(pa->pa_class));
241
242 /* Make sure bus mastering is enabled. */
243 pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
244 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
245 PCI_COMMAND_MASTER_ENABLE);
246
247 /*
248 * Map and establish our interrupt.
249 */
250 if (pci_intr_map(pa, &ih)) {
251 printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
252 return;
253 }
254 intrstr = pci_intr_string(pc, ih);
255 psc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, epic_intr, sc);
256 if (psc->sc_ih == NULL) {
257 printf("%s: unable to establish interrupt",
258 sc->sc_dev.dv_xname);
259 if (intrstr != NULL)
260 printf(" at %s", intrstr);
261 printf("\n");
262 return;
263 }
264 printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
265
266 esp = epic_pci_subsys_lookup(pa);
267 if (esp)
268 sc->sc_hwflags = esp->flags;
269
270 /*
271 * Finish off the attach.
272 */
273 epic_attach(sc);
274 }
275