Home | History | Annotate | Line # | Download | only in pci
if_et.c revision 1.14.8.2
      1  1.14.8.2    martin /*	$NetBSD: if_et.c,v 1.14.8.2 2019/05/13 12:40:13 martin Exp $	*/
      2       1.1   jnemeth /*	$OpenBSD: if_et.c,v 1.11 2008/06/08 06:18:07 jsg Exp $	*/
      3       1.1   jnemeth /*
      4       1.1   jnemeth  * Copyright (c) 2007 The DragonFly Project.  All rights reserved.
      5       1.7  christos  *
      6       1.1   jnemeth  * This code is derived from software contributed to The DragonFly Project
      7       1.1   jnemeth  * by Sepherosa Ziehau <sepherosa (at) gmail.com>
      8       1.7  christos  *
      9       1.1   jnemeth  * Redistribution and use in source and binary forms, with or without
     10       1.1   jnemeth  * modification, are permitted provided that the following conditions
     11       1.1   jnemeth  * are met:
     12       1.7  christos  *
     13       1.1   jnemeth  * 1. Redistributions of source code must retain the above copyright
     14       1.1   jnemeth  *    notice, this list of conditions and the following disclaimer.
     15       1.1   jnemeth  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   jnemeth  *    notice, this list of conditions and the following disclaimer in
     17       1.1   jnemeth  *    the documentation and/or other materials provided with the
     18       1.1   jnemeth  *    distribution.
     19       1.1   jnemeth  * 3. Neither the name of The DragonFly Project nor the names of its
     20       1.1   jnemeth  *    contributors may be used to endorse or promote products derived
     21       1.1   jnemeth  *    from this software without specific, prior written permission.
     22       1.7  christos  *
     23       1.1   jnemeth  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     24       1.1   jnemeth  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     25       1.1   jnemeth  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
     26       1.1   jnemeth  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
     27       1.1   jnemeth  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     28       1.1   jnemeth  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
     29       1.1   jnemeth  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     30       1.1   jnemeth  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     31       1.1   jnemeth  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     32       1.1   jnemeth  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
     33       1.1   jnemeth  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34       1.1   jnemeth  * SUCH DAMAGE.
     35       1.7  christos  *
     36       1.1   jnemeth  * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.1 2007/10/12 14:12:42 sephe Exp $
     37       1.1   jnemeth  */
     38       1.1   jnemeth 
     39       1.1   jnemeth #include <sys/cdefs.h>
     40  1.14.8.2    martin __KERNEL_RCSID(0, "$NetBSD: if_et.c,v 1.14.8.2 2019/05/13 12:40:13 martin Exp $");
     41       1.1   jnemeth 
     42       1.1   jnemeth #include "opt_inet.h"
     43       1.1   jnemeth #include "vlan.h"
     44       1.1   jnemeth 
     45       1.1   jnemeth #include <sys/param.h>
     46       1.1   jnemeth #include <sys/endian.h>
     47       1.1   jnemeth #include <sys/systm.h>
     48       1.1   jnemeth #include <sys/types.h>
     49       1.1   jnemeth #include <sys/sockio.h>
     50       1.1   jnemeth #include <sys/mbuf.h>
     51       1.1   jnemeth #include <sys/queue.h>
     52       1.1   jnemeth #include <sys/kernel.h>
     53       1.1   jnemeth #include <sys/device.h>
     54       1.1   jnemeth #include <sys/callout.h>
     55       1.1   jnemeth #include <sys/socket.h>
     56       1.1   jnemeth 
     57       1.2    dyoung #include <sys/bus.h>
     58       1.7  christos 
     59       1.1   jnemeth #include <net/if.h>
     60       1.1   jnemeth #include <net/if_dl.h>
     61       1.1   jnemeth #include <net/if_media.h>
     62       1.1   jnemeth #include <net/if_ether.h>
     63       1.1   jnemeth #include <net/if_arp.h>
     64       1.1   jnemeth 
     65       1.1   jnemeth #ifdef INET
     66       1.1   jnemeth #include <netinet/in.h>
     67       1.1   jnemeth #include <netinet/in_systm.h>
     68       1.1   jnemeth #include <netinet/in_var.h>
     69       1.1   jnemeth #include <netinet/ip.h>
     70       1.1   jnemeth #include <netinet/if_inarp.h>
     71       1.1   jnemeth #endif
     72       1.1   jnemeth 
     73       1.1   jnemeth #include <net/bpf.h>
     74       1.7  christos 
     75       1.1   jnemeth #include <dev/mii/mii.h>
     76       1.1   jnemeth #include <dev/mii/miivar.h>
     77       1.1   jnemeth 
     78       1.1   jnemeth #include <dev/pci/pcireg.h>
     79       1.1   jnemeth #include <dev/pci/pcivar.h>
     80       1.1   jnemeth #include <dev/pci/pcidevs.h>
     81       1.1   jnemeth 
     82       1.1   jnemeth #include <dev/pci/if_etreg.h>
     83       1.1   jnemeth 
     84       1.1   jnemeth int	et_match(device_t, cfdata_t, void *);
     85       1.1   jnemeth void	et_attach(device_t, device_t, void *);
     86       1.1   jnemeth int	et_detach(device_t, int flags);
     87       1.1   jnemeth int	et_shutdown(device_t);
     88       1.1   jnemeth 
     89       1.1   jnemeth int	et_miibus_readreg(device_t, int, int);
     90       1.1   jnemeth void	et_miibus_writereg(device_t, int, int, int);
     91       1.4      matt void	et_miibus_statchg(struct ifnet *);
     92       1.1   jnemeth 
     93       1.1   jnemeth int	et_init(struct ifnet *ifp);
     94       1.1   jnemeth int	et_ioctl(struct ifnet *, u_long, void *);
     95       1.1   jnemeth void	et_start(struct ifnet *);
     96       1.1   jnemeth void	et_watchdog(struct ifnet *);
     97       1.1   jnemeth 
     98       1.1   jnemeth int	et_intr(void *);
     99       1.1   jnemeth void	et_enable_intrs(struct et_softc *, uint32_t);
    100       1.1   jnemeth void	et_disable_intrs(struct et_softc *);
    101       1.1   jnemeth void	et_rxeof(struct et_softc *);
    102       1.1   jnemeth void	et_txeof(struct et_softc *);
    103       1.1   jnemeth void	et_txtick(void *);
    104       1.1   jnemeth 
    105       1.1   jnemeth int	et_dma_alloc(struct et_softc *);
    106       1.1   jnemeth void	et_dma_free(struct et_softc *);
    107       1.1   jnemeth int	et_dma_mem_create(struct et_softc *, bus_size_t,
    108       1.1   jnemeth 	    void **, bus_addr_t *, bus_dmamap_t *, bus_dma_segment_t *);
    109       1.1   jnemeth void	et_dma_mem_destroy(struct et_softc *, void *, bus_dmamap_t);
    110       1.1   jnemeth int	et_dma_mbuf_create(struct et_softc *);
    111       1.1   jnemeth void	et_dma_mbuf_destroy(struct et_softc *, int, const int[]);
    112       1.1   jnemeth 
    113       1.1   jnemeth int	et_init_tx_ring(struct et_softc *);
    114       1.1   jnemeth int	et_init_rx_ring(struct et_softc *);
    115       1.1   jnemeth void	et_free_tx_ring(struct et_softc *);
    116       1.1   jnemeth void	et_free_rx_ring(struct et_softc *);
    117       1.1   jnemeth int	et_encap(struct et_softc *, struct mbuf **);
    118       1.1   jnemeth int	et_newbuf(struct et_rxbuf_data *, int, int, int);
    119       1.1   jnemeth int	et_newbuf_cluster(struct et_rxbuf_data *, int, int);
    120       1.1   jnemeth int	et_newbuf_hdr(struct et_rxbuf_data *, int, int);
    121       1.1   jnemeth 
    122       1.1   jnemeth void	et_stop(struct et_softc *);
    123       1.1   jnemeth int	et_chip_init(struct et_softc *);
    124       1.1   jnemeth void	et_chip_attach(struct et_softc *);
    125       1.1   jnemeth void	et_init_mac(struct et_softc *);
    126       1.1   jnemeth void	et_init_rxmac(struct et_softc *);
    127       1.1   jnemeth void	et_init_txmac(struct et_softc *);
    128       1.1   jnemeth int	et_init_rxdma(struct et_softc *);
    129       1.1   jnemeth int	et_init_txdma(struct et_softc *);
    130       1.1   jnemeth int	et_start_rxdma(struct et_softc *);
    131       1.1   jnemeth int	et_start_txdma(struct et_softc *);
    132       1.1   jnemeth int	et_stop_rxdma(struct et_softc *);
    133       1.1   jnemeth int	et_stop_txdma(struct et_softc *);
    134       1.1   jnemeth int	et_enable_txrx(struct et_softc *);
    135       1.1   jnemeth void	et_reset(struct et_softc *);
    136       1.1   jnemeth int	et_bus_config(struct et_softc *);
    137       1.1   jnemeth void	et_get_eaddr(struct et_softc *, uint8_t[]);
    138       1.1   jnemeth void	et_setmulti(struct et_softc *);
    139       1.1   jnemeth void	et_tick(void *);
    140       1.1   jnemeth 
    141       1.1   jnemeth static int	et_rx_intr_npkts = 32;
    142       1.1   jnemeth static int	et_rx_intr_delay = 20;		/* x10 usec */
    143       1.1   jnemeth static int	et_tx_intr_nsegs = 128;
    144       1.1   jnemeth static uint32_t	et_timer = 1000 * 1000 * 1000;	/* nanosec */
    145       1.1   jnemeth 
    146       1.1   jnemeth struct et_bsize {
    147       1.1   jnemeth 	int		bufsize;
    148       1.1   jnemeth 	et_newbuf_t	newbuf;
    149       1.1   jnemeth };
    150       1.1   jnemeth 
    151       1.1   jnemeth static const struct et_bsize	et_bufsize[ET_RX_NRING] = {
    152       1.1   jnemeth 	{ .bufsize = 0,	.newbuf = et_newbuf_hdr },
    153       1.1   jnemeth 	{ .bufsize = 0,	.newbuf = et_newbuf_cluster },
    154       1.1   jnemeth };
    155       1.1   jnemeth 
    156       1.1   jnemeth const struct et_product {
    157       1.1   jnemeth 	pci_vendor_id_t		vendor;
    158       1.1   jnemeth 	pci_product_id_t	product;
    159       1.1   jnemeth } et_devices[] = {
    160       1.1   jnemeth 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310 },
    161       1.1   jnemeth 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1301 }
    162       1.1   jnemeth };
    163       1.1   jnemeth 
    164       1.1   jnemeth CFATTACH_DECL_NEW(et, sizeof(struct et_softc), et_match, et_attach, et_detach,
    165       1.1   jnemeth 	NULL);
    166       1.1   jnemeth 
    167       1.1   jnemeth int
    168       1.1   jnemeth et_match(device_t dev, cfdata_t match, void *aux)
    169       1.1   jnemeth {
    170       1.1   jnemeth 	struct pci_attach_args *pa = aux;
    171       1.1   jnemeth 	const struct et_product *ep;
    172       1.1   jnemeth 	int i;
    173       1.1   jnemeth 
    174       1.6    dyoung 	for (i = 0; i < __arraycount(et_devices); i++) {
    175       1.1   jnemeth 		ep = &et_devices[i];
    176       1.1   jnemeth 		if (PCI_VENDOR(pa->pa_id) == ep->vendor &&
    177       1.1   jnemeth 		    PCI_PRODUCT(pa->pa_id) == ep->product)
    178       1.1   jnemeth 			return 1;
    179       1.1   jnemeth 	}
    180       1.1   jnemeth 	return 0;
    181       1.1   jnemeth }
    182       1.1   jnemeth 
    183       1.1   jnemeth void
    184       1.1   jnemeth et_attach(device_t parent, device_t self, void *aux)
    185       1.1   jnemeth {
    186       1.1   jnemeth 	struct et_softc *sc = device_private(self);
    187       1.1   jnemeth 	struct pci_attach_args *pa = aux;
    188       1.1   jnemeth 	pci_chipset_tag_t pc = pa->pa_pc;
    189       1.1   jnemeth 	pci_intr_handle_t ih;
    190       1.1   jnemeth 	const char *intrstr;
    191       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    192       1.1   jnemeth 	pcireg_t memtype;
    193       1.1   jnemeth 	int error;
    194       1.8  christos 	char intrbuf[PCI_INTRSTR_LEN];
    195       1.1   jnemeth 
    196       1.3  drochner 	pci_aprint_devinfo(pa, "Ethernet controller");
    197       1.1   jnemeth 
    198       1.1   jnemeth 	sc->sc_dev = self;
    199       1.1   jnemeth 
    200       1.1   jnemeth 	/*
    201       1.1   jnemeth 	 * Initialize tunables
    202       1.1   jnemeth 	 */
    203       1.1   jnemeth 	sc->sc_rx_intr_npkts = et_rx_intr_npkts;
    204       1.1   jnemeth 	sc->sc_rx_intr_delay = et_rx_intr_delay;
    205       1.1   jnemeth 	sc->sc_tx_intr_nsegs = et_tx_intr_nsegs;
    206       1.1   jnemeth 	sc->sc_timer = et_timer;
    207       1.1   jnemeth 
    208       1.1   jnemeth 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, ET_PCIR_BAR);
    209       1.1   jnemeth 	if (pci_mapreg_map(pa, ET_PCIR_BAR, memtype, 0, &sc->sc_mem_bt,
    210       1.1   jnemeth 	    &sc->sc_mem_bh, NULL, &sc->sc_mem_size)) {
    211       1.1   jnemeth 		aprint_error_dev(self, "could not map mem space\n");
    212       1.1   jnemeth 		return;
    213       1.1   jnemeth 	}
    214       1.1   jnemeth 
    215       1.1   jnemeth 	if (pci_intr_map(pa, &ih) != 0) {
    216       1.1   jnemeth 		aprint_error_dev(self, "could not map interrupt\n");
    217       1.1   jnemeth 		goto fail;
    218       1.1   jnemeth 	}
    219       1.1   jnemeth 
    220       1.8  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    221       1.1   jnemeth 	sc->sc_irq_handle = pci_intr_establish(pc, ih, IPL_NET, et_intr, sc);
    222       1.1   jnemeth 	if (sc->sc_irq_handle == NULL) {
    223       1.1   jnemeth 		aprint_error_dev(self, "could not establish interrupt");
    224       1.1   jnemeth 		if (intrstr != NULL)
    225       1.1   jnemeth 			aprint_error(" at %s", intrstr);
    226       1.1   jnemeth 		aprint_error("\n");
    227       1.1   jnemeth 		goto fail;
    228       1.1   jnemeth 	}
    229       1.1   jnemeth 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    230       1.1   jnemeth 
    231       1.1   jnemeth 	sc->sc_dmat = pa->pa_dmat;
    232       1.1   jnemeth 	sc->sc_pct = pa->pa_pc;
    233       1.1   jnemeth 	sc->sc_pcitag = pa->pa_tag;
    234       1.1   jnemeth 
    235       1.1   jnemeth 	error = et_bus_config(sc);
    236       1.1   jnemeth 	if (error)
    237       1.1   jnemeth 		goto fail;
    238       1.1   jnemeth 
    239       1.1   jnemeth 	et_get_eaddr(sc, sc->sc_enaddr);
    240       1.1   jnemeth 
    241       1.1   jnemeth 	aprint_normal_dev(self, "Ethernet address %s\n",
    242       1.1   jnemeth 	    ether_sprintf(sc->sc_enaddr));
    243       1.1   jnemeth 
    244       1.1   jnemeth 	CSR_WRITE_4(sc, ET_PM,
    245       1.1   jnemeth 		    ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE);
    246       1.1   jnemeth 
    247       1.1   jnemeth 	et_reset(sc);
    248       1.1   jnemeth 
    249       1.1   jnemeth 	et_disable_intrs(sc);
    250       1.1   jnemeth 
    251       1.1   jnemeth 	error = et_dma_alloc(sc);
    252       1.1   jnemeth 	if (error)
    253       1.1   jnemeth 		goto fail;
    254       1.1   jnemeth 
    255       1.1   jnemeth 	ifp->if_softc = sc;
    256       1.1   jnemeth 	ifp->if_mtu = ETHERMTU;
    257       1.1   jnemeth 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    258       1.1   jnemeth 	ifp->if_init = et_init;
    259       1.1   jnemeth 	ifp->if_ioctl = et_ioctl;
    260       1.1   jnemeth 	ifp->if_start = et_start;
    261       1.1   jnemeth 	ifp->if_watchdog = et_watchdog;
    262       1.1   jnemeth 	IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC);
    263       1.1   jnemeth 	IFQ_SET_READY(&ifp->if_snd);
    264       1.1   jnemeth 	strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
    265       1.1   jnemeth 
    266       1.1   jnemeth 	et_chip_attach(sc);
    267       1.1   jnemeth 
    268       1.1   jnemeth 	sc->sc_miibus.mii_ifp = ifp;
    269       1.1   jnemeth 	sc->sc_miibus.mii_readreg = et_miibus_readreg;
    270       1.1   jnemeth 	sc->sc_miibus.mii_writereg = et_miibus_writereg;
    271       1.1   jnemeth 	sc->sc_miibus.mii_statchg = et_miibus_statchg;
    272       1.1   jnemeth 
    273       1.1   jnemeth 	sc->sc_ethercom.ec_mii = &sc->sc_miibus;
    274       1.1   jnemeth 	ifmedia_init(&sc->sc_miibus.mii_media, 0, ether_mediachange,
    275       1.1   jnemeth 	    ether_mediastatus);
    276       1.1   jnemeth 	mii_attach(self, &sc->sc_miibus, 0xffffffff, MII_PHY_ANY,
    277       1.1   jnemeth 	    MII_OFFSET_ANY, 0);
    278       1.1   jnemeth 	if (LIST_FIRST(&sc->sc_miibus.mii_phys) == NULL) {
    279       1.1   jnemeth 		aprint_error_dev(self, "no PHY found!\n");
    280       1.1   jnemeth 		ifmedia_add(&sc->sc_miibus.mii_media, IFM_ETHER | IFM_MANUAL,
    281       1.1   jnemeth 		    0, NULL);
    282       1.1   jnemeth 		ifmedia_set(&sc->sc_miibus.mii_media, IFM_ETHER | IFM_MANUAL);
    283       1.1   jnemeth 	} else
    284       1.1   jnemeth 		ifmedia_set(&sc->sc_miibus.mii_media, IFM_ETHER | IFM_AUTO);
    285       1.1   jnemeth 
    286       1.1   jnemeth 	if_attach(ifp);
    287      1.13     ozaki 	if_deferred_start_init(ifp, NULL);
    288       1.1   jnemeth 	ether_ifattach(ifp, sc->sc_enaddr);
    289       1.1   jnemeth 
    290       1.1   jnemeth 	callout_init(&sc->sc_tick, 0);
    291       1.1   jnemeth 	callout_setfunc(&sc->sc_tick, et_tick, sc);
    292       1.1   jnemeth 	callout_init(&sc->sc_txtick, 0);
    293       1.1   jnemeth 	callout_setfunc(&sc->sc_txtick, et_txtick, sc);
    294       1.1   jnemeth 
    295       1.1   jnemeth 	if (pmf_device_register(self, NULL, NULL))
    296       1.1   jnemeth 		pmf_class_network_register(self, ifp);
    297       1.1   jnemeth 	else
    298       1.1   jnemeth 		aprint_error_dev(self, "couldn't establish power handler\n");
    299       1.1   jnemeth 
    300       1.1   jnemeth 	return;
    301       1.1   jnemeth 
    302       1.1   jnemeth fail:
    303       1.1   jnemeth 	et_dma_free(sc);
    304       1.1   jnemeth 	if (sc->sc_irq_handle != NULL) {
    305       1.1   jnemeth 		pci_intr_disestablish(sc->sc_pct, sc->sc_irq_handle);
    306       1.1   jnemeth 		sc->sc_irq_handle = NULL;
    307       1.1   jnemeth 	}
    308       1.1   jnemeth 	if (sc->sc_mem_size) {
    309       1.1   jnemeth 		bus_space_unmap(sc->sc_mem_bt, sc->sc_mem_bh, sc->sc_mem_size);
    310       1.1   jnemeth 		sc->sc_mem_size = 0;
    311       1.1   jnemeth 	}
    312       1.1   jnemeth }
    313       1.1   jnemeth 
    314       1.1   jnemeth int
    315       1.1   jnemeth et_detach(device_t self, int flags)
    316       1.1   jnemeth {
    317       1.1   jnemeth 	struct et_softc *sc = device_private(self);
    318       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    319       1.1   jnemeth 	int s;
    320       1.1   jnemeth 
    321       1.1   jnemeth 	pmf_device_deregister(self);
    322       1.1   jnemeth 	s = splnet();
    323       1.1   jnemeth 	et_stop(sc);
    324       1.1   jnemeth 	splx(s);
    325       1.1   jnemeth 
    326       1.1   jnemeth 	mii_detach(&sc->sc_miibus, MII_PHY_ANY, MII_OFFSET_ANY);
    327       1.1   jnemeth 
    328       1.1   jnemeth 	/* Delete all remaining media. */
    329       1.1   jnemeth 	ifmedia_delete_instance(&sc->sc_miibus.mii_media, IFM_INST_ANY);
    330       1.1   jnemeth 
    331       1.1   jnemeth 	ether_ifdetach(ifp);
    332       1.1   jnemeth 	if_detach(ifp);
    333       1.1   jnemeth 	et_dma_free(sc);
    334       1.1   jnemeth 
    335       1.1   jnemeth 	if (sc->sc_irq_handle != NULL) {
    336       1.1   jnemeth 		pci_intr_disestablish(sc->sc_pct, sc->sc_irq_handle);
    337       1.1   jnemeth 		sc->sc_irq_handle = NULL;
    338       1.1   jnemeth 	}
    339       1.1   jnemeth 
    340       1.1   jnemeth 	if (sc->sc_mem_size) {
    341       1.1   jnemeth 		bus_space_unmap(sc->sc_mem_bt, sc->sc_mem_bh, sc->sc_mem_size);
    342       1.1   jnemeth 		sc->sc_mem_size = 0;
    343       1.1   jnemeth 	}
    344       1.1   jnemeth 
    345       1.1   jnemeth 	return 0;
    346       1.1   jnemeth }
    347       1.1   jnemeth 
    348       1.1   jnemeth int
    349       1.1   jnemeth et_shutdown(device_t self)
    350       1.1   jnemeth {
    351       1.1   jnemeth 	struct et_softc *sc = device_private(self);
    352       1.1   jnemeth 	int s;
    353       1.1   jnemeth 
    354       1.1   jnemeth 	s = splnet();
    355       1.1   jnemeth 	et_stop(sc);
    356       1.1   jnemeth 	splx(s);
    357       1.1   jnemeth 
    358       1.1   jnemeth 	return 0;
    359       1.1   jnemeth }
    360       1.1   jnemeth 
    361       1.1   jnemeth int
    362       1.1   jnemeth et_miibus_readreg(device_t dev, int phy, int reg)
    363       1.1   jnemeth {
    364       1.1   jnemeth 	struct et_softc *sc = device_private(dev);
    365       1.1   jnemeth 	uint32_t val;
    366       1.1   jnemeth 	int i, ret;
    367       1.1   jnemeth 
    368       1.1   jnemeth 	/* Stop any pending operations */
    369       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
    370       1.1   jnemeth 
    371       1.1   jnemeth 	val = __SHIFTIN(phy, ET_MII_ADDR_PHY) |
    372       1.1   jnemeth 	      __SHIFTIN(reg, ET_MII_ADDR_REG);
    373       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
    374       1.1   jnemeth 
    375       1.1   jnemeth 	/* Start reading */
    376       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ);
    377       1.1   jnemeth 
    378       1.1   jnemeth #define NRETRY	50
    379       1.1   jnemeth 
    380       1.1   jnemeth 	for (i = 0; i < NRETRY; ++i) {
    381       1.1   jnemeth 		val = CSR_READ_4(sc, ET_MII_IND);
    382       1.1   jnemeth 		if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0)
    383       1.1   jnemeth 			break;
    384       1.1   jnemeth 		DELAY(50);
    385       1.1   jnemeth 	}
    386       1.1   jnemeth 	if (i == NRETRY) {
    387       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "read phy %d, reg %d timed out\n",
    388       1.1   jnemeth 		    phy, reg);
    389       1.1   jnemeth 		ret = 0;
    390       1.1   jnemeth 		goto back;
    391       1.1   jnemeth 	}
    392       1.1   jnemeth 
    393       1.1   jnemeth #undef NRETRY
    394       1.1   jnemeth 
    395       1.1   jnemeth 	val = CSR_READ_4(sc, ET_MII_STAT);
    396       1.1   jnemeth 	ret = __SHIFTOUT(val, ET_MII_STAT_VALUE);
    397       1.1   jnemeth 
    398       1.1   jnemeth back:
    399       1.1   jnemeth 	/* Make sure that the current operation is stopped */
    400       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
    401       1.1   jnemeth 	return ret;
    402       1.1   jnemeth }
    403       1.1   jnemeth 
    404       1.1   jnemeth void
    405       1.1   jnemeth et_miibus_writereg(device_t dev, int phy, int reg, int val0)
    406       1.1   jnemeth {
    407       1.1   jnemeth 	struct et_softc *sc = device_private(dev);
    408       1.1   jnemeth 	uint32_t val;
    409       1.1   jnemeth 	int i;
    410       1.1   jnemeth 
    411       1.1   jnemeth 	/* Stop any pending operations */
    412       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
    413       1.1   jnemeth 
    414       1.1   jnemeth 	val = __SHIFTIN(phy, ET_MII_ADDR_PHY) |
    415       1.1   jnemeth 	      __SHIFTIN(reg, ET_MII_ADDR_REG);
    416       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
    417       1.1   jnemeth 
    418       1.1   jnemeth 	/* Start writing */
    419       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CTRL, __SHIFTIN(val0, ET_MII_CTRL_VALUE));
    420       1.1   jnemeth 
    421       1.1   jnemeth #define NRETRY 100
    422       1.1   jnemeth 
    423       1.1   jnemeth 	for (i = 0; i < NRETRY; ++i) {
    424       1.1   jnemeth 		val = CSR_READ_4(sc, ET_MII_IND);
    425       1.1   jnemeth 		if ((val & ET_MII_IND_BUSY) == 0)
    426       1.1   jnemeth 			break;
    427       1.1   jnemeth 		DELAY(50);
    428       1.1   jnemeth 	}
    429       1.1   jnemeth 	if (i == NRETRY) {
    430       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "write phy %d, reg %d timed out\n",
    431       1.1   jnemeth 		    phy, reg);
    432       1.1   jnemeth 		et_miibus_readreg(dev, phy, reg);
    433       1.1   jnemeth 	}
    434       1.1   jnemeth 
    435       1.1   jnemeth #undef NRETRY
    436       1.1   jnemeth 
    437       1.1   jnemeth 	/* Make sure that the current operation is stopped */
    438       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
    439       1.1   jnemeth }
    440       1.1   jnemeth 
    441       1.1   jnemeth void
    442       1.4      matt et_miibus_statchg(struct ifnet *ifp)
    443       1.1   jnemeth {
    444       1.4      matt 	struct et_softc *sc = ifp->if_softc;
    445       1.1   jnemeth 	struct mii_data *mii = &sc->sc_miibus;
    446       1.1   jnemeth 	uint32_t cfg2, ctrl;
    447       1.1   jnemeth 
    448       1.1   jnemeth 	cfg2 = CSR_READ_4(sc, ET_MAC_CFG2);
    449       1.1   jnemeth 	cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII |
    450       1.1   jnemeth 		  ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM);
    451       1.1   jnemeth 	cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC |
    452       1.1   jnemeth 		__SHIFTIN(7, ET_MAC_CFG2_PREAMBLE_LEN);
    453       1.1   jnemeth 
    454       1.1   jnemeth 	ctrl = CSR_READ_4(sc, ET_MAC_CTRL);
    455       1.1   jnemeth 	ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII);
    456       1.1   jnemeth 
    457       1.1   jnemeth 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
    458       1.1   jnemeth 		cfg2 |= ET_MAC_CFG2_MODE_GMII;
    459       1.1   jnemeth 	} else {
    460       1.1   jnemeth 		cfg2 |= ET_MAC_CFG2_MODE_MII;
    461       1.1   jnemeth 		ctrl |= ET_MAC_CTRL_MODE_MII;
    462       1.1   jnemeth 	}
    463       1.1   jnemeth 
    464  1.14.8.2    martin 	if ((mii->mii_media_active & IFM_FDX) != 0)
    465       1.1   jnemeth 		cfg2 |= ET_MAC_CFG2_FDX;
    466       1.1   jnemeth 	else
    467       1.1   jnemeth 		ctrl |= ET_MAC_CTRL_GHDX;
    468       1.1   jnemeth 
    469       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl);
    470       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2);
    471       1.1   jnemeth }
    472       1.1   jnemeth 
    473       1.1   jnemeth void
    474       1.1   jnemeth et_stop(struct et_softc *sc)
    475       1.1   jnemeth {
    476       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    477       1.1   jnemeth 
    478       1.1   jnemeth 	callout_stop(&sc->sc_tick);
    479       1.1   jnemeth 	callout_stop(&sc->sc_txtick);
    480       1.1   jnemeth 
    481       1.1   jnemeth 	et_stop_rxdma(sc);
    482       1.1   jnemeth 	et_stop_txdma(sc);
    483       1.1   jnemeth 
    484       1.1   jnemeth 	et_disable_intrs(sc);
    485       1.1   jnemeth 
    486       1.1   jnemeth 	et_free_tx_ring(sc);
    487       1.1   jnemeth 	et_free_rx_ring(sc);
    488       1.1   jnemeth 
    489       1.1   jnemeth 	et_reset(sc);
    490       1.1   jnemeth 
    491       1.1   jnemeth 	sc->sc_tx = 0;
    492       1.1   jnemeth 	sc->sc_tx_intr = 0;
    493       1.1   jnemeth 
    494       1.1   jnemeth 	ifp->if_timer = 0;
    495       1.1   jnemeth 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    496       1.1   jnemeth }
    497       1.1   jnemeth 
    498       1.1   jnemeth int
    499       1.1   jnemeth et_bus_config(struct et_softc *sc)
    500       1.1   jnemeth {
    501       1.1   jnemeth 	uint32_t val; //, max_plsz;
    502       1.1   jnemeth //	uint16_t ack_latency, replay_timer;
    503       1.1   jnemeth 
    504       1.1   jnemeth 	/*
    505       1.1   jnemeth 	 * Test whether EEPROM is valid
    506       1.1   jnemeth 	 * NOTE: Read twice to get the correct value
    507       1.1   jnemeth 	 */
    508       1.1   jnemeth 	pci_conf_read(sc->sc_pct, sc->sc_pcitag, ET_PCIR_EEPROM_MISC);
    509       1.1   jnemeth 	val = pci_conf_read(sc->sc_pct, sc->sc_pcitag, ET_PCIR_EEPROM_MISC);
    510       1.7  christos 
    511       1.1   jnemeth 	if (val & ET_PCIM_EEPROM_STATUS_ERROR) {
    512       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "EEPROM status error 0x%02x\n", val);
    513       1.1   jnemeth 		return ENXIO;
    514       1.1   jnemeth 	}
    515       1.1   jnemeth 
    516       1.1   jnemeth 	/* TODO: LED */
    517       1.1   jnemeth #if 0
    518       1.1   jnemeth 	/*
    519       1.1   jnemeth 	 * Configure ACK latency and replay timer according to
    520       1.1   jnemeth 	 * max playload size
    521       1.1   jnemeth 	 */
    522       1.1   jnemeth 	val = pci_conf_read(sc->sc_pct, sc->sc_pcitag, ET_PCIR_DEVICE_CAPS);
    523       1.1   jnemeth 	max_plsz = val & ET_PCIM_DEVICE_CAPS_MAX_PLSZ;
    524       1.1   jnemeth 
    525       1.1   jnemeth 	switch (max_plsz) {
    526       1.1   jnemeth 	case ET_PCIV_DEVICE_CAPS_PLSZ_128:
    527       1.1   jnemeth 		ack_latency = ET_PCIV_ACK_LATENCY_128;
    528       1.1   jnemeth 		replay_timer = ET_PCIV_REPLAY_TIMER_128;
    529       1.1   jnemeth 		break;
    530       1.1   jnemeth 
    531       1.1   jnemeth 	case ET_PCIV_DEVICE_CAPS_PLSZ_256:
    532       1.1   jnemeth 		ack_latency = ET_PCIV_ACK_LATENCY_256;
    533       1.1   jnemeth 		replay_timer = ET_PCIV_REPLAY_TIMER_256;
    534       1.1   jnemeth 		break;
    535       1.1   jnemeth 
    536       1.1   jnemeth 	default:
    537       1.1   jnemeth 		ack_latency = pci_conf_read(sc->sc_pct, sc->sc_pcitag,
    538       1.1   jnemeth 		    ET_PCIR_ACK_LATENCY) >> 16;
    539       1.1   jnemeth 		replay_timer = pci_conf_read(sc->sc_pct, sc->sc_pcitag,
    540       1.1   jnemeth 		    ET_PCIR_REPLAY_TIMER) >> 16;
    541       1.1   jnemeth 		aprint_normal_dev(sc->sc_dev, "ack latency %u, replay timer %u\n",
    542       1.1   jnemeth 		    ack_latency, replay_timer);
    543       1.1   jnemeth 		break;
    544       1.1   jnemeth 	}
    545       1.1   jnemeth 	if (ack_latency != 0) {
    546       1.1   jnemeth 		pci_conf_write(sc->sc_pct, sc->sc_pcitag,
    547       1.1   jnemeth 		    ET_PCIR_ACK_LATENCY, ack_latency << 16);
    548       1.1   jnemeth 		pci_conf_write(sc->sc_pct, sc->sc_pcitag,
    549       1.1   jnemeth 		    ET_PCIR_REPLAY_TIMER, replay_timer << 16);
    550       1.1   jnemeth 	}
    551       1.1   jnemeth 
    552       1.1   jnemeth 	/*
    553       1.1   jnemeth 	 * Set L0s and L1 latency timer to 2us
    554       1.1   jnemeth 	 */
    555       1.1   jnemeth 	val = ET_PCIV_L0S_LATENCY(2) | ET_PCIV_L1_LATENCY(2);
    556       1.1   jnemeth 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, ET_PCIR_L0S_L1_LATENCY,
    557       1.1   jnemeth 	    val << 24);
    558       1.1   jnemeth 
    559       1.1   jnemeth 	/*
    560       1.1   jnemeth 	 * Set max read request size to 2048 bytes
    561       1.1   jnemeth 	 */
    562       1.1   jnemeth 	val = pci_conf_read(sc->sc_pct, sc->sc_pcitag,
    563       1.1   jnemeth 	    ET_PCIR_DEVICE_CTRL) >> 16;
    564       1.1   jnemeth 	val &= ~ET_PCIM_DEVICE_CTRL_MAX_RRSZ;
    565       1.1   jnemeth 	val |= ET_PCIV_DEVICE_CTRL_RRSZ_2K;
    566       1.1   jnemeth 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, ET_PCIR_DEVICE_CTRL,
    567       1.1   jnemeth 	    val << 16);
    568       1.1   jnemeth #endif
    569       1.1   jnemeth 
    570       1.1   jnemeth 	return 0;
    571       1.1   jnemeth }
    572       1.1   jnemeth 
    573       1.1   jnemeth void
    574       1.1   jnemeth et_get_eaddr(struct et_softc *sc, uint8_t eaddr[])
    575       1.1   jnemeth {
    576       1.1   jnemeth 	uint32_t r;
    577       1.1   jnemeth 
    578       1.1   jnemeth 	r = pci_conf_read(sc->sc_pct, sc->sc_pcitag, ET_PCIR_MACADDR_LO);
    579       1.1   jnemeth 	eaddr[0] = r & 0xff;
    580       1.1   jnemeth 	eaddr[1] = (r >> 8) & 0xff;
    581       1.1   jnemeth 	eaddr[2] = (r >> 16) & 0xff;
    582       1.1   jnemeth 	eaddr[3] = (r >> 24) & 0xff;
    583       1.1   jnemeth 	r = pci_conf_read(sc->sc_pct, sc->sc_pcitag, ET_PCIR_MACADDR_HI);
    584       1.1   jnemeth 	eaddr[4] = r & 0xff;
    585       1.1   jnemeth 	eaddr[5] = (r >> 8) & 0xff;
    586       1.1   jnemeth }
    587       1.1   jnemeth 
    588       1.1   jnemeth void
    589       1.1   jnemeth et_reset(struct et_softc *sc)
    590       1.1   jnemeth {
    591       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1,
    592       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
    593       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
    594       1.1   jnemeth 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
    595       1.1   jnemeth 
    596       1.1   jnemeth 	CSR_WRITE_4(sc, ET_SWRST,
    597       1.1   jnemeth 		    ET_SWRST_TXDMA | ET_SWRST_RXDMA |
    598       1.1   jnemeth 		    ET_SWRST_TXMAC | ET_SWRST_RXMAC |
    599       1.1   jnemeth 		    ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC);
    600       1.1   jnemeth 
    601       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1,
    602       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
    603       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC);
    604       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
    605       1.1   jnemeth }
    606       1.1   jnemeth 
    607       1.1   jnemeth void
    608       1.1   jnemeth et_disable_intrs(struct et_softc *sc)
    609       1.1   jnemeth {
    610       1.1   jnemeth 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
    611       1.1   jnemeth }
    612       1.1   jnemeth 
    613       1.1   jnemeth void
    614       1.1   jnemeth et_enable_intrs(struct et_softc *sc, uint32_t intrs)
    615       1.1   jnemeth {
    616       1.1   jnemeth 	CSR_WRITE_4(sc, ET_INTR_MASK, ~intrs);
    617       1.1   jnemeth }
    618       1.1   jnemeth 
    619       1.1   jnemeth int
    620       1.1   jnemeth et_dma_alloc(struct et_softc *sc)
    621       1.1   jnemeth {
    622       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
    623       1.1   jnemeth 	struct et_txstatus_data *txsd = &sc->sc_tx_status;
    624       1.1   jnemeth 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
    625       1.1   jnemeth 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
    626       1.1   jnemeth 	int i, error;
    627       1.1   jnemeth 
    628       1.1   jnemeth 	/*
    629       1.1   jnemeth 	 * Create TX ring DMA stuffs
    630       1.1   jnemeth 	 */
    631       1.1   jnemeth 	error = et_dma_mem_create(sc, ET_TX_RING_SIZE,
    632       1.1   jnemeth 	    (void **)&tx_ring->tr_desc, &tx_ring->tr_paddr, &tx_ring->tr_dmap,
    633       1.1   jnemeth 	    &tx_ring->tr_seg);
    634       1.1   jnemeth 	if (error) {
    635       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create TX ring DMA stuffs\n");
    636       1.1   jnemeth 		return error;
    637       1.1   jnemeth 	}
    638       1.1   jnemeth 
    639       1.1   jnemeth 	/*
    640       1.1   jnemeth 	 * Create TX status DMA stuffs
    641       1.1   jnemeth 	 */
    642       1.1   jnemeth 	error = et_dma_mem_create(sc, sizeof(uint32_t),
    643       1.1   jnemeth 	    (void **)&txsd->txsd_status,
    644       1.1   jnemeth 	    &txsd->txsd_paddr, &txsd->txsd_dmap, &txsd->txsd_seg);
    645       1.1   jnemeth 	if (error) {
    646       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create TX status DMA stuffs\n");
    647       1.1   jnemeth 		return error;
    648       1.1   jnemeth 	}
    649       1.1   jnemeth 
    650       1.1   jnemeth 	/*
    651       1.1   jnemeth 	 * Create DMA stuffs for RX rings
    652       1.1   jnemeth 	 */
    653       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i) {
    654       1.1   jnemeth 		static const uint32_t rx_ring_posreg[ET_RX_NRING] =
    655       1.1   jnemeth 		{ ET_RX_RING0_POS, ET_RX_RING1_POS };
    656       1.1   jnemeth 
    657       1.1   jnemeth 		struct et_rxdesc_ring *rx_ring = &sc->sc_rx_ring[i];
    658       1.1   jnemeth 
    659       1.1   jnemeth 		error = et_dma_mem_create(sc, ET_RX_RING_SIZE,
    660       1.1   jnemeth 		    (void **)&rx_ring->rr_desc,
    661       1.1   jnemeth 		    &rx_ring->rr_paddr, &rx_ring->rr_dmap, &rx_ring->rr_seg);
    662       1.1   jnemeth 		if (error) {
    663       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "can't create DMA stuffs for "
    664       1.1   jnemeth 			    "the %d RX ring\n", i);
    665       1.1   jnemeth 			return error;
    666       1.1   jnemeth 		}
    667       1.1   jnemeth 		rx_ring->rr_posreg = rx_ring_posreg[i];
    668       1.1   jnemeth 	}
    669       1.1   jnemeth 
    670       1.1   jnemeth 	/*
    671       1.1   jnemeth 	 * Create RX stat ring DMA stuffs
    672       1.1   jnemeth 	 */
    673       1.1   jnemeth 	error = et_dma_mem_create(sc, ET_RXSTAT_RING_SIZE,
    674       1.1   jnemeth 	    (void **)&rxst_ring->rsr_stat,
    675       1.1   jnemeth 	    &rxst_ring->rsr_paddr, &rxst_ring->rsr_dmap, &rxst_ring->rsr_seg);
    676       1.1   jnemeth 	if (error) {
    677       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create RX stat ring DMA stuffs\n");
    678       1.1   jnemeth 		return error;
    679       1.1   jnemeth 	}
    680       1.1   jnemeth 
    681       1.1   jnemeth 	/*
    682       1.1   jnemeth 	 * Create RX status DMA stuffs
    683       1.1   jnemeth 	 */
    684       1.1   jnemeth 	error = et_dma_mem_create(sc, sizeof(struct et_rxstatus),
    685       1.1   jnemeth 	    (void **)&rxsd->rxsd_status,
    686       1.1   jnemeth 	    &rxsd->rxsd_paddr, &rxsd->rxsd_dmap, &rxsd->rxsd_seg);
    687       1.1   jnemeth 	if (error) {
    688       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create RX status DMA stuffs\n");
    689       1.1   jnemeth 		return error;
    690       1.1   jnemeth 	}
    691       1.1   jnemeth 
    692       1.1   jnemeth 	/*
    693       1.1   jnemeth 	 * Create mbuf DMA stuffs
    694       1.1   jnemeth 	 */
    695       1.1   jnemeth 	error = et_dma_mbuf_create(sc);
    696       1.1   jnemeth 	if (error)
    697       1.1   jnemeth 		return error;
    698       1.1   jnemeth 
    699       1.1   jnemeth 	return 0;
    700       1.1   jnemeth }
    701       1.1   jnemeth 
    702       1.1   jnemeth void
    703       1.1   jnemeth et_dma_free(struct et_softc *sc)
    704       1.1   jnemeth {
    705       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
    706       1.1   jnemeth 	struct et_txstatus_data *txsd = &sc->sc_tx_status;
    707       1.1   jnemeth 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
    708       1.1   jnemeth 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
    709       1.1   jnemeth 	int i, rx_done[ET_RX_NRING];
    710       1.1   jnemeth 
    711       1.1   jnemeth 	/*
    712       1.1   jnemeth 	 * Destroy TX ring DMA stuffs
    713       1.1   jnemeth 	 */
    714       1.1   jnemeth 	et_dma_mem_destroy(sc, tx_ring->tr_desc, tx_ring->tr_dmap);
    715       1.1   jnemeth 
    716       1.1   jnemeth 	/*
    717       1.1   jnemeth 	 * Destroy TX status DMA stuffs
    718       1.1   jnemeth 	 */
    719       1.1   jnemeth 	et_dma_mem_destroy(sc, txsd->txsd_status, txsd->txsd_dmap);
    720       1.1   jnemeth 
    721       1.1   jnemeth 	/*
    722       1.1   jnemeth 	 * Destroy DMA stuffs for RX rings
    723       1.1   jnemeth 	 */
    724       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i) {
    725       1.1   jnemeth 		struct et_rxdesc_ring *rx_ring = &sc->sc_rx_ring[i];
    726       1.1   jnemeth 
    727       1.1   jnemeth 		et_dma_mem_destroy(sc, rx_ring->rr_desc, rx_ring->rr_dmap);
    728       1.1   jnemeth 	}
    729       1.1   jnemeth 
    730       1.1   jnemeth 	/*
    731       1.1   jnemeth 	 * Destroy RX stat ring DMA stuffs
    732       1.1   jnemeth 	 */
    733       1.1   jnemeth 	et_dma_mem_destroy(sc, rxst_ring->rsr_stat, rxst_ring->rsr_dmap);
    734       1.7  christos 
    735       1.1   jnemeth 	/*
    736       1.1   jnemeth 	 * Destroy RX status DMA stuffs
    737       1.1   jnemeth 	 */
    738       1.1   jnemeth 	et_dma_mem_destroy(sc, rxsd->rxsd_status, rxsd->rxsd_dmap);
    739       1.1   jnemeth 
    740       1.1   jnemeth 	/*
    741       1.1   jnemeth 	 * Destroy mbuf DMA stuffs
    742       1.1   jnemeth 	 */
    743       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i)
    744       1.1   jnemeth 		rx_done[i] = ET_RX_NDESC;
    745       1.1   jnemeth 	et_dma_mbuf_destroy(sc, ET_TX_NDESC, rx_done);
    746       1.1   jnemeth }
    747       1.1   jnemeth 
    748       1.1   jnemeth int
    749       1.1   jnemeth et_dma_mbuf_create(struct et_softc *sc)
    750       1.1   jnemeth {
    751       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
    752       1.1   jnemeth 	int i, error, rx_done[ET_RX_NRING];
    753       1.1   jnemeth 
    754       1.1   jnemeth 	/*
    755       1.1   jnemeth 	 * Create spare DMA map for RX mbufs
    756       1.1   jnemeth 	 */
    757       1.1   jnemeth 	error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
    758       1.1   jnemeth 	    BUS_DMA_NOWAIT, &sc->sc_mbuf_tmp_dmap);
    759       1.1   jnemeth 	if (error) {
    760       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create spare mbuf DMA map\n");
    761       1.1   jnemeth 		return error;
    762       1.1   jnemeth 	}
    763       1.1   jnemeth 
    764       1.1   jnemeth 	/*
    765       1.1   jnemeth 	 * Create DMA maps for RX mbufs
    766       1.1   jnemeth 	 */
    767       1.1   jnemeth 	bzero(rx_done, sizeof(rx_done));
    768       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i) {
    769       1.1   jnemeth 		struct et_rxbuf_data *rbd = &sc->sc_rx_data[i];
    770       1.1   jnemeth 		int j;
    771       1.1   jnemeth 
    772       1.1   jnemeth 		for (j = 0; j < ET_RX_NDESC; ++j) {
    773       1.1   jnemeth 			error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    774       1.1   jnemeth 			    MCLBYTES, 0, BUS_DMA_NOWAIT,
    775       1.1   jnemeth 			    &rbd->rbd_buf[j].rb_dmap);
    776       1.1   jnemeth 			if (error) {
    777       1.1   jnemeth 				aprint_error_dev(sc->sc_dev, "can't create %d RX mbuf "
    778       1.1   jnemeth 				    "for %d RX ring\n", j, i);
    779       1.1   jnemeth 				rx_done[i] = j;
    780       1.1   jnemeth 				et_dma_mbuf_destroy(sc, 0, rx_done);
    781       1.1   jnemeth 				return error;
    782       1.1   jnemeth 			}
    783       1.1   jnemeth 		}
    784       1.1   jnemeth 		rx_done[i] = ET_RX_NDESC;
    785       1.1   jnemeth 
    786       1.1   jnemeth 		rbd->rbd_softc = sc;
    787       1.1   jnemeth 		rbd->rbd_ring = &sc->sc_rx_ring[i];
    788       1.1   jnemeth 	}
    789       1.1   jnemeth 
    790       1.1   jnemeth 	/*
    791       1.1   jnemeth 	 * Create DMA maps for TX mbufs
    792       1.1   jnemeth 	 */
    793       1.1   jnemeth 	for (i = 0; i < ET_TX_NDESC; ++i) {
    794       1.1   jnemeth 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    795       1.1   jnemeth 		    0, BUS_DMA_NOWAIT, &tbd->tbd_buf[i].tb_dmap);
    796       1.1   jnemeth 		if (error) {
    797       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "can't create %d TX mbuf "
    798       1.1   jnemeth 			    "DMA map\n", i);
    799       1.1   jnemeth 			et_dma_mbuf_destroy(sc, i, rx_done);
    800       1.1   jnemeth 			return error;
    801       1.1   jnemeth 		}
    802       1.1   jnemeth 	}
    803       1.1   jnemeth 
    804       1.1   jnemeth 	return 0;
    805       1.1   jnemeth }
    806       1.1   jnemeth 
    807       1.1   jnemeth void
    808       1.1   jnemeth et_dma_mbuf_destroy(struct et_softc *sc, int tx_done, const int rx_done[])
    809       1.1   jnemeth {
    810       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
    811       1.1   jnemeth 	int i;
    812       1.1   jnemeth 
    813       1.1   jnemeth 	/*
    814       1.1   jnemeth 	 * Destroy DMA maps for RX mbufs
    815       1.1   jnemeth 	 */
    816       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i) {
    817       1.1   jnemeth 		struct et_rxbuf_data *rbd = &sc->sc_rx_data[i];
    818       1.1   jnemeth 		int j;
    819       1.1   jnemeth 
    820       1.1   jnemeth 		for (j = 0; j < rx_done[i]; ++j) {
    821       1.1   jnemeth 			struct et_rxbuf *rb = &rbd->rbd_buf[j];
    822       1.1   jnemeth 
    823       1.6    dyoung 			KASSERTMSG(rb->rb_mbuf == NULL,
    824       1.6    dyoung 			    "RX mbuf in %d RX ring is not freed yet\n", i);
    825       1.7  christos 			bus_dmamap_destroy(sc->sc_dmat, rb->rb_dmap);
    826       1.1   jnemeth 		}
    827       1.1   jnemeth 	}
    828       1.1   jnemeth 
    829       1.1   jnemeth 	/*
    830       1.1   jnemeth 	 * Destroy DMA maps for TX mbufs
    831       1.1   jnemeth 	 */
    832       1.1   jnemeth 	for (i = 0; i < tx_done; ++i) {
    833       1.1   jnemeth 		struct et_txbuf *tb = &tbd->tbd_buf[i];
    834       1.1   jnemeth 
    835       1.6    dyoung 		KASSERTMSG(tb->tb_mbuf == NULL, "TX mbuf is not freed yet\n");
    836       1.1   jnemeth 		bus_dmamap_destroy(sc->sc_dmat, tb->tb_dmap);
    837       1.1   jnemeth 	}
    838       1.1   jnemeth 
    839       1.1   jnemeth 	/*
    840       1.1   jnemeth 	 * Destroy spare mbuf DMA map
    841       1.1   jnemeth 	 */
    842       1.1   jnemeth 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_mbuf_tmp_dmap);
    843       1.1   jnemeth }
    844       1.1   jnemeth 
    845       1.1   jnemeth int
    846       1.1   jnemeth et_dma_mem_create(struct et_softc *sc, bus_size_t size,
    847       1.1   jnemeth     void **addr, bus_addr_t *paddr, bus_dmamap_t *dmap, bus_dma_segment_t *seg)
    848       1.1   jnemeth {
    849       1.1   jnemeth 	int error, nsegs;
    850       1.1   jnemeth 
    851       1.1   jnemeth 	error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0, BUS_DMA_NOWAIT,
    852       1.1   jnemeth 	    dmap);
    853       1.1   jnemeth 	if (error) {
    854       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't create DMA map\n");
    855       1.1   jnemeth 		return error;
    856       1.1   jnemeth 	}
    857       1.1   jnemeth 
    858       1.1   jnemeth 	error = bus_dmamem_alloc(sc->sc_dmat, size, ET_ALIGN, 0, seg,
    859       1.1   jnemeth 	    1, &nsegs, BUS_DMA_WAITOK);
    860       1.1   jnemeth 	if (error) {
    861       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't allocate DMA mem\n");
    862       1.1   jnemeth 		return error;
    863       1.1   jnemeth 	}
    864       1.1   jnemeth 
    865       1.1   jnemeth 	error = bus_dmamem_map(sc->sc_dmat, seg, nsegs,
    866       1.1   jnemeth 	    size, (void **)addr, BUS_DMA_NOWAIT);
    867       1.1   jnemeth 	if (error) {
    868       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't map DMA mem\n");
    869       1.1   jnemeth 		return (error);
    870       1.1   jnemeth 	}
    871       1.1   jnemeth 
    872       1.1   jnemeth 	error = bus_dmamap_load(sc->sc_dmat, *dmap, *addr, size, NULL,
    873       1.1   jnemeth 	    BUS_DMA_WAITOK);
    874       1.1   jnemeth 	if (error) {
    875       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't load DMA mem\n");
    876       1.1   jnemeth 		bus_dmamem_free(sc->sc_dmat, (bus_dma_segment_t *)addr, 1);
    877       1.1   jnemeth 		return error;
    878       1.1   jnemeth 	}
    879       1.1   jnemeth 
    880       1.1   jnemeth 	memset(*addr, 0, size);
    881       1.1   jnemeth 
    882       1.1   jnemeth 	*paddr = (*dmap)->dm_segs[0].ds_addr;
    883       1.1   jnemeth 
    884       1.1   jnemeth 	return 0;
    885       1.1   jnemeth }
    886       1.1   jnemeth 
    887       1.1   jnemeth void
    888       1.1   jnemeth et_dma_mem_destroy(struct et_softc *sc, void *addr, bus_dmamap_t dmap)
    889       1.1   jnemeth {
    890       1.1   jnemeth 	bus_dmamap_unload(sc->sc_dmat, dmap);
    891       1.1   jnemeth 	bus_dmamem_free(sc->sc_dmat, (bus_dma_segment_t *)&addr, 1);
    892       1.1   jnemeth }
    893       1.1   jnemeth 
    894       1.1   jnemeth void
    895       1.1   jnemeth et_chip_attach(struct et_softc *sc)
    896       1.1   jnemeth {
    897       1.1   jnemeth 	uint32_t val;
    898       1.1   jnemeth 
    899       1.1   jnemeth 	/*
    900       1.1   jnemeth 	 * Perform minimal initialization
    901       1.1   jnemeth 	 */
    902       1.1   jnemeth 
    903       1.1   jnemeth 	/* Disable loopback */
    904       1.1   jnemeth 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
    905       1.1   jnemeth 
    906       1.1   jnemeth 	/* Reset MAC */
    907       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1,
    908       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
    909       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
    910       1.1   jnemeth 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
    911       1.1   jnemeth 
    912       1.1   jnemeth 	/*
    913       1.1   jnemeth 	 * Setup half duplex mode
    914       1.1   jnemeth 	 */
    915       1.1   jnemeth 	val = __SHIFTIN(10, ET_MAC_HDX_ALT_BEB_TRUNC) |
    916       1.1   jnemeth 	      __SHIFTIN(15, ET_MAC_HDX_REXMIT_MAX) |
    917       1.1   jnemeth 	      __SHIFTIN(55, ET_MAC_HDX_COLLWIN) |
    918       1.1   jnemeth 	      ET_MAC_HDX_EXC_DEFER;
    919       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
    920       1.1   jnemeth 
    921       1.1   jnemeth 	/* Clear MAC control */
    922       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
    923       1.1   jnemeth 
    924       1.1   jnemeth 	/* Reset MII */
    925       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
    926       1.1   jnemeth 
    927       1.1   jnemeth 	/* Bring MAC out of reset state */
    928       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
    929       1.1   jnemeth 
    930       1.1   jnemeth 	/* Enable memory controllers */
    931       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
    932       1.1   jnemeth }
    933       1.1   jnemeth 
    934       1.1   jnemeth int
    935       1.1   jnemeth et_intr(void *xsc)
    936       1.1   jnemeth {
    937       1.1   jnemeth 	struct et_softc *sc = xsc;
    938       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    939       1.1   jnemeth 	uint32_t intrs;
    940       1.1   jnemeth 
    941       1.1   jnemeth 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    942       1.1   jnemeth 		return (0);
    943       1.1   jnemeth 
    944       1.1   jnemeth 	intrs = CSR_READ_4(sc, ET_INTR_STATUS);
    945       1.1   jnemeth 	if (intrs == 0 || intrs == 0xffffffff)
    946       1.1   jnemeth 		return (0);
    947       1.1   jnemeth 
    948       1.1   jnemeth 	et_disable_intrs(sc);
    949       1.1   jnemeth 	intrs &= ET_INTRS;
    950       1.1   jnemeth 	if (intrs == 0)	/* Not interested */
    951       1.1   jnemeth 		goto back;
    952       1.1   jnemeth 
    953       1.1   jnemeth 	if (intrs & ET_INTR_RXEOF)
    954       1.1   jnemeth 		et_rxeof(sc);
    955       1.1   jnemeth 	if (intrs & (ET_INTR_TXEOF | ET_INTR_TIMER))
    956       1.1   jnemeth 		et_txeof(sc);
    957       1.1   jnemeth 	if (intrs & ET_INTR_TIMER)
    958       1.1   jnemeth 		CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
    959       1.1   jnemeth back:
    960       1.1   jnemeth 	et_enable_intrs(sc, ET_INTRS);
    961       1.1   jnemeth 
    962       1.1   jnemeth 	return (1);
    963       1.1   jnemeth }
    964       1.1   jnemeth 
    965       1.1   jnemeth int
    966       1.1   jnemeth et_init(struct ifnet *ifp)
    967       1.1   jnemeth {
    968       1.1   jnemeth 	struct et_softc *sc = ifp->if_softc;
    969       1.1   jnemeth 	int error, i, s;
    970       1.1   jnemeth 
    971       1.1   jnemeth 	if (ifp->if_flags & IFF_RUNNING)
    972       1.1   jnemeth 		return 0;
    973       1.1   jnemeth 
    974       1.1   jnemeth 	s = splnet();
    975       1.1   jnemeth 
    976       1.1   jnemeth 	et_stop(sc);
    977       1.1   jnemeth 
    978       1.1   jnemeth 	for (i = 0; i < ET_RX_NRING; ++i) {
    979       1.1   jnemeth 		sc->sc_rx_data[i].rbd_bufsize = et_bufsize[i].bufsize;
    980       1.1   jnemeth 		sc->sc_rx_data[i].rbd_newbuf = et_bufsize[i].newbuf;
    981       1.1   jnemeth 	}
    982       1.1   jnemeth 
    983       1.1   jnemeth 	error = et_init_tx_ring(sc);
    984       1.1   jnemeth 	if (error)
    985       1.1   jnemeth 		goto back;
    986       1.1   jnemeth 
    987       1.1   jnemeth 	error = et_init_rx_ring(sc);
    988       1.1   jnemeth 	if (error)
    989       1.1   jnemeth 		goto back;
    990       1.1   jnemeth 
    991       1.1   jnemeth 	error = et_chip_init(sc);
    992       1.1   jnemeth 	if (error)
    993       1.1   jnemeth 		goto back;
    994       1.1   jnemeth 
    995       1.1   jnemeth 	error = et_enable_txrx(sc);
    996       1.1   jnemeth 	if (error)
    997       1.1   jnemeth 		goto back;
    998       1.1   jnemeth 
    999       1.1   jnemeth 	error = et_start_rxdma(sc);
   1000       1.1   jnemeth 	if (error)
   1001       1.1   jnemeth 		goto back;
   1002       1.1   jnemeth 
   1003       1.1   jnemeth 	error = et_start_txdma(sc);
   1004       1.1   jnemeth 	if (error)
   1005       1.1   jnemeth 		goto back;
   1006       1.1   jnemeth 
   1007       1.1   jnemeth 	et_enable_intrs(sc, ET_INTRS);
   1008       1.1   jnemeth 
   1009       1.1   jnemeth 	callout_schedule(&sc->sc_tick, hz);
   1010       1.1   jnemeth 
   1011       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
   1012       1.1   jnemeth 
   1013       1.1   jnemeth 	ifp->if_flags |= IFF_RUNNING;
   1014       1.1   jnemeth 	ifp->if_flags &= ~IFF_OACTIVE;
   1015       1.1   jnemeth back:
   1016       1.1   jnemeth 	if (error)
   1017       1.1   jnemeth 		et_stop(sc);
   1018       1.1   jnemeth 
   1019       1.1   jnemeth 	splx(s);
   1020       1.1   jnemeth 
   1021       1.1   jnemeth 	return (0);
   1022       1.1   jnemeth }
   1023       1.1   jnemeth 
   1024       1.1   jnemeth int
   1025       1.1   jnemeth et_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1026       1.1   jnemeth {
   1027       1.1   jnemeth 	struct et_softc *sc = ifp->if_softc;
   1028       1.1   jnemeth 	struct ifreq *ifr = (struct ifreq *)data;
   1029       1.1   jnemeth 	int s, error = 0;
   1030       1.1   jnemeth 
   1031       1.1   jnemeth 	s = splnet();
   1032       1.1   jnemeth 
   1033       1.1   jnemeth 	switch (cmd) {
   1034       1.1   jnemeth 	case SIOCSIFFLAGS:
   1035       1.1   jnemeth 		if (ifp->if_flags & IFF_UP) {
   1036       1.1   jnemeth 			/*
   1037       1.1   jnemeth 			 * If only the PROMISC or ALLMULTI flag changes, then
   1038       1.1   jnemeth 			 * don't do a full re-init of the chip, just update
   1039       1.1   jnemeth 			 * the Rx filter.
   1040       1.1   jnemeth 			 */
   1041       1.1   jnemeth 			if ((ifp->if_flags & IFF_RUNNING) &&
   1042       1.1   jnemeth 			    ((ifp->if_flags ^ sc->sc_if_flags) &
   1043       1.1   jnemeth 			     (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
   1044       1.1   jnemeth 				et_setmulti(sc);
   1045       1.1   jnemeth 			} else {
   1046       1.1   jnemeth 				if (!(ifp->if_flags & IFF_RUNNING))
   1047       1.1   jnemeth 					et_init(ifp);
   1048       1.1   jnemeth 			}
   1049       1.1   jnemeth 		} else {
   1050       1.1   jnemeth 			if (ifp->if_flags & IFF_RUNNING)
   1051       1.1   jnemeth 				et_stop(sc);
   1052       1.1   jnemeth 		}
   1053       1.1   jnemeth 		sc->sc_if_flags = ifp->if_flags;
   1054       1.1   jnemeth 		break;
   1055       1.1   jnemeth 	case SIOCSIFMEDIA:
   1056       1.1   jnemeth 	case SIOCGIFMEDIA:
   1057       1.1   jnemeth 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_miibus.mii_media, cmd);
   1058       1.1   jnemeth 		break;
   1059       1.1   jnemeth 	default:
   1060       1.1   jnemeth 		error = ether_ioctl(ifp, cmd, data);
   1061       1.1   jnemeth 		if (error == ENETRESET) {
   1062       1.1   jnemeth 			if (ifp->if_flags & IFF_RUNNING)
   1063       1.1   jnemeth 				et_setmulti(sc);
   1064       1.1   jnemeth 			error = 0;
   1065       1.1   jnemeth 		}
   1066       1.1   jnemeth 		break;
   1067       1.1   jnemeth 
   1068       1.1   jnemeth 	}
   1069       1.1   jnemeth 
   1070       1.1   jnemeth 	splx(s);
   1071       1.1   jnemeth 
   1072       1.1   jnemeth 	return error;
   1073       1.1   jnemeth }
   1074       1.1   jnemeth 
   1075       1.1   jnemeth void
   1076       1.1   jnemeth et_start(struct ifnet *ifp)
   1077       1.1   jnemeth {
   1078       1.1   jnemeth 	struct et_softc *sc = ifp->if_softc;
   1079       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
   1080       1.1   jnemeth 	int trans;
   1081       1.1   jnemeth 	struct mbuf *m;
   1082       1.1   jnemeth 
   1083       1.1   jnemeth 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   1084       1.1   jnemeth 		return;
   1085       1.1   jnemeth 
   1086       1.1   jnemeth 	trans = 0;
   1087       1.1   jnemeth 	for (;;) {
   1088       1.1   jnemeth 		IFQ_DEQUEUE(&ifp->if_snd, m);
   1089       1.1   jnemeth 		if (m == NULL)
   1090       1.1   jnemeth 			break;
   1091       1.1   jnemeth 
   1092       1.1   jnemeth 		if ((tbd->tbd_used + ET_NSEG_SPARE) > ET_TX_NDESC) {
   1093       1.1   jnemeth 			ifp->if_flags |= IFF_OACTIVE;
   1094       1.1   jnemeth 			break;
   1095       1.1   jnemeth 		}
   1096       1.1   jnemeth 
   1097       1.1   jnemeth 		if (et_encap(sc, &m)) {
   1098       1.1   jnemeth 			ifp->if_oerrors++;
   1099       1.1   jnemeth 			ifp->if_flags |= IFF_OACTIVE;
   1100       1.1   jnemeth 			break;
   1101       1.1   jnemeth 		}
   1102       1.1   jnemeth 
   1103       1.1   jnemeth 		trans = 1;
   1104       1.1   jnemeth 
   1105       1.5   msaitoh 		bpf_mtap(ifp, m);
   1106       1.1   jnemeth 	}
   1107       1.1   jnemeth 
   1108       1.1   jnemeth 	if (trans) {
   1109       1.1   jnemeth 		callout_schedule(&sc->sc_txtick, hz);
   1110       1.1   jnemeth 		ifp->if_timer = 5;
   1111       1.1   jnemeth 	}
   1112       1.1   jnemeth }
   1113       1.1   jnemeth 
   1114       1.1   jnemeth void
   1115       1.1   jnemeth et_watchdog(struct ifnet *ifp)
   1116       1.1   jnemeth {
   1117       1.1   jnemeth 	struct et_softc *sc = ifp->if_softc;
   1118       1.1   jnemeth 	aprint_error_dev(sc->sc_dev, "watchdog timed out\n");
   1119       1.1   jnemeth 
   1120       1.1   jnemeth 	ifp->if_flags &= ~IFF_RUNNING;
   1121       1.1   jnemeth 	et_init(ifp);
   1122       1.1   jnemeth 	et_start(ifp);
   1123       1.1   jnemeth }
   1124       1.1   jnemeth 
   1125       1.1   jnemeth int
   1126       1.1   jnemeth et_stop_rxdma(struct et_softc *sc)
   1127       1.1   jnemeth {
   1128       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXDMA_CTRL,
   1129       1.1   jnemeth 		    ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE);
   1130       1.1   jnemeth 
   1131       1.1   jnemeth 	DELAY(5);
   1132       1.1   jnemeth 	if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) {
   1133       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't stop RX DMA engine\n");
   1134       1.1   jnemeth 		return ETIMEDOUT;
   1135       1.1   jnemeth 	}
   1136       1.1   jnemeth 	return 0;
   1137       1.1   jnemeth }
   1138       1.1   jnemeth 
   1139       1.1   jnemeth int
   1140       1.1   jnemeth et_stop_txdma(struct et_softc *sc)
   1141       1.1   jnemeth {
   1142       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXDMA_CTRL,
   1143       1.1   jnemeth 		    ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT);
   1144       1.1   jnemeth 	return 0;
   1145       1.1   jnemeth }
   1146       1.1   jnemeth 
   1147       1.1   jnemeth void
   1148       1.1   jnemeth et_free_tx_ring(struct et_softc *sc)
   1149       1.1   jnemeth {
   1150       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
   1151       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
   1152       1.1   jnemeth 	int i;
   1153       1.1   jnemeth 
   1154       1.1   jnemeth 	for (i = 0; i < ET_TX_NDESC; ++i) {
   1155       1.1   jnemeth 		struct et_txbuf *tb = &tbd->tbd_buf[i];
   1156       1.1   jnemeth 
   1157       1.1   jnemeth 		if (tb->tb_mbuf != NULL) {
   1158       1.1   jnemeth 			bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   1159       1.1   jnemeth 			m_freem(tb->tb_mbuf);
   1160       1.1   jnemeth 			tb->tb_mbuf = NULL;
   1161       1.1   jnemeth 		}
   1162       1.1   jnemeth 	}
   1163       1.1   jnemeth 
   1164       1.1   jnemeth 	bzero(tx_ring->tr_desc, ET_TX_RING_SIZE);
   1165       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, tx_ring->tr_dmap, 0,
   1166       1.1   jnemeth 	    tx_ring->tr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1167       1.1   jnemeth }
   1168       1.1   jnemeth 
   1169       1.1   jnemeth void
   1170       1.1   jnemeth et_free_rx_ring(struct et_softc *sc)
   1171       1.1   jnemeth {
   1172       1.1   jnemeth 	int n;
   1173       1.1   jnemeth 
   1174       1.1   jnemeth 	for (n = 0; n < ET_RX_NRING; ++n) {
   1175       1.1   jnemeth 		struct et_rxbuf_data *rbd = &sc->sc_rx_data[n];
   1176       1.1   jnemeth 		struct et_rxdesc_ring *rx_ring = &sc->sc_rx_ring[n];
   1177       1.1   jnemeth 		int i;
   1178       1.1   jnemeth 
   1179       1.1   jnemeth 		for (i = 0; i < ET_RX_NDESC; ++i) {
   1180       1.1   jnemeth 			struct et_rxbuf *rb = &rbd->rbd_buf[i];
   1181       1.1   jnemeth 
   1182       1.1   jnemeth 			if (rb->rb_mbuf != NULL) {
   1183       1.1   jnemeth 				bus_dmamap_unload(sc->sc_dmat, rb->rb_dmap);
   1184       1.1   jnemeth 				m_freem(rb->rb_mbuf);
   1185       1.1   jnemeth 				rb->rb_mbuf = NULL;
   1186       1.1   jnemeth 			}
   1187       1.1   jnemeth 		}
   1188       1.1   jnemeth 
   1189       1.1   jnemeth 		bzero(rx_ring->rr_desc, ET_RX_RING_SIZE);
   1190       1.1   jnemeth 		bus_dmamap_sync(sc->sc_dmat, rx_ring->rr_dmap, 0,
   1191       1.1   jnemeth 		    rx_ring->rr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1192       1.1   jnemeth 	}
   1193       1.1   jnemeth }
   1194       1.1   jnemeth 
   1195       1.1   jnemeth void
   1196       1.1   jnemeth et_setmulti(struct et_softc *sc)
   1197       1.1   jnemeth {
   1198       1.1   jnemeth 	struct ethercom *ec = &sc->sc_ethercom;
   1199       1.1   jnemeth 	struct ifnet *ifp = &ec->ec_if;
   1200       1.1   jnemeth 	uint32_t hash[4] = { 0, 0, 0, 0 };
   1201       1.1   jnemeth 	uint32_t rxmac_ctrl, pktfilt;
   1202       1.1   jnemeth 	struct ether_multi *enm;
   1203       1.1   jnemeth 	struct ether_multistep step;
   1204       1.1   jnemeth 	uint8_t addr[ETHER_ADDR_LEN];
   1205       1.1   jnemeth 	int i, count;
   1206       1.1   jnemeth 
   1207       1.1   jnemeth 	pktfilt = CSR_READ_4(sc, ET_PKTFILT);
   1208       1.1   jnemeth 	rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL);
   1209       1.1   jnemeth 
   1210       1.1   jnemeth 	pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST);
   1211       1.1   jnemeth 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) {
   1212       1.1   jnemeth 		rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT;
   1213       1.1   jnemeth 		goto back;
   1214       1.1   jnemeth 	}
   1215       1.1   jnemeth 
   1216       1.1   jnemeth 	bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
   1217       1.1   jnemeth 
   1218       1.1   jnemeth 	count = 0;
   1219       1.1   jnemeth 	ETHER_FIRST_MULTI(step, ec, enm);
   1220       1.1   jnemeth 	while (enm != NULL) {
   1221       1.1   jnemeth 		uint32_t *hp, h;
   1222       1.1   jnemeth 
   1223       1.1   jnemeth 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1224       1.1   jnemeth 			addr[i] &=  enm->enm_addrlo[i];
   1225       1.1   jnemeth 		}
   1226       1.1   jnemeth 
   1227       1.1   jnemeth 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)addr),
   1228       1.1   jnemeth 		    ETHER_ADDR_LEN);
   1229       1.1   jnemeth 		h = (h & 0x3f800000) >> 23;
   1230       1.1   jnemeth 
   1231       1.1   jnemeth 		hp = &hash[0];
   1232       1.1   jnemeth 		if (h >= 32 && h < 64) {
   1233       1.1   jnemeth 			h -= 32;
   1234       1.1   jnemeth 			hp = &hash[1];
   1235       1.1   jnemeth 		} else if (h >= 64 && h < 96) {
   1236       1.1   jnemeth 			h -= 64;
   1237       1.1   jnemeth 			hp = &hash[2];
   1238       1.1   jnemeth 		} else if (h >= 96) {
   1239       1.1   jnemeth 			h -= 96;
   1240       1.1   jnemeth 			hp = &hash[3];
   1241       1.1   jnemeth 		}
   1242       1.1   jnemeth 		*hp |= (1 << h);
   1243       1.1   jnemeth 
   1244       1.1   jnemeth 		++count;
   1245       1.1   jnemeth 		ETHER_NEXT_MULTI(step, enm);
   1246       1.1   jnemeth 	}
   1247       1.1   jnemeth 
   1248       1.1   jnemeth 	for (i = 0; i < 4; ++i)
   1249       1.1   jnemeth 		CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]);
   1250       1.1   jnemeth 
   1251       1.1   jnemeth 	if (count > 0)
   1252       1.1   jnemeth 		pktfilt |= ET_PKTFILT_MCAST;
   1253       1.1   jnemeth 	rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT;
   1254       1.1   jnemeth back:
   1255       1.1   jnemeth 	CSR_WRITE_4(sc, ET_PKTFILT, pktfilt);
   1256       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl);
   1257       1.1   jnemeth }
   1258       1.1   jnemeth 
   1259       1.1   jnemeth int
   1260       1.1   jnemeth et_chip_init(struct et_softc *sc)
   1261       1.1   jnemeth {
   1262       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1263       1.1   jnemeth 	uint32_t rxq_end;
   1264       1.1   jnemeth 	int error;
   1265       1.1   jnemeth 
   1266       1.1   jnemeth 	/*
   1267       1.1   jnemeth 	 * Split internal memory between TX and RX according to MTU
   1268       1.1   jnemeth 	 */
   1269       1.1   jnemeth 	if (ifp->if_mtu < 2048)
   1270       1.1   jnemeth 		rxq_end = 0x2bc;
   1271       1.1   jnemeth 	else if (ifp->if_mtu < 8192)
   1272       1.1   jnemeth 		rxq_end = 0x1ff;
   1273       1.1   jnemeth 	else
   1274       1.1   jnemeth 		rxq_end = 0x1b3;
   1275       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXQ_START, 0);
   1276       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXQ_END, rxq_end);
   1277       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXQ_START, rxq_end + 1);
   1278       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXQ_END, ET_INTERN_MEM_END);
   1279       1.1   jnemeth 
   1280       1.1   jnemeth 	/* No loopback */
   1281       1.1   jnemeth 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
   1282       1.1   jnemeth 
   1283       1.1   jnemeth 	/* Clear MSI configure */
   1284       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MSI_CFG, 0);
   1285       1.1   jnemeth 
   1286       1.1   jnemeth 	/* Disable timer */
   1287       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TIMER, 0);
   1288       1.1   jnemeth 
   1289       1.1   jnemeth 	/* Initialize MAC */
   1290       1.1   jnemeth 	et_init_mac(sc);
   1291       1.1   jnemeth 
   1292       1.1   jnemeth 	/* Enable memory controllers */
   1293       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
   1294       1.1   jnemeth 
   1295       1.1   jnemeth 	/* Initialize RX MAC */
   1296       1.1   jnemeth 	et_init_rxmac(sc);
   1297       1.1   jnemeth 
   1298       1.1   jnemeth 	/* Initialize TX MAC */
   1299       1.1   jnemeth 	et_init_txmac(sc);
   1300       1.1   jnemeth 
   1301       1.1   jnemeth 	/* Initialize RX DMA engine */
   1302       1.1   jnemeth 	error = et_init_rxdma(sc);
   1303       1.1   jnemeth 	if (error)
   1304       1.1   jnemeth 		return error;
   1305       1.1   jnemeth 
   1306       1.1   jnemeth 	/* Initialize TX DMA engine */
   1307       1.1   jnemeth 	error = et_init_txdma(sc);
   1308       1.1   jnemeth 	if (error)
   1309       1.1   jnemeth 		return error;
   1310       1.1   jnemeth 
   1311       1.1   jnemeth 	return 0;
   1312       1.1   jnemeth }
   1313       1.1   jnemeth 
   1314       1.1   jnemeth int
   1315       1.1   jnemeth et_init_tx_ring(struct et_softc *sc)
   1316       1.1   jnemeth {
   1317       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
   1318       1.1   jnemeth 	struct et_txstatus_data *txsd = &sc->sc_tx_status;
   1319       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
   1320       1.1   jnemeth 
   1321       1.1   jnemeth 	bzero(tx_ring->tr_desc, ET_TX_RING_SIZE);
   1322       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, tx_ring->tr_dmap, 0,
   1323       1.1   jnemeth 	    tx_ring->tr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1324       1.1   jnemeth 
   1325       1.1   jnemeth 	tbd->tbd_start_index = 0;
   1326       1.1   jnemeth 	tbd->tbd_start_wrap = 0;
   1327       1.1   jnemeth 	tbd->tbd_used = 0;
   1328       1.1   jnemeth 
   1329       1.1   jnemeth 	bzero(txsd->txsd_status, sizeof(uint32_t));
   1330       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, txsd->txsd_dmap, 0,
   1331       1.1   jnemeth 	    txsd->txsd_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1332       1.1   jnemeth 	return 0;
   1333       1.1   jnemeth }
   1334       1.1   jnemeth 
   1335       1.1   jnemeth int
   1336       1.1   jnemeth et_init_rx_ring(struct et_softc *sc)
   1337       1.1   jnemeth {
   1338       1.1   jnemeth 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
   1339       1.1   jnemeth 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
   1340       1.1   jnemeth 	int n;
   1341       1.1   jnemeth 
   1342       1.1   jnemeth 	for (n = 0; n < ET_RX_NRING; ++n) {
   1343       1.1   jnemeth 		struct et_rxbuf_data *rbd = &sc->sc_rx_data[n];
   1344       1.1   jnemeth 		int i, error;
   1345       1.1   jnemeth 
   1346       1.1   jnemeth 		for (i = 0; i < ET_RX_NDESC; ++i) {
   1347       1.1   jnemeth 			error = rbd->rbd_newbuf(rbd, i, 1);
   1348       1.1   jnemeth 			if (error) {
   1349       1.1   jnemeth 				aprint_error_dev(sc->sc_dev, "%d ring %d buf, newbuf failed: "
   1350       1.1   jnemeth 				    "%d\n", n, i, error);
   1351       1.1   jnemeth 				return error;
   1352       1.1   jnemeth 			}
   1353       1.1   jnemeth 		}
   1354       1.1   jnemeth 	}
   1355       1.1   jnemeth 
   1356       1.1   jnemeth 	bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus));
   1357       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, rxsd->rxsd_dmap, 0,
   1358       1.1   jnemeth 	    rxsd->rxsd_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1359       1.1   jnemeth 
   1360       1.1   jnemeth 	bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE);
   1361       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, rxst_ring->rsr_dmap, 0,
   1362       1.1   jnemeth 	    rxst_ring->rsr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1363       1.1   jnemeth 
   1364       1.1   jnemeth 	return 0;
   1365       1.1   jnemeth }
   1366       1.1   jnemeth 
   1367       1.1   jnemeth int
   1368       1.1   jnemeth et_init_rxdma(struct et_softc *sc)
   1369       1.1   jnemeth {
   1370       1.1   jnemeth 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
   1371       1.1   jnemeth 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
   1372       1.1   jnemeth 	struct et_rxdesc_ring *rx_ring;
   1373       1.1   jnemeth 	int error;
   1374       1.1   jnemeth 
   1375       1.1   jnemeth 	error = et_stop_rxdma(sc);
   1376       1.1   jnemeth 	if (error) {
   1377       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't init RX DMA engine\n");
   1378       1.1   jnemeth 		return error;
   1379       1.1   jnemeth 	}
   1380       1.1   jnemeth 
   1381       1.1   jnemeth 	/*
   1382       1.1   jnemeth 	 * Install RX status
   1383       1.1   jnemeth 	 */
   1384       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr));
   1385       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr));
   1386       1.1   jnemeth 
   1387       1.1   jnemeth 	/*
   1388       1.1   jnemeth 	 * Install RX stat ring
   1389       1.1   jnemeth 	 */
   1390       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr));
   1391       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr));
   1392       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1);
   1393       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXSTAT_POS, 0);
   1394       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1);
   1395       1.1   jnemeth 
   1396       1.1   jnemeth 	/* Match ET_RXSTAT_POS */
   1397       1.1   jnemeth 	rxst_ring->rsr_index = 0;
   1398       1.1   jnemeth 	rxst_ring->rsr_wrap = 0;
   1399       1.1   jnemeth 
   1400       1.1   jnemeth 	/*
   1401       1.1   jnemeth 	 * Install the 2nd RX descriptor ring
   1402       1.1   jnemeth 	 */
   1403       1.1   jnemeth 	rx_ring = &sc->sc_rx_ring[1];
   1404       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr));
   1405       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr));
   1406       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1);
   1407       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP);
   1408       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
   1409       1.1   jnemeth 
   1410       1.1   jnemeth 	/* Match ET_RX_RING1_POS */
   1411       1.1   jnemeth 	rx_ring->rr_index = 0;
   1412       1.1   jnemeth 	rx_ring->rr_wrap = 1;
   1413       1.1   jnemeth 
   1414       1.1   jnemeth 	/*
   1415       1.1   jnemeth 	 * Install the 1st RX descriptor ring
   1416       1.1   jnemeth 	 */
   1417       1.1   jnemeth 	rx_ring = &sc->sc_rx_ring[0];
   1418       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr));
   1419       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr));
   1420       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1);
   1421       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP);
   1422       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
   1423       1.1   jnemeth 
   1424       1.1   jnemeth 	/* Match ET_RX_RING0_POS */
   1425       1.1   jnemeth 	rx_ring->rr_index = 0;
   1426       1.1   jnemeth 	rx_ring->rr_wrap = 1;
   1427       1.1   jnemeth 
   1428       1.1   jnemeth 	/*
   1429       1.1   jnemeth 	 * RX intr moderation
   1430       1.1   jnemeth 	 */
   1431       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts);
   1432       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay);
   1433       1.1   jnemeth 
   1434       1.1   jnemeth 	return 0;
   1435       1.1   jnemeth }
   1436       1.1   jnemeth 
   1437       1.1   jnemeth int
   1438       1.1   jnemeth et_init_txdma(struct et_softc *sc)
   1439       1.1   jnemeth {
   1440       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
   1441       1.1   jnemeth 	struct et_txstatus_data *txsd = &sc->sc_tx_status;
   1442       1.1   jnemeth 	int error;
   1443       1.1   jnemeth 
   1444       1.1   jnemeth 	error = et_stop_txdma(sc);
   1445       1.1   jnemeth 	if (error) {
   1446       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't init TX DMA engine\n");
   1447       1.1   jnemeth 		return error;
   1448       1.1   jnemeth 	}
   1449       1.1   jnemeth 
   1450       1.1   jnemeth 	/*
   1451       1.1   jnemeth 	 * Install TX descriptor ring
   1452       1.1   jnemeth 	 */
   1453       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr));
   1454       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr));
   1455       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1);
   1456       1.1   jnemeth 
   1457       1.1   jnemeth 	/*
   1458       1.1   jnemeth 	 * Install TX status
   1459       1.1   jnemeth 	 */
   1460       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr));
   1461       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr));
   1462       1.1   jnemeth 
   1463       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_READY_POS, 0);
   1464       1.1   jnemeth 
   1465       1.1   jnemeth 	/* Match ET_TX_READY_POS */
   1466       1.1   jnemeth 	tx_ring->tr_ready_index = 0;
   1467       1.1   jnemeth 	tx_ring->tr_ready_wrap = 0;
   1468       1.1   jnemeth 
   1469       1.1   jnemeth 	return 0;
   1470       1.1   jnemeth }
   1471       1.1   jnemeth 
   1472       1.1   jnemeth void
   1473       1.1   jnemeth et_init_mac(struct et_softc *sc)
   1474       1.1   jnemeth {
   1475       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1476       1.1   jnemeth 	const uint8_t *eaddr = CLLADDR(ifp->if_sadl);
   1477       1.1   jnemeth 	uint32_t val;
   1478       1.1   jnemeth 
   1479       1.1   jnemeth 	/* Reset MAC */
   1480       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1,
   1481       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
   1482       1.1   jnemeth 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
   1483       1.1   jnemeth 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
   1484       1.1   jnemeth 
   1485       1.1   jnemeth 	/*
   1486       1.1   jnemeth 	 * Setup inter packet gap
   1487       1.1   jnemeth 	 */
   1488       1.1   jnemeth 	val = __SHIFTIN(56, ET_IPG_NONB2B_1) |
   1489       1.1   jnemeth 	      __SHIFTIN(88, ET_IPG_NONB2B_2) |
   1490       1.1   jnemeth 	      __SHIFTIN(80, ET_IPG_MINIFG) |
   1491       1.1   jnemeth 	      __SHIFTIN(96, ET_IPG_B2B);
   1492       1.1   jnemeth 	CSR_WRITE_4(sc, ET_IPG, val);
   1493       1.1   jnemeth 
   1494       1.1   jnemeth 	/*
   1495       1.1   jnemeth 	 * Setup half duplex mode
   1496       1.1   jnemeth 	 */
   1497       1.1   jnemeth 	val = __SHIFTIN(10, ET_MAC_HDX_ALT_BEB_TRUNC) |
   1498       1.1   jnemeth 	      __SHIFTIN(15, ET_MAC_HDX_REXMIT_MAX) |
   1499       1.1   jnemeth 	      __SHIFTIN(55, ET_MAC_HDX_COLLWIN) |
   1500       1.1   jnemeth 	      ET_MAC_HDX_EXC_DEFER;
   1501       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
   1502       1.1   jnemeth 
   1503       1.1   jnemeth 	/* Clear MAC control */
   1504       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
   1505       1.1   jnemeth 
   1506       1.1   jnemeth 	/* Reset MII */
   1507       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
   1508       1.1   jnemeth 
   1509       1.1   jnemeth 	/*
   1510       1.1   jnemeth 	 * Set MAC address
   1511       1.1   jnemeth 	 */
   1512       1.1   jnemeth 	val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24);
   1513       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_ADDR1, val);
   1514       1.1   jnemeth 	val = (eaddr[0] << 16) | (eaddr[1] << 24);
   1515       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_ADDR2, val);
   1516       1.1   jnemeth 
   1517       1.1   jnemeth 	/* Set max frame length */
   1518       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAX_FRMLEN,
   1519       1.1   jnemeth 		    ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ifp->if_mtu + ETHER_CRC_LEN);
   1520       1.1   jnemeth 
   1521       1.1   jnemeth 	/* Bring MAC out of reset state */
   1522       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
   1523       1.1   jnemeth }
   1524       1.1   jnemeth 
   1525       1.1   jnemeth void
   1526       1.1   jnemeth et_init_rxmac(struct et_softc *sc)
   1527       1.1   jnemeth {
   1528       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1529       1.1   jnemeth 	const uint8_t *eaddr = CLLADDR(ifp->if_sadl);
   1530       1.1   jnemeth 	uint32_t val;
   1531       1.1   jnemeth 	int i;
   1532       1.1   jnemeth 
   1533       1.1   jnemeth 	/* Disable RX MAC and WOL */
   1534       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE);
   1535       1.1   jnemeth 
   1536       1.1   jnemeth 	/*
   1537       1.1   jnemeth 	 * Clear all WOL related registers
   1538       1.1   jnemeth 	 */
   1539       1.1   jnemeth 	for (i = 0; i < 3; ++i)
   1540       1.1   jnemeth 		CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0);
   1541       1.1   jnemeth 	for (i = 0; i < 20; ++i)
   1542       1.1   jnemeth 		CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0);
   1543       1.1   jnemeth 
   1544       1.1   jnemeth 	/*
   1545       1.1   jnemeth 	 * Set WOL source address.  XXX is this necessary?
   1546       1.1   jnemeth 	 */
   1547       1.1   jnemeth 	val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5];
   1548       1.1   jnemeth 	CSR_WRITE_4(sc, ET_WOL_SA_LO, val);
   1549       1.1   jnemeth 	val = (eaddr[0] << 8) | eaddr[1];
   1550       1.1   jnemeth 	CSR_WRITE_4(sc, ET_WOL_SA_HI, val);
   1551       1.1   jnemeth 
   1552       1.1   jnemeth 	/* Clear packet filters */
   1553       1.1   jnemeth 	CSR_WRITE_4(sc, ET_PKTFILT, 0);
   1554       1.1   jnemeth 
   1555       1.1   jnemeth 	/* No ucast filtering */
   1556       1.1   jnemeth 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0);
   1557       1.1   jnemeth 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0);
   1558       1.1   jnemeth 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0);
   1559       1.1   jnemeth 
   1560       1.1   jnemeth 	if (ifp->if_mtu > 8192) {
   1561       1.1   jnemeth 		/*
   1562       1.1   jnemeth 		 * In order to transmit jumbo packets greater than 8k,
   1563       1.1   jnemeth 		 * the FIFO between RX MAC and RX DMA needs to be reduced
   1564       1.1   jnemeth 		 * in size to (16k - MTU).  In order to implement this, we
   1565       1.1   jnemeth 		 * must use "cut through" mode in the RX MAC, which chops
   1566       1.1   jnemeth 		 * packets down into segments which are (max_size * 16).
   1567       1.1   jnemeth 		 * In this case we selected 256 bytes, since this is the
   1568       1.1   jnemeth 		 * size of the PCI-Express TLP's that the 1310 uses.
   1569       1.1   jnemeth 		 */
   1570       1.1   jnemeth 		val = __SHIFTIN(16, ET_RXMAC_MC_SEGSZ_MAX) |
   1571       1.1   jnemeth 		      ET_RXMAC_MC_SEGSZ_ENABLE;
   1572       1.1   jnemeth 	} else {
   1573       1.1   jnemeth 		val = 0;
   1574       1.1   jnemeth 	}
   1575       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val);
   1576       1.1   jnemeth 
   1577       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0);
   1578       1.1   jnemeth 
   1579       1.1   jnemeth 	/* Initialize RX MAC management register */
   1580       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_MGT, 0);
   1581       1.1   jnemeth 
   1582       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0);
   1583       1.1   jnemeth 
   1584       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_MGT,
   1585       1.1   jnemeth 		    ET_RXMAC_MGT_PASS_ECRC |
   1586       1.1   jnemeth 		    ET_RXMAC_MGT_PASS_ELEN |
   1587       1.1   jnemeth 		    ET_RXMAC_MGT_PASS_ETRUNC |
   1588       1.1   jnemeth 		    ET_RXMAC_MGT_CHECK_PKT);
   1589       1.1   jnemeth 
   1590       1.1   jnemeth 	/*
   1591       1.1   jnemeth 	 * Configure runt filtering (may not work on certain chip generation)
   1592       1.1   jnemeth 	 */
   1593       1.1   jnemeth 	val = __SHIFTIN(ETHER_MIN_LEN, ET_PKTFILT_MINLEN) | ET_PKTFILT_FRAG;
   1594       1.1   jnemeth 	CSR_WRITE_4(sc, ET_PKTFILT, val);
   1595       1.1   jnemeth 
   1596       1.1   jnemeth 	/* Enable RX MAC but leave WOL disabled */
   1597       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXMAC_CTRL,
   1598       1.1   jnemeth 		    ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE);
   1599       1.1   jnemeth 
   1600       1.1   jnemeth 	/*
   1601       1.1   jnemeth 	 * Setup multicast hash and allmulti/promisc mode
   1602       1.1   jnemeth 	 */
   1603       1.1   jnemeth 	et_setmulti(sc);
   1604       1.1   jnemeth }
   1605       1.1   jnemeth 
   1606       1.1   jnemeth void
   1607       1.1   jnemeth et_init_txmac(struct et_softc *sc)
   1608       1.1   jnemeth {
   1609       1.1   jnemeth 	/* Disable TX MAC and FC(?) */
   1610       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE);
   1611       1.1   jnemeth 
   1612       1.1   jnemeth 	/* No flow control yet */
   1613       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0);
   1614       1.1   jnemeth 
   1615       1.1   jnemeth 	/* Enable TX MAC but leave FC(?) diabled */
   1616       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXMAC_CTRL,
   1617       1.1   jnemeth 		    ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE);
   1618       1.1   jnemeth }
   1619       1.1   jnemeth 
   1620       1.1   jnemeth int
   1621       1.1   jnemeth et_start_rxdma(struct et_softc *sc)
   1622       1.1   jnemeth {
   1623       1.1   jnemeth 	uint32_t val = 0;
   1624       1.1   jnemeth 
   1625       1.1   jnemeth 	val |= __SHIFTIN(sc->sc_rx_data[0].rbd_bufsize,
   1626       1.1   jnemeth 			 ET_RXDMA_CTRL_RING0_SIZE) |
   1627       1.1   jnemeth 	       ET_RXDMA_CTRL_RING0_ENABLE;
   1628       1.1   jnemeth 	val |= __SHIFTIN(sc->sc_rx_data[1].rbd_bufsize,
   1629       1.1   jnemeth 			 ET_RXDMA_CTRL_RING1_SIZE) |
   1630       1.1   jnemeth 	       ET_RXDMA_CTRL_RING1_ENABLE;
   1631       1.1   jnemeth 
   1632       1.1   jnemeth 	CSR_WRITE_4(sc, ET_RXDMA_CTRL, val);
   1633       1.1   jnemeth 
   1634       1.1   jnemeth 	DELAY(5);
   1635       1.1   jnemeth 
   1636       1.1   jnemeth 	if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) {
   1637       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't start RX DMA engine\n");
   1638       1.1   jnemeth 		return ETIMEDOUT;
   1639       1.1   jnemeth 	}
   1640       1.1   jnemeth 	return 0;
   1641       1.1   jnemeth }
   1642       1.1   jnemeth 
   1643       1.1   jnemeth int
   1644       1.1   jnemeth et_start_txdma(struct et_softc *sc)
   1645       1.1   jnemeth {
   1646       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT);
   1647       1.1   jnemeth 	return 0;
   1648       1.1   jnemeth }
   1649       1.1   jnemeth 
   1650       1.1   jnemeth int
   1651       1.1   jnemeth et_enable_txrx(struct et_softc *sc)
   1652       1.1   jnemeth {
   1653       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1654       1.1   jnemeth 	uint32_t val;
   1655       1.1   jnemeth 	int i, rc = 0;
   1656       1.1   jnemeth 
   1657       1.1   jnemeth 	val = CSR_READ_4(sc, ET_MAC_CFG1);
   1658       1.1   jnemeth 	val |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN;
   1659       1.1   jnemeth 	val &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW |
   1660       1.1   jnemeth 		 ET_MAC_CFG1_LOOPBACK);
   1661       1.1   jnemeth 	CSR_WRITE_4(sc, ET_MAC_CFG1, val);
   1662       1.1   jnemeth 
   1663       1.1   jnemeth 	if ((rc = ether_mediachange(ifp)) != 0)
   1664       1.1   jnemeth 		goto out;
   1665       1.1   jnemeth 
   1666       1.1   jnemeth #define NRETRY	100
   1667       1.1   jnemeth 
   1668       1.1   jnemeth 	for (i = 0; i < NRETRY; ++i) {
   1669       1.1   jnemeth 		val = CSR_READ_4(sc, ET_MAC_CFG1);
   1670       1.1   jnemeth 		if ((val & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) ==
   1671       1.1   jnemeth 		    (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN))
   1672       1.1   jnemeth 			break;
   1673       1.1   jnemeth 
   1674       1.1   jnemeth 		DELAY(10);
   1675       1.1   jnemeth 	}
   1676       1.1   jnemeth 	if (i == NRETRY) {
   1677       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't enable RX/TX\n");
   1678       1.1   jnemeth 		return ETIMEDOUT;
   1679       1.1   jnemeth 	}
   1680       1.1   jnemeth 
   1681       1.1   jnemeth #undef NRETRY
   1682       1.1   jnemeth 	return 0;
   1683       1.1   jnemeth out:
   1684       1.1   jnemeth 	return rc;
   1685       1.1   jnemeth }
   1686       1.1   jnemeth 
   1687       1.1   jnemeth void
   1688       1.1   jnemeth et_rxeof(struct et_softc *sc)
   1689       1.1   jnemeth {
   1690       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1691       1.1   jnemeth 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
   1692       1.1   jnemeth 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
   1693       1.1   jnemeth 	uint32_t rxs_stat_ring;
   1694       1.1   jnemeth 	int rxst_wrap, rxst_index;
   1695       1.1   jnemeth 
   1696       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, rxsd->rxsd_dmap, 0,
   1697       1.1   jnemeth 	    rxsd->rxsd_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1698       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, rxst_ring->rsr_dmap, 0,
   1699       1.1   jnemeth 	    rxst_ring->rsr_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1700       1.1   jnemeth 
   1701       1.1   jnemeth 	rxs_stat_ring = rxsd->rxsd_status->rxs_stat_ring;
   1702       1.1   jnemeth 	rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0;
   1703       1.1   jnemeth 	rxst_index = __SHIFTOUT(rxs_stat_ring, ET_RXS_STATRING_INDEX);
   1704       1.1   jnemeth 
   1705       1.1   jnemeth 	while (rxst_index != rxst_ring->rsr_index ||
   1706       1.1   jnemeth 	       rxst_wrap != rxst_ring->rsr_wrap) {
   1707       1.1   jnemeth 		struct et_rxbuf_data *rbd;
   1708       1.1   jnemeth 		struct et_rxdesc_ring *rx_ring;
   1709       1.1   jnemeth 		struct et_rxstat *st;
   1710       1.1   jnemeth 		struct et_rxbuf *rb;
   1711       1.1   jnemeth 		struct mbuf *m;
   1712       1.1   jnemeth 		int buflen, buf_idx, ring_idx;
   1713       1.1   jnemeth 		uint32_t rxstat_pos, rxring_pos;
   1714       1.1   jnemeth 
   1715       1.6    dyoung 		KASSERT(rxst_ring->rsr_index < ET_RX_NSTAT);
   1716       1.1   jnemeth 		st = &rxst_ring->rsr_stat[rxst_ring->rsr_index];
   1717       1.1   jnemeth 
   1718       1.1   jnemeth 		buflen = __SHIFTOUT(st->rxst_info2, ET_RXST_INFO2_LEN);
   1719       1.1   jnemeth 		buf_idx = __SHIFTOUT(st->rxst_info2, ET_RXST_INFO2_BUFIDX);
   1720       1.1   jnemeth 		ring_idx = __SHIFTOUT(st->rxst_info2, ET_RXST_INFO2_RINGIDX);
   1721       1.1   jnemeth 
   1722       1.1   jnemeth 		if (++rxst_ring->rsr_index == ET_RX_NSTAT) {
   1723       1.1   jnemeth 			rxst_ring->rsr_index = 0;
   1724       1.1   jnemeth 			rxst_ring->rsr_wrap ^= 1;
   1725       1.1   jnemeth 		}
   1726       1.1   jnemeth 		rxstat_pos = __SHIFTIN(rxst_ring->rsr_index,
   1727       1.1   jnemeth 				       ET_RXSTAT_POS_INDEX);
   1728       1.1   jnemeth 		if (rxst_ring->rsr_wrap)
   1729       1.1   jnemeth 			rxstat_pos |= ET_RXSTAT_POS_WRAP;
   1730       1.1   jnemeth 		CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos);
   1731       1.1   jnemeth 
   1732       1.1   jnemeth 		if (ring_idx >= ET_RX_NRING) {
   1733       1.1   jnemeth 			ifp->if_ierrors++;
   1734       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "invalid ring index %d\n",
   1735       1.1   jnemeth 			    ring_idx);
   1736       1.1   jnemeth 			continue;
   1737       1.1   jnemeth 		}
   1738       1.1   jnemeth 		if (buf_idx >= ET_RX_NDESC) {
   1739       1.1   jnemeth 			ifp->if_ierrors++;
   1740       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "invalid buf index %d\n",
   1741       1.1   jnemeth 			    buf_idx);
   1742       1.1   jnemeth 			continue;
   1743       1.1   jnemeth 		}
   1744       1.1   jnemeth 
   1745       1.1   jnemeth 		rbd = &sc->sc_rx_data[ring_idx];
   1746       1.1   jnemeth 		rb = &rbd->rbd_buf[buf_idx];
   1747       1.1   jnemeth 		m = rb->rb_mbuf;
   1748       1.1   jnemeth 		bus_dmamap_sync(sc->sc_dmat, rb->rb_dmap, 0,
   1749       1.1   jnemeth 		    rb->rb_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1750       1.1   jnemeth 
   1751       1.1   jnemeth 		if (rbd->rbd_newbuf(rbd, buf_idx, 0) == 0) {
   1752       1.1   jnemeth 			if (buflen < ETHER_CRC_LEN) {
   1753       1.1   jnemeth 				m_freem(m);
   1754       1.1   jnemeth 				ifp->if_ierrors++;
   1755       1.1   jnemeth 			} else {
   1756       1.1   jnemeth 				m->m_pkthdr.len = m->m_len = buflen -
   1757       1.1   jnemeth 				    ETHER_CRC_LEN;
   1758      1.12     ozaki 				m_set_rcvif(m, ifp);
   1759       1.1   jnemeth 
   1760      1.10     ozaki 				if_percpuq_enqueue(ifp->if_percpuq, m);
   1761       1.1   jnemeth 			}
   1762       1.1   jnemeth 		} else {
   1763       1.1   jnemeth 			ifp->if_ierrors++;
   1764       1.1   jnemeth 		}
   1765       1.1   jnemeth 
   1766       1.1   jnemeth 		rx_ring = &sc->sc_rx_ring[ring_idx];
   1767       1.1   jnemeth 
   1768       1.1   jnemeth 		if (buf_idx != rx_ring->rr_index) {
   1769       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "WARNING!! ring %d, "
   1770       1.1   jnemeth 			    "buf_idx %d, rr_idx %d\n",
   1771       1.1   jnemeth 			    ring_idx, buf_idx, rx_ring->rr_index);
   1772       1.1   jnemeth 		}
   1773       1.1   jnemeth 
   1774       1.6    dyoung 		KASSERT(rx_ring->rr_index < ET_RX_NDESC);
   1775       1.1   jnemeth 		if (++rx_ring->rr_index == ET_RX_NDESC) {
   1776       1.1   jnemeth 			rx_ring->rr_index = 0;
   1777       1.1   jnemeth 			rx_ring->rr_wrap ^= 1;
   1778       1.1   jnemeth 		}
   1779       1.1   jnemeth 		rxring_pos = __SHIFTIN(rx_ring->rr_index, ET_RX_RING_POS_INDEX);
   1780       1.1   jnemeth 		if (rx_ring->rr_wrap)
   1781       1.1   jnemeth 			rxring_pos |= ET_RX_RING_POS_WRAP;
   1782       1.1   jnemeth 		CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos);
   1783       1.1   jnemeth 	}
   1784       1.1   jnemeth }
   1785       1.1   jnemeth 
   1786       1.1   jnemeth int
   1787       1.1   jnemeth et_encap(struct et_softc *sc, struct mbuf **m0)
   1788       1.1   jnemeth {
   1789       1.1   jnemeth 	struct mbuf *m = *m0;
   1790       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
   1791       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
   1792       1.1   jnemeth 	struct et_txdesc *td;
   1793       1.1   jnemeth 	bus_dmamap_t map;
   1794       1.1   jnemeth 	int error, maxsegs, first_idx, last_idx, i;
   1795       1.1   jnemeth 	uint32_t tx_ready_pos, last_td_ctrl2;
   1796       1.1   jnemeth 
   1797       1.1   jnemeth 	maxsegs = ET_TX_NDESC - tbd->tbd_used;
   1798       1.1   jnemeth 	if (maxsegs > ET_NSEG_MAX)
   1799       1.1   jnemeth 		maxsegs = ET_NSEG_MAX;
   1800       1.6    dyoung 	KASSERTMSG(maxsegs >= ET_NSEG_SPARE,
   1801       1.6    dyoung 		"not enough spare TX desc (%d)\n", maxsegs);
   1802       1.1   jnemeth 
   1803       1.6    dyoung 	KASSERT(tx_ring->tr_ready_index < ET_TX_NDESC);
   1804       1.1   jnemeth 	first_idx = tx_ring->tr_ready_index;
   1805       1.1   jnemeth 	map = tbd->tbd_buf[first_idx].tb_dmap;
   1806       1.1   jnemeth 
   1807       1.1   jnemeth 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1808       1.1   jnemeth 	    BUS_DMA_NOWAIT);
   1809       1.1   jnemeth 	if (!error && map->dm_nsegs == 0) {
   1810       1.1   jnemeth 		bus_dmamap_unload(sc->sc_dmat, map);
   1811       1.1   jnemeth 		error = EFBIG;
   1812       1.1   jnemeth 	}
   1813       1.1   jnemeth 	if (error && error != EFBIG) {
   1814       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't load TX mbuf");
   1815       1.1   jnemeth 		goto back;
   1816       1.1   jnemeth 	}
   1817       1.1   jnemeth 	if (error) {	/* error == EFBIG */
   1818       1.1   jnemeth 		struct mbuf *m_new;
   1819       1.1   jnemeth 
   1820       1.1   jnemeth 		error = 0;
   1821       1.1   jnemeth 
   1822       1.1   jnemeth 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   1823       1.1   jnemeth 		if (m_new == NULL) {
   1824       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "can't defrag TX mbuf\n");
   1825       1.1   jnemeth 			error = ENOBUFS;
   1826       1.1   jnemeth 			goto back;
   1827       1.1   jnemeth 		}
   1828       1.1   jnemeth 
   1829       1.1   jnemeth 		M_COPY_PKTHDR(m_new, m);
   1830       1.1   jnemeth 		if (m->m_pkthdr.len > MHLEN) {
   1831       1.1   jnemeth 			MCLGET(m_new, M_DONTWAIT);
   1832       1.1   jnemeth 			if (!(m_new->m_flags & M_EXT)) {
   1833       1.1   jnemeth 				m_freem(m_new);
   1834       1.1   jnemeth 				error = ENOBUFS;
   1835       1.1   jnemeth 			}
   1836       1.1   jnemeth 		}
   1837       1.1   jnemeth 
   1838       1.1   jnemeth 		if (error) {
   1839       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "can't defrag TX buffer\n");
   1840       1.1   jnemeth 			goto back;
   1841       1.1   jnemeth 		}
   1842       1.1   jnemeth 
   1843       1.1   jnemeth 		m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, void *));
   1844       1.1   jnemeth 		m_freem(m);
   1845       1.1   jnemeth 		m_new->m_len = m_new->m_pkthdr.len;
   1846       1.1   jnemeth 		*m0 = m = m_new;
   1847       1.1   jnemeth 
   1848       1.1   jnemeth 		error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1849       1.1   jnemeth 					     BUS_DMA_NOWAIT);
   1850       1.1   jnemeth 		if (error || map->dm_nsegs == 0) {
   1851       1.1   jnemeth 			if (map->dm_nsegs == 0) {
   1852       1.1   jnemeth 				bus_dmamap_unload(sc->sc_dmat, map);
   1853       1.1   jnemeth 				error = EFBIG;
   1854       1.1   jnemeth 			}
   1855       1.1   jnemeth 			aprint_error_dev(sc->sc_dev, "can't load defraged TX mbuf\n");
   1856       1.1   jnemeth 			goto back;
   1857       1.1   jnemeth 		}
   1858       1.1   jnemeth 	}
   1859       1.1   jnemeth 
   1860       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1861       1.1   jnemeth 	    BUS_DMASYNC_PREWRITE);
   1862       1.1   jnemeth 
   1863       1.1   jnemeth 	last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG;
   1864       1.1   jnemeth 	sc->sc_tx += map->dm_nsegs;
   1865       1.1   jnemeth 	if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) {
   1866       1.1   jnemeth 		sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs;
   1867       1.1   jnemeth 		last_td_ctrl2 |= ET_TDCTRL2_INTR;
   1868       1.1   jnemeth 	}
   1869       1.1   jnemeth 
   1870       1.1   jnemeth 	last_idx = -1;
   1871       1.1   jnemeth 	for (i = 0; i < map->dm_nsegs; ++i) {
   1872       1.1   jnemeth 		int idx;
   1873       1.1   jnemeth 
   1874       1.1   jnemeth 		idx = (first_idx + i) % ET_TX_NDESC;
   1875       1.1   jnemeth 		td = &tx_ring->tr_desc[idx];
   1876       1.1   jnemeth 		td->td_addr_hi = ET_ADDR_HI(map->dm_segs[i].ds_addr);
   1877       1.1   jnemeth 		td->td_addr_lo = ET_ADDR_LO(map->dm_segs[i].ds_addr);
   1878       1.1   jnemeth 		td->td_ctrl1 =
   1879       1.1   jnemeth 		    __SHIFTIN(map->dm_segs[i].ds_len, ET_TDCTRL1_LEN);
   1880       1.1   jnemeth 
   1881       1.1   jnemeth 		if (i == map->dm_nsegs - 1) {	/* Last frag */
   1882       1.1   jnemeth 			td->td_ctrl2 = last_td_ctrl2;
   1883       1.1   jnemeth 			last_idx = idx;
   1884       1.1   jnemeth 		}
   1885       1.1   jnemeth 
   1886       1.6    dyoung 		KASSERT(tx_ring->tr_ready_index < ET_TX_NDESC);
   1887       1.1   jnemeth 		if (++tx_ring->tr_ready_index == ET_TX_NDESC) {
   1888       1.1   jnemeth 			tx_ring->tr_ready_index = 0;
   1889       1.1   jnemeth 			tx_ring->tr_ready_wrap ^= 1;
   1890       1.1   jnemeth 		}
   1891       1.1   jnemeth 	}
   1892       1.1   jnemeth 	td = &tx_ring->tr_desc[first_idx];
   1893       1.1   jnemeth 	td->td_ctrl2 |= ET_TDCTRL2_FIRST_FRAG;	/* First frag */
   1894       1.1   jnemeth 
   1895       1.6    dyoung 	KASSERT(last_idx >= 0);
   1896       1.1   jnemeth 	tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap;
   1897       1.1   jnemeth 	tbd->tbd_buf[last_idx].tb_dmap = map;
   1898       1.1   jnemeth 	tbd->tbd_buf[last_idx].tb_mbuf = m;
   1899       1.1   jnemeth 
   1900       1.1   jnemeth 	tbd->tbd_used += map->dm_nsegs;
   1901       1.6    dyoung 	KASSERT(tbd->tbd_used <= ET_TX_NDESC);
   1902       1.1   jnemeth 
   1903       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, tx_ring->tr_dmap, 0,
   1904       1.1   jnemeth 	    tx_ring->tr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1905       1.7  christos 
   1906       1.1   jnemeth 
   1907       1.1   jnemeth 	tx_ready_pos = __SHIFTIN(tx_ring->tr_ready_index,
   1908       1.1   jnemeth 		       ET_TX_READY_POS_INDEX);
   1909       1.1   jnemeth 	if (tx_ring->tr_ready_wrap)
   1910       1.1   jnemeth 		tx_ready_pos |= ET_TX_READY_POS_WRAP;
   1911       1.1   jnemeth 	CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos);
   1912       1.1   jnemeth 
   1913       1.1   jnemeth 	error = 0;
   1914       1.1   jnemeth back:
   1915       1.1   jnemeth 	if (error) {
   1916       1.1   jnemeth 		m_freem(m);
   1917       1.1   jnemeth 		*m0 = NULL;
   1918       1.1   jnemeth 	}
   1919       1.1   jnemeth 	return error;
   1920       1.1   jnemeth }
   1921       1.1   jnemeth 
   1922       1.1   jnemeth void
   1923       1.1   jnemeth et_txeof(struct et_softc *sc)
   1924       1.1   jnemeth {
   1925       1.1   jnemeth 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1926       1.1   jnemeth 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
   1927       1.1   jnemeth 	struct et_txbuf_data *tbd = &sc->sc_tx_data;
   1928       1.1   jnemeth 	uint32_t tx_done;
   1929       1.1   jnemeth 	int end, wrap;
   1930       1.1   jnemeth 
   1931       1.1   jnemeth 	if (tbd->tbd_used == 0)
   1932       1.1   jnemeth 		return;
   1933       1.1   jnemeth 
   1934       1.1   jnemeth 	tx_done = CSR_READ_4(sc, ET_TX_DONE_POS);
   1935       1.1   jnemeth 	end = __SHIFTOUT(tx_done, ET_TX_DONE_POS_INDEX);
   1936       1.1   jnemeth 	wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0;
   1937       1.1   jnemeth 
   1938       1.1   jnemeth 	while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) {
   1939       1.1   jnemeth 		struct et_txbuf *tb;
   1940       1.1   jnemeth 
   1941       1.6    dyoung 		KASSERT(tbd->tbd_start_index < ET_TX_NDESC);
   1942       1.1   jnemeth 		tb = &tbd->tbd_buf[tbd->tbd_start_index];
   1943       1.1   jnemeth 
   1944       1.1   jnemeth 		bzero(&tx_ring->tr_desc[tbd->tbd_start_index],
   1945       1.1   jnemeth 		      sizeof(struct et_txdesc));
   1946       1.1   jnemeth 		bus_dmamap_sync(sc->sc_dmat, tx_ring->tr_dmap, 0,
   1947       1.1   jnemeth 		    tx_ring->tr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1948       1.1   jnemeth 
   1949       1.1   jnemeth 		if (tb->tb_mbuf != NULL) {
   1950       1.1   jnemeth 			bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   1951       1.1   jnemeth 			m_freem(tb->tb_mbuf);
   1952       1.1   jnemeth 			tb->tb_mbuf = NULL;
   1953       1.1   jnemeth 			ifp->if_opackets++;
   1954       1.1   jnemeth 		}
   1955       1.1   jnemeth 
   1956       1.1   jnemeth 		if (++tbd->tbd_start_index == ET_TX_NDESC) {
   1957       1.1   jnemeth 			tbd->tbd_start_index = 0;
   1958       1.1   jnemeth 			tbd->tbd_start_wrap ^= 1;
   1959       1.1   jnemeth 		}
   1960       1.1   jnemeth 
   1961       1.6    dyoung 		KASSERT(tbd->tbd_used > 0);
   1962       1.1   jnemeth 		tbd->tbd_used--;
   1963       1.1   jnemeth 	}
   1964       1.1   jnemeth 
   1965       1.1   jnemeth 	if (tbd->tbd_used == 0) {
   1966       1.1   jnemeth 		callout_stop(&sc->sc_txtick);
   1967       1.1   jnemeth 		ifp->if_timer = 0;
   1968       1.1   jnemeth 	}
   1969       1.1   jnemeth 	if (tbd->tbd_used + ET_NSEG_SPARE <= ET_TX_NDESC)
   1970       1.1   jnemeth 		ifp->if_flags &= ~IFF_OACTIVE;
   1971       1.1   jnemeth 
   1972      1.13     ozaki 	if_schedule_deferred_start(ifp);
   1973       1.1   jnemeth }
   1974       1.1   jnemeth 
   1975       1.1   jnemeth void
   1976       1.1   jnemeth et_txtick(void *xsc)
   1977       1.1   jnemeth {
   1978       1.1   jnemeth 	struct et_softc *sc = xsc;
   1979       1.1   jnemeth 	int s;
   1980       1.1   jnemeth 
   1981       1.1   jnemeth 	s = splnet();
   1982       1.1   jnemeth 	et_txeof(sc);
   1983       1.1   jnemeth 	splx(s);
   1984       1.1   jnemeth }
   1985       1.1   jnemeth 
   1986       1.1   jnemeth void
   1987       1.1   jnemeth et_tick(void *xsc)
   1988       1.1   jnemeth {
   1989       1.1   jnemeth 	struct et_softc *sc = xsc;
   1990       1.1   jnemeth 	int s;
   1991       1.1   jnemeth 
   1992       1.1   jnemeth 	s = splnet();
   1993       1.1   jnemeth 	mii_tick(&sc->sc_miibus);
   1994       1.1   jnemeth 	callout_schedule(&sc->sc_tick, hz);
   1995       1.1   jnemeth 	splx(s);
   1996       1.1   jnemeth }
   1997       1.1   jnemeth 
   1998       1.1   jnemeth int
   1999       1.1   jnemeth et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx, int init)
   2000       1.1   jnemeth {
   2001       1.1   jnemeth 	return et_newbuf(rbd, buf_idx, init, MCLBYTES);
   2002       1.1   jnemeth }
   2003       1.1   jnemeth 
   2004       1.1   jnemeth int
   2005       1.1   jnemeth et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx, int init)
   2006       1.1   jnemeth {
   2007       1.1   jnemeth 	return et_newbuf(rbd, buf_idx, init, MHLEN);
   2008       1.1   jnemeth }
   2009       1.1   jnemeth 
   2010       1.1   jnemeth int
   2011       1.1   jnemeth et_newbuf(struct et_rxbuf_data *rbd, int buf_idx, int init, int len0)
   2012       1.1   jnemeth {
   2013       1.1   jnemeth 	struct et_softc *sc = rbd->rbd_softc;
   2014       1.1   jnemeth 	struct et_rxdesc_ring *rx_ring;
   2015       1.1   jnemeth 	struct et_rxdesc *desc;
   2016       1.1   jnemeth 	struct et_rxbuf *rb;
   2017       1.1   jnemeth 	struct mbuf *m;
   2018       1.1   jnemeth 	bus_dmamap_t dmap;
   2019       1.1   jnemeth 	int error, len;
   2020       1.1   jnemeth 
   2021       1.6    dyoung 	KASSERT(buf_idx < ET_RX_NDESC);
   2022       1.1   jnemeth 	rb = &rbd->rbd_buf[buf_idx];
   2023       1.1   jnemeth 
   2024       1.1   jnemeth 	if (len0 >= MINCLSIZE) {
   2025       1.1   jnemeth 		MGETHDR(m, init ? M_WAITOK : M_DONTWAIT, MT_DATA);
   2026       1.1   jnemeth 		if (m == NULL)
   2027       1.1   jnemeth 			return (ENOBUFS);
   2028       1.1   jnemeth 		MCLGET(m, init ? M_WAITOK : M_DONTWAIT);
   2029  1.14.8.1       snj 		if ((m->m_flags & M_EXT) == 0) {
   2030  1.14.8.1       snj 			m_freem(m);
   2031  1.14.8.1       snj 			return (ENOBUFS);
   2032  1.14.8.1       snj 		}
   2033       1.1   jnemeth 		len = MCLBYTES;
   2034       1.1   jnemeth 	} else {
   2035       1.1   jnemeth 		MGETHDR(m, init ? M_WAITOK : M_DONTWAIT, MT_DATA);
   2036       1.1   jnemeth 		len = MHLEN;
   2037       1.1   jnemeth 	}
   2038       1.1   jnemeth 
   2039       1.1   jnemeth 	if (m == NULL) {
   2040       1.1   jnemeth 		error = ENOBUFS;
   2041       1.1   jnemeth 
   2042       1.1   jnemeth 		/* XXX for debug */
   2043       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "M_CLGET failed, size %d\n", len0);
   2044       1.1   jnemeth 		if (init) {
   2045       1.1   jnemeth 			return error;
   2046       1.1   jnemeth 		} else {
   2047       1.1   jnemeth 			goto back;
   2048       1.1   jnemeth 		}
   2049       1.1   jnemeth 	}
   2050       1.1   jnemeth 	m->m_len = m->m_pkthdr.len = len;
   2051       1.1   jnemeth 
   2052       1.1   jnemeth 	/*
   2053       1.1   jnemeth 	 * Try load RX mbuf into temporary DMA tag
   2054       1.1   jnemeth 	 */
   2055       1.1   jnemeth 	error = bus_dmamap_load_mbuf(sc->sc_dmat, sc->sc_mbuf_tmp_dmap, m,
   2056       1.1   jnemeth 				     init ? BUS_DMA_WAITOK : BUS_DMA_NOWAIT);
   2057       1.1   jnemeth 	if (error) {
   2058       1.1   jnemeth 		m_freem(m);
   2059       1.1   jnemeth 
   2060       1.1   jnemeth 		/* XXX for debug */
   2061       1.1   jnemeth 		aprint_error_dev(sc->sc_dev, "can't load RX mbuf\n");
   2062       1.1   jnemeth 		if (init) {
   2063       1.1   jnemeth 			return error;
   2064       1.1   jnemeth 		} else {
   2065       1.1   jnemeth 			goto back;
   2066       1.1   jnemeth 		}
   2067       1.1   jnemeth 	}
   2068       1.1   jnemeth 
   2069       1.1   jnemeth 	if (!init)
   2070       1.1   jnemeth 		bus_dmamap_unload(sc->sc_dmat, rb->rb_dmap);
   2071       1.1   jnemeth 	rb->rb_mbuf = m;
   2072       1.1   jnemeth 
   2073       1.1   jnemeth 	/*
   2074       1.1   jnemeth 	 * Swap RX buf's DMA map with the loaded temporary one
   2075       1.1   jnemeth 	 */
   2076       1.1   jnemeth 	dmap = rb->rb_dmap;
   2077       1.1   jnemeth 	rb->rb_dmap = sc->sc_mbuf_tmp_dmap;
   2078       1.1   jnemeth 	rb->rb_paddr = rb->rb_dmap->dm_segs[0].ds_addr;
   2079       1.1   jnemeth 	sc->sc_mbuf_tmp_dmap = dmap;
   2080       1.1   jnemeth 
   2081       1.1   jnemeth 	error = 0;
   2082       1.1   jnemeth back:
   2083       1.1   jnemeth 	rx_ring = rbd->rbd_ring;
   2084       1.1   jnemeth 	desc = &rx_ring->rr_desc[buf_idx];
   2085       1.1   jnemeth 
   2086       1.1   jnemeth 	desc->rd_addr_hi = ET_ADDR_HI(rb->rb_paddr);
   2087       1.1   jnemeth 	desc->rd_addr_lo = ET_ADDR_LO(rb->rb_paddr);
   2088       1.1   jnemeth 	desc->rd_ctrl = __SHIFTIN(buf_idx, ET_RDCTRL_BUFIDX);
   2089       1.1   jnemeth 
   2090       1.1   jnemeth 	bus_dmamap_sync(sc->sc_dmat, rx_ring->rr_dmap, 0,
   2091       1.1   jnemeth 	    rx_ring->rr_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   2092       1.1   jnemeth 	return error;
   2093       1.1   jnemeth }
   2094