1 1.5 andvar /* $NetBSD: if_etreg.h,v 1.5 2024/02/09 22:08:35 andvar Exp $ */ 2 1.1 jnemeth /* $OpenBSD: if_etreg.h,v 1.3 2008/06/08 06:18:07 jsg Exp $ */ 3 1.1 jnemeth 4 1.1 jnemeth /* 5 1.1 jnemeth * Copyright (c) 2007 The DragonFly Project. All rights reserved. 6 1.1 jnemeth * 7 1.1 jnemeth * This code is derived from software contributed to The DragonFly Project 8 1.1 jnemeth * by Sepherosa Ziehau <sepherosa (at) gmail.com> 9 1.1 jnemeth * 10 1.1 jnemeth * Redistribution and use in source and binary forms, with or without 11 1.1 jnemeth * modification, are permitted provided that the following conditions 12 1.1 jnemeth * are met: 13 1.1 jnemeth * 14 1.1 jnemeth * 1. Redistributions of source code must retain the above copyright 15 1.1 jnemeth * notice, this list of conditions and the following disclaimer. 16 1.1 jnemeth * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 jnemeth * notice, this list of conditions and the following disclaimer in 18 1.1 jnemeth * the documentation and/or other materials provided with the 19 1.1 jnemeth * distribution. 20 1.1 jnemeth * 3. Neither the name of The DragonFly Project nor the names of its 21 1.1 jnemeth * contributors may be used to endorse or promote products derived 22 1.1 jnemeth * from this software without specific, prior written permission. 23 1.1 jnemeth * 24 1.1 jnemeth * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 25 1.1 jnemeth * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 26 1.1 jnemeth * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 27 1.1 jnemeth * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 28 1.1 jnemeth * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 29 1.1 jnemeth * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 30 1.1 jnemeth * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 31 1.1 jnemeth * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 32 1.1 jnemeth * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 33 1.1 jnemeth * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 34 1.1 jnemeth * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 35 1.1 jnemeth * SUCH DAMAGE. 36 1.1 jnemeth * 37 1.1 jnemeth * $DragonFly: src/sys/dev/netif/et/if_etreg.h,v 1.1 2007/10/12 14:12:42 sephe Exp $ 38 1.1 jnemeth */ 39 1.1 jnemeth 40 1.1 jnemeth #ifndef _IF_ETREG_H 41 1.1 jnemeth #define _IF_ETREG_H 42 1.1 jnemeth 43 1.1 jnemeth #define ET_INTERN_MEM_SIZE 0x400 44 1.1 jnemeth #define ET_INTERN_MEM_END (ET_INTERN_MEM_SIZE - 1) 45 1.1 jnemeth 46 1.1 jnemeth /* 47 1.1 jnemeth * PCI registers 48 1.1 jnemeth * 49 1.1 jnemeth * ET_PCIV_ACK_LATENCY_{128,256} are from 50 1.1 jnemeth * PCI EXPRESS BASE SPECIFICATION, REV. 1.0a, Table 3-5 51 1.1 jnemeth * 52 1.1 jnemeth * ET_PCIV_REPLAY_TIMER_{128,256} are from 53 1.1 jnemeth * PCI EXPRESS BASE SPECIFICATION, REV. 1.0a, Table 3-4 54 1.1 jnemeth */ 55 1.1 jnemeth #define ET_PCIR_BAR 0x10 56 1.1 jnemeth 57 1.1 jnemeth #define ET_PCIR_DEVICE_CAPS 0x4c 58 1.1 jnemeth #define ET_PCIM_DEVICE_CAPS_MAX_PLSZ 0x7 /* Max playload size */ 59 1.1 jnemeth #define ET_PCIV_DEVICE_CAPS_PLSZ_128 0x0 60 1.1 jnemeth #define ET_PCIV_DEVICE_CAPS_PLSZ_256 0x1 61 1.1 jnemeth 62 1.1 jnemeth #define ET_PCIR_DEVICE_CTRL 0x50 63 1.1 jnemeth #define ET_PCIM_DEVICE_CTRL_MAX_RRSZ 0x7000 /* Max read request size */ 64 1.1 jnemeth #define ET_PCIV_DEVICE_CTRL_RRSZ_2K 0x4000 65 1.1 jnemeth 66 1.1 jnemeth #define ET_PCIR_MACADDR_LO 0xa4 67 1.1 jnemeth #define ET_PCIR_MACADDR_HI 0xa8 68 1.1 jnemeth 69 1.1 jnemeth #define ET_PCIR_EEPROM_MISC 0xb0 70 1.1 jnemeth #define ET_PCIR_EEPROM_STATUS_MASK 0x0000ff00 71 1.1 jnemeth #define ET_PCIM_EEPROM_STATUS_ERROR 0x00004c00 72 1.1 jnemeth 73 1.1 jnemeth #define ET_PCIR_ACK_LATENCY 0xc0 74 1.1 jnemeth #define ET_PCIV_ACK_LATENCY_128 237 75 1.1 jnemeth #define ET_PCIV_ACK_LATENCY_256 416 76 1.1 jnemeth 77 1.1 jnemeth #define ET_PCIR_REPLAY_TIMER 0xc2 78 1.5 andvar #define ET_REPLAY_TIMER_RX_L0S_ADJ 250 /* XXX inferred from default */ 79 1.1 jnemeth #define ET_PCIV_REPLAY_TIMER_128 (711 + ET_REPLAY_TIMER_RX_L0S_ADJ) 80 1.1 jnemeth #define ET_PCIV_REPLAY_TIMER_256 (1248 + ET_REPLAY_TIMER_RX_L0S_ADJ) 81 1.1 jnemeth 82 1.1 jnemeth #define ET_PCIR_L0S_L1_LATENCY 0xcf 83 1.1 jnemeth #define ET_PCIM_L0S_LATENCY (7 << 0) 84 1.1 jnemeth #define ET_PCIM_L1_LATENCY (7 << 3) 85 1.1 jnemeth 86 1.1 jnemeth /* 87 1.1 jnemeth * CSR 88 1.1 jnemeth */ 89 1.1 jnemeth #define ET_TXQ_START 0x0000 90 1.1 jnemeth #define ET_TXQ_END 0x0004 91 1.1 jnemeth #define ET_RXQ_START 0x0008 92 1.1 jnemeth #define ET_RXQ_END 0x000c 93 1.1 jnemeth 94 1.1 jnemeth #define ET_PM 0x0010 95 1.3 msaitoh #define EM_PM_GIGEPHY_ENB (1 << 0) 96 1.1 jnemeth #define ET_PM_SYSCLK_GATE (1 << 3) 97 1.1 jnemeth #define ET_PM_TXCLK_GATE (1 << 4) 98 1.1 jnemeth #define ET_PM_RXCLK_GATE (1 << 5) 99 1.1 jnemeth 100 1.1 jnemeth #define ET_INTR_STATUS 0x0018 101 1.1 jnemeth #define ET_INTR_MASK 0x001c 102 1.1 jnemeth 103 1.1 jnemeth #define ET_SWRST 0x0028 104 1.1 jnemeth #define ET_SWRST_TXDMA (1 << 0) 105 1.1 jnemeth #define ET_SWRST_RXDMA (1 << 1) 106 1.1 jnemeth #define ET_SWRST_TXMAC (1 << 2) 107 1.1 jnemeth #define ET_SWRST_RXMAC (1 << 3) 108 1.1 jnemeth #define ET_SWRST_MAC (1 << 4) 109 1.1 jnemeth #define ET_SWRST_MAC_STAT (1 << 5) 110 1.1 jnemeth #define ET_SWRST_MMC (1 << 6) 111 1.1 jnemeth #define ET_SWRST_SELFCLR_DISABLE (1 << 31) 112 1.1 jnemeth 113 1.1 jnemeth #define ET_MSI_CFG 0x0030 114 1.1 jnemeth 115 1.1 jnemeth #define ET_LOOPBACK 0x0034 116 1.1 jnemeth 117 1.1 jnemeth #define ET_TIMER 0x0038 118 1.1 jnemeth 119 1.1 jnemeth #define ET_TXDMA_CTRL 0x1000 120 1.1 jnemeth #define ET_TXDMA_CTRL_HALT (1 << 0) 121 1.1 jnemeth #define ET_TXDMA_CTRL_CACHE_THR 0xf0 122 1.1 jnemeth #define ET_TXDMA_CTRL_SINGLE_EPKT (1 << 8) 123 1.1 jnemeth 124 1.1 jnemeth #define ET_TX_RING_HI 0x1004 125 1.1 jnemeth #define ET_TX_RING_LO 0x1008 126 1.1 jnemeth #define ET_TX_RING_CNT 0x100c 127 1.1 jnemeth 128 1.1 jnemeth #define ET_TX_STATUS_HI 0x101c 129 1.1 jnemeth #define ET_TX_STATUS_LO 0x1020 130 1.1 jnemeth 131 1.1 jnemeth #define ET_TX_READY_POS 0x1024 132 1.1 jnemeth #define ET_TX_READY_POS_INDEX 0x03ff 133 1.1 jnemeth #define ET_TX_READY_POS_WRAP (1 << 10) 134 1.1 jnemeth 135 1.1 jnemeth #define ET_TX_DONE_POS 0x1060 136 1.1 jnemeth #define ET_TX_DONE_POS_INDEX 0x03ff 137 1.1 jnemeth #define ET_TX_DONE_POS_WRAP (1 << 10) 138 1.1 jnemeth 139 1.1 jnemeth #define ET_RXDMA_CTRL 0x2000 140 1.1 jnemeth #define ET_RXDMA_CTRL_HALT (1 << 0) 141 1.1 jnemeth #define ET_RXDMA_CTRL_RING0_SIZE (3 << 8) 142 1.1 jnemeth #define ET_RXDMA_CTRL_RING0_ENABLE (1 << 10) 143 1.1 jnemeth #define ET_RXDMA_CTRL_RING1_SIZE (3 << 11) 144 1.1 jnemeth #define ET_RXDMA_CTRL_RING1_ENABLE (1 << 13) 145 1.1 jnemeth #define ET_RXDMA_CTRL_HALTED (1 << 17) 146 1.1 jnemeth 147 1.1 jnemeth #define ET_RX_STATUS_LO 0x2004 148 1.1 jnemeth #define ET_RX_STATUS_HI 0x2008 149 1.1 jnemeth 150 1.1 jnemeth #define ET_RX_INTR_NPKTS 0x200c 151 1.1 jnemeth #define ET_RX_INTR_DELAY 0x2010 152 1.1 jnemeth 153 1.1 jnemeth #define ET_RXSTAT_LO 0x2020 154 1.1 jnemeth #define ET_RXSTAT_HI 0x2024 155 1.1 jnemeth #define ET_RXSTAT_CNT 0x2028 156 1.1 jnemeth 157 1.1 jnemeth #define ET_RXSTAT_POS 0x2030 158 1.1 jnemeth #define ET_RXSTAT_POS_INDEX 0x0fff 159 1.1 jnemeth #define ET_RXSTAT_POS_WRAP (1 << 12) 160 1.1 jnemeth 161 1.1 jnemeth #define ET_RXSTAT_MINCNT 0x2038 162 1.1 jnemeth 163 1.1 jnemeth #define ET_RX_RING0_LO 0x203c 164 1.1 jnemeth #define ET_RX_RING0_HI 0x2040 165 1.1 jnemeth #define ET_RX_RING0_CNT 0x2044 166 1.1 jnemeth 167 1.1 jnemeth #define ET_RX_RING0_POS 0x204c 168 1.1 jnemeth #define ET_RX_RING0_POS_INDEX 0x03ff 169 1.1 jnemeth #define ET_RX_RING0_POS_WRAP (1 << 10) 170 1.1 jnemeth 171 1.1 jnemeth #define ET_RX_RING0_MINCNT 0x2054 172 1.1 jnemeth 173 1.1 jnemeth #define ET_RX_RING1_LO 0x2058 174 1.1 jnemeth #define ET_RX_RING1_HI 0x205c 175 1.1 jnemeth #define ET_RX_RING1_CNT 0x2060 176 1.1 jnemeth 177 1.1 jnemeth #define ET_RX_RING1_POS 0x2068 178 1.1 jnemeth #define ET_RX_RING1_POS_INDEX 0x03ff 179 1.1 jnemeth #define ET_RX_RING1_POS_WRAP (1 << 10) 180 1.1 jnemeth 181 1.1 jnemeth #define ET_RX_RING1_MINCNT 0x2070 182 1.1 jnemeth 183 1.1 jnemeth #define ET_TXMAC_CTRL 0x3000 184 1.1 jnemeth #define ET_TXMAC_CTRL_ENABLE (1 << 0) 185 1.1 jnemeth #define ET_TXMAC_CTRL_FC_DISABLE (1 << 3) 186 1.1 jnemeth 187 1.1 jnemeth #define ET_TXMAC_FLOWCTRL 0x3010 188 1.1 jnemeth 189 1.1 jnemeth #define ET_RXMAC_CTRL 0x4000 190 1.1 jnemeth #define ET_RXMAC_CTRL_ENABLE (1 << 0) 191 1.1 jnemeth #define ET_RXMAC_CTRL_NO_PKTFILT (1 << 2) 192 1.1 jnemeth #define ET_RXMAC_CTRL_WOL_DISABLE (1 << 3) 193 1.1 jnemeth 194 1.1 jnemeth #define ET_WOL_CRC 0x4004 195 1.1 jnemeth #define ET_WOL_SA_LO 0x4010 196 1.1 jnemeth #define ET_WOL_SA_HI 0x4014 197 1.1 jnemeth #define ET_WOL_MASK 0x4018 198 1.1 jnemeth 199 1.1 jnemeth #define ET_UCAST_FILTADDR1 0x4068 200 1.1 jnemeth #define ET_UCAST_FILTADDR2 0x406c 201 1.1 jnemeth #define ET_UCAST_FILTADDR3 0x4070 202 1.1 jnemeth 203 1.1 jnemeth #define ET_MULTI_HASH 0x4074 204 1.1 jnemeth 205 1.1 jnemeth #define ET_PKTFILT 0x4084 206 1.1 jnemeth #define ET_PKTFILT_BCAST (1 << 0) 207 1.1 jnemeth #define ET_PKTFILT_MCAST (1 << 1) 208 1.1 jnemeth #define ET_PKTFILT_UCAST (1 << 2) 209 1.1 jnemeth #define ET_PKTFILT_FRAG (1 << 3) 210 1.1 jnemeth #define ET_PKTFILT_MINLEN 0x7f0000 211 1.1 jnemeth 212 1.1 jnemeth #define ET_RXMAC_MC_SEGSZ 0x4088 213 1.1 jnemeth #define ET_RXMAC_MC_SEGSZ_ENABLE (1 << 0) 214 1.1 jnemeth #define ET_RXMAC_MC_SEGSZ_FC (1 << 1) 215 1.1 jnemeth #define ET_RXMAC_MC_SEGSZ_MAX 0x03fc 216 1.1 jnemeth 217 1.1 jnemeth #define ET_RXMAC_MC_WATERMARK 0x408c 218 1.1 jnemeth #define ET_RXMAC_SPACE_AVL 0x4094 219 1.1 jnemeth 220 1.1 jnemeth #define ET_RXMAC_MGT 0x4098 221 1.1 jnemeth #define ET_RXMAC_MGT_PASS_ECRC (1 << 4) 222 1.1 jnemeth #define ET_RXMAC_MGT_PASS_ELEN (1 << 5) 223 1.1 jnemeth #define ET_RXMAC_MGT_PASS_ETRUNC (1 << 16) 224 1.1 jnemeth #define ET_RXMAC_MGT_CHECK_PKT (1 << 17) 225 1.1 jnemeth 226 1.1 jnemeth #define ET_MAC_CFG1 0x5000 227 1.1 jnemeth #define ET_MAC_CFG1_TXEN (1 << 0) 228 1.1 jnemeth #define ET_MAC_CFG1_SYNC_TXEN (1 << 1) 229 1.1 jnemeth #define ET_MAC_CFG1_RXEN (1 << 2) 230 1.1 jnemeth #define ET_MAC_CFG1_SYNC_RXEN (1 << 3) 231 1.1 jnemeth #define ET_MAC_CFG1_TXFLOW (1 << 4) 232 1.1 jnemeth #define ET_MAC_CFG1_RXFLOW (1 << 5) 233 1.1 jnemeth #define ET_MAC_CFG1_LOOPBACK (1 << 8) 234 1.1 jnemeth #define ET_MAC_CFG1_RST_TXFUNC (1 << 16) 235 1.1 jnemeth #define ET_MAC_CFG1_RST_RXFUNC (1 << 17) 236 1.1 jnemeth #define ET_MAC_CFG1_RST_TXMC (1 << 18) 237 1.1 jnemeth #define ET_MAC_CFG1_RST_RXMC (1 << 19) 238 1.1 jnemeth #define ET_MAC_CFG1_SIM_RST (1 << 30) 239 1.2 msaitoh #define ET_MAC_CFG1_SOFT_RST __BIT(31) 240 1.1 jnemeth 241 1.1 jnemeth #define ET_MAC_CFG2 0x5004 242 1.1 jnemeth #define ET_MAC_CFG2_FDX (1 << 0) 243 1.1 jnemeth #define ET_MAC_CFG2_CRC (1 << 1) 244 1.1 jnemeth #define ET_MAC_CFG2_PADCRC (1 << 2) 245 1.1 jnemeth #define ET_MAC_CFG2_LENCHK (1 << 4) 246 1.1 jnemeth #define ET_MAC_CFG2_BIGFRM (1 << 5) 247 1.1 jnemeth #define ET_MAC_CFG2_MODE_MII (1 << 8) 248 1.1 jnemeth #define ET_MAC_CFG2_MODE_GMII (1 << 9) 249 1.1 jnemeth #define ET_MAC_CFG2_PREAMBLE_LEN 0xf000 250 1.1 jnemeth 251 1.1 jnemeth #define ET_IPG 0x5008 252 1.1 jnemeth #define ET_IPG_B2B 0x0000007f 253 1.1 jnemeth #define ET_IPG_MINIFG 0x0000ff00 254 1.1 jnemeth #define ET_IPG_NONB2B_2 0x007f0000 255 1.1 jnemeth #define ET_IPG_NONB2B_1 0x7f000000 256 1.1 jnemeth 257 1.1 jnemeth #define ET_MAC_HDX 0x500c 258 1.1 jnemeth #define ET_MAC_HDX_COLLWIN 0x0003ff 259 1.1 jnemeth #define ET_MAC_HDX_REXMIT_MAX 0x00f000 260 1.1 jnemeth #define ET_MAC_HDX_REXMIT_MAX 0x00f000 261 1.1 jnemeth #define ET_MAC_HDX_EXC_DEFER (1 << 16) 262 1.1 jnemeth #define ET_MAC_HDX_NOBACKOFF (1 << 17) 263 1.1 jnemeth #define ET_MAC_HDX_BP_NOBACKOFF (1 << 18) 264 1.1 jnemeth #define ET_MAC_HDX_ALT_BEB (1 << 19) 265 1.1 jnemeth #define ET_MAC_HDX_ALT_BEB_TRUNC 0xf00000 266 1.1 jnemeth 267 1.1 jnemeth #define ET_MAX_FRMLEN 0x5010 268 1.1 jnemeth 269 1.1 jnemeth #define ET_MII_CFG 0x5020 270 1.1 jnemeth #define ET_MII_CFG_CLKRST (7 << 0) 271 1.1 jnemeth #define ET_MII_CFG_PREAMBLE_SUP (1 << 4) 272 1.1 jnemeth #define ET_MII_CFG_SCAN_AUTOINC (1 << 5) 273 1.1 jnemeth #define ET_MII_CFG_RST (1 << 31) 274 1.1 jnemeth 275 1.1 jnemeth #define ET_MII_CMD 0x5024 276 1.1 jnemeth #define ET_MII_CMD_READ (1 << 0) 277 1.1 jnemeth 278 1.1 jnemeth #define ET_MII_ADDR 0x5028 279 1.1 jnemeth #define ET_MII_ADDR_REG 0x001f 280 1.1 jnemeth #define ET_MII_ADDR_PHY 0x1f00 281 1.1 jnemeth #define ET_MII_ADDR_SHIFT 8 282 1.1 jnemeth 283 1.1 jnemeth 284 1.1 jnemeth #define ET_MII_CTRL 0x502c 285 1.1 jnemeth #define ET_MII_CTRL_VALUE 0xffff 286 1.1 jnemeth 287 1.1 jnemeth #define ET_MII_STAT 0x5030 288 1.1 jnemeth #define ET_MII_STAT_VALUE 0xffff 289 1.1 jnemeth 290 1.1 jnemeth #define ET_MII_IND 0x5034 291 1.1 jnemeth #define ET_MII_IND_BUSY (1 << 0) 292 1.1 jnemeth #define ET_MII_IND_INVALID (1 << 2) 293 1.1 jnemeth 294 1.1 jnemeth #define ET_MAC_CTRL 0x5038 295 1.1 jnemeth #define ET_MAC_CTRL_MODE_MII (1 << 24) 296 1.1 jnemeth #define ET_MAC_CTRL_LHDX (1 << 25) 297 1.1 jnemeth #define ET_MAC_CTRL_GHDX (1 << 26) 298 1.1 jnemeth 299 1.1 jnemeth #define ET_MAC_ADDR1 0x5040 300 1.1 jnemeth #define ET_MAC_ADDR2 0x5044 301 1.1 jnemeth 302 1.1 jnemeth #define ET_MMC_CTRL 0x7000 303 1.1 jnemeth #define ET_MMC_CTRL_ENABLE (1 << 0) 304 1.1 jnemeth #define ET_MMC_CTRL_ARB_DISABLE (1 << 1) 305 1.1 jnemeth #define ET_MMC_CTRL_RXMAC_DISABLE (1 << 2) 306 1.1 jnemeth #define ET_MMC_CTRL_TXMAC_DISABLE (1 << 3) 307 1.1 jnemeth #define ET_MMC_CTRL_TXDMA_DISABLE (1 << 4) 308 1.1 jnemeth #define ET_MMC_CTRL_RXDMA_DISABLE (1 << 5) 309 1.1 jnemeth #define ET_MMC_CTRL_FORCE_CE (1 << 6) 310 1.1 jnemeth 311 1.1 jnemeth /* 312 1.1 jnemeth * Interrupts 313 1.1 jnemeth */ 314 1.1 jnemeth #define ET_INTR_TXEOF (1 << 3) 315 1.1 jnemeth #define ET_INTR_TXDMA_ERROR (1 << 4) 316 1.1 jnemeth #define ET_INTR_RXEOF (1 << 5) 317 1.1 jnemeth #define ET_INTR_RXRING0_LOW (1 << 6) 318 1.1 jnemeth #define ET_INTR_RXRING1_LOW (1 << 7) 319 1.1 jnemeth #define ET_INTR_RXSTAT_LOW (1 << 8) 320 1.1 jnemeth #define ET_INTR_RXDMA_ERROR (1 << 9) 321 1.1 jnemeth #define ET_INTR_TIMER (1 << 10) 322 1.1 jnemeth #define ET_INTR_WOL (1 << 15) 323 1.1 jnemeth #define ET_INTR_PHY (1 << 16) 324 1.1 jnemeth #define ET_INTR_TXMAC (1 << 17) 325 1.1 jnemeth #define ET_INTR_RXMAC (1 << 18) 326 1.1 jnemeth #define ET_INTR_MAC_STATS (1 << 19) 327 1.1 jnemeth #define ET_INTR_SLAVE_TO (1 << 20) 328 1.1 jnemeth 329 1.1 jnemeth #define ET_INTRS (ET_INTR_TXEOF | \ 330 1.1 jnemeth ET_INTR_RXEOF | \ 331 1.1 jnemeth ET_INTR_TIMER) 332 1.1 jnemeth 333 1.1 jnemeth /* 334 1.1 jnemeth * RX ring position uses same layout 335 1.1 jnemeth */ 336 1.1 jnemeth #define ET_RX_RING_POS_INDEX (0x03ff << 0) 337 1.1 jnemeth #define ET_RX_RING_POS_WRAP (1 << 10) 338 1.1 jnemeth 339 1.1 jnemeth 340 1.1 jnemeth /* $DragonFly: src/sys/dev/netif/et/if_etvar.h,v 1.1 2007/10/12 14:12:42 sephe Exp $ */ 341 1.1 jnemeth 342 1.1 jnemeth #define ET_ALIGN 0x1000 343 1.1 jnemeth #define ET_NSEG_MAX 32 /* XXX no limit actually */ 344 1.1 jnemeth #define ET_NSEG_SPARE 5 345 1.1 jnemeth 346 1.1 jnemeth #define ET_TX_NDESC 512 347 1.1 jnemeth #define ET_RX_NDESC 512 348 1.1 jnemeth #define ET_RX_NRING 2 349 1.1 jnemeth #define ET_RX_NSTAT (ET_RX_NRING * ET_RX_NDESC) 350 1.1 jnemeth 351 1.1 jnemeth #define ET_TX_RING_SIZE (ET_TX_NDESC * sizeof(struct et_txdesc)) 352 1.1 jnemeth #define ET_RX_RING_SIZE (ET_RX_NDESC * sizeof(struct et_rxdesc)) 353 1.1 jnemeth #define ET_RXSTAT_RING_SIZE (ET_RX_NSTAT * sizeof(struct et_rxstat)) 354 1.1 jnemeth 355 1.1 jnemeth #define CSR_WRITE_4(sc, reg, val) \ 356 1.1 jnemeth bus_space_write_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val)) 357 1.1 jnemeth #define CSR_READ_4(sc, reg) \ 358 1.1 jnemeth bus_space_read_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg)) 359 1.1 jnemeth 360 1.1 jnemeth #define ET_ADDR_HI(addr) ((uint64_t) (addr) >> 32) 361 1.1 jnemeth #define ET_ADDR_LO(addr) ((uint64_t) (addr) & 0xffffffff) 362 1.1 jnemeth 363 1.1 jnemeth struct et_txdesc { 364 1.1 jnemeth uint32_t td_addr_hi; 365 1.1 jnemeth uint32_t td_addr_lo; 366 1.1 jnemeth uint32_t td_ctrl1; /* ET_TDCTRL1_ */ 367 1.1 jnemeth uint32_t td_ctrl2; /* ET_TDCTRL2_ */ 368 1.1 jnemeth } __packed; 369 1.1 jnemeth 370 1.1 jnemeth #define ET_TDCTRL1_LEN 0xffff 371 1.1 jnemeth 372 1.1 jnemeth #define ET_TDCTRL2_LAST_FRAG (1 << 0) 373 1.1 jnemeth #define ET_TDCTRL2_FIRST_FRAG (1 << 1) 374 1.1 jnemeth #define ET_TDCTRL2_INTR (1 << 2) 375 1.1 jnemeth 376 1.1 jnemeth struct et_rxdesc { 377 1.1 jnemeth uint32_t rd_addr_lo; 378 1.1 jnemeth uint32_t rd_addr_hi; 379 1.1 jnemeth uint32_t rd_ctrl; /* ET_RDCTRL_ */ 380 1.1 jnemeth } __packed; 381 1.1 jnemeth 382 1.1 jnemeth #define ET_RDCTRL_BUFIDX 0x03ff 383 1.1 jnemeth 384 1.1 jnemeth struct et_rxstat { 385 1.1 jnemeth uint32_t rxst_info1; 386 1.1 jnemeth uint32_t rxst_info2; /* ET_RXST_INFO2_ */ 387 1.1 jnemeth } __packed; 388 1.1 jnemeth 389 1.1 jnemeth #define ET_RXST_INFO2_LEN 0x000ffff 390 1.1 jnemeth #define ET_RXST_INFO2_BUFIDX 0x3ff0000 391 1.1 jnemeth #define ET_RXST_INFO2_RINGIDX (3 << 26) 392 1.1 jnemeth 393 1.1 jnemeth struct et_rxstatus { 394 1.1 jnemeth uint32_t rxs_ring; 395 1.1 jnemeth uint32_t rxs_stat_ring; /* ET_RXS_STATRING_ */ 396 1.1 jnemeth } __packed; 397 1.1 jnemeth 398 1.1 jnemeth #define ET_RXS_STATRING_INDEX 0xfff0000 399 1.1 jnemeth #define ET_RXS_STATRING_WRAP (1 << 28) 400 1.1 jnemeth 401 1.1 jnemeth struct et_txbuf { 402 1.1 jnemeth struct mbuf *tb_mbuf; 403 1.1 jnemeth bus_dmamap_t tb_dmap; 404 1.1 jnemeth bus_dma_segment_t tb_seg; 405 1.1 jnemeth }; 406 1.1 jnemeth 407 1.1 jnemeth struct et_rxbuf { 408 1.1 jnemeth struct mbuf *rb_mbuf; 409 1.1 jnemeth bus_dmamap_t rb_dmap; 410 1.1 jnemeth bus_dma_segment_t rb_seg; 411 1.1 jnemeth bus_addr_t rb_paddr; 412 1.1 jnemeth }; 413 1.1 jnemeth 414 1.1 jnemeth struct et_txstatus_data { 415 1.1 jnemeth uint32_t *txsd_status; 416 1.1 jnemeth bus_addr_t txsd_paddr; 417 1.1 jnemeth bus_dma_tag_t txsd_dtag; 418 1.1 jnemeth bus_dmamap_t txsd_dmap; 419 1.1 jnemeth bus_dma_segment_t txsd_seg; 420 1.1 jnemeth }; 421 1.1 jnemeth 422 1.1 jnemeth struct et_rxstatus_data { 423 1.1 jnemeth struct et_rxstatus *rxsd_status; 424 1.1 jnemeth bus_addr_t rxsd_paddr; 425 1.1 jnemeth bus_dma_tag_t rxsd_dtag; 426 1.1 jnemeth bus_dmamap_t rxsd_dmap; 427 1.1 jnemeth bus_dma_segment_t rxsd_seg; 428 1.1 jnemeth }; 429 1.1 jnemeth 430 1.1 jnemeth struct et_rxstat_ring { 431 1.1 jnemeth struct et_rxstat *rsr_stat; 432 1.1 jnemeth bus_addr_t rsr_paddr; 433 1.1 jnemeth bus_dma_tag_t rsr_dtag; 434 1.1 jnemeth bus_dmamap_t rsr_dmap; 435 1.1 jnemeth bus_dma_segment_t rsr_seg; 436 1.1 jnemeth 437 1.1 jnemeth int rsr_index; 438 1.1 jnemeth int rsr_wrap; 439 1.1 jnemeth }; 440 1.1 jnemeth 441 1.1 jnemeth struct et_txdesc_ring { 442 1.1 jnemeth struct et_txdesc *tr_desc; 443 1.1 jnemeth bus_addr_t tr_paddr; 444 1.1 jnemeth bus_dma_tag_t tr_dtag; 445 1.1 jnemeth bus_dmamap_t tr_dmap; 446 1.1 jnemeth bus_dma_segment_t tr_seg; 447 1.1 jnemeth 448 1.1 jnemeth int tr_ready_index; 449 1.1 jnemeth int tr_ready_wrap; 450 1.1 jnemeth }; 451 1.1 jnemeth 452 1.1 jnemeth struct et_rxdesc_ring { 453 1.1 jnemeth struct et_rxdesc *rr_desc; 454 1.1 jnemeth bus_addr_t rr_paddr; 455 1.1 jnemeth bus_dma_tag_t rr_dtag; 456 1.1 jnemeth bus_dmamap_t rr_dmap; 457 1.1 jnemeth bus_dma_segment_t rr_seg; 458 1.1 jnemeth 459 1.1 jnemeth uint32_t rr_posreg; 460 1.1 jnemeth int rr_index; 461 1.1 jnemeth int rr_wrap; 462 1.1 jnemeth }; 463 1.1 jnemeth 464 1.1 jnemeth struct et_txbuf_data { 465 1.1 jnemeth struct et_txbuf tbd_buf[ET_TX_NDESC]; 466 1.1 jnemeth 467 1.1 jnemeth int tbd_start_index; 468 1.1 jnemeth int tbd_start_wrap; 469 1.1 jnemeth int tbd_used; 470 1.1 jnemeth }; 471 1.1 jnemeth 472 1.1 jnemeth struct et_softc; 473 1.1 jnemeth struct et_rxbuf_data; 474 1.1 jnemeth typedef int (*et_newbuf_t)(struct et_rxbuf_data *, int, int); 475 1.1 jnemeth 476 1.1 jnemeth struct et_rxbuf_data { 477 1.1 jnemeth struct et_rxbuf rbd_buf[ET_RX_NDESC]; 478 1.1 jnemeth 479 1.1 jnemeth struct et_softc *rbd_softc; 480 1.1 jnemeth struct et_rxdesc_ring *rbd_ring; 481 1.1 jnemeth 482 1.1 jnemeth int rbd_bufsize; 483 1.1 jnemeth et_newbuf_t rbd_newbuf; 484 1.1 jnemeth }; 485 1.1 jnemeth 486 1.1 jnemeth struct et_softc { 487 1.1 jnemeth device_t sc_dev; 488 1.1 jnemeth struct ethercom sc_ethercom; 489 1.1 jnemeth uint8_t sc_enaddr[ETHER_ADDR_LEN]; 490 1.4 msaitoh u_short sc_if_flags; 491 1.3 msaitoh uint32_t sc_flags; /* ET_FLAG_ */ 492 1.1 jnemeth 493 1.1 jnemeth int sc_mem_rid; 494 1.1 jnemeth struct resource *sc_mem_res; 495 1.1 jnemeth bus_space_tag_t sc_mem_bt; 496 1.1 jnemeth bus_space_handle_t sc_mem_bh; 497 1.1 jnemeth bus_size_t sc_mem_size; 498 1.1 jnemeth bus_dma_tag_t sc_dmat; 499 1.1 jnemeth pci_chipset_tag_t sc_pct; 500 1.1 jnemeth pcitag_t sc_pcitag; 501 1.1 jnemeth 502 1.1 jnemeth int sc_irq_rid; 503 1.1 jnemeth struct resource *sc_irq_res; 504 1.1 jnemeth void *sc_irq_handle; 505 1.1 jnemeth 506 1.1 jnemeth struct mii_data sc_miibus; 507 1.1 jnemeth callout_t sc_tick; 508 1.1 jnemeth 509 1.1 jnemeth struct et_rxdesc_ring sc_rx_ring[ET_RX_NRING]; 510 1.1 jnemeth struct et_rxstat_ring sc_rxstat_ring; 511 1.1 jnemeth struct et_rxstatus_data sc_rx_status; 512 1.1 jnemeth 513 1.1 jnemeth struct et_txdesc_ring sc_tx_ring; 514 1.1 jnemeth struct et_txstatus_data sc_tx_status; 515 1.1 jnemeth callout_t sc_txtick; 516 1.1 jnemeth 517 1.1 jnemeth bus_dmamap_t sc_mbuf_tmp_dmap; 518 1.1 jnemeth struct et_rxbuf_data sc_rx_data[ET_RX_NRING]; 519 1.1 jnemeth struct et_txbuf_data sc_tx_data; 520 1.1 jnemeth 521 1.1 jnemeth uint32_t sc_tx; 522 1.1 jnemeth uint32_t sc_tx_intr; 523 1.1 jnemeth 524 1.1 jnemeth /* 525 1.1 jnemeth * Sysctl variables 526 1.1 jnemeth */ 527 1.1 jnemeth int sc_rx_intr_npkts; 528 1.1 jnemeth int sc_rx_intr_delay; 529 1.1 jnemeth int sc_tx_intr_nsegs; 530 1.1 jnemeth uint32_t sc_timer; 531 1.1 jnemeth }; 532 1.1 jnemeth 533 1.3 msaitoh #define ET_FLAG_FASTETHER 0x0004 534 1.3 msaitoh #define ET_FLAG_TXRX_ENABLED 0x0100 535 1.3 msaitoh #define ET_FLAG_LINK 0x8000 536 1.3 msaitoh 537 1.1 jnemeth #endif /* !_IF_ETREG_H */ 538