Home | History | Annotate | Line # | Download | only in pci
if_fxp_pci.c revision 1.55.2.1
      1  1.55.2.1   keiichi /*	$NetBSD: if_fxp_pci.c,v 1.55.2.1 2008/03/24 07:15:47 keiichi Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4      1.15   thorpej  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1   thorpej  * NASA Ames Research Center.
     10       1.1   thorpej  *
     11       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.1   thorpej  * modification, are permitted provided that the following conditions
     13       1.1   thorpej  * are met:
     14       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20       1.1   thorpej  *    must display the following acknowledgement:
     21       1.1   thorpej  *	This product includes software developed by the NetBSD
     22       1.1   thorpej  *	Foundation, Inc. and its contributors.
     23       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25       1.1   thorpej  *    from this software without specific prior written permission.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.1   thorpej  * PCI bus front-end for the Intel i82557 fast Ethernet controller
     42       1.1   thorpej  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
     43       1.1   thorpej  */
     44      1.21     lukem 
     45      1.21     lukem #include <sys/cdefs.h>
     46  1.55.2.1   keiichi __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.55.2.1 2008/03/24 07:15:47 keiichi Exp $");
     47       1.1   thorpej 
     48       1.1   thorpej #include "rnd.h"
     49       1.1   thorpej 
     50       1.1   thorpej #include <sys/param.h>
     51       1.1   thorpej #include <sys/systm.h>
     52       1.1   thorpej #include <sys/mbuf.h>
     53       1.1   thorpej #include <sys/malloc.h>
     54       1.1   thorpej #include <sys/kernel.h>
     55       1.1   thorpej #include <sys/socket.h>
     56       1.1   thorpej #include <sys/ioctl.h>
     57       1.1   thorpej #include <sys/errno.h>
     58       1.1   thorpej #include <sys/device.h>
     59       1.1   thorpej 
     60       1.1   thorpej #if NRND > 0
     61       1.1   thorpej #include <sys/rnd.h>
     62       1.1   thorpej #endif
     63       1.3   thorpej 
     64       1.3   thorpej #include <machine/endian.h>
     65       1.1   thorpej 
     66       1.1   thorpej #include <net/if.h>
     67       1.1   thorpej #include <net/if_dl.h>
     68       1.1   thorpej #include <net/if_media.h>
     69       1.1   thorpej #include <net/if_ether.h>
     70       1.1   thorpej 
     71      1.53        ad #include <sys/bus.h>
     72      1.53        ad #include <sys/intr.h>
     73       1.1   thorpej 
     74       1.1   thorpej #include <dev/mii/miivar.h>
     75       1.1   thorpej 
     76       1.1   thorpej #include <dev/ic/i82557reg.h>
     77       1.1   thorpej #include <dev/ic/i82557var.h>
     78       1.1   thorpej 
     79       1.1   thorpej #include <dev/pci/pcivar.h>
     80       1.1   thorpej #include <dev/pci/pcireg.h>
     81       1.1   thorpej #include <dev/pci/pcidevs.h>
     82       1.1   thorpej 
     83       1.7     jhawk struct fxp_pci_softc {
     84       1.7     jhawk 	struct fxp_softc psc_fxp;
     85       1.7     jhawk 
     86       1.7     jhawk 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     87       1.7     jhawk 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
     88       1.7     jhawk 	pcitag_t psc_tag;		/* pci register tag */
     89      1.19   thorpej 
     90      1.19   thorpej 	int psc_pwrmgmt_csr_reg;	/* ACPI power management register */
     91      1.19   thorpej 	pcireg_t psc_pwrmgmt_csr;	/* ...and the contents at D0 */
     92      1.46  jmcneill 	struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
     93       1.7     jhawk };
     94       1.6     jhawk 
     95      1.39   thorpej static int	fxp_pci_match(struct device *, struct cfdata *, void *);
     96      1.39   thorpej static void	fxp_pci_attach(struct device *, struct device *, void *);
     97       1.1   thorpej 
     98      1.39   thorpej static int	fxp_pci_enable(struct fxp_softc *);
     99      1.39   thorpej static void	fxp_pci_disable(struct fxp_softc *);
    100      1.19   thorpej 
    101      1.54  degroote static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
    102  1.55.2.1   keiichi static bool fxp_pci_resume(device_t dv PMF_FN_PROTO);
    103       1.6     jhawk 
    104      1.28   thorpej CFATTACH_DECL(fxp_pci, sizeof(struct fxp_pci_softc),
    105      1.29   thorpej     fxp_pci_match, fxp_pci_attach, NULL, NULL);
    106       1.1   thorpej 
    107      1.36  jdolecek static const struct fxp_pci_product {
    108       1.5   thorpej 	u_int32_t	fpp_prodid;	/* PCI product ID */
    109       1.5   thorpej 	const char	*fpp_name;	/* device name */
    110       1.5   thorpej } fxp_pci_products[] = {
    111       1.5   thorpej 	{ PCI_PRODUCT_INTEL_82557,
    112       1.5   thorpej 	  "Intel i82557 Ethernet" },
    113       1.9   mycroft 	{ PCI_PRODUCT_INTEL_82559ER,
    114       1.9   mycroft 	  "Intel i82559ER Ethernet" },
    115       1.5   thorpej 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
    116       1.5   thorpej 	  "Intel InBusiness Ethernet" },
    117      1.11        ad 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
    118      1.11        ad 	  "Intel i82562 Ethernet" },
    119      1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_1,
    120      1.24   msaitoh 	  "Intel i82559 Ethernet" },
    121      1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_2,
    122      1.24   msaitoh 	  "Intel i82559 Ethernet" },
    123      1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
    124      1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    125      1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
    126      1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    127      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_2,
    128      1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
    129      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_3,
    130      1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
    131      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_4,
    132      1.23       cjs 	  "Intel PRO/100 VE (MOB) Network Controller" },
    133      1.44  christos 	{ PCI_PRODUCT_INTEL_PRO_100_VE_5,
    134      1.44  christos 	  "Intel PRO/100 VE (LOM) Network Controller" },
    135      1.47     oster 	{ PCI_PRODUCT_INTEL_PRO_100_VE_6,
    136      1.47     oster 	  "Intel PRO/100 VE Network Controller" },
    137      1.49      cube 	{ PCI_PRODUCT_INTEL_PRO_100_VE_7,
    138      1.49      cube 	  "Intel PRO/100 VE Network Controller" },
    139      1.52     enami 	{ PCI_PRODUCT_INTEL_PRO_100_VE_8,
    140      1.52     enami 	  "Intel PRO/100 VE Network Controller" },
    141      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_0,
    142      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    143      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_1,
    144      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    145      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_2,
    146      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    147      1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_3,
    148      1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
    149      1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_4,
    150      1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
    151      1.35    nonaka 	{ PCI_PRODUCT_INTEL_PRO_100_VM_5,
    152      1.35    nonaka 	  "Intel PRO/100 VM (MOB) Network Controller" },
    153      1.34    bouyer 	{ PCI_PRODUCT_INTEL_PRO_100_VM_6,
    154      1.36  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
    155      1.32     grant 	{ PCI_PRODUCT_INTEL_PRO_100_M,
    156      1.32     grant 	  "Intel PRO/100 M Network Controller" },
    157      1.37  drochner 	{ PCI_PRODUCT_INTEL_82801EB_LAN,
    158      1.37  drochner 	  "Intel 82801EB/ER (ICH5) Network Controller" },
    159      1.41       riz 	{ PCI_PRODUCT_INTEL_82801FB_LAN,
    160      1.41       riz 	  "Intel 82562EZ (ICH6)" },
    161      1.42      cube 	{ PCI_PRODUCT_INTEL_82801G_LAN,
    162      1.42      cube 	  "Intel 82801GB/GR (ICH7) Network Controller" },
    163      1.55  hamajima 	{ PCI_PRODUCT_INTEL_82801GB_LAN,
    164      1.55  hamajima 	  "Intel 82801GB 10/100 Network Controller" },
    165       1.5   thorpej 	{ 0,
    166       1.5   thorpej 	  NULL },
    167       1.5   thorpej };
    168       1.5   thorpej 
    169      1.15   thorpej static const struct fxp_pci_product *
    170      1.15   thorpej fxp_pci_lookup(const struct pci_attach_args *pa)
    171       1.5   thorpej {
    172       1.5   thorpej 	const struct fxp_pci_product *fpp;
    173       1.5   thorpej 
    174       1.5   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    175       1.5   thorpej 		return (NULL);
    176       1.5   thorpej 
    177       1.5   thorpej 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
    178       1.5   thorpej 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
    179       1.5   thorpej 			return (fpp);
    180       1.5   thorpej 
    181       1.5   thorpej 	return (NULL);
    182       1.5   thorpej }
    183       1.5   thorpej 
    184      1.39   thorpej static int
    185  1.55.2.1   keiichi fxp_pci_match(device_t parent, struct cfdata *match, void *aux)
    186       1.1   thorpej {
    187       1.1   thorpej 	struct pci_attach_args *pa = aux;
    188       1.1   thorpej 
    189       1.5   thorpej 	if (fxp_pci_lookup(pa) != NULL)
    190       1.1   thorpej 		return (1);
    191       1.1   thorpej 
    192       1.1   thorpej 	return (0);
    193       1.1   thorpej }
    194       1.1   thorpej 
    195       1.6     jhawk /*
    196      1.54  degroote  * On resume : (XXX it is necessary with new pmf framework ?)
    197       1.6     jhawk  * Restore PCI configuration registers that may have been clobbered.
    198       1.6     jhawk  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
    199       1.6     jhawk  * ethernet, after an APM suspend/resume, as well as after an ACPI
    200       1.6     jhawk  * D3->D0 transition.  We call this function from a power hook after
    201       1.6     jhawk  * APM resume events, as well as after the ACPI D3->D0 transition.
    202       1.6     jhawk  */
    203       1.6     jhawk static void
    204      1.39   thorpej fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
    205       1.6     jhawk {
    206       1.6     jhawk 	pcireg_t reg;
    207       1.6     jhawk 
    208       1.6     jhawk #if 0
    209       1.6     jhawk 	/*
    210       1.6     jhawk 	 * Check to see if the command register is blank -- if so, then
    211       1.6     jhawk 	 * we'll assume that all the clobberable-registers have been
    212       1.6     jhawk 	 * clobbered.
    213       1.6     jhawk 	 */
    214       1.6     jhawk 
    215       1.6     jhawk 	/*
    216       1.6     jhawk 	 * In general, the above metric is accurate. Unfortunately,
    217       1.6     jhawk 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
    218       1.6     jhawk 	 * code should take note of hibernation events and execute
    219       1.6     jhawk 	 * a hibernation wakeup hook, but at present a hibernation wake
    220       1.6     jhawk 	 * is indistinguishable from a suspend wake.
    221       1.6     jhawk 	 */
    222       1.6     jhawk 
    223       1.6     jhawk 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
    224       1.6     jhawk 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
    225       1.6     jhawk 		return;
    226      1.10     jhawk #else
    227      1.10     jhawk 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
    228       1.6     jhawk #endif
    229       1.6     jhawk 
    230       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    231       1.6     jhawk 	    PCI_COMMAND_STATUS_REG,
    232       1.6     jhawk 	    (reg & 0xffff0000) |
    233       1.6     jhawk 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
    234       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
    235       1.6     jhawk 	    psc->psc_regs[PCI_BHLC_REG>>2]);
    236       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
    237       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
    238       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
    239       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
    240       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
    241       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
    242       1.6     jhawk }
    243       1.6     jhawk 
    244      1.54  degroote static bool
    245  1.55.2.1   keiichi fxp_pci_resume(device_t dv PMF_FN_ARGS)
    246       1.6     jhawk {
    247      1.54  degroote 	struct fxp_pci_softc *psc = device_private(dv);
    248      1.54  degroote 	fxp_pci_confreg_restore(psc);
    249       1.6     jhawk 
    250      1.54  degroote 	return true;
    251       1.6     jhawk }
    252       1.6     jhawk 
    253      1.39   thorpej static void
    254  1.55.2.1   keiichi fxp_pci_attach(device_t parent, device_t self, void *aux)
    255       1.1   thorpej {
    256  1.55.2.1   keiichi 	struct fxp_pci_softc *psc = device_private(self);
    257  1.55.2.1   keiichi 	struct fxp_softc *sc = &psc->psc_fxp;
    258       1.1   thorpej 	struct pci_attach_args *pa = aux;
    259       1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    260       1.1   thorpej 	pci_intr_handle_t ih;
    261       1.5   thorpej 	const struct fxp_pci_product *fpp;
    262       1.1   thorpej 	const char *intrstr = NULL;
    263       1.1   thorpej 	bus_space_tag_t iot, memt;
    264       1.1   thorpej 	bus_space_handle_t ioh, memh;
    265       1.1   thorpej 	int ioh_valid, memh_valid;
    266       1.1   thorpej 	bus_addr_t addr;
    267       1.1   thorpej 	bus_size_t size;
    268       1.1   thorpej 	int flags;
    269      1.45  christos 	int error;
    270       1.1   thorpej 
    271      1.31   thorpej 	aprint_naive(": Ethernet controller\n");
    272      1.31   thorpej 
    273       1.1   thorpej 	/*
    274       1.1   thorpej 	 * Map control/status registers.
    275       1.1   thorpej 	 */
    276       1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
    277       1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    278       1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    279       1.1   thorpej 
    280       1.1   thorpej 	/*
    281       1.1   thorpej 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
    282       1.1   thorpej 	 *
    283       1.1   thorpej 	 *	Prefetchable
    284       1.1   thorpej 	 *
    285       1.1   thorpej 	 *	Set to one if there are no side effects on reads, the
    286       1.1   thorpej 	 *	device returns all bytes regardless of the byte enables,
    287       1.1   thorpej 	 *	and host bridges can merge processor writes into this
    288       1.1   thorpej 	 *	range without causing errors.  Bit must be set to zero
    289       1.1   thorpej 	 *	otherwise.
    290       1.1   thorpej 	 *
    291       1.1   thorpej 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
    292       1.1   thorpej 	 * in errors on systems which will do merged reads and writes.
    293       1.1   thorpej 	 * These errors manifest themselves as all-bits-set when reading
    294       1.1   thorpej 	 * from the EEPROM or other < 4 byte registers.
    295       1.1   thorpej 	 *
    296       1.1   thorpej 	 * We must work around this problem by always forcing the mapping
    297       1.1   thorpej 	 * for memory space to be uncacheable.  On systems which cannot
    298       1.1   thorpej 	 * create an uncacheable mapping (because the firmware mapped it
    299       1.1   thorpej 	 * into only cacheable/prefetchable space due to the "prefetchable"
    300       1.1   thorpej 	 * bit), we can fall back onto i/o mapped access.
    301       1.1   thorpej 	 */
    302       1.1   thorpej 	memh_valid = 0;
    303       1.1   thorpej 	memt = pa->pa_memt;
    304       1.1   thorpej 	if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
    305       1.1   thorpej 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
    306       1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
    307       1.1   thorpej 	    &addr, &size, &flags) == 0) {
    308       1.4  drochner 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    309       1.1   thorpej 		if (bus_space_map(memt, addr, size, flags, &memh) == 0)
    310       1.1   thorpej 			memh_valid = 1;
    311       1.1   thorpej 	}
    312       1.1   thorpej 
    313       1.1   thorpej 	if (memh_valid) {
    314       1.1   thorpej 		sc->sc_st = memt;
    315       1.1   thorpej 		sc->sc_sh = memh;
    316       1.1   thorpej 	} else if (ioh_valid) {
    317       1.1   thorpej 		sc->sc_st = iot;
    318       1.1   thorpej 		sc->sc_sh = ioh;
    319       1.1   thorpej 	} else {
    320      1.31   thorpej 		aprint_error(": unable to map device registers\n");
    321       1.1   thorpej 		return;
    322       1.1   thorpej 	}
    323       1.1   thorpej 
    324       1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    325       1.1   thorpej 
    326       1.5   thorpej 	fpp = fxp_pci_lookup(pa);
    327       1.5   thorpej 	if (fpp == NULL) {
    328       1.5   thorpej 		printf("\n");
    329       1.5   thorpej 		panic("fxp_pci_attach: impossible");
    330       1.5   thorpej 	}
    331       1.5   thorpej 
    332      1.15   thorpej 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    333      1.13   thorpej 
    334      1.15   thorpej 	switch (fpp->fpp_prodid) {
    335      1.15   thorpej 	case PCI_PRODUCT_INTEL_82557:
    336      1.15   thorpej 	case PCI_PRODUCT_INTEL_82559ER:
    337      1.15   thorpej 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
    338      1.15   thorpej 	    {
    339      1.15   thorpej 		const char *chipname = NULL;
    340      1.15   thorpej 
    341      1.16   thorpej 		if (sc->sc_rev >= FXP_REV_82558_A4) {
    342      1.15   thorpej 			chipname = "i82558 Ethernet";
    343      1.16   thorpej 			/*
    344      1.16   thorpej 			 * Enable the MWI command for memory writes.
    345      1.16   thorpej 			 */
    346      1.16   thorpej 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    347      1.16   thorpej 				sc->sc_flags |= FXPF_MWI;
    348      1.16   thorpej 		}
    349      1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82559_A0)
    350      1.15   thorpej 			chipname = "i82559 Ethernet";
    351      1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82559S_A)
    352      1.15   thorpej 			chipname = "i82559S Ethernet";
    353      1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82550)
    354      1.15   thorpej 			chipname = "i82550 Ethernet";
    355      1.22   thorpej 
    356      1.22   thorpej 		/*
    357      1.22   thorpej 		 * Mark all i82559 and i82550 revisions as having
    358      1.22   thorpej 		 * the "resume bug".  See i82557.c for details.
    359      1.22   thorpej 		 */
    360      1.22   thorpej 		if (sc->sc_rev >= FXP_REV_82559_A0)
    361      1.22   thorpej 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    362      1.15   thorpej 
    363      1.31   thorpej 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
    364      1.15   thorpej 		    fpp->fpp_name, sc->sc_rev);
    365      1.15   thorpej 		break;
    366      1.15   thorpej 	    }
    367      1.15   thorpej 
    368      1.15   thorpej 	case PCI_PRODUCT_INTEL_82801BA_LAN:
    369      1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    370      1.15   thorpej 
    371      1.15   thorpej 		/*
    372      1.15   thorpej 		 * The 82801BA Ethernet has a bug which requires us to send a
    373      1.15   thorpej 		 * NOP before a CU_RESUME if we're in 10baseT mode.
    374      1.15   thorpej 		 */
    375      1.15   thorpej 		if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
    376      1.15   thorpej 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    377      1.15   thorpej 		break;
    378      1.15   thorpej 
    379      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
    380      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
    381      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
    382      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
    383      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
    384      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
    385      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
    386      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
    387      1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    388      1.15   thorpej 
    389      1.15   thorpej 		/*
    390      1.15   thorpej 		 * ICH3 chips apparently have problems with the enhanced
    391      1.15   thorpej 		 * features, so just treat them as an i82557.  It also
    392      1.15   thorpej 		 * has the resume bug that the ICH2 has.
    393      1.15   thorpej 		 */
    394      1.15   thorpej 		sc->sc_rev = 1;
    395      1.13   thorpej 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    396      1.24   msaitoh 		break;
    397      1.24   msaitoh 	case PCI_PRODUCT_INTEL_82801E_LAN_1:
    398      1.24   msaitoh 	case PCI_PRODUCT_INTEL_82801E_LAN_2:
    399      1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    400      1.24   msaitoh 
    401      1.24   msaitoh 		/*
    402      1.24   msaitoh 		 *  XXX We have to read the C-ICH's developer's manual
    403      1.24   msaitoh 		 *  in detail
    404      1.36  jdolecek 		 */
    405      1.36  jdolecek 		break;
    406      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_2:
    407      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_3:
    408      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_4:
    409      1.44  christos 	case PCI_PRODUCT_INTEL_PRO_100_VE_5:
    410      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_3:
    411      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_4:
    412      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_5:
    413      1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_6:
    414      1.37  drochner 	case PCI_PRODUCT_INTEL_82801EB_LAN:
    415      1.41       riz 	case PCI_PRODUCT_INTEL_82801FB_LAN:
    416      1.42      cube 	case PCI_PRODUCT_INTEL_82801G_LAN:
    417      1.38    briggs 	default:
    418      1.36  jdolecek 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    419      1.40     perry 
    420      1.36  jdolecek 		/*
    421      1.36  jdolecek 		 * No particular quirks.
    422      1.24   msaitoh 		 */
    423      1.15   thorpej 		break;
    424      1.15   thorpej 	}
    425       1.1   thorpej 
    426       1.1   thorpej 	/* Make sure bus-mastering is enabled. */
    427       1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    428       1.1   thorpej 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    429       1.1   thorpej 	    PCI_COMMAND_MASTER_ENABLE);
    430       1.1   thorpej 
    431       1.6     jhawk   	/*
    432       1.6     jhawk 	 * Under some circumstances (such as APM suspend/resume
    433       1.6     jhawk 	 * cycles, and across ACPI power state changes), the
    434       1.6     jhawk 	 * i82257-family can lose the contents of critical PCI
    435       1.6     jhawk 	 * configuration registers, causing the card to be
    436       1.6     jhawk 	 * non-responsive and useless.  This occurs on the Sony VAIO
    437       1.6     jhawk 	 * Z505-series, among others.  Preserve them here so they can
    438       1.6     jhawk 	 * be later restored (by fxp_pci_confreg_restore()).
    439       1.6     jhawk 	 */
    440       1.6     jhawk 	psc->psc_pc = pc;
    441       1.6     jhawk 	psc->psc_tag = pa->pa_tag;
    442       1.6     jhawk 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
    443       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    444       1.6     jhawk 	psc->psc_regs[PCI_BHLC_REG>>2] =
    445       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
    446       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
    447       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
    448       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
    449       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
    450       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
    451       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
    452       1.6     jhawk 
    453      1.45  christos 	/* power up chip */
    454  1.55.2.1   keiichi 	switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
    455      1.45  christos 	    pci_activate_null))) {
    456      1.45  christos 	case EOPNOTSUPP:
    457      1.45  christos 		break;
    458      1.45  christos 	case 0:
    459      1.19   thorpej 		sc->sc_enable = fxp_pci_enable;
    460      1.19   thorpej 		sc->sc_disable = fxp_pci_disable;
    461      1.45  christos 		break;
    462      1.45  christos 	default:
    463      1.45  christos 		aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
    464      1.45  christos 		    error);
    465      1.45  christos 		return;
    466      1.45  christos 	}
    467      1.19   thorpej 
    468       1.6     jhawk 	/* Restore PCI configuration registers. */
    469       1.6     jhawk 	fxp_pci_confreg_restore(psc);
    470       1.6     jhawk 
    471      1.19   thorpej 	sc->sc_enabled = 1;
    472      1.19   thorpej 
    473       1.1   thorpej 	/*
    474       1.1   thorpej 	 * Map and establish our interrupt.
    475       1.1   thorpej 	 */
    476      1.12  sommerfe 	if (pci_intr_map(pa, &ih)) {
    477      1.31   thorpej 		aprint_error("%s: couldn't map interrupt\n",
    478      1.31   thorpej 		    sc->sc_dev.dv_xname);
    479       1.1   thorpej 		return;
    480       1.1   thorpej 	}
    481       1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    482       1.8     jhawk 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
    483       1.8     jhawk 	if (sc->sc_ih == NULL) {
    484      1.31   thorpej 		aprint_error("%s: couldn't establish interrupt",
    485       1.1   thorpej 		    sc->sc_dev.dv_xname);
    486       1.1   thorpej 		if (intrstr != NULL)
    487      1.31   thorpej 			aprint_normal(" at %s", intrstr);
    488      1.31   thorpej 		aprint_normal("\n");
    489       1.1   thorpej 		return;
    490       1.1   thorpej 	}
    491      1.31   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    492       1.1   thorpej 
    493       1.1   thorpej 	/* Finish off the attach. */
    494       1.1   thorpej 	fxp_attach(sc);
    495      1.19   thorpej 	if (sc->sc_disable != NULL)
    496      1.19   thorpej 		fxp_disable(sc);
    497       1.6     jhawk 
    498       1.6     jhawk 	/* Add a suspend hook to restore PCI config state */
    499      1.54  degroote 	if (!pmf_device_register(self, NULL, fxp_pci_resume))
    500      1.54  degroote 		aprint_error_dev(self, "couldn't establish power handler\n");
    501      1.54  degroote 	else
    502      1.54  degroote 		pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
    503      1.19   thorpej }
    504      1.19   thorpej 
    505      1.39   thorpej static int
    506      1.19   thorpej fxp_pci_enable(struct fxp_softc *sc)
    507      1.19   thorpej {
    508      1.19   thorpej 	struct fxp_pci_softc *psc = (void *) sc;
    509      1.19   thorpej 
    510      1.19   thorpej #if 0
    511      1.19   thorpej 	printf("%s: going to power state D0\n", sc->sc_dev.dv_xname);
    512      1.19   thorpej #endif
    513      1.19   thorpej 
    514      1.19   thorpej 	/* Bring the device into D0 power state. */
    515      1.19   thorpej 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    516      1.19   thorpej 	    psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
    517      1.19   thorpej 
    518      1.19   thorpej 	/* Now restore the configuration registers. */
    519      1.19   thorpej 	fxp_pci_confreg_restore(psc);
    520      1.19   thorpej 
    521      1.19   thorpej 	return (0);
    522      1.19   thorpej }
    523      1.19   thorpej 
    524      1.39   thorpej static void
    525      1.19   thorpej fxp_pci_disable(struct fxp_softc *sc)
    526      1.19   thorpej {
    527      1.19   thorpej 	struct fxp_pci_softc *psc = (void *) sc;
    528      1.26    itojun 
    529      1.26    itojun 	/*
    530      1.26    itojun 	 * for some 82558_A4 and 82558_B0, entering D3 state makes
    531      1.26    itojun 	 * media detection disordered.
    532      1.26    itojun 	 */
    533      1.26    itojun 	if (sc->sc_rev <= FXP_REV_82558_B0)
    534      1.26    itojun 		return;
    535      1.19   thorpej 
    536      1.19   thorpej #if 0
    537      1.19   thorpej 	printf("%s: going to power state D3\n", sc->sc_dev.dv_xname);
    538      1.19   thorpej #endif
    539      1.19   thorpej 
    540      1.19   thorpej 	/* Put the device into D3 state. */
    541      1.19   thorpej 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    542      1.19   thorpej 	    psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
    543      1.19   thorpej 	    ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
    544       1.1   thorpej }
    545