Home | History | Annotate | Line # | Download | only in pci
if_fxp_pci.c revision 1.60
      1  1.60     joerg /*	$NetBSD: if_fxp_pci.c,v 1.60 2008/07/09 17:07:28 joerg Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*-
      4  1.15   thorpej  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1   thorpej  * NASA Ames Research Center.
     10   1.1   thorpej  *
     11   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.1   thorpej  * modification, are permitted provided that the following conditions
     13   1.1   thorpej  * are met:
     14   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.1   thorpej  *
     20   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1   thorpej  */
     32   1.1   thorpej 
     33   1.1   thorpej /*
     34   1.1   thorpej  * PCI bus front-end for the Intel i82557 fast Ethernet controller
     35   1.1   thorpej  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
     36   1.1   thorpej  */
     37  1.21     lukem 
     38  1.21     lukem #include <sys/cdefs.h>
     39  1.60     joerg __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.60 2008/07/09 17:07:28 joerg Exp $");
     40   1.1   thorpej 
     41   1.1   thorpej #include "rnd.h"
     42   1.1   thorpej 
     43   1.1   thorpej #include <sys/param.h>
     44   1.1   thorpej #include <sys/systm.h>
     45   1.1   thorpej #include <sys/mbuf.h>
     46   1.1   thorpej #include <sys/malloc.h>
     47   1.1   thorpej #include <sys/kernel.h>
     48   1.1   thorpej #include <sys/socket.h>
     49   1.1   thorpej #include <sys/ioctl.h>
     50   1.1   thorpej #include <sys/errno.h>
     51   1.1   thorpej #include <sys/device.h>
     52   1.1   thorpej 
     53   1.1   thorpej #if NRND > 0
     54   1.1   thorpej #include <sys/rnd.h>
     55   1.1   thorpej #endif
     56   1.3   thorpej 
     57   1.3   thorpej #include <machine/endian.h>
     58   1.1   thorpej 
     59   1.1   thorpej #include <net/if.h>
     60   1.1   thorpej #include <net/if_dl.h>
     61   1.1   thorpej #include <net/if_media.h>
     62   1.1   thorpej #include <net/if_ether.h>
     63   1.1   thorpej 
     64  1.53        ad #include <sys/bus.h>
     65  1.53        ad #include <sys/intr.h>
     66   1.1   thorpej 
     67   1.1   thorpej #include <dev/mii/miivar.h>
     68   1.1   thorpej 
     69   1.1   thorpej #include <dev/ic/i82557reg.h>
     70   1.1   thorpej #include <dev/ic/i82557var.h>
     71   1.1   thorpej 
     72   1.1   thorpej #include <dev/pci/pcivar.h>
     73   1.1   thorpej #include <dev/pci/pcireg.h>
     74   1.1   thorpej #include <dev/pci/pcidevs.h>
     75   1.1   thorpej 
     76   1.7     jhawk struct fxp_pci_softc {
     77   1.7     jhawk 	struct fxp_softc psc_fxp;
     78   1.7     jhawk 
     79   1.7     jhawk 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     80   1.7     jhawk 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
     81   1.7     jhawk 	pcitag_t psc_tag;		/* pci register tag */
     82  1.19   thorpej 
     83  1.19   thorpej 	int psc_pwrmgmt_csr_reg;	/* ACPI power management register */
     84  1.19   thorpej 	pcireg_t psc_pwrmgmt_csr;	/* ...and the contents at D0 */
     85  1.46  jmcneill 	struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
     86   1.7     jhawk };
     87   1.6     jhawk 
     88  1.60     joerg static int	fxp_pci_match(device_t, cfdata_t, void *);
     89  1.60     joerg static void	fxp_pci_attach(device_t, device_t, void *);
     90   1.1   thorpej 
     91  1.39   thorpej static int	fxp_pci_enable(struct fxp_softc *);
     92  1.39   thorpej static void	fxp_pci_disable(struct fxp_softc *);
     93  1.19   thorpej 
     94  1.54  degroote static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
     95  1.56    dyoung static bool fxp_pci_resume(device_t dv PMF_FN_PROTO);
     96   1.6     jhawk 
     97  1.60     joerg CFATTACH_DECL_NEW(fxp_pci, sizeof(struct fxp_pci_softc),
     98  1.29   thorpej     fxp_pci_match, fxp_pci_attach, NULL, NULL);
     99   1.1   thorpej 
    100  1.36  jdolecek static const struct fxp_pci_product {
    101   1.5   thorpej 	u_int32_t	fpp_prodid;	/* PCI product ID */
    102   1.5   thorpej 	const char	*fpp_name;	/* device name */
    103   1.5   thorpej } fxp_pci_products[] = {
    104   1.5   thorpej 	{ PCI_PRODUCT_INTEL_82557,
    105   1.5   thorpej 	  "Intel i82557 Ethernet" },
    106   1.9   mycroft 	{ PCI_PRODUCT_INTEL_82559ER,
    107   1.9   mycroft 	  "Intel i82559ER Ethernet" },
    108   1.5   thorpej 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
    109   1.5   thorpej 	  "Intel InBusiness Ethernet" },
    110  1.11        ad 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
    111  1.11        ad 	  "Intel i82562 Ethernet" },
    112  1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_1,
    113  1.24   msaitoh 	  "Intel i82559 Ethernet" },
    114  1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_2,
    115  1.24   msaitoh 	  "Intel i82559 Ethernet" },
    116  1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
    117  1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    118  1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
    119  1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    120  1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_2,
    121  1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
    122  1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_3,
    123  1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
    124  1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_4,
    125  1.23       cjs 	  "Intel PRO/100 VE (MOB) Network Controller" },
    126  1.44  christos 	{ PCI_PRODUCT_INTEL_PRO_100_VE_5,
    127  1.44  christos 	  "Intel PRO/100 VE (LOM) Network Controller" },
    128  1.47     oster 	{ PCI_PRODUCT_INTEL_PRO_100_VE_6,
    129  1.47     oster 	  "Intel PRO/100 VE Network Controller" },
    130  1.49      cube 	{ PCI_PRODUCT_INTEL_PRO_100_VE_7,
    131  1.49      cube 	  "Intel PRO/100 VE Network Controller" },
    132  1.52     enami 	{ PCI_PRODUCT_INTEL_PRO_100_VE_8,
    133  1.52     enami 	  "Intel PRO/100 VE Network Controller" },
    134  1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_0,
    135  1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    136  1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_1,
    137  1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    138  1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_2,
    139  1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    140  1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_3,
    141  1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
    142  1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_4,
    143  1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
    144  1.35    nonaka 	{ PCI_PRODUCT_INTEL_PRO_100_VM_5,
    145  1.35    nonaka 	  "Intel PRO/100 VM (MOB) Network Controller" },
    146  1.34    bouyer 	{ PCI_PRODUCT_INTEL_PRO_100_VM_6,
    147  1.36  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
    148  1.32     grant 	{ PCI_PRODUCT_INTEL_PRO_100_M,
    149  1.32     grant 	  "Intel PRO/100 M Network Controller" },
    150  1.37  drochner 	{ PCI_PRODUCT_INTEL_82801EB_LAN,
    151  1.37  drochner 	  "Intel 82801EB/ER (ICH5) Network Controller" },
    152  1.41       riz 	{ PCI_PRODUCT_INTEL_82801FB_LAN,
    153  1.41       riz 	  "Intel 82562EZ (ICH6)" },
    154  1.42      cube 	{ PCI_PRODUCT_INTEL_82801G_LAN,
    155  1.42      cube 	  "Intel 82801GB/GR (ICH7) Network Controller" },
    156  1.55  hamajima 	{ PCI_PRODUCT_INTEL_82801GB_LAN,
    157  1.55  hamajima 	  "Intel 82801GB 10/100 Network Controller" },
    158   1.5   thorpej 	{ 0,
    159   1.5   thorpej 	  NULL },
    160   1.5   thorpej };
    161   1.5   thorpej 
    162  1.15   thorpej static const struct fxp_pci_product *
    163  1.15   thorpej fxp_pci_lookup(const struct pci_attach_args *pa)
    164   1.5   thorpej {
    165   1.5   thorpej 	const struct fxp_pci_product *fpp;
    166   1.5   thorpej 
    167   1.5   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    168   1.5   thorpej 		return (NULL);
    169   1.5   thorpej 
    170   1.5   thorpej 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
    171   1.5   thorpej 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
    172   1.5   thorpej 			return (fpp);
    173   1.5   thorpej 
    174   1.5   thorpej 	return (NULL);
    175   1.5   thorpej }
    176   1.5   thorpej 
    177  1.39   thorpej static int
    178  1.60     joerg fxp_pci_match(device_t parent, cfdata_t match, void *aux)
    179   1.1   thorpej {
    180   1.1   thorpej 	struct pci_attach_args *pa = aux;
    181   1.1   thorpej 
    182   1.5   thorpej 	if (fxp_pci_lookup(pa) != NULL)
    183   1.1   thorpej 		return (1);
    184   1.1   thorpej 
    185   1.1   thorpej 	return (0);
    186   1.1   thorpej }
    187   1.1   thorpej 
    188   1.6     jhawk /*
    189  1.54  degroote  * On resume : (XXX it is necessary with new pmf framework ?)
    190   1.6     jhawk  * Restore PCI configuration registers that may have been clobbered.
    191   1.6     jhawk  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
    192   1.6     jhawk  * ethernet, after an APM suspend/resume, as well as after an ACPI
    193   1.6     jhawk  * D3->D0 transition.  We call this function from a power hook after
    194   1.6     jhawk  * APM resume events, as well as after the ACPI D3->D0 transition.
    195   1.6     jhawk  */
    196   1.6     jhawk static void
    197  1.39   thorpej fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
    198   1.6     jhawk {
    199   1.6     jhawk 	pcireg_t reg;
    200   1.6     jhawk 
    201   1.6     jhawk #if 0
    202   1.6     jhawk 	/*
    203   1.6     jhawk 	 * Check to see if the command register is blank -- if so, then
    204   1.6     jhawk 	 * we'll assume that all the clobberable-registers have been
    205   1.6     jhawk 	 * clobbered.
    206   1.6     jhawk 	 */
    207   1.6     jhawk 
    208   1.6     jhawk 	/*
    209   1.6     jhawk 	 * In general, the above metric is accurate. Unfortunately,
    210   1.6     jhawk 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
    211   1.6     jhawk 	 * code should take note of hibernation events and execute
    212   1.6     jhawk 	 * a hibernation wakeup hook, but at present a hibernation wake
    213   1.6     jhawk 	 * is indistinguishable from a suspend wake.
    214   1.6     jhawk 	 */
    215   1.6     jhawk 
    216   1.6     jhawk 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
    217   1.6     jhawk 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
    218   1.6     jhawk 		return;
    219  1.10     jhawk #else
    220  1.10     jhawk 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
    221   1.6     jhawk #endif
    222   1.6     jhawk 
    223   1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    224   1.6     jhawk 	    PCI_COMMAND_STATUS_REG,
    225   1.6     jhawk 	    (reg & 0xffff0000) |
    226   1.6     jhawk 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
    227   1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
    228   1.6     jhawk 	    psc->psc_regs[PCI_BHLC_REG>>2]);
    229   1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
    230   1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
    231   1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
    232   1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
    233   1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
    234   1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
    235   1.6     jhawk }
    236   1.6     jhawk 
    237  1.54  degroote static bool
    238  1.56    dyoung fxp_pci_resume(device_t dv PMF_FN_ARGS)
    239   1.6     jhawk {
    240  1.54  degroote 	struct fxp_pci_softc *psc = device_private(dv);
    241  1.54  degroote 	fxp_pci_confreg_restore(psc);
    242   1.6     jhawk 
    243  1.54  degroote 	return true;
    244   1.6     jhawk }
    245   1.6     jhawk 
    246  1.39   thorpej static void
    247  1.57    dyoung fxp_pci_attach(device_t parent, device_t self, void *aux)
    248   1.1   thorpej {
    249  1.57    dyoung 	struct fxp_pci_softc *psc = device_private(self);
    250  1.57    dyoung 	struct fxp_softc *sc = &psc->psc_fxp;
    251   1.1   thorpej 	struct pci_attach_args *pa = aux;
    252   1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    253   1.1   thorpej 	pci_intr_handle_t ih;
    254   1.5   thorpej 	const struct fxp_pci_product *fpp;
    255   1.1   thorpej 	const char *intrstr = NULL;
    256   1.1   thorpej 	bus_space_tag_t iot, memt;
    257   1.1   thorpej 	bus_space_handle_t ioh, memh;
    258   1.1   thorpej 	int ioh_valid, memh_valid;
    259   1.1   thorpej 	bus_addr_t addr;
    260   1.1   thorpej 	bus_size_t size;
    261   1.1   thorpej 	int flags;
    262  1.45  christos 	int error;
    263   1.1   thorpej 
    264  1.60     joerg 	sc->sc_dev = self;
    265  1.60     joerg 
    266  1.31   thorpej 	aprint_naive(": Ethernet controller\n");
    267  1.31   thorpej 
    268   1.1   thorpej 	/*
    269   1.1   thorpej 	 * Map control/status registers.
    270   1.1   thorpej 	 */
    271   1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
    272   1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    273   1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    274   1.1   thorpej 
    275   1.1   thorpej 	/*
    276   1.1   thorpej 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
    277   1.1   thorpej 	 *
    278   1.1   thorpej 	 *	Prefetchable
    279   1.1   thorpej 	 *
    280   1.1   thorpej 	 *	Set to one if there are no side effects on reads, the
    281   1.1   thorpej 	 *	device returns all bytes regardless of the byte enables,
    282   1.1   thorpej 	 *	and host bridges can merge processor writes into this
    283   1.1   thorpej 	 *	range without causing errors.  Bit must be set to zero
    284   1.1   thorpej 	 *	otherwise.
    285   1.1   thorpej 	 *
    286   1.1   thorpej 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
    287   1.1   thorpej 	 * in errors on systems which will do merged reads and writes.
    288   1.1   thorpej 	 * These errors manifest themselves as all-bits-set when reading
    289   1.1   thorpej 	 * from the EEPROM or other < 4 byte registers.
    290   1.1   thorpej 	 *
    291   1.1   thorpej 	 * We must work around this problem by always forcing the mapping
    292   1.1   thorpej 	 * for memory space to be uncacheable.  On systems which cannot
    293   1.1   thorpej 	 * create an uncacheable mapping (because the firmware mapped it
    294   1.1   thorpej 	 * into only cacheable/prefetchable space due to the "prefetchable"
    295   1.1   thorpej 	 * bit), we can fall back onto i/o mapped access.
    296   1.1   thorpej 	 */
    297   1.1   thorpej 	memh_valid = 0;
    298   1.1   thorpej 	memt = pa->pa_memt;
    299   1.1   thorpej 	if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
    300   1.1   thorpej 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
    301   1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
    302   1.1   thorpej 	    &addr, &size, &flags) == 0) {
    303   1.4  drochner 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    304   1.1   thorpej 		if (bus_space_map(memt, addr, size, flags, &memh) == 0)
    305   1.1   thorpej 			memh_valid = 1;
    306   1.1   thorpej 	}
    307   1.1   thorpej 
    308   1.1   thorpej 	if (memh_valid) {
    309   1.1   thorpej 		sc->sc_st = memt;
    310   1.1   thorpej 		sc->sc_sh = memh;
    311   1.1   thorpej 	} else if (ioh_valid) {
    312   1.1   thorpej 		sc->sc_st = iot;
    313   1.1   thorpej 		sc->sc_sh = ioh;
    314   1.1   thorpej 	} else {
    315  1.31   thorpej 		aprint_error(": unable to map device registers\n");
    316   1.1   thorpej 		return;
    317   1.1   thorpej 	}
    318   1.1   thorpej 
    319   1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    320   1.1   thorpej 
    321   1.5   thorpej 	fpp = fxp_pci_lookup(pa);
    322   1.5   thorpej 	if (fpp == NULL) {
    323   1.5   thorpej 		printf("\n");
    324   1.5   thorpej 		panic("fxp_pci_attach: impossible");
    325   1.5   thorpej 	}
    326   1.5   thorpej 
    327  1.15   thorpej 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    328  1.13   thorpej 
    329  1.15   thorpej 	switch (fpp->fpp_prodid) {
    330  1.15   thorpej 	case PCI_PRODUCT_INTEL_82557:
    331  1.15   thorpej 	case PCI_PRODUCT_INTEL_82559ER:
    332  1.15   thorpej 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
    333  1.15   thorpej 	    {
    334  1.15   thorpej 		const char *chipname = NULL;
    335  1.15   thorpej 
    336  1.16   thorpej 		if (sc->sc_rev >= FXP_REV_82558_A4) {
    337  1.15   thorpej 			chipname = "i82558 Ethernet";
    338  1.16   thorpej 			/*
    339  1.16   thorpej 			 * Enable the MWI command for memory writes.
    340  1.16   thorpej 			 */
    341  1.16   thorpej 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    342  1.16   thorpej 				sc->sc_flags |= FXPF_MWI;
    343  1.16   thorpej 		}
    344  1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82559_A0)
    345  1.15   thorpej 			chipname = "i82559 Ethernet";
    346  1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82559S_A)
    347  1.15   thorpej 			chipname = "i82559S Ethernet";
    348  1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82550)
    349  1.15   thorpej 			chipname = "i82550 Ethernet";
    350  1.22   thorpej 
    351  1.22   thorpej 		/*
    352  1.22   thorpej 		 * Mark all i82559 and i82550 revisions as having
    353  1.22   thorpej 		 * the "resume bug".  See i82557.c for details.
    354  1.22   thorpej 		 */
    355  1.22   thorpej 		if (sc->sc_rev >= FXP_REV_82559_A0)
    356  1.22   thorpej 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    357  1.15   thorpej 
    358  1.31   thorpej 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
    359  1.15   thorpej 		    fpp->fpp_name, sc->sc_rev);
    360  1.15   thorpej 		break;
    361  1.15   thorpej 	    }
    362  1.15   thorpej 
    363  1.15   thorpej 	case PCI_PRODUCT_INTEL_82801BA_LAN:
    364  1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    365  1.15   thorpej 
    366  1.15   thorpej 		/*
    367  1.15   thorpej 		 * The 82801BA Ethernet has a bug which requires us to send a
    368  1.15   thorpej 		 * NOP before a CU_RESUME if we're in 10baseT mode.
    369  1.15   thorpej 		 */
    370  1.15   thorpej 		if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
    371  1.15   thorpej 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    372  1.15   thorpej 		break;
    373  1.15   thorpej 
    374  1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
    375  1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
    376  1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
    377  1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
    378  1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
    379  1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
    380  1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
    381  1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
    382  1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    383  1.15   thorpej 
    384  1.15   thorpej 		/*
    385  1.15   thorpej 		 * ICH3 chips apparently have problems with the enhanced
    386  1.15   thorpej 		 * features, so just treat them as an i82557.  It also
    387  1.15   thorpej 		 * has the resume bug that the ICH2 has.
    388  1.15   thorpej 		 */
    389  1.15   thorpej 		sc->sc_rev = 1;
    390  1.13   thorpej 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    391  1.24   msaitoh 		break;
    392  1.24   msaitoh 	case PCI_PRODUCT_INTEL_82801E_LAN_1:
    393  1.24   msaitoh 	case PCI_PRODUCT_INTEL_82801E_LAN_2:
    394  1.31   thorpej 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    395  1.24   msaitoh 
    396  1.24   msaitoh 		/*
    397  1.24   msaitoh 		 *  XXX We have to read the C-ICH's developer's manual
    398  1.24   msaitoh 		 *  in detail
    399  1.36  jdolecek 		 */
    400  1.36  jdolecek 		break;
    401  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_2:
    402  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_3:
    403  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VE_4:
    404  1.44  christos 	case PCI_PRODUCT_INTEL_PRO_100_VE_5:
    405  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_3:
    406  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_4:
    407  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_5:
    408  1.36  jdolecek 	case PCI_PRODUCT_INTEL_PRO_100_VM_6:
    409  1.37  drochner 	case PCI_PRODUCT_INTEL_82801EB_LAN:
    410  1.41       riz 	case PCI_PRODUCT_INTEL_82801FB_LAN:
    411  1.42      cube 	case PCI_PRODUCT_INTEL_82801G_LAN:
    412  1.38    briggs 	default:
    413  1.36  jdolecek 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    414  1.40     perry 
    415  1.36  jdolecek 		/*
    416  1.36  jdolecek 		 * No particular quirks.
    417  1.24   msaitoh 		 */
    418  1.15   thorpej 		break;
    419  1.15   thorpej 	}
    420   1.1   thorpej 
    421   1.1   thorpej 	/* Make sure bus-mastering is enabled. */
    422   1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    423   1.1   thorpej 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    424   1.1   thorpej 	    PCI_COMMAND_MASTER_ENABLE);
    425   1.1   thorpej 
    426   1.6     jhawk   	/*
    427   1.6     jhawk 	 * Under some circumstances (such as APM suspend/resume
    428   1.6     jhawk 	 * cycles, and across ACPI power state changes), the
    429   1.6     jhawk 	 * i82257-family can lose the contents of critical PCI
    430   1.6     jhawk 	 * configuration registers, causing the card to be
    431   1.6     jhawk 	 * non-responsive and useless.  This occurs on the Sony VAIO
    432   1.6     jhawk 	 * Z505-series, among others.  Preserve them here so they can
    433   1.6     jhawk 	 * be later restored (by fxp_pci_confreg_restore()).
    434   1.6     jhawk 	 */
    435   1.6     jhawk 	psc->psc_pc = pc;
    436   1.6     jhawk 	psc->psc_tag = pa->pa_tag;
    437   1.6     jhawk 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
    438   1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    439   1.6     jhawk 	psc->psc_regs[PCI_BHLC_REG>>2] =
    440   1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
    441   1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
    442   1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
    443   1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
    444   1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
    445   1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
    446   1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
    447   1.6     jhawk 
    448  1.45  christos 	/* power up chip */
    449  1.57    dyoung 	switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
    450  1.45  christos 	    pci_activate_null))) {
    451  1.45  christos 	case EOPNOTSUPP:
    452  1.45  christos 		break;
    453  1.45  christos 	case 0:
    454  1.19   thorpej 		sc->sc_enable = fxp_pci_enable;
    455  1.19   thorpej 		sc->sc_disable = fxp_pci_disable;
    456  1.45  christos 		break;
    457  1.45  christos 	default:
    458  1.60     joerg 		aprint_error_dev(self, "cannot activate %d\n", error);
    459  1.45  christos 		return;
    460  1.45  christos 	}
    461  1.19   thorpej 
    462   1.6     jhawk 	/* Restore PCI configuration registers. */
    463   1.6     jhawk 	fxp_pci_confreg_restore(psc);
    464   1.6     jhawk 
    465  1.19   thorpej 	sc->sc_enabled = 1;
    466  1.19   thorpej 
    467   1.1   thorpej 	/*
    468   1.1   thorpej 	 * Map and establish our interrupt.
    469   1.1   thorpej 	 */
    470  1.12  sommerfe 	if (pci_intr_map(pa, &ih)) {
    471  1.60     joerg 		aprint_error_dev(self, "couldn't map interrupt\n");
    472   1.1   thorpej 		return;
    473   1.1   thorpej 	}
    474   1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    475   1.8     jhawk 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
    476   1.8     jhawk 	if (sc->sc_ih == NULL) {
    477  1.60     joerg 		aprint_error_dev(self, "couldn't establish interrupt");
    478   1.1   thorpej 		if (intrstr != NULL)
    479  1.31   thorpej 			aprint_normal(" at %s", intrstr);
    480  1.31   thorpej 		aprint_normal("\n");
    481   1.1   thorpej 		return;
    482   1.1   thorpej 	}
    483  1.60     joerg 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    484   1.1   thorpej 
    485   1.1   thorpej 	/* Finish off the attach. */
    486   1.1   thorpej 	fxp_attach(sc);
    487  1.19   thorpej 	if (sc->sc_disable != NULL)
    488  1.19   thorpej 		fxp_disable(sc);
    489   1.6     jhawk 
    490   1.6     jhawk 	/* Add a suspend hook to restore PCI config state */
    491  1.54  degroote 	if (!pmf_device_register(self, NULL, fxp_pci_resume))
    492  1.54  degroote 		aprint_error_dev(self, "couldn't establish power handler\n");
    493  1.54  degroote 	else
    494  1.54  degroote 		pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
    495  1.19   thorpej }
    496  1.19   thorpej 
    497  1.39   thorpej static int
    498  1.19   thorpej fxp_pci_enable(struct fxp_softc *sc)
    499  1.19   thorpej {
    500  1.19   thorpej 	struct fxp_pci_softc *psc = (void *) sc;
    501  1.19   thorpej 
    502  1.19   thorpej #if 0
    503  1.60     joerg 	printf("%s: going to power state D0\n", device_xname(self));
    504  1.19   thorpej #endif
    505  1.19   thorpej 
    506  1.19   thorpej 	/* Bring the device into D0 power state. */
    507  1.19   thorpej 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    508  1.19   thorpej 	    psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
    509  1.19   thorpej 
    510  1.19   thorpej 	/* Now restore the configuration registers. */
    511  1.19   thorpej 	fxp_pci_confreg_restore(psc);
    512  1.19   thorpej 
    513  1.19   thorpej 	return (0);
    514  1.19   thorpej }
    515  1.19   thorpej 
    516  1.39   thorpej static void
    517  1.19   thorpej fxp_pci_disable(struct fxp_softc *sc)
    518  1.19   thorpej {
    519  1.19   thorpej 	struct fxp_pci_softc *psc = (void *) sc;
    520  1.26    itojun 
    521  1.26    itojun 	/*
    522  1.26    itojun 	 * for some 82558_A4 and 82558_B0, entering D3 state makes
    523  1.26    itojun 	 * media detection disordered.
    524  1.26    itojun 	 */
    525  1.26    itojun 	if (sc->sc_rev <= FXP_REV_82558_B0)
    526  1.26    itojun 		return;
    527  1.19   thorpej 
    528  1.19   thorpej #if 0
    529  1.60     joerg 	printf("%s: going to power state D3\n", device_xname(self));
    530  1.19   thorpej #endif
    531  1.19   thorpej 
    532  1.19   thorpej 	/* Put the device into D3 state. */
    533  1.19   thorpej 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    534  1.19   thorpej 	    psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
    535  1.19   thorpej 	    ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
    536   1.1   thorpej }
    537