Home | History | Annotate | Line # | Download | only in pci
if_fxp_pci.c revision 1.74.2.1
      1  1.74.2.1    jruoho /*	$NetBSD: if_fxp_pci.c,v 1.74.2.1 2011/06/06 09:08:13 jruoho Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4      1.15   thorpej  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.1   thorpej  * NASA Ames Research Center.
     10       1.1   thorpej  *
     11       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.1   thorpej  * modification, are permitted provided that the following conditions
     13       1.1   thorpej  * are met:
     14       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.1   thorpej  *
     20       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31       1.1   thorpej  */
     32       1.1   thorpej 
     33       1.1   thorpej /*
     34       1.1   thorpej  * PCI bus front-end for the Intel i82557 fast Ethernet controller
     35       1.1   thorpej  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
     36       1.1   thorpej  */
     37      1.21     lukem 
     38      1.21     lukem #include <sys/cdefs.h>
     39  1.74.2.1    jruoho __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.74.2.1 2011/06/06 09:08:13 jruoho Exp $");
     40       1.1   thorpej 
     41       1.1   thorpej #include "rnd.h"
     42       1.1   thorpej 
     43       1.1   thorpej #include <sys/param.h>
     44       1.1   thorpej #include <sys/systm.h>
     45       1.1   thorpej #include <sys/mbuf.h>
     46       1.1   thorpej #include <sys/malloc.h>
     47       1.1   thorpej #include <sys/kernel.h>
     48       1.1   thorpej #include <sys/socket.h>
     49       1.1   thorpej #include <sys/ioctl.h>
     50       1.1   thorpej #include <sys/errno.h>
     51       1.1   thorpej #include <sys/device.h>
     52       1.1   thorpej 
     53       1.1   thorpej #if NRND > 0
     54       1.1   thorpej #include <sys/rnd.h>
     55       1.1   thorpej #endif
     56       1.3   thorpej 
     57       1.3   thorpej #include <machine/endian.h>
     58       1.1   thorpej 
     59       1.1   thorpej #include <net/if.h>
     60       1.1   thorpej #include <net/if_dl.h>
     61       1.1   thorpej #include <net/if_media.h>
     62       1.1   thorpej #include <net/if_ether.h>
     63       1.1   thorpej 
     64      1.53        ad #include <sys/bus.h>
     65      1.53        ad #include <sys/intr.h>
     66       1.1   thorpej 
     67       1.1   thorpej #include <dev/mii/miivar.h>
     68       1.1   thorpej 
     69       1.1   thorpej #include <dev/ic/i82557reg.h>
     70       1.1   thorpej #include <dev/ic/i82557var.h>
     71       1.1   thorpej 
     72       1.1   thorpej #include <dev/pci/pcivar.h>
     73       1.1   thorpej #include <dev/pci/pcireg.h>
     74       1.1   thorpej #include <dev/pci/pcidevs.h>
     75       1.1   thorpej 
     76       1.7     jhawk struct fxp_pci_softc {
     77       1.7     jhawk 	struct fxp_softc psc_fxp;
     78       1.7     jhawk 
     79       1.7     jhawk 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     80       1.7     jhawk 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
     81       1.7     jhawk 	pcitag_t psc_tag;		/* pci register tag */
     82      1.19   thorpej 
     83      1.46  jmcneill 	struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
     84       1.7     jhawk };
     85       1.6     jhawk 
     86      1.60     joerg static int	fxp_pci_match(device_t, cfdata_t, void *);
     87      1.60     joerg static void	fxp_pci_attach(device_t, device_t, void *);
     88      1.74    dyoung static int	fxp_pci_detach(device_t, int);
     89       1.1   thorpej 
     90      1.39   thorpej static int	fxp_pci_enable(struct fxp_softc *);
     91      1.19   thorpej 
     92      1.54  degroote static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
     93      1.73    dyoung static bool fxp_pci_resume(device_t dv, const pmf_qual_t *);
     94       1.6     jhawk 
     95      1.74    dyoung CFATTACH_DECL3_NEW(fxp_pci, sizeof(struct fxp_pci_softc),
     96      1.74    dyoung     fxp_pci_match, fxp_pci_attach, fxp_pci_detach, NULL, NULL,
     97      1.74    dyoung     null_childdetached, DVF_DETACH_SHUTDOWN);
     98       1.1   thorpej 
     99      1.36  jdolecek static const struct fxp_pci_product {
    100      1.66   tsutsui 	uint32_t	fpp_prodid;	/* PCI product ID */
    101       1.5   thorpej 	const char	*fpp_name;	/* device name */
    102       1.5   thorpej } fxp_pci_products[] = {
    103       1.5   thorpej 	{ PCI_PRODUCT_INTEL_82557,
    104       1.5   thorpej 	  "Intel i82557 Ethernet" },
    105       1.9   mycroft 	{ PCI_PRODUCT_INTEL_82559ER,
    106       1.9   mycroft 	  "Intel i82559ER Ethernet" },
    107       1.5   thorpej 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
    108       1.5   thorpej 	  "Intel InBusiness Ethernet" },
    109      1.11        ad 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
    110      1.11        ad 	  "Intel i82562 Ethernet" },
    111      1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_1,
    112      1.61       mrg 	  "Intel i82801E Ethernet" },
    113      1.24   msaitoh 	{ PCI_PRODUCT_INTEL_82801E_LAN_2,
    114      1.61       mrg 	  "Intel i82801E Ethernet" },
    115      1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
    116      1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    117      1.20    itojun 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
    118      1.20    itojun 	  "Intel PRO/100 VE Network Controller" },
    119      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_2,
    120      1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
    121      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_3,
    122      1.23       cjs 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
    123      1.23       cjs 	{ PCI_PRODUCT_INTEL_PRO_100_VE_4,
    124      1.23       cjs 	  "Intel PRO/100 VE (MOB) Network Controller" },
    125      1.44  christos 	{ PCI_PRODUCT_INTEL_PRO_100_VE_5,
    126      1.44  christos 	  "Intel PRO/100 VE (LOM) Network Controller" },
    127      1.47     oster 	{ PCI_PRODUCT_INTEL_PRO_100_VE_6,
    128      1.47     oster 	  "Intel PRO/100 VE Network Controller" },
    129      1.49      cube 	{ PCI_PRODUCT_INTEL_PRO_100_VE_7,
    130      1.49      cube 	  "Intel PRO/100 VE Network Controller" },
    131      1.52     enami 	{ PCI_PRODUCT_INTEL_PRO_100_VE_8,
    132      1.52     enami 	  "Intel PRO/100 VE Network Controller" },
    133      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_0,
    134      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    135      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_1,
    136      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    137      1.25       abs 	{ PCI_PRODUCT_INTEL_PRO_100_VM_2,
    138      1.25       abs 	  "Intel PRO/100 VM Network Controller" },
    139      1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_3,
    140      1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
    141      1.33  jdolecek 	{ PCI_PRODUCT_INTEL_PRO_100_VM_4,
    142      1.33  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
    143      1.35    nonaka 	{ PCI_PRODUCT_INTEL_PRO_100_VM_5,
    144      1.35    nonaka 	  "Intel PRO/100 VM (MOB) Network Controller" },
    145      1.34    bouyer 	{ PCI_PRODUCT_INTEL_PRO_100_VM_6,
    146      1.36  jdolecek 	  "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
    147      1.32     grant 	{ PCI_PRODUCT_INTEL_PRO_100_M,
    148      1.32     grant 	  "Intel PRO/100 M Network Controller" },
    149      1.37  drochner 	{ PCI_PRODUCT_INTEL_82801EB_LAN,
    150      1.37  drochner 	  "Intel 82801EB/ER (ICH5) Network Controller" },
    151      1.41       riz 	{ PCI_PRODUCT_INTEL_82801FB_LAN,
    152      1.41       riz 	  "Intel 82562EZ (ICH6)" },
    153      1.42      cube 	{ PCI_PRODUCT_INTEL_82801G_LAN,
    154      1.42      cube 	  "Intel 82801GB/GR (ICH7) Network Controller" },
    155      1.55  hamajima 	{ PCI_PRODUCT_INTEL_82801GB_LAN,
    156      1.55  hamajima 	  "Intel 82801GB 10/100 Network Controller" },
    157       1.5   thorpej 	{ 0,
    158       1.5   thorpej 	  NULL },
    159       1.5   thorpej };
    160       1.5   thorpej 
    161      1.15   thorpej static const struct fxp_pci_product *
    162      1.15   thorpej fxp_pci_lookup(const struct pci_attach_args *pa)
    163       1.5   thorpej {
    164       1.5   thorpej 	const struct fxp_pci_product *fpp;
    165       1.5   thorpej 
    166       1.5   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    167       1.5   thorpej 		return (NULL);
    168       1.5   thorpej 
    169       1.5   thorpej 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
    170       1.5   thorpej 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
    171       1.5   thorpej 			return (fpp);
    172       1.5   thorpej 
    173       1.5   thorpej 	return (NULL);
    174       1.5   thorpej }
    175       1.5   thorpej 
    176      1.39   thorpej static int
    177      1.60     joerg fxp_pci_match(device_t parent, cfdata_t match, void *aux)
    178       1.1   thorpej {
    179       1.1   thorpej 	struct pci_attach_args *pa = aux;
    180       1.1   thorpej 
    181       1.5   thorpej 	if (fxp_pci_lookup(pa) != NULL)
    182       1.1   thorpej 		return (1);
    183       1.1   thorpej 
    184       1.1   thorpej 	return (0);
    185       1.1   thorpej }
    186       1.1   thorpej 
    187       1.6     jhawk /*
    188      1.54  degroote  * On resume : (XXX it is necessary with new pmf framework ?)
    189       1.6     jhawk  * Restore PCI configuration registers that may have been clobbered.
    190       1.6     jhawk  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
    191       1.6     jhawk  * ethernet, after an APM suspend/resume, as well as after an ACPI
    192       1.6     jhawk  * D3->D0 transition.  We call this function from a power hook after
    193       1.6     jhawk  * APM resume events, as well as after the ACPI D3->D0 transition.
    194       1.6     jhawk  */
    195       1.6     jhawk static void
    196      1.39   thorpej fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
    197       1.6     jhawk {
    198       1.6     jhawk 	pcireg_t reg;
    199       1.6     jhawk 
    200       1.6     jhawk #if 0
    201       1.6     jhawk 	/*
    202       1.6     jhawk 	 * Check to see if the command register is blank -- if so, then
    203       1.6     jhawk 	 * we'll assume that all the clobberable-registers have been
    204       1.6     jhawk 	 * clobbered.
    205       1.6     jhawk 	 */
    206       1.6     jhawk 
    207       1.6     jhawk 	/*
    208       1.6     jhawk 	 * In general, the above metric is accurate. Unfortunately,
    209       1.6     jhawk 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
    210       1.6     jhawk 	 * code should take note of hibernation events and execute
    211       1.6     jhawk 	 * a hibernation wakeup hook, but at present a hibernation wake
    212       1.6     jhawk 	 * is indistinguishable from a suspend wake.
    213       1.6     jhawk 	 */
    214       1.6     jhawk 
    215       1.6     jhawk 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
    216       1.6     jhawk 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
    217       1.6     jhawk 		return;
    218      1.10     jhawk #else
    219      1.10     jhawk 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
    220       1.6     jhawk #endif
    221       1.6     jhawk 
    222       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    223       1.6     jhawk 	    PCI_COMMAND_STATUS_REG,
    224       1.6     jhawk 	    (reg & 0xffff0000) |
    225       1.6     jhawk 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
    226       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
    227       1.6     jhawk 	    psc->psc_regs[PCI_BHLC_REG>>2]);
    228       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
    229       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
    230       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
    231       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
    232       1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
    233       1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
    234       1.6     jhawk }
    235       1.6     jhawk 
    236      1.54  degroote static bool
    237      1.73    dyoung fxp_pci_resume(device_t dv, const pmf_qual_t *qual)
    238       1.6     jhawk {
    239      1.54  degroote 	struct fxp_pci_softc *psc = device_private(dv);
    240      1.54  degroote 	fxp_pci_confreg_restore(psc);
    241       1.6     jhawk 
    242      1.54  degroote 	return true;
    243       1.6     jhawk }
    244       1.6     jhawk 
    245      1.74    dyoung static int
    246      1.74    dyoung fxp_pci_detach(device_t self, int flags)
    247      1.74    dyoung {
    248      1.74    dyoung 	struct fxp_pci_softc *psc = device_private(self);
    249      1.74    dyoung 	struct fxp_softc *sc = &psc->psc_fxp;
    250      1.74    dyoung 	int error;
    251      1.74    dyoung 
    252      1.74    dyoung 	/* Finish off the attach. */
    253      1.74    dyoung 	if ((error = fxp_detach(sc, flags)) != 0)
    254      1.74    dyoung 		return error;
    255      1.74    dyoung 
    256      1.74    dyoung 	pmf_device_deregister(self);
    257      1.74    dyoung 
    258      1.74    dyoung 	pci_intr_disestablish(psc->psc_pc, sc->sc_ih);
    259      1.74    dyoung 
    260      1.74    dyoung 	bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_size);
    261      1.74    dyoung 
    262      1.74    dyoung 	return 0;
    263      1.74    dyoung }
    264      1.74    dyoung 
    265      1.39   thorpej static void
    266      1.57    dyoung fxp_pci_attach(device_t parent, device_t self, void *aux)
    267       1.1   thorpej {
    268      1.57    dyoung 	struct fxp_pci_softc *psc = device_private(self);
    269      1.57    dyoung 	struct fxp_softc *sc = &psc->psc_fxp;
    270  1.74.2.1    jruoho 	const struct pci_attach_args *pa = aux;
    271       1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    272       1.1   thorpej 	pci_intr_handle_t ih;
    273       1.5   thorpej 	const struct fxp_pci_product *fpp;
    274      1.69   tsutsui 	const char *chipname = NULL;
    275       1.1   thorpej 	const char *intrstr = NULL;
    276       1.1   thorpej 	bus_space_tag_t iot, memt;
    277       1.1   thorpej 	bus_space_handle_t ioh, memh;
    278       1.1   thorpej 	int ioh_valid, memh_valid;
    279       1.1   thorpej 	bus_addr_t addr;
    280       1.1   thorpej 	int flags;
    281      1.45  christos 	int error;
    282       1.1   thorpej 
    283      1.60     joerg 	sc->sc_dev = self;
    284      1.60     joerg 
    285      1.31   thorpej 	aprint_naive(": Ethernet controller\n");
    286      1.31   thorpej 
    287       1.1   thorpej 	/*
    288       1.1   thorpej 	 * Map control/status registers.
    289       1.1   thorpej 	 */
    290       1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
    291       1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    292       1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    293       1.1   thorpej 
    294       1.1   thorpej 	/*
    295       1.1   thorpej 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
    296       1.1   thorpej 	 *
    297       1.1   thorpej 	 *	Prefetchable
    298       1.1   thorpej 	 *
    299       1.1   thorpej 	 *	Set to one if there are no side effects on reads, the
    300       1.1   thorpej 	 *	device returns all bytes regardless of the byte enables,
    301       1.1   thorpej 	 *	and host bridges can merge processor writes into this
    302       1.1   thorpej 	 *	range without causing errors.  Bit must be set to zero
    303       1.1   thorpej 	 *	otherwise.
    304       1.1   thorpej 	 *
    305       1.1   thorpej 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
    306       1.1   thorpej 	 * in errors on systems which will do merged reads and writes.
    307       1.1   thorpej 	 * These errors manifest themselves as all-bits-set when reading
    308       1.1   thorpej 	 * from the EEPROM or other < 4 byte registers.
    309       1.1   thorpej 	 *
    310       1.1   thorpej 	 * We must work around this problem by always forcing the mapping
    311       1.1   thorpej 	 * for memory space to be uncacheable.  On systems which cannot
    312       1.1   thorpej 	 * create an uncacheable mapping (because the firmware mapped it
    313       1.1   thorpej 	 * into only cacheable/prefetchable space due to the "prefetchable"
    314       1.1   thorpej 	 * bit), we can fall back onto i/o mapped access.
    315       1.1   thorpej 	 */
    316       1.1   thorpej 	memh_valid = 0;
    317       1.1   thorpej 	memt = pa->pa_memt;
    318  1.74.2.1    jruoho 	if (((pa->pa_flags & PCI_FLAGS_MEM_OKAY) != 0) &&
    319       1.1   thorpej 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
    320       1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
    321      1.74    dyoung 	    &addr, &sc->sc_size, &flags) == 0) {
    322       1.4  drochner 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    323      1.74    dyoung 		if (bus_space_map(memt, addr, sc->sc_size, flags, &memh) == 0)
    324       1.1   thorpej 			memh_valid = 1;
    325       1.1   thorpej 	}
    326       1.1   thorpej 
    327       1.1   thorpej 	if (memh_valid) {
    328       1.1   thorpej 		sc->sc_st = memt;
    329       1.1   thorpej 		sc->sc_sh = memh;
    330       1.1   thorpej 	} else if (ioh_valid) {
    331       1.1   thorpej 		sc->sc_st = iot;
    332       1.1   thorpej 		sc->sc_sh = ioh;
    333       1.1   thorpej 	} else {
    334      1.31   thorpej 		aprint_error(": unable to map device registers\n");
    335       1.1   thorpej 		return;
    336       1.1   thorpej 	}
    337       1.1   thorpej 
    338       1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    339       1.1   thorpej 
    340       1.5   thorpej 	fpp = fxp_pci_lookup(pa);
    341       1.5   thorpej 	if (fpp == NULL) {
    342       1.5   thorpej 		printf("\n");
    343       1.5   thorpej 		panic("fxp_pci_attach: impossible");
    344       1.5   thorpej 	}
    345       1.5   thorpej 
    346      1.15   thorpej 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    347      1.13   thorpej 
    348      1.15   thorpej 	switch (fpp->fpp_prodid) {
    349      1.15   thorpej 	case PCI_PRODUCT_INTEL_82557:
    350      1.15   thorpej 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
    351      1.15   thorpej 
    352      1.16   thorpej 		if (sc->sc_rev >= FXP_REV_82558_A4) {
    353      1.15   thorpej 			chipname = "i82558 Ethernet";
    354      1.61       mrg 			sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
    355      1.16   thorpej 			/*
    356      1.16   thorpej 			 * Enable the MWI command for memory writes.
    357      1.16   thorpej 			 */
    358      1.16   thorpej 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    359      1.16   thorpej 				sc->sc_flags |= FXPF_MWI;
    360      1.16   thorpej 		}
    361      1.67   tsutsui 		if (sc->sc_rev >= FXP_REV_82559_A0) {
    362      1.15   thorpej 			chipname = "i82559 Ethernet";
    363      1.65   tsutsui 			sc->sc_flags |= FXPF_82559_RXCSUM;
    364      1.67   tsutsui 		}
    365      1.15   thorpej 		if (sc->sc_rev >= FXP_REV_82559S_A)
    366      1.15   thorpej 			chipname = "i82559S Ethernet";
    367      1.61       mrg 		if (sc->sc_rev >= FXP_REV_82550) {
    368      1.15   thorpej 			chipname = "i82550 Ethernet";
    369      1.65   tsutsui 			sc->sc_flags &= ~FXPF_82559_RXCSUM;
    370      1.62       mrg 			sc->sc_flags |= FXPF_EXT_RFA;
    371      1.61       mrg 		}
    372      1.69   tsutsui 		if (sc->sc_rev >= FXP_REV_82551)
    373      1.69   tsutsui 			chipname = "i82551 Ethernet";
    374      1.22   thorpej 
    375      1.22   thorpej 		/*
    376      1.22   thorpej 		 * Mark all i82559 and i82550 revisions as having
    377      1.22   thorpej 		 * the "resume bug".  See i82557.c for details.
    378      1.22   thorpej 		 */
    379      1.22   thorpej 		if (sc->sc_rev >= FXP_REV_82559_A0)
    380      1.22   thorpej 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    381      1.15   thorpej 
    382      1.31   thorpej 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
    383      1.15   thorpej 		    fpp->fpp_name, sc->sc_rev);
    384      1.15   thorpej 		break;
    385      1.15   thorpej 
    386      1.68   tsutsui 	case PCI_PRODUCT_INTEL_82559ER:
    387      1.68   tsutsui 		sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
    388      1.68   tsutsui 
    389      1.68   tsutsui 		/*
    390      1.69   tsutsui 		 * i82559ER/82551ER don't support RX hardware checksumming
    391      1.68   tsutsui 		 * even though it has a newer revision number than 82559_A0.
    392      1.68   tsutsui 		 */
    393      1.68   tsutsui 
    394      1.68   tsutsui 		/* All i82559 have the "resume bug". */
    395      1.68   tsutsui 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    396      1.68   tsutsui 
    397      1.68   tsutsui 		/* Enable the MWI command for memory writes. */
    398      1.68   tsutsui 		if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    399      1.68   tsutsui 			sc->sc_flags |= FXPF_MWI;
    400      1.68   tsutsui 
    401      1.69   tsutsui 		if (sc->sc_rev >= FXP_REV_82551)
    402      1.69   tsutsui 			chipname = "Intel i82551ER Ethernet";
    403      1.69   tsutsui 
    404      1.69   tsutsui 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
    405      1.69   tsutsui 		    fpp->fpp_name, sc->sc_rev);
    406      1.68   tsutsui 		break;
    407      1.68   tsutsui 
    408      1.15   thorpej 	case PCI_PRODUCT_INTEL_82801BA_LAN:
    409      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
    410      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
    411      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
    412      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
    413      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
    414      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
    415      1.15   thorpej 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
    416      1.15   thorpej 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
    417      1.15   thorpej 		/*
    418      1.61       mrg 		 * The ICH-2 and ICH-3 have the "resume bug".
    419      1.15   thorpej 		 */
    420      1.13   thorpej 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    421      1.62       mrg 		/* FALLTHROUGH */
    422      1.24   msaitoh 
    423      1.38    briggs 	default:
    424      1.36  jdolecek 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    425      1.62       mrg 		if (sc->sc_rev >= FXP_REV_82558_A4)
    426      1.62       mrg 			sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
    427      1.65   tsutsui 		if (sc->sc_rev >= FXP_REV_82559_A0)
    428      1.65   tsutsui 			sc->sc_flags |= FXPF_82559_RXCSUM;
    429      1.62       mrg 
    430      1.15   thorpej 		break;
    431      1.15   thorpej 	}
    432       1.1   thorpej 
    433       1.1   thorpej 	/* Make sure bus-mastering is enabled. */
    434       1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    435       1.1   thorpej 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    436       1.1   thorpej 	    PCI_COMMAND_MASTER_ENABLE);
    437       1.1   thorpej 
    438       1.6     jhawk   	/*
    439       1.6     jhawk 	 * Under some circumstances (such as APM suspend/resume
    440       1.6     jhawk 	 * cycles, and across ACPI power state changes), the
    441       1.6     jhawk 	 * i82257-family can lose the contents of critical PCI
    442       1.6     jhawk 	 * configuration registers, causing the card to be
    443       1.6     jhawk 	 * non-responsive and useless.  This occurs on the Sony VAIO
    444       1.6     jhawk 	 * Z505-series, among others.  Preserve them here so they can
    445       1.6     jhawk 	 * be later restored (by fxp_pci_confreg_restore()).
    446       1.6     jhawk 	 */
    447       1.6     jhawk 	psc->psc_pc = pc;
    448       1.6     jhawk 	psc->psc_tag = pa->pa_tag;
    449       1.6     jhawk 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
    450       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    451       1.6     jhawk 	psc->psc_regs[PCI_BHLC_REG>>2] =
    452       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
    453       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
    454       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
    455       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
    456       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
    457       1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
    458       1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
    459       1.6     jhawk 
    460      1.45  christos 	/* power up chip */
    461      1.57    dyoung 	switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
    462      1.45  christos 	    pci_activate_null))) {
    463      1.45  christos 	case EOPNOTSUPP:
    464      1.45  christos 		break;
    465      1.45  christos 	case 0:
    466      1.19   thorpej 		sc->sc_enable = fxp_pci_enable;
    467      1.74    dyoung 		sc->sc_disable = NULL;
    468      1.45  christos 		break;
    469      1.45  christos 	default:
    470      1.60     joerg 		aprint_error_dev(self, "cannot activate %d\n", error);
    471      1.45  christos 		return;
    472      1.45  christos 	}
    473      1.19   thorpej 
    474       1.6     jhawk 	/* Restore PCI configuration registers. */
    475       1.6     jhawk 	fxp_pci_confreg_restore(psc);
    476       1.6     jhawk 
    477      1.19   thorpej 	sc->sc_enabled = 1;
    478      1.19   thorpej 
    479       1.1   thorpej 	/*
    480       1.1   thorpej 	 * Map and establish our interrupt.
    481       1.1   thorpej 	 */
    482      1.12  sommerfe 	if (pci_intr_map(pa, &ih)) {
    483      1.60     joerg 		aprint_error_dev(self, "couldn't map interrupt\n");
    484       1.1   thorpej 		return;
    485       1.1   thorpej 	}
    486       1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    487       1.8     jhawk 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
    488       1.8     jhawk 	if (sc->sc_ih == NULL) {
    489      1.60     joerg 		aprint_error_dev(self, "couldn't establish interrupt");
    490       1.1   thorpej 		if (intrstr != NULL)
    491      1.71     njoly 			aprint_error(" at %s", intrstr);
    492      1.71     njoly 		aprint_error("\n");
    493       1.1   thorpej 		return;
    494       1.1   thorpej 	}
    495      1.60     joerg 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    496       1.1   thorpej 
    497       1.1   thorpej 	/* Finish off the attach. */
    498       1.1   thorpej 	fxp_attach(sc);
    499      1.19   thorpej 	if (sc->sc_disable != NULL)
    500      1.19   thorpej 		fxp_disable(sc);
    501       1.6     jhawk 
    502       1.6     jhawk 	/* Add a suspend hook to restore PCI config state */
    503      1.70   tsutsui 	if (pmf_device_register(self, NULL, fxp_pci_resume))
    504      1.70   tsutsui 		pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
    505      1.70   tsutsui 	else
    506      1.54  degroote 		aprint_error_dev(self, "couldn't establish power handler\n");
    507      1.19   thorpej }
    508      1.19   thorpej 
    509      1.39   thorpej static int
    510      1.19   thorpej fxp_pci_enable(struct fxp_softc *sc)
    511      1.19   thorpej {
    512      1.19   thorpej 	struct fxp_pci_softc *psc = (void *) sc;
    513      1.19   thorpej 
    514      1.19   thorpej #if 0
    515      1.60     joerg 	printf("%s: going to power state D0\n", device_xname(self));
    516      1.19   thorpej #endif
    517      1.19   thorpej 
    518      1.19   thorpej 	/* Now restore the configuration registers. */
    519      1.19   thorpej 	fxp_pci_confreg_restore(psc);
    520      1.19   thorpej 
    521      1.19   thorpej 	return (0);
    522      1.19   thorpej }
    523