Home | History | Annotate | Line # | Download | only in pci
if_fxp_pci.c revision 1.8.4.4
      1  1.8.4.4        he /*	$NetBSD: if_fxp_pci.c,v 1.8.4.4 2002/06/06 19:42:42 he Exp $	*/
      2      1.1   thorpej 
      3      1.1   thorpej /*-
      4  1.8.4.4        he  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
      5      1.1   thorpej  * All rights reserved.
      6      1.1   thorpej  *
      7      1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9      1.1   thorpej  * NASA Ames Research Center.
     10      1.1   thorpej  *
     11      1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12      1.1   thorpej  * modification, are permitted provided that the following conditions
     13      1.1   thorpej  * are met:
     14      1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15      1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16      1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17      1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18      1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19      1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20      1.1   thorpej  *    must display the following acknowledgement:
     21      1.1   thorpej  *	This product includes software developed by the NetBSD
     22      1.1   thorpej  *	Foundation, Inc. and its contributors.
     23      1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25      1.1   thorpej  *    from this software without specific prior written permission.
     26      1.1   thorpej  *
     27      1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28      1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29      1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30      1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31      1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32      1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33      1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34      1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35      1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36      1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37      1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38      1.1   thorpej  */
     39      1.1   thorpej 
     40      1.1   thorpej /*
     41      1.1   thorpej  * PCI bus front-end for the Intel i82557 fast Ethernet controller
     42      1.1   thorpej  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
     43      1.1   thorpej  */
     44      1.1   thorpej 
     45      1.1   thorpej #include "rnd.h"
     46      1.1   thorpej 
     47      1.1   thorpej #include <sys/param.h>
     48      1.1   thorpej #include <sys/systm.h>
     49      1.1   thorpej #include <sys/mbuf.h>
     50      1.1   thorpej #include <sys/malloc.h>
     51      1.1   thorpej #include <sys/kernel.h>
     52      1.1   thorpej #include <sys/socket.h>
     53      1.1   thorpej #include <sys/ioctl.h>
     54      1.1   thorpej #include <sys/errno.h>
     55      1.1   thorpej #include <sys/device.h>
     56      1.1   thorpej 
     57      1.1   thorpej #if NRND > 0
     58      1.1   thorpej #include <sys/rnd.h>
     59      1.1   thorpej #endif
     60      1.3   thorpej 
     61      1.3   thorpej #include <machine/endian.h>
     62      1.1   thorpej 
     63      1.1   thorpej #include <net/if.h>
     64      1.1   thorpej #include <net/if_dl.h>
     65      1.1   thorpej #include <net/if_media.h>
     66      1.1   thorpej #include <net/if_ether.h>
     67      1.1   thorpej 
     68      1.1   thorpej #include <machine/bus.h>
     69      1.1   thorpej #include <machine/intr.h>
     70      1.1   thorpej 
     71      1.1   thorpej #include <dev/mii/miivar.h>
     72      1.1   thorpej 
     73      1.1   thorpej #include <dev/ic/i82557reg.h>
     74      1.1   thorpej #include <dev/ic/i82557var.h>
     75      1.1   thorpej 
     76      1.1   thorpej #include <dev/pci/pcivar.h>
     77      1.1   thorpej #include <dev/pci/pcireg.h>
     78      1.1   thorpej #include <dev/pci/pcidevs.h>
     79      1.1   thorpej 
     80      1.7     jhawk struct fxp_pci_softc {
     81      1.7     jhawk 	struct fxp_softc psc_fxp;
     82      1.7     jhawk 
     83      1.7     jhawk 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     84      1.7     jhawk 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
     85      1.7     jhawk 	pcitag_t psc_tag;		/* pci register tag */
     86      1.7     jhawk 	void *psc_powerhook;		/* power hook */
     87  1.8.4.3        tv 
     88  1.8.4.3        tv 	int psc_pwrmgmt_csr_reg;	/* ACPI power management register */
     89  1.8.4.3        tv 	pcireg_t psc_pwrmgmt_csr;	/* ...and the contents at D0 */
     90      1.7     jhawk };
     91      1.6     jhawk 
     92      1.1   thorpej int	fxp_pci_match __P((struct device *, struct cfdata *, void *));
     93      1.1   thorpej void	fxp_pci_attach __P((struct device *, struct device *, void *));
     94      1.1   thorpej 
     95  1.8.4.3        tv int	fxp_pci_enable __P((struct fxp_softc *));
     96  1.8.4.3        tv void	fxp_pci_disable __P((struct fxp_softc *));
     97  1.8.4.3        tv 
     98      1.6     jhawk static void	fxp_pci_confreg_restore __P((struct fxp_pci_softc *psc));
     99      1.6     jhawk static void	fxp_pci_power __P((int why, void *arg));
    100      1.6     jhawk 
    101      1.1   thorpej struct cfattach fxp_pci_ca = {
    102      1.6     jhawk 	sizeof(struct fxp_pci_softc), fxp_pci_match, fxp_pci_attach
    103      1.1   thorpej };
    104      1.1   thorpej 
    105      1.5   thorpej const struct fxp_pci_product {
    106      1.5   thorpej 	u_int32_t	fpp_prodid;	/* PCI product ID */
    107      1.5   thorpej 	const char	*fpp_name;	/* device name */
    108      1.5   thorpej } fxp_pci_products[] = {
    109      1.5   thorpej 	{ PCI_PRODUCT_INTEL_82557,
    110      1.5   thorpej 	  "Intel i82557 Ethernet" },
    111  1.8.4.1     jhawk 	{ PCI_PRODUCT_INTEL_82559ER,
    112  1.8.4.1     jhawk 	  "Intel i82559ER Ethernet" },
    113      1.5   thorpej 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
    114      1.5   thorpej 	  "Intel InBusiness Ethernet" },
    115  1.8.4.2        he 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
    116  1.8.4.2        he 	  "Intel i82562 Ethernet" },
    117  1.8.4.4        he 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
    118  1.8.4.4        he 	  "Intel PRO/100 VE Network Controller" },
    119  1.8.4.4        he 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
    120  1.8.4.4        he 	  "Intel PRO/100 VE Network Controller" },
    121      1.5   thorpej 	{ 0,
    122      1.5   thorpej 	  NULL },
    123      1.5   thorpej };
    124      1.5   thorpej 
    125  1.8.4.4        he static const struct fxp_pci_product *
    126  1.8.4.4        he fxp_pci_lookup(const struct pci_attach_args *pa)
    127      1.5   thorpej {
    128      1.5   thorpej 	const struct fxp_pci_product *fpp;
    129      1.5   thorpej 
    130      1.5   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    131      1.5   thorpej 		return (NULL);
    132      1.5   thorpej 
    133      1.5   thorpej 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
    134      1.5   thorpej 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
    135      1.5   thorpej 			return (fpp);
    136      1.5   thorpej 
    137      1.5   thorpej 	return (NULL);
    138      1.5   thorpej }
    139      1.5   thorpej 
    140      1.1   thorpej int
    141      1.1   thorpej fxp_pci_match(parent, match, aux)
    142      1.1   thorpej 	struct device *parent;
    143      1.1   thorpej 	struct cfdata *match;
    144      1.1   thorpej 	void *aux;
    145      1.1   thorpej {
    146      1.1   thorpej 	struct pci_attach_args *pa = aux;
    147      1.1   thorpej 
    148      1.5   thorpej 	if (fxp_pci_lookup(pa) != NULL)
    149      1.1   thorpej 		return (1);
    150      1.1   thorpej 
    151      1.1   thorpej 	return (0);
    152      1.1   thorpej }
    153      1.1   thorpej 
    154      1.6     jhawk /*
    155      1.6     jhawk  * Restore PCI configuration registers that may have been clobbered.
    156      1.6     jhawk  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
    157      1.6     jhawk  * ethernet, after an APM suspend/resume, as well as after an ACPI
    158      1.6     jhawk  * D3->D0 transition.  We call this function from a power hook after
    159      1.6     jhawk  * APM resume events, as well as after the ACPI D3->D0 transition.
    160      1.6     jhawk  */
    161      1.6     jhawk static void
    162      1.6     jhawk fxp_pci_confreg_restore(psc)
    163      1.6     jhawk         struct fxp_pci_softc *psc;
    164      1.6     jhawk {
    165      1.6     jhawk 	pcireg_t reg;
    166      1.6     jhawk 
    167      1.6     jhawk #if 0
    168      1.6     jhawk 	/*
    169      1.6     jhawk 	 * Check to see if the command register is blank -- if so, then
    170      1.6     jhawk 	 * we'll assume that all the clobberable-registers have been
    171      1.6     jhawk 	 * clobbered.
    172      1.6     jhawk 	 */
    173      1.6     jhawk 
    174      1.6     jhawk 	/*
    175      1.6     jhawk 	 * In general, the above metric is accurate. Unfortunately,
    176      1.6     jhawk 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
    177      1.6     jhawk 	 * code should take note of hibernation events and execute
    178      1.6     jhawk 	 * a hibernation wakeup hook, but at present a hibernation wake
    179      1.6     jhawk 	 * is indistinguishable from a suspend wake.
    180      1.6     jhawk 	 */
    181      1.6     jhawk 
    182      1.6     jhawk 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
    183      1.6     jhawk 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
    184      1.6     jhawk 		return;
    185  1.8.4.1     jhawk #else
    186  1.8.4.1     jhawk 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
    187      1.6     jhawk #endif
    188      1.6     jhawk 
    189      1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    190      1.6     jhawk 	    PCI_COMMAND_STATUS_REG,
    191      1.6     jhawk 	    (reg & 0xffff0000) |
    192      1.6     jhawk 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
    193      1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
    194      1.6     jhawk 	    psc->psc_regs[PCI_BHLC_REG>>2]);
    195      1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
    196      1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
    197      1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
    198      1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
    199      1.6     jhawk 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
    200      1.6     jhawk 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
    201      1.6     jhawk }
    202      1.6     jhawk 
    203      1.6     jhawk 
    204      1.6     jhawk /*
    205      1.6     jhawk  * Power handler routine. Called when the system is transitioning into/out
    206      1.6     jhawk  * of power save modes. We restore the (bashed) PCI configuration registers
    207      1.6     jhawk  * on a resume.
    208      1.6     jhawk  */
    209      1.6     jhawk static void
    210      1.6     jhawk fxp_pci_power(why, arg)
    211      1.6     jhawk 	int why;
    212      1.6     jhawk 	void *arg;
    213      1.6     jhawk {
    214      1.6     jhawk 	struct fxp_pci_softc *psc = arg;
    215      1.6     jhawk 
    216      1.6     jhawk 	if (why == PWR_RESUME)
    217      1.6     jhawk 		fxp_pci_confreg_restore(psc);
    218      1.6     jhawk }
    219      1.6     jhawk 
    220      1.1   thorpej void
    221      1.1   thorpej fxp_pci_attach(parent, self, aux)
    222      1.1   thorpej 	struct device *parent, *self;
    223      1.1   thorpej 	void *aux;
    224      1.1   thorpej {
    225      1.6     jhawk 	struct fxp_pci_softc *psc = (struct fxp_pci_softc *)self;
    226      1.1   thorpej 	struct fxp_softc *sc = (struct fxp_softc *)self;
    227      1.1   thorpej 	struct pci_attach_args *pa = aux;
    228      1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    229      1.1   thorpej 	pci_intr_handle_t ih;
    230      1.5   thorpej 	const struct fxp_pci_product *fpp;
    231      1.1   thorpej 	const char *intrstr = NULL;
    232      1.1   thorpej 	bus_space_tag_t iot, memt;
    233      1.1   thorpej 	bus_space_handle_t ioh, memh;
    234      1.1   thorpej 	int ioh_valid, memh_valid;
    235      1.1   thorpej 	bus_addr_t addr;
    236      1.1   thorpej 	bus_size_t size;
    237      1.1   thorpej 	int flags;
    238  1.8.4.3        tv  	int pci_pwrmgmt_cap_reg;
    239      1.1   thorpej 
    240      1.1   thorpej 	/*
    241      1.1   thorpej 	 * Map control/status registers.
    242      1.1   thorpej 	 */
    243      1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
    244      1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    245      1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    246      1.1   thorpej 
    247      1.1   thorpej 	/*
    248      1.1   thorpej 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
    249      1.1   thorpej 	 *
    250      1.1   thorpej 	 *	Prefetchable
    251      1.1   thorpej 	 *
    252      1.1   thorpej 	 *	Set to one if there are no side effects on reads, the
    253      1.1   thorpej 	 *	device returns all bytes regardless of the byte enables,
    254      1.1   thorpej 	 *	and host bridges can merge processor writes into this
    255      1.1   thorpej 	 *	range without causing errors.  Bit must be set to zero
    256      1.1   thorpej 	 *	otherwise.
    257      1.1   thorpej 	 *
    258      1.1   thorpej 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
    259      1.1   thorpej 	 * in errors on systems which will do merged reads and writes.
    260      1.1   thorpej 	 * These errors manifest themselves as all-bits-set when reading
    261      1.1   thorpej 	 * from the EEPROM or other < 4 byte registers.
    262      1.1   thorpej 	 *
    263      1.1   thorpej 	 * We must work around this problem by always forcing the mapping
    264      1.1   thorpej 	 * for memory space to be uncacheable.  On systems which cannot
    265      1.1   thorpej 	 * create an uncacheable mapping (because the firmware mapped it
    266      1.1   thorpej 	 * into only cacheable/prefetchable space due to the "prefetchable"
    267      1.1   thorpej 	 * bit), we can fall back onto i/o mapped access.
    268      1.1   thorpej 	 */
    269      1.1   thorpej 	memh_valid = 0;
    270      1.1   thorpej 	memt = pa->pa_memt;
    271      1.1   thorpej 	if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
    272      1.1   thorpej 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
    273      1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
    274      1.1   thorpej 	    &addr, &size, &flags) == 0) {
    275      1.4  drochner 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    276      1.1   thorpej 		if (bus_space_map(memt, addr, size, flags, &memh) == 0)
    277      1.1   thorpej 			memh_valid = 1;
    278      1.1   thorpej 	}
    279      1.1   thorpej 
    280      1.1   thorpej 	if (memh_valid) {
    281      1.1   thorpej 		sc->sc_st = memt;
    282      1.1   thorpej 		sc->sc_sh = memh;
    283      1.1   thorpej 	} else if (ioh_valid) {
    284      1.1   thorpej 		sc->sc_st = iot;
    285      1.1   thorpej 		sc->sc_sh = ioh;
    286      1.1   thorpej 	} else {
    287      1.1   thorpej 		printf(": unable to map device registers\n");
    288      1.1   thorpej 		return;
    289      1.1   thorpej 	}
    290      1.1   thorpej 
    291      1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    292      1.1   thorpej 
    293      1.5   thorpej 	fpp = fxp_pci_lookup(pa);
    294      1.5   thorpej 	if (fpp == NULL) {
    295      1.5   thorpej 		printf("\n");
    296      1.5   thorpej 		panic("fxp_pci_attach: impossible");
    297      1.5   thorpej 	}
    298      1.5   thorpej 
    299  1.8.4.4        he 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    300  1.8.4.4        he 
    301  1.8.4.4        he 	switch (fpp->fpp_prodid) {
    302  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82557:
    303  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82559ER:
    304  1.8.4.4        he 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
    305  1.8.4.4        he 	    {
    306  1.8.4.4        he 		const char *chipname = NULL;
    307  1.8.4.4        he 
    308  1.8.4.4        he 		if (sc->sc_rev >= FXP_REV_82558_A4) {
    309  1.8.4.4        he 			chipname = "i82558 Ethernet";
    310  1.8.4.4        he 			/*
    311  1.8.4.4        he 			 * Enable the MWI command for memory writes.
    312  1.8.4.4        he 			 */
    313  1.8.4.4        he 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    314  1.8.4.4        he 				sc->sc_flags |= FXPF_MWI;
    315  1.8.4.4        he 		}
    316  1.8.4.4        he 		if (sc->sc_rev >= FXP_REV_82559_A0)
    317  1.8.4.4        he 			chipname = "i82559 Ethernet";
    318  1.8.4.4        he 		if (sc->sc_rev >= FXP_REV_82559S_A)
    319  1.8.4.4        he 			chipname = "i82559S Ethernet";
    320  1.8.4.4        he 		if (sc->sc_rev >= FXP_REV_82550)
    321  1.8.4.4        he 			chipname = "i82550 Ethernet";
    322  1.8.4.4        he 
    323  1.8.4.4        he 		/*
    324  1.8.4.4        he 		 * Mark all i82559 and i82550 revisions as having
    325  1.8.4.4        he 		 * the "resume bug".  See i82557.c for details.
    326  1.8.4.4        he 		 */
    327  1.8.4.4        he 		if (sc->sc_rev >= FXP_REV_82559_A0)
    328  1.8.4.4        he 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    329  1.8.4.4        he 
    330  1.8.4.4        he 		printf(": %s, rev %d\n", chipname != NULL ? chipname :
    331  1.8.4.4        he 		    fpp->fpp_name, sc->sc_rev);
    332  1.8.4.4        he 		break;
    333  1.8.4.4        he 	    }
    334  1.8.4.4        he 
    335  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82801BA_LAN:
    336  1.8.4.4        he 		printf(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    337  1.8.4.4        he 
    338  1.8.4.4        he 		/*
    339  1.8.4.4        he 		 * The 82801BA Ethernet has a bug which requires us to send a
    340  1.8.4.4        he 		 * NOP before a CU_RESUME if we're in 10baseT mode.
    341  1.8.4.4        he 		 */
    342  1.8.4.4        he 		if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
    343  1.8.4.4        he 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    344  1.8.4.4        he 		break;
    345  1.8.4.4        he 
    346  1.8.4.4        he 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
    347  1.8.4.4        he 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
    348  1.8.4.4        he 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
    349  1.8.4.4        he 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
    350  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
    351  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
    352  1.8.4.4        he 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
    353  1.8.4.4        he 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
    354  1.8.4.4        he 		printf(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    355  1.8.4.4        he 
    356  1.8.4.4        he 		/*
    357  1.8.4.4        he 		 * ICH3 chips apparently have problems with the enhanced
    358  1.8.4.4        he 		 * features, so just treat them as an i82557.  It also
    359  1.8.4.4        he 		 * has the resume bug that the ICH2 has.
    360  1.8.4.4        he 		 */
    361  1.8.4.4        he 		sc->sc_rev = 1;
    362  1.8.4.4        he 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    363  1.8.4.4        he 		break;
    364  1.8.4.4        he 	}
    365      1.1   thorpej 
    366      1.1   thorpej 	/* Make sure bus-mastering is enabled. */
    367      1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    368      1.1   thorpej 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    369      1.1   thorpej 	    PCI_COMMAND_MASTER_ENABLE);
    370      1.1   thorpej 
    371      1.6     jhawk   	/*
    372      1.6     jhawk 	 * Under some circumstances (such as APM suspend/resume
    373      1.6     jhawk 	 * cycles, and across ACPI power state changes), the
    374      1.6     jhawk 	 * i82257-family can lose the contents of critical PCI
    375      1.6     jhawk 	 * configuration registers, causing the card to be
    376      1.6     jhawk 	 * non-responsive and useless.  This occurs on the Sony VAIO
    377      1.6     jhawk 	 * Z505-series, among others.  Preserve them here so they can
    378      1.6     jhawk 	 * be later restored (by fxp_pci_confreg_restore()).
    379      1.6     jhawk 	 */
    380      1.6     jhawk 	psc->psc_pc = pc;
    381      1.6     jhawk 	psc->psc_tag = pa->pa_tag;
    382      1.6     jhawk 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
    383      1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    384      1.6     jhawk 	psc->psc_regs[PCI_BHLC_REG>>2] =
    385      1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
    386      1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
    387      1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
    388      1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
    389      1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
    390      1.6     jhawk 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
    391      1.6     jhawk 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
    392      1.6     jhawk 
    393      1.6     jhawk 	/*
    394      1.6     jhawk 	 * Work around BIOS ACPI bugs where the chip is inadvertantly
    395      1.6     jhawk 	 * left in ACPI D3 (lowest power state).  First confirm the device
    396      1.6     jhawk 	 * supports ACPI power management, then move it to the D0 (fully
    397      1.6     jhawk 	 * functional) state if it is not already there.
    398      1.6     jhawk 	 */
    399      1.6     jhawk 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    400      1.6     jhawk 	    &pci_pwrmgmt_cap_reg, 0)) {
    401      1.6     jhawk 		pcireg_t reg;
    402      1.6     jhawk 
    403  1.8.4.3        tv 		sc->sc_enable = fxp_pci_enable;
    404  1.8.4.3        tv 		sc->sc_disable = fxp_pci_disable;
    405  1.8.4.3        tv 
    406  1.8.4.3        tv 		psc->psc_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
    407  1.8.4.3        tv 		reg = pci_conf_read(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg);
    408  1.8.4.3        tv 		psc->psc_pwrmgmt_csr = (reg & ~PCI_PMCSR_STATE_MASK) |
    409  1.8.4.3        tv 		    PCI_PMCSR_STATE_D0;
    410  1.8.4.3        tv 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0)
    411  1.8.4.3        tv 			pci_conf_write(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg,
    412  1.8.4.3        tv 			    psc->psc_pwrmgmt_csr);
    413      1.6     jhawk 	}
    414      1.6     jhawk 	/* Restore PCI configuration registers. */
    415      1.6     jhawk 	fxp_pci_confreg_restore(psc);
    416      1.6     jhawk 
    417  1.8.4.3        tv 	sc->sc_enabled = 1;
    418  1.8.4.3        tv 
    419      1.1   thorpej 	/*
    420      1.1   thorpej 	 * Map and establish our interrupt.
    421      1.1   thorpej 	 */
    422      1.1   thorpej 	if (pci_intr_map(pc, pa->pa_intrtag, pa->pa_intrpin,
    423      1.1   thorpej 	    pa->pa_intrline, &ih)) {
    424      1.1   thorpej 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    425      1.1   thorpej 		return;
    426      1.1   thorpej 	}
    427      1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    428      1.8     jhawk 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
    429      1.8     jhawk 	if (sc->sc_ih == NULL) {
    430      1.1   thorpej 		printf("%s: couldn't establish interrupt",
    431      1.1   thorpej 		    sc->sc_dev.dv_xname);
    432      1.1   thorpej 		if (intrstr != NULL)
    433      1.1   thorpej 			printf(" at %s", intrstr);
    434      1.1   thorpej 		printf("\n");
    435      1.1   thorpej 		return;
    436      1.1   thorpej 	}
    437      1.1   thorpej 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    438      1.1   thorpej 
    439      1.1   thorpej 	/* Finish off the attach. */
    440      1.1   thorpej 	fxp_attach(sc);
    441  1.8.4.3        tv 	if (sc->sc_disable != NULL)
    442  1.8.4.3        tv 		fxp_disable(sc);
    443      1.6     jhawk 
    444      1.6     jhawk 	/* Add a suspend hook to restore PCI config state */
    445      1.6     jhawk 	psc->psc_powerhook = powerhook_establish(fxp_pci_power, psc);
    446      1.6     jhawk 	if (psc->psc_powerhook == NULL)
    447      1.6     jhawk 		printf ("%s: WARNING: unable to establish pci power hook\n",
    448      1.6     jhawk 		    sc->sc_dev.dv_xname);
    449  1.8.4.3        tv }
    450  1.8.4.3        tv 
    451  1.8.4.3        tv int
    452  1.8.4.3        tv fxp_pci_enable(struct fxp_softc *sc)
    453  1.8.4.3        tv {
    454  1.8.4.3        tv 	struct fxp_pci_softc *psc = (void *) sc;
    455  1.8.4.3        tv 
    456  1.8.4.3        tv #if 0
    457  1.8.4.3        tv 	printf("%s: going to power state D0\n", sc->sc_dev.dv_xname);
    458  1.8.4.3        tv #endif
    459  1.8.4.3        tv 
    460  1.8.4.3        tv 	/* Bring the device into D0 power state. */
    461  1.8.4.3        tv 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    462  1.8.4.3        tv 	    psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
    463  1.8.4.3        tv 
    464  1.8.4.3        tv 	/* Now restore the configuration registers. */
    465  1.8.4.3        tv 	fxp_pci_confreg_restore(psc);
    466  1.8.4.3        tv 
    467  1.8.4.3        tv 	return (0);
    468  1.8.4.3        tv }
    469  1.8.4.3        tv 
    470  1.8.4.3        tv void
    471  1.8.4.3        tv fxp_pci_disable(struct fxp_softc *sc)
    472  1.8.4.3        tv {
    473  1.8.4.3        tv 	struct fxp_pci_softc *psc = (void *) sc;
    474  1.8.4.3        tv 
    475  1.8.4.3        tv #if 0
    476  1.8.4.3        tv 	printf("%s: going to power state D3\n", sc->sc_dev.dv_xname);
    477  1.8.4.3        tv #endif
    478  1.8.4.3        tv 
    479  1.8.4.3        tv 	/* Put the device into D3 state. */
    480  1.8.4.3        tv 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    481  1.8.4.3        tv 	    psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
    482  1.8.4.3        tv 	    ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
    483      1.1   thorpej }
    484