if_fxp_pci.c revision 1.81 1 1.81 christos /* $NetBSD: if_fxp_pci.c,v 1.81 2014/03/29 19:28:24 christos Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.15 thorpej * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * PCI bus front-end for the Intel i82557 fast Ethernet controller
35 1.1 thorpej * driver. Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
36 1.1 thorpej */
37 1.21 lukem
38 1.21 lukem #include <sys/cdefs.h>
39 1.81 christos __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.81 2014/03/29 19:28:24 christos Exp $");
40 1.1 thorpej
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/mbuf.h>
44 1.1 thorpej #include <sys/malloc.h>
45 1.1 thorpej #include <sys/kernel.h>
46 1.1 thorpej #include <sys/socket.h>
47 1.1 thorpej #include <sys/ioctl.h>
48 1.1 thorpej #include <sys/errno.h>
49 1.1 thorpej #include <sys/device.h>
50 1.1 thorpej
51 1.1 thorpej #include <sys/rnd.h>
52 1.3 thorpej
53 1.3 thorpej #include <machine/endian.h>
54 1.1 thorpej
55 1.1 thorpej #include <net/if.h>
56 1.1 thorpej #include <net/if_dl.h>
57 1.1 thorpej #include <net/if_media.h>
58 1.1 thorpej #include <net/if_ether.h>
59 1.1 thorpej
60 1.53 ad #include <sys/bus.h>
61 1.53 ad #include <sys/intr.h>
62 1.1 thorpej
63 1.1 thorpej #include <dev/mii/miivar.h>
64 1.1 thorpej
65 1.1 thorpej #include <dev/ic/i82557reg.h>
66 1.1 thorpej #include <dev/ic/i82557var.h>
67 1.1 thorpej
68 1.1 thorpej #include <dev/pci/pcivar.h>
69 1.1 thorpej #include <dev/pci/pcireg.h>
70 1.1 thorpej #include <dev/pci/pcidevs.h>
71 1.1 thorpej
72 1.7 jhawk struct fxp_pci_softc {
73 1.7 jhawk struct fxp_softc psc_fxp;
74 1.7 jhawk
75 1.7 jhawk pci_chipset_tag_t psc_pc; /* pci chipset tag */
76 1.7 jhawk pcireg_t psc_regs[0x20>>2]; /* saved PCI config regs (sparse) */
77 1.7 jhawk pcitag_t psc_tag; /* pci register tag */
78 1.19 thorpej
79 1.46 jmcneill struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
80 1.7 jhawk };
81 1.6 jhawk
82 1.60 joerg static int fxp_pci_match(device_t, cfdata_t, void *);
83 1.60 joerg static void fxp_pci_attach(device_t, device_t, void *);
84 1.74 dyoung static int fxp_pci_detach(device_t, int);
85 1.1 thorpej
86 1.39 thorpej static int fxp_pci_enable(struct fxp_softc *);
87 1.19 thorpej
88 1.54 degroote static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
89 1.73 dyoung static bool fxp_pci_resume(device_t dv, const pmf_qual_t *);
90 1.6 jhawk
91 1.74 dyoung CFATTACH_DECL3_NEW(fxp_pci, sizeof(struct fxp_pci_softc),
92 1.74 dyoung fxp_pci_match, fxp_pci_attach, fxp_pci_detach, NULL, NULL,
93 1.74 dyoung null_childdetached, DVF_DETACH_SHUTDOWN);
94 1.1 thorpej
95 1.36 jdolecek static const struct fxp_pci_product {
96 1.66 tsutsui uint32_t fpp_prodid; /* PCI product ID */
97 1.5 thorpej const char *fpp_name; /* device name */
98 1.5 thorpej } fxp_pci_products[] = {
99 1.76 msaitoh { PCI_PRODUCT_INTEL_82552,
100 1.76 msaitoh "Intel i82552 10/100 Network Connection" },
101 1.77 msaitoh { PCI_PRODUCT_INTEL_8255X,
102 1.77 msaitoh "Intel i8255x Ethernet" },
103 1.9 mycroft { PCI_PRODUCT_INTEL_82559ER,
104 1.9 mycroft "Intel i82559ER Ethernet" },
105 1.5 thorpej { PCI_PRODUCT_INTEL_IN_BUSINESS,
106 1.5 thorpej "Intel InBusiness Ethernet" },
107 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100,
108 1.76 msaitoh "Intel PRO/100 Ethernet" },
109 1.20 itojun { PCI_PRODUCT_INTEL_PRO_100_VE_0,
110 1.20 itojun "Intel PRO/100 VE Network Controller" },
111 1.20 itojun { PCI_PRODUCT_INTEL_PRO_100_VE_1,
112 1.20 itojun "Intel PRO/100 VE Network Controller" },
113 1.23 cjs { PCI_PRODUCT_INTEL_PRO_100_VE_2,
114 1.23 cjs "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
115 1.23 cjs { PCI_PRODUCT_INTEL_PRO_100_VE_3,
116 1.23 cjs "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
117 1.23 cjs { PCI_PRODUCT_INTEL_PRO_100_VE_4,
118 1.23 cjs "Intel PRO/100 VE (MOB) Network Controller" },
119 1.44 christos { PCI_PRODUCT_INTEL_PRO_100_VE_5,
120 1.44 christos "Intel PRO/100 VE (LOM) Network Controller" },
121 1.47 oster { PCI_PRODUCT_INTEL_PRO_100_VE_6,
122 1.47 oster "Intel PRO/100 VE Network Controller" },
123 1.49 cube { PCI_PRODUCT_INTEL_PRO_100_VE_7,
124 1.49 cube "Intel PRO/100 VE Network Controller" },
125 1.52 enami { PCI_PRODUCT_INTEL_PRO_100_VE_8,
126 1.52 enami "Intel PRO/100 VE Network Controller" },
127 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VE_9,
128 1.76 msaitoh "Intel PRO/100 VE Network Controller" },
129 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VE_10,
130 1.76 msaitoh "Intel PRO/100 VE Network Controller" },
131 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VE_11,
132 1.76 msaitoh "Intel PRO/100 VE Network Controller" },
133 1.25 abs { PCI_PRODUCT_INTEL_PRO_100_VM_0,
134 1.25 abs "Intel PRO/100 VM Network Controller" },
135 1.25 abs { PCI_PRODUCT_INTEL_PRO_100_VM_1,
136 1.25 abs "Intel PRO/100 VM Network Controller" },
137 1.25 abs { PCI_PRODUCT_INTEL_PRO_100_VM_2,
138 1.25 abs "Intel PRO/100 VM Network Controller" },
139 1.33 jdolecek { PCI_PRODUCT_INTEL_PRO_100_VM_3,
140 1.33 jdolecek "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
141 1.33 jdolecek { PCI_PRODUCT_INTEL_PRO_100_VM_4,
142 1.33 jdolecek "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
143 1.35 nonaka { PCI_PRODUCT_INTEL_PRO_100_VM_5,
144 1.35 nonaka "Intel PRO/100 VM (MOB) Network Controller" },
145 1.34 bouyer { PCI_PRODUCT_INTEL_PRO_100_VM_6,
146 1.36 jdolecek "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
147 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_7,
148 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
149 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_8,
150 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
151 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_9,
152 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
153 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_10,
154 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
155 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_11,
156 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
157 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_12,
158 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
159 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_13,
160 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
161 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_14,
162 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
163 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_15,
164 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
165 1.76 msaitoh { PCI_PRODUCT_INTEL_PRO_100_VM_16,
166 1.76 msaitoh "Intel PRO/100 VM Network Connection" },
167 1.32 grant { PCI_PRODUCT_INTEL_PRO_100_M,
168 1.32 grant "Intel PRO/100 M Network Controller" },
169 1.76 msaitoh { PCI_PRODUCT_INTEL_82801BA_LAN,
170 1.76 msaitoh "Intel i82562 Ethernet" },
171 1.76 msaitoh { PCI_PRODUCT_INTEL_82801E_LAN_1,
172 1.76 msaitoh "Intel i82801E Ethernet" },
173 1.76 msaitoh { PCI_PRODUCT_INTEL_82801E_LAN_2,
174 1.76 msaitoh "Intel i82801E Ethernet" },
175 1.37 drochner { PCI_PRODUCT_INTEL_82801EB_LAN,
176 1.37 drochner "Intel 82801EB/ER (ICH5) Network Controller" },
177 1.41 riz { PCI_PRODUCT_INTEL_82801FB_LAN,
178 1.76 msaitoh "Intel i82801FB LAN Controller" },
179 1.76 msaitoh { PCI_PRODUCT_INTEL_82801FB_LAN_2,
180 1.76 msaitoh "Intel i82801FB LAN Controller" },
181 1.42 cube { PCI_PRODUCT_INTEL_82801G_LAN,
182 1.42 cube "Intel 82801GB/GR (ICH7) Network Controller" },
183 1.55 hamajima { PCI_PRODUCT_INTEL_82801GB_LAN,
184 1.55 hamajima "Intel 82801GB 10/100 Network Controller" },
185 1.5 thorpej { 0,
186 1.5 thorpej NULL },
187 1.5 thorpej };
188 1.5 thorpej
189 1.15 thorpej static const struct fxp_pci_product *
190 1.15 thorpej fxp_pci_lookup(const struct pci_attach_args *pa)
191 1.5 thorpej {
192 1.5 thorpej const struct fxp_pci_product *fpp;
193 1.5 thorpej
194 1.5 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
195 1.5 thorpej return (NULL);
196 1.5 thorpej
197 1.5 thorpej for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
198 1.5 thorpej if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
199 1.5 thorpej return (fpp);
200 1.5 thorpej
201 1.5 thorpej return (NULL);
202 1.5 thorpej }
203 1.5 thorpej
204 1.39 thorpej static int
205 1.60 joerg fxp_pci_match(device_t parent, cfdata_t match, void *aux)
206 1.1 thorpej {
207 1.1 thorpej struct pci_attach_args *pa = aux;
208 1.1 thorpej
209 1.5 thorpej if (fxp_pci_lookup(pa) != NULL)
210 1.1 thorpej return (1);
211 1.1 thorpej
212 1.1 thorpej return (0);
213 1.1 thorpej }
214 1.1 thorpej
215 1.6 jhawk /*
216 1.80 christos * On resume : (XXX it is necessary with new pmf framework ?)
217 1.6 jhawk * Restore PCI configuration registers that may have been clobbered.
218 1.6 jhawk * This is necessary due to bugs on the Sony VAIO Z505-series on-board
219 1.6 jhawk * ethernet, after an APM suspend/resume, as well as after an ACPI
220 1.6 jhawk * D3->D0 transition. We call this function from a power hook after
221 1.6 jhawk * APM resume events, as well as after the ACPI D3->D0 transition.
222 1.6 jhawk */
223 1.6 jhawk static void
224 1.39 thorpej fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
225 1.6 jhawk {
226 1.6 jhawk pcireg_t reg;
227 1.6 jhawk
228 1.6 jhawk #if 0
229 1.6 jhawk /*
230 1.6 jhawk * Check to see if the command register is blank -- if so, then
231 1.6 jhawk * we'll assume that all the clobberable-registers have been
232 1.6 jhawk * clobbered.
233 1.6 jhawk */
234 1.6 jhawk
235 1.6 jhawk /*
236 1.6 jhawk * In general, the above metric is accurate. Unfortunately,
237 1.6 jhawk * it is inaccurate across a hibernation. Ideally APM/ACPI
238 1.6 jhawk * code should take note of hibernation events and execute
239 1.6 jhawk * a hibernation wakeup hook, but at present a hibernation wake
240 1.6 jhawk * is indistinguishable from a suspend wake.
241 1.6 jhawk */
242 1.6 jhawk
243 1.6 jhawk if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
244 1.6 jhawk PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
245 1.6 jhawk return;
246 1.10 jhawk #else
247 1.10 jhawk reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
248 1.6 jhawk #endif
249 1.6 jhawk
250 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag,
251 1.6 jhawk PCI_COMMAND_STATUS_REG,
252 1.6 jhawk (reg & 0xffff0000) |
253 1.6 jhawk (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
254 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
255 1.6 jhawk psc->psc_regs[PCI_BHLC_REG>>2]);
256 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
257 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
258 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
259 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
260 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
261 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
262 1.6 jhawk }
263 1.6 jhawk
264 1.54 degroote static bool
265 1.73 dyoung fxp_pci_resume(device_t dv, const pmf_qual_t *qual)
266 1.6 jhawk {
267 1.54 degroote struct fxp_pci_softc *psc = device_private(dv);
268 1.54 degroote fxp_pci_confreg_restore(psc);
269 1.6 jhawk
270 1.54 degroote return true;
271 1.6 jhawk }
272 1.6 jhawk
273 1.74 dyoung static int
274 1.74 dyoung fxp_pci_detach(device_t self, int flags)
275 1.74 dyoung {
276 1.74 dyoung struct fxp_pci_softc *psc = device_private(self);
277 1.74 dyoung struct fxp_softc *sc = &psc->psc_fxp;
278 1.74 dyoung int error;
279 1.74 dyoung
280 1.74 dyoung /* Finish off the attach. */
281 1.74 dyoung if ((error = fxp_detach(sc, flags)) != 0)
282 1.74 dyoung return error;
283 1.74 dyoung
284 1.74 dyoung pmf_device_deregister(self);
285 1.74 dyoung
286 1.74 dyoung pci_intr_disestablish(psc->psc_pc, sc->sc_ih);
287 1.74 dyoung
288 1.74 dyoung bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_size);
289 1.74 dyoung
290 1.74 dyoung return 0;
291 1.74 dyoung }
292 1.74 dyoung
293 1.39 thorpej static void
294 1.57 dyoung fxp_pci_attach(device_t parent, device_t self, void *aux)
295 1.1 thorpej {
296 1.57 dyoung struct fxp_pci_softc *psc = device_private(self);
297 1.57 dyoung struct fxp_softc *sc = &psc->psc_fxp;
298 1.75 dyoung const struct pci_attach_args *pa = aux;
299 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
300 1.1 thorpej pci_intr_handle_t ih;
301 1.5 thorpej const struct fxp_pci_product *fpp;
302 1.69 tsutsui const char *chipname = NULL;
303 1.1 thorpej const char *intrstr = NULL;
304 1.1 thorpej bus_space_tag_t iot, memt;
305 1.1 thorpej bus_space_handle_t ioh, memh;
306 1.1 thorpej int ioh_valid, memh_valid;
307 1.1 thorpej bus_addr_t addr;
308 1.1 thorpej int flags;
309 1.45 christos int error;
310 1.81 christos char intrbuf[PCI_INTRSTR_LEN];
311 1.1 thorpej
312 1.60 joerg sc->sc_dev = self;
313 1.60 joerg
314 1.1 thorpej /*
315 1.1 thorpej * Map control/status registers.
316 1.1 thorpej */
317 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
318 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
319 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
320 1.1 thorpej
321 1.1 thorpej /*
322 1.1 thorpej * Version 2.1 of the PCI spec, page 196, "Address Maps":
323 1.1 thorpej *
324 1.1 thorpej * Prefetchable
325 1.1 thorpej *
326 1.1 thorpej * Set to one if there are no side effects on reads, the
327 1.1 thorpej * device returns all bytes regardless of the byte enables,
328 1.1 thorpej * and host bridges can merge processor writes into this
329 1.1 thorpej * range without causing errors. Bit must be set to zero
330 1.1 thorpej * otherwise.
331 1.1 thorpej *
332 1.1 thorpej * The 82557 incorrectly sets the "prefetchable" bit, resulting
333 1.1 thorpej * in errors on systems which will do merged reads and writes.
334 1.1 thorpej * These errors manifest themselves as all-bits-set when reading
335 1.1 thorpej * from the EEPROM or other < 4 byte registers.
336 1.1 thorpej *
337 1.1 thorpej * We must work around this problem by always forcing the mapping
338 1.1 thorpej * for memory space to be uncacheable. On systems which cannot
339 1.1 thorpej * create an uncacheable mapping (because the firmware mapped it
340 1.1 thorpej * into only cacheable/prefetchable space due to the "prefetchable"
341 1.1 thorpej * bit), we can fall back onto i/o mapped access.
342 1.1 thorpej */
343 1.1 thorpej memh_valid = 0;
344 1.1 thorpej memt = pa->pa_memt;
345 1.75 dyoung if (((pa->pa_flags & PCI_FLAGS_MEM_OKAY) != 0) &&
346 1.1 thorpej pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
347 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
348 1.74 dyoung &addr, &sc->sc_size, &flags) == 0) {
349 1.4 drochner flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
350 1.74 dyoung if (bus_space_map(memt, addr, sc->sc_size, flags, &memh) == 0)
351 1.1 thorpej memh_valid = 1;
352 1.1 thorpej }
353 1.1 thorpej
354 1.1 thorpej if (memh_valid) {
355 1.1 thorpej sc->sc_st = memt;
356 1.1 thorpej sc->sc_sh = memh;
357 1.1 thorpej } else if (ioh_valid) {
358 1.1 thorpej sc->sc_st = iot;
359 1.1 thorpej sc->sc_sh = ioh;
360 1.1 thorpej } else {
361 1.31 thorpej aprint_error(": unable to map device registers\n");
362 1.1 thorpej return;
363 1.1 thorpej }
364 1.1 thorpej
365 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
366 1.1 thorpej
367 1.5 thorpej fpp = fxp_pci_lookup(pa);
368 1.5 thorpej if (fpp == NULL) {
369 1.5 thorpej printf("\n");
370 1.5 thorpej panic("fxp_pci_attach: impossible");
371 1.5 thorpej }
372 1.5 thorpej
373 1.15 thorpej sc->sc_rev = PCI_REVISION(pa->pa_class);
374 1.13 thorpej
375 1.15 thorpej switch (fpp->fpp_prodid) {
376 1.77 msaitoh case PCI_PRODUCT_INTEL_8255X:
377 1.15 thorpej case PCI_PRODUCT_INTEL_IN_BUSINESS:
378 1.15 thorpej
379 1.16 thorpej if (sc->sc_rev >= FXP_REV_82558_A4) {
380 1.15 thorpej chipname = "i82558 Ethernet";
381 1.61 mrg sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
382 1.16 thorpej /*
383 1.16 thorpej * Enable the MWI command for memory writes.
384 1.16 thorpej */
385 1.16 thorpej if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
386 1.16 thorpej sc->sc_flags |= FXPF_MWI;
387 1.16 thorpej }
388 1.67 tsutsui if (sc->sc_rev >= FXP_REV_82559_A0) {
389 1.15 thorpej chipname = "i82559 Ethernet";
390 1.65 tsutsui sc->sc_flags |= FXPF_82559_RXCSUM;
391 1.67 tsutsui }
392 1.15 thorpej if (sc->sc_rev >= FXP_REV_82559S_A)
393 1.15 thorpej chipname = "i82559S Ethernet";
394 1.61 mrg if (sc->sc_rev >= FXP_REV_82550) {
395 1.15 thorpej chipname = "i82550 Ethernet";
396 1.65 tsutsui sc->sc_flags &= ~FXPF_82559_RXCSUM;
397 1.62 mrg sc->sc_flags |= FXPF_EXT_RFA;
398 1.61 mrg }
399 1.76 msaitoh if (sc->sc_rev >= FXP_REV_82551_E)
400 1.69 tsutsui chipname = "i82551 Ethernet";
401 1.22 thorpej
402 1.22 thorpej /*
403 1.22 thorpej * Mark all i82559 and i82550 revisions as having
404 1.22 thorpej * the "resume bug". See i82557.c for details.
405 1.22 thorpej */
406 1.22 thorpej if (sc->sc_rev >= FXP_REV_82559_A0)
407 1.22 thorpej sc->sc_flags |= FXPF_HAS_RESUME_BUG;
408 1.15 thorpej
409 1.15 thorpej break;
410 1.15 thorpej
411 1.68 tsutsui case PCI_PRODUCT_INTEL_82559ER:
412 1.68 tsutsui sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
413 1.68 tsutsui
414 1.68 tsutsui /*
415 1.69 tsutsui * i82559ER/82551ER don't support RX hardware checksumming
416 1.68 tsutsui * even though it has a newer revision number than 82559_A0.
417 1.68 tsutsui */
418 1.68 tsutsui
419 1.68 tsutsui /* All i82559 have the "resume bug". */
420 1.68 tsutsui sc->sc_flags |= FXPF_HAS_RESUME_BUG;
421 1.68 tsutsui
422 1.68 tsutsui /* Enable the MWI command for memory writes. */
423 1.68 tsutsui if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
424 1.68 tsutsui sc->sc_flags |= FXPF_MWI;
425 1.68 tsutsui
426 1.76 msaitoh if (sc->sc_rev >= FXP_REV_82551_E)
427 1.69 tsutsui chipname = "Intel i82551ER Ethernet";
428 1.69 tsutsui
429 1.68 tsutsui break;
430 1.68 tsutsui
431 1.15 thorpej case PCI_PRODUCT_INTEL_82801BA_LAN:
432 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VE_0:
433 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VE_1:
434 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_0:
435 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_1:
436 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
437 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
438 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
439 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_2:
440 1.15 thorpej /*
441 1.61 mrg * The ICH-2 and ICH-3 have the "resume bug".
442 1.15 thorpej */
443 1.13 thorpej sc->sc_flags |= FXPF_HAS_RESUME_BUG;
444 1.62 mrg /* FALLTHROUGH */
445 1.24 msaitoh
446 1.38 briggs default:
447 1.62 mrg if (sc->sc_rev >= FXP_REV_82558_A4)
448 1.62 mrg sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
449 1.65 tsutsui if (sc->sc_rev >= FXP_REV_82559_A0)
450 1.65 tsutsui sc->sc_flags |= FXPF_82559_RXCSUM;
451 1.62 mrg
452 1.15 thorpej break;
453 1.15 thorpej }
454 1.1 thorpej
455 1.78 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller",
456 1.78 drochner (chipname ? chipname : fpp->fpp_name), 1);
457 1.78 drochner
458 1.1 thorpej /* Make sure bus-mastering is enabled. */
459 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
460 1.1 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
461 1.1 thorpej PCI_COMMAND_MASTER_ENABLE);
462 1.1 thorpej
463 1.6 jhawk /*
464 1.6 jhawk * Under some circumstances (such as APM suspend/resume
465 1.6 jhawk * cycles, and across ACPI power state changes), the
466 1.6 jhawk * i82257-family can lose the contents of critical PCI
467 1.6 jhawk * configuration registers, causing the card to be
468 1.6 jhawk * non-responsive and useless. This occurs on the Sony VAIO
469 1.6 jhawk * Z505-series, among others. Preserve them here so they can
470 1.6 jhawk * be later restored (by fxp_pci_confreg_restore()).
471 1.6 jhawk */
472 1.6 jhawk psc->psc_pc = pc;
473 1.6 jhawk psc->psc_tag = pa->pa_tag;
474 1.6 jhawk psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
475 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
476 1.6 jhawk psc->psc_regs[PCI_BHLC_REG>>2] =
477 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
478 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
479 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
480 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
481 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
482 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
483 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
484 1.6 jhawk
485 1.45 christos /* power up chip */
486 1.57 dyoung switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
487 1.45 christos pci_activate_null))) {
488 1.45 christos case EOPNOTSUPP:
489 1.45 christos break;
490 1.80 christos case 0:
491 1.19 thorpej sc->sc_enable = fxp_pci_enable;
492 1.74 dyoung sc->sc_disable = NULL;
493 1.45 christos break;
494 1.45 christos default:
495 1.60 joerg aprint_error_dev(self, "cannot activate %d\n", error);
496 1.45 christos return;
497 1.45 christos }
498 1.19 thorpej
499 1.6 jhawk /* Restore PCI configuration registers. */
500 1.6 jhawk fxp_pci_confreg_restore(psc);
501 1.6 jhawk
502 1.19 thorpej sc->sc_enabled = 1;
503 1.19 thorpej
504 1.1 thorpej /*
505 1.1 thorpej * Map and establish our interrupt.
506 1.1 thorpej */
507 1.12 sommerfe if (pci_intr_map(pa, &ih)) {
508 1.60 joerg aprint_error_dev(self, "couldn't map interrupt\n");
509 1.1 thorpej return;
510 1.1 thorpej }
511 1.81 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
512 1.8 jhawk sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
513 1.8 jhawk if (sc->sc_ih == NULL) {
514 1.60 joerg aprint_error_dev(self, "couldn't establish interrupt");
515 1.1 thorpej if (intrstr != NULL)
516 1.71 njoly aprint_error(" at %s", intrstr);
517 1.71 njoly aprint_error("\n");
518 1.1 thorpej return;
519 1.1 thorpej }
520 1.60 joerg aprint_normal_dev(self, "interrupting at %s\n", intrstr);
521 1.1 thorpej
522 1.1 thorpej /* Finish off the attach. */
523 1.1 thorpej fxp_attach(sc);
524 1.19 thorpej if (sc->sc_disable != NULL)
525 1.19 thorpej fxp_disable(sc);
526 1.6 jhawk
527 1.6 jhawk /* Add a suspend hook to restore PCI config state */
528 1.70 tsutsui if (pmf_device_register(self, NULL, fxp_pci_resume))
529 1.70 tsutsui pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
530 1.70 tsutsui else
531 1.54 degroote aprint_error_dev(self, "couldn't establish power handler\n");
532 1.19 thorpej }
533 1.19 thorpej
534 1.39 thorpej static int
535 1.19 thorpej fxp_pci_enable(struct fxp_softc *sc)
536 1.19 thorpej {
537 1.19 thorpej struct fxp_pci_softc *psc = (void *) sc;
538 1.19 thorpej
539 1.19 thorpej #if 0
540 1.60 joerg printf("%s: going to power state D0\n", device_xname(self));
541 1.19 thorpej #endif
542 1.19 thorpej
543 1.19 thorpej /* Now restore the configuration registers. */
544 1.19 thorpej fxp_pci_confreg_restore(psc);
545 1.19 thorpej
546 1.19 thorpej return (0);
547 1.19 thorpej }
548