if_fxp_pci.c revision 1.87 1 1.87 thorpej /* $NetBSD: if_fxp_pci.c,v 1.87 2022/09/24 18:12:42 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.15 thorpej * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * PCI bus front-end for the Intel i82557 fast Ethernet controller
35 1.1 thorpej * driver. Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
36 1.1 thorpej */
37 1.21 lukem
38 1.21 lukem #include <sys/cdefs.h>
39 1.87 thorpej __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.87 2022/09/24 18:12:42 thorpej Exp $");
40 1.1 thorpej
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/mbuf.h>
44 1.1 thorpej #include <sys/kernel.h>
45 1.1 thorpej #include <sys/socket.h>
46 1.1 thorpej #include <sys/ioctl.h>
47 1.1 thorpej #include <sys/errno.h>
48 1.1 thorpej #include <sys/device.h>
49 1.1 thorpej
50 1.3 thorpej #include <machine/endian.h>
51 1.1 thorpej
52 1.1 thorpej #include <net/if.h>
53 1.1 thorpej #include <net/if_dl.h>
54 1.1 thorpej #include <net/if_media.h>
55 1.1 thorpej #include <net/if_ether.h>
56 1.1 thorpej
57 1.53 ad #include <sys/bus.h>
58 1.53 ad #include <sys/intr.h>
59 1.1 thorpej
60 1.1 thorpej #include <dev/mii/miivar.h>
61 1.1 thorpej
62 1.1 thorpej #include <dev/ic/i82557reg.h>
63 1.1 thorpej #include <dev/ic/i82557var.h>
64 1.1 thorpej
65 1.1 thorpej #include <dev/pci/pcivar.h>
66 1.1 thorpej #include <dev/pci/pcireg.h>
67 1.1 thorpej #include <dev/pci/pcidevs.h>
68 1.1 thorpej
69 1.7 jhawk struct fxp_pci_softc {
70 1.7 jhawk struct fxp_softc psc_fxp;
71 1.7 jhawk
72 1.7 jhawk pci_chipset_tag_t psc_pc; /* pci chipset tag */
73 1.7 jhawk pcireg_t psc_regs[0x20>>2]; /* saved PCI config regs (sparse) */
74 1.7 jhawk pcitag_t psc_tag; /* pci register tag */
75 1.19 thorpej
76 1.46 jmcneill struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
77 1.7 jhawk };
78 1.6 jhawk
79 1.60 joerg static int fxp_pci_match(device_t, cfdata_t, void *);
80 1.60 joerg static void fxp_pci_attach(device_t, device_t, void *);
81 1.74 dyoung static int fxp_pci_detach(device_t, int);
82 1.1 thorpej
83 1.39 thorpej static int fxp_pci_enable(struct fxp_softc *);
84 1.19 thorpej
85 1.54 degroote static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
86 1.73 dyoung static bool fxp_pci_resume(device_t dv, const pmf_qual_t *);
87 1.6 jhawk
88 1.74 dyoung CFATTACH_DECL3_NEW(fxp_pci, sizeof(struct fxp_pci_softc),
89 1.74 dyoung fxp_pci_match, fxp_pci_attach, fxp_pci_detach, NULL, NULL,
90 1.74 dyoung null_childdetached, DVF_DETACH_SHUTDOWN);
91 1.1 thorpej
92 1.86 thorpej static const struct device_compatible_entry compat_data[] = {
93 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82552),
94 1.86 thorpej .data = "Intel i82552 10/100 Network Connection" },
95 1.86 thorpej
96 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_8255X),
97 1.86 thorpej .data = "Intel i8255x Ethernet" },
98 1.86 thorpej
99 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82559ER),
100 1.86 thorpej .data = "Intel i82559ER Ethernet" },
101 1.86 thorpej
102 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_IN_BUSINESS),
103 1.86 thorpej .data = "Intel InBusiness Ethernet" },
104 1.86 thorpej
105 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100),
106 1.86 thorpej .data = "Intel PRO/100 Ethernet" },
107 1.86 thorpej
108 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_0),
109 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
110 1.86 thorpej
111 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_1),
112 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
113 1.86 thorpej
114 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_2),
115 1.86 thorpej .data = "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
116 1.86 thorpej
117 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_3),
118 1.86 thorpej .data = "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
119 1.86 thorpej
120 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_4),
121 1.86 thorpej .data = "Intel PRO/100 VE (MOB) Network Controller" },
122 1.86 thorpej
123 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_5),
124 1.86 thorpej .data = "Intel PRO/100 VE (LOM) Network Controller" },
125 1.86 thorpej
126 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_6),
127 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
128 1.86 thorpej
129 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_7),
130 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
131 1.86 thorpej
132 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_8),
133 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
134 1.86 thorpej
135 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_9),
136 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
137 1.86 thorpej
138 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_10),
139 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
140 1.86 thorpej
141 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VE_11),
142 1.86 thorpej .data = "Intel PRO/100 VE Network Controller" },
143 1.86 thorpej
144 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_0),
145 1.86 thorpej .data = "Intel PRO/100 VM Network Controller" },
146 1.86 thorpej
147 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_1),
148 1.86 thorpej .data = "Intel PRO/100 VM Network Controller" },
149 1.86 thorpej
150 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_2),
151 1.86 thorpej .data = "Intel PRO/100 VM Network Controller" },
152 1.86 thorpej
153 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_3),
154 1.86 thorpej .data = "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
155 1.86 thorpej
156 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_4),
157 1.86 thorpej .data = "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
158 1.86 thorpej
159 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_5),
160 1.86 thorpej .data = "Intel PRO/100 VM (MOB) Network Controller" },
161 1.86 thorpej
162 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_6),
163 1.86 thorpej .data = "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
164 1.86 thorpej
165 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_7),
166 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
167 1.86 thorpej
168 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_8),
169 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
170 1.86 thorpej
171 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_9),
172 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
173 1.86 thorpej
174 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_10),
175 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
176 1.86 thorpej
177 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_11),
178 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
179 1.86 thorpej
180 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_12),
181 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
182 1.86 thorpej
183 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_13),
184 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
185 1.86 thorpej
186 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_14),
187 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
188 1.86 thorpej
189 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_15),
190 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
191 1.86 thorpej
192 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_VM_16),
193 1.86 thorpej .data = "Intel PRO/100 VM Network Connection" },
194 1.86 thorpej
195 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_100_M),
196 1.86 thorpej .data = "Intel PRO/100 M Network Controller" },
197 1.86 thorpej
198 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LAN),
199 1.86 thorpej .data = "Intel i82562 Ethernet" },
200 1.86 thorpej
201 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801E_LAN_1),
202 1.86 thorpej .data = "Intel i82801E Ethernet" },
203 1.86 thorpej
204 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801E_LAN_2),
205 1.86 thorpej .data = "Intel i82801E Ethernet" },
206 1.86 thorpej
207 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LAN),
208 1.86 thorpej .data = "Intel 82801EB/ER (ICH5) Network Controller" },
209 1.86 thorpej
210 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LAN),
211 1.86 thorpej .data = "Intel i82801FB LAN Controller" },
212 1.5 thorpej
213 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LAN_2),
214 1.86 thorpej .data = "Intel i82801FB LAN Controller" },
215 1.5 thorpej
216 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LAN),
217 1.86 thorpej .data = "Intel 82801GB/GR (ICH7) Network Controller" },
218 1.5 thorpej
219 1.86 thorpej { .id = PCI_ID_CODE(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GB_LAN),
220 1.86 thorpej .data = "Intel 82801GB 10/100 Network Controller" },
221 1.5 thorpej
222 1.86 thorpej PCI_COMPAT_EOL
223 1.86 thorpej };
224 1.5 thorpej
225 1.39 thorpej static int
226 1.60 joerg fxp_pci_match(device_t parent, cfdata_t match, void *aux)
227 1.1 thorpej {
228 1.1 thorpej struct pci_attach_args *pa = aux;
229 1.1 thorpej
230 1.86 thorpej return pci_compatible_match(pa, compat_data);
231 1.1 thorpej }
232 1.1 thorpej
233 1.6 jhawk /*
234 1.80 christos * On resume : (XXX it is necessary with new pmf framework ?)
235 1.6 jhawk * Restore PCI configuration registers that may have been clobbered.
236 1.6 jhawk * This is necessary due to bugs on the Sony VAIO Z505-series on-board
237 1.6 jhawk * ethernet, after an APM suspend/resume, as well as after an ACPI
238 1.6 jhawk * D3->D0 transition. We call this function from a power hook after
239 1.6 jhawk * APM resume events, as well as after the ACPI D3->D0 transition.
240 1.6 jhawk */
241 1.6 jhawk static void
242 1.39 thorpej fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
243 1.6 jhawk {
244 1.6 jhawk pcireg_t reg;
245 1.6 jhawk
246 1.6 jhawk #if 0
247 1.6 jhawk /*
248 1.6 jhawk * Check to see if the command register is blank -- if so, then
249 1.6 jhawk * we'll assume that all the clobberable-registers have been
250 1.6 jhawk * clobbered.
251 1.6 jhawk */
252 1.6 jhawk
253 1.6 jhawk /*
254 1.6 jhawk * In general, the above metric is accurate. Unfortunately,
255 1.6 jhawk * it is inaccurate across a hibernation. Ideally APM/ACPI
256 1.6 jhawk * code should take note of hibernation events and execute
257 1.6 jhawk * a hibernation wakeup hook, but at present a hibernation wake
258 1.6 jhawk * is indistinguishable from a suspend wake.
259 1.6 jhawk */
260 1.6 jhawk
261 1.6 jhawk if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
262 1.6 jhawk PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
263 1.6 jhawk return;
264 1.10 jhawk #else
265 1.10 jhawk reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
266 1.6 jhawk #endif
267 1.6 jhawk
268 1.84 msaitoh pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG,
269 1.6 jhawk (reg & 0xffff0000) |
270 1.6 jhawk (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
271 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
272 1.6 jhawk psc->psc_regs[PCI_BHLC_REG>>2]);
273 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
274 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
275 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
276 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
277 1.6 jhawk pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
278 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
279 1.6 jhawk }
280 1.6 jhawk
281 1.54 degroote static bool
282 1.73 dyoung fxp_pci_resume(device_t dv, const pmf_qual_t *qual)
283 1.6 jhawk {
284 1.54 degroote struct fxp_pci_softc *psc = device_private(dv);
285 1.54 degroote fxp_pci_confreg_restore(psc);
286 1.6 jhawk
287 1.54 degroote return true;
288 1.6 jhawk }
289 1.6 jhawk
290 1.74 dyoung static int
291 1.74 dyoung fxp_pci_detach(device_t self, int flags)
292 1.74 dyoung {
293 1.74 dyoung struct fxp_pci_softc *psc = device_private(self);
294 1.74 dyoung struct fxp_softc *sc = &psc->psc_fxp;
295 1.74 dyoung int error;
296 1.74 dyoung
297 1.74 dyoung /* Finish off the attach. */
298 1.74 dyoung if ((error = fxp_detach(sc, flags)) != 0)
299 1.74 dyoung return error;
300 1.74 dyoung
301 1.74 dyoung pmf_device_deregister(self);
302 1.74 dyoung
303 1.74 dyoung pci_intr_disestablish(psc->psc_pc, sc->sc_ih);
304 1.74 dyoung
305 1.74 dyoung bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_size);
306 1.74 dyoung
307 1.74 dyoung return 0;
308 1.74 dyoung }
309 1.74 dyoung
310 1.39 thorpej static void
311 1.57 dyoung fxp_pci_attach(device_t parent, device_t self, void *aux)
312 1.1 thorpej {
313 1.57 dyoung struct fxp_pci_softc *psc = device_private(self);
314 1.57 dyoung struct fxp_softc *sc = &psc->psc_fxp;
315 1.75 dyoung const struct pci_attach_args *pa = aux;
316 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
317 1.1 thorpej pci_intr_handle_t ih;
318 1.86 thorpej const struct device_compatible_entry *dce;
319 1.69 tsutsui const char *chipname = NULL;
320 1.1 thorpej const char *intrstr = NULL;
321 1.1 thorpej bus_space_tag_t iot, memt;
322 1.1 thorpej bus_space_handle_t ioh, memh;
323 1.1 thorpej int ioh_valid, memh_valid;
324 1.1 thorpej bus_addr_t addr;
325 1.85 msaitoh pcireg_t csr;
326 1.1 thorpej int flags;
327 1.45 christos int error;
328 1.81 christos char intrbuf[PCI_INTRSTR_LEN];
329 1.1 thorpej
330 1.60 joerg sc->sc_dev = self;
331 1.60 joerg
332 1.1 thorpej /*
333 1.1 thorpej * Map control/status registers.
334 1.1 thorpej */
335 1.84 msaitoh ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA, PCI_MAPREG_TYPE_IO, 0,
336 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
337 1.1 thorpej
338 1.1 thorpej /*
339 1.1 thorpej * Version 2.1 of the PCI spec, page 196, "Address Maps":
340 1.1 thorpej *
341 1.1 thorpej * Prefetchable
342 1.1 thorpej *
343 1.1 thorpej * Set to one if there are no side effects on reads, the
344 1.1 thorpej * device returns all bytes regardless of the byte enables,
345 1.1 thorpej * and host bridges can merge processor writes into this
346 1.1 thorpej * range without causing errors. Bit must be set to zero
347 1.1 thorpej * otherwise.
348 1.1 thorpej *
349 1.1 thorpej * The 82557 incorrectly sets the "prefetchable" bit, resulting
350 1.1 thorpej * in errors on systems which will do merged reads and writes.
351 1.1 thorpej * These errors manifest themselves as all-bits-set when reading
352 1.1 thorpej * from the EEPROM or other < 4 byte registers.
353 1.1 thorpej *
354 1.1 thorpej * We must work around this problem by always forcing the mapping
355 1.1 thorpej * for memory space to be uncacheable. On systems which cannot
356 1.1 thorpej * create an uncacheable mapping (because the firmware mapped it
357 1.1 thorpej * into only cacheable/prefetchable space due to the "prefetchable"
358 1.1 thorpej * bit), we can fall back onto i/o mapped access.
359 1.1 thorpej */
360 1.1 thorpej memh_valid = 0;
361 1.1 thorpej memt = pa->pa_memt;
362 1.75 dyoung if (((pa->pa_flags & PCI_FLAGS_MEM_OKAY) != 0) &&
363 1.1 thorpej pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
364 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
365 1.74 dyoung &addr, &sc->sc_size, &flags) == 0) {
366 1.4 drochner flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
367 1.74 dyoung if (bus_space_map(memt, addr, sc->sc_size, flags, &memh) == 0)
368 1.1 thorpej memh_valid = 1;
369 1.1 thorpej }
370 1.1 thorpej
371 1.1 thorpej if (memh_valid) {
372 1.1 thorpej sc->sc_st = memt;
373 1.1 thorpej sc->sc_sh = memh;
374 1.85 msaitoh /*
375 1.85 msaitoh * Enable address decoding for memory range in case BIOS or
376 1.85 msaitoh * UEFI didn't set it.
377 1.85 msaitoh */
378 1.85 msaitoh csr = pci_conf_read(pa->pa_pc, pa->pa_tag,
379 1.85 msaitoh PCI_COMMAND_STATUS_REG);
380 1.85 msaitoh csr |= PCI_COMMAND_MEM_ENABLE;
381 1.85 msaitoh pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
382 1.85 msaitoh csr);
383 1.1 thorpej } else if (ioh_valid) {
384 1.1 thorpej sc->sc_st = iot;
385 1.1 thorpej sc->sc_sh = ioh;
386 1.1 thorpej } else {
387 1.31 thorpej aprint_error(": unable to map device registers\n");
388 1.1 thorpej return;
389 1.1 thorpej }
390 1.1 thorpej
391 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
392 1.1 thorpej
393 1.86 thorpej dce = pci_compatible_lookup(pa, compat_data);
394 1.86 thorpej KASSERT(dce != NULL);
395 1.5 thorpej
396 1.15 thorpej sc->sc_rev = PCI_REVISION(pa->pa_class);
397 1.13 thorpej
398 1.86 thorpej switch (PCI_PRODUCT(dce->id)) {
399 1.77 msaitoh case PCI_PRODUCT_INTEL_8255X:
400 1.15 thorpej case PCI_PRODUCT_INTEL_IN_BUSINESS:
401 1.15 thorpej
402 1.16 thorpej if (sc->sc_rev >= FXP_REV_82558_A4) {
403 1.15 thorpej chipname = "i82558 Ethernet";
404 1.61 mrg sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
405 1.16 thorpej /*
406 1.16 thorpej * Enable the MWI command for memory writes.
407 1.16 thorpej */
408 1.16 thorpej if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
409 1.16 thorpej sc->sc_flags |= FXPF_MWI;
410 1.16 thorpej }
411 1.67 tsutsui if (sc->sc_rev >= FXP_REV_82559_A0) {
412 1.15 thorpej chipname = "i82559 Ethernet";
413 1.65 tsutsui sc->sc_flags |= FXPF_82559_RXCSUM;
414 1.67 tsutsui }
415 1.15 thorpej if (sc->sc_rev >= FXP_REV_82559S_A)
416 1.15 thorpej chipname = "i82559S Ethernet";
417 1.61 mrg if (sc->sc_rev >= FXP_REV_82550) {
418 1.15 thorpej chipname = "i82550 Ethernet";
419 1.65 tsutsui sc->sc_flags &= ~FXPF_82559_RXCSUM;
420 1.62 mrg sc->sc_flags |= FXPF_EXT_RFA;
421 1.61 mrg }
422 1.76 msaitoh if (sc->sc_rev >= FXP_REV_82551_E)
423 1.69 tsutsui chipname = "i82551 Ethernet";
424 1.22 thorpej
425 1.22 thorpej /*
426 1.22 thorpej * Mark all i82559 and i82550 revisions as having
427 1.22 thorpej * the "resume bug". See i82557.c for details.
428 1.22 thorpej */
429 1.22 thorpej if (sc->sc_rev >= FXP_REV_82559_A0)
430 1.22 thorpej sc->sc_flags |= FXPF_HAS_RESUME_BUG;
431 1.15 thorpej
432 1.15 thorpej break;
433 1.15 thorpej
434 1.68 tsutsui case PCI_PRODUCT_INTEL_82559ER:
435 1.68 tsutsui sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
436 1.68 tsutsui
437 1.68 tsutsui /*
438 1.69 tsutsui * i82559ER/82551ER don't support RX hardware checksumming
439 1.68 tsutsui * even though it has a newer revision number than 82559_A0.
440 1.68 tsutsui */
441 1.68 tsutsui
442 1.68 tsutsui /* All i82559 have the "resume bug". */
443 1.68 tsutsui sc->sc_flags |= FXPF_HAS_RESUME_BUG;
444 1.68 tsutsui
445 1.68 tsutsui /* Enable the MWI command for memory writes. */
446 1.68 tsutsui if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
447 1.68 tsutsui sc->sc_flags |= FXPF_MWI;
448 1.68 tsutsui
449 1.76 msaitoh if (sc->sc_rev >= FXP_REV_82551_E)
450 1.69 tsutsui chipname = "Intel i82551ER Ethernet";
451 1.69 tsutsui
452 1.68 tsutsui break;
453 1.68 tsutsui
454 1.15 thorpej case PCI_PRODUCT_INTEL_82801BA_LAN:
455 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VE_0:
456 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VE_1:
457 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_0:
458 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_1:
459 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
460 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
461 1.15 thorpej case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
462 1.15 thorpej case PCI_PRODUCT_INTEL_PRO_100_VM_2:
463 1.15 thorpej /*
464 1.61 mrg * The ICH-2 and ICH-3 have the "resume bug".
465 1.15 thorpej */
466 1.13 thorpej sc->sc_flags |= FXPF_HAS_RESUME_BUG;
467 1.62 mrg /* FALLTHROUGH */
468 1.24 msaitoh
469 1.38 briggs default:
470 1.62 mrg if (sc->sc_rev >= FXP_REV_82558_A4)
471 1.62 mrg sc->sc_flags |= FXPF_FC|FXPF_EXT_TXCB;
472 1.65 tsutsui if (sc->sc_rev >= FXP_REV_82559_A0)
473 1.65 tsutsui sc->sc_flags |= FXPF_82559_RXCSUM;
474 1.62 mrg
475 1.15 thorpej break;
476 1.15 thorpej }
477 1.1 thorpej
478 1.78 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller",
479 1.86 thorpej (chipname != NULL ? chipname : dce->data), 1);
480 1.78 drochner
481 1.1 thorpej /* Make sure bus-mastering is enabled. */
482 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
483 1.1 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
484 1.1 thorpej PCI_COMMAND_MASTER_ENABLE);
485 1.1 thorpej
486 1.6 jhawk /*
487 1.6 jhawk * Under some circumstances (such as APM suspend/resume
488 1.6 jhawk * cycles, and across ACPI power state changes), the
489 1.6 jhawk * i82257-family can lose the contents of critical PCI
490 1.6 jhawk * configuration registers, causing the card to be
491 1.6 jhawk * non-responsive and useless. This occurs on the Sony VAIO
492 1.6 jhawk * Z505-series, among others. Preserve them here so they can
493 1.6 jhawk * be later restored (by fxp_pci_confreg_restore()).
494 1.6 jhawk */
495 1.6 jhawk psc->psc_pc = pc;
496 1.6 jhawk psc->psc_tag = pa->pa_tag;
497 1.6 jhawk psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
498 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
499 1.6 jhawk psc->psc_regs[PCI_BHLC_REG>>2] =
500 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
501 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
502 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
503 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
504 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
505 1.6 jhawk psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
506 1.6 jhawk pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
507 1.6 jhawk
508 1.45 christos /* power up chip */
509 1.57 dyoung switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
510 1.45 christos pci_activate_null))) {
511 1.45 christos case EOPNOTSUPP:
512 1.45 christos break;
513 1.80 christos case 0:
514 1.19 thorpej sc->sc_enable = fxp_pci_enable;
515 1.74 dyoung sc->sc_disable = NULL;
516 1.45 christos break;
517 1.45 christos default:
518 1.60 joerg aprint_error_dev(self, "cannot activate %d\n", error);
519 1.45 christos return;
520 1.45 christos }
521 1.19 thorpej
522 1.6 jhawk /* Restore PCI configuration registers. */
523 1.6 jhawk fxp_pci_confreg_restore(psc);
524 1.6 jhawk
525 1.19 thorpej sc->sc_enabled = 1;
526 1.19 thorpej
527 1.1 thorpej /*
528 1.1 thorpej * Map and establish our interrupt.
529 1.1 thorpej */
530 1.12 sommerfe if (pci_intr_map(pa, &ih)) {
531 1.60 joerg aprint_error_dev(self, "couldn't map interrupt\n");
532 1.1 thorpej return;
533 1.1 thorpej }
534 1.81 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
535 1.83 jdolecek sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, fxp_intr, sc,
536 1.83 jdolecek device_xname(self));
537 1.8 jhawk if (sc->sc_ih == NULL) {
538 1.60 joerg aprint_error_dev(self, "couldn't establish interrupt");
539 1.1 thorpej if (intrstr != NULL)
540 1.71 njoly aprint_error(" at %s", intrstr);
541 1.71 njoly aprint_error("\n");
542 1.1 thorpej return;
543 1.1 thorpej }
544 1.60 joerg aprint_normal_dev(self, "interrupting at %s\n", intrstr);
545 1.1 thorpej
546 1.1 thorpej /* Finish off the attach. */
547 1.1 thorpej fxp_attach(sc);
548 1.19 thorpej if (sc->sc_disable != NULL)
549 1.19 thorpej fxp_disable(sc);
550 1.6 jhawk
551 1.6 jhawk /* Add a suspend hook to restore PCI config state */
552 1.70 tsutsui if (pmf_device_register(self, NULL, fxp_pci_resume))
553 1.70 tsutsui pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
554 1.70 tsutsui else
555 1.54 degroote aprint_error_dev(self, "couldn't establish power handler\n");
556 1.19 thorpej }
557 1.19 thorpej
558 1.39 thorpej static int
559 1.19 thorpej fxp_pci_enable(struct fxp_softc *sc)
560 1.19 thorpej {
561 1.19 thorpej struct fxp_pci_softc *psc = (void *) sc;
562 1.19 thorpej
563 1.19 thorpej #if 0
564 1.60 joerg printf("%s: going to power state D0\n", device_xname(self));
565 1.19 thorpej #endif
566 1.19 thorpej
567 1.19 thorpej /* Now restore the configuration registers. */
568 1.19 thorpej fxp_pci_confreg_restore(psc);
569 1.19 thorpej
570 1.84 msaitoh return 0;
571 1.19 thorpej }
572