if_fxp_pci.c revision 1.25 1 /* $NetBSD: if_fxp_pci.c,v 1.25 2002/09/18 16:45:01 abs Exp $ */
2
3 /*-
4 * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * PCI bus front-end for the Intel i82557 fast Ethernet controller
42 * driver. Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
43 */
44
45 #include <sys/cdefs.h>
46 __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.25 2002/09/18 16:45:01 abs Exp $");
47
48 #include "rnd.h"
49
50 #include <sys/param.h>
51 #include <sys/systm.h>
52 #include <sys/mbuf.h>
53 #include <sys/malloc.h>
54 #include <sys/kernel.h>
55 #include <sys/socket.h>
56 #include <sys/ioctl.h>
57 #include <sys/errno.h>
58 #include <sys/device.h>
59
60 #if NRND > 0
61 #include <sys/rnd.h>
62 #endif
63
64 #include <machine/endian.h>
65
66 #include <net/if.h>
67 #include <net/if_dl.h>
68 #include <net/if_media.h>
69 #include <net/if_ether.h>
70
71 #include <machine/bus.h>
72 #include <machine/intr.h>
73
74 #include <dev/mii/miivar.h>
75
76 #include <dev/ic/i82557reg.h>
77 #include <dev/ic/i82557var.h>
78
79 #include <dev/pci/pcivar.h>
80 #include <dev/pci/pcireg.h>
81 #include <dev/pci/pcidevs.h>
82
83 struct fxp_pci_softc {
84 struct fxp_softc psc_fxp;
85
86 pci_chipset_tag_t psc_pc; /* pci chipset tag */
87 pcireg_t psc_regs[0x20>>2]; /* saved PCI config regs (sparse) */
88 pcitag_t psc_tag; /* pci register tag */
89 void *psc_powerhook; /* power hook */
90
91 int psc_pwrmgmt_csr_reg; /* ACPI power management register */
92 pcireg_t psc_pwrmgmt_csr; /* ...and the contents at D0 */
93 };
94
95 int fxp_pci_match __P((struct device *, struct cfdata *, void *));
96 void fxp_pci_attach __P((struct device *, struct device *, void *));
97
98 int fxp_pci_enable __P((struct fxp_softc *));
99 void fxp_pci_disable __P((struct fxp_softc *));
100
101 static void fxp_pci_confreg_restore __P((struct fxp_pci_softc *psc));
102 static void fxp_pci_power __P((int why, void *arg));
103
104 struct cfattach fxp_pci_ca = {
105 sizeof(struct fxp_pci_softc), fxp_pci_match, fxp_pci_attach
106 };
107
108 const struct fxp_pci_product {
109 u_int32_t fpp_prodid; /* PCI product ID */
110 const char *fpp_name; /* device name */
111 } fxp_pci_products[] = {
112 { PCI_PRODUCT_INTEL_82557,
113 "Intel i82557 Ethernet" },
114 { PCI_PRODUCT_INTEL_82559ER,
115 "Intel i82559ER Ethernet" },
116 { PCI_PRODUCT_INTEL_IN_BUSINESS,
117 "Intel InBusiness Ethernet" },
118 { PCI_PRODUCT_INTEL_82801BA_LAN,
119 "Intel i82562 Ethernet" },
120 { PCI_PRODUCT_INTEL_82801E_LAN_1,
121 "Intel i82559 Ethernet" },
122 { PCI_PRODUCT_INTEL_82801E_LAN_2,
123 "Intel i82559 Ethernet" },
124 { PCI_PRODUCT_INTEL_PRO_100_VE_0,
125 "Intel PRO/100 VE Network Controller" },
126 { PCI_PRODUCT_INTEL_PRO_100_VE_1,
127 "Intel PRO/100 VE Network Controller" },
128 { PCI_PRODUCT_INTEL_PRO_100_VE_2,
129 "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
130 { PCI_PRODUCT_INTEL_PRO_100_VE_3,
131 "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
132 { PCI_PRODUCT_INTEL_PRO_100_VE_4,
133 "Intel PRO/100 VE (MOB) Network Controller" },
134 { PCI_PRODUCT_INTEL_PRO_100_VM_0,
135 "Intel PRO/100 VM Network Controller" },
136 { PCI_PRODUCT_INTEL_PRO_100_VM_1,
137 "Intel PRO/100 VM Network Controller" },
138 { PCI_PRODUCT_INTEL_PRO_100_VM_2,
139 "Intel PRO/100 VM Network Controller" },
140 { 0,
141 NULL },
142 };
143
144 static const struct fxp_pci_product *
145 fxp_pci_lookup(const struct pci_attach_args *pa)
146 {
147 const struct fxp_pci_product *fpp;
148
149 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
150 return (NULL);
151
152 for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
153 if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
154 return (fpp);
155
156 return (NULL);
157 }
158
159 int
160 fxp_pci_match(parent, match, aux)
161 struct device *parent;
162 struct cfdata *match;
163 void *aux;
164 {
165 struct pci_attach_args *pa = aux;
166
167 if (fxp_pci_lookup(pa) != NULL)
168 return (1);
169
170 return (0);
171 }
172
173 /*
174 * Restore PCI configuration registers that may have been clobbered.
175 * This is necessary due to bugs on the Sony VAIO Z505-series on-board
176 * ethernet, after an APM suspend/resume, as well as after an ACPI
177 * D3->D0 transition. We call this function from a power hook after
178 * APM resume events, as well as after the ACPI D3->D0 transition.
179 */
180 static void
181 fxp_pci_confreg_restore(psc)
182 struct fxp_pci_softc *psc;
183 {
184 pcireg_t reg;
185
186 #if 0
187 /*
188 * Check to see if the command register is blank -- if so, then
189 * we'll assume that all the clobberable-registers have been
190 * clobbered.
191 */
192
193 /*
194 * In general, the above metric is accurate. Unfortunately,
195 * it is inaccurate across a hibernation. Ideally APM/ACPI
196 * code should take note of hibernation events and execute
197 * a hibernation wakeup hook, but at present a hibernation wake
198 * is indistinguishable from a suspend wake.
199 */
200
201 if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
202 PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
203 return;
204 #else
205 reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
206 #endif
207
208 pci_conf_write(psc->psc_pc, psc->psc_tag,
209 PCI_COMMAND_STATUS_REG,
210 (reg & 0xffff0000) |
211 (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
212 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
213 psc->psc_regs[PCI_BHLC_REG>>2]);
214 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
215 psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
216 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
217 psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
218 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
219 psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
220 }
221
222
223 /*
224 * Power handler routine. Called when the system is transitioning into/out
225 * of power save modes. We restore the (bashed) PCI configuration registers
226 * on a resume.
227 */
228 static void
229 fxp_pci_power(why, arg)
230 int why;
231 void *arg;
232 {
233 struct fxp_pci_softc *psc = arg;
234
235 if (why == PWR_RESUME)
236 fxp_pci_confreg_restore(psc);
237 }
238
239 void
240 fxp_pci_attach(parent, self, aux)
241 struct device *parent, *self;
242 void *aux;
243 {
244 struct fxp_pci_softc *psc = (struct fxp_pci_softc *)self;
245 struct fxp_softc *sc = (struct fxp_softc *)self;
246 struct pci_attach_args *pa = aux;
247 pci_chipset_tag_t pc = pa->pa_pc;
248 pci_intr_handle_t ih;
249 const struct fxp_pci_product *fpp;
250 const char *intrstr = NULL;
251 bus_space_tag_t iot, memt;
252 bus_space_handle_t ioh, memh;
253 int ioh_valid, memh_valid;
254 bus_addr_t addr;
255 bus_size_t size;
256 int flags;
257 int pci_pwrmgmt_cap_reg;
258
259 /*
260 * Map control/status registers.
261 */
262 ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
263 PCI_MAPREG_TYPE_IO, 0,
264 &iot, &ioh, NULL, NULL) == 0);
265
266 /*
267 * Version 2.1 of the PCI spec, page 196, "Address Maps":
268 *
269 * Prefetchable
270 *
271 * Set to one if there are no side effects on reads, the
272 * device returns all bytes regardless of the byte enables,
273 * and host bridges can merge processor writes into this
274 * range without causing errors. Bit must be set to zero
275 * otherwise.
276 *
277 * The 82557 incorrectly sets the "prefetchable" bit, resulting
278 * in errors on systems which will do merged reads and writes.
279 * These errors manifest themselves as all-bits-set when reading
280 * from the EEPROM or other < 4 byte registers.
281 *
282 * We must work around this problem by always forcing the mapping
283 * for memory space to be uncacheable. On systems which cannot
284 * create an uncacheable mapping (because the firmware mapped it
285 * into only cacheable/prefetchable space due to the "prefetchable"
286 * bit), we can fall back onto i/o mapped access.
287 */
288 memh_valid = 0;
289 memt = pa->pa_memt;
290 if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
291 pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
292 PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
293 &addr, &size, &flags) == 0) {
294 flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
295 if (bus_space_map(memt, addr, size, flags, &memh) == 0)
296 memh_valid = 1;
297 }
298
299 if (memh_valid) {
300 sc->sc_st = memt;
301 sc->sc_sh = memh;
302 } else if (ioh_valid) {
303 sc->sc_st = iot;
304 sc->sc_sh = ioh;
305 } else {
306 printf(": unable to map device registers\n");
307 return;
308 }
309
310 sc->sc_dmat = pa->pa_dmat;
311
312 fpp = fxp_pci_lookup(pa);
313 if (fpp == NULL) {
314 printf("\n");
315 panic("fxp_pci_attach: impossible");
316 }
317
318 sc->sc_rev = PCI_REVISION(pa->pa_class);
319
320 switch (fpp->fpp_prodid) {
321 case PCI_PRODUCT_INTEL_82557:
322 case PCI_PRODUCT_INTEL_82559ER:
323 case PCI_PRODUCT_INTEL_IN_BUSINESS:
324 {
325 const char *chipname = NULL;
326
327 if (sc->sc_rev >= FXP_REV_82558_A4) {
328 chipname = "i82558 Ethernet";
329 /*
330 * Enable the MWI command for memory writes.
331 */
332 if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
333 sc->sc_flags |= FXPF_MWI;
334 }
335 if (sc->sc_rev >= FXP_REV_82559_A0)
336 chipname = "i82559 Ethernet";
337 if (sc->sc_rev >= FXP_REV_82559S_A)
338 chipname = "i82559S Ethernet";
339 if (sc->sc_rev >= FXP_REV_82550)
340 chipname = "i82550 Ethernet";
341
342 /*
343 * Mark all i82559 and i82550 revisions as having
344 * the "resume bug". See i82557.c for details.
345 */
346 if (sc->sc_rev >= FXP_REV_82559_A0)
347 sc->sc_flags |= FXPF_HAS_RESUME_BUG;
348
349 printf(": %s, rev %d\n", chipname != NULL ? chipname :
350 fpp->fpp_name, sc->sc_rev);
351 break;
352 }
353
354 case PCI_PRODUCT_INTEL_82801BA_LAN:
355 printf(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
356
357 /*
358 * The 82801BA Ethernet has a bug which requires us to send a
359 * NOP before a CU_RESUME if we're in 10baseT mode.
360 */
361 if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
362 sc->sc_flags |= FXPF_HAS_RESUME_BUG;
363 break;
364
365 case PCI_PRODUCT_INTEL_PRO_100_VE_0:
366 case PCI_PRODUCT_INTEL_PRO_100_VE_1:
367 case PCI_PRODUCT_INTEL_PRO_100_VM_0:
368 case PCI_PRODUCT_INTEL_PRO_100_VM_1:
369 case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
370 case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
371 case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
372 case PCI_PRODUCT_INTEL_PRO_100_VM_2:
373 printf(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
374
375 /*
376 * ICH3 chips apparently have problems with the enhanced
377 * features, so just treat them as an i82557. It also
378 * has the resume bug that the ICH2 has.
379 */
380 sc->sc_rev = 1;
381 sc->sc_flags |= FXPF_HAS_RESUME_BUG;
382 break;
383 case PCI_PRODUCT_INTEL_82801E_LAN_1:
384 case PCI_PRODUCT_INTEL_82801E_LAN_2:
385 printf(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
386
387 /*
388 * XXX We have to read the C-ICH's developer's manual
389 * in detail
390 */
391 break;
392 }
393
394 /* Make sure bus-mastering is enabled. */
395 pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
396 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
397 PCI_COMMAND_MASTER_ENABLE);
398
399 /*
400 * Under some circumstances (such as APM suspend/resume
401 * cycles, and across ACPI power state changes), the
402 * i82257-family can lose the contents of critical PCI
403 * configuration registers, causing the card to be
404 * non-responsive and useless. This occurs on the Sony VAIO
405 * Z505-series, among others. Preserve them here so they can
406 * be later restored (by fxp_pci_confreg_restore()).
407 */
408 psc->psc_pc = pc;
409 psc->psc_tag = pa->pa_tag;
410 psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
411 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
412 psc->psc_regs[PCI_BHLC_REG>>2] =
413 pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
414 psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
415 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
416 psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
417 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
418 psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
419 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
420
421 /*
422 * Work around BIOS ACPI bugs where the chip is inadvertantly
423 * left in ACPI D3 (lowest power state). First confirm the device
424 * supports ACPI power management, then move it to the D0 (fully
425 * functional) state if it is not already there.
426 */
427 if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
428 &pci_pwrmgmt_cap_reg, 0)) {
429 pcireg_t reg;
430
431 sc->sc_enable = fxp_pci_enable;
432 sc->sc_disable = fxp_pci_disable;
433
434 psc->psc_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
435 reg = pci_conf_read(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg);
436 psc->psc_pwrmgmt_csr = (reg & ~PCI_PMCSR_STATE_MASK) |
437 PCI_PMCSR_STATE_D0;
438 if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0)
439 pci_conf_write(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg,
440 psc->psc_pwrmgmt_csr);
441 }
442 /* Restore PCI configuration registers. */
443 fxp_pci_confreg_restore(psc);
444
445 sc->sc_enabled = 1;
446
447 /*
448 * Map and establish our interrupt.
449 */
450 if (pci_intr_map(pa, &ih)) {
451 printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
452 return;
453 }
454 intrstr = pci_intr_string(pc, ih);
455 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
456 if (sc->sc_ih == NULL) {
457 printf("%s: couldn't establish interrupt",
458 sc->sc_dev.dv_xname);
459 if (intrstr != NULL)
460 printf(" at %s", intrstr);
461 printf("\n");
462 return;
463 }
464 printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
465
466 /* Finish off the attach. */
467 fxp_attach(sc);
468 if (sc->sc_disable != NULL)
469 fxp_disable(sc);
470
471 /* Add a suspend hook to restore PCI config state */
472 psc->psc_powerhook = powerhook_establish(fxp_pci_power, psc);
473 if (psc->psc_powerhook == NULL)
474 printf ("%s: WARNING: unable to establish pci power hook\n",
475 sc->sc_dev.dv_xname);
476 }
477
478 int
479 fxp_pci_enable(struct fxp_softc *sc)
480 {
481 struct fxp_pci_softc *psc = (void *) sc;
482
483 #if 0
484 printf("%s: going to power state D0\n", sc->sc_dev.dv_xname);
485 #endif
486
487 /* Bring the device into D0 power state. */
488 pci_conf_write(psc->psc_pc, psc->psc_tag,
489 psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
490
491 /* Now restore the configuration registers. */
492 fxp_pci_confreg_restore(psc);
493
494 return (0);
495 }
496
497 void
498 fxp_pci_disable(struct fxp_softc *sc)
499 {
500 struct fxp_pci_softc *psc = (void *) sc;
501
502 #if 0
503 printf("%s: going to power state D3\n", sc->sc_dev.dv_xname);
504 #endif
505
506 /* Put the device into D3 state. */
507 pci_conf_write(psc->psc_pc, psc->psc_tag,
508 psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
509 ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
510 }
511