Home | History | Annotate | Line # | Download | only in pci
if_fxp_pci.c revision 1.56
      1 /*	$NetBSD: if_fxp_pci.c,v 1.56 2008/02/29 06:13:39 dyoung Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * PCI bus front-end for the Intel i82557 fast Ethernet controller
     42  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
     43  */
     44 
     45 #include <sys/cdefs.h>
     46 __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.56 2008/02/29 06:13:39 dyoung Exp $");
     47 
     48 #include "rnd.h"
     49 
     50 #include <sys/param.h>
     51 #include <sys/systm.h>
     52 #include <sys/mbuf.h>
     53 #include <sys/malloc.h>
     54 #include <sys/kernel.h>
     55 #include <sys/socket.h>
     56 #include <sys/ioctl.h>
     57 #include <sys/errno.h>
     58 #include <sys/device.h>
     59 
     60 #if NRND > 0
     61 #include <sys/rnd.h>
     62 #endif
     63 
     64 #include <machine/endian.h>
     65 
     66 #include <net/if.h>
     67 #include <net/if_dl.h>
     68 #include <net/if_media.h>
     69 #include <net/if_ether.h>
     70 
     71 #include <sys/bus.h>
     72 #include <sys/intr.h>
     73 
     74 #include <dev/mii/miivar.h>
     75 
     76 #include <dev/ic/i82557reg.h>
     77 #include <dev/ic/i82557var.h>
     78 
     79 #include <dev/pci/pcivar.h>
     80 #include <dev/pci/pcireg.h>
     81 #include <dev/pci/pcidevs.h>
     82 
     83 struct fxp_pci_softc {
     84 	struct fxp_softc psc_fxp;
     85 
     86 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
     87 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
     88 	pcitag_t psc_tag;		/* pci register tag */
     89 
     90 	int psc_pwrmgmt_csr_reg;	/* ACPI power management register */
     91 	pcireg_t psc_pwrmgmt_csr;	/* ...and the contents at D0 */
     92 	struct pci_conf_state psc_pciconf; /* standard PCI configuration regs */
     93 };
     94 
     95 static int	fxp_pci_match(struct device *, struct cfdata *, void *);
     96 static void	fxp_pci_attach(struct device *, struct device *, void *);
     97 
     98 static int	fxp_pci_enable(struct fxp_softc *);
     99 static void	fxp_pci_disable(struct fxp_softc *);
    100 
    101 static void fxp_pci_confreg_restore(struct fxp_pci_softc *psc);
    102 static bool fxp_pci_resume(device_t dv PMF_FN_PROTO);
    103 
    104 CFATTACH_DECL(fxp_pci, sizeof(struct fxp_pci_softc),
    105     fxp_pci_match, fxp_pci_attach, NULL, NULL);
    106 
    107 static const struct fxp_pci_product {
    108 	u_int32_t	fpp_prodid;	/* PCI product ID */
    109 	const char	*fpp_name;	/* device name */
    110 } fxp_pci_products[] = {
    111 	{ PCI_PRODUCT_INTEL_82557,
    112 	  "Intel i82557 Ethernet" },
    113 	{ PCI_PRODUCT_INTEL_82559ER,
    114 	  "Intel i82559ER Ethernet" },
    115 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
    116 	  "Intel InBusiness Ethernet" },
    117 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
    118 	  "Intel i82562 Ethernet" },
    119 	{ PCI_PRODUCT_INTEL_82801E_LAN_1,
    120 	  "Intel i82559 Ethernet" },
    121 	{ PCI_PRODUCT_INTEL_82801E_LAN_2,
    122 	  "Intel i82559 Ethernet" },
    123 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
    124 	  "Intel PRO/100 VE Network Controller" },
    125 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
    126 	  "Intel PRO/100 VE Network Controller" },
    127 	{ PCI_PRODUCT_INTEL_PRO_100_VE_2,
    128 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
    129 	{ PCI_PRODUCT_INTEL_PRO_100_VE_3,
    130 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
    131 	{ PCI_PRODUCT_INTEL_PRO_100_VE_4,
    132 	  "Intel PRO/100 VE (MOB) Network Controller" },
    133 	{ PCI_PRODUCT_INTEL_PRO_100_VE_5,
    134 	  "Intel PRO/100 VE (LOM) Network Controller" },
    135 	{ PCI_PRODUCT_INTEL_PRO_100_VE_6,
    136 	  "Intel PRO/100 VE Network Controller" },
    137 	{ PCI_PRODUCT_INTEL_PRO_100_VE_7,
    138 	  "Intel PRO/100 VE Network Controller" },
    139 	{ PCI_PRODUCT_INTEL_PRO_100_VE_8,
    140 	  "Intel PRO/100 VE Network Controller" },
    141 	{ PCI_PRODUCT_INTEL_PRO_100_VM_0,
    142 	  "Intel PRO/100 VM Network Controller" },
    143 	{ PCI_PRODUCT_INTEL_PRO_100_VM_1,
    144 	  "Intel PRO/100 VM Network Controller" },
    145 	{ PCI_PRODUCT_INTEL_PRO_100_VM_2,
    146 	  "Intel PRO/100 VM Network Controller" },
    147 	{ PCI_PRODUCT_INTEL_PRO_100_VM_3,
    148 	  "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
    149 	{ PCI_PRODUCT_INTEL_PRO_100_VM_4,
    150 	  "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
    151 	{ PCI_PRODUCT_INTEL_PRO_100_VM_5,
    152 	  "Intel PRO/100 VM (MOB) Network Controller" },
    153 	{ PCI_PRODUCT_INTEL_PRO_100_VM_6,
    154 	  "Intel PRO/100 VM Network Controller with 82562ET/EZ PHY" },
    155 	{ PCI_PRODUCT_INTEL_PRO_100_M,
    156 	  "Intel PRO/100 M Network Controller" },
    157 	{ PCI_PRODUCT_INTEL_82801EB_LAN,
    158 	  "Intel 82801EB/ER (ICH5) Network Controller" },
    159 	{ PCI_PRODUCT_INTEL_82801FB_LAN,
    160 	  "Intel 82562EZ (ICH6)" },
    161 	{ PCI_PRODUCT_INTEL_82801G_LAN,
    162 	  "Intel 82801GB/GR (ICH7) Network Controller" },
    163 	{ PCI_PRODUCT_INTEL_82801GB_LAN,
    164 	  "Intel 82801GB 10/100 Network Controller" },
    165 	{ 0,
    166 	  NULL },
    167 };
    168 
    169 static const struct fxp_pci_product *
    170 fxp_pci_lookup(const struct pci_attach_args *pa)
    171 {
    172 	const struct fxp_pci_product *fpp;
    173 
    174 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    175 		return (NULL);
    176 
    177 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
    178 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
    179 			return (fpp);
    180 
    181 	return (NULL);
    182 }
    183 
    184 static int
    185 fxp_pci_match(struct device *parent, struct cfdata *match,
    186     void *aux)
    187 {
    188 	struct pci_attach_args *pa = aux;
    189 
    190 	if (fxp_pci_lookup(pa) != NULL)
    191 		return (1);
    192 
    193 	return (0);
    194 }
    195 
    196 /*
    197  * On resume : (XXX it is necessary with new pmf framework ?)
    198  * Restore PCI configuration registers that may have been clobbered.
    199  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
    200  * ethernet, after an APM suspend/resume, as well as after an ACPI
    201  * D3->D0 transition.  We call this function from a power hook after
    202  * APM resume events, as well as after the ACPI D3->D0 transition.
    203  */
    204 static void
    205 fxp_pci_confreg_restore(struct fxp_pci_softc *psc)
    206 {
    207 	pcireg_t reg;
    208 
    209 #if 0
    210 	/*
    211 	 * Check to see if the command register is blank -- if so, then
    212 	 * we'll assume that all the clobberable-registers have been
    213 	 * clobbered.
    214 	 */
    215 
    216 	/*
    217 	 * In general, the above metric is accurate. Unfortunately,
    218 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
    219 	 * code should take note of hibernation events and execute
    220 	 * a hibernation wakeup hook, but at present a hibernation wake
    221 	 * is indistinguishable from a suspend wake.
    222 	 */
    223 
    224 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
    225 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
    226 		return;
    227 #else
    228 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
    229 #endif
    230 
    231 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    232 	    PCI_COMMAND_STATUS_REG,
    233 	    (reg & 0xffff0000) |
    234 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
    235 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
    236 	    psc->psc_regs[PCI_BHLC_REG>>2]);
    237 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
    238 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
    239 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
    240 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
    241 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
    242 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
    243 }
    244 
    245 static bool
    246 fxp_pci_resume(device_t dv PMF_FN_ARGS)
    247 {
    248 	struct fxp_pci_softc *psc = device_private(dv);
    249 	fxp_pci_confreg_restore(psc);
    250 
    251 	return true;
    252 }
    253 
    254 static void
    255 fxp_pci_attach(struct device *parent, struct device *self, void *aux)
    256 {
    257 	struct fxp_pci_softc *psc = (struct fxp_pci_softc *)self;
    258 	struct fxp_softc *sc = (struct fxp_softc *)self;
    259 	struct pci_attach_args *pa = aux;
    260 	pci_chipset_tag_t pc = pa->pa_pc;
    261 	pci_intr_handle_t ih;
    262 	const struct fxp_pci_product *fpp;
    263 	const char *intrstr = NULL;
    264 	bus_space_tag_t iot, memt;
    265 	bus_space_handle_t ioh, memh;
    266 	int ioh_valid, memh_valid;
    267 	bus_addr_t addr;
    268 	bus_size_t size;
    269 	int flags;
    270 	int error;
    271 
    272 	aprint_naive(": Ethernet controller\n");
    273 
    274 	/*
    275 	 * Map control/status registers.
    276 	 */
    277 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
    278 	    PCI_MAPREG_TYPE_IO, 0,
    279 	    &iot, &ioh, NULL, NULL) == 0);
    280 
    281 	/*
    282 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
    283 	 *
    284 	 *	Prefetchable
    285 	 *
    286 	 *	Set to one if there are no side effects on reads, the
    287 	 *	device returns all bytes regardless of the byte enables,
    288 	 *	and host bridges can merge processor writes into this
    289 	 *	range without causing errors.  Bit must be set to zero
    290 	 *	otherwise.
    291 	 *
    292 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
    293 	 * in errors on systems which will do merged reads and writes.
    294 	 * These errors manifest themselves as all-bits-set when reading
    295 	 * from the EEPROM or other < 4 byte registers.
    296 	 *
    297 	 * We must work around this problem by always forcing the mapping
    298 	 * for memory space to be uncacheable.  On systems which cannot
    299 	 * create an uncacheable mapping (because the firmware mapped it
    300 	 * into only cacheable/prefetchable space due to the "prefetchable"
    301 	 * bit), we can fall back onto i/o mapped access.
    302 	 */
    303 	memh_valid = 0;
    304 	memt = pa->pa_memt;
    305 	if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
    306 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
    307 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
    308 	    &addr, &size, &flags) == 0) {
    309 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
    310 		if (bus_space_map(memt, addr, size, flags, &memh) == 0)
    311 			memh_valid = 1;
    312 	}
    313 
    314 	if (memh_valid) {
    315 		sc->sc_st = memt;
    316 		sc->sc_sh = memh;
    317 	} else if (ioh_valid) {
    318 		sc->sc_st = iot;
    319 		sc->sc_sh = ioh;
    320 	} else {
    321 		aprint_error(": unable to map device registers\n");
    322 		return;
    323 	}
    324 
    325 	sc->sc_dmat = pa->pa_dmat;
    326 
    327 	fpp = fxp_pci_lookup(pa);
    328 	if (fpp == NULL) {
    329 		printf("\n");
    330 		panic("fxp_pci_attach: impossible");
    331 	}
    332 
    333 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    334 
    335 	switch (fpp->fpp_prodid) {
    336 	case PCI_PRODUCT_INTEL_82557:
    337 	case PCI_PRODUCT_INTEL_82559ER:
    338 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
    339 	    {
    340 		const char *chipname = NULL;
    341 
    342 		if (sc->sc_rev >= FXP_REV_82558_A4) {
    343 			chipname = "i82558 Ethernet";
    344 			/*
    345 			 * Enable the MWI command for memory writes.
    346 			 */
    347 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    348 				sc->sc_flags |= FXPF_MWI;
    349 		}
    350 		if (sc->sc_rev >= FXP_REV_82559_A0)
    351 			chipname = "i82559 Ethernet";
    352 		if (sc->sc_rev >= FXP_REV_82559S_A)
    353 			chipname = "i82559S Ethernet";
    354 		if (sc->sc_rev >= FXP_REV_82550)
    355 			chipname = "i82550 Ethernet";
    356 
    357 		/*
    358 		 * Mark all i82559 and i82550 revisions as having
    359 		 * the "resume bug".  See i82557.c for details.
    360 		 */
    361 		if (sc->sc_rev >= FXP_REV_82559_A0)
    362 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    363 
    364 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
    365 		    fpp->fpp_name, sc->sc_rev);
    366 		break;
    367 	    }
    368 
    369 	case PCI_PRODUCT_INTEL_82801BA_LAN:
    370 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    371 
    372 		/*
    373 		 * The 82801BA Ethernet has a bug which requires us to send a
    374 		 * NOP before a CU_RESUME if we're in 10baseT mode.
    375 		 */
    376 		if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
    377 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    378 		break;
    379 
    380 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
    381 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
    382 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
    383 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
    384 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
    385 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
    386 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
    387 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
    388 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    389 
    390 		/*
    391 		 * ICH3 chips apparently have problems with the enhanced
    392 		 * features, so just treat them as an i82557.  It also
    393 		 * has the resume bug that the ICH2 has.
    394 		 */
    395 		sc->sc_rev = 1;
    396 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
    397 		break;
    398 	case PCI_PRODUCT_INTEL_82801E_LAN_1:
    399 	case PCI_PRODUCT_INTEL_82801E_LAN_2:
    400 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    401 
    402 		/*
    403 		 *  XXX We have to read the C-ICH's developer's manual
    404 		 *  in detail
    405 		 */
    406 		break;
    407 	case PCI_PRODUCT_INTEL_PRO_100_VE_2:
    408 	case PCI_PRODUCT_INTEL_PRO_100_VE_3:
    409 	case PCI_PRODUCT_INTEL_PRO_100_VE_4:
    410 	case PCI_PRODUCT_INTEL_PRO_100_VE_5:
    411 	case PCI_PRODUCT_INTEL_PRO_100_VM_3:
    412 	case PCI_PRODUCT_INTEL_PRO_100_VM_4:
    413 	case PCI_PRODUCT_INTEL_PRO_100_VM_5:
    414 	case PCI_PRODUCT_INTEL_PRO_100_VM_6:
    415 	case PCI_PRODUCT_INTEL_82801EB_LAN:
    416 	case PCI_PRODUCT_INTEL_82801FB_LAN:
    417 	case PCI_PRODUCT_INTEL_82801G_LAN:
    418 	default:
    419 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
    420 
    421 		/*
    422 		 * No particular quirks.
    423 		 */
    424 		break;
    425 	}
    426 
    427 	/* Make sure bus-mastering is enabled. */
    428 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    429 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    430 	    PCI_COMMAND_MASTER_ENABLE);
    431 
    432   	/*
    433 	 * Under some circumstances (such as APM suspend/resume
    434 	 * cycles, and across ACPI power state changes), the
    435 	 * i82257-family can lose the contents of critical PCI
    436 	 * configuration registers, causing the card to be
    437 	 * non-responsive and useless.  This occurs on the Sony VAIO
    438 	 * Z505-series, among others.  Preserve them here so they can
    439 	 * be later restored (by fxp_pci_confreg_restore()).
    440 	 */
    441 	psc->psc_pc = pc;
    442 	psc->psc_tag = pa->pa_tag;
    443 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
    444 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    445 	psc->psc_regs[PCI_BHLC_REG>>2] =
    446 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
    447 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
    448 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
    449 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
    450 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
    451 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
    452 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
    453 
    454 	/* power up chip */
    455 	switch ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
    456 	    pci_activate_null))) {
    457 	case EOPNOTSUPP:
    458 		break;
    459 	case 0:
    460 		sc->sc_enable = fxp_pci_enable;
    461 		sc->sc_disable = fxp_pci_disable;
    462 		break;
    463 	default:
    464 		aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
    465 		    error);
    466 		return;
    467 	}
    468 
    469 	/* Restore PCI configuration registers. */
    470 	fxp_pci_confreg_restore(psc);
    471 
    472 	sc->sc_enabled = 1;
    473 
    474 	/*
    475 	 * Map and establish our interrupt.
    476 	 */
    477 	if (pci_intr_map(pa, &ih)) {
    478 		aprint_error("%s: couldn't map interrupt\n",
    479 		    sc->sc_dev.dv_xname);
    480 		return;
    481 	}
    482 	intrstr = pci_intr_string(pc, ih);
    483 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
    484 	if (sc->sc_ih == NULL) {
    485 		aprint_error("%s: couldn't establish interrupt",
    486 		    sc->sc_dev.dv_xname);
    487 		if (intrstr != NULL)
    488 			aprint_normal(" at %s", intrstr);
    489 		aprint_normal("\n");
    490 		return;
    491 	}
    492 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    493 
    494 	/* Finish off the attach. */
    495 	fxp_attach(sc);
    496 	if (sc->sc_disable != NULL)
    497 		fxp_disable(sc);
    498 
    499 	/* Add a suspend hook to restore PCI config state */
    500 	if (!pmf_device_register(self, NULL, fxp_pci_resume))
    501 		aprint_error_dev(self, "couldn't establish power handler\n");
    502 	else
    503 		pmf_class_network_register(self, &sc->sc_ethercom.ec_if);
    504 }
    505 
    506 static int
    507 fxp_pci_enable(struct fxp_softc *sc)
    508 {
    509 	struct fxp_pci_softc *psc = (void *) sc;
    510 
    511 #if 0
    512 	printf("%s: going to power state D0\n", sc->sc_dev.dv_xname);
    513 #endif
    514 
    515 	/* Bring the device into D0 power state. */
    516 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    517 	    psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
    518 
    519 	/* Now restore the configuration registers. */
    520 	fxp_pci_confreg_restore(psc);
    521 
    522 	return (0);
    523 }
    524 
    525 static void
    526 fxp_pci_disable(struct fxp_softc *sc)
    527 {
    528 	struct fxp_pci_softc *psc = (void *) sc;
    529 
    530 	/*
    531 	 * for some 82558_A4 and 82558_B0, entering D3 state makes
    532 	 * media detection disordered.
    533 	 */
    534 	if (sc->sc_rev <= FXP_REV_82558_B0)
    535 		return;
    536 
    537 #if 0
    538 	printf("%s: going to power state D3\n", sc->sc_dev.dv_xname);
    539 #endif
    540 
    541 	/* Put the device into D3 state. */
    542 	pci_conf_write(psc->psc_pc, psc->psc_tag,
    543 	    psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
    544 	    ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
    545 }
    546