if_fxp_pci.c revision 1.6 1 /* $NetBSD: if_fxp_pci.c,v 1.6 2000/05/12 03:37:40 jhawk Exp $ */
2
3 /*-
4 * Copyright (c) 1997, 1998, 1999, 2000 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * PCI bus front-end for the Intel i82557 fast Ethernet controller
42 * driver. Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
43 */
44
45 #include "opt_inet.h"
46 #include "opt_ns.h"
47 #include "bpfilter.h"
48 #include "rnd.h"
49
50 #include <sys/param.h>
51 #include <sys/systm.h>
52 #include <sys/mbuf.h>
53 #include <sys/malloc.h>
54 #include <sys/kernel.h>
55 #include <sys/socket.h>
56 #include <sys/ioctl.h>
57 #include <sys/errno.h>
58 #include <sys/device.h>
59
60 #if NRND > 0
61 #include <sys/rnd.h>
62 #endif
63
64 #include <machine/endian.h>
65
66 #include <net/if.h>
67 #include <net/if_dl.h>
68 #include <net/if_media.h>
69 #include <net/if_ether.h>
70
71 #if NBPFILTER > 0
72 #include <net/bpf.h>
73 #endif
74
75 #ifdef INET
76 #include <netinet/in.h>
77 #include <netinet/if_inarp.h>
78 #endif
79
80 #ifdef NS
81 #include <netns/ns.h>
82 #include <netns/ns_if.h>
83 #endif
84
85 #include <machine/bus.h>
86 #include <machine/intr.h>
87
88 #include <dev/mii/miivar.h>
89
90 #include <dev/ic/i82557reg.h>
91 #include <dev/ic/i82557var.h>
92
93 #include <dev/pci/pcivar.h>
94 #include <dev/pci/pcireg.h>
95 #include <dev/pci/pcidevs.h>
96
97 #include <dev/pci/if_fxp_pcivar.h>
98
99 int fxp_pci_match __P((struct device *, struct cfdata *, void *));
100 void fxp_pci_attach __P((struct device *, struct device *, void *));
101
102 static void fxp_pci_confreg_restore __P((struct fxp_pci_softc *psc));
103 static void fxp_pci_power __P((int why, void *arg));
104
105 struct cfattach fxp_pci_ca = {
106 sizeof(struct fxp_pci_softc), fxp_pci_match, fxp_pci_attach
107 };
108
109 const struct fxp_pci_product {
110 u_int32_t fpp_prodid; /* PCI product ID */
111 const char *fpp_name; /* device name */
112 } fxp_pci_products[] = {
113 { PCI_PRODUCT_INTEL_82557,
114 "Intel i82557 Ethernet" },
115 { PCI_PRODUCT_INTEL_IN_BUSINESS,
116 "Intel InBusiness Ethernet" },
117
118 { 0,
119 NULL },
120 };
121
122 const struct fxp_pci_product *fxp_pci_lookup
123 __P((const struct pci_attach_args *));
124
125 const struct fxp_pci_product *
126 fxp_pci_lookup(pa)
127 const struct pci_attach_args *pa;
128 {
129 const struct fxp_pci_product *fpp;
130
131 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
132 return (NULL);
133
134 for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
135 if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
136 return (fpp);
137
138 return (NULL);
139 }
140
141 int
142 fxp_pci_match(parent, match, aux)
143 struct device *parent;
144 struct cfdata *match;
145 void *aux;
146 {
147 struct pci_attach_args *pa = aux;
148
149 if (fxp_pci_lookup(pa) != NULL)
150 return (1);
151
152 return (0);
153 }
154
155 /*
156 * Restore PCI configuration registers that may have been clobbered.
157 * This is necessary due to bugs on the Sony VAIO Z505-series on-board
158 * ethernet, after an APM suspend/resume, as well as after an ACPI
159 * D3->D0 transition. We call this function from a power hook after
160 * APM resume events, as well as after the ACPI D3->D0 transition.
161 */
162 static void
163 fxp_pci_confreg_restore(psc)
164 struct fxp_pci_softc *psc;
165 {
166 pcireg_t reg;
167
168 #if 0
169 /*
170 * Check to see if the command register is blank -- if so, then
171 * we'll assume that all the clobberable-registers have been
172 * clobbered.
173 */
174
175 /*
176 * In general, the above metric is accurate. Unfortunately,
177 * it is inaccurate across a hibernation. Ideally APM/ACPI
178 * code should take note of hibernation events and execute
179 * a hibernation wakeup hook, but at present a hibernation wake
180 * is indistinguishable from a suspend wake.
181 */
182
183 if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
184 PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
185 return;
186 #endif
187
188 pci_conf_write(psc->psc_pc, psc->psc_tag,
189 PCI_COMMAND_STATUS_REG,
190 (reg & 0xffff0000) |
191 (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
192 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
193 psc->psc_regs[PCI_BHLC_REG>>2]);
194 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
195 psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
196 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
197 psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
198 pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
199 psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
200 }
201
202
203 /*
204 * Power handler routine. Called when the system is transitioning into/out
205 * of power save modes. We restore the (bashed) PCI configuration registers
206 * on a resume.
207 */
208 static void
209 fxp_pci_power(why, arg)
210 int why;
211 void *arg;
212 {
213 struct fxp_pci_softc *psc = arg;
214
215 if (why == PWR_RESUME)
216 fxp_pci_confreg_restore(psc);
217
218 }
219
220
221 void
222 fxp_pci_attach(parent, self, aux)
223 struct device *parent, *self;
224 void *aux;
225 {
226 struct fxp_pci_softc *psc = (struct fxp_pci_softc *)self;
227 struct fxp_softc *sc = (struct fxp_softc *)self;
228 struct pci_attach_args *pa = aux;
229 pci_chipset_tag_t pc = pa->pa_pc;
230 pci_intr_handle_t ih;
231 const struct fxp_pci_product *fpp;
232 const char *intrstr = NULL;
233 bus_space_tag_t iot, memt;
234 bus_space_handle_t ioh, memh;
235 int ioh_valid, memh_valid;
236 bus_addr_t addr;
237 bus_size_t size;
238 int flags;
239 int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
240
241 sc->sc_enabled = 1;
242 sc->sc_enable = NULL;
243 sc->sc_disable = NULL;
244
245 /*
246 * Map control/status registers.
247 */
248 ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
249 PCI_MAPREG_TYPE_IO, 0,
250 &iot, &ioh, NULL, NULL) == 0);
251
252 /*
253 * Version 2.1 of the PCI spec, page 196, "Address Maps":
254 *
255 * Prefetchable
256 *
257 * Set to one if there are no side effects on reads, the
258 * device returns all bytes regardless of the byte enables,
259 * and host bridges can merge processor writes into this
260 * range without causing errors. Bit must be set to zero
261 * otherwise.
262 *
263 * The 82557 incorrectly sets the "prefetchable" bit, resulting
264 * in errors on systems which will do merged reads and writes.
265 * These errors manifest themselves as all-bits-set when reading
266 * from the EEPROM or other < 4 byte registers.
267 *
268 * We must work around this problem by always forcing the mapping
269 * for memory space to be uncacheable. On systems which cannot
270 * create an uncacheable mapping (because the firmware mapped it
271 * into only cacheable/prefetchable space due to the "prefetchable"
272 * bit), we can fall back onto i/o mapped access.
273 */
274 memh_valid = 0;
275 memt = pa->pa_memt;
276 if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
277 pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
278 PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
279 &addr, &size, &flags) == 0) {
280 flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
281 if (bus_space_map(memt, addr, size, flags, &memh) == 0)
282 memh_valid = 1;
283 }
284
285 if (memh_valid) {
286 sc->sc_st = memt;
287 sc->sc_sh = memh;
288 } else if (ioh_valid) {
289 sc->sc_st = iot;
290 sc->sc_sh = ioh;
291 } else {
292 printf(": unable to map device registers\n");
293 return;
294 }
295
296 sc->sc_dmat = pa->pa_dmat;
297
298 fpp = fxp_pci_lookup(pa);
299 if (fpp == NULL) {
300 printf("\n");
301 panic("fxp_pci_attach: impossible");
302 }
303
304 /*
305 * XXX Perhaps report '557, '558, '559 based on revision?
306 */
307 printf(": %s, rev %d\n", fpp->fpp_name, PCI_REVISION(pa->pa_class));
308
309 /* Make sure bus-mastering is enabled. */
310 pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
311 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
312 PCI_COMMAND_MASTER_ENABLE);
313
314 /*
315 * Under some circumstances (such as APM suspend/resume
316 * cycles, and across ACPI power state changes), the
317 * i82257-family can lose the contents of critical PCI
318 * configuration registers, causing the card to be
319 * non-responsive and useless. This occurs on the Sony VAIO
320 * Z505-series, among others. Preserve them here so they can
321 * be later restored (by fxp_pci_confreg_restore()).
322 */
323 psc->psc_pc = pc;
324 psc->psc_tag = pa->pa_tag;
325 psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
326 pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
327 psc->psc_regs[PCI_BHLC_REG>>2] =
328 pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
329 psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
330 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
331 psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
332 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
333 psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
334 pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
335
336 /*
337 * Work around BIOS ACPI bugs where the chip is inadvertantly
338 * left in ACPI D3 (lowest power state). First confirm the device
339 * supports ACPI power management, then move it to the D0 (fully
340 * functional) state if it is not already there.
341 */
342 if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
343 &pci_pwrmgmt_cap_reg, 0)) {
344 pcireg_t reg;
345
346 pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
347 reg = pci_conf_read(pc, pa->pa_tag, pci_pwrmgmt_csr_reg);
348 if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
349 pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
350 (reg & ~PCI_PMCSR_STATE_MASK) |
351 PCI_PMCSR_STATE_D0);
352 }
353 }
354 /* Restore PCI configuration registers. */
355 fxp_pci_confreg_restore(psc);
356
357 /*
358 * Map and establish our interrupt.
359 */
360 if (pci_intr_map(pc, pa->pa_intrtag, pa->pa_intrpin,
361 pa->pa_intrline, &ih)) {
362 printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
363 return;
364 }
365 intrstr = pci_intr_string(pc, ih);
366 psc->psc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
367 if (psc->psc_ih == NULL) {
368 printf("%s: couldn't establish interrupt",
369 sc->sc_dev.dv_xname);
370 if (intrstr != NULL)
371 printf(" at %s", intrstr);
372 printf("\n");
373 return;
374 }
375 printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
376
377 /* Finish off the attach. */
378 fxp_attach(sc);
379
380 /* Add a suspend hook to restore PCI config state */
381 psc->psc_powerhook = powerhook_establish(fxp_pci_power, psc);
382 if (psc->psc_powerhook == NULL)
383 printf ("%s: WARNING: unable to establish pci power hook\n",
384 sc->sc_dev.dv_xname);
385
386 }
387