Home | History | Annotate | Line # | Download | only in pci
      1  1.6  perry /*	$NetBSD: if_ipwreg.h,v 1.6 2007/12/25 18:33:40 perry Exp $	*/
      2  1.1  lukem 
      3  1.1  lukem /*-
      4  1.5  skrll  * Copyright (c) 2004, 2005
      5  1.1  lukem  *      Damien Bergamini <damien.bergamini (at) free.fr>. All rights reserved.
      6  1.1  lukem  *
      7  1.1  lukem  * Redistribution and use in source and binary forms, with or without
      8  1.1  lukem  * modification, are permitted provided that the following conditions
      9  1.1  lukem  * are met:
     10  1.1  lukem  * 1. Redistributions of source code must retain the above copyright
     11  1.1  lukem  *    notice unmodified, this list of conditions, and the following
     12  1.1  lukem  *    disclaimer.
     13  1.1  lukem  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  lukem  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  lukem  *    documentation and/or other materials provided with the distribution.
     16  1.1  lukem  *
     17  1.1  lukem  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18  1.1  lukem  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19  1.1  lukem  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20  1.1  lukem  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21  1.1  lukem  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22  1.1  lukem  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23  1.1  lukem  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24  1.1  lukem  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25  1.1  lukem  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26  1.1  lukem  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27  1.1  lukem  * SUCH DAMAGE.
     28  1.1  lukem  */
     29  1.1  lukem 
     30  1.5  skrll #define IPW_NTBD	128
     31  1.1  lukem #define IPW_TBD_SZ	(IPW_NTBD * sizeof (struct ipw_bd))
     32  1.1  lukem #define IPW_NDATA	(IPW_NTBD / 2)
     33  1.5  skrll #define IPW_HDR_SZ	(IPW_NDATA * sizeof (struct ipw_soft_hdr))
     34  1.5  skrll #define IPW_NRBD	128
     35  1.1  lukem #define IPW_RBD_SZ	(IPW_NRBD * sizeof (struct ipw_bd))
     36  1.1  lukem #define IPW_STATUS_SZ	(IPW_NRBD * sizeof (struct ipw_status))
     37  1.1  lukem 
     38  1.1  lukem #define IPW_CSR_INTR		0x0008
     39  1.1  lukem #define IPW_CSR_INTR_MASK	0x000c
     40  1.1  lukem #define IPW_CSR_INDIRECT_ADDR	0x0010
     41  1.1  lukem #define IPW_CSR_INDIRECT_DATA	0x0014
     42  1.1  lukem #define IPW_CSR_AUTOINC_ADDR	0x0018
     43  1.1  lukem #define IPW_CSR_AUTOINC_DATA	0x001c
     44  1.1  lukem #define IPW_CSR_RST		0x0020
     45  1.1  lukem #define IPW_CSR_CTL		0x0024
     46  1.1  lukem #define IPW_CSR_IO		0x0030
     47  1.5  skrll #define IPW_CSR_TX_BASE		0x0200
     48  1.5  skrll #define IPW_CSR_TX_SIZE		0x0204
     49  1.5  skrll #define IPW_CSR_RX_BASE		0x0240
     50  1.5  skrll #define IPW_CSR_STATUS_BASE	0x0244
     51  1.5  skrll #define IPW_CSR_RX_SIZE		0x0248
     52  1.5  skrll #define IPW_CSR_TX_READ		0x0280
     53  1.5  skrll #define IPW_CSR_RX_READ		0x02a0
     54  1.1  lukem #define IPW_CSR_TABLE1_BASE	0x0380
     55  1.1  lukem #define IPW_CSR_TABLE2_BASE	0x0384
     56  1.5  skrll #define IPW_CSR_TX_WRITE	0x0f80
     57  1.5  skrll #define IPW_CSR_RX_WRITE	0x0fa0
     58  1.1  lukem 
     59  1.5  skrll /* possible flags for register IPW_CSR_INTR */
     60  1.1  lukem #define IPW_INTR_TX_TRANSFER	0x00000001
     61  1.1  lukem #define IPW_INTR_RX_TRANSFER	0x00000002
     62  1.1  lukem #define IPW_INTR_STATUS_CHANGE	0x00000010
     63  1.1  lukem #define IPW_INTR_COMMAND_DONE	0x00010000
     64  1.1  lukem #define IPW_INTR_FW_INIT_DONE	0x01000000
     65  1.1  lukem #define IPW_INTR_FATAL_ERROR	0x40000000
     66  1.1  lukem #define IPW_INTR_PARITY_ERROR	0x80000000
     67  1.1  lukem 
     68  1.1  lukem #define IPW_INTR_MASK							\
     69  1.1  lukem 	(IPW_INTR_TX_TRANSFER | IPW_INTR_RX_TRANSFER |			\
     70  1.1  lukem 	 IPW_INTR_STATUS_CHANGE | IPW_INTR_COMMAND_DONE |		\
     71  1.1  lukem 	 IPW_INTR_FW_INIT_DONE | IPW_INTR_FATAL_ERROR |			\
     72  1.1  lukem 	 IPW_INTR_PARITY_ERROR)
     73  1.1  lukem 
     74  1.1  lukem /* possible flags for register IPW_CSR_RST */
     75  1.1  lukem #define IPW_RST_PRINCETON_RESET	0x00000001
     76  1.1  lukem #define IPW_RST_SW_RESET	0x00000080
     77  1.1  lukem #define IPW_RST_MASTER_DISABLED	0x00000100
     78  1.1  lukem #define IPW_RST_STOP_MASTER	0x00000200
     79  1.1  lukem 
     80  1.1  lukem /* possible flags for register IPW_CSR_CTL */
     81  1.1  lukem #define IPW_CTL_CLOCK_READY	0x00000001
     82  1.1  lukem #define IPW_CTL_ALLOW_STANDBY	0x00000002
     83  1.5  skrll #define IPW_CTL_INIT		0x00000004
     84  1.1  lukem 
     85  1.1  lukem /* possible flags for register IPW_CSR_IO */
     86  1.1  lukem #define IPW_IO_GPIO1_ENABLE	0x00000008
     87  1.1  lukem #define IPW_IO_GPIO1_MASK	0x0000000c
     88  1.1  lukem #define IPW_IO_GPIO3_MASK	0x000000c0
     89  1.1  lukem #define IPW_IO_LED_OFF		0x00002000
     90  1.1  lukem #define IPW_IO_RADIO_DISABLED	0x00010000
     91  1.1  lukem 
     92  1.1  lukem #define IPW_STATE_ASSOCIATED		0x0004
     93  1.1  lukem #define IPW_STATE_ASSOCIATION_LOST	0x0008
     94  1.1  lukem #define IPW_STATE_SCAN_COMPLETE		0x0020
     95  1.1  lukem #define IPW_STATE_RADIO_DISABLED	0x0100
     96  1.1  lukem #define IPW_STATE_DISABLED		0x0200
     97  1.1  lukem #define IPW_STATE_SCANNING		0x0800
     98  1.1  lukem 
     99  1.1  lukem /* table1 offsets */
    100  1.1  lukem #define IPW_INFO_LOCK			480
    101  1.5  skrll #define IPW_INFO_APS_CNT		604
    102  1.5  skrll #define IPW_INFO_APS_BASE		608
    103  1.1  lukem #define IPW_INFO_CARD_DISABLED		628
    104  1.1  lukem #define IPW_INFO_CURRENT_CHANNEL	756
    105  1.1  lukem #define IPW_INFO_CURRENT_TX_RATE	768
    106  1.1  lukem #define IPW_INFO_EEPROM_ADDRESS		816
    107  1.1  lukem 
    108  1.5  skrll 
    109  1.1  lukem /* table2 offsets */
    110  1.1  lukem #define IPW_INFO_CURRENT_SSID	48
    111  1.1  lukem #define IPW_INFO_CURRENT_BSSID	112
    112  1.1  lukem 
    113  1.5  skrll /* supported rates */
    114  1.5  skrll #define IPW_RATE_DS1	1
    115  1.5  skrll #define IPW_RATE_DS2	2
    116  1.5  skrll #define IPW_RATE_DS5	4
    117  1.5  skrll #define IPW_RATE_DS11	8
    118  1.5  skrll 
    119  1.1  lukem /* firmware binary image header */
    120  1.5  skrll struct ipw_firmware_hdr {
    121  1.1  lukem 	u_int32_t	version;
    122  1.5  skrll 	u_int32_t	main_size;	/* firmware size */
    123  1.5  skrll 	u_int32_t	ucode_size;	/* microcode size */
    124  1.6  perry } __packed;
    125  1.1  lukem 
    126  1.1  lukem /* buffer descriptor */
    127  1.1  lukem struct ipw_bd {
    128  1.1  lukem 	u_int32_t	physaddr;
    129  1.1  lukem 	u_int32_t	len;
    130  1.1  lukem 	u_int8_t	flags;
    131  1.1  lukem #define IPW_BD_FLAG_TX_FRAME_802_3		0x00
    132  1.1  lukem #define IPW_BD_FLAG_TX_NOT_LAST_FRAGMENT	0x01
    133  1.1  lukem #define IPW_BD_FLAG_TX_FRAME_COMMAND		0x02
    134  1.1  lukem #define IPW_BD_FLAG_TX_FRAME_802_11		0x04
    135  1.1  lukem #define IPW_BD_FLAG_TX_LAST_FRAGMENT		0x08
    136  1.1  lukem 	u_int8_t	nfrag;	/* number of fragments */
    137  1.1  lukem 	u_int8_t	reserved[6];
    138  1.6  perry } __packed;
    139  1.1  lukem 
    140  1.1  lukem /* status */
    141  1.1  lukem struct ipw_status {
    142  1.1  lukem 	u_int32_t	len;
    143  1.1  lukem 	u_int16_t	code;
    144  1.1  lukem #define IPW_STATUS_CODE_COMMAND		0
    145  1.1  lukem #define IPW_STATUS_CODE_NEWSTATE	1
    146  1.1  lukem #define IPW_STATUS_CODE_DATA_802_11	2
    147  1.1  lukem #define IPW_STATUS_CODE_DATA_802_3	3
    148  1.1  lukem #define IPW_STATUS_CODE_NOTIFICATION	4
    149  1.1  lukem 	u_int8_t	flags;
    150  1.1  lukem #define IPW_STATUS_FLAG_DECRYPTED	0x01
    151  1.1  lukem #define IPW_STATUS_FLAG_WEP_ENCRYPTED	0x02
    152  1.1  lukem 	u_int8_t	rssi;	/* received signal strength indicator */
    153  1.6  perry } __packed;
    154  1.1  lukem 
    155  1.1  lukem /* data header */
    156  1.1  lukem struct ipw_hdr {
    157  1.1  lukem 	u_int32_t	type;
    158  1.1  lukem #define IPW_HDR_TYPE_SEND	33
    159  1.1  lukem 	u_int32_t	subtype;
    160  1.1  lukem 	u_int8_t	encrypted;
    161  1.1  lukem 	u_int8_t	encrypt;
    162  1.1  lukem 	u_int8_t	keyidx;
    163  1.1  lukem 	u_int8_t	keysz;
    164  1.1  lukem 	u_int8_t	key[IEEE80211_KEYBUF_SIZE];
    165  1.1  lukem 	u_int8_t	reserved[10];
    166  1.1  lukem 	u_int8_t	src_addr[IEEE80211_ADDR_LEN];
    167  1.1  lukem 	u_int8_t	dst_addr[IEEE80211_ADDR_LEN];
    168  1.1  lukem 	u_int16_t	fragmentsz;
    169  1.6  perry } __packed;
    170  1.1  lukem 
    171  1.1  lukem /* command */
    172  1.1  lukem struct ipw_cmd {
    173  1.1  lukem 	u_int32_t	type;
    174  1.3  lukem #define IPW_CMD_ENABLE				2
    175  1.1  lukem #define IPW_CMD_SET_CONFIGURATION		6
    176  1.1  lukem #define IPW_CMD_SET_ESSID			8
    177  1.1  lukem #define IPW_CMD_SET_MANDATORY_BSSID		9
    178  1.1  lukem #define IPW_CMD_SET_MAC_ADDRESS			11
    179  1.1  lukem #define IPW_CMD_SET_MODE			12
    180  1.1  lukem #define IPW_CMD_SET_CHANNEL			14
    181  1.1  lukem #define IPW_CMD_SET_RTS_THRESHOLD		15
    182  1.1  lukem #define IPW_CMD_SET_FRAG_THRESHOLD		16
    183  1.1  lukem #define IPW_CMD_SET_POWER_MODE			17
    184  1.1  lukem #define IPW_CMD_SET_TX_RATES			18
    185  1.1  lukem #define IPW_CMD_SET_BASIC_TX_RATES		19
    186  1.1  lukem #define IPW_CMD_SET_WEP_KEY			20
    187  1.1  lukem #define IPW_CMD_SET_WEP_KEY_INDEX		25
    188  1.1  lukem #define IPW_CMD_SET_WEP_FLAGS			26
    189  1.1  lukem #define IPW_CMD_ADD_MULTICAST			27
    190  1.1  lukem #define IPW_CMD_SET_BEACON_INTERVAL		29
    191  1.1  lukem #define IPW_CMD_SET_TX_POWER_INDEX		36
    192  1.1  lukem #define IPW_CMD_BROADCAST_SCAN			43
    193  1.1  lukem #define IPW_CMD_DISABLE				44
    194  1.1  lukem #define IPW_CMD_SET_DESIRED_BSSID		45
    195  1.1  lukem #define IPW_CMD_SET_SCAN_OPTIONS		46
    196  1.1  lukem #define IPW_CMD_PREPARE_POWER_DOWN		58
    197  1.1  lukem #define IPW_CMD_DISABLE_PHY			61
    198  1.1  lukem #define IPW_CMD_SET_SECURITY_INFORMATION	67
    199  1.5  skrll #define IPW_CMD_SET_WPA_IE			69
    200  1.1  lukem 	u_int32_t	subtype;
    201  1.1  lukem 	u_int32_t	seq;
    202  1.1  lukem 	u_int32_t	len;
    203  1.1  lukem 	u_int8_t	data[400];
    204  1.1  lukem 	u_int32_t	status;
    205  1.1  lukem 	u_int8_t	reserved[68];
    206  1.6  perry } __packed;
    207  1.1  lukem 
    208  1.1  lukem /* possible values for command IPW_CMD_SET_POWER_MODE */
    209  1.1  lukem #define IPW_POWER_MODE_CAM	0
    210  1.1  lukem #define IPW_POWER_AUTOMATIC	6
    211  1.1  lukem 
    212  1.1  lukem /* possible values for command IPW_CMD_SET_MODE */
    213  1.1  lukem #define IPW_MODE_BSS		0
    214  1.1  lukem #define IPW_MODE_IBSS		1
    215  1.1  lukem #define IPW_MODE_MONITOR	2
    216  1.1  lukem 
    217  1.5  skrll /* possible flags for command IPW_CMD_SET_WEP_FLAGS */
    218  1.5  skrll #define IPW_WEPON	0x8
    219  1.5  skrll 
    220  1.1  lukem /* structure for command IPW_CMD_SET_WEP_KEY */
    221  1.1  lukem struct ipw_wep_key {
    222  1.1  lukem 	u_int8_t	idx;
    223  1.1  lukem 	u_int8_t	len;
    224  1.1  lukem 	u_int8_t	key[13];
    225  1.6  perry } __packed;
    226  1.1  lukem 
    227  1.1  lukem /* structure for command IPW_CMD_SET_SECURITY_INFORMATION */
    228  1.1  lukem struct ipw_security {
    229  1.1  lukem 	u_int32_t	ciphers;
    230  1.1  lukem #define IPW_CIPHER_NONE		0x00000001
    231  1.1  lukem #define IPW_CIPHER_WEP40	0x00000002
    232  1.5  skrll #define IPW_CIPHER_TKIP		0x00000004
    233  1.5  skrll #define IPW_CIPHER_CCMP		0x00000010
    234  1.1  lukem #define IPW_CIPHER_WEP104	0x00000020
    235  1.5  skrll #define IPW_CIPHER_CKIP		0x00000040
    236  1.5  skrll 	u_int16_t	reserved1;
    237  1.1  lukem 	u_int8_t	authmode;
    238  1.1  lukem #define IPW_AUTH_OPEN	0
    239  1.1  lukem #define IPW_AUTH_SHARED	1
    240  1.5  skrll 	u_int16_t	reserved2;
    241  1.6  perry } __packed;
    242  1.1  lukem 
    243  1.1  lukem /* structure for command IPW_CMD_SET_SCAN_OPTIONS */
    244  1.1  lukem struct ipw_scan_options {
    245  1.1  lukem 	u_int32_t	flags;
    246  1.1  lukem #define IPW_SCAN_DO_NOT_ASSOCIATE	0x00000001
    247  1.1  lukem #define IPW_SCAN_PASSIVE		0x00000008
    248  1.1  lukem 	u_int32_t	channels;
    249  1.6  perry } __packed;
    250  1.1  lukem 
    251  1.1  lukem /* structure for command IPW_CMD_SET_CONFIGURATION */
    252  1.1  lukem struct ipw_configuration {
    253  1.1  lukem 	u_int32_t	flags;
    254  1.1  lukem #define IPW_CFG_PROMISCUOUS	0x00000004
    255  1.5  skrll #define IPW_CFG_PREAMBLE_AUTO	0x00000010
    256  1.1  lukem #define IPW_CFG_IBSS_AUTO_START	0x00000020
    257  1.1  lukem #define IPW_CFG_802_1x_ENABLE	0x00004000
    258  1.1  lukem #define IPW_CFG_BSS_MASK	0x00008000
    259  1.1  lukem #define IPW_CFG_IBSS_MASK	0x00010000
    260  1.5  skrll 	u_int32_t	bss_chan;
    261  1.1  lukem 	u_int32_t	ibss_chan;
    262  1.6  perry } __packed;
    263  1.1  lukem 
    264  1.5  skrll /* structure for command IPW_CMD_SET_WPA_IE */
    265  1.5  skrll struct ipw_wpa_ie {
    266  1.5  skrll 	u_int16_t	mask;
    267  1.5  skrll 	u_int16_t	capinfo;
    268  1.5  skrll 	u_int16_t	lintval;
    269  1.5  skrll 	u_int8_t	bssid[IEEE80211_ADDR_LEN];
    270  1.5  skrll 	u_int32_t	len;
    271  1.5  skrll 	struct ieee80211_ie_wpa	ie;
    272  1.6  perry } __packed;
    273  1.5  skrll 
    274  1.5  skrll /* element in AP table */
    275  1.5  skrll struct ipw_node {
    276  1.5  skrll 	u_int32_t	reserved1[2];
    277  1.5  skrll 	u_int8_t	bssid[IEEE80211_ADDR_LEN];
    278  1.5  skrll 	u_int8_t	chan;
    279  1.5  skrll 	u_int8_t	rates;
    280  1.5  skrll 	u_int16_t	reserved2;
    281  1.5  skrll 	u_int16_t	capinfo;
    282  1.5  skrll 	u_int16_t	reserved3;
    283  1.5  skrll 	u_int16_t	intval;
    284  1.5  skrll 	u_int8_t	reserved4[28];
    285  1.5  skrll 	u_int8_t	essid[IEEE80211_NWID_LEN];
    286  1.5  skrll 	u_int16_t	reserved5;
    287  1.5  skrll 	u_int8_t	esslen;
    288  1.5  skrll 	u_int8_t	reserved6[7];
    289  1.5  skrll 	u_int8_t	rssi;
    290  1.6  perry } __packed;
    291  1.5  skrll 
    292  1.5  skrll /* EEPROM = Electrically Erasable Programmable Read-Only Memory */
    293  1.5  skrll 
    294  1.5  skrll #define IPW_MEM_EEPROM_CTL	0x00300040
    295  1.5  skrll 
    296  1.5  skrll #define IPW_EEPROM_RADIO	0x11
    297  1.5  skrll #define IPW_EEPROM_MAC		0x21
    298  1.5  skrll #define IPW_EEPROM_CHANNEL_LIST	0x37
    299  1.5  skrll 
    300  1.5  skrll #define IPW_EEPROM_DELAY	1	/* minimum hold time (microsecond) */
    301  1.5  skrll 
    302  1.5  skrll #define IPW_EEPROM_C	(1 << 0)	/* Serial Clock */
    303  1.5  skrll #define IPW_EEPROM_S	(1 << 1)	/* Chip Select */
    304  1.5  skrll #define IPW_EEPROM_D	(1 << 2)	/* Serial data input */
    305  1.5  skrll #define IPW_EEPROM_Q	(1 << 4)	/* Serial data output */
    306  1.5  skrll 
    307  1.5  skrll #define IPW_EEPROM_SHIFT_D	2
    308  1.5  skrll #define IPW_EEPROM_SHIFT_Q	4
    309  1.5  skrll 
    310  1.1  lukem /*
    311  1.1  lukem  * control and status registers access macros
    312  1.1  lukem  */
    313  1.1  lukem #define CSR_READ_1(sc, reg)						\
    314  1.3  lukem 	bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
    315  1.1  lukem 
    316  1.1  lukem #define CSR_READ_2(sc, reg)						\
    317  1.3  lukem 	bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
    318  1.1  lukem 
    319  1.1  lukem #define CSR_READ_4(sc, reg)						\
    320  1.3  lukem 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    321  1.1  lukem 
    322  1.1  lukem #define CSR_WRITE_1(sc, reg, val)					\
    323  1.3  lukem 	bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    324  1.1  lukem 
    325  1.1  lukem #define CSR_WRITE_2(sc, reg, val)					\
    326  1.3  lukem 	bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    327  1.1  lukem 
    328  1.1  lukem #define CSR_WRITE_4(sc, reg, val)					\
    329  1.3  lukem 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    330  1.1  lukem 
    331  1.1  lukem #define CSR_WRITE_MULTI_1(sc, reg, buf, len)				\
    332  1.5  skrll 	bus_space_write_multi_1((sc)->sc_st, (sc)->sc_sh, (reg), 	\
    333  1.5  skrll 	    (buf), (len))
    334  1.1  lukem 
    335  1.1  lukem /*
    336  1.1  lukem  * indirect memory space access macros
    337  1.1  lukem  */
    338  1.1  lukem #define MEM_WRITE_1(sc, addr, val) do {					\
    339  1.1  lukem 	CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr));		\
    340  1.1  lukem 	CSR_WRITE_1((sc), IPW_CSR_INDIRECT_DATA, (val));		\
    341  1.1  lukem } while (/* CONSTCOND */0)
    342  1.1  lukem 
    343  1.1  lukem #define MEM_WRITE_2(sc, addr, val) do {					\
    344  1.1  lukem 	CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr));		\
    345  1.1  lukem 	CSR_WRITE_2((sc), IPW_CSR_INDIRECT_DATA, (val));		\
    346  1.1  lukem } while (/* CONSTCOND */0)
    347  1.1  lukem 
    348  1.1  lukem #define MEM_WRITE_4(sc, addr, val) do {					\
    349  1.1  lukem 	CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr));		\
    350  1.1  lukem 	CSR_WRITE_4((sc), IPW_CSR_INDIRECT_DATA, (val));		\
    351  1.1  lukem } while (/* CONSTCOND */0)
    352  1.1  lukem 
    353  1.1  lukem #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do {			\
    354  1.1  lukem 	CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr));		\
    355  1.1  lukem 	CSR_WRITE_MULTI_1((sc), IPW_CSR_INDIRECT_DATA, (buf), (len));	\
    356  1.1  lukem } while (/* CONSTCOND */0)
    357  1.5  skrll 
    358  1.5  skrll /*
    359  1.5  skrll  * EEPROM access macro
    360  1.5  skrll  */
    361  1.5  skrll #define IPW_EEPROM_CTL(sc, val) do {					\
    362  1.5  skrll 	MEM_WRITE_4((sc), IPW_MEM_EEPROM_CTL, (val));			\
    363  1.5  skrll 	DELAY(IPW_EEPROM_DELAY);					\
    364  1.5  skrll } while (0)
    365