Home | History | Annotate | Line # | Download | only in pci
if_iwireg.h revision 1.11.2.1
      1  1.11.2.1      yamt /*	$NetBSD: if_iwireg.h,v 1.11.2.1 2005/11/02 11:57:56 yamt Exp $ */
      2       1.1     skrll 
      3       1.1     skrll /*-
      4       1.1     skrll  * Copyright (c) 2004, 2005
      5       1.1     skrll  *      Damien Bergamini <damien.bergamini (at) free.fr>. All rights reserved.
      6       1.1     skrll  *
      7       1.1     skrll  * Redistribution and use in source and binary forms, with or without
      8       1.1     skrll  * modification, are permitted provided that the following conditions
      9       1.1     skrll  * are met:
     10       1.1     skrll  * 1. Redistributions of source code must retain the above copyright
     11       1.1     skrll  *    notice unmodified, this list of conditions, and the following
     12       1.1     skrll  *    disclaimer.
     13       1.1     skrll  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1     skrll  *    notice, this list of conditions and the following disclaimer in the
     15       1.1     skrll  *    documentation and/or other materials provided with the distribution.
     16       1.1     skrll  *
     17       1.1     skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18       1.1     skrll  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19       1.1     skrll  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20       1.1     skrll  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21       1.1     skrll  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22       1.1     skrll  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23       1.1     skrll  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24       1.1     skrll  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25       1.1     skrll  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26       1.1     skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27       1.1     skrll  * SUCH DAMAGE.
     28       1.1     skrll  */
     29       1.1     skrll 
     30       1.5     skrll #define IWI_CMD_RING_COUNT	16
     31       1.5     skrll #define IWI_TX_RING_COUNT	64
     32       1.5     skrll #define IWI_RX_RING_COUNT	32
     33       1.1     skrll 
     34       1.8     skrll #define IWI_TX_DESC_SIZE	(sizeof (struct iwi_tx_desc))
     35       1.8     skrll #define IWI_CMD_DESC_SIZE	(sizeof (struct iwi_cmd_desc))
     36       1.8     skrll 
     37       1.1     skrll #define IWI_CSR_INTR		0x0008
     38       1.1     skrll #define IWI_CSR_INTR_MASK	0x000c
     39       1.1     skrll #define IWI_CSR_INDIRECT_ADDR	0x0010
     40       1.1     skrll #define IWI_CSR_INDIRECT_DATA	0x0014
     41       1.1     skrll #define IWI_CSR_AUTOINC_ADDR	0x0018
     42       1.1     skrll #define IWI_CSR_AUTOINC_DATA	0x001c
     43       1.1     skrll #define IWI_CSR_RST		0x0020
     44       1.1     skrll #define IWI_CSR_CTL		0x0024
     45       1.1     skrll #define IWI_CSR_IO		0x0030
     46       1.1     skrll #define IWI_CSR_CMD_BASE	0x0200
     47       1.1     skrll #define IWI_CSR_CMD_SIZE	0x0204
     48       1.1     skrll #define IWI_CSR_TX1_BASE	0x0208
     49       1.1     skrll #define IWI_CSR_TX1_SIZE	0x020c
     50       1.1     skrll #define IWI_CSR_TX2_BASE	0x0210
     51       1.1     skrll #define IWI_CSR_TX2_SIZE	0x0214
     52       1.1     skrll #define IWI_CSR_TX3_BASE	0x0218
     53       1.1     skrll #define IWI_CSR_TX3_SIZE	0x021c
     54       1.1     skrll #define IWI_CSR_TX4_BASE	0x0220
     55       1.1     skrll #define IWI_CSR_TX4_SIZE	0x0224
     56       1.5     skrll #define IWI_CSR_CMD_RIDX	0x0280
     57       1.5     skrll #define IWI_CSR_TX1_RIDX	0x0284
     58       1.5     skrll #define IWI_CSR_TX2_RIDX	0x0288
     59       1.5     skrll #define IWI_CSR_TX3_RIDX	0x028c
     60       1.5     skrll #define IWI_CSR_TX4_RIDX	0x0290
     61       1.5     skrll #define IWI_CSR_RX_RIDX		0x02a0
     62       1.1     skrll #define IWI_CSR_RX_BASE		0x0500
     63       1.1     skrll #define IWI_CSR_TABLE0_SIZE	0x0700
     64       1.1     skrll #define IWI_CSR_TABLE0_BASE	0x0704
     65       1.1     skrll #define IWI_CSR_CURRENT_TX_RATE	IWI_CSR_TABLE0_BASE
     66       1.5     skrll #define IWI_CSR_CMD_WIDX	0x0f80
     67       1.5     skrll #define IWI_CSR_TX1_WIDX	0x0f84
     68       1.5     skrll #define IWI_CSR_TX2_WIDX	0x0f88
     69       1.5     skrll #define IWI_CSR_TX3_WIDX	0x0f8c
     70       1.5     skrll #define IWI_CSR_TX4_WIDX	0x0f90
     71       1.5     skrll #define IWI_CSR_RX_WIDX		0x0fa0
     72       1.1     skrll #define IWI_CSR_READ_INT	0x0ff4
     73       1.1     skrll 
     74       1.1     skrll /* possible flags for IWI_CSR_INTR */
     75       1.5     skrll #define IWI_INTR_RX_DONE	0x00000002
     76       1.5     skrll #define IWI_INTR_CMD_DONE	0x00000800
     77       1.5     skrll #define IWI_INTR_TX1_DONE	0x00001000
     78       1.5     skrll #define IWI_INTR_TX2_DONE	0x00002000
     79       1.5     skrll #define IWI_INTR_TX3_DONE	0x00004000
     80       1.5     skrll #define IWI_INTR_TX4_DONE	0x00008000
     81       1.1     skrll #define IWI_INTR_FW_INITED	0x01000000
     82       1.1     skrll #define IWI_INTR_RADIO_OFF	0x04000000
     83       1.1     skrll #define IWI_INTR_FATAL_ERROR	0x40000000
     84       1.1     skrll #define IWI_INTR_PARITY_ERROR	0x80000000
     85       1.1     skrll 
     86       1.5     skrll #define IWI_INTR_MASK						\
     87       1.5     skrll 	(IWI_INTR_RX_DONE | IWI_INTR_CMD_DONE |			\
     88       1.5     skrll 	 IWI_INTR_TX1_DONE | IWI_INTR_TX2_DONE |		\
     89       1.5     skrll 	 IWI_INTR_TX3_DONE | IWI_INTR_TX4_DONE |		\
     90       1.5     skrll 	 IWI_INTR_FW_INITED | IWI_INTR_RADIO_OFF |		\
     91       1.1     skrll 	 IWI_INTR_FATAL_ERROR | IWI_INTR_PARITY_ERROR)
     92       1.1     skrll 
     93       1.1     skrll /* possible flags for register IWI_CSR_RST */
     94       1.1     skrll #define IWI_RST_PRINCETON_RESET	0x00000001
     95       1.1     skrll #define IWI_RST_SW_RESET	0x00000080
     96       1.1     skrll #define IWI_RST_MASTER_DISABLED	0x00000100
     97       1.1     skrll #define IWI_RST_STOP_MASTER	0x00000200
     98       1.1     skrll 
     99       1.1     skrll /* possible flags for register IWI_CSR_CTL */
    100       1.1     skrll #define IWI_CTL_CLOCK_READY	0x00000001
    101       1.1     skrll #define IWI_CTL_ALLOW_STANDBY	0x00000002
    102       1.1     skrll #define IWI_CTL_INIT		0x00000004
    103       1.1     skrll 
    104       1.1     skrll /* possible flags for register IWI_CSR_IO */
    105       1.1     skrll #define IWI_IO_RADIO_ENABLED	0x00010000
    106       1.1     skrll 
    107       1.1     skrll /* possible flags for IWI_CSR_READ_INT */
    108       1.1     skrll #define IWI_READ_INT_INIT_HOST	0x20000000
    109       1.1     skrll 
    110       1.1     skrll /* table2 offsets */
    111       1.1     skrll #define IWI_INFO_ADAPTER_MAC	40
    112       1.1     skrll 
    113       1.1     skrll /* constants for command blocks */
    114       1.1     skrll #define IWI_CB_DEFAULT_CTL	0x8cea0000
    115       1.1     skrll #define IWI_CB_MAXDATALEN	8191
    116       1.1     skrll 
    117       1.1     skrll /* supported rates */
    118       1.1     skrll #define IWI_RATE_DS1	10
    119       1.1     skrll #define IWI_RATE_DS2	20
    120       1.1     skrll #define IWI_RATE_DS5	55
    121       1.1     skrll #define IWI_RATE_DS11	110
    122       1.1     skrll #define IWI_RATE_OFDM6	13
    123       1.1     skrll #define IWI_RATE_OFDM9	15
    124       1.1     skrll #define IWI_RATE_OFDM12	5
    125       1.1     skrll #define IWI_RATE_OFDM18	7
    126       1.1     skrll #define IWI_RATE_OFDM24	9
    127       1.1     skrll #define IWI_RATE_OFDM36	11
    128       1.1     skrll #define IWI_RATE_OFDM48	1
    129       1.1     skrll #define IWI_RATE_OFDM54	3
    130       1.1     skrll 
    131       1.1     skrll struct iwi_hdr {
    132       1.7     skrll 	uint8_t	type;
    133       1.1     skrll #define IWI_HDR_TYPE_DATA	0
    134       1.1     skrll #define IWI_HDR_TYPE_COMMAND	1
    135       1.1     skrll #define IWI_HDR_TYPE_NOTIF	3
    136       1.1     skrll #define IWI_HDR_TYPE_FRAME	9
    137       1.7     skrll 
    138       1.7     skrll 	uint8_t	seq;
    139       1.7     skrll 	uint8_t	flags;
    140       1.1     skrll #define IWI_HDR_FLAG_IRQ	0x04
    141       1.7     skrll 
    142       1.7     skrll 	uint8_t	reserved;
    143       1.1     skrll } __attribute__((__packed__));
    144       1.1     skrll 
    145       1.1     skrll struct iwi_notif {
    146       1.7     skrll 	uint32_t	reserved[2];
    147       1.7     skrll 	uint8_t		type;
    148       1.1     skrll #define IWI_NOTIF_TYPE_ASSOCIATION	10
    149       1.1     skrll #define IWI_NOTIF_TYPE_AUTHENTICATION	11
    150       1.1     skrll #define IWI_NOTIF_TYPE_SCAN_CHANNEL	12
    151       1.1     skrll #define IWI_NOTIF_TYPE_SCAN_COMPLETE	13
    152       1.1     skrll #define IWI_NOTIF_TYPE_BEACON		17
    153       1.1     skrll #define IWI_NOTIF_TYPE_CALIBRATION	20
    154       1.1     skrll #define IWI_NOTIF_TYPE_NOISE		25
    155       1.7     skrll 
    156       1.7     skrll 	uint8_t		flags;
    157       1.7     skrll 	uint16_t	len;
    158       1.1     skrll } __attribute__((__packed__));
    159       1.1     skrll 
    160       1.1     skrll /* structure for notification IWI_NOTIF_TYPE_AUTHENTICATION */
    161       1.1     skrll struct iwi_notif_authentication {
    162       1.7     skrll 	uint8_t	state;
    163       1.1     skrll #define IWI_DEAUTHENTICATED	0
    164       1.1     skrll #define IWI_AUTHENTICATED	9
    165       1.1     skrll } __attribute__((__packed__));
    166       1.1     skrll 
    167       1.1     skrll /* structure for notification IWI_NOTIF_TYPE_ASSOCIATION */
    168       1.1     skrll struct iwi_notif_association {
    169       1.7     skrll 	uint8_t			state;
    170       1.1     skrll #define IWI_DEASSOCIATED	0
    171       1.1     skrll #define IWI_ASSOCIATED		12
    172       1.5     skrll 
    173       1.1     skrll 	struct ieee80211_frame	frame;
    174       1.7     skrll 	uint16_t		capinfo;
    175       1.7     skrll 	uint16_t		status;
    176       1.7     skrll 	uint16_t		associd;
    177       1.1     skrll } __attribute__((__packed__));
    178       1.1     skrll 
    179       1.1     skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_CHANNEL */
    180       1.1     skrll struct iwi_notif_scan_channel {
    181       1.7     skrll 	uint8_t	nchan;
    182       1.7     skrll 	uint8_t	reserved[47];
    183       1.1     skrll } __attribute__((__packed__));
    184       1.1     skrll 
    185       1.1     skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_COMPLETE */
    186       1.1     skrll struct iwi_notif_scan_complete {
    187       1.7     skrll 	uint8_t	type;
    188       1.7     skrll 	uint8_t	nchan;
    189       1.7     skrll 	uint8_t	status;
    190       1.7     skrll 	uint8_t	reserved;
    191       1.1     skrll } __attribute__((__packed__));
    192       1.1     skrll 
    193       1.1     skrll /* received frame header */
    194       1.1     skrll struct iwi_frame {
    195       1.7     skrll 	uint32_t	reserved1[2];
    196       1.7     skrll 	uint8_t		chan;
    197       1.7     skrll 	uint8_t		status;
    198       1.7     skrll 	uint8_t		rate;
    199       1.7     skrll 	uint8_t		rssi;	/* receiver signal strength indicator */
    200       1.7     skrll 	uint8_t		agc;	/* automatic gain control */
    201       1.7     skrll 	uint8_t		rssi_dbm;
    202       1.7     skrll 	uint16_t	signal;
    203       1.7     skrll 	uint16_t	noise;
    204       1.7     skrll 	uint8_t		antenna;
    205       1.7     skrll 	uint8_t		control;
    206       1.7     skrll 	uint8_t		reserved2[2];
    207       1.7     skrll 	uint16_t	len;
    208       1.1     skrll } __attribute__((__packed__));
    209       1.1     skrll 
    210       1.1     skrll /* header for transmission */
    211       1.1     skrll struct iwi_tx_desc {
    212       1.1     skrll 	struct iwi_hdr	hdr;
    213       1.7     skrll 	uint32_t	reserved1;
    214       1.7     skrll 	uint8_t		station;
    215       1.7     skrll 	uint8_t		reserved2[3];
    216       1.7     skrll 	uint8_t		cmd;
    217       1.1     skrll #define IWI_DATA_CMD_TX	0x0b
    218       1.7     skrll 
    219       1.7     skrll 	uint8_t		seq;
    220       1.7     skrll 	uint16_t	len;
    221       1.7     skrll 	uint8_t		priority;
    222       1.7     skrll 	uint8_t		flags;
    223       1.1     skrll #define IWI_DATA_FLAG_SHPREAMBLE	0x04
    224       1.1     skrll #define IWI_DATA_FLAG_NO_WEP		0x20
    225       1.1     skrll #define IWI_DATA_FLAG_NEED_ACK		0x80
    226       1.1     skrll 
    227       1.7     skrll 	uint8_t		xflags;
    228       1.7     skrll 	uint8_t		wep_txkey;
    229       1.7     skrll 	uint8_t		wepkey[IEEE80211_KEYBUF_SIZE];
    230       1.7     skrll 	uint8_t		rate;
    231       1.7     skrll 	uint8_t		antenna;
    232       1.7     skrll 	uint8_t		reserved3[10];
    233       1.1     skrll 	struct ieee80211_qosframe_addr4	wh;
    234       1.7     skrll 	uint32_t	iv;
    235       1.7     skrll 	uint32_t	eiv;
    236       1.7     skrll 	uint32_t	nseg;
    237       1.7     skrll #define IWI_MAX_NSEG	6
    238       1.1     skrll 
    239       1.7     skrll 	uint32_t	seg_addr[IWI_MAX_NSEG];
    240       1.7     skrll 	uint16_t	seg_len[IWI_MAX_NSEG];
    241       1.1     skrll } __attribute__((__packed__));
    242       1.1     skrll 
    243       1.1     skrll /* command */
    244       1.1     skrll struct iwi_cmd_desc {
    245       1.1     skrll 	struct iwi_hdr	hdr;
    246       1.7     skrll 	uint8_t		type;
    247       1.1     skrll #define IWI_CMD_ENABLE				2
    248       1.1     skrll #define IWI_CMD_SET_CONFIGURATION		6
    249       1.1     skrll #define IWI_CMD_SET_ESSID			8
    250       1.1     skrll #define IWI_CMD_SET_MAC_ADDRESS			11
    251       1.1     skrll #define IWI_CMD_SET_RTS_THRESHOLD		15
    252       1.4  christos #define IWI_CMD_SET_FRAG_THRESHOLD		16
    253       1.1     skrll #define IWI_CMD_SET_POWER_MODE			17
    254       1.1     skrll #define IWI_CMD_SET_WEP_KEY			18
    255       1.1     skrll #define IWI_CMD_SCAN				20
    256       1.1     skrll #define IWI_CMD_ASSOCIATE			21
    257       1.1     skrll #define IWI_CMD_SET_RATES			22
    258       1.4  christos #define IWI_CMD_ABORT_SCAN			23
    259       1.9     skrll #define IWI_CMD_SCAN_V2				26
    260       1.4  christos #define IWI_CMD_SET_OPTIE			31
    261       1.1     skrll #define IWI_CMD_DISABLE				33
    262       1.1     skrll #define IWI_CMD_SET_IV				34
    263       1.1     skrll #define IWI_CMD_SET_TX_POWER			35
    264       1.1     skrll #define IWI_CMD_SET_SENSITIVITY			42
    265       1.7     skrll 
    266       1.7     skrll 	uint8_t		len;
    267       1.7     skrll 	uint16_t	reserved;
    268       1.7     skrll 	uint8_t		data[120];
    269       1.1     skrll } __attribute__((__packed__));
    270       1.1     skrll 
    271       1.1     skrll /* constants for 'mode' fields */
    272       1.1     skrll #define IWI_MODE_11A	0
    273       1.1     skrll #define IWI_MODE_11B	1
    274       1.1     skrll #define IWI_MODE_11G	2
    275       1.1     skrll 
    276       1.1     skrll /* possible values for command IWI_CMD_SET_POWER_MODE */
    277       1.1     skrll #define IWI_POWER_MODE_CAM	0
    278       1.1     skrll 
    279       1.1     skrll /* structure for command IWI_CMD_SET_RATES */
    280       1.1     skrll struct iwi_rateset {
    281       1.7     skrll 	uint8_t	mode;
    282       1.7     skrll 	uint8_t	nrates;
    283       1.7     skrll 	uint8_t	type;
    284       1.6     skrll #define IWI_RATESET_TYPE_NEGOTIATED	0
    285       1.1     skrll #define IWI_RATESET_TYPE_SUPPORTED	1
    286       1.7     skrll 
    287       1.7     skrll 	uint8_t	reserved;
    288       1.7     skrll 	uint8_t	rates[12];
    289       1.1     skrll } __attribute__((__packed__));
    290       1.1     skrll 
    291       1.1     skrll /* structure for command IWI_CMD_SET_TX_POWER */
    292       1.1     skrll struct iwi_txpower {
    293       1.7     skrll 	uint8_t	nchan;
    294       1.7     skrll 	uint8_t	mode;
    295       1.1     skrll 	struct {
    296       1.7     skrll 		uint8_t	chan;
    297       1.7     skrll 		uint8_t	power;
    298       1.1     skrll #define IWI_TXPOWER_MAX		20
    299       1.1     skrll #define IWI_TXPOWER_RATIO	(IEEE80211_TXPOWER_MAX / IWI_TXPOWER_MAX)
    300       1.1     skrll 	} __attribute__((__packed__)) chan[37];
    301       1.1     skrll } __attribute__((__packed__));
    302       1.1     skrll 
    303       1.1     skrll /* structure for command IWI_CMD_ASSOCIATE */
    304       1.1     skrll struct iwi_associate {
    305       1.7     skrll 	uint8_t		chan;
    306       1.7     skrll 	uint8_t		auth;
    307       1.1     skrll #define IWI_AUTH_OPEN	0
    308       1.1     skrll #define IWI_AUTH_SHARED	1
    309       1.1     skrll #define IWI_AUTH_NONE	3
    310       1.7     skrll 
    311       1.7     skrll 	uint8_t		type;
    312       1.7     skrll 	uint8_t		reserved1;
    313       1.7     skrll 	uint16_t	policy;
    314       1.4  christos #define IWI_POLICY_OPTIE	2
    315       1.4  christos 
    316       1.7     skrll 	uint8_t		plen;
    317       1.7     skrll 	uint8_t		mode;
    318       1.7     skrll 	uint8_t		bssid[IEEE80211_ADDR_LEN];
    319       1.7     skrll 	uint8_t		tstamp[8];
    320       1.7     skrll 	uint16_t	capinfo;
    321       1.7     skrll 	uint16_t	lintval;
    322       1.7     skrll 	uint16_t	intval;
    323       1.7     skrll 	uint8_t		dst[IEEE80211_ADDR_LEN];
    324       1.7     skrll 	uint32_t	reserved3;
    325       1.7     skrll 	uint16_t	reserved4;
    326       1.1     skrll } __attribute__((__packed__));
    327       1.1     skrll 
    328       1.5     skrll #define IWI_SCAN_CHANNELS	54
    329       1.5     skrll 
    330       1.9     skrll #define IWI_SCAN_TYPE_FIRST_BEACON	0
    331       1.9     skrll #define IWI_SCAN_TYPE_PASSIVE		1
    332       1.9     skrll #define IWI_SCAN_TYPE_ACTIVE_DIRECT	2
    333       1.9     skrll #define IWI_SCAN_TYPE_ACTIVE_BROADCAST	3
    334       1.9     skrll #define IWI_SCAN_TYPE_ACTIVE_BDIRECT	4
    335       1.9     skrll #define IWI_SCAN_TYPES			5
    336       1.9     skrll 
    337       1.9     skrll #define iwi_scan_type_set(s, i, t) 			\
    338       1.9     skrll 	do { 						\
    339       1.9     skrll 		if ((i) % 2 == 0)			\
    340       1.9     skrll 			(s).type[(i) / 2].lsn = (t);	\
    341       1.9     skrll 		else					\
    342       1.9     skrll 			(s).type[(i) / 2].msn = (t);	\
    343       1.9     skrll 	} while(0)
    344       1.9     skrll 
    345       1.9     skrll /* structure for command IWI_CMD_SCAN_V2 */
    346       1.9     skrll struct iwi_scan_v2 {
    347       1.9     skrll 	u_int32_t	fsidx;
    348       1.9     skrll 	u_int8_t	channels[IWI_SCAN_CHANNELS];
    349      1.11     skrll #define IWI_CHAN_5GHZ	(0 << 6)
    350      1.11     skrll #define IWI_CHAN_2GHZ	(1 << 6)
    351      1.11     skrll 
    352       1.9     skrll 	struct {
    353  1.11.2.1      yamt #if _BYTE_ORDER == _LITTLE_ENDIAN
    354      1.10     skrll 		u_int8_t msn:4;
    355       1.9     skrll 		u_int8_t lsn:4;
    356  1.11.2.1      yamt #else
    357  1.11.2.1      yamt 		u_int8_t lsn:4;
    358  1.11.2.1      yamt 		u_int8_t msn:4;
    359  1.11.2.1      yamt #endif
    360       1.9     skrll 	} __attribute__ ((__packed__)) type[IWI_SCAN_CHANNELS / 2];
    361       1.9     skrll 
    362       1.9     skrll 	u_int8_t	reserved1;
    363       1.9     skrll 	u_int16_t	dwelltime[IWI_SCAN_TYPES];
    364       1.9     skrll 
    365       1.9     skrll } __attribute__ ((__packed__));
    366       1.9     skrll 
    367       1.1     skrll /* structure for command IWI_CMD_SET_CONFIGURATION */
    368       1.1     skrll struct iwi_configuration {
    369       1.7     skrll 	uint8_t	bluetooth_coexistence;
    370       1.7     skrll 	uint8_t	reserved1;
    371       1.7     skrll 	uint8_t	answer_pbreq;
    372       1.7     skrll 	uint8_t	allow_invalid_frames;
    373       1.7     skrll 	uint8_t	multicast_enabled;
    374       1.7     skrll 	uint8_t	drop_unicast_unencrypted;
    375       1.7     skrll 	uint8_t	disable_unicast_decryption;
    376       1.7     skrll 	uint8_t	drop_multicast_unencrypted;
    377       1.7     skrll 	uint8_t	disable_multicast_decryption;
    378       1.7     skrll 	uint8_t	antenna;
    379       1.7     skrll 	uint8_t	reserved2;
    380       1.7     skrll 	uint8_t	use_protection;
    381       1.7     skrll 	uint8_t	protection_ctsonly;
    382       1.7     skrll 	uint8_t	enable_multicast_filtering;
    383       1.7     skrll 	uint8_t	bluetooth_threshold;
    384       1.7     skrll 	uint8_t	reserved4;
    385       1.7     skrll 	uint8_t	allow_beacon_and_probe_resp;
    386       1.7     skrll 	uint8_t	allow_mgt;
    387       1.7     skrll 	uint8_t	noise_reported;
    388       1.7     skrll 	uint8_t	reserved5;
    389       1.1     skrll } __attribute__((__packed__));
    390       1.1     skrll 
    391       1.1     skrll /* structure for command IWI_CMD_SET_WEP_KEY */
    392       1.1     skrll struct iwi_wep_key {
    393       1.7     skrll 	uint8_t	cmd;
    394       1.1     skrll #define IWI_WEP_KEY_CMD_SETKEY	0x08
    395       1.7     skrll 
    396       1.7     skrll 	uint8_t	seq;
    397       1.7     skrll 	uint8_t	idx;
    398       1.7     skrll 	uint8_t	len;
    399       1.7     skrll 	uint8_t	key[IEEE80211_KEYBUF_SIZE];
    400       1.1     skrll } __attribute__((__packed__));
    401       1.1     skrll 
    402       1.1     skrll /* EEPROM = Electrically Erasable Programmable Read-Only Memory */
    403       1.1     skrll 
    404       1.1     skrll #define IWI_MEM_EEPROM_CTL	0x00300040
    405       1.1     skrll 
    406       1.1     skrll #define IWI_EEPROM_MAC	0x21
    407       1.1     skrll 
    408       1.1     skrll #define IWI_EEPROM_DELAY	1	/* minimum hold time (microsecond) */
    409       1.1     skrll 
    410       1.1     skrll #define IWI_EEPROM_C	(1 << 0)	/* Serial Clock */
    411       1.1     skrll #define IWI_EEPROM_S	(1 << 1)	/* Chip Select */
    412       1.1     skrll #define IWI_EEPROM_D	(1 << 2)	/* Serial data input */
    413       1.1     skrll #define IWI_EEPROM_Q	(1 << 4)	/* Serial data output */
    414       1.1     skrll 
    415       1.1     skrll #define IWI_EEPROM_SHIFT_D	2
    416       1.1     skrll #define IWI_EEPROM_SHIFT_Q	4
    417       1.1     skrll 
    418       1.1     skrll /*
    419       1.1     skrll  * control and status registers access macros
    420       1.1     skrll  */
    421       1.1     skrll #define CSR_READ_1(sc, reg)						\
    422       1.1     skrll 	bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
    423       1.1     skrll 
    424       1.1     skrll #define CSR_READ_2(sc, reg)						\
    425       1.1     skrll 	bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
    426       1.1     skrll 
    427       1.1     skrll #define CSR_READ_4(sc, reg)						\
    428       1.1     skrll 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    429       1.1     skrll 
    430       1.1     skrll #define CSR_READ_REGION_4(sc, offset, datap, count)			\
    431       1.1     skrll 	bus_space_read_region_4((sc)->sc_st, (sc)->sc_sh, (offset),	\
    432       1.1     skrll 	    (datap), (count))
    433       1.1     skrll 
    434       1.1     skrll #define CSR_WRITE_1(sc, reg, val)					\
    435       1.1     skrll 	bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    436       1.1     skrll 
    437       1.1     skrll #define CSR_WRITE_2(sc, reg, val)					\
    438       1.1     skrll 	bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    439       1.1     skrll 
    440       1.1     skrll #define CSR_WRITE_4(sc, reg, val)					\
    441       1.1     skrll 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    442       1.1     skrll 
    443       1.1     skrll /*
    444       1.1     skrll  * indirect memory space access macros
    445       1.1     skrll  */
    446       1.1     skrll #define MEM_WRITE_1(sc, addr, val) do {					\
    447       1.1     skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    448       1.1     skrll 	CSR_WRITE_1((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    449       1.1     skrll } while (/* CONSTCOND */0)
    450       1.1     skrll 
    451       1.1     skrll #define MEM_WRITE_2(sc, addr, val) do {					\
    452       1.1     skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    453       1.1     skrll 	CSR_WRITE_2((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    454       1.1     skrll } while (/* CONSTCOND */0)
    455       1.1     skrll 
    456       1.1     skrll #define MEM_WRITE_4(sc, addr, val) do {					\
    457       1.1     skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    458       1.1     skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    459       1.1     skrll } while (/* CONSTCOND */0)
    460       1.1     skrll 
    461       1.1     skrll #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do {			\
    462       1.1     skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    463       1.1     skrll 	CSR_WRITE_MULTI_1((sc), IWI_CSR_INDIRECT_DATA, (buf), (len));	\
    464       1.1     skrll } while (/* CONSTCOND */0)
    465       1.1     skrll 
    466       1.1     skrll /*
    467       1.1     skrll  * EEPROM access macro
    468       1.1     skrll  */
    469       1.1     skrll #define IWI_EEPROM_CTL(sc, val) do {					\
    470       1.1     skrll 	MEM_WRITE_4((sc), IWI_MEM_EEPROM_CTL, (val));			\
    471       1.1     skrll 	DELAY(IWI_EEPROM_DELAY);					\
    472       1.1     skrll } while (/* CONSTCOND */0)
    473