if_iwireg.h revision 1.16 1 1.16 skrll /* $NetBSD: if_iwireg.h,v 1.16 2006/08/09 11:35:59 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2004, 2005
5 1.1 skrll * Damien Bergamini <damien.bergamini (at) free.fr>. All rights reserved.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice unmodified, this list of conditions, and the following
12 1.1 skrll * disclaimer.
13 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer in the
15 1.1 skrll * documentation and/or other materials provided with the distribution.
16 1.1 skrll *
17 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 skrll * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 skrll * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 skrll * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 skrll * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 skrll * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 skrll * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 skrll * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 skrll * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 skrll * SUCH DAMAGE.
28 1.1 skrll */
29 1.1 skrll
30 1.5 skrll #define IWI_CMD_RING_COUNT 16
31 1.5 skrll #define IWI_TX_RING_COUNT 64
32 1.5 skrll #define IWI_RX_RING_COUNT 32
33 1.1 skrll
34 1.8 skrll #define IWI_TX_DESC_SIZE (sizeof (struct iwi_tx_desc))
35 1.8 skrll #define IWI_CMD_DESC_SIZE (sizeof (struct iwi_cmd_desc))
36 1.8 skrll
37 1.1 skrll #define IWI_CSR_INTR 0x0008
38 1.1 skrll #define IWI_CSR_INTR_MASK 0x000c
39 1.1 skrll #define IWI_CSR_INDIRECT_ADDR 0x0010
40 1.1 skrll #define IWI_CSR_INDIRECT_DATA 0x0014
41 1.1 skrll #define IWI_CSR_AUTOINC_ADDR 0x0018
42 1.1 skrll #define IWI_CSR_AUTOINC_DATA 0x001c
43 1.1 skrll #define IWI_CSR_RST 0x0020
44 1.1 skrll #define IWI_CSR_CTL 0x0024
45 1.1 skrll #define IWI_CSR_IO 0x0030
46 1.1 skrll #define IWI_CSR_CMD_BASE 0x0200
47 1.1 skrll #define IWI_CSR_CMD_SIZE 0x0204
48 1.1 skrll #define IWI_CSR_TX1_BASE 0x0208
49 1.1 skrll #define IWI_CSR_TX1_SIZE 0x020c
50 1.1 skrll #define IWI_CSR_TX2_BASE 0x0210
51 1.1 skrll #define IWI_CSR_TX2_SIZE 0x0214
52 1.1 skrll #define IWI_CSR_TX3_BASE 0x0218
53 1.1 skrll #define IWI_CSR_TX3_SIZE 0x021c
54 1.1 skrll #define IWI_CSR_TX4_BASE 0x0220
55 1.1 skrll #define IWI_CSR_TX4_SIZE 0x0224
56 1.5 skrll #define IWI_CSR_CMD_RIDX 0x0280
57 1.5 skrll #define IWI_CSR_TX1_RIDX 0x0284
58 1.5 skrll #define IWI_CSR_TX2_RIDX 0x0288
59 1.5 skrll #define IWI_CSR_TX3_RIDX 0x028c
60 1.5 skrll #define IWI_CSR_TX4_RIDX 0x0290
61 1.5 skrll #define IWI_CSR_RX_RIDX 0x02a0
62 1.1 skrll #define IWI_CSR_RX_BASE 0x0500
63 1.13 skrll #define IWI_CSR_ERRORLOG 0x0610
64 1.1 skrll #define IWI_CSR_TABLE0_SIZE 0x0700
65 1.1 skrll #define IWI_CSR_TABLE0_BASE 0x0704
66 1.1 skrll #define IWI_CSR_CURRENT_TX_RATE IWI_CSR_TABLE0_BASE
67 1.14 skrll #define IWI_CSR_NODE_BASE 0x0c0c
68 1.5 skrll #define IWI_CSR_CMD_WIDX 0x0f80
69 1.5 skrll #define IWI_CSR_TX1_WIDX 0x0f84
70 1.5 skrll #define IWI_CSR_TX2_WIDX 0x0f88
71 1.5 skrll #define IWI_CSR_TX3_WIDX 0x0f8c
72 1.5 skrll #define IWI_CSR_TX4_WIDX 0x0f90
73 1.5 skrll #define IWI_CSR_RX_WIDX 0x0fa0
74 1.1 skrll #define IWI_CSR_READ_INT 0x0ff4
75 1.1 skrll
76 1.1 skrll /* possible flags for IWI_CSR_INTR */
77 1.5 skrll #define IWI_INTR_RX_DONE 0x00000002
78 1.5 skrll #define IWI_INTR_CMD_DONE 0x00000800
79 1.5 skrll #define IWI_INTR_TX1_DONE 0x00001000
80 1.5 skrll #define IWI_INTR_TX2_DONE 0x00002000
81 1.5 skrll #define IWI_INTR_TX3_DONE 0x00004000
82 1.5 skrll #define IWI_INTR_TX4_DONE 0x00008000
83 1.1 skrll #define IWI_INTR_FW_INITED 0x01000000
84 1.1 skrll #define IWI_INTR_RADIO_OFF 0x04000000
85 1.1 skrll #define IWI_INTR_FATAL_ERROR 0x40000000
86 1.1 skrll #define IWI_INTR_PARITY_ERROR 0x80000000
87 1.1 skrll
88 1.5 skrll #define IWI_INTR_MASK \
89 1.5 skrll (IWI_INTR_RX_DONE | IWI_INTR_CMD_DONE | \
90 1.5 skrll IWI_INTR_TX1_DONE | IWI_INTR_TX2_DONE | \
91 1.5 skrll IWI_INTR_TX3_DONE | IWI_INTR_TX4_DONE | \
92 1.5 skrll IWI_INTR_FW_INITED | IWI_INTR_RADIO_OFF | \
93 1.1 skrll IWI_INTR_FATAL_ERROR | IWI_INTR_PARITY_ERROR)
94 1.1 skrll
95 1.1 skrll /* possible flags for register IWI_CSR_RST */
96 1.1 skrll #define IWI_RST_PRINCETON_RESET 0x00000001
97 1.1 skrll #define IWI_RST_SW_RESET 0x00000080
98 1.1 skrll #define IWI_RST_MASTER_DISABLED 0x00000100
99 1.1 skrll #define IWI_RST_STOP_MASTER 0x00000200
100 1.1 skrll
101 1.1 skrll /* possible flags for register IWI_CSR_CTL */
102 1.1 skrll #define IWI_CTL_CLOCK_READY 0x00000001
103 1.1 skrll #define IWI_CTL_ALLOW_STANDBY 0x00000002
104 1.1 skrll #define IWI_CTL_INIT 0x00000004
105 1.1 skrll
106 1.1 skrll /* possible flags for register IWI_CSR_IO */
107 1.1 skrll #define IWI_IO_RADIO_ENABLED 0x00010000
108 1.1 skrll
109 1.1 skrll /* possible flags for IWI_CSR_READ_INT */
110 1.1 skrll #define IWI_READ_INT_INIT_HOST 0x20000000
111 1.1 skrll
112 1.13 skrll /* error log definitions */
113 1.13 skrll struct iwi_error {
114 1.13 skrll uint32_t type;
115 1.13 skrll uint32_t reserved2;
116 1.13 skrll uint32_t reserved3;
117 1.13 skrll uint32_t reserved4;
118 1.13 skrll uint32_t reserved5;
119 1.13 skrll uint32_t reserved6;
120 1.13 skrll uint32_t reserved7;
121 1.13 skrll } __attribute__((__packed__));
122 1.13 skrll
123 1.1 skrll /* table2 offsets */
124 1.1 skrll #define IWI_INFO_ADAPTER_MAC 40
125 1.1 skrll
126 1.1 skrll /* constants for command blocks */
127 1.1 skrll #define IWI_CB_DEFAULT_CTL 0x8cea0000
128 1.1 skrll #define IWI_CB_MAXDATALEN 8191
129 1.1 skrll
130 1.1 skrll /* supported rates */
131 1.1 skrll #define IWI_RATE_DS1 10
132 1.1 skrll #define IWI_RATE_DS2 20
133 1.1 skrll #define IWI_RATE_DS5 55
134 1.1 skrll #define IWI_RATE_DS11 110
135 1.1 skrll #define IWI_RATE_OFDM6 13
136 1.1 skrll #define IWI_RATE_OFDM9 15
137 1.1 skrll #define IWI_RATE_OFDM12 5
138 1.1 skrll #define IWI_RATE_OFDM18 7
139 1.1 skrll #define IWI_RATE_OFDM24 9
140 1.1 skrll #define IWI_RATE_OFDM36 11
141 1.1 skrll #define IWI_RATE_OFDM48 1
142 1.1 skrll #define IWI_RATE_OFDM54 3
143 1.1 skrll
144 1.16 skrll /* firmware binary image header */
145 1.16 skrll struct iwi_firmware_hdr {
146 1.16 skrll uint32_t version;
147 1.16 skrll uint32_t mode;
148 1.16 skrll } __attribute__((__packed__));
149 1.16 skrll
150 1.1 skrll struct iwi_hdr {
151 1.7 skrll uint8_t type;
152 1.1 skrll #define IWI_HDR_TYPE_DATA 0
153 1.1 skrll #define IWI_HDR_TYPE_COMMAND 1
154 1.1 skrll #define IWI_HDR_TYPE_NOTIF 3
155 1.1 skrll #define IWI_HDR_TYPE_FRAME 9
156 1.7 skrll
157 1.7 skrll uint8_t seq;
158 1.7 skrll uint8_t flags;
159 1.1 skrll #define IWI_HDR_FLAG_IRQ 0x04
160 1.7 skrll
161 1.7 skrll uint8_t reserved;
162 1.1 skrll } __attribute__((__packed__));
163 1.1 skrll
164 1.1 skrll struct iwi_notif {
165 1.7 skrll uint32_t reserved[2];
166 1.7 skrll uint8_t type;
167 1.1 skrll #define IWI_NOTIF_TYPE_ASSOCIATION 10
168 1.1 skrll #define IWI_NOTIF_TYPE_AUTHENTICATION 11
169 1.1 skrll #define IWI_NOTIF_TYPE_SCAN_CHANNEL 12
170 1.1 skrll #define IWI_NOTIF_TYPE_SCAN_COMPLETE 13
171 1.1 skrll #define IWI_NOTIF_TYPE_BEACON 17
172 1.1 skrll #define IWI_NOTIF_TYPE_CALIBRATION 20
173 1.1 skrll #define IWI_NOTIF_TYPE_NOISE 25
174 1.7 skrll
175 1.7 skrll uint8_t flags;
176 1.7 skrll uint16_t len;
177 1.1 skrll } __attribute__((__packed__));
178 1.1 skrll
179 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_AUTHENTICATION */
180 1.1 skrll struct iwi_notif_authentication {
181 1.7 skrll uint8_t state;
182 1.1 skrll #define IWI_DEAUTHENTICATED 0
183 1.1 skrll #define IWI_AUTHENTICATED 9
184 1.1 skrll } __attribute__((__packed__));
185 1.1 skrll
186 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_ASSOCIATION */
187 1.1 skrll struct iwi_notif_association {
188 1.7 skrll uint8_t state;
189 1.1 skrll #define IWI_DEASSOCIATED 0
190 1.1 skrll #define IWI_ASSOCIATED 12
191 1.5 skrll
192 1.1 skrll struct ieee80211_frame frame;
193 1.7 skrll uint16_t capinfo;
194 1.7 skrll uint16_t status;
195 1.7 skrll uint16_t associd;
196 1.1 skrll } __attribute__((__packed__));
197 1.1 skrll
198 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_CHANNEL */
199 1.1 skrll struct iwi_notif_scan_channel {
200 1.7 skrll uint8_t nchan;
201 1.7 skrll uint8_t reserved[47];
202 1.1 skrll } __attribute__((__packed__));
203 1.1 skrll
204 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_COMPLETE */
205 1.1 skrll struct iwi_notif_scan_complete {
206 1.7 skrll uint8_t type;
207 1.7 skrll uint8_t nchan;
208 1.7 skrll uint8_t status;
209 1.7 skrll uint8_t reserved;
210 1.1 skrll } __attribute__((__packed__));
211 1.1 skrll
212 1.1 skrll /* received frame header */
213 1.1 skrll struct iwi_frame {
214 1.7 skrll uint32_t reserved1[2];
215 1.7 skrll uint8_t chan;
216 1.7 skrll uint8_t status;
217 1.7 skrll uint8_t rate;
218 1.7 skrll uint8_t rssi; /* receiver signal strength indicator */
219 1.7 skrll uint8_t agc; /* automatic gain control */
220 1.7 skrll uint8_t rssi_dbm;
221 1.7 skrll uint16_t signal;
222 1.7 skrll uint16_t noise;
223 1.7 skrll uint8_t antenna;
224 1.7 skrll uint8_t control;
225 1.7 skrll uint8_t reserved2[2];
226 1.7 skrll uint16_t len;
227 1.1 skrll } __attribute__((__packed__));
228 1.1 skrll
229 1.1 skrll /* header for transmission */
230 1.1 skrll struct iwi_tx_desc {
231 1.1 skrll struct iwi_hdr hdr;
232 1.7 skrll uint32_t reserved1;
233 1.7 skrll uint8_t station;
234 1.7 skrll uint8_t reserved2[3];
235 1.7 skrll uint8_t cmd;
236 1.1 skrll #define IWI_DATA_CMD_TX 0x0b
237 1.7 skrll
238 1.7 skrll uint8_t seq;
239 1.7 skrll uint16_t len;
240 1.7 skrll uint8_t priority;
241 1.7 skrll uint8_t flags;
242 1.1 skrll #define IWI_DATA_FLAG_SHPREAMBLE 0x04
243 1.1 skrll #define IWI_DATA_FLAG_NO_WEP 0x20
244 1.1 skrll #define IWI_DATA_FLAG_NEED_ACK 0x80
245 1.1 skrll
246 1.7 skrll uint8_t xflags;
247 1.14 skrll #define IWI_DATA_XFLAG_QOS 0x10
248 1.14 skrll
249 1.7 skrll uint8_t wep_txkey;
250 1.7 skrll uint8_t wepkey[IEEE80211_KEYBUF_SIZE];
251 1.7 skrll uint8_t rate;
252 1.7 skrll uint8_t antenna;
253 1.7 skrll uint8_t reserved3[10];
254 1.1 skrll struct ieee80211_qosframe_addr4 wh;
255 1.7 skrll uint32_t iv;
256 1.7 skrll uint32_t eiv;
257 1.7 skrll uint32_t nseg;
258 1.7 skrll #define IWI_MAX_NSEG 6
259 1.1 skrll
260 1.7 skrll uint32_t seg_addr[IWI_MAX_NSEG];
261 1.7 skrll uint16_t seg_len[IWI_MAX_NSEG];
262 1.1 skrll } __attribute__((__packed__));
263 1.1 skrll
264 1.1 skrll /* command */
265 1.1 skrll struct iwi_cmd_desc {
266 1.1 skrll struct iwi_hdr hdr;
267 1.7 skrll uint8_t type;
268 1.1 skrll #define IWI_CMD_ENABLE 2
269 1.1 skrll #define IWI_CMD_SET_CONFIGURATION 6
270 1.1 skrll #define IWI_CMD_SET_ESSID 8
271 1.1 skrll #define IWI_CMD_SET_MAC_ADDRESS 11
272 1.1 skrll #define IWI_CMD_SET_RTS_THRESHOLD 15
273 1.4 christos #define IWI_CMD_SET_FRAG_THRESHOLD 16
274 1.1 skrll #define IWI_CMD_SET_POWER_MODE 17
275 1.1 skrll #define IWI_CMD_SET_WEP_KEY 18
276 1.1 skrll #define IWI_CMD_ASSOCIATE 21
277 1.1 skrll #define IWI_CMD_SET_RATES 22
278 1.4 christos #define IWI_CMD_ABORT_SCAN 23
279 1.14 skrll #define IWI_CMD_SET_WME_PARAMS 25
280 1.9 skrll #define IWI_CMD_SCAN_V2 26
281 1.4 christos #define IWI_CMD_SET_OPTIE 31
282 1.1 skrll #define IWI_CMD_DISABLE 33
283 1.1 skrll #define IWI_CMD_SET_IV 34
284 1.1 skrll #define IWI_CMD_SET_TX_POWER 35
285 1.1 skrll #define IWI_CMD_SET_SENSITIVITY 42
286 1.14 skrll #define IWI_CMD_SET_WMEIE 84
287 1.7 skrll
288 1.7 skrll uint8_t len;
289 1.7 skrll uint16_t reserved;
290 1.7 skrll uint8_t data[120];
291 1.1 skrll } __attribute__((__packed__));
292 1.1 skrll
293 1.14 skrll /* node information (IBSS) */
294 1.14 skrll struct iwi_ibssnode {
295 1.14 skrll uint8_t bssid[IEEE80211_ADDR_LEN];
296 1.14 skrll uint8_t reserved[2];
297 1.14 skrll } __packed;
298 1.14 skrll
299 1.1 skrll /* constants for 'mode' fields */
300 1.1 skrll #define IWI_MODE_11A 0
301 1.1 skrll #define IWI_MODE_11B 1
302 1.1 skrll #define IWI_MODE_11G 2
303 1.1 skrll
304 1.1 skrll /* possible values for command IWI_CMD_SET_POWER_MODE */
305 1.1 skrll #define IWI_POWER_MODE_CAM 0
306 1.1 skrll
307 1.1 skrll /* structure for command IWI_CMD_SET_RATES */
308 1.1 skrll struct iwi_rateset {
309 1.7 skrll uint8_t mode;
310 1.7 skrll uint8_t nrates;
311 1.7 skrll uint8_t type;
312 1.6 skrll #define IWI_RATESET_TYPE_NEGOTIATED 0
313 1.1 skrll #define IWI_RATESET_TYPE_SUPPORTED 1
314 1.7 skrll
315 1.7 skrll uint8_t reserved;
316 1.7 skrll uint8_t rates[12];
317 1.1 skrll } __attribute__((__packed__));
318 1.1 skrll
319 1.1 skrll /* structure for command IWI_CMD_SET_TX_POWER */
320 1.1 skrll struct iwi_txpower {
321 1.7 skrll uint8_t nchan;
322 1.7 skrll uint8_t mode;
323 1.1 skrll struct {
324 1.7 skrll uint8_t chan;
325 1.7 skrll uint8_t power;
326 1.1 skrll #define IWI_TXPOWER_MAX 20
327 1.1 skrll #define IWI_TXPOWER_RATIO (IEEE80211_TXPOWER_MAX / IWI_TXPOWER_MAX)
328 1.1 skrll } __attribute__((__packed__)) chan[37];
329 1.1 skrll } __attribute__((__packed__));
330 1.1 skrll
331 1.1 skrll /* structure for command IWI_CMD_ASSOCIATE */
332 1.1 skrll struct iwi_associate {
333 1.7 skrll uint8_t chan;
334 1.7 skrll uint8_t auth;
335 1.1 skrll #define IWI_AUTH_OPEN 0
336 1.1 skrll #define IWI_AUTH_SHARED 1
337 1.1 skrll #define IWI_AUTH_NONE 3
338 1.7 skrll
339 1.7 skrll uint8_t type;
340 1.7 skrll uint8_t reserved1;
341 1.7 skrll uint16_t policy;
342 1.14 skrll #define IWI_POLICY_WME 1
343 1.14 skrll #define IWI_POLICY_WPA 2
344 1.4 christos
345 1.7 skrll uint8_t plen;
346 1.7 skrll uint8_t mode;
347 1.7 skrll uint8_t bssid[IEEE80211_ADDR_LEN];
348 1.7 skrll uint8_t tstamp[8];
349 1.7 skrll uint16_t capinfo;
350 1.7 skrll uint16_t lintval;
351 1.7 skrll uint16_t intval;
352 1.7 skrll uint8_t dst[IEEE80211_ADDR_LEN];
353 1.7 skrll uint32_t reserved3;
354 1.7 skrll uint16_t reserved4;
355 1.1 skrll } __attribute__((__packed__));
356 1.1 skrll
357 1.5 skrll #define IWI_SCAN_CHANNELS 54
358 1.5 skrll
359 1.9 skrll #define IWI_SCAN_TYPE_FIRST_BEACON 0
360 1.9 skrll #define IWI_SCAN_TYPE_PASSIVE 1
361 1.9 skrll #define IWI_SCAN_TYPE_ACTIVE_DIRECT 2
362 1.9 skrll #define IWI_SCAN_TYPE_ACTIVE_BROADCAST 3
363 1.9 skrll #define IWI_SCAN_TYPE_ACTIVE_BDIRECT 4
364 1.9 skrll #define IWI_SCAN_TYPES 5
365 1.9 skrll
366 1.9 skrll #define iwi_scan_type_set(s, i, t) \
367 1.9 skrll do { \
368 1.9 skrll if ((i) % 2 == 0) \
369 1.9 skrll (s).type[(i) / 2].lsn = (t); \
370 1.9 skrll else \
371 1.9 skrll (s).type[(i) / 2].msn = (t); \
372 1.9 skrll } while(0)
373 1.9 skrll
374 1.9 skrll /* structure for command IWI_CMD_SCAN_V2 */
375 1.9 skrll struct iwi_scan_v2 {
376 1.9 skrll u_int32_t fsidx;
377 1.9 skrll u_int8_t channels[IWI_SCAN_CHANNELS];
378 1.11 skrll #define IWI_CHAN_5GHZ (0 << 6)
379 1.11 skrll #define IWI_CHAN_2GHZ (1 << 6)
380 1.11 skrll
381 1.9 skrll struct {
382 1.12 scw #if _BYTE_ORDER == _LITTLE_ENDIAN
383 1.10 skrll u_int8_t msn:4;
384 1.9 skrll u_int8_t lsn:4;
385 1.12 scw #else
386 1.12 scw u_int8_t lsn:4;
387 1.12 scw u_int8_t msn:4;
388 1.12 scw #endif
389 1.9 skrll } __attribute__ ((__packed__)) type[IWI_SCAN_CHANNELS / 2];
390 1.9 skrll
391 1.9 skrll u_int8_t reserved1;
392 1.9 skrll u_int16_t dwelltime[IWI_SCAN_TYPES];
393 1.9 skrll
394 1.9 skrll } __attribute__ ((__packed__));
395 1.9 skrll
396 1.1 skrll /* structure for command IWI_CMD_SET_CONFIGURATION */
397 1.1 skrll struct iwi_configuration {
398 1.7 skrll uint8_t bluetooth_coexistence;
399 1.7 skrll uint8_t reserved1;
400 1.7 skrll uint8_t answer_pbreq;
401 1.7 skrll uint8_t allow_invalid_frames;
402 1.7 skrll uint8_t multicast_enabled;
403 1.7 skrll uint8_t drop_unicast_unencrypted;
404 1.7 skrll uint8_t disable_unicast_decryption;
405 1.7 skrll uint8_t drop_multicast_unencrypted;
406 1.7 skrll uint8_t disable_multicast_decryption;
407 1.7 skrll uint8_t antenna;
408 1.7 skrll uint8_t reserved2;
409 1.7 skrll uint8_t use_protection;
410 1.7 skrll uint8_t protection_ctsonly;
411 1.7 skrll uint8_t enable_multicast_filtering;
412 1.7 skrll uint8_t bluetooth_threshold;
413 1.7 skrll uint8_t reserved4;
414 1.7 skrll uint8_t allow_beacon_and_probe_resp;
415 1.7 skrll uint8_t allow_mgt;
416 1.7 skrll uint8_t noise_reported;
417 1.7 skrll uint8_t reserved5;
418 1.1 skrll } __attribute__((__packed__));
419 1.1 skrll
420 1.1 skrll /* structure for command IWI_CMD_SET_WEP_KEY */
421 1.1 skrll struct iwi_wep_key {
422 1.7 skrll uint8_t cmd;
423 1.1 skrll #define IWI_WEP_KEY_CMD_SETKEY 0x08
424 1.7 skrll
425 1.7 skrll uint8_t seq;
426 1.7 skrll uint8_t idx;
427 1.7 skrll uint8_t len;
428 1.7 skrll uint8_t key[IEEE80211_KEYBUF_SIZE];
429 1.1 skrll } __attribute__((__packed__));
430 1.1 skrll
431 1.1 skrll /* EEPROM = Electrically Erasable Programmable Read-Only Memory */
432 1.1 skrll
433 1.14 skrll /* structure for command IWI_CMD_SET_WME_PARAMS */
434 1.14 skrll struct iwi_wme_params {
435 1.14 skrll uint16_t cwmin[WME_NUM_AC];
436 1.14 skrll uint16_t cwmax[WME_NUM_AC];
437 1.14 skrll uint8_t aifsn[WME_NUM_AC];
438 1.14 skrll uint8_t acm[WME_NUM_AC];
439 1.14 skrll uint16_t burst[WME_NUM_AC];
440 1.14 skrll } __packed;
441 1.14 skrll
442 1.15 rpaulo #define IWI_MEM_START_ADDR 0x00300000
443 1.1 skrll
444 1.15 rpaulo #define IWI_MEM_EEPROM_CTL (IWI_MEM_START_ADDR + 0x40)
445 1.15 rpaulo #define IWI_MEM_EVENT_CTL (IWI_MEM_START_ADDR + 0x04)
446 1.15 rpaulo
447 1.15 rpaulo /*
448 1.15 rpaulo * led control bits
449 1.15 rpaulo */
450 1.15 rpaulo #define IWI_LED_ACTIVITY 0x00000010
451 1.15 rpaulo #define IWI_LED_ASSOCIATED 0x00000020
452 1.15 rpaulo #define IWI_LED_OFDM 0x00000040
453 1.15 rpaulo
454 1.15 rpaulo #define IWI_LED_MASK (IWI_LED_ACTIVITY | \
455 1.15 rpaulo IWI_LED_ASSOCIATED | \
456 1.15 rpaulo IWI_LED_OFDM)
457 1.15 rpaulo
458 1.15 rpaulo #define IWI_LED_OFF(sc) \
459 1.15 rpaulo do { \
460 1.15 rpaulo MEM_WRITE_4(sc, IWI_MEM_EVENT_CTL, ~IWI_LED_MASK); \
461 1.15 rpaulo } while (/* CONSTCOND */ 0)
462 1.15 rpaulo
463 1.15 rpaulo
464 1.15 rpaulo #define IWI_EEPROM_MAC 0x21
465 1.15 rpaulo #define IWI_EEPROM_NIC_TYPE 0x25
466 1.1 skrll
467 1.1 skrll #define IWI_EEPROM_DELAY 1 /* minimum hold time (microsecond) */
468 1.1 skrll
469 1.1 skrll #define IWI_EEPROM_C (1 << 0) /* Serial Clock */
470 1.1 skrll #define IWI_EEPROM_S (1 << 1) /* Chip Select */
471 1.1 skrll #define IWI_EEPROM_D (1 << 2) /* Serial data input */
472 1.1 skrll #define IWI_EEPROM_Q (1 << 4) /* Serial data output */
473 1.1 skrll
474 1.1 skrll #define IWI_EEPROM_SHIFT_D 2
475 1.1 skrll #define IWI_EEPROM_SHIFT_Q 4
476 1.1 skrll
477 1.1 skrll /*
478 1.1 skrll * control and status registers access macros
479 1.1 skrll */
480 1.1 skrll #define CSR_READ_1(sc, reg) \
481 1.1 skrll bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
482 1.1 skrll
483 1.1 skrll #define CSR_READ_2(sc, reg) \
484 1.1 skrll bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
485 1.1 skrll
486 1.1 skrll #define CSR_READ_4(sc, reg) \
487 1.1 skrll bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
488 1.1 skrll
489 1.1 skrll #define CSR_READ_REGION_4(sc, offset, datap, count) \
490 1.1 skrll bus_space_read_region_4((sc)->sc_st, (sc)->sc_sh, (offset), \
491 1.1 skrll (datap), (count))
492 1.1 skrll
493 1.1 skrll #define CSR_WRITE_1(sc, reg, val) \
494 1.1 skrll bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
495 1.1 skrll
496 1.1 skrll #define CSR_WRITE_2(sc, reg, val) \
497 1.1 skrll bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
498 1.1 skrll
499 1.1 skrll #define CSR_WRITE_4(sc, reg, val) \
500 1.1 skrll bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
501 1.1 skrll
502 1.14 skrll #define CSR_WRITE_REGION_1(sc, offset, datap, count) \
503 1.14 skrll bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset), \
504 1.14 skrll (datap), (count))
505 1.14 skrll
506 1.1 skrll /*
507 1.1 skrll * indirect memory space access macros
508 1.1 skrll */
509 1.1 skrll #define MEM_WRITE_1(sc, addr, val) do { \
510 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
511 1.1 skrll CSR_WRITE_1((sc), IWI_CSR_INDIRECT_DATA, (val)); \
512 1.1 skrll } while (/* CONSTCOND */0)
513 1.1 skrll
514 1.1 skrll #define MEM_WRITE_2(sc, addr, val) do { \
515 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
516 1.1 skrll CSR_WRITE_2((sc), IWI_CSR_INDIRECT_DATA, (val)); \
517 1.1 skrll } while (/* CONSTCOND */0)
518 1.1 skrll
519 1.1 skrll #define MEM_WRITE_4(sc, addr, val) do { \
520 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
521 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_DATA, (val)); \
522 1.1 skrll } while (/* CONSTCOND */0)
523 1.1 skrll
524 1.1 skrll #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do { \
525 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
526 1.1 skrll CSR_WRITE_MULTI_1((sc), IWI_CSR_INDIRECT_DATA, (buf), (len)); \
527 1.1 skrll } while (/* CONSTCOND */0)
528 1.1 skrll
529 1.1 skrll /*
530 1.1 skrll * EEPROM access macro
531 1.1 skrll */
532 1.1 skrll #define IWI_EEPROM_CTL(sc, val) do { \
533 1.1 skrll MEM_WRITE_4((sc), IWI_MEM_EEPROM_CTL, (val)); \
534 1.1 skrll DELAY(IWI_EEPROM_DELAY); \
535 1.1 skrll } while (/* CONSTCOND */0)
536