Home | History | Annotate | Line # | Download | only in pci
if_iwireg.h revision 1.3.2.1
      1  1.3.2.1   yamt /*	$NetBSD: if_iwireg.h,v 1.3.2.1 2006/06/21 15:05:04 yamt Exp $ */
      2      1.1  skrll 
      3      1.1  skrll /*-
      4      1.1  skrll  * Copyright (c) 2004, 2005
      5      1.1  skrll  *      Damien Bergamini <damien.bergamini (at) free.fr>. All rights reserved.
      6      1.1  skrll  *
      7      1.1  skrll  * Redistribution and use in source and binary forms, with or without
      8      1.1  skrll  * modification, are permitted provided that the following conditions
      9      1.1  skrll  * are met:
     10      1.1  skrll  * 1. Redistributions of source code must retain the above copyright
     11      1.1  skrll  *    notice unmodified, this list of conditions, and the following
     12      1.1  skrll  *    disclaimer.
     13      1.1  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     14      1.1  skrll  *    notice, this list of conditions and the following disclaimer in the
     15      1.1  skrll  *    documentation and/or other materials provided with the distribution.
     16      1.1  skrll  *
     17      1.1  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18      1.1  skrll  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19      1.1  skrll  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20      1.1  skrll  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21      1.1  skrll  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22      1.1  skrll  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23      1.1  skrll  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24      1.1  skrll  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25      1.1  skrll  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26      1.1  skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27      1.1  skrll  * SUCH DAMAGE.
     28      1.1  skrll  */
     29      1.1  skrll 
     30  1.3.2.1   yamt #define IWI_CMD_RING_COUNT	16
     31  1.3.2.1   yamt #define IWI_TX_RING_COUNT	64
     32  1.3.2.1   yamt #define IWI_RX_RING_COUNT	32
     33  1.3.2.1   yamt 
     34  1.3.2.1   yamt #define IWI_TX_DESC_SIZE	(sizeof (struct iwi_tx_desc))
     35  1.3.2.1   yamt #define IWI_CMD_DESC_SIZE	(sizeof (struct iwi_cmd_desc))
     36      1.1  skrll 
     37      1.1  skrll #define IWI_CSR_INTR		0x0008
     38      1.1  skrll #define IWI_CSR_INTR_MASK	0x000c
     39      1.1  skrll #define IWI_CSR_INDIRECT_ADDR	0x0010
     40      1.1  skrll #define IWI_CSR_INDIRECT_DATA	0x0014
     41      1.1  skrll #define IWI_CSR_AUTOINC_ADDR	0x0018
     42      1.1  skrll #define IWI_CSR_AUTOINC_DATA	0x001c
     43      1.1  skrll #define IWI_CSR_RST		0x0020
     44      1.1  skrll #define IWI_CSR_CTL		0x0024
     45      1.1  skrll #define IWI_CSR_IO		0x0030
     46      1.1  skrll #define IWI_CSR_CMD_BASE	0x0200
     47      1.1  skrll #define IWI_CSR_CMD_SIZE	0x0204
     48      1.1  skrll #define IWI_CSR_TX1_BASE	0x0208
     49      1.1  skrll #define IWI_CSR_TX1_SIZE	0x020c
     50      1.1  skrll #define IWI_CSR_TX2_BASE	0x0210
     51      1.1  skrll #define IWI_CSR_TX2_SIZE	0x0214
     52      1.1  skrll #define IWI_CSR_TX3_BASE	0x0218
     53      1.1  skrll #define IWI_CSR_TX3_SIZE	0x021c
     54      1.1  skrll #define IWI_CSR_TX4_BASE	0x0220
     55      1.1  skrll #define IWI_CSR_TX4_SIZE	0x0224
     56  1.3.2.1   yamt #define IWI_CSR_CMD_RIDX	0x0280
     57  1.3.2.1   yamt #define IWI_CSR_TX1_RIDX	0x0284
     58  1.3.2.1   yamt #define IWI_CSR_TX2_RIDX	0x0288
     59  1.3.2.1   yamt #define IWI_CSR_TX3_RIDX	0x028c
     60  1.3.2.1   yamt #define IWI_CSR_TX4_RIDX	0x0290
     61  1.3.2.1   yamt #define IWI_CSR_RX_RIDX		0x02a0
     62      1.1  skrll #define IWI_CSR_RX_BASE		0x0500
     63  1.3.2.1   yamt #define IWI_CSR_ERRORLOG	0x0610
     64      1.1  skrll #define IWI_CSR_TABLE0_SIZE	0x0700
     65      1.1  skrll #define IWI_CSR_TABLE0_BASE	0x0704
     66      1.1  skrll #define IWI_CSR_CURRENT_TX_RATE	IWI_CSR_TABLE0_BASE
     67  1.3.2.1   yamt #define IWI_CSR_NODE_BASE	0x0c0c
     68  1.3.2.1   yamt #define IWI_CSR_CMD_WIDX	0x0f80
     69  1.3.2.1   yamt #define IWI_CSR_TX1_WIDX	0x0f84
     70  1.3.2.1   yamt #define IWI_CSR_TX2_WIDX	0x0f88
     71  1.3.2.1   yamt #define IWI_CSR_TX3_WIDX	0x0f8c
     72  1.3.2.1   yamt #define IWI_CSR_TX4_WIDX	0x0f90
     73  1.3.2.1   yamt #define IWI_CSR_RX_WIDX		0x0fa0
     74      1.1  skrll #define IWI_CSR_READ_INT	0x0ff4
     75      1.1  skrll 
     76      1.1  skrll /* possible flags for IWI_CSR_INTR */
     77  1.3.2.1   yamt #define IWI_INTR_RX_DONE	0x00000002
     78  1.3.2.1   yamt #define IWI_INTR_CMD_DONE	0x00000800
     79  1.3.2.1   yamt #define IWI_INTR_TX1_DONE	0x00001000
     80  1.3.2.1   yamt #define IWI_INTR_TX2_DONE	0x00002000
     81  1.3.2.1   yamt #define IWI_INTR_TX3_DONE	0x00004000
     82  1.3.2.1   yamt #define IWI_INTR_TX4_DONE	0x00008000
     83      1.1  skrll #define IWI_INTR_FW_INITED	0x01000000
     84      1.1  skrll #define IWI_INTR_RADIO_OFF	0x04000000
     85      1.1  skrll #define IWI_INTR_FATAL_ERROR	0x40000000
     86      1.1  skrll #define IWI_INTR_PARITY_ERROR	0x80000000
     87      1.1  skrll 
     88  1.3.2.1   yamt #define IWI_INTR_MASK						\
     89  1.3.2.1   yamt 	(IWI_INTR_RX_DONE | IWI_INTR_CMD_DONE |			\
     90  1.3.2.1   yamt 	 IWI_INTR_TX1_DONE | IWI_INTR_TX2_DONE |		\
     91  1.3.2.1   yamt 	 IWI_INTR_TX3_DONE | IWI_INTR_TX4_DONE |		\
     92  1.3.2.1   yamt 	 IWI_INTR_FW_INITED | IWI_INTR_RADIO_OFF |		\
     93      1.1  skrll 	 IWI_INTR_FATAL_ERROR | IWI_INTR_PARITY_ERROR)
     94      1.1  skrll 
     95      1.1  skrll /* possible flags for register IWI_CSR_RST */
     96      1.1  skrll #define IWI_RST_PRINCETON_RESET	0x00000001
     97      1.1  skrll #define IWI_RST_SW_RESET	0x00000080
     98      1.1  skrll #define IWI_RST_MASTER_DISABLED	0x00000100
     99      1.1  skrll #define IWI_RST_STOP_MASTER	0x00000200
    100      1.1  skrll 
    101      1.1  skrll /* possible flags for register IWI_CSR_CTL */
    102      1.1  skrll #define IWI_CTL_CLOCK_READY	0x00000001
    103      1.1  skrll #define IWI_CTL_ALLOW_STANDBY	0x00000002
    104      1.1  skrll #define IWI_CTL_INIT		0x00000004
    105      1.1  skrll 
    106      1.1  skrll /* possible flags for register IWI_CSR_IO */
    107      1.1  skrll #define IWI_IO_RADIO_ENABLED	0x00010000
    108      1.1  skrll 
    109      1.1  skrll /* possible flags for IWI_CSR_READ_INT */
    110      1.1  skrll #define IWI_READ_INT_INIT_HOST	0x20000000
    111      1.1  skrll 
    112  1.3.2.1   yamt /* error log definitions */
    113  1.3.2.1   yamt struct iwi_error {
    114  1.3.2.1   yamt 	uint32_t	type;
    115  1.3.2.1   yamt 	uint32_t	reserved2;
    116  1.3.2.1   yamt 	uint32_t	reserved3;
    117  1.3.2.1   yamt 	uint32_t	reserved4;
    118  1.3.2.1   yamt 	uint32_t	reserved5;
    119  1.3.2.1   yamt 	uint32_t	reserved6;
    120  1.3.2.1   yamt 	uint32_t	reserved7;
    121  1.3.2.1   yamt } __attribute__((__packed__));
    122  1.3.2.1   yamt 
    123      1.1  skrll /* table2 offsets */
    124      1.1  skrll #define IWI_INFO_ADAPTER_MAC	40
    125      1.1  skrll 
    126      1.1  skrll /* constants for command blocks */
    127      1.1  skrll #define IWI_CB_DEFAULT_CTL	0x8cea0000
    128      1.1  skrll #define IWI_CB_MAXDATALEN	8191
    129      1.1  skrll 
    130      1.1  skrll /* supported rates */
    131      1.1  skrll #define IWI_RATE_DS1	10
    132      1.1  skrll #define IWI_RATE_DS2	20
    133      1.1  skrll #define IWI_RATE_DS5	55
    134      1.1  skrll #define IWI_RATE_DS11	110
    135      1.1  skrll #define IWI_RATE_OFDM6	13
    136      1.1  skrll #define IWI_RATE_OFDM9	15
    137      1.1  skrll #define IWI_RATE_OFDM12	5
    138      1.1  skrll #define IWI_RATE_OFDM18	7
    139      1.1  skrll #define IWI_RATE_OFDM24	9
    140      1.1  skrll #define IWI_RATE_OFDM36	11
    141      1.1  skrll #define IWI_RATE_OFDM48	1
    142      1.1  skrll #define IWI_RATE_OFDM54	3
    143      1.1  skrll 
    144      1.1  skrll struct iwi_hdr {
    145  1.3.2.1   yamt 	uint8_t	type;
    146      1.1  skrll #define IWI_HDR_TYPE_DATA	0
    147      1.1  skrll #define IWI_HDR_TYPE_COMMAND	1
    148      1.1  skrll #define IWI_HDR_TYPE_NOTIF	3
    149      1.1  skrll #define IWI_HDR_TYPE_FRAME	9
    150  1.3.2.1   yamt 
    151  1.3.2.1   yamt 	uint8_t	seq;
    152  1.3.2.1   yamt 	uint8_t	flags;
    153      1.1  skrll #define IWI_HDR_FLAG_IRQ	0x04
    154  1.3.2.1   yamt 
    155  1.3.2.1   yamt 	uint8_t	reserved;
    156      1.1  skrll } __attribute__((__packed__));
    157      1.1  skrll 
    158      1.1  skrll struct iwi_notif {
    159  1.3.2.1   yamt 	uint32_t	reserved[2];
    160  1.3.2.1   yamt 	uint8_t		type;
    161      1.1  skrll #define IWI_NOTIF_TYPE_ASSOCIATION	10
    162      1.1  skrll #define IWI_NOTIF_TYPE_AUTHENTICATION	11
    163      1.1  skrll #define IWI_NOTIF_TYPE_SCAN_CHANNEL	12
    164      1.1  skrll #define IWI_NOTIF_TYPE_SCAN_COMPLETE	13
    165      1.1  skrll #define IWI_NOTIF_TYPE_BEACON		17
    166      1.1  skrll #define IWI_NOTIF_TYPE_CALIBRATION	20
    167      1.1  skrll #define IWI_NOTIF_TYPE_NOISE		25
    168  1.3.2.1   yamt 
    169  1.3.2.1   yamt 	uint8_t		flags;
    170  1.3.2.1   yamt 	uint16_t	len;
    171      1.1  skrll } __attribute__((__packed__));
    172      1.1  skrll 
    173      1.1  skrll /* structure for notification IWI_NOTIF_TYPE_AUTHENTICATION */
    174      1.1  skrll struct iwi_notif_authentication {
    175  1.3.2.1   yamt 	uint8_t	state;
    176      1.1  skrll #define IWI_DEAUTHENTICATED	0
    177      1.1  skrll #define IWI_AUTHENTICATED	9
    178      1.1  skrll } __attribute__((__packed__));
    179      1.1  skrll 
    180      1.1  skrll /* structure for notification IWI_NOTIF_TYPE_ASSOCIATION */
    181      1.1  skrll struct iwi_notif_association {
    182  1.3.2.1   yamt 	uint8_t			state;
    183      1.1  skrll #define IWI_DEASSOCIATED	0
    184      1.1  skrll #define IWI_ASSOCIATED		12
    185  1.3.2.1   yamt 
    186      1.1  skrll 	struct ieee80211_frame	frame;
    187  1.3.2.1   yamt 	uint16_t		capinfo;
    188  1.3.2.1   yamt 	uint16_t		status;
    189  1.3.2.1   yamt 	uint16_t		associd;
    190      1.1  skrll } __attribute__((__packed__));
    191      1.1  skrll 
    192      1.1  skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_CHANNEL */
    193      1.1  skrll struct iwi_notif_scan_channel {
    194  1.3.2.1   yamt 	uint8_t	nchan;
    195  1.3.2.1   yamt 	uint8_t	reserved[47];
    196      1.1  skrll } __attribute__((__packed__));
    197      1.1  skrll 
    198      1.1  skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_COMPLETE */
    199      1.1  skrll struct iwi_notif_scan_complete {
    200  1.3.2.1   yamt 	uint8_t	type;
    201  1.3.2.1   yamt 	uint8_t	nchan;
    202  1.3.2.1   yamt 	uint8_t	status;
    203  1.3.2.1   yamt 	uint8_t	reserved;
    204      1.1  skrll } __attribute__((__packed__));
    205      1.1  skrll 
    206      1.1  skrll /* received frame header */
    207      1.1  skrll struct iwi_frame {
    208  1.3.2.1   yamt 	uint32_t	reserved1[2];
    209  1.3.2.1   yamt 	uint8_t		chan;
    210  1.3.2.1   yamt 	uint8_t		status;
    211  1.3.2.1   yamt 	uint8_t		rate;
    212  1.3.2.1   yamt 	uint8_t		rssi;	/* receiver signal strength indicator */
    213  1.3.2.1   yamt 	uint8_t		agc;	/* automatic gain control */
    214  1.3.2.1   yamt 	uint8_t		rssi_dbm;
    215  1.3.2.1   yamt 	uint16_t	signal;
    216  1.3.2.1   yamt 	uint16_t	noise;
    217  1.3.2.1   yamt 	uint8_t		antenna;
    218  1.3.2.1   yamt 	uint8_t		control;
    219  1.3.2.1   yamt 	uint8_t		reserved2[2];
    220  1.3.2.1   yamt 	uint16_t	len;
    221      1.1  skrll } __attribute__((__packed__));
    222      1.1  skrll 
    223      1.1  skrll /* header for transmission */
    224      1.1  skrll struct iwi_tx_desc {
    225      1.1  skrll 	struct iwi_hdr	hdr;
    226  1.3.2.1   yamt 	uint32_t	reserved1;
    227  1.3.2.1   yamt 	uint8_t		station;
    228  1.3.2.1   yamt 	uint8_t		reserved2[3];
    229  1.3.2.1   yamt 	uint8_t		cmd;
    230      1.1  skrll #define IWI_DATA_CMD_TX	0x0b
    231  1.3.2.1   yamt 
    232  1.3.2.1   yamt 	uint8_t		seq;
    233  1.3.2.1   yamt 	uint16_t	len;
    234  1.3.2.1   yamt 	uint8_t		priority;
    235  1.3.2.1   yamt 	uint8_t		flags;
    236      1.1  skrll #define IWI_DATA_FLAG_SHPREAMBLE	0x04
    237      1.1  skrll #define IWI_DATA_FLAG_NO_WEP		0x20
    238      1.1  skrll #define IWI_DATA_FLAG_NEED_ACK		0x80
    239      1.1  skrll 
    240  1.3.2.1   yamt 	uint8_t		xflags;
    241  1.3.2.1   yamt #define IWI_DATA_XFLAG_QOS	0x10
    242      1.1  skrll 
    243  1.3.2.1   yamt 	uint8_t		wep_txkey;
    244  1.3.2.1   yamt 	uint8_t		wepkey[IEEE80211_KEYBUF_SIZE];
    245  1.3.2.1   yamt 	uint8_t		rate;
    246  1.3.2.1   yamt 	uint8_t		antenna;
    247  1.3.2.1   yamt 	uint8_t		reserved3[10];
    248  1.3.2.1   yamt 	struct ieee80211_qosframe_addr4	wh;
    249  1.3.2.1   yamt 	uint32_t	iv;
    250  1.3.2.1   yamt 	uint32_t	eiv;
    251  1.3.2.1   yamt 	uint32_t	nseg;
    252      1.1  skrll #define IWI_MAX_NSEG	6
    253  1.3.2.1   yamt 
    254  1.3.2.1   yamt 	uint32_t	seg_addr[IWI_MAX_NSEG];
    255  1.3.2.1   yamt 	uint16_t	seg_len[IWI_MAX_NSEG];
    256      1.1  skrll } __attribute__((__packed__));
    257      1.1  skrll 
    258      1.1  skrll /* command */
    259      1.1  skrll struct iwi_cmd_desc {
    260      1.1  skrll 	struct iwi_hdr	hdr;
    261  1.3.2.1   yamt 	uint8_t		type;
    262      1.1  skrll #define IWI_CMD_ENABLE				2
    263      1.1  skrll #define IWI_CMD_SET_CONFIGURATION		6
    264      1.1  skrll #define IWI_CMD_SET_ESSID			8
    265      1.1  skrll #define IWI_CMD_SET_MAC_ADDRESS			11
    266      1.1  skrll #define IWI_CMD_SET_RTS_THRESHOLD		15
    267  1.3.2.1   yamt #define IWI_CMD_SET_FRAG_THRESHOLD		16
    268      1.1  skrll #define IWI_CMD_SET_POWER_MODE			17
    269      1.1  skrll #define IWI_CMD_SET_WEP_KEY			18
    270      1.1  skrll #define IWI_CMD_ASSOCIATE			21
    271      1.1  skrll #define IWI_CMD_SET_RATES			22
    272  1.3.2.1   yamt #define IWI_CMD_ABORT_SCAN			23
    273  1.3.2.1   yamt #define IWI_CMD_SET_WME_PARAMS			25
    274  1.3.2.1   yamt #define IWI_CMD_SCAN_V2				26
    275  1.3.2.1   yamt #define IWI_CMD_SET_OPTIE			31
    276      1.1  skrll #define IWI_CMD_DISABLE				33
    277      1.1  skrll #define IWI_CMD_SET_IV				34
    278      1.1  skrll #define IWI_CMD_SET_TX_POWER			35
    279      1.1  skrll #define IWI_CMD_SET_SENSITIVITY			42
    280  1.3.2.1   yamt #define IWI_CMD_SET_WMEIE			84
    281  1.3.2.1   yamt 
    282  1.3.2.1   yamt 	uint8_t		len;
    283  1.3.2.1   yamt 	uint16_t	reserved;
    284  1.3.2.1   yamt 	uint8_t		data[120];
    285      1.1  skrll } __attribute__((__packed__));
    286      1.1  skrll 
    287  1.3.2.1   yamt /* node information (IBSS) */
    288  1.3.2.1   yamt struct iwi_ibssnode {
    289  1.3.2.1   yamt 	uint8_t	bssid[IEEE80211_ADDR_LEN];
    290  1.3.2.1   yamt 	uint8_t	reserved[2];
    291  1.3.2.1   yamt } __packed;
    292  1.3.2.1   yamt 
    293      1.1  skrll /* constants for 'mode' fields */
    294      1.1  skrll #define IWI_MODE_11A	0
    295      1.1  skrll #define IWI_MODE_11B	1
    296      1.1  skrll #define IWI_MODE_11G	2
    297      1.1  skrll 
    298      1.1  skrll /* possible values for command IWI_CMD_SET_POWER_MODE */
    299      1.1  skrll #define IWI_POWER_MODE_CAM	0
    300      1.1  skrll 
    301      1.1  skrll /* structure for command IWI_CMD_SET_RATES */
    302      1.1  skrll struct iwi_rateset {
    303  1.3.2.1   yamt 	uint8_t	mode;
    304  1.3.2.1   yamt 	uint8_t	nrates;
    305  1.3.2.1   yamt 	uint8_t	type;
    306  1.3.2.1   yamt #define IWI_RATESET_TYPE_NEGOTIATED	0
    307      1.1  skrll #define IWI_RATESET_TYPE_SUPPORTED	1
    308  1.3.2.1   yamt 
    309  1.3.2.1   yamt 	uint8_t	reserved;
    310  1.3.2.1   yamt 	uint8_t	rates[12];
    311      1.1  skrll } __attribute__((__packed__));
    312      1.1  skrll 
    313      1.1  skrll /* structure for command IWI_CMD_SET_TX_POWER */
    314      1.1  skrll struct iwi_txpower {
    315  1.3.2.1   yamt 	uint8_t	nchan;
    316  1.3.2.1   yamt 	uint8_t	mode;
    317      1.1  skrll 	struct {
    318  1.3.2.1   yamt 		uint8_t	chan;
    319  1.3.2.1   yamt 		uint8_t	power;
    320      1.1  skrll #define IWI_TXPOWER_MAX		20
    321      1.1  skrll #define IWI_TXPOWER_RATIO	(IEEE80211_TXPOWER_MAX / IWI_TXPOWER_MAX)
    322      1.1  skrll 	} __attribute__((__packed__)) chan[37];
    323      1.1  skrll } __attribute__((__packed__));
    324      1.1  skrll 
    325      1.1  skrll /* structure for command IWI_CMD_ASSOCIATE */
    326      1.1  skrll struct iwi_associate {
    327  1.3.2.1   yamt 	uint8_t		chan;
    328  1.3.2.1   yamt 	uint8_t		auth;
    329      1.1  skrll #define IWI_AUTH_OPEN	0
    330      1.1  skrll #define IWI_AUTH_SHARED	1
    331      1.1  skrll #define IWI_AUTH_NONE	3
    332  1.3.2.1   yamt 
    333  1.3.2.1   yamt 	uint8_t		type;
    334  1.3.2.1   yamt 	uint8_t		reserved1;
    335  1.3.2.1   yamt 	uint16_t	policy;
    336  1.3.2.1   yamt #define IWI_POLICY_WME	1
    337  1.3.2.1   yamt #define IWI_POLICY_WPA	2
    338  1.3.2.1   yamt 
    339  1.3.2.1   yamt 	uint8_t		plen;
    340  1.3.2.1   yamt 	uint8_t		mode;
    341  1.3.2.1   yamt 	uint8_t		bssid[IEEE80211_ADDR_LEN];
    342  1.3.2.1   yamt 	uint8_t		tstamp[8];
    343  1.3.2.1   yamt 	uint16_t	capinfo;
    344  1.3.2.1   yamt 	uint16_t	lintval;
    345  1.3.2.1   yamt 	uint16_t	intval;
    346  1.3.2.1   yamt 	uint8_t		dst[IEEE80211_ADDR_LEN];
    347  1.3.2.1   yamt 	uint32_t	reserved3;
    348  1.3.2.1   yamt 	uint16_t	reserved4;
    349  1.3.2.1   yamt } __attribute__((__packed__));
    350  1.3.2.1   yamt 
    351  1.3.2.1   yamt #define IWI_SCAN_CHANNELS	54
    352  1.3.2.1   yamt 
    353  1.3.2.1   yamt #define IWI_SCAN_TYPE_FIRST_BEACON	0
    354  1.3.2.1   yamt #define IWI_SCAN_TYPE_PASSIVE		1
    355  1.3.2.1   yamt #define IWI_SCAN_TYPE_ACTIVE_DIRECT	2
    356  1.3.2.1   yamt #define IWI_SCAN_TYPE_ACTIVE_BROADCAST	3
    357  1.3.2.1   yamt #define IWI_SCAN_TYPE_ACTIVE_BDIRECT	4
    358  1.3.2.1   yamt #define IWI_SCAN_TYPES			5
    359  1.3.2.1   yamt 
    360  1.3.2.1   yamt #define iwi_scan_type_set(s, i, t) 			\
    361  1.3.2.1   yamt 	do { 						\
    362  1.3.2.1   yamt 		if ((i) % 2 == 0)			\
    363  1.3.2.1   yamt 			(s).type[(i) / 2].lsn = (t);	\
    364  1.3.2.1   yamt 		else					\
    365  1.3.2.1   yamt 			(s).type[(i) / 2].msn = (t);	\
    366  1.3.2.1   yamt 	} while(0)
    367  1.3.2.1   yamt 
    368  1.3.2.1   yamt /* structure for command IWI_CMD_SCAN_V2 */
    369  1.3.2.1   yamt struct iwi_scan_v2 {
    370  1.3.2.1   yamt 	u_int32_t	fsidx;
    371  1.3.2.1   yamt 	u_int8_t	channels[IWI_SCAN_CHANNELS];
    372      1.1  skrll #define IWI_CHAN_5GHZ	(0 << 6)
    373      1.1  skrll #define IWI_CHAN_2GHZ	(1 << 6)
    374  1.3.2.1   yamt 
    375  1.3.2.1   yamt 	struct {
    376  1.3.2.1   yamt #if _BYTE_ORDER == _LITTLE_ENDIAN
    377  1.3.2.1   yamt 		u_int8_t msn:4;
    378  1.3.2.1   yamt 		u_int8_t lsn:4;
    379  1.3.2.1   yamt #else
    380  1.3.2.1   yamt 		u_int8_t lsn:4;
    381  1.3.2.1   yamt 		u_int8_t msn:4;
    382  1.3.2.1   yamt #endif
    383  1.3.2.1   yamt 	} __attribute__ ((__packed__)) type[IWI_SCAN_CHANNELS / 2];
    384  1.3.2.1   yamt 
    385  1.3.2.1   yamt 	u_int8_t	reserved1;
    386  1.3.2.1   yamt 	u_int16_t	dwelltime[IWI_SCAN_TYPES];
    387  1.3.2.1   yamt 
    388  1.3.2.1   yamt } __attribute__ ((__packed__));
    389      1.1  skrll 
    390      1.1  skrll /* structure for command IWI_CMD_SET_CONFIGURATION */
    391      1.1  skrll struct iwi_configuration {
    392  1.3.2.1   yamt 	uint8_t	bluetooth_coexistence;
    393  1.3.2.1   yamt 	uint8_t	reserved1;
    394  1.3.2.1   yamt 	uint8_t	answer_pbreq;
    395  1.3.2.1   yamt 	uint8_t	allow_invalid_frames;
    396  1.3.2.1   yamt 	uint8_t	multicast_enabled;
    397  1.3.2.1   yamt 	uint8_t	drop_unicast_unencrypted;
    398  1.3.2.1   yamt 	uint8_t	disable_unicast_decryption;
    399  1.3.2.1   yamt 	uint8_t	drop_multicast_unencrypted;
    400  1.3.2.1   yamt 	uint8_t	disable_multicast_decryption;
    401  1.3.2.1   yamt 	uint8_t	antenna;
    402  1.3.2.1   yamt 	uint8_t	reserved2;
    403  1.3.2.1   yamt 	uint8_t	use_protection;
    404  1.3.2.1   yamt 	uint8_t	protection_ctsonly;
    405  1.3.2.1   yamt 	uint8_t	enable_multicast_filtering;
    406  1.3.2.1   yamt 	uint8_t	bluetooth_threshold;
    407  1.3.2.1   yamt 	uint8_t	reserved4;
    408  1.3.2.1   yamt 	uint8_t	allow_beacon_and_probe_resp;
    409  1.3.2.1   yamt 	uint8_t	allow_mgt;
    410  1.3.2.1   yamt 	uint8_t	noise_reported;
    411  1.3.2.1   yamt 	uint8_t	reserved5;
    412      1.1  skrll } __attribute__((__packed__));
    413      1.1  skrll 
    414      1.1  skrll /* structure for command IWI_CMD_SET_WEP_KEY */
    415      1.1  skrll struct iwi_wep_key {
    416  1.3.2.1   yamt 	uint8_t	cmd;
    417      1.1  skrll #define IWI_WEP_KEY_CMD_SETKEY	0x08
    418  1.3.2.1   yamt 
    419  1.3.2.1   yamt 	uint8_t	seq;
    420  1.3.2.1   yamt 	uint8_t	idx;
    421  1.3.2.1   yamt 	uint8_t	len;
    422  1.3.2.1   yamt 	uint8_t	key[IEEE80211_KEYBUF_SIZE];
    423      1.1  skrll } __attribute__((__packed__));
    424      1.1  skrll 
    425      1.1  skrll /* EEPROM = Electrically Erasable Programmable Read-Only Memory */
    426      1.1  skrll 
    427  1.3.2.1   yamt /* structure for command IWI_CMD_SET_WME_PARAMS */
    428  1.3.2.1   yamt struct iwi_wme_params {
    429  1.3.2.1   yamt 	uint16_t	cwmin[WME_NUM_AC];
    430  1.3.2.1   yamt 	uint16_t	cwmax[WME_NUM_AC];
    431  1.3.2.1   yamt 	uint8_t		aifsn[WME_NUM_AC];
    432  1.3.2.1   yamt 	uint8_t		acm[WME_NUM_AC];
    433  1.3.2.1   yamt 	uint16_t	burst[WME_NUM_AC];
    434  1.3.2.1   yamt } __packed;
    435      1.1  skrll 
    436  1.3.2.1   yamt #define IWI_MEM_START_ADDR	0x00300000
    437  1.3.2.1   yamt 
    438  1.3.2.1   yamt #define IWI_MEM_EEPROM_CTL	(IWI_MEM_START_ADDR + 0x40)
    439  1.3.2.1   yamt #define IWI_MEM_EVENT_CTL	(IWI_MEM_START_ADDR + 0x04)
    440  1.3.2.1   yamt 
    441  1.3.2.1   yamt /*
    442  1.3.2.1   yamt  * led control bits
    443  1.3.2.1   yamt  */
    444  1.3.2.1   yamt #define IWI_LED_ACTIVITY	0x00000010
    445  1.3.2.1   yamt #define IWI_LED_ASSOCIATED	0x00000020
    446  1.3.2.1   yamt #define IWI_LED_OFDM		0x00000040
    447  1.3.2.1   yamt 
    448  1.3.2.1   yamt #define IWI_LED_MASK    (IWI_LED_ACTIVITY | \
    449  1.3.2.1   yamt 			       IWI_LED_ASSOCIATED | \
    450  1.3.2.1   yamt 			       IWI_LED_OFDM)
    451  1.3.2.1   yamt 
    452  1.3.2.1   yamt #define IWI_LED_OFF(sc) 						 \
    453  1.3.2.1   yamt 	do { 								 \
    454  1.3.2.1   yamt 		MEM_WRITE_4(sc, IWI_MEM_EVENT_CTL, ~IWI_LED_MASK); \
    455  1.3.2.1   yamt 	} while (/* CONSTCOND */ 0)
    456  1.3.2.1   yamt 
    457  1.3.2.1   yamt 
    458  1.3.2.1   yamt #define IWI_EEPROM_MAC		0x21
    459  1.3.2.1   yamt #define IWI_EEPROM_NIC_TYPE	0x25
    460      1.1  skrll 
    461      1.1  skrll #define IWI_EEPROM_DELAY	1	/* minimum hold time (microsecond) */
    462      1.1  skrll 
    463      1.1  skrll #define IWI_EEPROM_C	(1 << 0)	/* Serial Clock */
    464      1.1  skrll #define IWI_EEPROM_S	(1 << 1)	/* Chip Select */
    465      1.1  skrll #define IWI_EEPROM_D	(1 << 2)	/* Serial data input */
    466      1.1  skrll #define IWI_EEPROM_Q	(1 << 4)	/* Serial data output */
    467      1.1  skrll 
    468      1.1  skrll #define IWI_EEPROM_SHIFT_D	2
    469      1.1  skrll #define IWI_EEPROM_SHIFT_Q	4
    470      1.1  skrll 
    471      1.1  skrll /*
    472      1.1  skrll  * control and status registers access macros
    473      1.1  skrll  */
    474      1.1  skrll #define CSR_READ_1(sc, reg)						\
    475      1.1  skrll 	bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
    476      1.1  skrll 
    477      1.1  skrll #define CSR_READ_2(sc, reg)						\
    478      1.1  skrll 	bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
    479      1.1  skrll 
    480      1.1  skrll #define CSR_READ_4(sc, reg)						\
    481      1.1  skrll 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    482      1.1  skrll 
    483      1.1  skrll #define CSR_READ_REGION_4(sc, offset, datap, count)			\
    484      1.1  skrll 	bus_space_read_region_4((sc)->sc_st, (sc)->sc_sh, (offset),	\
    485      1.1  skrll 	    (datap), (count))
    486      1.1  skrll 
    487      1.1  skrll #define CSR_WRITE_1(sc, reg, val)					\
    488      1.1  skrll 	bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    489      1.1  skrll 
    490      1.1  skrll #define CSR_WRITE_2(sc, reg, val)					\
    491      1.1  skrll 	bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    492      1.1  skrll 
    493      1.1  skrll #define CSR_WRITE_4(sc, reg, val)					\
    494      1.1  skrll 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    495      1.1  skrll 
    496  1.3.2.1   yamt #define CSR_WRITE_REGION_1(sc, offset, datap, count)			\
    497  1.3.2.1   yamt 	bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset),	\
    498  1.3.2.1   yamt 	    (datap), (count))
    499  1.3.2.1   yamt 
    500      1.1  skrll /*
    501      1.1  skrll  * indirect memory space access macros
    502      1.1  skrll  */
    503      1.1  skrll #define MEM_WRITE_1(sc, addr, val) do {					\
    504      1.1  skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    505      1.1  skrll 	CSR_WRITE_1((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    506      1.1  skrll } while (/* CONSTCOND */0)
    507      1.1  skrll 
    508      1.1  skrll #define MEM_WRITE_2(sc, addr, val) do {					\
    509      1.1  skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    510      1.1  skrll 	CSR_WRITE_2((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    511      1.1  skrll } while (/* CONSTCOND */0)
    512      1.1  skrll 
    513      1.1  skrll #define MEM_WRITE_4(sc, addr, val) do {					\
    514      1.1  skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    515      1.1  skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_DATA, (val));		\
    516      1.1  skrll } while (/* CONSTCOND */0)
    517      1.1  skrll 
    518      1.1  skrll #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do {			\
    519      1.1  skrll 	CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr));		\
    520      1.1  skrll 	CSR_WRITE_MULTI_1((sc), IWI_CSR_INDIRECT_DATA, (buf), (len));	\
    521      1.1  skrll } while (/* CONSTCOND */0)
    522      1.1  skrll 
    523      1.1  skrll /*
    524      1.1  skrll  * EEPROM access macro
    525      1.1  skrll  */
    526      1.1  skrll #define IWI_EEPROM_CTL(sc, val) do {					\
    527      1.1  skrll 	MEM_WRITE_4((sc), IWI_MEM_EEPROM_CTL, (val));			\
    528      1.1  skrll 	DELAY(IWI_EEPROM_DELAY);					\
    529      1.1  skrll } while (/* CONSTCOND */0)
    530