if_iwireg.h revision 1.6 1 1.6 skrll /* $NetBSD: if_iwireg.h,v 1.6 2005/09/12 21:15:04 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2004, 2005
5 1.1 skrll * Damien Bergamini <damien.bergamini (at) free.fr>. All rights reserved.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice unmodified, this list of conditions, and the following
12 1.1 skrll * disclaimer.
13 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer in the
15 1.1 skrll * documentation and/or other materials provided with the distribution.
16 1.1 skrll *
17 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 skrll * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 skrll * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 skrll * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 skrll * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 skrll * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 skrll * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 skrll * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 skrll * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 skrll * SUCH DAMAGE.
28 1.1 skrll */
29 1.1 skrll
30 1.5 skrll #define IWI_CMD_RING_COUNT 16
31 1.5 skrll #define IWI_TX_RING_COUNT 64
32 1.5 skrll #define IWI_RX_RING_COUNT 32
33 1.1 skrll
34 1.1 skrll #define IWI_CSR_INTR 0x0008
35 1.1 skrll #define IWI_CSR_INTR_MASK 0x000c
36 1.1 skrll #define IWI_CSR_INDIRECT_ADDR 0x0010
37 1.1 skrll #define IWI_CSR_INDIRECT_DATA 0x0014
38 1.1 skrll #define IWI_CSR_AUTOINC_ADDR 0x0018
39 1.1 skrll #define IWI_CSR_AUTOINC_DATA 0x001c
40 1.1 skrll #define IWI_CSR_RST 0x0020
41 1.1 skrll #define IWI_CSR_CTL 0x0024
42 1.1 skrll #define IWI_CSR_IO 0x0030
43 1.1 skrll #define IWI_CSR_CMD_BASE 0x0200
44 1.1 skrll #define IWI_CSR_CMD_SIZE 0x0204
45 1.1 skrll #define IWI_CSR_TX1_BASE 0x0208
46 1.1 skrll #define IWI_CSR_TX1_SIZE 0x020c
47 1.1 skrll #define IWI_CSR_TX2_BASE 0x0210
48 1.1 skrll #define IWI_CSR_TX2_SIZE 0x0214
49 1.1 skrll #define IWI_CSR_TX3_BASE 0x0218
50 1.1 skrll #define IWI_CSR_TX3_SIZE 0x021c
51 1.1 skrll #define IWI_CSR_TX4_BASE 0x0220
52 1.1 skrll #define IWI_CSR_TX4_SIZE 0x0224
53 1.5 skrll #define IWI_CSR_CMD_RIDX 0x0280
54 1.5 skrll #define IWI_CSR_TX1_RIDX 0x0284
55 1.5 skrll #define IWI_CSR_TX2_RIDX 0x0288
56 1.5 skrll #define IWI_CSR_TX3_RIDX 0x028c
57 1.5 skrll #define IWI_CSR_TX4_RIDX 0x0290
58 1.5 skrll #define IWI_CSR_RX_RIDX 0x02a0
59 1.1 skrll #define IWI_CSR_RX_BASE 0x0500
60 1.1 skrll #define IWI_CSR_TABLE0_SIZE 0x0700
61 1.1 skrll #define IWI_CSR_TABLE0_BASE 0x0704
62 1.1 skrll #define IWI_CSR_CURRENT_TX_RATE IWI_CSR_TABLE0_BASE
63 1.5 skrll #define IWI_CSR_CMD_WIDX 0x0f80
64 1.5 skrll #define IWI_CSR_TX1_WIDX 0x0f84
65 1.5 skrll #define IWI_CSR_TX2_WIDX 0x0f88
66 1.5 skrll #define IWI_CSR_TX3_WIDX 0x0f8c
67 1.5 skrll #define IWI_CSR_TX4_WIDX 0x0f90
68 1.5 skrll #define IWI_CSR_RX_WIDX 0x0fa0
69 1.1 skrll #define IWI_CSR_READ_INT 0x0ff4
70 1.1 skrll
71 1.1 skrll /* possible flags for IWI_CSR_INTR */
72 1.5 skrll #define IWI_INTR_RX_DONE 0x00000002
73 1.5 skrll #define IWI_INTR_CMD_DONE 0x00000800
74 1.5 skrll #define IWI_INTR_TX1_DONE 0x00001000
75 1.5 skrll #define IWI_INTR_TX2_DONE 0x00002000
76 1.5 skrll #define IWI_INTR_TX3_DONE 0x00004000
77 1.5 skrll #define IWI_INTR_TX4_DONE 0x00008000
78 1.1 skrll #define IWI_INTR_FW_INITED 0x01000000
79 1.1 skrll #define IWI_INTR_RADIO_OFF 0x04000000
80 1.1 skrll #define IWI_INTR_FATAL_ERROR 0x40000000
81 1.1 skrll #define IWI_INTR_PARITY_ERROR 0x80000000
82 1.1 skrll
83 1.5 skrll #define IWI_INTR_MASK \
84 1.5 skrll (IWI_INTR_RX_DONE | IWI_INTR_CMD_DONE | \
85 1.5 skrll IWI_INTR_TX1_DONE | IWI_INTR_TX2_DONE | \
86 1.5 skrll IWI_INTR_TX3_DONE | IWI_INTR_TX4_DONE | \
87 1.5 skrll IWI_INTR_FW_INITED | IWI_INTR_RADIO_OFF | \
88 1.1 skrll IWI_INTR_FATAL_ERROR | IWI_INTR_PARITY_ERROR)
89 1.1 skrll
90 1.1 skrll /* possible flags for register IWI_CSR_RST */
91 1.1 skrll #define IWI_RST_PRINCETON_RESET 0x00000001
92 1.1 skrll #define IWI_RST_SW_RESET 0x00000080
93 1.1 skrll #define IWI_RST_MASTER_DISABLED 0x00000100
94 1.1 skrll #define IWI_RST_STOP_MASTER 0x00000200
95 1.1 skrll
96 1.1 skrll /* possible flags for register IWI_CSR_CTL */
97 1.1 skrll #define IWI_CTL_CLOCK_READY 0x00000001
98 1.1 skrll #define IWI_CTL_ALLOW_STANDBY 0x00000002
99 1.1 skrll #define IWI_CTL_INIT 0x00000004
100 1.1 skrll
101 1.1 skrll /* possible flags for register IWI_CSR_IO */
102 1.1 skrll #define IWI_IO_RADIO_ENABLED 0x00010000
103 1.1 skrll
104 1.1 skrll /* possible flags for IWI_CSR_READ_INT */
105 1.1 skrll #define IWI_READ_INT_INIT_HOST 0x20000000
106 1.1 skrll
107 1.1 skrll /* table2 offsets */
108 1.1 skrll #define IWI_INFO_ADAPTER_MAC 40
109 1.1 skrll
110 1.1 skrll /* constants for command blocks */
111 1.1 skrll #define IWI_CB_DEFAULT_CTL 0x8cea0000
112 1.1 skrll #define IWI_CB_MAXDATALEN 8191
113 1.1 skrll
114 1.1 skrll /* supported rates */
115 1.1 skrll #define IWI_RATE_DS1 10
116 1.1 skrll #define IWI_RATE_DS2 20
117 1.1 skrll #define IWI_RATE_DS5 55
118 1.1 skrll #define IWI_RATE_DS11 110
119 1.1 skrll #define IWI_RATE_OFDM6 13
120 1.1 skrll #define IWI_RATE_OFDM9 15
121 1.1 skrll #define IWI_RATE_OFDM12 5
122 1.1 skrll #define IWI_RATE_OFDM18 7
123 1.1 skrll #define IWI_RATE_OFDM24 9
124 1.1 skrll #define IWI_RATE_OFDM36 11
125 1.1 skrll #define IWI_RATE_OFDM48 1
126 1.1 skrll #define IWI_RATE_OFDM54 3
127 1.1 skrll
128 1.1 skrll struct iwi_hdr {
129 1.1 skrll u_int8_t type;
130 1.1 skrll #define IWI_HDR_TYPE_DATA 0
131 1.1 skrll #define IWI_HDR_TYPE_COMMAND 1
132 1.1 skrll #define IWI_HDR_TYPE_NOTIF 3
133 1.1 skrll #define IWI_HDR_TYPE_FRAME 9
134 1.1 skrll u_int8_t seq;
135 1.1 skrll u_int8_t flags;
136 1.1 skrll #define IWI_HDR_FLAG_IRQ 0x04
137 1.1 skrll u_int8_t reserved;
138 1.1 skrll } __attribute__((__packed__));
139 1.1 skrll
140 1.1 skrll struct iwi_notif {
141 1.1 skrll u_int32_t reserved[2];
142 1.1 skrll u_int8_t type;
143 1.1 skrll #define IWI_NOTIF_TYPE_ASSOCIATION 10
144 1.1 skrll #define IWI_NOTIF_TYPE_AUTHENTICATION 11
145 1.1 skrll #define IWI_NOTIF_TYPE_SCAN_CHANNEL 12
146 1.1 skrll #define IWI_NOTIF_TYPE_SCAN_COMPLETE 13
147 1.1 skrll #define IWI_NOTIF_TYPE_BEACON 17
148 1.1 skrll #define IWI_NOTIF_TYPE_CALIBRATION 20
149 1.1 skrll #define IWI_NOTIF_TYPE_NOISE 25
150 1.1 skrll u_int8_t flags;
151 1.1 skrll u_int16_t len;
152 1.1 skrll } __attribute__((__packed__));
153 1.1 skrll
154 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_AUTHENTICATION */
155 1.1 skrll struct iwi_notif_authentication {
156 1.1 skrll u_int8_t state;
157 1.1 skrll #define IWI_DEAUTHENTICATED 0
158 1.1 skrll #define IWI_AUTHENTICATED 9
159 1.1 skrll } __attribute__((__packed__));
160 1.1 skrll
161 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_ASSOCIATION */
162 1.1 skrll struct iwi_notif_association {
163 1.1 skrll u_int8_t state;
164 1.1 skrll #define IWI_DEASSOCIATED 0
165 1.1 skrll #define IWI_ASSOCIATED 12
166 1.5 skrll
167 1.1 skrll struct ieee80211_frame frame;
168 1.1 skrll u_int16_t capinfo;
169 1.1 skrll u_int16_t status;
170 1.1 skrll u_int16_t associd;
171 1.1 skrll } __attribute__((__packed__));
172 1.1 skrll
173 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_CHANNEL */
174 1.1 skrll struct iwi_notif_scan_channel {
175 1.1 skrll u_int8_t nchan;
176 1.1 skrll u_int8_t reserved[47];
177 1.1 skrll } __attribute__((__packed__));
178 1.1 skrll
179 1.1 skrll /* structure for notification IWI_NOTIF_TYPE_SCAN_COMPLETE */
180 1.1 skrll struct iwi_notif_scan_complete {
181 1.1 skrll u_int8_t type;
182 1.1 skrll u_int8_t nchan;
183 1.1 skrll u_int8_t status;
184 1.1 skrll u_int8_t reserved;
185 1.1 skrll } __attribute__((__packed__));
186 1.1 skrll
187 1.1 skrll /* received frame header */
188 1.1 skrll struct iwi_frame {
189 1.1 skrll u_int32_t reserved1[2];
190 1.1 skrll u_int8_t chan;
191 1.1 skrll u_int8_t status;
192 1.1 skrll u_int8_t rate;
193 1.1 skrll u_int8_t rssi; /* receiver signal strength indicator */
194 1.1 skrll u_int8_t agc; /* automatic gain control */
195 1.1 skrll u_int8_t rssi_dbm;
196 1.1 skrll u_int16_t signal;
197 1.1 skrll u_int16_t noise;
198 1.1 skrll u_int8_t antenna;
199 1.1 skrll u_int8_t control;
200 1.1 skrll u_int8_t reserved2[2];
201 1.1 skrll u_int16_t len;
202 1.1 skrll } __attribute__((__packed__));
203 1.1 skrll
204 1.1 skrll /* header for transmission */
205 1.1 skrll struct iwi_tx_desc {
206 1.1 skrll struct iwi_hdr hdr;
207 1.5 skrll u_int32_t reserved1;
208 1.5 skrll u_int8_t station;
209 1.5 skrll u_int8_t reserved2[3];
210 1.1 skrll u_int8_t cmd;
211 1.1 skrll #define IWI_DATA_CMD_TX 0x0b
212 1.1 skrll u_int8_t seq;
213 1.1 skrll u_int16_t len;
214 1.1 skrll u_int8_t priority;
215 1.1 skrll u_int8_t flags;
216 1.1 skrll #define IWI_DATA_FLAG_SHPREAMBLE 0x04
217 1.1 skrll #define IWI_DATA_FLAG_NO_WEP 0x20
218 1.1 skrll #define IWI_DATA_FLAG_NEED_ACK 0x80
219 1.1 skrll u_int8_t xflags;
220 1.1 skrll u_int8_t wep_txkey;
221 1.1 skrll u_int8_t wepkey[IEEE80211_KEYBUF_SIZE];
222 1.1 skrll u_int8_t rate;
223 1.1 skrll u_int8_t antenna;
224 1.5 skrll u_int8_t reserved3[10];
225 1.1 skrll
226 1.1 skrll struct ieee80211_qosframe_addr4 wh;
227 1.5 skrll u_int32_t iv;
228 1.5 skrll u_int32_t eiv;
229 1.1 skrll
230 1.1 skrll u_int32_t nseg;
231 1.1 skrll #define IWI_MAX_NSEG 6
232 1.1 skrll u_int32_t seg_addr[IWI_MAX_NSEG];
233 1.1 skrll u_int16_t seg_len[IWI_MAX_NSEG];
234 1.1 skrll } __attribute__((__packed__));
235 1.1 skrll
236 1.1 skrll /* command */
237 1.1 skrll struct iwi_cmd_desc {
238 1.1 skrll struct iwi_hdr hdr;
239 1.1 skrll u_int8_t type;
240 1.1 skrll #define IWI_CMD_ENABLE 2
241 1.1 skrll #define IWI_CMD_SET_CONFIGURATION 6
242 1.1 skrll #define IWI_CMD_SET_ESSID 8
243 1.1 skrll #define IWI_CMD_SET_MAC_ADDRESS 11
244 1.1 skrll #define IWI_CMD_SET_RTS_THRESHOLD 15
245 1.4 christos #define IWI_CMD_SET_FRAG_THRESHOLD 16
246 1.1 skrll #define IWI_CMD_SET_POWER_MODE 17
247 1.1 skrll #define IWI_CMD_SET_WEP_KEY 18
248 1.1 skrll #define IWI_CMD_SCAN 20
249 1.1 skrll #define IWI_CMD_ASSOCIATE 21
250 1.1 skrll #define IWI_CMD_SET_RATES 22
251 1.4 christos #define IWI_CMD_ABORT_SCAN 23
252 1.4 christos #define IWI_CMD_SET_OPTIE 31
253 1.1 skrll #define IWI_CMD_DISABLE 33
254 1.1 skrll #define IWI_CMD_SET_IV 34
255 1.1 skrll #define IWI_CMD_SET_TX_POWER 35
256 1.1 skrll #define IWI_CMD_SET_SENSITIVITY 42
257 1.1 skrll u_int8_t len;
258 1.1 skrll u_int16_t reserved;
259 1.1 skrll u_int8_t data[120];
260 1.1 skrll } __attribute__((__packed__));
261 1.1 skrll
262 1.1 skrll /* constants for 'mode' fields */
263 1.1 skrll #define IWI_MODE_11A 0
264 1.1 skrll #define IWI_MODE_11B 1
265 1.1 skrll #define IWI_MODE_11G 2
266 1.1 skrll
267 1.1 skrll /* possible values for command IWI_CMD_SET_POWER_MODE */
268 1.1 skrll #define IWI_POWER_MODE_CAM 0
269 1.1 skrll
270 1.1 skrll /* structure for command IWI_CMD_SET_RATES */
271 1.1 skrll struct iwi_rateset {
272 1.1 skrll u_int8_t mode;
273 1.1 skrll u_int8_t nrates;
274 1.1 skrll u_int8_t type;
275 1.6 skrll #define IWI_RATESET_TYPE_NEGOTIATED 0
276 1.1 skrll #define IWI_RATESET_TYPE_SUPPORTED 1
277 1.1 skrll u_int8_t reserved;
278 1.1 skrll u_int8_t rates[12];
279 1.1 skrll } __attribute__((__packed__));
280 1.1 skrll
281 1.1 skrll /* structure for command IWI_CMD_SET_TX_POWER */
282 1.1 skrll struct iwi_txpower {
283 1.1 skrll u_int8_t nchan;
284 1.1 skrll u_int8_t mode;
285 1.1 skrll struct {
286 1.1 skrll u_int8_t chan;
287 1.1 skrll u_int8_t power;
288 1.1 skrll #define IWI_TXPOWER_MAX 20
289 1.1 skrll #define IWI_TXPOWER_RATIO (IEEE80211_TXPOWER_MAX / IWI_TXPOWER_MAX)
290 1.1 skrll } __attribute__((__packed__)) chan[37];
291 1.1 skrll } __attribute__((__packed__));
292 1.1 skrll
293 1.1 skrll /* structure for command IWI_CMD_ASSOCIATE */
294 1.1 skrll struct iwi_associate {
295 1.1 skrll u_int8_t chan;
296 1.1 skrll u_int8_t auth;
297 1.1 skrll #define IWI_AUTH_OPEN 0
298 1.1 skrll #define IWI_AUTH_SHARED 1
299 1.1 skrll #define IWI_AUTH_NONE 3
300 1.1 skrll u_int8_t type;
301 1.1 skrll u_int8_t reserved1;
302 1.4 christos u_int16_t policy;
303 1.4 christos #define IWI_POLICY_OPTIE 2
304 1.4 christos
305 1.1 skrll u_int8_t plen;
306 1.1 skrll u_int8_t mode;
307 1.1 skrll u_int8_t bssid[IEEE80211_ADDR_LEN];
308 1.1 skrll u_int8_t tstamp[8];
309 1.1 skrll u_int16_t capinfo;
310 1.1 skrll u_int16_t lintval;
311 1.1 skrll u_int16_t intval;
312 1.1 skrll u_int8_t dst[IEEE80211_ADDR_LEN];
313 1.1 skrll u_int32_t reserved3;
314 1.1 skrll u_int16_t reserved4;
315 1.1 skrll } __attribute__((__packed__));
316 1.1 skrll
317 1.5 skrll #define IWI_SCAN_CHANNELS 54
318 1.5 skrll
319 1.1 skrll /* structure for command IWI_CMD_SCAN */
320 1.1 skrll struct iwi_scan {
321 1.1 skrll u_int8_t type;
322 1.5 skrll #define IWI_SCAN_TYPE_PASSIVE 1
323 1.5 skrll #define IWI_SCAN_TYPE_BROADCAST 3
324 1.5 skrll
325 1.4 christos u_int16_t dwelltime;
326 1.5 skrll u_int8_t channels[IWI_SCAN_CHANNELS];
327 1.1 skrll #define IWI_CHAN_5GHZ (0 << 6)
328 1.1 skrll #define IWI_CHAN_2GHZ (1 << 6)
329 1.5 skrll
330 1.1 skrll u_int8_t reserved[3];
331 1.1 skrll } __attribute__((__packed__));
332 1.1 skrll
333 1.1 skrll /* structure for command IWI_CMD_SET_CONFIGURATION */
334 1.1 skrll struct iwi_configuration {
335 1.1 skrll u_int8_t bluetooth_coexistence;
336 1.1 skrll u_int8_t reserved1;
337 1.4 christos u_int8_t answer_pbreq;
338 1.1 skrll u_int8_t allow_invalid_frames;
339 1.1 skrll u_int8_t multicast_enabled;
340 1.4 christos u_int8_t drop_unicast_unencrypted;
341 1.1 skrll u_int8_t disable_unicast_decryption;
342 1.4 christos u_int8_t drop_multicast_unencrypted;
343 1.1 skrll u_int8_t disable_multicast_decryption;
344 1.1 skrll u_int8_t antenna;
345 1.1 skrll u_int8_t reserved2;
346 1.4 christos u_int8_t use_protection;
347 1.4 christos u_int8_t protection_ctsonly;
348 1.1 skrll u_int8_t enable_multicast_filtering;
349 1.1 skrll u_int8_t bluetooth_threshold;
350 1.1 skrll u_int8_t reserved4;
351 1.1 skrll u_int8_t allow_beacon_and_probe_resp;
352 1.1 skrll u_int8_t allow_mgt;
353 1.1 skrll u_int8_t noise_reported;
354 1.1 skrll u_int8_t reserved5;
355 1.1 skrll } __attribute__((__packed__));
356 1.1 skrll
357 1.1 skrll /* structure for command IWI_CMD_SET_WEP_KEY */
358 1.1 skrll struct iwi_wep_key {
359 1.1 skrll u_int8_t cmd;
360 1.1 skrll #define IWI_WEP_KEY_CMD_SETKEY 0x08
361 1.1 skrll u_int8_t seq;
362 1.1 skrll u_int8_t idx;
363 1.1 skrll u_int8_t len;
364 1.1 skrll u_int8_t key[IEEE80211_KEYBUF_SIZE];
365 1.1 skrll } __attribute__((__packed__));
366 1.1 skrll
367 1.1 skrll /* EEPROM = Electrically Erasable Programmable Read-Only Memory */
368 1.1 skrll
369 1.1 skrll #define IWI_MEM_EEPROM_CTL 0x00300040
370 1.1 skrll
371 1.1 skrll #define IWI_EEPROM_MAC 0x21
372 1.1 skrll
373 1.1 skrll #define IWI_EEPROM_DELAY 1 /* minimum hold time (microsecond) */
374 1.1 skrll
375 1.1 skrll #define IWI_EEPROM_C (1 << 0) /* Serial Clock */
376 1.1 skrll #define IWI_EEPROM_S (1 << 1) /* Chip Select */
377 1.1 skrll #define IWI_EEPROM_D (1 << 2) /* Serial data input */
378 1.1 skrll #define IWI_EEPROM_Q (1 << 4) /* Serial data output */
379 1.1 skrll
380 1.1 skrll #define IWI_EEPROM_SHIFT_D 2
381 1.1 skrll #define IWI_EEPROM_SHIFT_Q 4
382 1.1 skrll
383 1.1 skrll /*
384 1.1 skrll * control and status registers access macros
385 1.1 skrll */
386 1.1 skrll #define CSR_READ_1(sc, reg) \
387 1.1 skrll bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg))
388 1.1 skrll
389 1.1 skrll #define CSR_READ_2(sc, reg) \
390 1.1 skrll bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg))
391 1.1 skrll
392 1.1 skrll #define CSR_READ_4(sc, reg) \
393 1.1 skrll bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
394 1.1 skrll
395 1.1 skrll #define CSR_READ_REGION_4(sc, offset, datap, count) \
396 1.1 skrll bus_space_read_region_4((sc)->sc_st, (sc)->sc_sh, (offset), \
397 1.1 skrll (datap), (count))
398 1.1 skrll
399 1.1 skrll #define CSR_WRITE_1(sc, reg, val) \
400 1.1 skrll bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val))
401 1.1 skrll
402 1.1 skrll #define CSR_WRITE_2(sc, reg, val) \
403 1.1 skrll bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val))
404 1.1 skrll
405 1.1 skrll #define CSR_WRITE_4(sc, reg, val) \
406 1.1 skrll bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
407 1.1 skrll
408 1.1 skrll /*
409 1.1 skrll * indirect memory space access macros
410 1.1 skrll */
411 1.1 skrll #define MEM_WRITE_1(sc, addr, val) do { \
412 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
413 1.1 skrll CSR_WRITE_1((sc), IWI_CSR_INDIRECT_DATA, (val)); \
414 1.1 skrll } while (/* CONSTCOND */0)
415 1.1 skrll
416 1.1 skrll #define MEM_WRITE_2(sc, addr, val) do { \
417 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
418 1.1 skrll CSR_WRITE_2((sc), IWI_CSR_INDIRECT_DATA, (val)); \
419 1.1 skrll } while (/* CONSTCOND */0)
420 1.1 skrll
421 1.1 skrll #define MEM_WRITE_4(sc, addr, val) do { \
422 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
423 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_DATA, (val)); \
424 1.1 skrll } while (/* CONSTCOND */0)
425 1.1 skrll
426 1.1 skrll #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do { \
427 1.1 skrll CSR_WRITE_4((sc), IWI_CSR_INDIRECT_ADDR, (addr)); \
428 1.1 skrll CSR_WRITE_MULTI_1((sc), IWI_CSR_INDIRECT_DATA, (buf), (len)); \
429 1.1 skrll } while (/* CONSTCOND */0)
430 1.1 skrll
431 1.1 skrll /*
432 1.1 skrll * EEPROM access macro
433 1.1 skrll */
434 1.1 skrll #define IWI_EEPROM_CTL(sc, val) do { \
435 1.1 skrll MEM_WRITE_4((sc), IWI_MEM_EEPROM_CTL, (val)); \
436 1.1 skrll DELAY(IWI_EEPROM_DELAY); \
437 1.1 skrll } while (/* CONSTCOND */0)
438