Home | History | Annotate | Line # | Download | only in pci
if_iwn.c revision 1.18
      1  1.18     freza /*	$NetBSD: if_iwn.c,v 1.18 2008/09/14 10:09:39 freza Exp $	*/
      2   1.1      ober 
      3   1.1      ober /*-
      4   1.1      ober  * Copyright (c) 2007
      5   1.1      ober  *	Damien Bergamini <damien.bergamini (at) free.fr>
      6   1.1      ober  *
      7   1.1      ober  * Permission to use, copy, modify, and distribute this software for any
      8   1.1      ober  * purpose with or without fee is hereby granted, provided that the above
      9   1.1      ober  * copyright notice and this permission notice appear in all copies.
     10   1.1      ober  *
     11   1.1      ober  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12   1.1      ober  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13   1.1      ober  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14   1.1      ober  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15   1.1      ober  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16   1.1      ober  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17   1.1      ober  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18   1.1      ober  */
     19   1.1      ober 
     20   1.1      ober #include <sys/cdefs.h>
     21  1.18     freza __KERNEL_RCSID(0, "$NetBSD: if_iwn.c,v 1.18 2008/09/14 10:09:39 freza Exp $");
     22   1.1      ober 
     23   1.1      ober 
     24   1.1      ober /*
     25   1.1      ober  * Driver for Intel Wireless WiFi Link 4965AGN 802.11 network adapters.
     26   1.1      ober  */
     27   1.1      ober 
     28   1.1      ober #include "bpfilter.h"
     29   1.1      ober 
     30   1.1      ober #include <sys/param.h>
     31   1.1      ober #include <sys/sockio.h>
     32   1.1      ober #include <sys/sysctl.h>
     33   1.1      ober #include <sys/mbuf.h>
     34   1.1      ober #include <sys/kernel.h>
     35   1.1      ober #include <sys/socket.h>
     36   1.1      ober #include <sys/systm.h>
     37   1.1      ober #include <sys/malloc.h>
     38  1.17      cube #include <sys/mutex.h>
     39   1.1      ober #include <sys/conf.h>
     40   1.1      ober #include <sys/kauth.h>
     41   1.1      ober #include <sys/callout.h>
     42   1.1      ober 
     43   1.1      ober #include <machine/bus.h>
     44   1.1      ober #include <machine/endian.h>
     45   1.1      ober #include <machine/intr.h>
     46   1.1      ober 
     47   1.1      ober #include <dev/pci/pcireg.h>
     48   1.1      ober #include <dev/pci/pcivar.h>
     49   1.1      ober #include <dev/pci/pcidevs.h>
     50   1.1      ober 
     51   1.1      ober #if NBPFILTER > 0
     52   1.1      ober #include <net/bpf.h>
     53   1.1      ober #endif
     54   1.1      ober #include <net/if.h>
     55   1.1      ober #include <net/if_arp.h>
     56   1.1      ober #include <net/if_dl.h>
     57   1.1      ober #include <net/if_media.h>
     58   1.1      ober #include <net/if_types.h>
     59   1.1      ober 
     60   1.1      ober #include <netinet/in.h>
     61   1.1      ober #include <netinet/in_systm.h>
     62   1.1      ober #include <netinet/in_var.h>
     63   1.1      ober #include <net/if_ether.h>
     64   1.1      ober #include <netinet/ip.h>
     65   1.1      ober 
     66   1.1      ober #include <net80211/ieee80211_var.h>
     67   1.1      ober #include <net80211/ieee80211_amrr.h>
     68   1.1      ober #include <net80211/ieee80211_radiotap.h>
     69   1.1      ober 
     70   1.1      ober #include <dev/firmload.h>
     71   1.1      ober 
     72   1.1      ober #include <dev/pci/if_iwnreg.h>
     73   1.1      ober #include <dev/pci/if_iwnvar.h>
     74   1.1      ober 
     75   1.8     blymn #if 0
     76   1.1      ober static const struct pci_matchid iwn_devices[] = {
     77   1.1      ober 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_WL_4965AGN_1 },
     78   1.1      ober 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PRO_WL_4965AGN_2 }
     79   1.1      ober };
     80   1.1      ober #endif
     81   1.1      ober 
     82   1.1      ober /*
     83   1.1      ober  * Supported rates for 802.11a/b/g modes (in 500Kbps unit).
     84   1.1      ober  */
     85   1.1      ober static const struct ieee80211_rateset iwn_rateset_11a =
     86   1.1      ober 	{ 8, { 12, 18, 24, 36, 48, 72, 96, 108 } };
     87   1.1      ober 
     88   1.1      ober static const struct ieee80211_rateset iwn_rateset_11b =
     89   1.1      ober 	{ 4, { 2, 4, 11, 22 } };
     90   1.1      ober 
     91   1.1      ober static const struct ieee80211_rateset iwn_rateset_11g =
     92   1.1      ober 	{ 12, { 2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108 } };
     93   1.1      ober 
     94   1.1      ober 
     95  1.15  christos #define EDCA_NUM_AC	4
     96   1.1      ober static int		iwn_match(device_t , struct cfdata *, void *);
     97   1.1      ober static void		iwn_attach(device_t , device_t, void *);
     98   1.1      ober static int		iwn_detach(device_t, int);
     99   1.1      ober 
    100   1.1      ober static void		iwn_radiotap_attach(struct iwn_softc *);
    101   1.1      ober static int		iwn_dma_contig_alloc(bus_dma_tag_t, struct iwn_dma_info *,
    102   1.2      ober     void **, bus_size_t, bus_size_t, int);
    103   1.1      ober static void		iwn_dma_contig_free(struct iwn_dma_info *);
    104   1.1      ober static int		iwn_alloc_shared(struct iwn_softc *);
    105   1.1      ober static void		iwn_free_shared(struct iwn_softc *);
    106   1.1      ober static int		iwn_alloc_kw(struct iwn_softc *);
    107   1.1      ober static void		iwn_free_kw(struct iwn_softc *);
    108   1.1      ober static int		iwn_alloc_fwmem(struct iwn_softc *);
    109   1.1      ober static void		iwn_free_fwmem(struct iwn_softc *);
    110   1.1      ober static struct		iwn_rbuf *iwn_alloc_rbuf(struct iwn_softc *);
    111   1.1      ober static void		iwn_free_rbuf(struct mbuf *, void *, size_t, void *);
    112   1.1      ober static int		iwn_alloc_rpool(struct iwn_softc *);
    113   1.1      ober static void		iwn_free_rpool(struct iwn_softc *);
    114   1.1      ober static int		iwn_alloc_rx_ring(struct iwn_softc *, struct iwn_rx_ring *);
    115   1.1      ober static void		iwn_reset_rx_ring(struct iwn_softc *, struct iwn_rx_ring *);
    116   1.1      ober static void		iwn_free_rx_ring(struct iwn_softc *, struct iwn_rx_ring *);
    117   1.1      ober static int		iwn_alloc_tx_ring(struct iwn_softc *, struct iwn_tx_ring *,
    118   1.2      ober     int, int);
    119   1.1      ober static void		iwn_reset_tx_ring(struct iwn_softc *, struct iwn_tx_ring *);
    120   1.1      ober static void		iwn_free_tx_ring(struct iwn_softc *, struct iwn_tx_ring *);
    121   1.1      ober static struct		ieee80211_node *iwn_node_alloc(struct ieee80211_node_table *);
    122   1.1      ober static void		iwn_newassoc(struct ieee80211_node *, int);
    123   1.1      ober static int		iwn_media_change(struct ifnet *);
    124   1.1      ober static int		iwn_newstate(struct ieee80211com *, enum ieee80211_state, int);
    125   1.1      ober static void		iwn_mem_lock(struct iwn_softc *);
    126   1.1      ober static void		iwn_mem_unlock(struct iwn_softc *);
    127  1.15  christos static uint32_t iwn_mem_read(struct iwn_softc *, uint32_t);
    128   1.1      ober static void		iwn_mem_write(struct iwn_softc *, uint32_t, uint32_t);
    129   1.1      ober static void		iwn_mem_write_region_4(struct iwn_softc *, uint32_t,
    130   1.2      ober     const uint32_t *, int);
    131   1.1      ober static int		iwn_eeprom_lock(struct iwn_softc *);
    132   1.1      ober static void		iwn_eeprom_unlock(struct iwn_softc *);
    133   1.1      ober static int		iwn_read_prom_data(struct iwn_softc *, uint32_t, void *, int);
    134   1.1      ober static int		iwn_load_microcode(struct iwn_softc *, const uint8_t *, int);
    135   1.1      ober static int		iwn_load_firmware(struct iwn_softc *);
    136   1.1      ober static void		iwn_calib_timeout(void *);
    137   1.1      ober static void		iwn_iter_func(void *, struct ieee80211_node *);
    138   1.1      ober static void		iwn_ampdu_rx_start(struct iwn_softc *, struct iwn_rx_desc *);
    139   1.1      ober static void		iwn_rx_intr(struct iwn_softc *, struct iwn_rx_desc *,
    140   1.2      ober     struct iwn_rx_data *);
    141   1.1      ober static void		iwn_rx_statistics(struct iwn_softc *, struct iwn_rx_desc *);
    142   1.1      ober static void		iwn_tx_intr(struct iwn_softc *, struct iwn_rx_desc *);
    143   1.1      ober static void		iwn_cmd_intr(struct iwn_softc *, struct iwn_rx_desc *);
    144   1.1      ober static void		iwn_notif_intr(struct iwn_softc *);
    145   1.1      ober static int		iwn_intr(void *);
    146   1.1      ober static void		iwn_read_eeprom(struct iwn_softc *);
    147   1.1      ober static void		iwn_read_eeprom_channels(struct iwn_softc *, int);
    148   1.1      ober static uint8_t		iwn_plcp_signal(int);
    149   1.1      ober static int		iwn_tx_data(struct iwn_softc *, struct mbuf *,
    150   1.2      ober     struct ieee80211_node *, int);
    151   1.1      ober static void		iwn_start(struct ifnet *);
    152   1.1      ober static void		iwn_watchdog(struct ifnet *);
    153   1.1      ober static int		iwn_ioctl(struct ifnet *, u_long, void *);
    154   1.1      ober static int		iwn_cmd(struct iwn_softc *, int, const void *, int, int);
    155  1.15  christos static int		iwn_wme_update(struct ieee80211com *);
    156   1.1      ober static int		iwn_setup_node_mrr(struct iwn_softc *, uint8_t, int);
    157   1.1      ober static void		iwn_set_led(struct iwn_softc *, uint8_t, uint8_t, uint8_t);
    158   1.1      ober static int		iwn_set_critical_temp(struct iwn_softc *);
    159   1.1      ober static void		iwn_enable_tsf(struct iwn_softc *, struct ieee80211_node *);
    160   1.1      ober static void		iwn_power_calibration(struct iwn_softc *, int);
    161   1.1      ober static int		iwn_set_txpower(struct iwn_softc *,
    162   1.2      ober     struct ieee80211_channel *, int);
    163   1.1      ober static int		iwn_get_rssi(const struct iwn_rx_stat *);
    164   1.1      ober static int		iwn_get_noise(const struct iwn_rx_general_stats *);
    165   1.1      ober static int		iwn_get_temperature(struct iwn_softc *);
    166   1.1      ober static int		iwn_init_sensitivity(struct iwn_softc *);
    167   1.1      ober static void		iwn_compute_differential_gain(struct iwn_softc *,
    168   1.2      ober     const struct iwn_rx_general_stats *);
    169   1.1      ober static void		iwn_tune_sensitivity(struct iwn_softc *,
    170   1.2      ober     const struct iwn_rx_stats *);
    171   1.1      ober static int		iwn_send_sensitivity(struct iwn_softc *);
    172  1.15  christos /*static int		  iwn_setup_beacon(struct iwn_softc *, struct ieee80211_node *);*/
    173   1.1      ober static int		iwn_auth(struct iwn_softc *);
    174   1.1      ober static int		iwn_run(struct iwn_softc *);
    175   1.1      ober static int		iwn_scan(struct iwn_softc *, uint16_t);
    176   1.1      ober static int		iwn_config(struct iwn_softc *);
    177   1.1      ober static void		iwn_post_alive(struct iwn_softc *);
    178   1.1      ober static void		iwn_stop_master(struct iwn_softc *);
    179   1.1      ober static int		iwn_reset(struct iwn_softc *);
    180   1.1      ober static void		iwn_hw_config(struct iwn_softc *);
    181   1.1      ober static int		iwn_init(struct ifnet *);
    182   1.1      ober static void		iwn_stop(struct ifnet *, int);
    183   1.1      ober static void		iwn_fix_channel(struct ieee80211com *, struct mbuf *);
    184   1.7      taca static bool		iwn_resume(device_t PMF_FN_PROTO);
    185  1.11     blymn static int		iwn_add_node(struct iwn_softc *sc,
    186  1.11     blymn 	struct ieee80211_node *ni, bool broadcast, bool async);
    187   1.1      ober 
    188   1.1      ober 
    189   1.1      ober 
    190   1.1      ober #define IWN_DEBUG
    191   1.1      ober 
    192   1.1      ober #ifdef IWN_DEBUG
    193   1.1      ober #define DPRINTF(x)	do { if (iwn_debug > 0) printf x; } while (0)
    194   1.1      ober #define DPRINTFN(n, x)	do { if (iwn_debug >= (n)) printf x; } while (0)
    195  1.11     blymn int iwn_debug = 0;
    196   1.1      ober #else
    197   1.1      ober #define DPRINTF(x)
    198   1.1      ober #define DPRINTFN(n, x)
    199   1.1      ober #endif
    200   1.1      ober 
    201  1.11     blymn #ifdef IWN_DEBUG
    202  1.11     blymn static void		iwn_print_power_group(struct iwn_softc *, int);
    203  1.11     blymn #endif
    204  1.11     blymn 
    205   1.8     blymn CFATTACH_DECL_NEW(iwn, sizeof(struct iwn_softc), iwn_match, iwn_attach,
    206   1.2      ober     iwn_detach, NULL);
    207   1.1      ober 
    208   1.1      ober static int
    209   1.1      ober iwn_match(device_t parent, struct cfdata *match __unused, void *aux)
    210   1.1      ober {
    211   1.2      ober 	struct pci_attach_args *pa = aux;
    212   1.8     blymn 
    213   1.2      ober 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
    214   1.2      ober 		return 0;
    215   1.1      ober 
    216   1.8     blymn 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_PRO_WL_4965AGN_1 ||
    217   1.2      ober 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_PRO_WL_4965AGN_2)
    218   1.2      ober 		return 1;
    219   1.1      ober 
    220   1.2      ober 	return 0;
    221   1.1      ober }
    222   1.1      ober 
    223   1.1      ober /* Base Address Register */
    224   1.1      ober #define IWN_PCI_BAR0	0x10
    225   1.1      ober 
    226   1.1      ober static void
    227   1.1      ober iwn_attach(device_t parent __unused, device_t self, void *aux)
    228   1.1      ober {
    229   1.1      ober 	struct iwn_softc *sc = device_private(self);
    230   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
    231   1.1      ober 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    232   1.1      ober 	struct pci_attach_args *pa = aux;
    233   1.1      ober 	const char *intrstr;
    234   1.1      ober 	char devinfo[256];
    235   1.1      ober 	pci_intr_handle_t ih;
    236   1.1      ober 	pcireg_t memtype, data;
    237   1.8     blymn 	int i, error, revision;
    238   1.1      ober 
    239   1.1      ober 	sc->sc_dev = self;
    240   1.2      ober 	sc->sc_pct = pa->pa_pc;
    241   1.1      ober 	sc->sc_pcitag = pa->pa_tag;
    242   1.1      ober 
    243   1.1      ober 	callout_init(&sc->calib_to, 0);
    244   1.1      ober 	callout_setfunc(&sc->calib_to, iwn_calib_timeout, sc);
    245   1.8     blymn 
    246   1.1      ober 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof devinfo);
    247   1.1      ober 	revision = PCI_REVISION(pa->pa_class);
    248   1.1      ober 	aprint_normal(": %s (rev. 0x%2x)\n", devinfo, revision);
    249   1.8     blymn 
    250   1.1      ober 
    251   1.1      ober 	/* clear device specific PCI configuration register 0x41 */
    252   1.1      ober 	data = pci_conf_read(sc->sc_pct, sc->sc_pcitag, 0x40);
    253   1.1      ober 	data &= ~0x0000ff00;
    254   1.1      ober 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, 0x40, data);
    255   1.1      ober 
    256   1.1      ober 	data = pci_conf_read(sc->sc_pct, sc->sc_pcitag, PCI_COMMAND_STATUS_REG);
    257   1.1      ober 	data |= PCI_COMMAND_MASTER_ENABLE;
    258   1.1      ober 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, PCI_COMMAND_STATUS_REG, data);
    259   1.1      ober 
    260   1.1      ober 	/* enable bus-mastering */
    261   1.1      ober 	data = pci_conf_read(sc->sc_pct, sc->sc_pcitag, PCI_COMMAND_STATUS_REG);
    262   1.1      ober 	data |= PCI_COMMAND_MASTER_ENABLE;
    263   1.1      ober 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, PCI_COMMAND_STATUS_REG, data);
    264   1.1      ober 
    265   1.1      ober 	/* map the register window */
    266   1.1      ober 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, IWN_PCI_BAR0);
    267   1.1      ober 	error = pci_mapreg_map(pa, IWN_PCI_BAR0, memtype, 0, &sc->sc_st,
    268   1.1      ober 	    &sc->sc_sh, NULL, &sc->sc_sz);
    269   1.1      ober 	if (error != 0) {
    270   1.1      ober 		aprint_error_dev(self, "could not map memory space\n");
    271   1.1      ober 		return;
    272   1.1      ober 	}
    273   1.1      ober 
    274   1.1      ober 	sc->sc_dmat = pa->pa_dmat;
    275   1.1      ober 
    276   1.1      ober 	if (pci_intr_map(pa, &ih) != 0) {
    277   1.1      ober 		aprint_error_dev(self, "could not map interrupt\n");
    278   1.1      ober 		return;
    279   1.1      ober 	}
    280   1.1      ober 
    281   1.1      ober 	intrstr = pci_intr_string(sc->sc_pct, ih);
    282   1.1      ober 	sc->sc_ih = pci_intr_establish(sc->sc_pct, ih, IPL_NET, iwn_intr, sc);
    283   1.3     skrll 
    284   1.1      ober 	if (sc->sc_ih == NULL) {
    285   1.8     blymn 		aprint_error_dev(self, "could not establish interrupt");
    286   1.1      ober 		if (intrstr != NULL)
    287   1.1      ober 			aprint_error(" at %s", intrstr);
    288   1.1      ober 		aprint_error("\n");
    289   1.1      ober 		return;
    290   1.1      ober 	}
    291   1.1      ober 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    292   1.1      ober 
    293   1.1      ober 	if (iwn_reset(sc) != 0) {
    294   1.2      ober 		aprint_error_dev(self, "could not reset adapter\n");
    295   1.2      ober 		return;
    296   1.1      ober 	}
    297   1.8     blymn 
    298   1.1      ober 	/*
    299   1.1      ober 	 * Allocate DMA memory for firmware transfers.
    300   1.1      ober 	 */
    301   1.1      ober 	if ((error = iwn_alloc_fwmem(sc)) != 0) {
    302   1.1      ober 		aprint_error_dev(self, "could not allocate firmware memory\n");
    303   1.1      ober 		return;
    304   1.1      ober 	}
    305   1.1      ober 
    306   1.1      ober 	/*
    307   1.1      ober 	 * Allocate a "keep warm" page.
    308   1.1      ober 	 */
    309   1.1      ober 	if ((error = iwn_alloc_kw(sc)) != 0) {
    310   1.1      ober 		aprint_error_dev(self, "could not allocate keep warm page\n");
    311   1.1      ober 		goto fail1;
    312   1.1      ober 	}
    313   1.1      ober 
    314   1.1      ober 	/*
    315   1.1      ober 	 * Allocate shared area (communication area).
    316   1.1      ober 	 */
    317   1.1      ober 	if ((error = iwn_alloc_shared(sc)) != 0) {
    318   1.1      ober 		aprint_error_dev(self, "could not allocate shared area\n");
    319   1.1      ober 		goto fail2;
    320   1.1      ober 	}
    321   1.1      ober 
    322   1.1      ober 	/*
    323   1.1      ober 	 * Allocate Rx buffers and Tx/Rx rings.
    324   1.1      ober 	 */
    325   1.1      ober 	if ((error = iwn_alloc_rpool(sc)) != 0) {
    326   1.1      ober 		aprint_error_dev(self, "could not allocate Rx buffers\n");
    327   1.1      ober 		goto fail3;
    328   1.1      ober 	}
    329   1.1      ober 
    330   1.1      ober 	for (i = 0; i < IWN_NTXQUEUES; i++) {
    331   1.1      ober 		struct iwn_tx_ring *txq = &sc->txq[i];
    332   1.1      ober 		error = iwn_alloc_tx_ring(sc, txq, IWN_TX_RING_COUNT, i);
    333   1.1      ober 		if (error != 0) {
    334   1.1      ober 			aprint_error_dev(self, "could not allocate Tx ring %d\n", i);
    335   1.1      ober 			goto fail4;
    336   1.1      ober 		}
    337   1.1      ober 	}
    338   1.8     blymn 
    339   1.1      ober 	if (iwn_alloc_rx_ring(sc, &sc->rxq) != 0)  {
    340   1.2      ober 		aprint_error_dev(self, "could not allocate Rx ring\n");
    341   1.2      ober 		goto fail4;
    342   1.1      ober 	}
    343   1.1      ober 
    344   1.1      ober 
    345   1.1      ober 	ic->ic_ifp = ifp;
    346   1.1      ober 	ic->ic_phytype = IEEE80211_T_OFDM;	/* not only, but not used */
    347   1.1      ober 	ic->ic_opmode = IEEE80211_M_STA;	/* default to BSS mode */
    348   1.1      ober 	ic->ic_state = IEEE80211_S_INIT;
    349   1.1      ober 
    350   1.1      ober 	/* set device capabilities */
    351   1.1      ober 	ic->ic_caps =
    352   1.1      ober 	    IEEE80211_C_IBSS |		/* IBSS mode support */
    353  1.15  christos 	    IEEE80211_C_WPA  |		/* 802.11i */
    354   1.1      ober 	    IEEE80211_C_MONITOR |	/* monitor mode supported */
    355   1.1      ober 	    IEEE80211_C_TXPMGT |	/* tx power management */
    356   1.1      ober 	    IEEE80211_C_SHSLOT |	/* short slot time supported */
    357   1.1      ober 	    IEEE80211_C_SHPREAMBLE|	/* short preamble supported */
    358  1.15  christos 	    IEEE80211_C_WME;		/* 802.11e */
    359   1.8     blymn 
    360   1.1      ober 	/* read supported channels and MAC address from EEPROM */
    361   1.1      ober 	iwn_read_eeprom(sc);
    362   1.1      ober 
    363   1.1      ober 	/* set supported .11a, .11b and .11g rates */
    364   1.1      ober 	ic->ic_sup_rates[IEEE80211_MODE_11A] = iwn_rateset_11a;
    365   1.1      ober 	ic->ic_sup_rates[IEEE80211_MODE_11B] = iwn_rateset_11b;
    366   1.1      ober 	ic->ic_sup_rates[IEEE80211_MODE_11G] = iwn_rateset_11g;
    367   1.1      ober 
    368   1.1      ober 	/* IBSS channel undefined for now */
    369   1.1      ober 	ic->ic_ibss_chan = &ic->ic_channels[0];
    370   1.1      ober 
    371   1.1      ober 	ifp->if_softc = sc;
    372   1.1      ober 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    373   1.1      ober 	ifp->if_init = iwn_init;
    374   1.1      ober 	ifp->if_stop = iwn_stop;
    375   1.1      ober 	ifp->if_ioctl = iwn_ioctl;
    376   1.1      ober 	ifp->if_start = iwn_start;
    377   1.1      ober 	ifp->if_watchdog = iwn_watchdog;
    378   1.1      ober 	IFQ_SET_READY(&ifp->if_snd);
    379   1.1      ober 	memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
    380   1.1      ober 
    381   1.1      ober 	if_attach(ifp);
    382   1.1      ober 	ieee80211_ifattach(ic);
    383   1.1      ober 	ic->ic_node_alloc = iwn_node_alloc;
    384   1.1      ober 	ic->ic_newassoc = iwn_newassoc;
    385   1.1      ober 	ic->ic_wme.wme_update = iwn_wme_update;
    386   1.1      ober 
    387   1.1      ober 	/* override state transition machine */
    388   1.1      ober 	sc->sc_newstate = ic->ic_newstate;
    389   1.1      ober 	ic->ic_newstate = iwn_newstate;
    390   1.1      ober 	ieee80211_media_init(ic, iwn_media_change, ieee80211_media_status);
    391   1.1      ober 
    392   1.1      ober 	sc->amrr.amrr_min_success_threshold =  1;
    393   1.1      ober 	sc->amrr.amrr_max_success_threshold = 15;
    394   1.1      ober 
    395   1.1      ober 	if (!pmf_device_register(self, NULL, iwn_resume))
    396   1.1      ober 		aprint_error_dev(self, "couldn't establish power handler\n");
    397   1.1      ober 	else
    398   1.1      ober 		pmf_class_network_register(self, ifp);
    399   1.1      ober 
    400   1.1      ober 	iwn_radiotap_attach(sc);
    401   1.8     blymn 
    402   1.1      ober 	ieee80211_announce(ic);
    403   1.1      ober 
    404   1.1      ober 	return;
    405   1.1      ober 
    406   1.1      ober 	/* free allocated memory if something failed during attachment */
    407   1.1      ober fail4:	while (--i >= 0)
    408   1.1      ober 		iwn_free_tx_ring(sc, &sc->txq[i]);
    409   1.1      ober 	iwn_free_rpool(sc);
    410   1.1      ober fail3:	iwn_free_shared(sc);
    411   1.1      ober fail2:	iwn_free_kw(sc);
    412   1.1      ober fail1:	iwn_free_fwmem(sc);
    413   1.1      ober }
    414   1.1      ober 
    415   1.1      ober static int
    416   1.1      ober iwn_detach(struct device* self, int flags __unused)
    417   1.1      ober {
    418   1.1      ober 	struct iwn_softc *sc = (struct iwn_softc *)self;
    419   1.1      ober 	struct ifnet *ifp = sc->sc_ic.ic_ifp;
    420   1.1      ober 	int ac;
    421   1.1      ober 
    422   1.1      ober 	iwn_stop(ifp, 1);
    423   1.1      ober 
    424   1.1      ober #if NBPFILTER > 0
    425   1.1      ober 	if (ifp != NULL)
    426   1.1      ober 		bpfdetach(ifp);
    427   1.1      ober #endif
    428   1.1      ober 	ieee80211_ifdetach(&sc->sc_ic);
    429   1.1      ober 	if (ifp != NULL)
    430   1.1      ober 		if_detach(ifp);
    431   1.1      ober 
    432   1.1      ober 	for (ac = 0; ac < IWN_NTXQUEUES; ac++)
    433   1.1      ober 		iwn_free_tx_ring(sc, &sc->txq[ac]);
    434   1.1      ober 	iwn_free_rx_ring(sc, &sc->rxq);
    435   1.1      ober 	iwn_free_rpool(sc);
    436   1.1      ober 	iwn_free_shared(sc);
    437   1.1      ober 
    438   1.1      ober 	if (sc->sc_ih != NULL) {
    439   1.1      ober 		pci_intr_disestablish(sc->sc_pct, sc->sc_ih);
    440   1.1      ober 		sc->sc_ih = NULL;
    441   1.1      ober 	}
    442   1.1      ober 
    443   1.1      ober 	bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
    444   1.1      ober 
    445   1.1      ober 	return 0;
    446   1.1      ober }
    447   1.1      ober 
    448   1.1      ober /*
    449   1.1      ober  * Attach the interface to 802.11 radiotap.
    450   1.1      ober  */
    451   1.1      ober static void
    452   1.1      ober iwn_radiotap_attach(struct iwn_softc *sc)
    453   1.1      ober {
    454   1.1      ober 	struct ifnet *ifp = sc->sc_ic.ic_ifp;
    455   1.1      ober 
    456   1.1      ober #if NBPFILTER > 0
    457   1.1      ober 	bpfattach2(ifp, DLT_IEEE802_11_RADIO,
    458   1.8     blymn 	    sizeof (struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    459   1.2      ober 	    &sc->sc_drvbpf);
    460   1.1      ober 
    461   1.1      ober 	sc->sc_rxtap_len = sizeof sc->sc_rxtapu;
    462   1.1      ober 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    463   1.1      ober 	sc->sc_rxtap.wr_ihdr.it_present = htole32(IWN_RX_RADIOTAP_PRESENT);
    464   1.1      ober 
    465   1.1      ober 	sc->sc_txtap_len = sizeof sc->sc_txtapu;
    466   1.1      ober 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    467   1.1      ober 	sc->sc_txtap.wt_ihdr.it_present = htole32(IWN_TX_RADIOTAP_PRESENT);
    468   1.1      ober #endif
    469   1.1      ober }
    470   1.1      ober 
    471   1.1      ober 
    472   1.1      ober /*
    473   1.1      ober  * Build a beacon frame that the firmware will broadcast periodically in
    474   1.1      ober  * IBSS or HostAP modes.
    475   1.1      ober  */
    476   1.1      ober static int
    477   1.1      ober iwn_setup_beacon(struct iwn_softc *sc, struct ieee80211_node *ni)
    478   1.1      ober {
    479   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
    480   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[4];
    481   1.1      ober 	struct iwn_tx_desc *desc;
    482   1.1      ober 	struct iwn_tx_data *data;
    483   1.1      ober 	struct iwn_tx_cmd *cmd;
    484   1.1      ober 	struct iwn_cmd_beacon *bcn;
    485   1.1      ober 	struct ieee80211_beacon_offsets bo;
    486   1.1      ober 	struct mbuf *m0;
    487   1.1      ober 	bus_addr_t paddr;
    488   1.1      ober 	int error;
    489   1.1      ober 
    490   1.1      ober 	desc = &ring->desc[ring->cur];
    491   1.1      ober 	data = &ring->data[ring->cur];
    492   1.1      ober 
    493   1.1      ober 	m0 = ieee80211_beacon_alloc(ic, ni, &bo);
    494   1.1      ober 	if (m0 == NULL) {
    495   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not allocate beacon frame\n");
    496   1.1      ober 		return ENOMEM;
    497   1.1      ober 	}
    498   1.1      ober 
    499   1.1      ober 	cmd = &ring->cmd[ring->cur];
    500   1.1      ober 	cmd->code = IWN_CMD_SET_BEACON;
    501   1.1      ober 	cmd->flags = 0;
    502   1.1      ober 	cmd->qid = ring->qid;
    503   1.1      ober 	cmd->idx = ring->cur;
    504   1.1      ober 
    505   1.1      ober 	bcn = (struct iwn_cmd_beacon *)cmd->data;
    506   1.1      ober 	memset(bcn, 0, sizeof (struct iwn_cmd_beacon));
    507   1.1      ober 	bcn->id = IWN_ID_BROADCAST;
    508   1.1      ober 	bcn->ofdm_mask = 0xff;
    509   1.1      ober 	bcn->cck_mask = 0x0f;
    510   1.1      ober 	bcn->lifetime = htole32(IWN_LIFETIME_INFINITE);
    511   1.1      ober 	bcn->len = htole16(m0->m_pkthdr.len);
    512   1.1      ober 	bcn->rate = (ic->ic_curmode == IEEE80211_MODE_11A) ?
    513   1.2      ober 	    iwn_plcp_signal(12) : iwn_plcp_signal(2);
    514   1.1      ober 	bcn->flags = htole32(IWN_TX_AUTO_SEQ | IWN_TX_INSERT_TSTAMP);
    515   1.1      ober 
    516   1.1      ober 	/* save and trim IEEE802.11 header */
    517   1.1      ober 	m_copydata(m0, 0, sizeof (struct ieee80211_frame), (void *)&bcn->wh);
    518   1.1      ober 	m_adj(m0, sizeof (struct ieee80211_frame));
    519   1.1      ober 
    520   1.1      ober 	/* assume beacon frame is contiguous */
    521   1.1      ober 	error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
    522   1.2      ober 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
    523   1.1      ober 	if (error) {
    524   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not map beacon\n");
    525   1.1      ober 		m_freem(m0);
    526   1.1      ober 		return error;
    527   1.1      ober 	}
    528   1.1      ober 
    529   1.1      ober 	data->m = m0;
    530   1.1      ober 
    531   1.1      ober 	/* first scatter/gather segment is used by the beacon command */
    532   1.1      ober 	paddr = ring->cmd_dma.paddr + ring->cur * sizeof (struct iwn_tx_cmd);
    533   1.8     blymn 
    534   1.1      ober 	IWN_SET_DESC_NSEGS(desc, 2);
    535   1.1      ober 	IWN_SET_DESC_SEG(desc, 0, paddr , 4 + sizeof(struct iwn_cmd_beacon));
    536   1.1      ober 	IWN_SET_DESC_SEG(desc, 1,  data->map->dm_segs[0].ds_addr,
    537   1.2      ober 	    data->map->dm_segs[1].ds_len);
    538   1.8     blymn 
    539   1.1      ober 
    540   1.1      ober 	/* kick cmd ring */
    541   1.1      ober 	ring->cur = (ring->cur + 1) % IWN_TX_RING_COUNT;
    542   1.1      ober 	IWN_WRITE(sc, IWN_TX_WIDX, ring->qid << 8 | ring->cur);
    543   1.1      ober 
    544   1.1      ober 	return 0;
    545   1.1      ober }
    546   1.1      ober 
    547   1.1      ober static int
    548   1.1      ober iwn_dma_contig_alloc(bus_dma_tag_t tag, struct iwn_dma_info *dma, void **kvap,
    549   1.1      ober     bus_size_t size, bus_size_t alignment, int flags)
    550   1.1      ober {
    551   1.1      ober 	int nsegs, error;
    552   1.1      ober 
    553   1.1      ober 	dma->tag = tag;
    554   1.1      ober 	dma->size = size;
    555   1.1      ober 
    556   1.1      ober 	error = bus_dmamap_create(tag, size, 1, size, 0, flags, &dma->map);
    557   1.1      ober 	if (error != 0)
    558   1.1      ober 		goto fail;
    559   1.1      ober 
    560   1.1      ober 	error = bus_dmamem_alloc(tag, size, alignment, 0, &dma->seg, 1, &nsegs,
    561   1.1      ober 	    flags);
    562   1.1      ober 	if (error != 0)
    563   1.1      ober 		goto fail;
    564   1.1      ober 
    565   1.1      ober 	error = bus_dmamem_map(tag, &dma->seg, 1, size, &dma->vaddr, flags);
    566   1.1      ober 	if (error != 0)
    567   1.1      ober 		goto fail;
    568   1.1      ober 
    569   1.1      ober 	error = bus_dmamap_load(tag, dma->map, dma->vaddr, size, NULL, flags);
    570   1.1      ober 	if (error != 0)
    571   1.1      ober 		goto fail;
    572   1.1      ober 
    573   1.1      ober 	memset(dma->vaddr, 0, size);
    574   1.1      ober 
    575   1.1      ober 	dma->paddr = dma->map->dm_segs[0].ds_addr;
    576   1.1      ober 	if (kvap != NULL)
    577   1.1      ober 		*kvap = dma->vaddr;
    578   1.1      ober 
    579   1.1      ober 	return 0;
    580   1.1      ober 
    581   1.1      ober fail:	iwn_dma_contig_free(dma);
    582   1.1      ober 	return error;
    583   1.1      ober }
    584   1.1      ober 
    585   1.1      ober static void
    586   1.1      ober iwn_dma_contig_free(struct iwn_dma_info *dma)
    587   1.1      ober {
    588   1.1      ober 	if (dma->map != NULL) {
    589   1.1      ober 		if (dma->vaddr != NULL) {
    590   1.1      ober 			bus_dmamap_unload(dma->tag, dma->map);
    591   1.1      ober 			bus_dmamem_unmap(dma->tag, dma->vaddr, dma->size);
    592   1.1      ober 			bus_dmamem_free(dma->tag, &dma->seg, 1);
    593   1.1      ober 			dma->vaddr = NULL;
    594   1.1      ober 		}
    595   1.1      ober 		bus_dmamap_destroy(dma->tag, dma->map);
    596   1.1      ober 		dma->map = NULL;
    597   1.1      ober 	}
    598   1.1      ober }
    599   1.1      ober 
    600   1.1      ober static int
    601   1.1      ober iwn_alloc_shared(struct iwn_softc *sc)
    602   1.1      ober {
    603  1.15  christos 	int error;
    604  1.14  christos 	void *p;
    605  1.15  christos 	/* must be aligned on a 1KB boundary */
    606   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &sc->shared_dma,
    607  1.14  christos 	    &p, sizeof (struct iwn_shared), 1024,BUS_DMA_NOWAIT);
    608  1.16  christos 	sc->shared = p;
    609   1.1      ober 	if (error != 0)
    610   1.2      ober 		aprint_error_dev(sc->sc_dev,
    611   1.2      ober 		    "could not allocate shared area DMA memory\n");
    612   1.1      ober 
    613   1.1      ober 	return error;
    614   1.1      ober 
    615   1.1      ober }
    616   1.1      ober 
    617   1.1      ober static void
    618   1.1      ober iwn_free_shared(struct iwn_softc *sc)
    619   1.1      ober {
    620   1.1      ober 	iwn_dma_contig_free(&sc->shared_dma);
    621   1.1      ober }
    622   1.1      ober 
    623   1.1      ober static int
    624   1.1      ober iwn_alloc_kw(struct iwn_softc *sc)
    625   1.1      ober {
    626   1.1      ober 	/* must be aligned on a 16-byte boundary */
    627   1.1      ober 	return iwn_dma_contig_alloc(sc->sc_dmat, &sc->kw_dma, NULL,
    628   1.1      ober 	    PAGE_SIZE, PAGE_SIZE, BUS_DMA_NOWAIT);
    629   1.1      ober }
    630   1.1      ober 
    631   1.1      ober static void
    632   1.1      ober iwn_free_kw(struct iwn_softc *sc)
    633   1.1      ober {
    634   1.1      ober 	iwn_dma_contig_free(&sc->kw_dma);
    635   1.1      ober }
    636   1.1      ober 
    637   1.1      ober static int
    638   1.1      ober iwn_alloc_fwmem(struct iwn_softc *sc)
    639   1.1      ober {
    640   1.1      ober 	int error;
    641   1.1      ober 	/* allocate enough contiguous space to store text and data */
    642   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &sc->fw_dma, NULL,
    643   1.2      ober 	    IWN_FW_MAIN_TEXT_MAXSZ + IWN_FW_MAIN_DATA_MAXSZ, 16,
    644   1.2      ober 	    BUS_DMA_NOWAIT);
    645   1.1      ober 
    646   1.1      ober 	if (error != 0){
    647   1.1      ober 		aprint_error_dev(sc->sc_dev,
    648   1.2      ober 		    "could not allocate firmware transfer area DMA memory\n" );
    649   1.8     blymn 
    650   1.1      ober 	}
    651   1.1      ober 	return error;
    652   1.1      ober }
    653   1.1      ober 
    654   1.1      ober static void
    655   1.1      ober iwn_free_fwmem(struct iwn_softc *sc)
    656   1.1      ober {
    657   1.1      ober 	iwn_dma_contig_free(&sc->fw_dma);
    658   1.1      ober }
    659   1.1      ober 
    660   1.1      ober static struct iwn_rbuf *
    661   1.1      ober iwn_alloc_rbuf(struct iwn_softc *sc)
    662   1.1      ober {
    663   1.1      ober 	struct iwn_rbuf *rbuf;
    664   1.1      ober 
    665  1.17      cube 	mutex_enter(&sc->rxq.freelist_mtx);
    666   1.1      ober 	rbuf = SLIST_FIRST(&sc->rxq.freelist);
    667  1.17      cube 	if (rbuf != NULL) {
    668  1.17      cube 		SLIST_REMOVE_HEAD(&sc->rxq.freelist, next);
    669  1.17      cube 		sc->rxq.nb_free_entries --;
    670  1.17      cube 	}
    671  1.17      cube 	mutex_exit(&sc->rxq.freelist_mtx);
    672  1.17      cube 
    673   1.1      ober 	return rbuf;
    674   1.1      ober }
    675   1.1      ober 
    676   1.1      ober /*
    677   1.1      ober  * This is called automatically by the network stack when the mbuf to which
    678   1.1      ober  * our Rx buffer is attached is freed.
    679   1.1      ober  */
    680   1.1      ober static void
    681   1.1      ober iwn_free_rbuf(struct mbuf* m, void *buf,  size_t size, void *arg)
    682   1.1      ober {
    683   1.1      ober 	struct iwn_rbuf *rbuf = arg;
    684   1.1      ober 	struct iwn_softc *sc = rbuf->sc;
    685   1.1      ober 
    686   1.1      ober 	/* put the buffer back in the free list */
    687  1.17      cube 	mutex_enter(&sc->rxq.freelist_mtx);
    688   1.1      ober 	SLIST_INSERT_HEAD(&sc->rxq.freelist, rbuf, next);
    689  1.17      cube 	mutex_exit(&sc->rxq.freelist_mtx);
    690   1.1      ober 	sc->rxq.nb_free_entries ++;
    691   1.1      ober 
    692   1.1      ober 	if (__predict_true(m != NULL))
    693   1.1      ober 		pool_cache_put(mb_cache, m);
    694   1.1      ober }
    695   1.1      ober 
    696   1.1      ober 
    697   1.1      ober static int
    698   1.1      ober iwn_alloc_rpool(struct iwn_softc *sc)
    699   1.1      ober {
    700   1.1      ober 	struct iwn_rx_ring *ring = &sc->rxq;
    701   1.1      ober 	struct iwn_rbuf *rbuf;
    702   1.1      ober 	int i, error;
    703   1.1      ober 
    704  1.17      cube 	mutex_init(&ring->freelist_mtx, MUTEX_DEFAULT, IPL_NET);
    705  1.17      cube 
    706   1.1      ober 	/* allocate a big chunk of DMA'able memory.. */
    707   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &ring->buf_dma, NULL,
    708   1.1      ober 	    IWN_RBUF_COUNT * IWN_RBUF_SIZE, IWN_BUF_ALIGN, BUS_DMA_NOWAIT);
    709   1.1      ober 	if (error != 0) {
    710   1.3     skrll 		aprint_error_dev(sc->sc_dev,
    711   1.3     skrll 		    "could not allocate Rx buffers DMA memory\n");
    712   1.1      ober 		return error;
    713   1.1      ober 	}
    714   1.1      ober 
    715   1.1      ober 	/* ..and split it into chunks of "rbufsz" bytes */
    716   1.1      ober 	SLIST_INIT(&ring->freelist);
    717   1.1      ober 	for (i = 0; i < IWN_RBUF_COUNT; i++) {
    718   1.1      ober 		rbuf = &ring->rbuf[i];
    719   1.1      ober 
    720   1.1      ober 		rbuf->sc = sc;	/* backpointer for callbacks */
    721   1.1      ober 		rbuf->vaddr = (char *)ring->buf_dma.vaddr + i * IWN_RBUF_SIZE;
    722   1.1      ober 		rbuf->paddr = ring->buf_dma.paddr + i * IWN_RBUF_SIZE;
    723   1.1      ober 
    724   1.1      ober 		SLIST_INSERT_HEAD(&ring->freelist, rbuf, next);
    725   1.1      ober 	}
    726   1.1      ober 	ring->nb_free_entries = IWN_RBUF_COUNT;
    727   1.1      ober 	return 0;
    728   1.1      ober }
    729   1.1      ober 
    730   1.1      ober static void
    731   1.1      ober iwn_free_rpool(struct iwn_softc *sc)
    732   1.1      ober {
    733   1.1      ober 	iwn_dma_contig_free(&sc->rxq.buf_dma);
    734   1.1      ober }
    735   1.1      ober 
    736   1.1      ober static int
    737   1.1      ober iwn_alloc_rx_ring(struct iwn_softc *sc, struct iwn_rx_ring *ring)
    738   1.1      ober {
    739  1.15  christos 	struct iwn_rx_data *data;
    740  1.15  christos 	struct iwn_rbuf *rbuf;
    741  1.15  christos 	int i, error;
    742  1.14  christos 	void *p;
    743   1.8     blymn 
    744   1.1      ober 	ring->cur = 0;
    745   1.1      ober 
    746   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &ring->desc_dma,
    747  1.14  christos 	    &p, IWN_RX_RING_COUNT * sizeof (struct iwn_rx_desc),
    748   1.1      ober 	    IWN_RING_DMA_ALIGN, BUS_DMA_NOWAIT);
    749   1.1      ober 	if (error != 0) {
    750   1.3     skrll 		aprint_error_dev(sc->sc_dev,
    751   1.3     skrll 		    "could not allocate rx ring DMA memory\n");
    752   1.1      ober 		goto fail;
    753   1.1      ober 	}
    754  1.14  christos 	ring->desc = p;
    755   1.1      ober 
    756   1.1      ober 	/*
    757   1.1      ober 	 * Setup Rx buffers.
    758   1.1      ober 	 */
    759   1.1      ober 	for (i = 0; i < IWN_RX_RING_COUNT; i++) {
    760   1.1      ober 		data = &ring->data[i];
    761   1.8     blymn 
    762   1.1      ober 		MGETHDR(data->m, M_DONTWAIT, MT_DATA);
    763   1.1      ober 		if (data->m == NULL) {
    764   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not allocate rx mbuf\n");
    765   1.1      ober 			error = ENOMEM;
    766   1.1      ober 			goto fail;
    767   1.1      ober 		}
    768   1.1      ober 		if ((rbuf = iwn_alloc_rbuf(sc)) == NULL) {
    769   1.1      ober 			m_freem(data->m);
    770   1.1      ober 			data->m = NULL;
    771   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not allocate rx buffer\n");
    772   1.1      ober 			error = ENOMEM;
    773   1.1      ober 			goto fail;
    774   1.1      ober 		}
    775   1.1      ober 		/* attach Rx buffer to mbuf */
    776   1.1      ober 		MEXTADD(data->m, rbuf->vaddr, IWN_RBUF_SIZE, 0, iwn_free_rbuf,
    777   1.1      ober 		    rbuf);
    778   1.1      ober 
    779   1.1      ober 		data->m->m_flags |= M_EXT_RW;
    780   1.1      ober 		/* Rx buffers are aligned on a 256-byte boundary */
    781   1.1      ober 		ring->desc[i] = htole32(rbuf->paddr >> 8);
    782   1.1      ober 	}
    783   1.1      ober 
    784   1.1      ober 	return 0;
    785   1.1      ober 
    786   1.1      ober fail:	iwn_free_rx_ring(sc, ring);
    787   1.1      ober 	return error;
    788   1.1      ober }
    789   1.1      ober 
    790   1.1      ober static void
    791   1.1      ober iwn_reset_rx_ring(struct iwn_softc *sc, struct iwn_rx_ring *ring)
    792   1.1      ober {
    793   1.1      ober 	int ntries;
    794   1.1      ober 
    795   1.1      ober 	iwn_mem_lock(sc);
    796   1.1      ober 
    797   1.1      ober 	IWN_WRITE(sc, IWN_RX_CONFIG, 0);
    798   1.1      ober 	for (ntries = 0; ntries < 100; ntries++) {
    799   1.1      ober 		if (IWN_READ(sc, IWN_RX_STATUS) & IWN_RX_IDLE)
    800   1.1      ober 			break;
    801   1.1      ober 		DELAY(10);
    802   1.1      ober 	}
    803   1.1      ober #ifdef IWN_DEBUG
    804   1.1      ober 	if (ntries == 100 && iwn_debug > 0)
    805   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout resetting Rx ring\n");
    806   1.1      ober #endif
    807   1.1      ober 	iwn_mem_unlock(sc);
    808   1.1      ober 
    809   1.1      ober 	ring->cur = 0;
    810   1.1      ober }
    811   1.1      ober 
    812   1.1      ober static void
    813   1.1      ober iwn_free_rx_ring(struct iwn_softc *sc, struct iwn_rx_ring *ring)
    814   1.1      ober {
    815   1.1      ober 	int i;
    816   1.1      ober 
    817   1.1      ober 	iwn_dma_contig_free(&ring->desc_dma);
    818   1.1      ober 
    819   1.1      ober 	for (i = 0; i < IWN_RX_RING_COUNT; i++) {
    820   1.1      ober 		if (ring->data[i].m != NULL)
    821   1.1      ober 			m_freem(ring->data[i].m);
    822   1.1      ober 	}
    823   1.1      ober }
    824   1.1      ober 
    825   1.1      ober static int
    826   1.1      ober iwn_alloc_tx_ring(struct iwn_softc *sc, struct iwn_tx_ring *ring, int count,
    827   1.1      ober     int qid)
    828   1.1      ober {
    829   1.2      ober 	struct iwn_tx_data *data;
    830   1.1      ober 	int i, error;
    831  1.14  christos 	void *p;
    832   1.1      ober 
    833   1.1      ober 	ring->qid = qid;
    834   1.1      ober 	ring->count = count;
    835   1.1      ober 	ring->queued = 0;
    836   1.1      ober 	ring->cur = 0;
    837   1.1      ober 
    838   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &ring->desc_dma,
    839  1.14  christos 	    &p, count * sizeof (struct iwn_tx_desc),
    840   1.1      ober 	    IWN_RING_DMA_ALIGN, BUS_DMA_NOWAIT);
    841   1.1      ober 	if (error != 0) {
    842   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not allocate tx ring DMA memory\n");
    843   1.1      ober 		goto fail;
    844   1.1      ober 	}
    845  1.14  christos 	ring->desc = p;
    846   1.1      ober 
    847   1.1      ober 	error = iwn_dma_contig_alloc(sc->sc_dmat, &ring->cmd_dma,
    848  1.14  christos 	    &p, count * sizeof (struct iwn_tx_cmd), 4, BUS_DMA_NOWAIT);
    849   1.1      ober 	if (error != 0) {
    850   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not allocate tx cmd DMA memory\n");
    851   1.1      ober 		goto fail;
    852   1.1      ober 	}
    853  1.14  christos 	ring->cmd = p;
    854   1.1      ober 
    855   1.1      ober 	ring->data = malloc(count * sizeof (struct iwn_tx_data), M_DEVBUF, M_NOWAIT);
    856   1.8     blymn 
    857   1.1      ober 	if (ring->data == NULL) {
    858   1.1      ober 		aprint_error_dev(sc->sc_dev,"could not allocate tx data slots\n");
    859   1.1      ober 		goto fail;
    860   1.1      ober 	}
    861   1.1      ober 
    862   1.1      ober 	memset(ring->data, 0, count * sizeof (struct iwn_tx_data));
    863   1.1      ober 
    864   1.1      ober 	for (i = 0; i < count; i++) {
    865   1.2      ober 		data = &ring->data[i];
    866   1.1      ober 
    867   1.1      ober 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    868   1.1      ober 		    IWN_MAX_SCATTER - 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
    869   1.1      ober 		    &data->map);
    870   1.1      ober 		if (error != 0) {
    871   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not create tx buf DMA map\n");
    872   1.1      ober 			goto fail;
    873   1.1      ober 		}
    874   1.1      ober 	}
    875   1.1      ober 
    876   1.1      ober 	return 0;
    877   1.1      ober 
    878   1.1      ober fail:	iwn_free_tx_ring(sc, ring);
    879   1.1      ober 	return error;
    880   1.1      ober }
    881   1.1      ober 
    882   1.1      ober static void
    883   1.1      ober iwn_reset_tx_ring(struct iwn_softc *sc, struct iwn_tx_ring *ring)
    884   1.1      ober {
    885  1.15  christos 	struct iwn_tx_data *data;
    886   1.1      ober 	uint32_t tmp;
    887   1.1      ober 	int i, ntries;
    888   1.1      ober 
    889   1.1      ober 	iwn_mem_lock(sc);
    890   1.1      ober 
    891   1.1      ober 	IWN_WRITE(sc, IWN_TX_CONFIG(ring->qid), 0);
    892   1.1      ober 	for (ntries = 0; ntries < 100; ntries++) {
    893   1.1      ober 		tmp = IWN_READ(sc, IWN_TX_STATUS);
    894   1.1      ober 		if ((tmp & IWN_TX_IDLE(ring->qid)) == IWN_TX_IDLE(ring->qid))
    895   1.1      ober 			break;
    896   1.1      ober 		DELAY(10);
    897   1.1      ober 	}
    898   1.1      ober #ifdef IWN_DEBUG
    899   1.1      ober 	if (ntries == 100 && iwn_debug > 1) {
    900   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout resetting Tx ring %d\n", ring->qid);
    901   1.1      ober 	}
    902   1.1      ober #endif
    903   1.1      ober 	iwn_mem_unlock(sc);
    904   1.1      ober 
    905   1.1      ober 	for (i = 0; i < ring->count; i++) {
    906   1.1      ober 		data = &ring->data[i];
    907   1.1      ober 
    908   1.1      ober 		if (data->m != NULL) {
    909   1.1      ober 			bus_dmamap_unload(sc->sc_dmat, data->map);
    910   1.1      ober 			m_freem(data->m);
    911   1.1      ober 			data->m = NULL;
    912   1.1      ober 		}
    913   1.1      ober 	}
    914   1.1      ober 
    915   1.1      ober 	ring->queued = 0;
    916   1.1      ober 	ring->cur = 0;
    917   1.1      ober }
    918   1.1      ober 
    919   1.1      ober static void
    920   1.1      ober iwn_free_tx_ring(struct iwn_softc *sc, struct iwn_tx_ring *ring)
    921   1.1      ober {
    922   1.2      ober 	struct iwn_tx_data *data;
    923   1.2      ober 	int i;
    924   1.1      ober 
    925   1.1      ober 	iwn_dma_contig_free(&ring->desc_dma);
    926   1.1      ober 	iwn_dma_contig_free(&ring->cmd_dma);
    927   1.1      ober 
    928   1.1      ober 	if (ring->data != NULL) {
    929   1.1      ober 		for (i = 0; i < ring->count; i++) {
    930   1.1      ober 			data = &ring->data[i];
    931   1.1      ober 
    932   1.1      ober 			if (data->m != NULL) {
    933   1.1      ober 				bus_dmamap_unload(sc->sc_dmat, data->map);
    934   1.1      ober 				m_freem(data->m);
    935   1.1      ober 			}
    936   1.1      ober 		}
    937   1.1      ober 		free(ring->data, M_DEVBUF);
    938   1.1      ober 	}
    939   1.1      ober }
    940   1.1      ober 
    941   1.1      ober /*ARGUSED*/
    942   1.1      ober struct ieee80211_node *
    943   1.1      ober iwn_node_alloc(struct ieee80211_node_table *nt __unused)
    944   1.1      ober {
    945   1.1      ober 	struct iwn_node *wn;
    946   1.1      ober 
    947   1.1      ober 	wn = malloc(sizeof (struct iwn_node), M_DEVBUF, M_NOWAIT);
    948   1.1      ober 
    949   1.1      ober 	if (wn != NULL)
    950   1.1      ober 		memset(wn, 0, sizeof (struct iwn_node));
    951   1.1      ober 	return (struct ieee80211_node *)wn;
    952   1.1      ober 
    953   1.1      ober }
    954   1.1      ober 
    955   1.1      ober static void
    956   1.1      ober iwn_newassoc(struct ieee80211_node *ni, int isnew)
    957   1.1      ober {
    958   1.1      ober 	struct iwn_softc *sc = ni->ni_ic->ic_ifp->if_softc;
    959   1.1      ober 	int i;
    960   1.1      ober 
    961   1.1      ober 	ieee80211_amrr_node_init(&sc->amrr, &((struct iwn_node *)ni)->amn);
    962   1.1      ober 
    963   1.1      ober 	/* set rate to some reasonable initial value */
    964   1.1      ober 	for (i = ni->ni_rates.rs_nrates - 1;
    965   1.1      ober 	     i > 0 && (ni->ni_rates.rs_rates[i] & IEEE80211_RATE_VAL) > 72;
    966   1.1      ober 	     i--);
    967   1.1      ober 	ni->ni_txrate = i;
    968   1.1      ober }
    969   1.1      ober 
    970   1.1      ober static int
    971   1.1      ober iwn_media_change(struct ifnet *ifp)
    972   1.1      ober {
    973   1.1      ober 	int error;
    974   1.1      ober 
    975   1.1      ober 	error = ieee80211_media_change(ifp);
    976   1.1      ober 	if (error != ENETRESET)
    977   1.1      ober 		return error;
    978   1.1      ober 
    979   1.1      ober 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) == (IFF_UP | IFF_RUNNING))
    980   1.1      ober 		iwn_init(ifp);
    981   1.1      ober 
    982   1.1      ober 	return 0;
    983   1.1      ober }
    984   1.1      ober 
    985   1.1      ober static int
    986   1.1      ober iwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
    987   1.1      ober {
    988   1.1      ober 	struct ifnet *ifp = ic->ic_ifp;
    989   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
    990   1.1      ober 	int error;
    991   1.1      ober 
    992   1.1      ober 	callout_stop(&sc->calib_to);
    993   1.1      ober 
    994  1.11     blymn 	DPRINTF(("iwn_newstate: nstate = %d, ic->ic_state = %d\n", nstate,
    995  1.11     blymn 		ic->ic_state));
    996  1.11     blymn 
    997   1.1      ober 	switch (nstate) {
    998   1.1      ober 
    999   1.1      ober 	case IEEE80211_S_SCAN:
   1000   1.8     blymn 
   1001   1.1      ober 		if (sc->is_scanning)
   1002   1.1      ober 			break;
   1003   1.1      ober 
   1004   1.1      ober 		sc->is_scanning = true;
   1005   1.1      ober 		ieee80211_node_table_reset(&ic->ic_scan);
   1006   1.1      ober 		ic->ic_flags |= IEEE80211_F_SCAN | IEEE80211_F_ASCAN;
   1007   1.1      ober 
   1008   1.1      ober 		/* make the link LED blink while we're scanning */
   1009   1.1      ober 		iwn_set_led(sc, IWN_LED_LINK, 20, 2);
   1010   1.1      ober 
   1011   1.1      ober 		if ((error = iwn_scan(sc, IEEE80211_CHAN_G)) != 0) {
   1012   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not initiate scan\n");
   1013   1.8     blymn 			ic->ic_flags &= ~(IEEE80211_F_SCAN | IEEE80211_F_ASCAN);
   1014   1.1      ober 			return error;
   1015   1.1      ober 		}
   1016   1.1      ober 		ic->ic_state = nstate;
   1017   1.1      ober 		return 0;
   1018   1.1      ober 
   1019   1.1      ober 	case IEEE80211_S_ASSOC:
   1020   1.1      ober 		if (ic->ic_state != IEEE80211_S_RUN)
   1021   1.1      ober 			break;
   1022   1.1      ober 		/* FALLTHROUGH */
   1023   1.1      ober 	case IEEE80211_S_AUTH:
   1024   1.1      ober 		/* reset state to handle reassociations correctly */
   1025   1.1      ober 		sc->config.associd = 0;
   1026   1.1      ober 		sc->config.filter &= ~htole32(IWN_FILTER_BSS);
   1027   1.1      ober 		/*sc->calib.state = IWN_CALIB_STATE_INIT;*/
   1028   1.1      ober 
   1029   1.1      ober 		if ((error = iwn_auth(sc)) != 0) {
   1030   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not move to auth state\n");
   1031   1.1      ober 			return error;
   1032   1.1      ober 		}
   1033   1.1      ober 		break;
   1034   1.1      ober 
   1035   1.1      ober 	case IEEE80211_S_RUN:
   1036   1.1      ober 		if ((error = iwn_run(sc)) != 0) {
   1037   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not move to run state\n");
   1038   1.1      ober 			return error;
   1039   1.1      ober 		}
   1040   1.1      ober 		break;
   1041   1.1      ober 
   1042   1.1      ober 	case IEEE80211_S_INIT:
   1043   1.1      ober 		sc->is_scanning = false;
   1044   1.1      ober 		break;
   1045   1.1      ober 	}
   1046   1.1      ober 
   1047   1.1      ober 	return sc->sc_newstate(ic, nstate, arg);
   1048   1.1      ober }
   1049   1.1      ober 
   1050   1.1      ober /*
   1051   1.1      ober  * Grab exclusive access to NIC memory.
   1052   1.1      ober  */
   1053   1.1      ober static void
   1054   1.1      ober iwn_mem_lock(struct iwn_softc *sc)
   1055   1.1      ober {
   1056   1.1      ober 	uint32_t tmp;
   1057   1.1      ober 	int ntries;
   1058   1.1      ober 
   1059   1.1      ober 	tmp = IWN_READ(sc, IWN_GPIO_CTL);
   1060   1.1      ober 	IWN_WRITE(sc, IWN_GPIO_CTL, tmp | IWN_GPIO_MAC);
   1061   1.1      ober 
   1062   1.1      ober 	/* spin until we actually get the lock */
   1063   1.1      ober 	for (ntries = 0; ntries < 1000; ntries++) {
   1064   1.1      ober 		if ((IWN_READ(sc, IWN_GPIO_CTL) &
   1065   1.2      ober 			(IWN_GPIO_CLOCK | IWN_GPIO_SLEEP)) == IWN_GPIO_CLOCK)
   1066   1.1      ober 			break;
   1067   1.1      ober 		DELAY(10);
   1068   1.1      ober 	}
   1069   1.1      ober 	if (ntries == 1000)
   1070   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not lock memory\n");
   1071   1.1      ober }
   1072   1.1      ober 
   1073   1.1      ober /*
   1074   1.1      ober  * Release lock on NIC memory.
   1075   1.1      ober  */
   1076   1.1      ober static void
   1077   1.1      ober iwn_mem_unlock(struct iwn_softc *sc)
   1078   1.1      ober {
   1079   1.1      ober 	uint32_t tmp = IWN_READ(sc, IWN_GPIO_CTL);
   1080   1.1      ober 	IWN_WRITE(sc, IWN_GPIO_CTL, tmp & ~IWN_GPIO_MAC);
   1081   1.1      ober }
   1082   1.1      ober 
   1083   1.1      ober static uint32_t
   1084   1.1      ober iwn_mem_read(struct iwn_softc *sc, uint32_t addr)
   1085   1.1      ober {
   1086   1.1      ober 	IWN_WRITE(sc, IWN_READ_MEM_ADDR, IWN_MEM_4 | addr);
   1087   1.1      ober 	return IWN_READ(sc, IWN_READ_MEM_DATA);
   1088   1.1      ober }
   1089   1.1      ober 
   1090   1.1      ober static void
   1091   1.1      ober iwn_mem_write(struct iwn_softc *sc, uint32_t addr, uint32_t data)
   1092   1.1      ober {
   1093   1.1      ober 	IWN_WRITE(sc, IWN_WRITE_MEM_ADDR, IWN_MEM_4 | addr);
   1094   1.1      ober 	IWN_WRITE(sc, IWN_WRITE_MEM_DATA, data);
   1095   1.1      ober }
   1096   1.1      ober 
   1097   1.1      ober static void
   1098   1.1      ober iwn_mem_write_region_4(struct iwn_softc *sc, uint32_t addr,
   1099   1.1      ober     const uint32_t *data, int wlen)
   1100   1.1      ober {
   1101   1.1      ober 	for (; wlen > 0; wlen--, data++, addr += 4)
   1102   1.1      ober 		iwn_mem_write(sc, addr, *data);
   1103   1.1      ober }
   1104   1.1      ober 
   1105   1.1      ober static int
   1106   1.1      ober iwn_eeprom_lock(struct iwn_softc *sc)
   1107   1.1      ober {
   1108   1.1      ober 	uint32_t tmp;
   1109   1.1      ober 	int ntries;
   1110   1.1      ober 
   1111   1.1      ober 	tmp = IWN_READ(sc, IWN_HWCONFIG);
   1112   1.1      ober 	IWN_WRITE(sc, IWN_HWCONFIG, tmp | IWN_HW_EEPROM_LOCKED);
   1113   1.1      ober 
   1114   1.1      ober 	/* spin until we actually get the lock */
   1115   1.1      ober 	for (ntries = 0; ntries < 100; ntries++) {
   1116   1.1      ober 		if (IWN_READ(sc, IWN_HWCONFIG) & IWN_HW_EEPROM_LOCKED)
   1117   1.1      ober 			return 0;
   1118   1.1      ober 		DELAY(10);
   1119   1.1      ober 	}
   1120   1.1      ober 	return ETIMEDOUT;
   1121   1.1      ober }
   1122   1.1      ober 
   1123   1.1      ober static void
   1124   1.1      ober iwn_eeprom_unlock(struct iwn_softc *sc)
   1125   1.1      ober {
   1126   1.1      ober 	uint32_t tmp = IWN_READ(sc, IWN_HWCONFIG);
   1127   1.1      ober 	IWN_WRITE(sc, IWN_HWCONFIG, tmp & ~IWN_HW_EEPROM_LOCKED);
   1128   1.1      ober }
   1129   1.1      ober 
   1130   1.1      ober /*
   1131  1.15  christos  * Read `len' bytes from the EEPROM. We access the EEPROM through the MAC
   1132   1.1      ober  * instead of using the traditional bit-bang method.
   1133   1.1      ober  */
   1134   1.1      ober static int
   1135   1.1      ober iwn_read_prom_data(struct iwn_softc *sc, uint32_t addr, void *data, int len)
   1136   1.1      ober {
   1137   1.1      ober 	uint8_t *out = data;
   1138   1.1      ober 	uint32_t val;
   1139   1.1      ober 	int ntries;
   1140   1.1      ober 
   1141   1.1      ober 	iwn_mem_lock(sc);
   1142   1.1      ober 	for (; len > 0; len -= 2, addr++) {
   1143   1.1      ober 		IWN_WRITE(sc, IWN_EEPROM_CTL, addr << 2);
   1144   1.1      ober 		IWN_WRITE(sc, IWN_EEPROM_CTL,
   1145   1.1      ober 		    IWN_READ(sc, IWN_EEPROM_CTL) & ~IWN_EEPROM_CMD);
   1146   1.1      ober 
   1147   1.1      ober 		for (ntries = 0; ntries < 10; ntries++) {
   1148   1.1      ober 			if ((val = IWN_READ(sc, IWN_EEPROM_CTL)) &
   1149   1.1      ober 			    IWN_EEPROM_READY)
   1150   1.1      ober 				break;
   1151   1.1      ober 			DELAY(5);
   1152   1.1      ober 		}
   1153   1.1      ober 		if (ntries == 10) {
   1154   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not read EEPROM\n");
   1155   1.1      ober 			return ETIMEDOUT;
   1156   1.1      ober 		}
   1157   1.1      ober 		*out++ = val >> 16;
   1158   1.1      ober 		if (len > 1)
   1159   1.1      ober 			*out++ = val >> 24;
   1160   1.1      ober 	}
   1161   1.1      ober 	iwn_mem_unlock(sc);
   1162   1.1      ober 
   1163   1.1      ober 	return 0;
   1164   1.1      ober }
   1165   1.1      ober 
   1166   1.1      ober /*
   1167   1.1      ober  * The firmware boot code is small and is intended to be copied directly into
   1168   1.1      ober  * the NIC internal memory.
   1169   1.1      ober  */
   1170   1.1      ober static int
   1171   1.1      ober iwn_load_microcode(struct iwn_softc *sc, const uint8_t *ucode, int size)
   1172   1.1      ober {
   1173   1.1      ober 	int ntries;
   1174   1.1      ober 
   1175   1.1      ober 	size /= sizeof (uint32_t);
   1176   1.1      ober 
   1177   1.1      ober 	iwn_mem_lock(sc);
   1178   1.1      ober 
   1179   1.1      ober 	/* copy microcode image into NIC memory */
   1180   1.1      ober 	iwn_mem_write_region_4(sc, IWN_MEM_UCODE_BASE,
   1181   1.1      ober 	    (const uint32_t *)ucode, size);
   1182   1.1      ober 
   1183   1.1      ober 	iwn_mem_write(sc, IWN_MEM_UCODE_SRC, 0);
   1184   1.1      ober 	iwn_mem_write(sc, IWN_MEM_UCODE_DST, IWN_FW_TEXT);
   1185   1.1      ober 	iwn_mem_write(sc, IWN_MEM_UCODE_SIZE, size);
   1186   1.1      ober 
   1187   1.1      ober 	/* run microcode */
   1188   1.1      ober 	iwn_mem_write(sc, IWN_MEM_UCODE_CTL, IWN_UC_RUN);
   1189   1.1      ober 
   1190   1.1      ober 	/* wait for transfer to complete */
   1191   1.1      ober 	for (ntries = 0; ntries < 1000; ntries++) {
   1192   1.1      ober 		if (!(iwn_mem_read(sc, IWN_MEM_UCODE_CTL) & IWN_UC_RUN))
   1193   1.1      ober 			break;
   1194   1.1      ober 		DELAY(10);
   1195   1.1      ober 	}
   1196   1.1      ober 	if (ntries == 1000) {
   1197   1.1      ober 		iwn_mem_unlock(sc);
   1198   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not load boot firmware\n");
   1199   1.1      ober 		return ETIMEDOUT;
   1200   1.1      ober 	}
   1201   1.1      ober 	iwn_mem_write(sc, IWN_MEM_UCODE_CTL, IWN_UC_ENABLE);
   1202   1.1      ober 
   1203   1.1      ober 	iwn_mem_unlock(sc);
   1204   1.1      ober 
   1205   1.1      ober 	return 0;
   1206   1.1      ober }
   1207   1.1      ober 
   1208   1.1      ober static int
   1209   1.1      ober iwn_load_firmware(struct iwn_softc *sc)
   1210   1.1      ober {
   1211   1.1      ober 	struct iwn_dma_info *dma = &sc->fw_dma;
   1212   1.1      ober 	struct iwn_firmware_hdr hdr;
   1213   1.1      ober 	const uint8_t *init_text, *init_data, *main_text, *main_data;
   1214   1.1      ober 	const uint8_t *boot_text;
   1215   1.1      ober 	uint32_t init_textsz, init_datasz, main_textsz, main_datasz;
   1216   1.1      ober 	uint32_t boot_textsz;
   1217   1.1      ober 	firmware_handle_t fw;
   1218   1.1      ober 	u_char *dfw;
   1219   1.1      ober 	size_t size;
   1220   1.1      ober 	int error;
   1221   1.1      ober 
   1222   1.1      ober 	/* load firmware image from disk */
   1223  1.13  christos 	if ((error = firmware_open("if_iwn","iwlwifi-4965.ucode", &fw)) != 0) {
   1224   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not read firmware file\n");
   1225   1.1      ober 		goto fail1;
   1226   1.1      ober 	}
   1227   1.8     blymn 
   1228   1.1      ober 	size = firmware_get_size(fw);
   1229   1.1      ober 
   1230   1.1      ober 	/* extract firmware header information */
   1231   1.1      ober 	if (size < sizeof (struct iwn_firmware_hdr)) {
   1232   1.1      ober 		aprint_error_dev(sc->sc_dev, "truncated firmware header: %zu bytes\n", size);
   1233   1.8     blymn 
   1234   1.1      ober 		error = EINVAL;
   1235   1.1      ober 		goto fail2;
   1236   1.1      ober 	}
   1237   1.1      ober 
   1238   1.1      ober 
   1239   1.1      ober 	if ((error = firmware_read(fw, 0, &hdr,
   1240   1.2      ober 		    sizeof (struct iwn_firmware_hdr))) != 0) {
   1241   1.1      ober 		aprint_error_dev(sc->sc_dev, "can't get firmware header\n");
   1242   1.1      ober 		goto fail2;
   1243   1.1      ober 	}
   1244   1.1      ober 
   1245   1.1      ober 	main_textsz = le32toh(hdr.main_textsz);
   1246   1.1      ober 	main_datasz = le32toh(hdr.main_datasz);
   1247   1.1      ober 	init_textsz = le32toh(hdr.init_textsz);
   1248   1.1      ober 	init_datasz = le32toh(hdr.init_datasz);
   1249   1.1      ober 	boot_textsz = le32toh(hdr.boot_textsz);
   1250   1.1      ober 
   1251   1.1      ober 	/* sanity-check firmware segments sizes */
   1252   1.1      ober 	if (main_textsz > IWN_FW_MAIN_TEXT_MAXSZ ||
   1253   1.1      ober 	    main_datasz > IWN_FW_MAIN_DATA_MAXSZ ||
   1254   1.1      ober 	    init_textsz > IWN_FW_INIT_TEXT_MAXSZ ||
   1255   1.1      ober 	    init_datasz > IWN_FW_INIT_DATA_MAXSZ ||
   1256   1.1      ober 	    boot_textsz > IWN_FW_BOOT_TEXT_MAXSZ ||
   1257   1.1      ober 	    (boot_textsz & 3) != 0) {
   1258   1.1      ober 		aprint_error_dev(sc->sc_dev, "invalid firmware header\n");
   1259   1.1      ober 		error = EINVAL;
   1260   1.1      ober 		goto fail2;
   1261   1.1      ober 	}
   1262   1.1      ober 
   1263   1.1      ober 	/* check that all firmware segments are present */
   1264   1.1      ober 	if (size < sizeof (struct iwn_firmware_hdr) + main_textsz +
   1265   1.1      ober 	    main_datasz + init_textsz + init_datasz + boot_textsz) {
   1266   1.1      ober 		aprint_error_dev(sc->sc_dev, "firmware file too short: %zu bytes\n", size);
   1267   1.1      ober 		error = EINVAL;
   1268   1.1      ober 		goto fail2;
   1269   1.1      ober 	}
   1270   1.1      ober 
   1271   1.1      ober 	dfw = firmware_malloc(size);
   1272   1.1      ober 	if (dfw == NULL) {
   1273   1.1      ober 		aprint_error_dev(sc->sc_dev, "not enough memory to stock firmware\n");
   1274   1.1      ober 		error = ENOMEM;
   1275   1.1      ober 		goto fail2;
   1276   1.1      ober 	}
   1277   1.1      ober 
   1278   1.1      ober 	if ((error = firmware_read(fw, 0, dfw, size)) != 0) {
   1279   1.1      ober 		aprint_error_dev(sc->sc_dev, "can't get firmware\n");
   1280   1.1      ober 		goto fail2;
   1281   1.1      ober 	}
   1282   1.1      ober 
   1283   1.1      ober 	/* get pointers to firmware segments */
   1284   1.1      ober 	main_text = dfw + sizeof (struct iwn_firmware_hdr);
   1285   1.1      ober 	main_data = main_text + main_textsz;
   1286   1.1      ober 	init_text = main_data + main_datasz;
   1287   1.1      ober 	init_data = init_text + init_textsz;
   1288   1.1      ober 	boot_text = init_data + init_datasz;
   1289   1.1      ober 
   1290   1.1      ober 	/* copy initialization images into pre-allocated DMA-safe memory */
   1291   1.1      ober 	memcpy(dma->vaddr, init_data, init_datasz);
   1292   1.1      ober 	memcpy((char *)dma->vaddr + IWN_FW_INIT_DATA_MAXSZ, init_text, init_textsz);
   1293   1.1      ober 
   1294   1.1      ober 	/* tell adapter where to find initialization images */
   1295   1.1      ober 	iwn_mem_lock(sc);
   1296   1.1      ober 	iwn_mem_write(sc, IWN_MEM_DATA_BASE, dma->paddr >> 4);
   1297   1.1      ober 	iwn_mem_write(sc, IWN_MEM_DATA_SIZE, init_datasz);
   1298   1.1      ober 	iwn_mem_write(sc, IWN_MEM_TEXT_BASE,
   1299   1.1      ober 	    (dma->paddr + IWN_FW_INIT_DATA_MAXSZ) >> 4);
   1300   1.1      ober 	iwn_mem_write(sc, IWN_MEM_TEXT_SIZE, init_textsz);
   1301   1.1      ober 	iwn_mem_unlock(sc);
   1302   1.1      ober 
   1303   1.1      ober 	/* load firmware boot code */
   1304   1.1      ober 	if ((error = iwn_load_microcode(sc, boot_text, boot_textsz)) != 0) {
   1305   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not load boot firmware\n");
   1306   1.1      ober 		goto fail3;
   1307   1.1      ober 	}
   1308   1.1      ober 
   1309   1.1      ober 	/* now press "execute" ;-) */
   1310   1.1      ober 	IWN_WRITE(sc, IWN_RESET, 0);
   1311   1.1      ober 
   1312   1.8     blymn 	/* ..and wait at most one second for adapter to initialize */
   1313   1.1      ober 	if ((error = tsleep(sc, PCATCH, "iwninit", hz)) != 0) {
   1314   1.1      ober 		/* this isn't what was supposed to happen.. */
   1315   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout waiting for adapter to initialize\n");
   1316   1.1      ober 	}
   1317   1.1      ober 
   1318   1.1      ober 	/* copy runtime images into pre-allocated DMA-safe memory */
   1319   1.1      ober 	memcpy((char *)dma->vaddr, main_data, main_datasz);
   1320   1.1      ober 	memcpy((char *)dma->vaddr + IWN_FW_MAIN_DATA_MAXSZ, main_text, main_textsz);
   1321   1.1      ober 
   1322   1.1      ober 	/* tell adapter where to find runtime images */
   1323   1.1      ober 	iwn_mem_lock(sc);
   1324   1.1      ober 	iwn_mem_write(sc, IWN_MEM_DATA_BASE, dma->paddr >> 4);
   1325   1.1      ober 	iwn_mem_write(sc, IWN_MEM_DATA_SIZE, main_datasz);
   1326   1.1      ober 	iwn_mem_write(sc, IWN_MEM_TEXT_BASE,
   1327   1.1      ober 	    (dma->paddr + IWN_FW_MAIN_DATA_MAXSZ) >> 4);
   1328   1.1      ober 	iwn_mem_write(sc, IWN_MEM_TEXT_SIZE, IWN_FW_UPDATED | main_textsz);
   1329   1.1      ober 	iwn_mem_unlock(sc);
   1330   1.1      ober 
   1331   1.1      ober 	/* wait at most one second for second alive notification */
   1332   1.1      ober 	if ((error = tsleep(sc, PCATCH, "iwninit", hz)) != 0) {
   1333   1.1      ober 		/* this isn't what was supposed to happen.. */
   1334   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout waiting for adapter to initialize\n");
   1335   1.1      ober 	}
   1336   1.1      ober 
   1337   1.1      ober fail3: firmware_free(dfw,size);
   1338   1.1      ober fail2:	firmware_close(fw);
   1339   1.1      ober fail1:	return error;
   1340   1.1      ober }
   1341   1.1      ober 
   1342   1.1      ober static void
   1343   1.1      ober iwn_calib_timeout(void *arg)
   1344   1.1      ober {
   1345   1.1      ober 	struct iwn_softc *sc = arg;
   1346   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   1347   1.1      ober 	int s;
   1348   1.1      ober 
   1349   1.1      ober 	/* automatic rate control triggered every 500ms */
   1350   1.1      ober 	if (ic->ic_fixed_rate == -1) {
   1351   1.1      ober 		s = splnet();
   1352   1.1      ober 		if (ic->ic_opmode == IEEE80211_M_STA)
   1353   1.1      ober 			iwn_iter_func(sc, ic->ic_bss);
   1354   1.1      ober 		else
   1355   1.1      ober 			ieee80211_iterate_nodes(&ic->ic_sta, iwn_iter_func, sc);
   1356   1.1      ober 		splx(s);
   1357   1.1      ober 	}
   1358   1.1      ober 
   1359   1.1      ober 	/* automatic calibration every 60s */
   1360   1.1      ober 	if (++sc->calib_cnt >= 120) {
   1361   1.1      ober 		DPRINTF(("sending request for statistics\n"));
   1362   1.1      ober 		(void)iwn_cmd(sc, IWN_CMD_GET_STATISTICS, NULL, 0, 1);
   1363   1.1      ober 		sc->calib_cnt = 0;
   1364   1.1      ober 	}
   1365   1.1      ober 
   1366   1.1      ober 	callout_schedule(&sc->calib_to, hz/2);
   1367   1.1      ober 
   1368   1.1      ober }
   1369   1.1      ober 
   1370   1.1      ober static void
   1371   1.1      ober iwn_iter_func(void *arg, struct ieee80211_node *ni)
   1372   1.1      ober {
   1373   1.1      ober 	struct iwn_softc *sc = arg;
   1374   1.1      ober 	struct iwn_node *wn = (struct iwn_node *)ni;
   1375   1.1      ober 
   1376   1.1      ober 	ieee80211_amrr_choose(&sc->amrr, ni, &wn->amn);
   1377   1.1      ober }
   1378   1.1      ober 
   1379   1.1      ober static void
   1380   1.1      ober iwn_ampdu_rx_start(struct iwn_softc *sc, struct iwn_rx_desc *desc)
   1381   1.1      ober {
   1382   1.1      ober 	struct iwn_rx_stat *stat;
   1383   1.1      ober 
   1384   1.1      ober 	DPRINTFN(2, ("received AMPDU stats\n"));
   1385   1.1      ober 	/* save Rx statistics, they will be used on IWN_AMPDU_RX_DONE */
   1386   1.1      ober 	stat = (struct iwn_rx_stat *)(desc + 1);
   1387   1.1      ober 	memcpy(&sc->last_rx_stat, stat, sizeof (*stat));
   1388   1.1      ober 	sc->last_rx_valid = 1;
   1389   1.1      ober }
   1390   1.1      ober 
   1391   1.1      ober void
   1392   1.1      ober iwn_rx_intr(struct iwn_softc *sc, struct iwn_rx_desc *desc,
   1393   1.1      ober     struct iwn_rx_data *data)
   1394   1.1      ober {
   1395   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   1396   1.1      ober 	struct ifnet *ifp = ic->ic_ifp;
   1397   1.1      ober 	struct iwn_rx_ring *ring = &sc->rxq;
   1398   1.1      ober 	struct iwn_rbuf *rbuf;
   1399   1.1      ober 	struct ieee80211_frame *wh;
   1400   1.1      ober 	struct ieee80211_node *ni;
   1401   1.1      ober 	struct mbuf *m, *mnew;
   1402   1.1      ober 	struct iwn_rx_stat *stat;
   1403   1.1      ober 	char *head;
   1404   1.1      ober 	uint32_t *tail;
   1405   1.1      ober 	int len, rssi;
   1406   1.1      ober 
   1407   1.1      ober 	if (desc->type == IWN_AMPDU_RX_DONE) {
   1408   1.1      ober 		/* check for prior AMPDU_RX_START */
   1409   1.1      ober 		if (!sc->last_rx_valid) {
   1410   1.1      ober 			DPRINTF(("missing AMPDU_RX_START\n"));
   1411   1.1      ober 			ifp->if_ierrors++;
   1412   1.1      ober 			return;
   1413   1.1      ober 		}
   1414   1.1      ober 		sc->last_rx_valid = 0;
   1415   1.1      ober 		stat = &sc->last_rx_stat;
   1416   1.1      ober 	} else
   1417   1.1      ober 		stat = (struct iwn_rx_stat *)(desc + 1);
   1418   1.1      ober 
   1419   1.1      ober 	if (stat->cfg_phy_len > IWN_STAT_MAXLEN) {
   1420   1.1      ober 		aprint_error_dev(sc->sc_dev, "invalid rx statistic header\n");
   1421   1.1      ober 		ifp->if_ierrors++;
   1422   1.1      ober 		return;
   1423   1.1      ober 	}
   1424   1.1      ober 
   1425   1.1      ober 	if (desc->type == IWN_AMPDU_RX_DONE) {
   1426   1.1      ober 		struct iwn_rx_ampdu *ampdu =
   1427   1.1      ober 		    (struct iwn_rx_ampdu *)(desc + 1);
   1428   1.1      ober 		head = (char *)(ampdu + 1);
   1429   1.1      ober 		len = le16toh(ampdu->len);
   1430   1.1      ober 	} else {
   1431   1.1      ober 		head = (char *)(stat + 1) + stat->cfg_phy_len;
   1432   1.1      ober 		len = le16toh(stat->len);
   1433   1.1      ober 	}
   1434   1.1      ober 
   1435  1.11     blymn 	DPRINTF(("rx packet len %d\n", len));
   1436   1.1      ober 	/* discard Rx frames with bad CRC early */
   1437   1.1      ober 	tail = (uint32_t *)(head + len);
   1438   1.1      ober 	if ((le32toh(*tail) & IWN_RX_NOERROR) != IWN_RX_NOERROR) {
   1439   1.1      ober 		DPRINTFN(2, ("rx flags error %x\n", le32toh(*tail)));
   1440   1.1      ober 		ifp->if_ierrors++;
   1441   1.1      ober 		return;
   1442   1.1      ober 	}
   1443   1.1      ober 	/* XXX for ieee80211_find_rxnode() */
   1444   1.1      ober 	if (len < sizeof (struct ieee80211_frame)) {
   1445   1.1      ober 		DPRINTF(("frame too short: %d\n", len));
   1446   1.1      ober 		ic->ic_stats.is_rx_tooshort++;
   1447   1.1      ober 		ifp->if_ierrors++;
   1448   1.1      ober 		return;
   1449   1.1      ober 	}
   1450   1.1      ober 
   1451   1.1      ober 	m = data->m;
   1452   1.1      ober 
   1453   1.1      ober 	/* finalize mbuf */
   1454   1.1      ober 	m->m_pkthdr.rcvif = ifp;
   1455   1.1      ober 	m->m_data = head;
   1456   1.1      ober 	m->m_pkthdr.len = m->m_len = len;
   1457   1.1      ober 
   1458  1.17      cube 	/*
   1459  1.17      cube 	 * See comment in if_wpi.c:wpi_rx_intr() about locking
   1460  1.17      cube 	 * nb_free_entries here.  In short:  it's not required.
   1461  1.17      cube 	 */
   1462  1.18     freza 	if (sc->rxq.nb_free_entries > 0) {
   1463   1.1      ober 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1464   1.1      ober 		if (mnew == NULL) {
   1465   1.1      ober 			ic->ic_stats.is_rx_nobuf++;
   1466   1.1      ober 			ifp->if_ierrors++;
   1467   1.1      ober 			return;
   1468   1.1      ober 		}
   1469   1.1      ober 
   1470  1.17      cube 		rbuf = iwn_alloc_rbuf(sc);
   1471  1.17      cube 
   1472   1.1      ober 		/* attach Rx buffer to mbuf */
   1473   1.1      ober 		MEXTADD(mnew, rbuf->vaddr, IWN_RBUF_SIZE, 0, iwn_free_rbuf,
   1474   1.1      ober 		    rbuf);
   1475   1.1      ober 		mnew->m_flags |= M_EXT_RW;
   1476   1.1      ober 
   1477   1.1      ober 		data->m = mnew;
   1478   1.1      ober 
   1479   1.1      ober 		/* update Rx descriptor */
   1480   1.1      ober 		ring->desc[ring->cur] = htole32(rbuf->paddr >> 8);
   1481   1.1      ober 	} else {
   1482   1.1      ober 		/* no free rbufs, copy frame */
   1483   1.1      ober 		m = m_dup(m, 0, M_COPYALL, M_DONTWAIT);
   1484   1.1      ober 		if (m == NULL) {
   1485   1.1      ober 			/* no free mbufs either, drop frame */
   1486   1.1      ober 			ic->ic_stats.is_rx_nobuf++;
   1487   1.1      ober 			ifp->if_ierrors++;
   1488   1.1      ober 			return;
   1489   1.1      ober 		}
   1490   1.1      ober 	}
   1491   1.1      ober 
   1492   1.1      ober 	rssi = iwn_get_rssi(stat);
   1493   1.1      ober 
   1494   1.1      ober 	if (ic->ic_state == IEEE80211_S_SCAN)
   1495   1.1      ober 		iwn_fix_channel(ic, m);
   1496   1.1      ober 
   1497   1.1      ober #if NBPFILTER > 0
   1498   1.1      ober 	if (sc->sc_drvbpf != NULL) {
   1499   1.2      ober 		struct iwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   1500   1.1      ober 
   1501   1.1      ober 		tap->wr_flags = 0;
   1502   1.1      ober 		tap->wr_chan_freq =
   1503   1.1      ober 		    htole16(ic->ic_channels[stat->chan].ic_freq);
   1504   1.1      ober 		tap->wr_chan_flags =
   1505   1.1      ober 		    htole16(ic->ic_channels[stat->chan].ic_flags);
   1506   1.1      ober 		tap->wr_dbm_antsignal = (int8_t)rssi;
   1507   1.1      ober 		tap->wr_dbm_antnoise = (int8_t)sc->noise;
   1508   1.1      ober 		tap->wr_tsft = stat->tstamp;
   1509   1.1      ober 		switch (stat->rate) {
   1510   1.2      ober 			/* CCK rates */
   1511   1.1      ober 		case  10: tap->wr_rate =   2; break;
   1512   1.1      ober 		case  20: tap->wr_rate =   4; break;
   1513   1.1      ober 		case  55: tap->wr_rate =  11; break;
   1514   1.1      ober 		case 110: tap->wr_rate =  22; break;
   1515   1.2      ober 			/* OFDM rates */
   1516   1.1      ober 		case 0xd: tap->wr_rate =  12; break;
   1517   1.1      ober 		case 0xf: tap->wr_rate =  18; break;
   1518   1.1      ober 		case 0x5: tap->wr_rate =  24; break;
   1519   1.1      ober 		case 0x7: tap->wr_rate =  36; break;
   1520   1.1      ober 		case 0x9: tap->wr_rate =  48; break;
   1521   1.1      ober 		case 0xb: tap->wr_rate =  72; break;
   1522   1.1      ober 		case 0x1: tap->wr_rate =  96; break;
   1523   1.1      ober 		case 0x3: tap->wr_rate = 108; break;
   1524   1.2      ober 			/* unknown rate: should not happen */
   1525   1.1      ober 		default:  tap->wr_rate =   0;
   1526   1.1      ober 		}
   1527   1.1      ober 
   1528   1.1      ober 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
   1529   1.1      ober 	}
   1530   1.1      ober #endif
   1531   1.1      ober 
   1532   1.1      ober 	/* grab a reference to the source node */
   1533   1.1      ober 	wh = mtod(m, struct ieee80211_frame *);
   1534   1.1      ober 	ni = ieee80211_find_rxnode(ic,(struct ieee80211_frame_min *)wh);
   1535   1.1      ober 
   1536   1.1      ober 	/* send the frame to the 802.11 layer */
   1537   1.1      ober 	ieee80211_input(ic, m, ni, rssi, 0);
   1538   1.1      ober 
   1539   1.1      ober 	/* node is no longer needed */
   1540   1.1      ober 	ieee80211_free_node(ni);
   1541   1.1      ober }
   1542   1.1      ober 
   1543   1.1      ober 
   1544   1.1      ober /*
   1545   1.1      ober  * XXX: Hack to set the current channel to the value advertised in beacons or
   1546   1.1      ober  * probe responses. Only used during AP detection.
   1547   1.1      ober  * XXX: Duplicated from if_iwi.c
   1548   1.1      ober  */
   1549   1.1      ober static void
   1550   1.1      ober iwn_fix_channel(struct ieee80211com *ic, struct mbuf *m)
   1551   1.1      ober {
   1552   1.1      ober 	struct ieee80211_frame *wh;
   1553   1.1      ober 	uint8_t subtype;
   1554   1.1      ober 	uint8_t *frm, *efrm;
   1555   1.1      ober 
   1556   1.1      ober 	wh = mtod(m, struct ieee80211_frame *);
   1557   1.1      ober 
   1558   1.1      ober 	if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_MGT)
   1559   1.1      ober 		return;
   1560   1.1      ober 
   1561   1.1      ober 	subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
   1562   1.1      ober 
   1563   1.1      ober 	if (subtype != IEEE80211_FC0_SUBTYPE_BEACON &&
   1564   1.1      ober 	    subtype != IEEE80211_FC0_SUBTYPE_PROBE_RESP)
   1565   1.1      ober 		return;
   1566   1.1      ober 
   1567   1.1      ober 	frm = (uint8_t *)(wh + 1);
   1568   1.1      ober 	efrm = mtod(m, uint8_t *) + m->m_len;
   1569   1.1      ober 
   1570   1.1      ober 	frm += 12;	/* skip tstamp, bintval and capinfo fields */
   1571   1.1      ober 	while (frm < efrm) {
   1572   1.1      ober 		if (*frm == IEEE80211_ELEMID_DSPARMS)
   1573   1.1      ober #if IEEE80211_CHAN_MAX < 255
   1574   1.2      ober 			if (frm[2] <= IEEE80211_CHAN_MAX)
   1575   1.1      ober #endif
   1576   1.2      ober 				ic->ic_curchan = &ic->ic_channels[frm[2]];
   1577   1.1      ober 
   1578   1.1      ober 		frm += frm[1] + 2;
   1579   1.1      ober 	}
   1580   1.1      ober }
   1581   1.1      ober 
   1582   1.1      ober static void
   1583   1.1      ober iwn_rx_statistics(struct iwn_softc *sc, struct iwn_rx_desc *desc)
   1584   1.1      ober {
   1585   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   1586   1.1      ober 	struct iwn_calib_state *calib = &sc->calib;
   1587   1.1      ober 	struct iwn_stats *stats = (struct iwn_stats *)(desc + 1);
   1588   1.1      ober 
   1589   1.1      ober 	/* ignore beacon statistics received during a scan */
   1590   1.1      ober 	if (ic->ic_state != IEEE80211_S_RUN)
   1591   1.1      ober 		return;
   1592   1.1      ober 
   1593   1.1      ober 	DPRINTFN(3, ("received statistics (cmd=%d)\n", desc->type));
   1594   1.1      ober 	sc->calib_cnt = 0;	/* reset timeout */
   1595   1.1      ober 
   1596   1.1      ober 	/* test if temperature has changed */
   1597   1.1      ober 	if (stats->general.temp != sc->rawtemp) {
   1598   1.1      ober 		int temp;
   1599   1.1      ober 
   1600   1.1      ober 		sc->rawtemp = stats->general.temp;
   1601   1.1      ober 		temp = iwn_get_temperature(sc);
   1602   1.1      ober 		DPRINTFN(2, ("temperature=%d\n", temp));
   1603   1.1      ober 
   1604   1.1      ober 		/* update Tx power if need be */
   1605   1.1      ober 		iwn_power_calibration(sc, temp);
   1606   1.1      ober 	}
   1607   1.1      ober 
   1608   1.1      ober 	if (desc->type != IWN_BEACON_STATISTICS)
   1609  1.15  christos 		return; /* reply to a statistics request */
   1610   1.1      ober 
   1611   1.1      ober 	sc->noise = iwn_get_noise(&stats->rx.general);
   1612   1.1      ober 	DPRINTFN(3, ("noise=%d\n", sc->noise));
   1613   1.1      ober 
   1614   1.1      ober 	/* test that RSSI and noise are present in stats report */
   1615   1.1      ober 	if (le32toh(stats->rx.general.flags) != 1) {
   1616   1.1      ober 		DPRINTF(("received statistics without RSSI\n"));
   1617   1.1      ober 		return;
   1618   1.1      ober 	}
   1619   1.1      ober 
   1620   1.1      ober 	if (calib->state == IWN_CALIB_STATE_ASSOC)
   1621   1.1      ober 		iwn_compute_differential_gain(sc, &stats->rx.general);
   1622   1.1      ober 	else if (calib->state == IWN_CALIB_STATE_RUN)
   1623   1.1      ober 		iwn_tune_sensitivity(sc, &stats->rx);
   1624   1.1      ober }
   1625   1.1      ober 
   1626   1.1      ober static void
   1627   1.1      ober iwn_tx_intr(struct iwn_softc *sc, struct iwn_rx_desc *desc)
   1628   1.1      ober {
   1629   1.1      ober 	struct ifnet *ifp = sc->sc_ic.ic_ifp;
   1630   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[desc->qid & 0xf];
   1631   1.1      ober 	struct iwn_tx_data *txdata = &ring->data[desc->idx];
   1632   1.1      ober 	struct iwn_tx_stat *stat = (struct iwn_tx_stat *)(desc + 1);
   1633   1.1      ober 	struct iwn_node *wn = (struct iwn_node *)txdata->ni;
   1634   1.1      ober 	uint32_t status;
   1635   1.1      ober 
   1636   1.1      ober 	DPRINTFN(4, ("tx done: qid=%d idx=%d retries=%d nkill=%d rate=%x "
   1637   1.2      ober 		"duration=%d status=%x\n", desc->qid, desc->idx, stat->ntries,
   1638   1.2      ober 		stat->nkill, stat->rate, le16toh(stat->duration),
   1639   1.2      ober 		le32toh(stat->status)));
   1640   1.1      ober 
   1641   1.1      ober 	/*
   1642   1.1      ober 	 * Update rate control statistics for the node.
   1643   1.1      ober 	 */
   1644   1.1      ober 	wn->amn.amn_txcnt++;
   1645   1.1      ober 	if (stat->ntries > 0) {
   1646   1.1      ober 		DPRINTFN(3, ("tx intr ntries %d\n", stat->ntries));
   1647   1.1      ober 		wn->amn.amn_retrycnt++;
   1648   1.1      ober 	}
   1649   1.1      ober 
   1650   1.1      ober 	status = le32toh(stat->status) & 0xff;
   1651   1.1      ober 	if (status != 1 && status != 2)
   1652   1.1      ober 		ifp->if_oerrors++;
   1653   1.1      ober 	else
   1654   1.1      ober 		ifp->if_opackets++;
   1655   1.1      ober 
   1656   1.1      ober 	bus_dmamap_unload(sc->sc_dmat, txdata->map);
   1657   1.1      ober 	m_freem(txdata->m);
   1658   1.1      ober 	txdata->m = NULL;
   1659   1.1      ober 	ieee80211_free_node(txdata->ni);
   1660   1.1      ober 	txdata->ni = NULL;
   1661   1.1      ober 
   1662   1.1      ober 	ring->queued--;
   1663   1.1      ober 
   1664   1.1      ober 	sc->sc_tx_timer = 0;
   1665   1.1      ober 	ifp->if_flags &= ~IFF_OACTIVE;
   1666   1.1      ober 	iwn_start(ifp);
   1667   1.1      ober }
   1668   1.1      ober 
   1669   1.1      ober static void
   1670   1.1      ober iwn_cmd_intr(struct iwn_softc *sc, struct iwn_rx_desc *desc)
   1671   1.1      ober {
   1672   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[4];
   1673   1.1      ober 	struct iwn_tx_data *data;
   1674   1.1      ober 
   1675   1.1      ober 	if ((desc->qid & 0xf) != 4)
   1676  1.15  christos 		return; /* not a command ack */
   1677   1.1      ober 
   1678   1.1      ober 	data = &ring->data[desc->idx];
   1679   1.1      ober 
   1680   1.1      ober 	/* if the command was mapped in a mbuf, free it */
   1681   1.1      ober 	if (data->m != NULL) {
   1682   1.1      ober 		bus_dmamap_unload(sc->sc_dmat, data->map);
   1683   1.1      ober 		m_freem(data->m);
   1684   1.1      ober 		data->m = NULL;
   1685   1.1      ober 	}
   1686   1.1      ober 
   1687   1.1      ober 	wakeup(&ring->cmd[desc->idx]);
   1688   1.1      ober }
   1689   1.1      ober 
   1690   1.1      ober static void
   1691   1.1      ober iwn_notif_intr(struct iwn_softc *sc)
   1692   1.1      ober {
   1693   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   1694   1.1      ober 	struct ifnet *ifp = ic->ic_ifp;
   1695   1.1      ober 	uint16_t hw;
   1696   1.1      ober 
   1697   1.1      ober 	hw = le16toh(sc->shared->closed_count);
   1698   1.1      ober 	while (sc->rxq.cur != hw) {
   1699   1.1      ober 		struct iwn_rx_data *data = &sc->rxq.data[sc->rxq.cur];
   1700   1.1      ober 		struct iwn_rx_desc *desc = (void *)data->m->m_ext.ext_buf;
   1701   1.1      ober 
   1702   1.1      ober 		DPRINTFN(4,("rx notification qid=%x idx=%d flags=%x type=%d "
   1703   1.2      ober 			"len=%d\n", desc->qid, desc->idx, desc->flags, desc->type,
   1704   1.2      ober 			le32toh(desc->len)));
   1705   1.1      ober 
   1706   1.1      ober 		if (!(desc->qid & 0x80))	/* reply to a command */
   1707   1.1      ober 			iwn_cmd_intr(sc, desc);
   1708   1.1      ober 
   1709   1.1      ober 		switch (desc->type) {
   1710   1.1      ober 		case IWN_RX_DONE:
   1711   1.1      ober 		case IWN_AMPDU_RX_DONE:
   1712   1.1      ober 			iwn_rx_intr(sc, desc, data);
   1713   1.1      ober 			break;
   1714   1.1      ober 
   1715   1.1      ober 		case IWN_AMPDU_RX_START:
   1716   1.1      ober 			iwn_ampdu_rx_start(sc, desc);
   1717   1.1      ober 			break;
   1718   1.1      ober 
   1719   1.1      ober 		case IWN_TX_DONE:
   1720   1.1      ober 			/* a 802.11 frame has been transmitted */
   1721   1.1      ober 			iwn_tx_intr(sc, desc);
   1722   1.1      ober 			break;
   1723   1.1      ober 
   1724   1.1      ober 		case IWN_RX_STATISTICS:
   1725   1.1      ober 		case IWN_BEACON_STATISTICS:
   1726   1.1      ober 			iwn_rx_statistics(sc, desc);
   1727   1.1      ober 			break;
   1728   1.1      ober 
   1729   1.1      ober 		case IWN_BEACON_MISSED:
   1730   1.1      ober 		{
   1731   1.1      ober 			struct iwn_beacon_missed *miss =
   1732   1.1      ober 			    (struct iwn_beacon_missed *)(desc + 1);
   1733   1.1      ober 			/*
   1734   1.1      ober 			 * If more than 5 consecutive beacons are missed,
   1735   1.1      ober 			 * reinitialize the sensitivity state machine.
   1736   1.1      ober 			 */
   1737   1.1      ober 			DPRINTFN(2, ("beacons missed %d/%d\n",
   1738   1.2      ober 				le32toh(miss->consecutive), le32toh(miss->total)));
   1739   1.1      ober 			if (ic->ic_state == IEEE80211_S_RUN &&
   1740   1.1      ober 			    le32toh(miss->consecutive) > 5)
   1741   1.1      ober 				(void)iwn_init_sensitivity(sc);
   1742   1.1      ober 			break;
   1743   1.1      ober 		}
   1744   1.1      ober 
   1745   1.1      ober 		case IWN_UC_READY:
   1746   1.1      ober 		{
   1747   1.1      ober 			struct iwn_ucode_info *uc =
   1748   1.1      ober 			    (struct iwn_ucode_info *)(desc + 1);
   1749   1.1      ober 
   1750   1.1      ober 			/* the microcontroller is ready */
   1751   1.1      ober 			DPRINTF(("microcode alive notification version=%d.%d "
   1752   1.2      ober 				"subtype=%x alive=%x\n", uc->major, uc->minor,
   1753   1.2      ober 				uc->subtype, le32toh(uc->valid)));
   1754   1.1      ober 
   1755   1.1      ober 			if (le32toh(uc->valid) != 1) {
   1756   1.1      ober 				aprint_error_dev(sc->sc_dev, "microcontroller initialization "
   1757   1.1      ober 				    "failed\n");
   1758   1.1      ober 				break;
   1759   1.1      ober 			}
   1760   1.1      ober 			if (uc->subtype == IWN_UCODE_INIT) {
   1761   1.1      ober 				/* save microcontroller's report */
   1762   1.1      ober 				memcpy(&sc->ucode_info, uc, sizeof (*uc));
   1763   1.1      ober 			}
   1764   1.1      ober 			break;
   1765   1.1      ober 		}
   1766   1.1      ober 		case IWN_STATE_CHANGED:
   1767   1.1      ober 		{
   1768   1.1      ober 			uint32_t *status = (uint32_t *)(desc + 1);
   1769   1.1      ober 
   1770   1.1      ober 			/* enabled/disabled notification */
   1771   1.1      ober 			DPRINTF(("state changed to %x\n", le32toh(*status)));
   1772   1.1      ober 
   1773   1.1      ober 			if (le32toh(*status) & 1) {
   1774   1.1      ober 				/* the radio button has to be pushed */
   1775   1.1      ober 				aprint_error_dev(sc->sc_dev, "Radio transmitter is off\n");
   1776   1.1      ober 				/* turn the interface down */
   1777   1.1      ober 				ifp->if_flags &= ~IFF_UP;
   1778   1.1      ober 				iwn_stop(ifp, 1);
   1779  1.15  christos 				return; /* no further processing */
   1780   1.1      ober 			}
   1781   1.1      ober 			break;
   1782   1.1      ober 		}
   1783   1.1      ober 		case IWN_START_SCAN:
   1784   1.1      ober 		{
   1785   1.1      ober 			struct iwn_start_scan *scan =
   1786   1.1      ober 			    (struct iwn_start_scan *)(desc + 1);
   1787   1.1      ober 
   1788   1.1      ober 			DPRINTFN(2, ("scanning channel %d status %x\n",
   1789   1.2      ober 				scan->chan, le32toh(scan->status)));
   1790   1.1      ober 
   1791   1.1      ober 			/* fix current channel */
   1792   1.1      ober 			ic->ic_bss->ni_chan = &ic->ic_channels[scan->chan];
   1793   1.1      ober 			break;
   1794   1.1      ober 		}
   1795   1.1      ober 		case IWN_STOP_SCAN:
   1796   1.1      ober 		{
   1797   1.1      ober 			struct iwn_stop_scan *scan =
   1798   1.1      ober 			    (struct iwn_stop_scan *)(desc + 1);
   1799   1.1      ober 
   1800   1.1      ober 			DPRINTF(("scan finished nchan=%d status=%d chan=%d\n",
   1801   1.2      ober 				scan->nchan, scan->status, scan->chan));
   1802   1.1      ober 
   1803   1.1      ober 			if (scan->status == 1 && scan->chan <= 14) {
   1804   1.1      ober 				/*
   1805   1.1      ober 				 * We just finished scanning 802.11g channels,
   1806   1.1      ober 				 * start scanning 802.11a ones.
   1807   1.1      ober 				 */
   1808   1.1      ober 				if (iwn_scan(sc, IEEE80211_CHAN_A) == 0)
   1809   1.1      ober 					break;
   1810   1.1      ober 			}
   1811   1.1      ober 			sc->is_scanning = false;
   1812   1.1      ober 			ieee80211_end_scan(ic);
   1813   1.1      ober 			break;
   1814   1.1      ober 		}
   1815   1.1      ober 		}
   1816   1.1      ober 
   1817   1.1      ober 		sc->rxq.cur = (sc->rxq.cur + 1) % IWN_RX_RING_COUNT;
   1818   1.1      ober 	}
   1819   1.1      ober 
   1820   1.1      ober 	/* tell the firmware what we have processed */
   1821   1.1      ober 	hw = (hw == 0) ? IWN_RX_RING_COUNT - 1 : hw - 1;
   1822   1.1      ober 	IWN_WRITE(sc, IWN_RX_WIDX, hw & ~7);
   1823   1.1      ober }
   1824   1.1      ober 
   1825   1.1      ober static int
   1826   1.1      ober iwn_intr(void *arg)
   1827   1.1      ober {
   1828   1.1      ober 	struct iwn_softc *sc = arg;
   1829   1.1      ober 	struct ifnet *ifp = sc->sc_ic.ic_ifp;
   1830   1.1      ober 	uint32_t r1, r2;
   1831   1.1      ober 
   1832   1.1      ober 	/* disable interrupts */
   1833   1.1      ober 	IWN_WRITE(sc, IWN_MASK, 0);
   1834   1.1      ober 
   1835   1.1      ober 	r1 = IWN_READ(sc, IWN_INTR);
   1836   1.1      ober 	r2 = IWN_READ(sc, IWN_INTR_STATUS);
   1837   1.1      ober 
   1838   1.1      ober 	if (r1 == 0 && r2 == 0) {
   1839   1.1      ober 		if (ifp->if_flags & IFF_UP)
   1840   1.1      ober 			IWN_WRITE(sc, IWN_MASK, IWN_INTR_MASK);
   1841   1.1      ober 		return 0;	/* not for us */
   1842   1.1      ober 	}
   1843   1.1      ober 
   1844   1.1      ober 	if (r1 == 0xffffffff)
   1845   1.1      ober 		return 0;	/* hardware gone */
   1846   1.1      ober 
   1847   1.1      ober 	/* ack interrupts */
   1848   1.1      ober 	IWN_WRITE(sc, IWN_INTR, r1);
   1849   1.1      ober 	IWN_WRITE(sc, IWN_INTR_STATUS, r2);
   1850   1.1      ober 
   1851   1.1      ober 	DPRINTFN(5, ("interrupt reg1=%x reg2=%x\n", r1, r2));
   1852   1.1      ober 
   1853   1.1      ober 	if (r1 & IWN_RF_TOGGLED) {
   1854   1.1      ober 		uint32_t tmp = IWN_READ(sc, IWN_GPIO_CTL);
   1855   1.8     blymn 		aprint_error_dev(sc->sc_dev, "RF switch: radio %s\n",
   1856   1.1      ober 		    (tmp & IWN_GPIO_RF_ENABLED) ? "enabled" : "disabled");
   1857   1.1      ober 	}
   1858   1.1      ober 	if (r1 & IWN_CT_REACHED) {
   1859   1.1      ober 		aprint_error_dev(sc->sc_dev, "critical temperature reached!\n");
   1860   1.1      ober 	}
   1861   1.1      ober 	if (r1 & (IWN_SW_ERROR | IWN_HW_ERROR)) {
   1862   1.1      ober 		aprint_error_dev(sc->sc_dev, "fatal firmware error\n");
   1863   1.1      ober 		sc->sc_ic.ic_ifp->if_flags &= ~IFF_UP;
   1864   1.1      ober 		iwn_stop(sc->sc_ic.ic_ifp, 1);
   1865   1.1      ober 		return 1;
   1866   1.1      ober 	}
   1867   1.1      ober 
   1868   1.1      ober 	if ((r1 & (IWN_RX_INTR | IWN_SW_RX_INTR)) ||
   1869   1.1      ober 	    (r2 & IWN_RX_STATUS_INTR))
   1870   1.1      ober 		iwn_notif_intr(sc);
   1871   1.1      ober 
   1872   1.1      ober 	if (r1 & IWN_ALIVE_INTR)
   1873   1.1      ober 		wakeup(sc);
   1874   1.1      ober 
   1875   1.1      ober 	/* re-enable interrupts */
   1876   1.1      ober 	if (ifp->if_flags & IFF_UP)
   1877   1.1      ober 		IWN_WRITE(sc, IWN_MASK, IWN_INTR_MASK);
   1878   1.1      ober 
   1879   1.1      ober 	return 1;
   1880   1.1      ober }
   1881   1.1      ober 
   1882   1.1      ober static uint8_t
   1883   1.1      ober iwn_plcp_signal(int rate)
   1884   1.1      ober {
   1885   1.1      ober 	switch (rate) {
   1886   1.2      ober 		/* CCK rates (returned values are device-dependent) */
   1887   1.1      ober 	case 2:		return 10;
   1888   1.1      ober 	case 4:		return 20;
   1889   1.1      ober 	case 11:	return 55;
   1890   1.1      ober 	case 22:	return 110;
   1891   1.1      ober 
   1892   1.2      ober 		/* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
   1893   1.2      ober 		/* R1-R4, (u)ral is R4-R1 */
   1894   1.1      ober 	case 12:	return 0xd;
   1895   1.1      ober 	case 18:	return 0xf;
   1896   1.1      ober 	case 24:	return 0x5;
   1897   1.1      ober 	case 36:	return 0x7;
   1898   1.1      ober 	case 48:	return 0x9;
   1899   1.1      ober 	case 72:	return 0xb;
   1900   1.1      ober 	case 96:	return 0x1;
   1901   1.1      ober 	case 108:	return 0x3;
   1902   1.1      ober 	case 120:	return 0x3;
   1903   1.1      ober 	}
   1904   1.1      ober 	/* unknown rate (should not get there) */
   1905   1.1      ober 	return 0;
   1906   1.1      ober }
   1907   1.1      ober 
   1908   1.1      ober /* determine if a given rate is CCK or OFDM */
   1909   1.1      ober #define IWN_RATE_IS_OFDM(rate) ((rate) >= 12 && (rate) != 22)
   1910   1.1      ober 
   1911   1.1      ober static int
   1912   1.1      ober iwn_tx_data(struct iwn_softc *sc, struct mbuf *m0, struct ieee80211_node *ni,
   1913   1.1      ober     int ac)
   1914   1.1      ober {
   1915   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   1916   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[ac];
   1917   1.1      ober 	struct iwn_tx_desc *desc;
   1918   1.1      ober 	struct iwn_tx_data *data;
   1919   1.1      ober 	struct iwn_tx_cmd *cmd;
   1920   1.1      ober 	struct iwn_cmd_data *tx;
   1921   1.1      ober 	struct ieee80211_frame *wh;
   1922   1.1      ober 	struct ieee80211_key *k;
   1923   1.1      ober 	const struct chanAccParams *cap;
   1924   1.1      ober 	struct mbuf *mnew;
   1925   1.1      ober 	bus_addr_t paddr;
   1926   1.1      ober 	uint32_t flags;
   1927   1.1      ober 	uint8_t type;
   1928   1.1      ober 	int i, error, pad, rate, hdrlen, noack = 0;
   1929   1.1      ober 
   1930  1.11     blymn 	DPRINTFN(5, ("iwn_tx_data entry\n"));
   1931  1.11     blymn 
   1932   1.1      ober 	desc = &ring->desc[ring->cur];
   1933   1.1      ober 	data = &ring->data[ring->cur];
   1934   1.1      ober 
   1935   1.1      ober 	wh = mtod(m0, struct ieee80211_frame *);
   1936   1.1      ober 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   1937   1.1      ober 
   1938   1.1      ober 	if (IEEE80211_QOS_HAS_SEQ(wh)) {
   1939   1.1      ober 		hdrlen = sizeof (struct ieee80211_qosframe);
   1940   1.1      ober 		cap = &ic->ic_wme.wme_chanParams;
   1941   1.1      ober 		noack = cap->cap_wmeParams[ac].wmep_noackPolicy;
   1942   1.1      ober 	} else
   1943   1.1      ober 		hdrlen = sizeof (struct ieee80211_frame);
   1944   1.1      ober 
   1945   1.1      ober 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   1946   1.1      ober 		k = ieee80211_crypto_encap(ic, ni, m0);
   1947   1.1      ober 		if (k == NULL) {
   1948   1.1      ober 			m_freem(m0);
   1949   1.1      ober 			return ENOBUFS;
   1950   1.1      ober 		}
   1951   1.1      ober 		/* packet header may have moved, reset our local pointer */
   1952   1.1      ober 		wh = mtod(m0, struct ieee80211_frame *);
   1953   1.1      ober 	}
   1954   1.1      ober 
   1955   1.1      ober 	/* pickup a rate */
   1956  1.11     blymn 	if (type == IEEE80211_FC0_TYPE_MGT) {
   1957   1.1      ober 		/* mgmt frames are sent at the lowest available bit-rate */
   1958   1.1      ober 		rate = ni->ni_rates.rs_rates[0];
   1959   1.1      ober 	} else {
   1960   1.2      ober 		if (ic->ic_fixed_rate != -1) {
   1961   1.2      ober 			rate = ic->ic_sup_rates[ic->ic_curmode].
   1962   1.2      ober 			    rs_rates[ic->ic_fixed_rate];
   1963   1.2      ober 		} else
   1964   1.2      ober 			rate = ni->ni_rates.rs_rates[ni->ni_txrate];
   1965   1.1      ober 	}
   1966   1.1      ober 	rate &= IEEE80211_RATE_VAL;
   1967   1.1      ober 
   1968   1.1      ober #if NBPFILTER > 0
   1969   1.1      ober 	if (sc->sc_drvbpf != NULL) {
   1970   1.1      ober 		struct iwn_tx_radiotap_header *tap = &sc->sc_txtap;
   1971   1.1      ober 
   1972   1.1      ober 		tap->wt_flags = 0;
   1973   1.1      ober 		tap->wt_chan_freq = htole16(ni->ni_chan->ic_freq);
   1974   1.1      ober 		tap->wt_chan_flags = htole16(ni->ni_chan->ic_flags);
   1975   1.1      ober 		tap->wt_rate = rate;
   1976   1.1      ober 		tap->wt_hwqueue = ac;
   1977   1.1      ober 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   1978   1.1      ober 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   1979   1.1      ober 
   1980   1.1      ober 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m0);
   1981   1.1      ober 	}
   1982   1.1      ober #endif
   1983   1.1      ober 
   1984   1.1      ober 	cmd = &ring->cmd[ring->cur];
   1985   1.1      ober 	cmd->code = IWN_CMD_TX_DATA;
   1986   1.1      ober 	cmd->flags = 0;
   1987   1.1      ober 	cmd->qid = ring->qid;
   1988   1.1      ober 	cmd->idx = ring->cur;
   1989   1.8     blymn 
   1990   1.1      ober 	tx = (struct iwn_cmd_data *)cmd->data;
   1991   1.8     blymn 
   1992   1.1      ober 	flags = IWN_TX_AUTO_SEQ;
   1993   1.1      ober 	if (!noack && !IEEE80211_IS_MULTICAST(wh->i_addr1)){
   1994   1.1      ober 		flags |= IWN_TX_NEED_ACK;
   1995   1.1      ober 	}else if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > ic->ic_rtsthreshold)
   1996   1.9     blymn 		flags |= (IWN_TX_NEED_RTS | IWN_TX_FULL_TXOP);
   1997   1.8     blymn 
   1998   1.1      ober 	tx->id = IEEE80211_IS_MULTICAST(wh->i_addr1) ? IWN_ID_BROADCAST : IWN_ID_BSS;
   1999   1.1      ober 
   2000  1.11     blymn 	DPRINTFN(5, ("addr1: %x:%x:%x:%x:%x:%x, id = 0x%x\n",
   2001  1.11     blymn 		     wh->i_addr1[0], wh->i_addr1[1], wh->i_addr1[2],
   2002  1.11     blymn 		     wh->i_addr1[3], wh->i_addr1[4], wh->i_addr1[5], tx->id));
   2003  1.11     blymn 
   2004   1.1      ober 	if (type == IEEE80211_FC0_TYPE_MGT) {
   2005   1.1      ober 		uint8_t subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
   2006   1.1      ober 
   2007   1.1      ober 		/* tell h/w to set timestamp in probe responses */
   2008  1.11     blymn 		if ((subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) ||
   2009  1.11     blymn 		    (subtype == IEEE80211_FC0_SUBTYPE_PROBE_REQ))
   2010   1.1      ober 			flags |= IWN_TX_INSERT_TSTAMP;
   2011   1.1      ober 
   2012   1.1      ober 		if (subtype == IEEE80211_FC0_SUBTYPE_ASSOC_REQ ||
   2013  1.11     blymn 		    subtype == IEEE80211_FC0_SUBTYPE_REASSOC_REQ) {
   2014  1.11     blymn 			flags &= ~IWN_TX_NEED_RTS;
   2015  1.11     blymn 			flags |= IWN_TX_NEED_CTS;
   2016   1.1      ober 			tx->timeout = htole16(3);
   2017  1.11     blymn 		} else
   2018   1.1      ober 			tx->timeout = htole16(2);
   2019   1.1      ober 	} else
   2020   1.1      ober 		tx->timeout = htole16(0);
   2021   1.8     blymn 
   2022   1.1      ober 	if (hdrlen & 3) {
   2023   1.1      ober 		/* first segment's length must be a multiple of 4 */
   2024   1.1      ober 		flags |= IWN_TX_NEED_PADDING;
   2025   1.1      ober 		pad = 4 - (hdrlen & 3);
   2026   1.1      ober 	} else
   2027   1.1      ober 		pad = 0;
   2028   1.1      ober 
   2029  1.11     blymn 	if (type == IEEE80211_FC0_TYPE_CTL) {
   2030  1.11     blymn 		uint8_t subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
   2031  1.11     blymn 
   2032  1.11     blymn 		/* tell h/w to set timestamp in probe responses */
   2033  1.11     blymn 		if (subtype == 0x0080) /* linux says this is "back request" */
   2034  1.11     blymn 			/* linux says (1 << 6) is IMM_BA_RSP_MASK */
   2035  1.11     blymn 			flags |= (IWN_TX_NEED_ACK | (1 << 6));
   2036  1.11     blymn 	}
   2037  1.11     blymn 
   2038  1.11     blymn 
   2039   1.1      ober 	tx->flags = htole32(flags);
   2040   1.1      ober 	tx->len = htole16(m0->m_pkthdr.len);
   2041   1.1      ober 	tx->rate = iwn_plcp_signal(rate);
   2042   1.1      ober 	tx->rts_ntries = 60;
   2043   1.1      ober 	tx->data_ntries = 15;
   2044   1.1      ober 	tx->lifetime = htole32(IWN_LIFETIME_INFINITE);
   2045   1.1      ober 
   2046   1.1      ober 	/* XXX alternate between Ant A and Ant B ? */
   2047   1.1      ober 	tx->rflags = IWN_RFLAG_ANT_B;
   2048   1.1      ober 	if (tx->id == IWN_ID_BROADCAST) {
   2049   1.1      ober 		tx->ridx = IWN_MAX_TX_RETRIES - 1;
   2050   1.1      ober 		if (!IWN_RATE_IS_OFDM(rate))
   2051   1.1      ober 			tx->rflags |= IWN_RFLAG_CCK;
   2052   1.1      ober 	} else {
   2053   1.1      ober 		tx->ridx = 0;
   2054   1.1      ober 		/* tell adapter to ignore rflags */
   2055   1.1      ober 		tx->flags |= htole32(IWN_TX_USE_NODE_RATE);
   2056   1.1      ober 	}
   2057   1.1      ober 
   2058   1.1      ober 	/* copy and trim IEEE802.11 header */
   2059   1.1      ober 	memcpy((uint8_t *)(tx + 1), wh, hdrlen);
   2060   1.1      ober 	m_adj(m0, hdrlen);
   2061   1.1      ober 
   2062   1.1      ober 	error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
   2063   1.1      ober 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   2064   1.1      ober 	if (error != 0 && error != EFBIG) {
   2065   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not map mbuf (error %d)\n", error);
   2066   1.1      ober 		m_freem(m0);
   2067   1.1      ober 		return error;
   2068   1.1      ober 	}
   2069   1.1      ober 	if (error != 0) {
   2070   1.1      ober 		/* too many fragments, linearize */
   2071   1.1      ober 
   2072   1.1      ober 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   2073   1.1      ober 		if (mnew == NULL) {
   2074   1.1      ober 			m_freem(m0);
   2075   1.1      ober 			return ENOMEM;
   2076   1.1      ober 		}
   2077   1.1      ober 		M_COPY_PKTHDR(mnew, m0);
   2078   1.1      ober 		if (m0->m_pkthdr.len > MHLEN) {
   2079   1.1      ober 			MCLGET(mnew, M_DONTWAIT);
   2080   1.1      ober 			if (!(mnew->m_flags & M_EXT)) {
   2081   1.1      ober 				m_freem(m0);
   2082   1.1      ober 				m_freem(mnew);
   2083   1.1      ober 				return ENOMEM;
   2084   1.1      ober 			}
   2085   1.1      ober 		}
   2086   1.1      ober 
   2087   1.1      ober 		m_copydata(m0, 0, m0->m_pkthdr.len, mtod(mnew, void *));
   2088   1.1      ober 		m_freem(m0);
   2089   1.1      ober 		mnew->m_len = mnew->m_pkthdr.len;
   2090   1.1      ober 		m0 = mnew;
   2091   1.1      ober 
   2092   1.1      ober 		error = bus_dmamap_load_mbuf(sc->sc_dmat, data->map, m0,
   2093   1.1      ober 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   2094   1.1      ober 		if (error != 0) {
   2095   1.1      ober 			aprint_error_dev(sc->sc_dev, "could not map mbuf (error %d)\n", error);
   2096   1.1      ober 			m_freem(m0);
   2097   1.1      ober 			return error;
   2098   1.1      ober 		}
   2099   1.1      ober 	}
   2100   1.1      ober 
   2101   1.1      ober 	data->m = m0;
   2102   1.1      ober 	data->ni = ni;
   2103   1.1      ober 
   2104   1.1      ober 	DPRINTFN(4, ("sending data: qid=%d idx=%d len=%d nsegs=%d\n",
   2105   1.2      ober 		ring->qid, ring->cur, m0->m_pkthdr.len, data->map->dm_nsegs));
   2106   1.1      ober 
   2107   1.1      ober 	paddr = ring->cmd_dma.paddr + ring->cur * sizeof (struct iwn_tx_cmd);
   2108   1.1      ober 	tx->loaddr = htole32(paddr + 4 +
   2109   1.1      ober 	    offsetof(struct iwn_cmd_data, ntries));
   2110  1.15  christos 	tx->hiaddr = 0; /* limit to 32-bit physical addresses */
   2111   1.1      ober 
   2112   1.1      ober 	/* first scatter/gather segment is used by the tx data command */
   2113   1.1      ober 	IWN_SET_DESC_NSEGS(desc, 1 + data->map->dm_nsegs);
   2114   1.1      ober 	IWN_SET_DESC_SEG(desc, 0, paddr, 4 + sizeof (*tx) + hdrlen + pad);
   2115   1.1      ober 	for (i = 1; i <= data->map->dm_nsegs; i++) {
   2116   1.1      ober 		IWN_SET_DESC_SEG(desc, i, data->map->dm_segs[i - 1].ds_addr,
   2117   1.2      ober 		    data->map->dm_segs[i - 1].ds_len);
   2118   1.1      ober 	}
   2119   1.1      ober 	sc->shared->len[ring->qid][ring->cur] =
   2120   1.1      ober 	    htole16(hdrlen + m0->m_pkthdr.len + 8);
   2121   1.1      ober 	if (ring->cur < IWN_TX_WINDOW) {
   2122   1.1      ober 		sc->shared->len[ring->qid][ring->cur + IWN_TX_RING_COUNT] =
   2123   1.1      ober 		    htole16(hdrlen + m0->m_pkthdr.len + 8);
   2124   1.1      ober 	}
   2125   1.1      ober 
   2126   1.1      ober 	ring->queued++;
   2127   1.1      ober 
   2128   1.1      ober 	/* kick ring */
   2129   1.1      ober 	ring->cur = (ring->cur + 1) % IWN_TX_RING_COUNT;
   2130   1.1      ober 	IWN_WRITE(sc, IWN_TX_WIDX, ring->qid << 8 | ring->cur);
   2131   1.1      ober 
   2132   1.1      ober 	return 0;
   2133   1.1      ober }
   2134   1.1      ober 
   2135   1.1      ober static void
   2136   1.1      ober iwn_start(struct ifnet *ifp)
   2137   1.1      ober {
   2138   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
   2139   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2140   1.1      ober 	struct ieee80211_node *ni;
   2141   1.1      ober 	struct ether_header *eh;
   2142   1.1      ober 	struct mbuf *m0;
   2143   1.1      ober 	int ac;
   2144   1.1      ober 
   2145  1.11     blymn 	DPRINTFN(5, ("iwn_start enter\n"));
   2146  1.11     blymn 
   2147   1.1      ober 	/*
   2148   1.1      ober 	 * net80211 may still try to send management frames even if the
   2149   1.1      ober 	 * IFF_RUNNING flag is not set...
   2150   1.1      ober 	 */
   2151   1.1      ober 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2152   1.1      ober 		return;
   2153   1.1      ober 
   2154   1.1      ober 	for (;;) {
   2155   1.1      ober 		IF_DEQUEUE(&ic->ic_mgtq, m0);
   2156   1.1      ober 		if (m0 != NULL) {
   2157   1.1      ober 			/* management frames go into ring 0 */
   2158   1.8     blymn 
   2159   1.1      ober 
   2160   1.1      ober 			ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
   2161   1.1      ober 			m0->m_pkthdr.rcvif = NULL;
   2162   1.1      ober 
   2163   1.1      ober 			/* management goes into ring 0 */
   2164   1.1      ober 			if (sc->txq[0].queued > sc->txq[0].count - 8) {
   2165   1.2      ober 				ifp->if_oerrors++;
   2166   1.2      ober 				continue;
   2167   1.1      ober 			}
   2168   1.1      ober 
   2169   1.1      ober #if NBPFILTER > 0
   2170   1.1      ober 			if (ic->ic_rawbpf != NULL)
   2171   1.1      ober 				bpf_mtap(ic->ic_rawbpf, m0);
   2172   1.1      ober #endif
   2173   1.1      ober 			if (iwn_tx_data(sc, m0, ni, 0) != 0) {
   2174   1.2      ober 				ifp->if_oerrors++;
   2175   1.2      ober 				break;
   2176   1.1      ober 			}
   2177   1.1      ober 		} else {
   2178   1.1      ober 			if (ic->ic_state != IEEE80211_S_RUN)
   2179   1.1      ober 				break;
   2180   1.1      ober 			IFQ_POLL(&ifp->if_snd, m0);
   2181   1.1      ober 			if (m0 == NULL)
   2182   1.1      ober 				break;
   2183   1.8     blymn 
   2184   1.1      ober 			if (m0->m_len < sizeof (*eh) &&
   2185  1.10  degroote 			    (m0 = m_pullup(m0, sizeof (*eh))) == NULL) {
   2186   1.2      ober 				ifp->if_oerrors++;
   2187   1.2      ober 				continue;
   2188   1.1      ober 			}
   2189   1.1      ober 			eh = mtod(m0, struct ether_header *);
   2190   1.1      ober 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2191   1.1      ober 			if (ni == NULL) {
   2192   1.1      ober 				m_freem(m0);
   2193   1.1      ober 				ifp->if_oerrors++;
   2194   1.1      ober 				continue;
   2195   1.1      ober 			}
   2196   1.1      ober 			/* classify mbuf so we can find which tx ring to use */
   2197   1.1      ober 			if (ieee80211_classify(ic, m0, ni) != 0) {
   2198   1.1      ober 				m_freem(m0);
   2199   1.1      ober 				ieee80211_free_node(ni);
   2200   1.1      ober 				ifp->if_oerrors++;
   2201   1.1      ober 				continue;
   2202   1.1      ober 			}
   2203   1.8     blymn 
   2204   1.1      ober 			/* no QoS encapsulation for EAPOL frames */
   2205   1.1      ober 			ac = (eh->ether_type != htons(ETHERTYPE_PAE)) ?
   2206   1.2      ober 			    M_WME_GETAC(m0) : WME_AC_BE;
   2207   1.8     blymn 
   2208   1.1      ober 			if (sc->txq[ac].queued > sc->txq[ac].count - 8) {
   2209   1.8     blymn 
   2210   1.1      ober 				/* there is no place left in this ring */
   2211   1.1      ober 				ifp->if_flags |= IFF_OACTIVE;
   2212   1.2      ober 				break;
   2213   1.1      ober 			}
   2214   1.1      ober 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   2215   1.1      ober #if NBPFILTER > 0
   2216   1.1      ober 			if (ifp->if_bpf != NULL)
   2217   1.1      ober 				bpf_mtap(ifp->if_bpf, m0);
   2218   1.1      ober #endif
   2219   1.1      ober 			m0 = ieee80211_encap(ic, m0, ni);
   2220   1.1      ober 			if (m0 == NULL) {
   2221   1.1      ober 				ieee80211_free_node(ni);
   2222   1.1      ober 				ifp->if_oerrors++;
   2223   1.1      ober 				continue;
   2224   1.1      ober 			}
   2225   1.1      ober #if NBPFILTER > 0
   2226   1.1      ober 			if (ic->ic_rawbpf != NULL)
   2227   1.1      ober 				bpf_mtap(ic->ic_rawbpf, m0);
   2228   1.1      ober #endif
   2229   1.1      ober 			if (iwn_tx_data(sc, m0, ni, ac) != 0) {
   2230   1.1      ober 				ieee80211_free_node(ni);
   2231   1.1      ober 				ifp->if_oerrors++;
   2232   1.1      ober 				break;
   2233   1.1      ober 			}
   2234   1.1      ober 		}
   2235   1.1      ober 
   2236   1.1      ober 		sc->sc_tx_timer = 5;
   2237   1.1      ober 		ifp->if_timer = 1;
   2238   1.1      ober 	}
   2239   1.1      ober }
   2240   1.1      ober 
   2241   1.1      ober static void
   2242   1.1      ober iwn_watchdog(struct ifnet *ifp)
   2243   1.1      ober {
   2244   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
   2245   1.1      ober 
   2246   1.1      ober 	ifp->if_timer = 0;
   2247   1.1      ober 
   2248   1.1      ober 	if (sc->sc_tx_timer > 0) {
   2249   1.1      ober 		if (--sc->sc_tx_timer == 0) {
   2250   1.8     blymn 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   2251   1.1      ober 			ifp->if_flags &= ~IFF_UP;
   2252   1.1      ober 			iwn_stop(ifp, 1);
   2253   1.1      ober 			ifp->if_oerrors++;
   2254   1.1      ober 			return;
   2255   1.1      ober 		}
   2256   1.1      ober 		ifp->if_timer = 1;
   2257   1.1      ober 	}
   2258   1.1      ober 
   2259   1.1      ober 	ieee80211_watchdog(&sc->sc_ic);
   2260   1.1      ober }
   2261   1.1      ober 
   2262   1.1      ober static int
   2263   1.1      ober iwn_ioctl(struct ifnet *ifp, u_long cmd, void * data)
   2264   1.1      ober {
   2265   1.1      ober 
   2266   1.2      ober #define IS_RUNNING(ifp)							\
   2267   1.1      ober 	((ifp->if_flags & IFF_UP) && (ifp->if_flags & IFF_RUNNING))
   2268   1.8     blymn 
   2269   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
   2270   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2271   1.1      ober 	int s, error = 0;
   2272   1.1      ober 
   2273   1.1      ober 	s = splnet();
   2274   1.1      ober 
   2275   1.1      ober 	switch (cmd) {
   2276   1.1      ober 	case SIOCSIFFLAGS:
   2277   1.1      ober 		if (ifp->if_flags & IFF_UP) {
   2278   1.1      ober 			if (!(ifp->if_flags & IFF_RUNNING))
   2279   1.1      ober 				iwn_init(ifp);
   2280   1.1      ober 		} else {
   2281   1.1      ober 			if (ifp->if_flags & IFF_RUNNING)
   2282   1.1      ober 				iwn_stop(ifp, 1);
   2283   1.1      ober 		}
   2284   1.1      ober 		break;
   2285   1.1      ober 
   2286   1.1      ober 	case SIOCADDMULTI:
   2287   1.1      ober 	case SIOCDELMULTI:
   2288   1.1      ober 		/* XXX no h/w multicast filter? --dyoung */
   2289   1.1      ober 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   2290   1.1      ober 			/* setup multicast filter, etc */
   2291   1.1      ober 			error = 0;
   2292   1.1      ober 		}
   2293   1.1      ober 		break;
   2294   1.1      ober 
   2295   1.1      ober 	default:
   2296   1.1      ober 		error = ieee80211_ioctl(ic, cmd, data);
   2297   1.1      ober 	}
   2298   1.1      ober 
   2299   1.1      ober 	if (error == ENETRESET) {
   2300   1.8     blymn 		if (IS_RUNNING(ifp) &&
   2301   1.1      ober 		    (ic->ic_roaming != IEEE80211_ROAMING_MANUAL))
   2302   1.1      ober 			iwn_init(ifp);
   2303   1.1      ober 		error = 0;
   2304   1.1      ober 	}
   2305   1.1      ober 
   2306   1.1      ober 	splx(s);
   2307   1.1      ober 	return error;
   2308   1.1      ober 
   2309   1.1      ober #undef IS_RUNNING
   2310   1.1      ober }
   2311   1.1      ober 
   2312   1.1      ober static void
   2313   1.1      ober iwn_read_eeprom(struct iwn_softc *sc)
   2314   1.1      ober {
   2315   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2316   1.1      ober 	char domain[4];
   2317   1.1      ober 	uint16_t val;
   2318   1.1      ober 	int i, error;
   2319   1.1      ober 
   2320   1.1      ober 	if ((error = iwn_eeprom_lock(sc)) != 0) {
   2321   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not lock EEPROM (error=%d)\n", error);
   2322   1.1      ober 		return;
   2323   1.1      ober 	}
   2324   1.1      ober 	/* read and print regulatory domain */
   2325   1.1      ober 	iwn_read_prom_data(sc, IWN_EEPROM_DOMAIN, domain, 4);
   2326   1.1      ober 	aprint_error_dev(sc->sc_dev, "%.4s", domain);
   2327   1.1      ober 
   2328   1.1      ober 	/* read and print MAC address */
   2329   1.1      ober 	iwn_read_prom_data(sc, IWN_EEPROM_MAC, ic->ic_myaddr, 6);
   2330   1.1      ober 	aprint_error(", address %s\n", ether_sprintf(ic->ic_myaddr));
   2331   1.1      ober 
   2332   1.1      ober 	/* read the list of authorized channels */
   2333   1.1      ober 	for (i = 0; i < IWN_CHAN_BANDS_COUNT; i++)
   2334   1.1      ober 		iwn_read_eeprom_channels(sc, i);
   2335   1.1      ober 
   2336   1.1      ober 	/* read maximum allowed Tx power for 2GHz and 5GHz bands */
   2337   1.1      ober 	iwn_read_prom_data(sc, IWN_EEPROM_MAXPOW, &val, 2);
   2338   1.1      ober 	sc->maxpwr2GHz = val & 0xff;
   2339   1.1      ober 	sc->maxpwr5GHz = val >> 8;
   2340   1.1      ober 	/* check that EEPROM values are correct */
   2341   1.1      ober 	if (sc->maxpwr5GHz < 20 || sc->maxpwr5GHz > 50)
   2342   1.1      ober 		sc->maxpwr5GHz = 38;
   2343   1.1      ober 	if (sc->maxpwr2GHz < 20 || sc->maxpwr2GHz > 50)
   2344   1.1      ober 		sc->maxpwr2GHz = 38;
   2345   1.1      ober 	DPRINTF(("maxpwr 2GHz=%d 5GHz=%d\n", sc->maxpwr2GHz, sc->maxpwr5GHz));
   2346   1.1      ober 
   2347   1.1      ober 	/* read voltage at which samples were taken */
   2348   1.1      ober 	iwn_read_prom_data(sc, IWN_EEPROM_VOLTAGE, &val, 2);
   2349   1.1      ober 	sc->eeprom_voltage = (int16_t)le16toh(val);
   2350   1.1      ober 	DPRINTF(("voltage=%d (in 0.3V)\n", sc->eeprom_voltage));
   2351   1.1      ober 
   2352   1.1      ober 	/* read power groups */
   2353   1.1      ober 	iwn_read_prom_data(sc, IWN_EEPROM_BANDS, sc->bands, sizeof sc->bands);
   2354   1.1      ober #ifdef IWN_DEBUG
   2355   1.1      ober 	if (iwn_debug > 0) {
   2356   1.1      ober 		for (i = 0; i < IWN_NBANDS; i++)
   2357   1.1      ober 			iwn_print_power_group(sc, i);
   2358   1.1      ober 	}
   2359   1.1      ober #endif
   2360   1.1      ober 	iwn_eeprom_unlock(sc);
   2361   1.1      ober }
   2362   1.1      ober 
   2363   1.1      ober static void
   2364   1.1      ober iwn_read_eeprom_channels(struct iwn_softc *sc, int n)
   2365   1.1      ober {
   2366   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2367   1.1      ober 	const struct iwn_chan_band *band = &iwn_bands[n];
   2368   1.1      ober 	struct iwn_eeprom_chan channels[IWN_MAX_CHAN_PER_BAND];
   2369   1.1      ober 	int chan, i;
   2370   1.1      ober 
   2371   1.1      ober 	iwn_read_prom_data(sc, band->addr, channels,
   2372   1.1      ober 	    band->nchan * sizeof (struct iwn_eeprom_chan));
   2373   1.1      ober 
   2374   1.1      ober 	for (i = 0; i < band->nchan; i++) {
   2375   1.1      ober 		if (!(channels[i].flags & IWN_EEPROM_CHAN_VALID))
   2376   1.1      ober 			continue;
   2377   1.1      ober 
   2378   1.1      ober 		chan = band->chan[i];
   2379   1.1      ober 
   2380   1.1      ober 		if (n == 0) {	/* 2GHz band */
   2381   1.1      ober 			ic->ic_channels[chan].ic_freq =
   2382   1.1      ober 			    ieee80211_ieee2mhz(chan, IEEE80211_CHAN_2GHZ);
   2383   1.1      ober 			ic->ic_channels[chan].ic_flags =
   2384   1.1      ober 			    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
   2385   1.1      ober 			    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
   2386   1.1      ober 
   2387   1.1      ober 		} else {	/* 5GHz band */
   2388   1.1      ober 			/*
   2389   1.1      ober 			 * Some adapters support channels 7, 8, 11 and 12
   2390   1.1      ober 			 * both in the 2GHz *and* 5GHz bands.
   2391   1.1      ober 			 * Because of limitations in our net80211(9) stack,
   2392   1.1      ober 			 * we can't support these channels in 5GHz band.
   2393   1.1      ober 			 */
   2394   1.1      ober 			if (chan <= 14)
   2395   1.1      ober 				continue;
   2396   1.1      ober 
   2397   1.1      ober 			ic->ic_channels[chan].ic_freq =
   2398   1.1      ober 			    ieee80211_ieee2mhz(chan, IEEE80211_CHAN_5GHZ);
   2399   1.1      ober 			ic->ic_channels[chan].ic_flags = IEEE80211_CHAN_A;
   2400   1.1      ober 		}
   2401   1.1      ober 
   2402   1.1      ober 		/* is active scan allowed on this channel? */
   2403   1.1      ober 		if (!(channels[i].flags & IWN_EEPROM_CHAN_ACTIVE)) {
   2404   1.1      ober 			ic->ic_channels[chan].ic_flags |=
   2405   1.1      ober 			    IEEE80211_CHAN_PASSIVE;
   2406   1.1      ober 		}
   2407   1.1      ober 
   2408   1.1      ober 		/* save maximum allowed power for this channel */
   2409   1.1      ober 		sc->maxpwr[chan] = channels[i].maxpwr;
   2410   1.1      ober 
   2411   1.1      ober 		DPRINTF(("adding chan %d flags=0x%x maxpwr=%d\n",
   2412   1.2      ober 			chan, channels[i].flags, sc->maxpwr[chan]));
   2413   1.1      ober 	}
   2414   1.1      ober }
   2415   1.1      ober 
   2416   1.1      ober #ifdef IWN_DEBUG
   2417   1.1      ober static void
   2418   1.1      ober iwn_print_power_group(struct iwn_softc *sc, int i)
   2419   1.1      ober {
   2420   1.1      ober 	struct iwn_eeprom_band *band = &sc->bands[i];
   2421   1.1      ober 	struct iwn_eeprom_chan_samples *chans = band->chans;
   2422   1.1      ober 	int j, c;
   2423   1.1      ober 
   2424   1.1      ober 	DPRINTF(("===band %d===\n", i));
   2425   1.1      ober 	DPRINTF(("chan lo=%d, chan hi=%d\n", band->lo, band->hi));
   2426   1.1      ober 	DPRINTF(("chan1 num=%d\n", chans[0].num));
   2427   1.1      ober 	for (c = 0; c < IWN_NTXCHAINS; c++) {
   2428   1.1      ober 		for (j = 0; j < IWN_NSAMPLES; j++) {
   2429   1.1      ober 			DPRINTF(("chain %d, sample %d: temp=%d gain=%d "
   2430   1.2      ober 				"power=%d pa_det=%d\n", c, j,
   2431   1.2      ober 				chans[0].samples[c][j].temp,
   2432   1.2      ober 				chans[0].samples[c][j].gain,
   2433   1.2      ober 				chans[0].samples[c][j].power,
   2434   1.2      ober 				chans[0].samples[c][j].pa_det));
   2435   1.1      ober 		}
   2436   1.1      ober 	}
   2437   1.1      ober 	DPRINTF(("chan2 num=%d\n", chans[1].num));
   2438   1.1      ober 	for (c = 0; c < IWN_NTXCHAINS; c++) {
   2439   1.1      ober 		for (j = 0; j < IWN_NSAMPLES; j++) {
   2440   1.1      ober 			DPRINTF(("chain %d, sample %d: temp=%d gain=%d "
   2441   1.2      ober 				"power=%d pa_det=%d\n", c, j,
   2442   1.2      ober 				chans[1].samples[c][j].temp,
   2443   1.2      ober 				chans[1].samples[c][j].gain,
   2444   1.2      ober 				chans[1].samples[c][j].power,
   2445   1.2      ober 				chans[1].samples[c][j].pa_det));
   2446   1.1      ober 		}
   2447   1.1      ober 	}
   2448   1.1      ober }
   2449   1.1      ober #endif
   2450   1.1      ober 
   2451   1.1      ober /*
   2452   1.1      ober  * Send a command to the firmware.
   2453   1.1      ober  */
   2454   1.1      ober static int
   2455   1.1      ober iwn_cmd(struct iwn_softc *sc, int code, const void *buf, int size, int async)
   2456   1.1      ober {
   2457   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[4];
   2458   1.1      ober 	struct iwn_tx_desc *desc;
   2459   1.1      ober 	struct iwn_tx_cmd *cmd;
   2460   1.1      ober 	bus_addr_t paddr;
   2461   1.1      ober 
   2462   1.1      ober 	KASSERT(size <= sizeof cmd->data);
   2463   1.1      ober 
   2464   1.1      ober 	desc = &ring->desc[ring->cur];
   2465   1.1      ober 	cmd = &ring->cmd[ring->cur];
   2466   1.1      ober 
   2467   1.1      ober 	cmd->code = code;
   2468   1.1      ober 	cmd->flags = 0;
   2469   1.1      ober 	cmd->qid = ring->qid;
   2470   1.1      ober 	cmd->idx = ring->cur;
   2471   1.1      ober 	memcpy(cmd->data, buf, size);
   2472   1.1      ober 
   2473   1.1      ober 	paddr = ring->cmd_dma.paddr + ring->cur * sizeof (struct iwn_tx_cmd);
   2474   1.1      ober 
   2475   1.1      ober 	IWN_SET_DESC_NSEGS(desc, 1);
   2476   1.1      ober 	IWN_SET_DESC_SEG(desc, 0, paddr, 4 + size);
   2477   1.1      ober 	sc->shared->len[ring->qid][ring->cur] = htole16(8);
   2478   1.1      ober 	if (ring->cur < IWN_TX_WINDOW) {
   2479   1.1      ober 		sc->shared->len[ring->qid][ring->cur + IWN_TX_RING_COUNT] =
   2480   1.1      ober 		    htole16(8);
   2481   1.1      ober 	}
   2482   1.1      ober 
   2483   1.1      ober 	/* kick cmd ring */
   2484   1.1      ober 	ring->cur = (ring->cur + 1) % IWN_TX_RING_COUNT;
   2485   1.1      ober 	IWN_WRITE(sc, IWN_TX_WIDX, ring->qid << 8 | ring->cur);
   2486   1.1      ober 
   2487   1.1      ober 	return async ? 0 : tsleep(cmd, PCATCH, "iwncmd", hz);
   2488   1.1      ober }
   2489   1.1      ober 
   2490   1.1      ober /*
   2491   1.1      ober  * Configure hardware multi-rate retries for one node.
   2492   1.1      ober  */
   2493   1.1      ober static int
   2494   1.1      ober iwn_setup_node_mrr(struct iwn_softc *sc, uint8_t id, int async)
   2495   1.1      ober {
   2496   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2497   1.1      ober 	struct iwn_cmd_mrr mrr;
   2498   1.1      ober 	int i, ridx;
   2499   1.1      ober 
   2500   1.1      ober 	memset(&mrr, 0, sizeof mrr);
   2501   1.1      ober 	mrr.id = id;
   2502   1.1      ober 	mrr.ssmask = 2;
   2503   1.1      ober 	mrr.dsmask = 3;
   2504   1.1      ober 	mrr.ampdu_disable = 3;
   2505  1.12  christos 	mrr.ampdu_limit = htole16(4000);
   2506   1.1      ober 
   2507   1.1      ober 	if (id == IWN_ID_BSS)
   2508   1.1      ober 		ridx = IWN_OFDM54;
   2509   1.1      ober 	else if (ic->ic_curmode == IEEE80211_MODE_11A)
   2510   1.1      ober 		ridx = IWN_OFDM6;
   2511   1.1      ober 	else
   2512   1.1      ober 		ridx = IWN_CCK1;
   2513   1.1      ober 	for (i = 0; i < IWN_MAX_TX_RETRIES; i++) {
   2514   1.1      ober 		mrr.table[i].rate = iwn_ridx_to_plcp[ridx];
   2515   1.1      ober 		mrr.table[i].rflags = IWN_RFLAG_ANT_B;
   2516   1.1      ober 		if (ridx <= IWN_CCK11)
   2517   1.1      ober 			mrr.table[i].rflags |= IWN_RFLAG_CCK;
   2518   1.1      ober 		ridx = iwn_prev_ridx[ridx];
   2519   1.1      ober 	}
   2520   1.1      ober 	return iwn_cmd(sc, IWN_CMD_NODE_MRR_SETUP, &mrr, sizeof mrr, async);
   2521   1.1      ober }
   2522   1.1      ober 
   2523   1.1      ober static int
   2524   1.1      ober iwn_wme_update(struct ieee80211com *ic)
   2525   1.1      ober {
   2526   1.1      ober #define IWN_EXP2(v)	htole16((1 << (v)) - 1)
   2527   1.1      ober #define IWN_USEC(v)	htole16(IEEE80211_TXOP_TO_US(v))
   2528   1.1      ober 	struct iwn_softc *sc = ic->ic_ifp->if_softc;
   2529   1.1      ober 	const struct wmeParams *wmep;
   2530   1.1      ober 	struct iwn_wme_setup wme;
   2531   1.1      ober 	int ac;
   2532   1.1      ober 
   2533   1.1      ober 	/* don't override default WME values if WME is not actually enabled */
   2534   1.1      ober 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2535   1.1      ober 		return 0;
   2536   1.1      ober 
   2537   1.1      ober 	wme.flags = 0;
   2538   1.1      ober 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2539   1.1      ober 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2540   1.1      ober 		wme.ac[ac].aifsn = wmep->wmep_aifsn;
   2541   1.1      ober 		wme.ac[ac].cwmin = IWN_EXP2(wmep->wmep_logcwmin);
   2542   1.1      ober 		wme.ac[ac].cwmax = IWN_EXP2(wmep->wmep_logcwmax);
   2543  1.15  christos 		wme.ac[ac].txop	 = IWN_USEC(wmep->wmep_txopLimit);
   2544   1.1      ober 
   2545   1.1      ober 		DPRINTF(("setting WME for queue %d aifsn=%d cwmin=%d cwmax=%d "
   2546   1.2      ober 			"txop=%d\n", ac, wme.ac[ac].aifsn, wme.ac[ac].cwmin,
   2547   1.2      ober 			wme.ac[ac].cwmax, wme.ac[ac].txop));
   2548   1.1      ober 	}
   2549   1.1      ober 
   2550   1.1      ober 	return iwn_cmd(sc, IWN_CMD_SET_WME, &wme, sizeof wme, 1);
   2551   1.1      ober #undef IWN_USEC
   2552   1.1      ober #undef IWN_EXP2
   2553   1.1      ober }
   2554   1.1      ober 
   2555   1.1      ober 
   2556   1.1      ober 
   2557   1.1      ober static void
   2558   1.1      ober iwn_set_led(struct iwn_softc *sc, uint8_t which, uint8_t off, uint8_t on)
   2559   1.1      ober {
   2560   1.1      ober 	struct iwn_cmd_led led;
   2561   1.1      ober 
   2562   1.1      ober 	led.which = which;
   2563   1.1      ober 	led.unit = htole32(100000);	/* on/off in unit of 100ms */
   2564   1.1      ober 	led.off = off;
   2565   1.1      ober 	led.on = on;
   2566   1.1      ober 
   2567   1.1      ober 	(void)iwn_cmd(sc, IWN_CMD_SET_LED, &led, sizeof led, 1);
   2568   1.1      ober }
   2569   1.1      ober 
   2570   1.1      ober /*
   2571   1.1      ober  * Set the critical temperature at which the firmware will automatically stop
   2572   1.1      ober  * the radio transmitter.
   2573   1.1      ober  */
   2574   1.1      ober static int
   2575   1.1      ober iwn_set_critical_temp(struct iwn_softc *sc)
   2576   1.1      ober {
   2577   1.1      ober 	struct iwn_ucode_info *uc = &sc->ucode_info;
   2578   1.1      ober 	struct iwn_critical_temp crit;
   2579   1.1      ober 	uint32_t r1, r2, r3, temp;
   2580   1.1      ober 
   2581   1.1      ober 	IWN_WRITE(sc, IWN_UCODE_CLR, IWN_CTEMP_STOP_RF);
   2582   1.1      ober 
   2583   1.1      ober 	r1 = le32toh(uc->temp[0].chan20MHz);
   2584   1.1      ober 	r2 = le32toh(uc->temp[1].chan20MHz);
   2585   1.1      ober 	r3 = le32toh(uc->temp[2].chan20MHz);
   2586   1.1      ober 	/* inverse function of iwn_get_temperature() */
   2587   1.1      ober 
   2588   1.1      ober 	temp = r2 + ((IWN_CTOK(110) * (r3 - r1)) / 259);
   2589   1.1      ober 
   2590   1.1      ober 	memset(&crit, 0, sizeof crit);
   2591   1.1      ober 	crit.tempR = htole32(temp);
   2592   1.1      ober 	DPRINTF(("setting critical temperature to %u\n", temp));
   2593   1.1      ober 	return iwn_cmd(sc, IWN_CMD_SET_CRITICAL_TEMP, &crit, sizeof crit, 0);
   2594   1.1      ober }
   2595   1.1      ober 
   2596   1.1      ober static void
   2597   1.1      ober iwn_enable_tsf(struct iwn_softc *sc, struct ieee80211_node *ni)
   2598   1.1      ober {
   2599   1.1      ober 	struct iwn_cmd_tsf tsf;
   2600   1.1      ober 	uint64_t val, mod;
   2601   1.1      ober 
   2602   1.1      ober 	memset(&tsf, 0, sizeof tsf);
   2603   1.1      ober 	memcpy(&tsf.tstamp, ni->ni_tstamp.data, 8);
   2604   1.1      ober 	tsf.bintval = htole16(ni->ni_intval);
   2605   1.1      ober 	tsf.lintval = htole16(10);
   2606   1.1      ober 
   2607   1.1      ober 	/* compute remaining time until next beacon */
   2608   1.1      ober 	val = (uint64_t)ni->ni_intval * 1024;	/* msecs -> usecs */
   2609   1.1      ober 	mod = le64toh(tsf.tstamp) % val;
   2610   1.1      ober 	tsf.binitval = htole32((uint32_t)(val - mod));
   2611   1.1      ober 
   2612   1.4     skrll 	DPRINTF(("TSF bintval=%u tstamp=%" PRIu64 ", init=%" PRIu64 "\n",
   2613   1.4     skrll 	    ni->ni_intval, le64toh(tsf.tstamp), val - mod));
   2614   1.1      ober 
   2615   1.1      ober 	if (iwn_cmd(sc, IWN_CMD_TSF, &tsf, sizeof tsf, 1) != 0)
   2616   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not enable TSF\n");
   2617   1.1      ober }
   2618   1.1      ober 
   2619   1.1      ober static void
   2620   1.1      ober iwn_power_calibration(struct iwn_softc *sc, int temp)
   2621   1.1      ober {
   2622   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2623   1.1      ober 
   2624   1.1      ober 	DPRINTF(("temperature %d->%d\n", sc->temp, temp));
   2625   1.1      ober 
   2626   1.1      ober 	/* adjust Tx power if need be (delta >= 3C) */
   2627   1.1      ober 	if (abs(temp - sc->temp) < 3)
   2628   1.1      ober 		return;
   2629   1.1      ober 
   2630   1.1      ober 	sc->temp = temp;
   2631   1.1      ober 
   2632   1.1      ober 	DPRINTF(("setting Tx power for channel %d\n",
   2633   1.2      ober 		ieee80211_chan2ieee(ic, ic->ic_bss->ni_chan)));
   2634   1.1      ober 	if (iwn_set_txpower(sc, ic->ic_bss->ni_chan, 1) != 0) {
   2635   1.1      ober 		/* just warn, too bad for the automatic calibration... */
   2636   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not adjust Tx power\n");
   2637   1.1      ober 	}
   2638   1.1      ober }
   2639   1.1      ober 
   2640   1.1      ober /*
   2641   1.1      ober  * Set Tx power for a given channel (each rate has its own power settings).
   2642   1.1      ober  * This function takes into account the regulatory information from EEPROM,
   2643   1.1      ober  * the current temperature and the current voltage.
   2644   1.1      ober  */
   2645   1.1      ober static int
   2646   1.1      ober iwn_set_txpower(struct iwn_softc *sc, struct ieee80211_channel *ch, int async)
   2647   1.1      ober {
   2648   1.1      ober /* fixed-point arithmetic division using a n-bit fractional part */
   2649   1.2      ober #define fdivround(a, b, n)						\
   2650   1.1      ober 	((((1 << n) * (a)) / (b) + (1 << n) / 2) / (1 << n))
   2651   1.1      ober /* linear interpolation */
   2652   1.2      ober #define interpolate(x, x1, y1, x2, y2, n)				\
   2653   1.1      ober 	((y1) + fdivround(((int)(x) - (x1)) * ((y2) - (y1)), (x2) - (x1), n))
   2654   1.1      ober 
   2655   1.1      ober 	static const int tdiv[IWN_NATTEN_GROUPS] = { 9, 8, 8, 8, 6 };
   2656   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   2657   1.1      ober 	struct iwn_ucode_info *uc = &sc->ucode_info;
   2658   1.1      ober 	struct iwn_cmd_txpower cmd;
   2659   1.1      ober 	struct iwn_eeprom_chan_samples *chans;
   2660   1.1      ober 	const uint8_t *rf_gain, *dsp_gain;
   2661   1.1      ober 	int32_t vdiff, tdiff;
   2662   1.1      ober 	int i, c, grp, maxpwr;
   2663   1.1      ober 	u_int chan;
   2664   1.1      ober 
   2665   1.1      ober 	/* get channel number */
   2666   1.1      ober 	chan = ieee80211_chan2ieee(ic, ch);
   2667   1.1      ober 
   2668   1.1      ober 	memset(&cmd, 0, sizeof cmd);
   2669   1.1      ober 	cmd.band = IEEE80211_IS_CHAN_5GHZ(ch) ? 0 : 1;
   2670   1.1      ober 	cmd.chan = chan;
   2671   1.1      ober 
   2672   1.1      ober 	if (IEEE80211_IS_CHAN_5GHZ(ch)) {
   2673  1.15  christos 		maxpwr	 = sc->maxpwr5GHz;
   2674  1.15  christos 		rf_gain	 = iwn_rf_gain_5ghz;
   2675   1.1      ober 		dsp_gain = iwn_dsp_gain_5ghz;
   2676   1.1      ober 	} else {
   2677  1.15  christos 		maxpwr	 = sc->maxpwr2GHz;
   2678  1.15  christos 		rf_gain	 = iwn_rf_gain_2ghz;
   2679   1.1      ober 		dsp_gain = iwn_dsp_gain_2ghz;
   2680   1.1      ober 	}
   2681   1.1      ober 
   2682   1.1      ober 	/* compute voltage compensation */
   2683   1.1      ober 	vdiff = ((int32_t)le32toh(uc->volt) - sc->eeprom_voltage) / 7;
   2684   1.1      ober 	if (vdiff > 0)
   2685   1.1      ober 		vdiff *= 2;
   2686   1.1      ober 	if (abs(vdiff) > 2)
   2687   1.1      ober 		vdiff = 0;
   2688   1.1      ober 	DPRINTF(("voltage compensation=%d (UCODE=%d, EEPROM=%d)\n",
   2689   1.2      ober 		vdiff, le32toh(uc->volt), sc->eeprom_voltage));
   2690   1.1      ober 
   2691   1.1      ober 	/* get channel's attenuation group */
   2692   1.1      ober 	if (chan <= 20)		/* 1-20 */
   2693   1.1      ober 		grp = 4;
   2694   1.1      ober 	else if (chan <= 43)	/* 34-43 */
   2695   1.1      ober 		grp = 0;
   2696   1.1      ober 	else if (chan <= 70)	/* 44-70 */
   2697   1.1      ober 		grp = 1;
   2698   1.1      ober 	else if (chan <= 124)	/* 71-124 */
   2699   1.1      ober 		grp = 2;
   2700   1.1      ober 	else			/* 125-200 */
   2701   1.1      ober 		grp = 3;
   2702   1.1      ober 	DPRINTF(("chan %d, attenuation group=%d\n", chan, grp));
   2703   1.1      ober 
   2704   1.1      ober 	/* get channel's sub-band */
   2705   1.1      ober 	for (i = 0; i < IWN_NBANDS; i++)
   2706   1.1      ober 		if (sc->bands[i].lo != 0 &&
   2707   1.1      ober 		    sc->bands[i].lo <= chan && chan <= sc->bands[i].hi)
   2708   1.1      ober 			break;
   2709   1.1      ober 	chans = sc->bands[i].chans;
   2710   1.1      ober 	DPRINTF(("chan %d sub-band=%d\n", chan, i));
   2711   1.1      ober 
   2712   1.1      ober 	for (c = 0; c < IWN_NTXCHAINS; c++) {
   2713   1.1      ober 		uint8_t power, gain, temp;
   2714   1.1      ober 		int maxchpwr, pwr, ridx, idx;
   2715   1.1      ober 
   2716   1.1      ober 		power = interpolate(chan,
   2717   1.1      ober 		    chans[0].num, chans[0].samples[c][1].power,
   2718   1.1      ober 		    chans[1].num, chans[1].samples[c][1].power, 1);
   2719   1.1      ober 		gain  = interpolate(chan,
   2720   1.1      ober 		    chans[0].num, chans[0].samples[c][1].gain,
   2721   1.1      ober 		    chans[1].num, chans[1].samples[c][1].gain, 1);
   2722   1.1      ober 		temp  = interpolate(chan,
   2723   1.1      ober 		    chans[0].num, chans[0].samples[c][1].temp,
   2724   1.1      ober 		    chans[1].num, chans[1].samples[c][1].temp, 1);
   2725   1.1      ober 		DPRINTF(("Tx chain %d: power=%d gain=%d temp=%d\n",
   2726   1.2      ober 			c, power, gain, temp));
   2727   1.1      ober 
   2728   1.1      ober 		/* compute temperature compensation */
   2729   1.1      ober 		tdiff = ((sc->temp - temp) * 2) / tdiv[grp];
   2730   1.1      ober 		DPRINTF(("temperature compensation=%d (current=%d, "
   2731   1.2      ober 			"EEPROM=%d)\n", tdiff, sc->temp, temp));
   2732   1.1      ober 
   2733   1.1      ober 		for (ridx = 0; ridx <= IWN_RIDX_MAX; ridx++) {
   2734   1.1      ober 			maxchpwr = sc->maxpwr[chan] * 2;
   2735   1.1      ober 			if ((ridx / 8) & 1) {
   2736   1.1      ober 				/* MIMO: decrease Tx power (-3dB) */
   2737   1.1      ober 				maxchpwr -= 6;
   2738   1.1      ober 			}
   2739   1.1      ober 
   2740   1.1      ober 			pwr = maxpwr - 10;
   2741   1.1      ober 
   2742   1.1      ober 			/* decrease power for highest OFDM rates */
   2743   1.1      ober 			if ((ridx % 8) == 5)		/* 48Mbit/s */
   2744   1.1      ober 				pwr -= 5;
   2745   1.1      ober 			else if ((ridx % 8) == 6)	/* 54Mbit/s */
   2746   1.1      ober 				pwr -= 7;
   2747   1.1      ober 			else if ((ridx % 8) == 7)	/* 60Mbit/s */
   2748   1.1      ober 				pwr -= 10;
   2749   1.1      ober 
   2750   1.1      ober 			if (pwr > maxchpwr)
   2751   1.1      ober 				pwr = maxchpwr;
   2752   1.1      ober 
   2753   1.1      ober 			idx = gain - (pwr - power) - tdiff - vdiff;
   2754   1.1      ober 			if ((ridx / 8) & 1)	/* MIMO */
   2755   1.1      ober 				idx += (int32_t)le32toh(uc->atten[grp][c]);
   2756   1.1      ober 
   2757   1.1      ober 			if (cmd.band == 0)
   2758   1.1      ober 				idx += 9;	/* 5GHz */
   2759   1.1      ober 			if (ridx == IWN_RIDX_MAX)
   2760   1.1      ober 				idx += 5;	/* CCK */
   2761   1.1      ober 
   2762   1.1      ober 			/* make sure idx stays in a valid range */
   2763   1.1      ober 			if (idx < 0)
   2764   1.1      ober 				idx = 0;
   2765   1.1      ober 			else if (idx > IWN_MAX_PWR_INDEX)
   2766   1.1      ober 				idx = IWN_MAX_PWR_INDEX;
   2767   1.1      ober 
   2768   1.1      ober 			DPRINTF(("Tx chain %d, rate idx %d: power=%d\n",
   2769   1.2      ober 				c, ridx, idx));
   2770   1.1      ober 			cmd.power[ridx].rf_gain[c] = rf_gain[idx];
   2771   1.1      ober 			cmd.power[ridx].dsp_gain[c] = dsp_gain[idx];
   2772   1.1      ober 		}
   2773   1.1      ober 	}
   2774   1.1      ober 
   2775   1.1      ober 	DPRINTF(("setting tx power for chan %d\n", chan));
   2776   1.1      ober 	return iwn_cmd(sc, IWN_CMD_TXPOWER, &cmd, sizeof cmd, async);
   2777   1.1      ober 
   2778   1.1      ober #undef interpolate
   2779   1.1      ober #undef fdivround
   2780   1.1      ober }
   2781   1.1      ober 
   2782   1.1      ober /*
   2783   1.1      ober  * Get the best (maximum) RSSI among Rx antennas (in dBm).
   2784   1.1      ober  */
   2785   1.1      ober static int
   2786   1.1      ober iwn_get_rssi(const struct iwn_rx_stat *stat)
   2787   1.1      ober {
   2788   1.1      ober 	uint8_t mask, agc;
   2789   1.1      ober 	int rssi;
   2790   1.1      ober 
   2791   1.1      ober 	mask = (le16toh(stat->antenna) >> 4) & 0x7;
   2792   1.1      ober 	agc  = (le16toh(stat->agc) >> 7) & 0x7f;
   2793   1.1      ober 
   2794   1.1      ober 	rssi = 0;
   2795   1.1      ober 	if (mask & (1 << 0))	/* Ant A */
   2796   1.1      ober 		rssi = max(rssi, stat->rssi[0]);
   2797   1.1      ober 	if (mask & (1 << 1))	/* Ant B */
   2798   1.1      ober 		rssi = max(rssi, stat->rssi[2]);
   2799   1.1      ober 	if (mask & (1 << 2))	/* Ant C */
   2800   1.1      ober 		rssi = max(rssi, stat->rssi[4]);
   2801   1.1      ober 
   2802   1.1      ober 	return rssi - agc - IWN_RSSI_TO_DBM;
   2803   1.1      ober }
   2804   1.1      ober 
   2805   1.1      ober /*
   2806   1.1      ober  * Get the average noise among Rx antennas (in dBm).
   2807   1.1      ober  */
   2808   1.1      ober static int
   2809   1.1      ober iwn_get_noise(const struct iwn_rx_general_stats *stats)
   2810   1.1      ober {
   2811   1.1      ober 	int i, total, nbant, noise;
   2812   1.1      ober 
   2813   1.1      ober 	total = nbant = 0;
   2814   1.1      ober 	for (i = 0; i < 3; i++) {
   2815   1.1      ober 		if ((noise = le32toh(stats->noise[i]) & 0xff) == 0)
   2816   1.1      ober 			continue;
   2817   1.1      ober 		total += noise;
   2818   1.1      ober 		nbant++;
   2819   1.1      ober 	}
   2820   1.1      ober 	/* there should be at least one antenna but check anyway */
   2821   1.1      ober 	return (nbant == 0) ? -127 : (total / nbant) - 107;
   2822   1.1      ober }
   2823   1.1      ober 
   2824   1.1      ober /*
   2825   1.1      ober  * Read temperature (in degC) from the on-board thermal sensor.
   2826   1.1      ober  */
   2827   1.1      ober static int
   2828   1.1      ober iwn_get_temperature(struct iwn_softc *sc)
   2829   1.1      ober {
   2830   1.1      ober 	struct iwn_ucode_info *uc = &sc->ucode_info;
   2831   1.1      ober 	int32_t r1, r2, r3, r4, temp;
   2832   1.1      ober 
   2833   1.1      ober 	r1 = le32toh(uc->temp[0].chan20MHz);
   2834   1.1      ober 	r2 = le32toh(uc->temp[1].chan20MHz);
   2835   1.1      ober 	r3 = le32toh(uc->temp[2].chan20MHz);
   2836   1.1      ober 	r4 = le32toh(sc->rawtemp);
   2837   1.1      ober 
   2838   1.1      ober 	if (r1 == r3)	/* prevents division by 0 (should not happen) */
   2839   1.1      ober 		return 0;
   2840   1.1      ober 
   2841   1.1      ober 	/* sign-extend 23-bit R4 value to 32-bit */
   2842   1.1      ober 	r4 = (r4 << 8) >> 8;
   2843   1.1      ober 	/* compute temperature */
   2844   1.1      ober 	temp = (259 * (r4 - r2)) / (r3 - r1);
   2845   1.1      ober 	temp = (temp * 97) / 100 + 8;
   2846   1.1      ober 
   2847   1.1      ober 	DPRINTF(("temperature %dK/%dC\n", temp, IWN_KTOC(temp)));
   2848   1.1      ober 	return IWN_KTOC(temp);
   2849   1.1      ober }
   2850   1.1      ober 
   2851   1.1      ober /*
   2852   1.1      ober  * Initialize sensitivity calibration state machine.
   2853   1.1      ober  */
   2854   1.1      ober static int
   2855   1.1      ober iwn_init_sensitivity(struct iwn_softc *sc)
   2856   1.1      ober {
   2857   1.1      ober 	struct iwn_calib_state *calib = &sc->calib;
   2858   1.1      ober 	struct iwn_phy_calib_cmd cmd;
   2859   1.1      ober 	int error;
   2860   1.1      ober 
   2861   1.1      ober 	/* reset calibration state */
   2862   1.1      ober 	memset(calib, 0, sizeof (*calib));
   2863   1.1      ober 	calib->state = IWN_CALIB_STATE_INIT;
   2864   1.1      ober 	calib->cck_state = IWN_CCK_STATE_HIFA;
   2865   1.1      ober 	/* initial values taken from the reference driver */
   2866  1.15  christos 	calib->corr_ofdm_x1	= 105;
   2867   1.1      ober 	calib->corr_ofdm_mrc_x1 = 220;
   2868  1.15  christos 	calib->corr_ofdm_x4	=  90;
   2869   1.1      ober 	calib->corr_ofdm_mrc_x4 = 170;
   2870  1.15  christos 	calib->corr_cck_x4	= 125;
   2871  1.15  christos 	calib->corr_cck_mrc_x4	= 200;
   2872  1.15  christos 	calib->energy_cck	= 100;
   2873   1.1      ober 
   2874   1.1      ober 	/* write initial sensitivity values */
   2875   1.1      ober 	if ((error = iwn_send_sensitivity(sc)) != 0)
   2876   1.1      ober 		return error;
   2877   1.1      ober 
   2878   1.1      ober 	memset(&cmd, 0, sizeof cmd);
   2879   1.1      ober 	cmd.code = IWN_SET_DIFF_GAIN;
   2880   1.1      ober 	/* differential gains initially set to 0 for all 3 antennas */
   2881   1.1      ober 	DPRINTF(("setting differential gains\n"));
   2882   1.1      ober 	return iwn_cmd(sc, IWN_PHY_CALIB, &cmd, sizeof cmd, 1);
   2883   1.1      ober }
   2884   1.1      ober 
   2885   1.1      ober /*
   2886   1.1      ober  * Collect noise and RSSI statistics for the first 20 beacons received
   2887   1.1      ober  * after association and use them to determine connected antennas and
   2888   1.1      ober  * set differential gains.
   2889   1.1      ober  */
   2890   1.1      ober static void
   2891   1.1      ober iwn_compute_differential_gain(struct iwn_softc *sc,
   2892   1.1      ober     const struct iwn_rx_general_stats *stats)
   2893   1.1      ober {
   2894   1.1      ober 	struct iwn_calib_state *calib = &sc->calib;
   2895   1.1      ober 	struct iwn_phy_calib_cmd cmd;
   2896   1.1      ober 	int i, val;
   2897   1.1      ober 
   2898   1.1      ober 	/* accumulate RSSI and noise for all 3 antennas */
   2899   1.1      ober 	for (i = 0; i < 3; i++) {
   2900   1.1      ober 		calib->rssi[i] += le32toh(stats->rssi[i]) & 0xff;
   2901   1.1      ober 		calib->noise[i] += le32toh(stats->noise[i]) & 0xff;
   2902   1.1      ober 	}
   2903   1.1      ober 
   2904   1.1      ober 	/* we update differential gain only once after 20 beacons */
   2905   1.1      ober 	if (++calib->nbeacons < 20)
   2906   1.1      ober 		return;
   2907   1.1      ober 
   2908   1.1      ober 	/* determine antenna with highest average RSSI */
   2909   1.1      ober 	val = max(calib->rssi[0], calib->rssi[1]);
   2910   1.1      ober 	val = max(calib->rssi[2], val);
   2911   1.1      ober 
   2912   1.1      ober 	/* determine which antennas are connected */
   2913   1.1      ober 	sc->antmsk = 0;
   2914   1.1      ober 	for (i = 0; i < 3; i++)
   2915   1.1      ober 		if (val - calib->rssi[i] <= 15 * 20)
   2916   1.1      ober 			sc->antmsk |= 1 << i;
   2917   1.1      ober 	/* if neither Ant A and Ant B are connected.. */
   2918   1.1      ober 	if ((sc->antmsk & (1 << 0 | 1 << 1)) == 0)
   2919   1.1      ober 		sc->antmsk |= 1 << 1;	/* ..mark Ant B as connected! */
   2920   1.1      ober 
   2921   1.1      ober 	/* get minimal noise among connected antennas */
   2922   1.1      ober 	val = INT_MAX;	/* ok, there's at least one */
   2923   1.1      ober 	for (i = 0; i < 3; i++)
   2924   1.1      ober 		if (sc->antmsk & (1 << i))
   2925   1.1      ober 			val = min(calib->noise[i], val);
   2926   1.1      ober 
   2927   1.1      ober 	memset(&cmd, 0, sizeof cmd);
   2928   1.1      ober 	cmd.code = IWN_SET_DIFF_GAIN;
   2929   1.1      ober 	/* set differential gains for connected antennas */
   2930   1.1      ober 	for (i = 0; i < 3; i++) {
   2931   1.1      ober 		if (sc->antmsk & (1 << i)) {
   2932   1.1      ober 			cmd.gain[i] = (calib->noise[i] - val) / 30;
   2933   1.1      ober 			/* limit differential gain to 3 */
   2934   1.1      ober 			cmd.gain[i] = min(cmd.gain[i], 3);
   2935   1.1      ober 			cmd.gain[i] |= IWN_GAIN_SET;
   2936   1.1      ober 		}
   2937   1.1      ober 	}
   2938   1.1      ober 	DPRINTF(("setting differential gains Ant A/B/C: %x/%x/%x (%x)\n",
   2939   1.2      ober 		cmd.gain[0], cmd.gain[1], cmd.gain[2], sc->antmsk));
   2940   1.1      ober 	if (iwn_cmd(sc, IWN_PHY_CALIB, &cmd, sizeof cmd, 1) == 0)
   2941   1.1      ober 		calib->state = IWN_CALIB_STATE_RUN;
   2942   1.1      ober }
   2943   1.1      ober 
   2944   1.1      ober /*
   2945   1.1      ober  * Tune RF Rx sensitivity based on the number of false alarms detected
   2946   1.1      ober  * during the last beacon period.
   2947   1.1      ober  */
   2948   1.1      ober static void
   2949   1.1      ober iwn_tune_sensitivity(struct iwn_softc *sc, const struct iwn_rx_stats *stats)
   2950   1.1      ober {
   2951   1.2      ober #define inc_clip(val, inc, max)						\
   2952   1.2      ober 	if ((val) < (max)) {						\
   2953   1.2      ober 		if ((val) < (max) - (inc))				\
   2954   1.2      ober 			(val) += (inc);					\
   2955   1.2      ober 		else							\
   2956   1.2      ober 			(val) = (max);					\
   2957   1.2      ober 		needs_update = 1;					\
   2958   1.2      ober 	}
   2959   1.2      ober #define dec_clip(val, dec, min)						\
   2960   1.2      ober 	if ((val) > (min)) {						\
   2961   1.2      ober 		if ((val) > (min) + (dec))				\
   2962   1.2      ober 			(val) -= (dec);					\
   2963   1.2      ober 		else							\
   2964   1.2      ober 			(val) = (min);					\
   2965   1.2      ober 		needs_update = 1;					\
   2966   1.1      ober 	}
   2967   1.1      ober 
   2968   1.1      ober 	struct iwn_calib_state *calib = &sc->calib;
   2969   1.1      ober 	uint32_t val, rxena, fa;
   2970   1.1      ober 	uint32_t energy[3], energy_min;
   2971   1.1      ober 	uint8_t noise[3], noise_ref;
   2972   1.1      ober 	int i, needs_update = 0;
   2973   1.1      ober 
   2974   1.1      ober 	/* check that we've been enabled long enough */
   2975   1.1      ober 	if ((rxena = le32toh(stats->general.load)) == 0)
   2976   1.1      ober 		return;
   2977   1.1      ober 
   2978   1.1      ober 	/* compute number of false alarms since last call for OFDM */
   2979   1.1      ober 	fa  = le32toh(stats->ofdm.bad_plcp) - calib->bad_plcp_ofdm;
   2980   1.1      ober 	fa += le32toh(stats->ofdm.fa) - calib->fa_ofdm;
   2981   1.1      ober 	fa *= 200 * 1024;	/* 200TU */
   2982   1.1      ober 
   2983   1.1      ober 	/* save counters values for next call */
   2984   1.1      ober 	calib->bad_plcp_ofdm = le32toh(stats->ofdm.bad_plcp);
   2985   1.1      ober 	calib->fa_ofdm = le32toh(stats->ofdm.fa);
   2986   1.1      ober 
   2987   1.1      ober 	if (fa > 50 * rxena) {
   2988   1.1      ober 		/* high false alarm count, decrease sensitivity */
   2989   1.1      ober 		DPRINTFN(2, ("OFDM high false alarm count: %u\n", fa));
   2990  1.15  christos 		inc_clip(calib->corr_ofdm_x1,	  1, 140);
   2991   1.1      ober 		inc_clip(calib->corr_ofdm_mrc_x1, 1, 270);
   2992  1.15  christos 		inc_clip(calib->corr_ofdm_x4,	  1, 120);
   2993   1.1      ober 		inc_clip(calib->corr_ofdm_mrc_x4, 1, 210);
   2994   1.1      ober 
   2995   1.1      ober 	} else if (fa < 5 * rxena) {
   2996   1.1      ober 		/* low false alarm count, increase sensitivity */
   2997   1.1      ober 		DPRINTFN(2, ("OFDM low false alarm count: %u\n", fa));
   2998  1.15  christos 		dec_clip(calib->corr_ofdm_x1,	  1, 105);
   2999   1.1      ober 		dec_clip(calib->corr_ofdm_mrc_x1, 1, 220);
   3000  1.15  christos 		dec_clip(calib->corr_ofdm_x4,	  1,  85);
   3001   1.1      ober 		dec_clip(calib->corr_ofdm_mrc_x4, 1, 170);
   3002   1.1      ober 	}
   3003   1.1      ober 
   3004   1.1      ober 	/* compute maximum noise among 3 antennas */
   3005   1.1      ober 	for (i = 0; i < 3; i++)
   3006   1.1      ober 		noise[i] = (le32toh(stats->general.noise[i]) >> 8) & 0xff;
   3007   1.1      ober 	val = max(noise[0], noise[1]);
   3008   1.1      ober 	val = max(noise[2], val);
   3009   1.1      ober 	/* insert it into our samples table */
   3010   1.1      ober 	calib->noise_samples[calib->cur_noise_sample] = val;
   3011   1.1      ober 	calib->cur_noise_sample = (calib->cur_noise_sample + 1) % 20;
   3012   1.1      ober 
   3013   1.1      ober 	/* compute maximum noise among last 20 samples */
   3014   1.1      ober 	noise_ref = calib->noise_samples[0];
   3015   1.1      ober 	for (i = 1; i < 20; i++)
   3016   1.1      ober 		noise_ref = max(noise_ref, calib->noise_samples[i]);
   3017   1.1      ober 
   3018   1.1      ober 	/* compute maximum energy among 3 antennas */
   3019   1.1      ober 	for (i = 0; i < 3; i++)
   3020   1.1      ober 		energy[i] = le32toh(stats->general.energy[i]);
   3021   1.1      ober 	val = min(energy[0], energy[1]);
   3022   1.1      ober 	val = min(energy[2], val);
   3023   1.1      ober 	/* insert it into our samples table */
   3024   1.1      ober 	calib->energy_samples[calib->cur_energy_sample] = val;
   3025   1.1      ober 	calib->cur_energy_sample = (calib->cur_energy_sample + 1) % 10;
   3026   1.1      ober 
   3027   1.1      ober 	/* compute minimum energy among last 10 samples */
   3028   1.1      ober 	energy_min = calib->energy_samples[0];
   3029   1.1      ober 	for (i = 1; i < 10; i++)
   3030   1.1      ober 		energy_min = max(energy_min, calib->energy_samples[i]);
   3031   1.1      ober 	energy_min += 6;
   3032   1.1      ober 
   3033   1.1      ober 	/* compute number of false alarms since last call for CCK */
   3034   1.1      ober 	fa  = le32toh(stats->cck.bad_plcp) - calib->bad_plcp_cck;
   3035   1.1      ober 	fa += le32toh(stats->cck.fa) - calib->fa_cck;
   3036   1.1      ober 	fa *= 200 * 1024;	/* 200TU */
   3037   1.1      ober 
   3038   1.1      ober 	/* save counters values for next call */
   3039   1.1      ober 	calib->bad_plcp_cck = le32toh(stats->cck.bad_plcp);
   3040   1.1      ober 	calib->fa_cck = le32toh(stats->cck.fa);
   3041   1.1      ober 
   3042   1.1      ober 	if (fa > 50 * rxena) {
   3043   1.1      ober 		/* high false alarm count, decrease sensitivity */
   3044   1.1      ober 		DPRINTFN(2, ("CCK high false alarm count: %u\n", fa));
   3045   1.1      ober 		calib->cck_state = IWN_CCK_STATE_HIFA;
   3046   1.1      ober 		calib->low_fa = 0;
   3047   1.1      ober 
   3048   1.1      ober 		if (calib->corr_cck_x4 > 160) {
   3049   1.1      ober 			calib->noise_ref = noise_ref;
   3050   1.1      ober 			if (calib->energy_cck > 2)
   3051   1.1      ober 				dec_clip(calib->energy_cck, 2, energy_min);
   3052   1.1      ober 		}
   3053   1.1      ober 		if (calib->corr_cck_x4 < 160) {
   3054   1.1      ober 			calib->corr_cck_x4 = 161;
   3055   1.1      ober 			needs_update = 1;
   3056   1.1      ober 		} else
   3057   1.1      ober 			inc_clip(calib->corr_cck_x4, 3, 200);
   3058   1.1      ober 
   3059   1.1      ober 		inc_clip(calib->corr_cck_mrc_x4, 3, 400);
   3060   1.1      ober 
   3061   1.1      ober 	} else if (fa < 5 * rxena) {
   3062   1.1      ober 		/* low false alarm count, increase sensitivity */
   3063   1.1      ober 		DPRINTFN(2, ("CCK low false alarm count: %u\n", fa));
   3064   1.1      ober 		calib->cck_state = IWN_CCK_STATE_LOFA;
   3065   1.1      ober 		calib->low_fa++;
   3066   1.1      ober 
   3067   1.1      ober 		if (calib->cck_state != 0 &&
   3068   1.1      ober 		    ((calib->noise_ref - noise_ref) > 2 ||
   3069   1.2      ober 			calib->low_fa > 100)) {
   3070  1.15  christos 			inc_clip(calib->energy_cck,	 2,  97);
   3071  1.15  christos 			dec_clip(calib->corr_cck_x4,	 3, 125);
   3072   1.1      ober 			dec_clip(calib->corr_cck_mrc_x4, 3, 200);
   3073   1.1      ober 		}
   3074   1.1      ober 	} else {
   3075   1.1      ober 		/* not worth to increase or decrease sensitivity */
   3076   1.1      ober 		DPRINTFN(2, ("CCK normal false alarm count: %u\n", fa));
   3077   1.1      ober 		calib->low_fa = 0;
   3078   1.1      ober 		calib->noise_ref = noise_ref;
   3079   1.1      ober 
   3080   1.1      ober 		if (calib->cck_state == IWN_CCK_STATE_HIFA) {
   3081   1.1      ober 			/* previous interval had many false alarms */
   3082   1.1      ober 			dec_clip(calib->energy_cck, 8, energy_min);
   3083   1.1      ober 		}
   3084   1.1      ober 		calib->cck_state = IWN_CCK_STATE_INIT;
   3085   1.1      ober 	}
   3086   1.1      ober 
   3087   1.1      ober 	if (needs_update)
   3088   1.1      ober 		(void)iwn_send_sensitivity(sc);
   3089   1.1      ober #undef dec_clip
   3090   1.1      ober #undef inc_clip
   3091   1.1      ober }
   3092   1.1      ober 
   3093   1.1      ober static int
   3094   1.1      ober iwn_send_sensitivity(struct iwn_softc *sc)
   3095   1.1      ober {
   3096   1.1      ober 	struct iwn_calib_state *calib = &sc->calib;
   3097   1.1      ober 	struct iwn_sensitivity_cmd cmd;
   3098   1.1      ober 
   3099   1.1      ober 	memset(&cmd, 0, sizeof cmd);
   3100   1.1      ober 	cmd.which = IWN_SENSITIVITY_WORKTBL;
   3101   1.1      ober 	/* OFDM modulation */
   3102   1.1      ober 	cmd.corr_ofdm_x1     = le16toh(calib->corr_ofdm_x1);
   3103   1.1      ober 	cmd.corr_ofdm_mrc_x1 = le16toh(calib->corr_ofdm_mrc_x1);
   3104   1.1      ober 	cmd.corr_ofdm_x4     = le16toh(calib->corr_ofdm_x4);
   3105   1.1      ober 	cmd.corr_ofdm_mrc_x4 = le16toh(calib->corr_ofdm_mrc_x4);
   3106  1.15  christos 	cmd.energy_ofdm	     = le16toh(100);
   3107   1.1      ober 	cmd.energy_ofdm_th   = le16toh(62);
   3108   1.1      ober 	/* CCK modulation */
   3109  1.15  christos 	cmd.corr_cck_x4	     = le16toh(calib->corr_cck_x4);
   3110   1.1      ober 	cmd.corr_cck_mrc_x4  = le16toh(calib->corr_cck_mrc_x4);
   3111  1.15  christos 	cmd.energy_cck	     = le16toh(calib->energy_cck);
   3112   1.1      ober 	/* Barker modulation: use default values */
   3113  1.15  christos 	cmd.corr_barker	     = le16toh(190);
   3114   1.1      ober 	cmd.corr_barker_mrc  = le16toh(390);
   3115   1.1      ober 
   3116   1.1      ober 	DPRINTFN(2, ("setting sensitivity\n"));
   3117   1.1      ober 	return iwn_cmd(sc, IWN_SENSITIVITY, &cmd, sizeof cmd, 1);
   3118   1.1      ober }
   3119   1.1      ober 
   3120   1.1      ober static int
   3121  1.11     blymn iwn_add_node(struct iwn_softc *sc, struct ieee80211_node *ni, bool broadcast,
   3122  1.11     blymn     bool async)
   3123  1.11     blymn {
   3124  1.11     blymn 	struct iwn_node_info node;
   3125  1.11     blymn 	int error;
   3126  1.11     blymn 
   3127  1.11     blymn 	error = 0;
   3128  1.11     blymn 
   3129  1.11     blymn 	memset(&node, 0, sizeof node);
   3130  1.11     blymn 	if (broadcast == true) {
   3131  1.11     blymn 		IEEE80211_ADDR_COPY(node.macaddr, etherbroadcastaddr);
   3132  1.11     blymn 		node.id = IWN_ID_BROADCAST;
   3133  1.11     blymn 		DPRINTF(("adding broadcast node\n"));
   3134  1.11     blymn 	} else {
   3135  1.11     blymn 		IEEE80211_ADDR_COPY(node.macaddr, ni->ni_macaddr);
   3136  1.11     blymn 		node.id = IWN_ID_BSS;
   3137  1.11     blymn 		node.htflags = htole32(3 << IWN_AMDPU_SIZE_FACTOR_SHIFT |
   3138  1.11     blymn 				       5 << IWN_AMDPU_DENSITY_SHIFT);
   3139  1.11     blymn 		DPRINTF(("adding BSS node\n"));
   3140  1.11     blymn 	}
   3141  1.11     blymn 
   3142  1.11     blymn 	error = iwn_cmd(sc, IWN_CMD_ADD_NODE, &node, sizeof node, async);
   3143  1.11     blymn 	if (error != 0) {
   3144  1.11     blymn 		aprint_error_dev(sc->sc_dev, "could not add %s node\n",
   3145  1.11     blymn 				 (broadcast == 1)? "broadcast" : "BSS");
   3146  1.11     blymn 		return error;
   3147  1.11     blymn 	}
   3148  1.11     blymn 	DPRINTF(("setting MRR for node %d\n", node.id));
   3149  1.11     blymn 	if ((error = iwn_setup_node_mrr(sc, node.id, async)) != 0) {
   3150  1.11     blymn 		aprint_error_dev(sc->sc_dev,
   3151  1.11     blymn 				 "could not setup MRR for %s node\n",
   3152  1.11     blymn 				 (broadcast == 1)? "broadcast" : "BSS");
   3153  1.11     blymn 		return error;
   3154  1.11     blymn 	}
   3155  1.11     blymn 
   3156  1.11     blymn 	return error;
   3157  1.11     blymn }
   3158  1.11     blymn 
   3159  1.11     blymn static int
   3160   1.1      ober iwn_auth(struct iwn_softc *sc)
   3161   1.1      ober {
   3162   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3163   1.1      ober 	struct ieee80211_node *ni = ic->ic_bss;
   3164   1.1      ober 	int error;
   3165   1.1      ober 
   3166   1.1      ober 	/* update adapter's configuration */
   3167   1.1      ober 	IEEE80211_ADDR_COPY(sc->config.bssid, ni->ni_bssid);
   3168   1.1      ober 	sc->config.chan = ieee80211_chan2ieee(ic, ni->ni_chan);
   3169   1.1      ober 	sc->config.flags = htole32(IWN_CONFIG_TSF);
   3170   1.1      ober 	if (IEEE80211_IS_CHAN_2GHZ(ni->ni_chan)) {
   3171   1.1      ober 		sc->config.flags |= htole32(IWN_CONFIG_AUTO |
   3172   1.1      ober 		    IWN_CONFIG_24GHZ);
   3173   1.1      ober 	}
   3174   1.1      ober 	switch (ic->ic_curmode) {
   3175   1.1      ober 	case IEEE80211_MODE_11A:
   3176   1.1      ober 		sc->config.cck_mask  = 0;
   3177   1.1      ober 		sc->config.ofdm_mask = 0x15;
   3178   1.1      ober 		break;
   3179   1.1      ober 	case IEEE80211_MODE_11B:
   3180   1.1      ober 		sc->config.cck_mask  = 0x03;
   3181   1.1      ober 		sc->config.ofdm_mask = 0;
   3182   1.1      ober 		break;
   3183   1.1      ober 	default:	/* assume 802.11b/g */
   3184   1.1      ober 		sc->config.cck_mask  = 0xf;
   3185   1.1      ober 		sc->config.ofdm_mask = 0x15;
   3186   1.1      ober 	}
   3187   1.1      ober 	DPRINTF(("config chan %d flags %x cck %x ofdm %x\n", sc->config.chan,
   3188   1.2      ober 		sc->config.flags, sc->config.cck_mask, sc->config.ofdm_mask));
   3189   1.1      ober 	error = iwn_cmd(sc, IWN_CMD_CONFIGURE, &sc->config,
   3190   1.1      ober 	    sizeof (struct iwn_config), 1);
   3191   1.1      ober 	if (error != 0) {
   3192   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not configure\n");
   3193   1.1      ober 		return error;
   3194   1.1      ober 	}
   3195   1.1      ober 
   3196   1.1      ober 	/* configuration has changed, set Tx power accordingly */
   3197   1.1      ober 	if ((error = iwn_set_txpower(sc, ni->ni_chan, 1)) != 0) {
   3198   1.8     blymn 		aprint_error_dev(sc->sc_dev, "could not set Tx power\n");
   3199   1.1      ober 		return error;
   3200   1.1      ober 	}
   3201   1.1      ober 
   3202   1.1      ober 	/*
   3203   1.1      ober 	 * Reconfiguring clears the adapter's nodes table so we must
   3204   1.1      ober 	 * add the broadcast node again.
   3205   1.1      ober 	 */
   3206  1.11     blymn 	if ((error = iwn_add_node(sc, ni, true, true)) != 0)
   3207  1.11     blymn 		return error;
   3208  1.11     blymn 
   3209  1.11     blymn 	/* add BSS node */
   3210  1.11     blymn 	if ((error = iwn_add_node(sc, ni, false, true)) != 0)
   3211   1.1      ober 		return error;
   3212  1.11     blymn 
   3213  1.11     blymn 	if (ic->ic_opmode == IEEE80211_M_STA) {
   3214  1.11     blymn 		/* fake a join to init the tx rate */
   3215  1.11     blymn 		iwn_newassoc(ni, 1);
   3216   1.1      ober 	}
   3217  1.11     blymn 
   3218  1.11     blymn 	if ((error = iwn_init_sensitivity(sc)) != 0) {
   3219  1.11     blymn 		aprint_error_dev(sc->sc_dev, "could not set sensitivity\n");
   3220   1.1      ober 		return error;
   3221   1.1      ober 	}
   3222   1.1      ober 
   3223  1.11     blymn 
   3224   1.1      ober 	return 0;
   3225   1.1      ober }
   3226   1.1      ober 
   3227   1.1      ober /*
   3228   1.1      ober  * Configure the adapter for associated state.
   3229   1.1      ober  */
   3230   1.1      ober static int
   3231   1.1      ober iwn_run(struct iwn_softc *sc)
   3232   1.1      ober {
   3233   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3234   1.1      ober 	struct ieee80211_node *ni = ic->ic_bss;
   3235   1.1      ober 	int error;
   3236   1.1      ober 
   3237   1.1      ober 	if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   3238   1.1      ober 		/* link LED blinks while monitoring */
   3239   1.1      ober 		iwn_set_led(sc, IWN_LED_LINK, 5, 5);
   3240   1.1      ober 		return 0;
   3241   1.1      ober 	}
   3242   1.1      ober 
   3243   1.1      ober 	iwn_enable_tsf(sc, ni);
   3244   1.1      ober 
   3245   1.1      ober 	/* update adapter's configuration */
   3246   1.1      ober 	sc->config.associd = htole16(ni->ni_associd & ~0xc000);
   3247   1.1      ober 	/* short preamble/slot time are negotiated when associating */
   3248   1.1      ober 	sc->config.flags &= ~htole32(IWN_CONFIG_SHPREAMBLE |
   3249   1.1      ober 	    IWN_CONFIG_SHSLOT);
   3250   1.1      ober 	if (ic->ic_flags & IEEE80211_F_SHSLOT)
   3251   1.1      ober 		sc->config.flags |= htole32(IWN_CONFIG_SHSLOT);
   3252   1.1      ober 	if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
   3253   1.1      ober 		sc->config.flags |= htole32(IWN_CONFIG_SHPREAMBLE);
   3254   1.1      ober 	sc->config.filter |= htole32(IWN_FILTER_BSS);
   3255   1.1      ober 
   3256   1.1      ober 	DPRINTF(("config chan %d flags %x\n", sc->config.chan,
   3257   1.2      ober 		sc->config.flags));
   3258   1.1      ober 	error = iwn_cmd(sc, IWN_CMD_CONFIGURE, &sc->config,
   3259   1.1      ober 	    sizeof (struct iwn_config), 1);
   3260   1.1      ober 	if (error != 0) {
   3261  1.11     blymn 		aprint_error_dev(sc->sc_dev,
   3262  1.11     blymn 			"could not update configuration\n");
   3263   1.1      ober 		return error;
   3264   1.1      ober 	}
   3265   1.1      ober 
   3266   1.1      ober 	/* configuration has changed, set Tx power accordingly */
   3267   1.1      ober 	if ((error = iwn_set_txpower(sc, ni->ni_chan, 1)) != 0) {
   3268   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not set Tx power\n");
   3269   1.1      ober 		return error;
   3270   1.1      ober 	}
   3271   1.1      ober 
   3272   1.1      ober 	/* add BSS node */
   3273  1.11     blymn 	iwn_add_node(sc, ni, false, true);
   3274   1.1      ober 
   3275   1.1      ober 	if (ic->ic_opmode == IEEE80211_M_STA) {
   3276   1.1      ober 		/* fake a join to init the tx rate */
   3277   1.2      ober 		iwn_newassoc(ni, 1);
   3278   1.1      ober 	}
   3279   1.1      ober 
   3280   1.1      ober 	if ((error = iwn_init_sensitivity(sc)) != 0) {
   3281   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not set sensitivity\n");
   3282   1.1      ober 		return error;
   3283   1.1      ober 	}
   3284   1.1      ober 
   3285   1.1      ober 	/* start periodic calibration timer */
   3286   1.8     blymn 	sc->calib.state = IWN_CALIB_STATE_ASSOC;
   3287   1.1      ober 	sc->calib_cnt = 0;
   3288   1.1      ober 	callout_schedule(&sc->calib_to, hz / 2);
   3289   1.1      ober 
   3290  1.11     blymn 	if (0 == 1) { /* XXX don't do the beacon - we get a firmware error
   3291  1.15  christos 			 XXX when we try. Something is wrong with the
   3292  1.15  christos 			 XXX setup of the frame. Just don't ever call
   3293  1.11     blymn 			 XXX the function but reference it to keep gcc happy
   3294  1.11     blymn 		      */
   3295  1.11     blymn 		/* now we are associated set up the beacon frame */
   3296  1.11     blymn 		if ((error = iwn_setup_beacon(sc, ni))) {
   3297  1.11     blymn 			aprint_error_dev(sc->sc_dev,
   3298  1.11     blymn 					 "could not setup beacon frame\n");
   3299  1.11     blymn 			return error;
   3300  1.11     blymn 		}
   3301  1.11     blymn 	}
   3302  1.11     blymn 
   3303  1.11     blymn 
   3304   1.1      ober 	/* link LED always on while associated */
   3305   1.1      ober 	iwn_set_led(sc, IWN_LED_LINK, 0, 1);
   3306   1.1      ober 
   3307   1.1      ober 	return 0;
   3308   1.1      ober }
   3309   1.1      ober 
   3310   1.1      ober /*
   3311  1.15  christos  * Send a scan request to the firmware. Since this command is huge, we map it
   3312   1.1      ober  * into a mbuf instead of using the pre-allocated set of commands.
   3313   1.1      ober  */
   3314   1.1      ober static int
   3315   1.1      ober iwn_scan(struct iwn_softc *sc, uint16_t flags)
   3316   1.1      ober {
   3317   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3318   1.1      ober 	struct iwn_tx_ring *ring = &sc->txq[4];
   3319   1.1      ober 	struct iwn_tx_desc *desc;
   3320   1.1      ober 	struct iwn_tx_data *data;
   3321   1.1      ober 	struct iwn_tx_cmd *cmd;
   3322   1.1      ober 	struct iwn_cmd_data *tx;
   3323   1.1      ober 	struct iwn_scan_hdr *hdr;
   3324   1.1      ober 	struct iwn_scan_essid *essid;
   3325   1.1      ober 	struct iwn_scan_chan *chan;
   3326   1.1      ober 	struct ieee80211_frame *wh;
   3327   1.1      ober 	struct ieee80211_rateset *rs;
   3328   1.1      ober 	struct ieee80211_channel *c;
   3329   1.1      ober 	enum ieee80211_phymode mode;
   3330   1.1      ober 	uint8_t *frm;
   3331   1.1      ober 	int pktlen, error, nrates;
   3332   1.1      ober 
   3333   1.1      ober 	desc = &ring->desc[ring->cur];
   3334   1.1      ober 	data = &ring->data[ring->cur];
   3335   1.1      ober 
   3336   1.1      ober 	MGETHDR(data->m, M_DONTWAIT, MT_DATA);
   3337   1.1      ober 	if (data->m == NULL) {
   3338   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not allocate mbuf for scan command\n");
   3339   1.1      ober 		return ENOMEM;
   3340   1.1      ober 	}
   3341   1.1      ober 	MCLGET(data->m, M_DONTWAIT);
   3342   1.1      ober 	if (!(data->m->m_flags & M_EXT)) {
   3343   1.1      ober 		m_freem(data->m);
   3344   1.1      ober 		data->m = NULL;
   3345   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not allocate mbuf for scan command\n");
   3346   1.1      ober 		return ENOMEM;
   3347   1.1      ober 	}
   3348   1.1      ober 
   3349   1.1      ober 	cmd = mtod(data->m, struct iwn_tx_cmd *);
   3350   1.1      ober 	cmd->code = IWN_CMD_SCAN;
   3351   1.1      ober 	cmd->flags = 0;
   3352   1.1      ober 	cmd->qid = ring->qid;
   3353   1.1      ober 	cmd->idx = ring->cur;
   3354   1.1      ober 
   3355   1.1      ober 	hdr = (struct iwn_scan_hdr *)cmd->data;
   3356   1.1      ober 	memset(hdr, 0, sizeof (struct iwn_scan_hdr));
   3357   1.1      ober 	/*
   3358   1.1      ober 	 * Move to the next channel if no packets are received within 5 msecs
   3359   1.1      ober 	 * after sending the probe request (this helps to reduce the duration
   3360   1.1      ober 	 * of active scans).
   3361   1.1      ober 	 */
   3362   1.1      ober 	hdr->quiet = htole16(5);	/* timeout in milliseconds */
   3363   1.1      ober 	hdr->plcp_threshold = htole16(1);	/* min # of packets */
   3364   1.1      ober 
   3365   1.1      ober 	/* select Ant B and Ant C for scanning */
   3366   1.1      ober 	hdr->rxchain = htole16(0x3e1 | 7 << IWN_RXCHAIN_ANTMSK_SHIFT);
   3367   1.1      ober 
   3368   1.1      ober 	tx = (struct iwn_cmd_data *)(hdr + 1);
   3369   1.1      ober 	memset(tx, 0, sizeof (struct iwn_cmd_data));
   3370   1.1      ober 	tx->flags = htole32(IWN_TX_AUTO_SEQ | 0x200); // XXX
   3371   1.1      ober 	tx->id = IWN_ID_BROADCAST;
   3372   1.1      ober 	tx->lifetime = htole32(IWN_LIFETIME_INFINITE);
   3373   1.1      ober 	tx->rflags = IWN_RFLAG_ANT_B;
   3374   1.1      ober 
   3375   1.1      ober 	if (flags & IEEE80211_CHAN_A) {
   3376   1.1      ober 		hdr->crc_threshold = htole16(1);
   3377   1.1      ober 		/* send probe requests at 6Mbps */
   3378   1.1      ober 		tx->rate = iwn_ridx_to_plcp[IWN_OFDM6];
   3379   1.1      ober 	} else {
   3380   1.1      ober 		hdr->flags = htole32(IWN_CONFIG_24GHZ | IWN_CONFIG_AUTO);
   3381   1.1      ober 		/* send probe requests at 1Mbps */
   3382   1.1      ober 		tx->rate = iwn_ridx_to_plcp[IWN_CCK1];
   3383   1.1      ober 		tx->rflags |= IWN_RFLAG_CCK;
   3384   1.1      ober 	}
   3385   1.1      ober 
   3386   1.1      ober 	essid = (struct iwn_scan_essid *)(tx + 1);
   3387   1.1      ober 	memset(essid, 0, 4 * sizeof (struct iwn_scan_essid));
   3388   1.1      ober 	essid[0].id  = IEEE80211_ELEMID_SSID;
   3389   1.1      ober 	essid[0].len = ic->ic_des_esslen;
   3390   1.1      ober 	memcpy(essid[0].data, ic->ic_des_essid, ic->ic_des_esslen);
   3391   1.1      ober 
   3392   1.1      ober 	/*
   3393  1.15  christos 	 * Build a probe request frame.	 Most of the following code is a
   3394   1.1      ober 	 * copy & paste of what is done in net80211.
   3395   1.1      ober 	 */
   3396   1.1      ober 	wh = (struct ieee80211_frame *)&essid[4];
   3397   1.1      ober 	wh->i_fc[0] = IEEE80211_FC0_VERSION_0 | IEEE80211_FC0_TYPE_MGT |
   3398   1.1      ober 	    IEEE80211_FC0_SUBTYPE_PROBE_REQ;
   3399   1.1      ober 	wh->i_fc[1] = IEEE80211_FC1_DIR_NODS;
   3400   1.1      ober 	IEEE80211_ADDR_COPY(wh->i_addr1, etherbroadcastaddr);
   3401   1.1      ober 	IEEE80211_ADDR_COPY(wh->i_addr2, ic->ic_myaddr);
   3402   1.1      ober 	IEEE80211_ADDR_COPY(wh->i_addr3, etherbroadcastaddr);
   3403   1.1      ober 	*(u_int16_t *)&wh->i_dur[0] = 0;	/* filled by h/w */
   3404   1.1      ober 	*(u_int16_t *)&wh->i_seq[0] = 0;	/* filled by h/w */
   3405   1.1      ober 
   3406   1.1      ober 	frm = (uint8_t *)(wh + 1);
   3407   1.1      ober 
   3408   1.1      ober 	/* add empty SSID IE (firmware generates it for directed scans) */
   3409   1.1      ober 	*frm++ = IEEE80211_ELEMID_SSID;
   3410   1.1      ober 	*frm++ = 0;
   3411   1.1      ober 
   3412   1.1      ober 	mode = ieee80211_chan2mode(ic, ic->ic_ibss_chan);
   3413   1.1      ober 	rs = &ic->ic_sup_rates[mode];
   3414   1.1      ober 
   3415   1.1      ober 	/* add supported rates IE */
   3416   1.1      ober 
   3417   1.1      ober 	*frm++ = IEEE80211_ELEMID_RATES;
   3418   1.1      ober 	nrates = rs->rs_nrates;
   3419   1.1      ober 	if (nrates > IEEE80211_RATE_SIZE)
   3420   1.1      ober 		nrates = IEEE80211_RATE_SIZE;
   3421   1.1      ober 	*frm++ = nrates;
   3422   1.1      ober 	memcpy(frm, rs->rs_rates, nrates);
   3423   1.1      ober 	frm += nrates;
   3424   1.1      ober 
   3425   1.1      ober 	/* add supported xrates IE */
   3426   1.1      ober 
   3427   1.1      ober 	if (rs->rs_nrates > IEEE80211_RATE_SIZE) {
   3428   1.1      ober 		nrates = rs->rs_nrates - IEEE80211_RATE_SIZE;
   3429   1.1      ober 		*frm++ = IEEE80211_ELEMID_XRATES;
   3430   1.1      ober 		*frm++ = nrates;
   3431   1.1      ober 		memcpy(frm, rs->rs_rates + IEEE80211_RATE_SIZE, nrates);
   3432   1.1      ober 		frm += nrates;
   3433   1.1      ober 	}
   3434   1.1      ober 
   3435   1.1      ober 	/* setup length of probe request */
   3436   1.1      ober 	tx->len = htole16(frm - (uint8_t *)wh);
   3437   1.1      ober 
   3438   1.1      ober 	chan = (struct iwn_scan_chan *)frm;
   3439  1.15  christos 	for (c	= &ic->ic_channels[1];
   3440   1.1      ober 	     c <= &ic->ic_channels[IEEE80211_CHAN_MAX]; c++) {
   3441   1.1      ober 		if ((c->ic_flags & flags) != flags)
   3442   1.1      ober 			continue;
   3443   1.1      ober 
   3444   1.1      ober 		chan->chan = ieee80211_chan2ieee(ic, c);
   3445   1.1      ober 		chan->flags = 0;
   3446   1.1      ober 		if (!(c->ic_flags & IEEE80211_CHAN_PASSIVE)) {
   3447   1.1      ober 			chan->flags |= IWN_CHAN_ACTIVE;
   3448   1.1      ober 			if (ic->ic_des_esslen != 0)
   3449   1.1      ober 				chan->flags |= IWN_CHAN_DIRECT;
   3450   1.1      ober 		}
   3451   1.1      ober 		chan->dsp_gain = 0x6e;
   3452   1.1      ober 		if (IEEE80211_IS_CHAN_5GHZ(c)) {
   3453   1.1      ober 			chan->rf_gain = 0x3b;
   3454   1.1      ober 			chan->active  = htole16(10);
   3455   1.1      ober 			chan->passive = htole16(110);
   3456   1.1      ober 		} else {
   3457   1.1      ober 			chan->rf_gain = 0x28;
   3458   1.1      ober 			chan->active  = htole16(20);
   3459   1.1      ober 			chan->passive = htole16(120);
   3460   1.1      ober 		}
   3461   1.1      ober 		hdr->nchan++;
   3462   1.1      ober 		chan++;
   3463   1.1      ober 
   3464   1.1      ober 		frm += sizeof (struct iwn_scan_chan);
   3465   1.1      ober 	}
   3466   1.1      ober 
   3467   1.1      ober 	hdr->len = htole16(frm - (uint8_t *)hdr);
   3468   1.1      ober 	pktlen = frm - (uint8_t *)cmd;
   3469   1.1      ober 
   3470   1.1      ober 	error = bus_dmamap_load(sc->sc_dmat, data->map, cmd, pktlen, NULL,
   3471   1.1      ober 	    BUS_DMA_NOWAIT);
   3472   1.1      ober 	if (error) {
   3473   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not map scan command\n");
   3474   1.1      ober 		m_freem(data->m);
   3475   1.1      ober 		data->m = NULL;
   3476   1.1      ober 		return error;
   3477   1.1      ober 	}
   3478   1.1      ober 
   3479   1.1      ober 	IWN_SET_DESC_NSEGS(desc, 1);
   3480   1.1      ober 	IWN_SET_DESC_SEG(desc, 0, data->map->dm_segs[0].ds_addr,
   3481   1.1      ober 	    data->map->dm_segs[0].ds_len);
   3482   1.1      ober 	sc->shared->len[ring->qid][ring->cur] = htole16(8);
   3483   1.1      ober 	if (ring->cur < IWN_TX_WINDOW) {
   3484   1.1      ober 		sc->shared->len[ring->qid][ring->cur + IWN_TX_RING_COUNT] =
   3485   1.1      ober 		    htole16(8);
   3486   1.1      ober 	}
   3487   1.1      ober 
   3488   1.1      ober 	/* kick cmd ring */
   3489   1.1      ober 	ring->cur = (ring->cur + 1) % IWN_TX_RING_COUNT;
   3490   1.1      ober 	IWN_WRITE(sc, IWN_TX_WIDX, ring->qid << 8 | ring->cur);
   3491   1.1      ober 
   3492   1.1      ober 	return 0;	/* will be notified async. of failure/success */
   3493   1.1      ober }
   3494   1.1      ober 
   3495   1.1      ober static int
   3496   1.1      ober iwn_config(struct iwn_softc *sc)
   3497   1.1      ober {
   3498   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3499   1.1      ober 	struct ifnet *ifp = ic->ic_ifp;
   3500   1.1      ober 	struct iwn_power power;
   3501   1.1      ober 	struct iwn_bluetooth bluetooth;
   3502   1.1      ober 	int error;
   3503   1.1      ober 
   3504   1.1      ober 	/* set power mode */
   3505   1.1      ober 	memset(&power, 0, sizeof power);
   3506   1.1      ober 	power.flags = htole16(IWN_POWER_CAM | 0x8);
   3507   1.1      ober 	DPRINTF(("setting power mode\n"));
   3508   1.1      ober 	error = iwn_cmd(sc, IWN_CMD_SET_POWER_MODE, &power, sizeof power, 0);
   3509   1.1      ober 	if (error != 0) {
   3510   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not set power mode\n");
   3511   1.1      ober 		return error;
   3512   1.1      ober 	}
   3513   1.1      ober 
   3514   1.1      ober 	/* configure bluetooth coexistence */
   3515   1.1      ober 	memset(&bluetooth, 0, sizeof bluetooth);
   3516   1.1      ober 	bluetooth.flags = 3;
   3517   1.1      ober 	bluetooth.lead = 0xaa;
   3518   1.1      ober 	bluetooth.kill = 1;
   3519   1.1      ober 	DPRINTF(("configuring bluetooth coexistence\n"));
   3520   1.1      ober 	error = iwn_cmd(sc, IWN_CMD_BLUETOOTH, &bluetooth, sizeof bluetooth,
   3521   1.1      ober 	    0);
   3522   1.1      ober 	if (error != 0) {
   3523   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not configure bluetooth coexistence\n");
   3524   1.1      ober 		return error;
   3525   1.1      ober 	}
   3526   1.1      ober 
   3527   1.1      ober 	/* configure adapter */
   3528   1.1      ober 	memset(&sc->config, 0, sizeof (struct iwn_config));
   3529   1.1      ober 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   3530   1.1      ober 	IEEE80211_ADDR_COPY(sc->config.myaddr, ic->ic_myaddr);
   3531   1.1      ober 	IEEE80211_ADDR_COPY(sc->config.wlap, ic->ic_myaddr);
   3532   1.1      ober 	/* set default channel */
   3533   1.1      ober 	sc->config.chan = ieee80211_chan2ieee(ic, ic->ic_ibss_chan);
   3534   1.1      ober 	sc->config.flags = htole32(IWN_CONFIG_TSF);
   3535   1.1      ober 	if (IEEE80211_IS_CHAN_2GHZ(ic->ic_ibss_chan)) {
   3536   1.1      ober 		sc->config.flags |= htole32(IWN_CONFIG_AUTO |
   3537   1.1      ober 		    IWN_CONFIG_24GHZ);
   3538   1.1      ober 	}
   3539   1.1      ober 	sc->config.filter = 0;
   3540   1.1      ober 	switch (ic->ic_opmode) {
   3541   1.1      ober 	case IEEE80211_M_STA:
   3542   1.1      ober 		sc->config.mode = IWN_MODE_STA;
   3543   1.1      ober 		sc->config.filter |= htole32(IWN_FILTER_MULTICAST);
   3544   1.1      ober 		break;
   3545   1.1      ober 	case IEEE80211_M_IBSS:
   3546   1.1      ober 	case IEEE80211_M_AHDEMO:
   3547   1.1      ober 		sc->config.mode = IWN_MODE_IBSS;
   3548   1.1      ober 		break;
   3549   1.1      ober 	case IEEE80211_M_HOSTAP:
   3550   1.1      ober 		sc->config.mode = IWN_MODE_HOSTAP;
   3551   1.1      ober 		break;
   3552   1.1      ober 	case IEEE80211_M_MONITOR:
   3553   1.1      ober 		sc->config.mode = IWN_MODE_MONITOR;
   3554   1.1      ober 		sc->config.filter |= htole32(IWN_FILTER_MULTICAST |
   3555   1.1      ober 		    IWN_FILTER_CTL | IWN_FILTER_PROMISC);
   3556   1.1      ober 		break;
   3557   1.1      ober 	}
   3558   1.1      ober 	sc->config.cck_mask  = 0x0f;	/* not yet negotiated */
   3559   1.1      ober 	sc->config.ofdm_mask = 0xff;	/* not yet negotiated */
   3560   1.1      ober 	sc->config.ht_single_mask = 0xff;
   3561   1.1      ober 	sc->config.ht_dual_mask = 0xff;
   3562   1.1      ober 	sc->config.rxchain = htole16(0x2800 | 7 << IWN_RXCHAIN_ANTMSK_SHIFT);
   3563   1.1      ober 	DPRINTF(("setting configuration\n"));
   3564   1.1      ober 	error = iwn_cmd(sc, IWN_CMD_CONFIGURE, &sc->config,
   3565   1.1      ober 	    sizeof (struct iwn_config), 0);
   3566   1.1      ober 	if (error != 0) {
   3567   1.1      ober 		aprint_error_dev(sc->sc_dev, "configure command failed\n");
   3568   1.1      ober 		return error;
   3569   1.1      ober 	}
   3570   1.1      ober 
   3571   1.1      ober 	/* configuration has changed, set Tx power accordingly */
   3572   1.1      ober 	if ((error = iwn_set_txpower(sc, ic->ic_ibss_chan, 0)) != 0) {
   3573   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not set Tx power\n");
   3574   1.1      ober 		return error;
   3575   1.1      ober 	}
   3576   1.1      ober 
   3577   1.1      ober 	/* add broadcast node */
   3578  1.11     blymn 	if ((error = iwn_add_node(sc, NULL, true, false)) != 0)
   3579   1.1      ober 		return error;
   3580   1.1      ober 
   3581   1.1      ober 	if ((error = iwn_set_critical_temp(sc)) != 0) {
   3582   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not set critical temperature\n");
   3583   1.1      ober 		return error;
   3584   1.1      ober 	}
   3585   1.1      ober 
   3586   1.1      ober 	return 0;
   3587   1.1      ober }
   3588   1.1      ober 
   3589   1.1      ober /*
   3590   1.1      ober  * Do post-alive initialization of the NIC (after firmware upload).
   3591   1.1      ober  */
   3592   1.1      ober static void
   3593   1.1      ober iwn_post_alive(struct iwn_softc *sc)
   3594   1.1      ober {
   3595   1.1      ober 	uint32_t base;
   3596   1.1      ober 	uint16_t offset;
   3597   1.1      ober 	int qid;
   3598   1.1      ober 
   3599   1.1      ober 	iwn_mem_lock(sc);
   3600   1.1      ober 
   3601   1.1      ober 	/* clear SRAM */
   3602   1.1      ober 	base = iwn_mem_read(sc, IWN_SRAM_BASE);
   3603   1.1      ober 	for (offset = 0x380; offset < 0x520; offset += 4) {
   3604   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WADDR, base + offset);
   3605   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WDATA, 0);
   3606   1.1      ober 	}
   3607   1.1      ober 
   3608   1.1      ober 	/* shared area is aligned on a 1K boundary */
   3609   1.1      ober 	iwn_mem_write(sc, IWN_SRAM_BASE, sc->shared_dma.paddr >> 10);
   3610   1.1      ober 	iwn_mem_write(sc, IWN_SELECT_QCHAIN, 0);
   3611   1.1      ober 
   3612   1.1      ober 	for (qid = 0; qid < IWN_NTXQUEUES; qid++) {
   3613   1.1      ober 		iwn_mem_write(sc, IWN_QUEUE_RIDX(qid), 0);
   3614   1.1      ober 		IWN_WRITE(sc, IWN_TX_WIDX, qid << 8 | 0);
   3615   1.1      ober 
   3616   1.1      ober 		/* set sched. window size */
   3617   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WADDR, base + IWN_QUEUE_OFFSET(qid));
   3618   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WDATA, 64);
   3619   1.1      ober 		/* set sched. frame limit */
   3620   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WADDR, base + IWN_QUEUE_OFFSET(qid) + 4);
   3621   1.1      ober 		IWN_WRITE(sc, IWN_MEM_WDATA, 64 << 16);
   3622   1.1      ober 	}
   3623   1.1      ober 
   3624   1.1      ober 	/* enable interrupts for all 16 queues */
   3625   1.1      ober 	iwn_mem_write(sc, IWN_QUEUE_INTR_MASK, 0xffff);
   3626   1.1      ober 
   3627   1.1      ober 	/* identify active Tx rings (0-7) */
   3628   1.1      ober 	iwn_mem_write(sc, IWN_TX_ACTIVE, 0xff);
   3629   1.1      ober 
   3630   1.1      ober 	/* mark Tx rings (4 EDCA + cmd + 2 HCCA) as active */
   3631   1.1      ober 	for (qid = 0; qid < 7; qid++) {
   3632   1.1      ober 		iwn_mem_write(sc, IWN_TXQ_STATUS(qid),
   3633   1.1      ober 		    IWN_TXQ_STATUS_ACTIVE | qid << 1);
   3634   1.1      ober 	}
   3635   1.1      ober 
   3636   1.1      ober 	iwn_mem_unlock(sc);
   3637   1.1      ober }
   3638   1.1      ober 
   3639   1.1      ober static void
   3640   1.1      ober iwn_stop_master(struct iwn_softc *sc)
   3641   1.1      ober {
   3642   1.1      ober 	uint32_t tmp;
   3643   1.1      ober 	int ntries;
   3644   1.1      ober 
   3645   1.1      ober 	tmp = IWN_READ(sc, IWN_RESET);
   3646   1.1      ober 	IWN_WRITE(sc, IWN_RESET, tmp | IWN_STOP_MASTER);
   3647   1.1      ober 
   3648   1.1      ober 	tmp = IWN_READ(sc, IWN_GPIO_CTL);
   3649   1.1      ober 	if ((tmp & IWN_GPIO_PWR_STATUS) == IWN_GPIO_PWR_SLEEP)
   3650  1.15  christos 		return; /* already asleep */
   3651   1.1      ober 
   3652   1.1      ober 	for (ntries = 0; ntries < 100; ntries++) {
   3653   1.1      ober 		if (IWN_READ(sc, IWN_RESET) & IWN_MASTER_DISABLED)
   3654   1.1      ober 			break;
   3655   1.1      ober 		DELAY(10);
   3656   1.1      ober 	}
   3657   1.1      ober 	if (ntries == 100) {
   3658   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout waiting for master\n");
   3659   1.1      ober 	}
   3660   1.1      ober }
   3661   1.1      ober 
   3662   1.1      ober static int
   3663   1.1      ober iwn_reset(struct iwn_softc *sc)
   3664   1.1      ober {
   3665   1.1      ober 	uint32_t tmp;
   3666   1.1      ober 	int ntries;
   3667   1.1      ober 
   3668   1.1      ober 	/* clear any pending interrupts */
   3669   1.1      ober 	IWN_WRITE(sc, IWN_INTR, 0xffffffff);
   3670   1.1      ober 
   3671   1.1      ober 	tmp = IWN_READ(sc, IWN_CHICKEN);
   3672   1.1      ober 	IWN_WRITE(sc, IWN_CHICKEN, tmp | IWN_CHICKEN_DISLOS);
   3673   1.1      ober 
   3674   1.1      ober 	tmp = IWN_READ(sc, IWN_GPIO_CTL);
   3675   1.1      ober 	IWN_WRITE(sc, IWN_GPIO_CTL, tmp | IWN_GPIO_INIT);
   3676   1.1      ober 
   3677   1.1      ober 	/* wait for clock stabilization */
   3678   1.1      ober 	for (ntries = 0; ntries < 1000; ntries++) {
   3679   1.1      ober 		if (IWN_READ(sc, IWN_GPIO_CTL) & IWN_GPIO_CLOCK)
   3680   1.1      ober 			break;
   3681   1.1      ober 		DELAY(10);
   3682   1.1      ober 	}
   3683   1.1      ober 	if (ntries == 1000) {
   3684   1.1      ober 		aprint_error_dev(sc->sc_dev, "timeout waiting for clock stabilization\n");
   3685   1.1      ober 		return ETIMEDOUT;
   3686   1.1      ober 	}
   3687   1.1      ober 	return 0;
   3688   1.1      ober }
   3689   1.1      ober 
   3690   1.1      ober static void
   3691   1.1      ober iwn_hw_config(struct iwn_softc *sc)
   3692   1.1      ober {
   3693   1.1      ober 	uint32_t tmp, hw;
   3694   1.1      ober 
   3695   1.1      ober 	/* enable interrupts mitigation */
   3696   1.1      ober 	IWN_WRITE(sc, IWN_INTR_MIT, 512 / 32);
   3697   1.1      ober 
   3698   1.1      ober 	/* voodoo from the reference driver */
   3699   1.1      ober 	tmp = pci_conf_read(sc->sc_pct, sc->sc_pcitag, PCI_CLASS_REG);
   3700   1.1      ober 	tmp = PCI_REVISION(tmp);
   3701   1.1      ober 	if ((tmp & 0x80) && (tmp & 0x7f) < 8) {
   3702   1.1      ober 		/* enable "no snoop" field */
   3703   1.1      ober 		tmp = pci_conf_read(sc->sc_pct, sc->sc_pcitag, 0xe8);
   3704   1.1      ober 		tmp &= ~IWN_DIS_NOSNOOP;
   3705   1.1      ober 		pci_conf_write(sc->sc_pct, sc->sc_pcitag, 0xe8, tmp);
   3706   1.1      ober 	}
   3707   1.1      ober 
   3708   1.1      ober 	/* disable L1 entry to work around a hardware bug */
   3709   1.1      ober 	tmp = pci_conf_read(sc->sc_pct, sc->sc_pcitag, 0xf0);
   3710   1.1      ober 	tmp &= ~IWN_ENA_L1;
   3711   1.1      ober 	pci_conf_write(sc->sc_pct, sc->sc_pcitag, 0xf0, tmp);
   3712   1.1      ober 
   3713   1.1      ober 	hw = IWN_READ(sc, IWN_HWCONFIG);
   3714   1.1      ober 	IWN_WRITE(sc, IWN_HWCONFIG, hw | 0x310);
   3715   1.1      ober 
   3716   1.1      ober 	iwn_mem_lock(sc);
   3717   1.1      ober 	tmp = iwn_mem_read(sc, IWN_MEM_POWER);
   3718   1.1      ober 	iwn_mem_write(sc, IWN_MEM_POWER, tmp | IWN_POWER_RESET);
   3719   1.1      ober 	DELAY(5);
   3720   1.1      ober 	tmp = iwn_mem_read(sc, IWN_MEM_POWER);
   3721   1.1      ober 	iwn_mem_write(sc, IWN_MEM_POWER, tmp & ~IWN_POWER_RESET);
   3722   1.1      ober 	iwn_mem_unlock(sc);
   3723   1.1      ober }
   3724   1.1      ober 
   3725   1.1      ober static int
   3726   1.1      ober iwn_init(struct ifnet *ifp)
   3727   1.1      ober {
   3728   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
   3729   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3730   1.1      ober 	uint32_t tmp;
   3731   1.1      ober 	int error, qid;
   3732   1.1      ober 
   3733   1.1      ober 	iwn_stop(ifp, 1);
   3734   1.1      ober 	if ((error = iwn_reset(sc)) != 0) {
   3735   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not reset adapter\n");
   3736   1.1      ober 		goto fail1;
   3737   1.1      ober 	}
   3738   1.1      ober 
   3739   1.1      ober 	iwn_mem_lock(sc);
   3740   1.1      ober 	iwn_mem_read(sc, IWN_CLOCK_CTL);
   3741   1.1      ober 	iwn_mem_write(sc, IWN_CLOCK_CTL, 0xa00);
   3742   1.1      ober 	iwn_mem_read(sc, IWN_CLOCK_CTL);
   3743   1.1      ober 	iwn_mem_unlock(sc);
   3744   1.1      ober 
   3745   1.1      ober 	DELAY(20);
   3746   1.1      ober 
   3747   1.1      ober 	iwn_mem_lock(sc);
   3748   1.1      ober 	tmp = iwn_mem_read(sc, IWN_MEM_PCIDEV);
   3749   1.1      ober 	iwn_mem_write(sc, IWN_MEM_PCIDEV, tmp | 0x800);
   3750   1.1      ober 	iwn_mem_unlock(sc);
   3751   1.1      ober 
   3752   1.1      ober 	iwn_mem_lock(sc);
   3753   1.1      ober 	tmp = iwn_mem_read(sc, IWN_MEM_POWER);
   3754   1.1      ober 	iwn_mem_write(sc, IWN_MEM_POWER, tmp & ~0x03000000);
   3755   1.1      ober 	iwn_mem_unlock(sc);
   3756   1.1      ober 
   3757   1.1      ober 	iwn_hw_config(sc);
   3758   1.1      ober 
   3759   1.1      ober 	/* init Rx ring */
   3760   1.1      ober 	iwn_mem_lock(sc);
   3761   1.1      ober 	IWN_WRITE(sc, IWN_RX_CONFIG, 0);
   3762   1.1      ober 	IWN_WRITE(sc, IWN_RX_WIDX, 0);
   3763   1.1      ober 	/* Rx ring is aligned on a 256-byte boundary */
   3764   1.1      ober 	IWN_WRITE(sc, IWN_RX_BASE, sc->rxq.desc_dma.paddr >> 8);
   3765   1.1      ober 	/* shared area is aligned on a 16-byte boundary */
   3766   1.1      ober 	IWN_WRITE(sc, IWN_RW_WIDX_PTR, (sc->shared_dma.paddr +
   3767   1.2      ober 		offsetof(struct iwn_shared, closed_count)) >> 4);
   3768   1.1      ober 	IWN_WRITE(sc, IWN_RX_CONFIG, 0x80601000);
   3769   1.1      ober 	iwn_mem_unlock(sc);
   3770   1.1      ober 
   3771   1.1      ober 	IWN_WRITE(sc, IWN_RX_WIDX, (IWN_RX_RING_COUNT - 1) & ~7);
   3772   1.1      ober 
   3773   1.1      ober 	iwn_mem_lock(sc);
   3774   1.1      ober 	iwn_mem_write(sc, IWN_TX_ACTIVE, 0);
   3775   1.1      ober 
   3776   1.1      ober 	/* set physical address of "keep warm" page */
   3777   1.1      ober 	IWN_WRITE(sc, IWN_KW_BASE, sc->kw_dma.paddr >> 4);
   3778   1.1      ober 
   3779   1.1      ober 	/* init Tx rings */
   3780   1.1      ober 	for (qid = 0; qid < IWN_NTXQUEUES; qid++) {
   3781   1.1      ober 		struct iwn_tx_ring *txq = &sc->txq[qid];
   3782   1.1      ober 		IWN_WRITE(sc, IWN_TX_BASE(qid), txq->desc_dma.paddr >> 8);
   3783   1.1      ober 		IWN_WRITE(sc, IWN_TX_CONFIG(qid), 0x80000008);
   3784   1.1      ober 	}
   3785   1.1      ober 	iwn_mem_unlock(sc);
   3786   1.1      ober 
   3787   1.1      ober 	/* clear "radio off" and "disable command" bits (reversed logic) */
   3788   1.1      ober 	IWN_WRITE(sc, IWN_UCODE_CLR, IWN_RADIO_OFF);
   3789   1.1      ober 	IWN_WRITE(sc, IWN_UCODE_CLR, IWN_DISABLE_CMD);
   3790   1.1      ober 
   3791   1.1      ober 	/* clear any pending interrupts */
   3792   1.1      ober 	IWN_WRITE(sc, IWN_INTR, 0xffffffff);
   3793   1.1      ober 	/* enable interrupts */
   3794   1.1      ober 	IWN_WRITE(sc, IWN_MASK, IWN_INTR_MASK);
   3795   1.1      ober 
   3796   1.1      ober 	/* not sure why/if this is necessary... */
   3797   1.1      ober 	IWN_WRITE(sc, IWN_UCODE_CLR, IWN_RADIO_OFF);
   3798   1.1      ober 	IWN_WRITE(sc, IWN_UCODE_CLR, IWN_RADIO_OFF);
   3799   1.1      ober 
   3800   1.1      ober 	/* check that the radio is not disabled by RF switch */
   3801   1.1      ober 	if (!(IWN_READ(sc, IWN_GPIO_CTL) & IWN_GPIO_RF_ENABLED)) {
   3802   1.1      ober 		aprint_error_dev(sc->sc_dev, "radio is disabled by hardware switch\n");
   3803   1.1      ober 		error = EBUSY;	/* XXX ;-) */
   3804   1.1      ober 		goto fail1;
   3805   1.1      ober 	}
   3806   1.1      ober 
   3807   1.1      ober 	if ((error = iwn_load_firmware(sc)) != 0) {
   3808   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not load firmware\n");
   3809   1.1      ober 		goto fail1;
   3810   1.1      ober 	}
   3811   1.1      ober 
   3812   1.1      ober 	/* firmware has notified us that it is alive.. */
   3813   1.1      ober 	iwn_post_alive(sc);	/* ..do post alive initialization */
   3814   1.1      ober 
   3815   1.1      ober 	sc->rawtemp = sc->ucode_info.temp[3].chan20MHz;
   3816   1.1      ober 	sc->temp = iwn_get_temperature(sc);
   3817   1.1      ober 	DPRINTF(("temperature=%d\n", sc->temp));
   3818   1.8     blymn 
   3819   1.1      ober 	if ((error = iwn_config(sc)) != 0) {
   3820   1.1      ober 		aprint_error_dev(sc->sc_dev, "could not configure device\n");
   3821   1.1      ober 		goto fail1;
   3822   1.1      ober 	}
   3823   1.1      ober 
   3824   1.1      ober 	DPRINTF(("iwn_config end\n"));
   3825   1.1      ober 
   3826   1.1      ober 	ifp->if_flags &= ~IFF_OACTIVE;
   3827   1.1      ober 	ifp->if_flags |= IFF_RUNNING;
   3828   1.1      ober 
   3829   1.1      ober 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   3830  1.13  christos 		if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   3831   1.1      ober 			ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   3832   1.1      ober 	}
   3833   1.1      ober 	else
   3834   1.1      ober 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   3835   1.1      ober 
   3836   1.1      ober 	DPRINTF(("iwn_init ok\n"));
   3837   1.1      ober 	return 0;
   3838   1.1      ober 
   3839   1.8     blymn fail1:
   3840   1.1      ober 	DPRINTF(("iwn_init error\n"));
   3841   1.1      ober 	iwn_stop(ifp, 1);
   3842   1.1      ober 	return error;
   3843   1.1      ober }
   3844   1.1      ober 
   3845   1.1      ober static void
   3846   1.1      ober iwn_stop(struct ifnet *ifp, int disable)
   3847   1.1      ober {
   3848   1.1      ober 	struct iwn_softc *sc = ifp->if_softc;
   3849   1.1      ober 	struct ieee80211com *ic = &sc->sc_ic;
   3850   1.1      ober 	uint32_t tmp;
   3851   1.1      ober 	int i;
   3852   1.1      ober 
   3853   1.1      ober 	ifp->if_timer = sc->sc_tx_timer = 0;
   3854   1.1      ober 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   3855   1.1      ober 
   3856   1.1      ober 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   3857   1.1      ober 
   3858   1.1      ober 	IWN_WRITE(sc, IWN_RESET, IWN_NEVO_RESET);
   3859   1.1      ober 
   3860   1.1      ober 	/* disable interrupts */
   3861   1.1      ober 	IWN_WRITE(sc, IWN_MASK, 0);
   3862   1.1      ober 	IWN_WRITE(sc, IWN_INTR, 0xffffffff);
   3863   1.1      ober 	IWN_WRITE(sc, IWN_INTR_STATUS, 0xffffffff);
   3864   1.1      ober 
   3865   1.1      ober 	/* make sure we no longer hold the memory lock */
   3866   1.1      ober 	iwn_mem_unlock(sc);
   3867   1.1      ober 
   3868   1.1      ober 	/* reset all Tx rings */
   3869   1.1      ober 	for (i = 0; i < IWN_NTXQUEUES; i++)
   3870   1.1      ober 		iwn_reset_tx_ring(sc, &sc->txq[i]);
   3871   1.1      ober 
   3872   1.1      ober 	/* reset Rx ring */
   3873   1.1      ober 	iwn_reset_rx_ring(sc, &sc->rxq);
   3874   1.1      ober 
   3875   1.1      ober 	iwn_mem_lock(sc);
   3876   1.1      ober 	iwn_mem_write(sc, IWN_MEM_CLOCK2, 0x200);
   3877   1.1      ober 	iwn_mem_unlock(sc);
   3878   1.1      ober 
   3879   1.1      ober 	DELAY(5);
   3880   1.1      ober 
   3881   1.1      ober 	iwn_stop_master(sc);
   3882   1.1      ober 	tmp = IWN_READ(sc, IWN_RESET);
   3883   1.1      ober 	IWN_WRITE(sc, IWN_RESET, tmp | IWN_SW_RESET);
   3884   1.1      ober }
   3885   1.1      ober 
   3886   1.1      ober static bool
   3887   1.7      taca iwn_resume(device_t dv PMF_FN_ARGS)
   3888   1.1      ober {
   3889   1.1      ober 	struct iwn_softc *sc = device_private(dv);
   3890   1.1      ober 
   3891   1.1      ober 	(void)iwn_reset(sc);
   3892   1.1      ober 
   3893   1.1      ober 	return true;
   3894   1.1      ober }
   3895