if_ixl.c revision 1.33 1 1.33 yamaguch /* $NetBSD: if_ixl.c,v 1.33 2020/01/31 02:25:06 yamaguchi Exp $ */
2 1.1 yamaguch
3 1.1 yamaguch /*
4 1.1 yamaguch * Copyright (c) 2013-2015, Intel Corporation
5 1.1 yamaguch * All rights reserved.
6 1.1 yamaguch
7 1.1 yamaguch * Redistribution and use in source and binary forms, with or without
8 1.1 yamaguch * modification, are permitted provided that the following conditions are met:
9 1.1 yamaguch *
10 1.1 yamaguch * 1. Redistributions of source code must retain the above copyright notice,
11 1.1 yamaguch * this list of conditions and the following disclaimer.
12 1.1 yamaguch *
13 1.1 yamaguch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 yamaguch * notice, this list of conditions and the following disclaimer in the
15 1.1 yamaguch * documentation and/or other materials provided with the distribution.
16 1.1 yamaguch *
17 1.1 yamaguch * 3. Neither the name of the Intel Corporation nor the names of its
18 1.1 yamaguch * contributors may be used to endorse or promote products derived from
19 1.1 yamaguch * this software without specific prior written permission.
20 1.1 yamaguch *
21 1.1 yamaguch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22 1.1 yamaguch * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.1 yamaguch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 yamaguch * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
25 1.1 yamaguch * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 yamaguch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 yamaguch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 yamaguch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 yamaguch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 yamaguch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 yamaguch * POSSIBILITY OF SUCH DAMAGE.
32 1.1 yamaguch */
33 1.1 yamaguch
34 1.1 yamaguch /*
35 1.1 yamaguch * Copyright (c) 2016,2017 David Gwynne <dlg (at) openbsd.org>
36 1.1 yamaguch *
37 1.1 yamaguch * Permission to use, copy, modify, and distribute this software for any
38 1.1 yamaguch * purpose with or without fee is hereby granted, provided that the above
39 1.1 yamaguch * copyright notice and this permission notice appear in all copies.
40 1.1 yamaguch *
41 1.1 yamaguch * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
42 1.1 yamaguch * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
43 1.1 yamaguch * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
44 1.1 yamaguch * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
45 1.1 yamaguch * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
46 1.1 yamaguch * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
47 1.1 yamaguch * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
48 1.1 yamaguch */
49 1.1 yamaguch
50 1.1 yamaguch /*
51 1.1 yamaguch * Copyright (c) 2019 Internet Initiative Japan, Inc.
52 1.1 yamaguch * All rights reserved.
53 1.1 yamaguch *
54 1.1 yamaguch * Redistribution and use in source and binary forms, with or without
55 1.1 yamaguch * modification, are permitted provided that the following conditions
56 1.1 yamaguch * are met:
57 1.1 yamaguch * 1. Redistributions of source code must retain the above copyright
58 1.1 yamaguch * notice, this list of conditions and the following disclaimer.
59 1.1 yamaguch * 2. Redistributions in binary form must reproduce the above copyright
60 1.1 yamaguch * notice, this list of conditions and the following disclaimer in the
61 1.1 yamaguch * documentation and/or other materials provided with the distribution.
62 1.1 yamaguch *
63 1.1 yamaguch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
64 1.1 yamaguch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
65 1.1 yamaguch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
66 1.1 yamaguch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
67 1.1 yamaguch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
68 1.1 yamaguch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
69 1.1 yamaguch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
70 1.1 yamaguch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
71 1.1 yamaguch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
72 1.1 yamaguch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
73 1.1 yamaguch * POSSIBILITY OF SUCH DAMAGE.
74 1.1 yamaguch */
75 1.1 yamaguch
76 1.1 yamaguch #include <sys/cdefs.h>
77 1.1 yamaguch
78 1.1 yamaguch #ifdef _KERNEL_OPT
79 1.1 yamaguch #include "opt_net_mpsafe.h"
80 1.21 yamaguch #include "opt_if_ixl.h"
81 1.1 yamaguch #endif
82 1.1 yamaguch
83 1.1 yamaguch #include <sys/param.h>
84 1.1 yamaguch #include <sys/types.h>
85 1.1 yamaguch
86 1.1 yamaguch #include <sys/cpu.h>
87 1.1 yamaguch #include <sys/device.h>
88 1.1 yamaguch #include <sys/evcnt.h>
89 1.1 yamaguch #include <sys/interrupt.h>
90 1.1 yamaguch #include <sys/kmem.h>
91 1.1 yamaguch #include <sys/malloc.h>
92 1.1 yamaguch #include <sys/module.h>
93 1.1 yamaguch #include <sys/mutex.h>
94 1.1 yamaguch #include <sys/pcq.h>
95 1.1 yamaguch #include <sys/syslog.h>
96 1.1 yamaguch #include <sys/workqueue.h>
97 1.1 yamaguch
98 1.1 yamaguch #include <sys/bus.h>
99 1.1 yamaguch
100 1.1 yamaguch #include <net/bpf.h>
101 1.1 yamaguch #include <net/if.h>
102 1.1 yamaguch #include <net/if_dl.h>
103 1.1 yamaguch #include <net/if_media.h>
104 1.1 yamaguch #include <net/if_ether.h>
105 1.1 yamaguch #include <net/rss_config.h>
106 1.1 yamaguch
107 1.28 yamaguch #include <netinet/tcp.h> /* for struct tcphdr */
108 1.28 yamaguch #include <netinet/udp.h> /* for struct udphdr */
109 1.28 yamaguch
110 1.1 yamaguch #include <dev/pci/pcivar.h>
111 1.1 yamaguch #include <dev/pci/pcidevs.h>
112 1.1 yamaguch
113 1.1 yamaguch #include <dev/pci/if_ixlreg.h>
114 1.1 yamaguch #include <dev/pci/if_ixlvar.h>
115 1.1 yamaguch
116 1.19 yamaguch #include <prop/proplib.h>
117 1.19 yamaguch
118 1.1 yamaguch struct ixl_softc; /* defined */
119 1.1 yamaguch
120 1.1 yamaguch #define I40E_PF_RESET_WAIT_COUNT 200
121 1.1 yamaguch #define I40E_AQ_LARGE_BUF 512
122 1.1 yamaguch
123 1.1 yamaguch /* bitfields for Tx queue mapping in QTX_CTL */
124 1.1 yamaguch #define I40E_QTX_CTL_VF_QUEUE 0x0
125 1.1 yamaguch #define I40E_QTX_CTL_VM_QUEUE 0x1
126 1.1 yamaguch #define I40E_QTX_CTL_PF_QUEUE 0x2
127 1.1 yamaguch
128 1.1 yamaguch #define I40E_QUEUE_TYPE_EOL 0x7ff
129 1.1 yamaguch #define I40E_INTR_NOTX_QUEUE 0
130 1.1 yamaguch
131 1.1 yamaguch #define I40E_QUEUE_TYPE_RX 0x0
132 1.1 yamaguch #define I40E_QUEUE_TYPE_TX 0x1
133 1.1 yamaguch #define I40E_QUEUE_TYPE_PE_CEQ 0x2
134 1.1 yamaguch #define I40E_QUEUE_TYPE_UNKNOWN 0x3
135 1.1 yamaguch
136 1.1 yamaguch #define I40E_ITR_INDEX_RX 0x0
137 1.1 yamaguch #define I40E_ITR_INDEX_TX 0x1
138 1.1 yamaguch #define I40E_ITR_INDEX_OTHER 0x2
139 1.1 yamaguch #define I40E_ITR_INDEX_NONE 0x3
140 1.1 yamaguch
141 1.1 yamaguch #define I40E_INTR_NOTX_QUEUE 0
142 1.1 yamaguch #define I40E_INTR_NOTX_INTR 0
143 1.1 yamaguch #define I40E_INTR_NOTX_RX_QUEUE 0
144 1.1 yamaguch #define I40E_INTR_NOTX_TX_QUEUE 1
145 1.1 yamaguch #define I40E_INTR_NOTX_RX_MASK I40E_PFINT_ICR0_QUEUE_0_MASK
146 1.1 yamaguch #define I40E_INTR_NOTX_TX_MASK I40E_PFINT_ICR0_QUEUE_1_MASK
147 1.1 yamaguch
148 1.1 yamaguch #define BIT_ULL(a) (1ULL << (a))
149 1.1 yamaguch #define IXL_RSS_HENA_DEFAULT_BASE \
150 1.1 yamaguch (BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
151 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
152 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
153 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
154 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
155 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
156 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
157 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
158 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
159 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
160 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
161 1.1 yamaguch #define IXL_RSS_HENA_DEFAULT_XL710 IXL_RSS_HENA_DEFAULT_BASE
162 1.1 yamaguch #define IXL_RSS_HENA_DEFAULT_X722 (IXL_RSS_HENA_DEFAULT_XL710 | \
163 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
164 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
165 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
166 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP) | \
167 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
168 1.1 yamaguch BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK))
169 1.1 yamaguch #define I40E_HASH_LUT_SIZE_128 0
170 1.1 yamaguch #define IXL_RSS_KEY_SIZE_REG 13
171 1.1 yamaguch
172 1.1 yamaguch #define IXL_ICR0_CRIT_ERR_MASK \
173 1.1 yamaguch (I40E_PFINT_ICR0_PCI_EXCEPTION_MASK | \
174 1.1 yamaguch I40E_PFINT_ICR0_ECC_ERR_MASK | \
175 1.1 yamaguch I40E_PFINT_ICR0_PE_CRITERR_MASK)
176 1.1 yamaguch
177 1.1 yamaguch #define IXL_TX_PKT_DESCS 8
178 1.29 yamaguch #define IXL_TX_PKT_MAXSIZE (MCLBYTES * IXL_TX_PKT_DESCS)
179 1.1 yamaguch #define IXL_TX_QUEUE_ALIGN 128
180 1.1 yamaguch #define IXL_RX_QUEUE_ALIGN 128
181 1.1 yamaguch
182 1.29 yamaguch #define IXL_MCLBYTES (MCLBYTES - ETHER_ALIGN)
183 1.29 yamaguch #define IXL_MTU_ETHERLEN ETHER_HDR_LEN \
184 1.29 yamaguch + ETHER_CRC_LEN
185 1.29 yamaguch #if 0
186 1.29 yamaguch #define IXL_MAX_MTU (9728 - IXL_MTU_ETHERLEN)
187 1.29 yamaguch #else
188 1.29 yamaguch /* (dbuff * 5) - ETHER_HDR_LEN - ETHER_CRC_LEN */
189 1.29 yamaguch #define IXL_MAX_MTU (9600 - IXL_MTU_ETHERLEN)
190 1.29 yamaguch #endif
191 1.29 yamaguch #define IXL_MIN_MTU (ETHER_MIN_LEN - ETHER_CRC_LEN)
192 1.1 yamaguch
193 1.1 yamaguch #define IXL_PCIREG PCI_MAPREG_START
194 1.1 yamaguch
195 1.1 yamaguch #define IXL_ITR0 0x0
196 1.1 yamaguch #define IXL_ITR1 0x1
197 1.1 yamaguch #define IXL_ITR2 0x2
198 1.1 yamaguch #define IXL_NOITR 0x3
199 1.1 yamaguch
200 1.1 yamaguch #define IXL_AQ_NUM 256
201 1.1 yamaguch #define IXL_AQ_MASK (IXL_AQ_NUM - 1)
202 1.1 yamaguch #define IXL_AQ_ALIGN 64 /* lol */
203 1.1 yamaguch #define IXL_AQ_BUFLEN 4096
204 1.1 yamaguch
205 1.1 yamaguch #define IXL_HMC_ROUNDUP 512
206 1.1 yamaguch #define IXL_HMC_PGSIZE 4096
207 1.1 yamaguch #define IXL_HMC_DVASZ sizeof(uint64_t)
208 1.1 yamaguch #define IXL_HMC_PGS (IXL_HMC_PGSIZE / IXL_HMC_DVASZ)
209 1.1 yamaguch #define IXL_HMC_L2SZ (IXL_HMC_PGSIZE * IXL_HMC_PGS)
210 1.1 yamaguch #define IXL_HMC_PDVALID 1ULL
211 1.1 yamaguch
212 1.1 yamaguch #define IXL_ATQ_EXEC_TIMEOUT (10 * hz)
213 1.1 yamaguch
214 1.26 yamaguch #define IXL_SRRD_SRCTL_ATTEMPTS 100000
215 1.26 yamaguch
216 1.1 yamaguch struct ixl_aq_regs {
217 1.1 yamaguch bus_size_t atq_tail;
218 1.1 yamaguch bus_size_t atq_head;
219 1.1 yamaguch bus_size_t atq_len;
220 1.1 yamaguch bus_size_t atq_bal;
221 1.1 yamaguch bus_size_t atq_bah;
222 1.1 yamaguch
223 1.1 yamaguch bus_size_t arq_tail;
224 1.1 yamaguch bus_size_t arq_head;
225 1.1 yamaguch bus_size_t arq_len;
226 1.1 yamaguch bus_size_t arq_bal;
227 1.1 yamaguch bus_size_t arq_bah;
228 1.1 yamaguch
229 1.1 yamaguch uint32_t atq_len_enable;
230 1.1 yamaguch uint32_t atq_tail_mask;
231 1.1 yamaguch uint32_t atq_head_mask;
232 1.1 yamaguch
233 1.1 yamaguch uint32_t arq_len_enable;
234 1.1 yamaguch uint32_t arq_tail_mask;
235 1.1 yamaguch uint32_t arq_head_mask;
236 1.1 yamaguch };
237 1.1 yamaguch
238 1.1 yamaguch struct ixl_phy_type {
239 1.1 yamaguch uint64_t phy_type;
240 1.1 yamaguch uint64_t ifm_type;
241 1.1 yamaguch };
242 1.1 yamaguch
243 1.1 yamaguch struct ixl_speed_type {
244 1.1 yamaguch uint8_t dev_speed;
245 1.1 yamaguch uint64_t net_speed;
246 1.1 yamaguch };
247 1.1 yamaguch
248 1.1 yamaguch struct ixl_aq_buf {
249 1.1 yamaguch SIMPLEQ_ENTRY(ixl_aq_buf)
250 1.1 yamaguch aqb_entry;
251 1.1 yamaguch void *aqb_data;
252 1.1 yamaguch bus_dmamap_t aqb_map;
253 1.1 yamaguch bus_dma_segment_t aqb_seg;
254 1.1 yamaguch size_t aqb_size;
255 1.1 yamaguch int aqb_nsegs;
256 1.1 yamaguch };
257 1.1 yamaguch SIMPLEQ_HEAD(ixl_aq_bufs, ixl_aq_buf);
258 1.1 yamaguch
259 1.1 yamaguch struct ixl_dmamem {
260 1.1 yamaguch bus_dmamap_t ixm_map;
261 1.1 yamaguch bus_dma_segment_t ixm_seg;
262 1.1 yamaguch int ixm_nsegs;
263 1.1 yamaguch size_t ixm_size;
264 1.1 yamaguch void *ixm_kva;
265 1.1 yamaguch };
266 1.1 yamaguch
267 1.1 yamaguch #define IXL_DMA_MAP(_ixm) ((_ixm)->ixm_map)
268 1.1 yamaguch #define IXL_DMA_DVA(_ixm) ((_ixm)->ixm_map->dm_segs[0].ds_addr)
269 1.1 yamaguch #define IXL_DMA_KVA(_ixm) ((void *)(_ixm)->ixm_kva)
270 1.1 yamaguch #define IXL_DMA_LEN(_ixm) ((_ixm)->ixm_size)
271 1.1 yamaguch
272 1.1 yamaguch struct ixl_hmc_entry {
273 1.1 yamaguch uint64_t hmc_base;
274 1.1 yamaguch uint32_t hmc_count;
275 1.1 yamaguch uint64_t hmc_size;
276 1.1 yamaguch };
277 1.1 yamaguch
278 1.1 yamaguch enum ixl_hmc_types {
279 1.1 yamaguch IXL_HMC_LAN_TX = 0,
280 1.1 yamaguch IXL_HMC_LAN_RX,
281 1.1 yamaguch IXL_HMC_FCOE_CTX,
282 1.1 yamaguch IXL_HMC_FCOE_FILTER,
283 1.1 yamaguch IXL_HMC_COUNT
284 1.1 yamaguch };
285 1.1 yamaguch
286 1.1 yamaguch struct ixl_hmc_pack {
287 1.1 yamaguch uint16_t offset;
288 1.1 yamaguch uint16_t width;
289 1.1 yamaguch uint16_t lsb;
290 1.1 yamaguch };
291 1.1 yamaguch
292 1.1 yamaguch /*
293 1.1 yamaguch * these hmc objects have weird sizes and alignments, so these are abstract
294 1.1 yamaguch * representations of them that are nice for c to populate.
295 1.1 yamaguch *
296 1.1 yamaguch * the packing code relies on little-endian values being stored in the fields,
297 1.1 yamaguch * no high bits in the fields being set, and the fields must be packed in the
298 1.1 yamaguch * same order as they are in the ctx structure.
299 1.1 yamaguch */
300 1.1 yamaguch
301 1.1 yamaguch struct ixl_hmc_rxq {
302 1.1 yamaguch uint16_t head;
303 1.1 yamaguch uint8_t cpuid;
304 1.1 yamaguch uint64_t base;
305 1.1 yamaguch #define IXL_HMC_RXQ_BASE_UNIT 128
306 1.1 yamaguch uint16_t qlen;
307 1.1 yamaguch uint16_t dbuff;
308 1.1 yamaguch #define IXL_HMC_RXQ_DBUFF_UNIT 128
309 1.1 yamaguch uint8_t hbuff;
310 1.1 yamaguch #define IXL_HMC_RXQ_HBUFF_UNIT 64
311 1.1 yamaguch uint8_t dtype;
312 1.1 yamaguch #define IXL_HMC_RXQ_DTYPE_NOSPLIT 0x0
313 1.1 yamaguch #define IXL_HMC_RXQ_DTYPE_HSPLIT 0x1
314 1.1 yamaguch #define IXL_HMC_RXQ_DTYPE_SPLIT_ALWAYS 0x2
315 1.1 yamaguch uint8_t dsize;
316 1.1 yamaguch #define IXL_HMC_RXQ_DSIZE_16 0
317 1.1 yamaguch #define IXL_HMC_RXQ_DSIZE_32 1
318 1.1 yamaguch uint8_t crcstrip;
319 1.1 yamaguch uint8_t fc_ena;
320 1.1 yamaguch uint8_t l2sel;
321 1.1 yamaguch uint8_t hsplit_0;
322 1.1 yamaguch uint8_t hsplit_1;
323 1.1 yamaguch uint8_t showiv;
324 1.1 yamaguch uint16_t rxmax;
325 1.1 yamaguch uint8_t tphrdesc_ena;
326 1.1 yamaguch uint8_t tphwdesc_ena;
327 1.1 yamaguch uint8_t tphdata_ena;
328 1.1 yamaguch uint8_t tphhead_ena;
329 1.1 yamaguch uint8_t lrxqthresh;
330 1.1 yamaguch uint8_t prefena;
331 1.1 yamaguch };
332 1.1 yamaguch
333 1.1 yamaguch static const struct ixl_hmc_pack ixl_hmc_pack_rxq[] = {
334 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, head), 13, 0 },
335 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, cpuid), 8, 13 },
336 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, base), 57, 32 },
337 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, qlen), 13, 89 },
338 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, dbuff), 7, 102 },
339 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, hbuff), 5, 109 },
340 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, dtype), 2, 114 },
341 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, dsize), 1, 116 },
342 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, crcstrip), 1, 117 },
343 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, fc_ena), 1, 118 },
344 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, l2sel), 1, 119 },
345 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, hsplit_0), 4, 120 },
346 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, hsplit_1), 2, 124 },
347 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, showiv), 1, 127 },
348 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, rxmax), 14, 174 },
349 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, tphrdesc_ena), 1, 193 },
350 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, tphwdesc_ena), 1, 194 },
351 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, tphdata_ena), 1, 195 },
352 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, tphhead_ena), 1, 196 },
353 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, lrxqthresh), 3, 198 },
354 1.1 yamaguch { offsetof(struct ixl_hmc_rxq, prefena), 1, 201 },
355 1.1 yamaguch };
356 1.1 yamaguch
357 1.1 yamaguch #define IXL_HMC_RXQ_MINSIZE (201 + 1)
358 1.1 yamaguch
359 1.1 yamaguch struct ixl_hmc_txq {
360 1.1 yamaguch uint16_t head;
361 1.1 yamaguch uint8_t new_context;
362 1.1 yamaguch uint64_t base;
363 1.1 yamaguch #define IXL_HMC_TXQ_BASE_UNIT 128
364 1.1 yamaguch uint8_t fc_ena;
365 1.1 yamaguch uint8_t timesync_ena;
366 1.1 yamaguch uint8_t fd_ena;
367 1.1 yamaguch uint8_t alt_vlan_ena;
368 1.1 yamaguch uint16_t thead_wb;
369 1.1 yamaguch uint8_t cpuid;
370 1.1 yamaguch uint8_t head_wb_ena;
371 1.1 yamaguch #define IXL_HMC_TXQ_DESC_WB 0
372 1.1 yamaguch #define IXL_HMC_TXQ_HEAD_WB 1
373 1.1 yamaguch uint16_t qlen;
374 1.1 yamaguch uint8_t tphrdesc_ena;
375 1.1 yamaguch uint8_t tphrpacket_ena;
376 1.1 yamaguch uint8_t tphwdesc_ena;
377 1.1 yamaguch uint64_t head_wb_addr;
378 1.1 yamaguch uint32_t crc;
379 1.1 yamaguch uint16_t rdylist;
380 1.1 yamaguch uint8_t rdylist_act;
381 1.1 yamaguch };
382 1.1 yamaguch
383 1.1 yamaguch static const struct ixl_hmc_pack ixl_hmc_pack_txq[] = {
384 1.1 yamaguch { offsetof(struct ixl_hmc_txq, head), 13, 0 },
385 1.1 yamaguch { offsetof(struct ixl_hmc_txq, new_context), 1, 30 },
386 1.1 yamaguch { offsetof(struct ixl_hmc_txq, base), 57, 32 },
387 1.1 yamaguch { offsetof(struct ixl_hmc_txq, fc_ena), 1, 89 },
388 1.1 yamaguch { offsetof(struct ixl_hmc_txq, timesync_ena), 1, 90 },
389 1.1 yamaguch { offsetof(struct ixl_hmc_txq, fd_ena), 1, 91 },
390 1.1 yamaguch { offsetof(struct ixl_hmc_txq, alt_vlan_ena), 1, 92 },
391 1.1 yamaguch { offsetof(struct ixl_hmc_txq, cpuid), 8, 96 },
392 1.1 yamaguch /* line 1 */
393 1.1 yamaguch { offsetof(struct ixl_hmc_txq, thead_wb), 13, 0 + 128 },
394 1.1 yamaguch { offsetof(struct ixl_hmc_txq, head_wb_ena), 1, 32 + 128 },
395 1.1 yamaguch { offsetof(struct ixl_hmc_txq, qlen), 13, 33 + 128 },
396 1.1 yamaguch { offsetof(struct ixl_hmc_txq, tphrdesc_ena), 1, 46 + 128 },
397 1.1 yamaguch { offsetof(struct ixl_hmc_txq, tphrpacket_ena), 1, 47 + 128 },
398 1.1 yamaguch { offsetof(struct ixl_hmc_txq, tphwdesc_ena), 1, 48 + 128 },
399 1.1 yamaguch { offsetof(struct ixl_hmc_txq, head_wb_addr), 64, 64 + 128 },
400 1.1 yamaguch /* line 7 */
401 1.1 yamaguch { offsetof(struct ixl_hmc_txq, crc), 32, 0 + (7*128) },
402 1.1 yamaguch { offsetof(struct ixl_hmc_txq, rdylist), 10, 84 + (7*128) },
403 1.1 yamaguch { offsetof(struct ixl_hmc_txq, rdylist_act), 1, 94 + (7*128) },
404 1.1 yamaguch };
405 1.1 yamaguch
406 1.1 yamaguch #define IXL_HMC_TXQ_MINSIZE (94 + (7*128) + 1)
407 1.1 yamaguch
408 1.1 yamaguch struct ixl_work {
409 1.1 yamaguch struct work ixw_cookie;
410 1.1 yamaguch void (*ixw_func)(void *);
411 1.1 yamaguch void *ixw_arg;
412 1.1 yamaguch unsigned int ixw_added;
413 1.1 yamaguch };
414 1.1 yamaguch #define IXL_WORKQUEUE_PRI PRI_SOFTNET
415 1.1 yamaguch
416 1.1 yamaguch struct ixl_tx_map {
417 1.1 yamaguch struct mbuf *txm_m;
418 1.1 yamaguch bus_dmamap_t txm_map;
419 1.1 yamaguch unsigned int txm_eop;
420 1.1 yamaguch };
421 1.1 yamaguch
422 1.1 yamaguch struct ixl_tx_ring {
423 1.1 yamaguch kmutex_t txr_lock;
424 1.1 yamaguch struct ixl_softc *txr_sc;
425 1.1 yamaguch
426 1.1 yamaguch unsigned int txr_prod;
427 1.1 yamaguch unsigned int txr_cons;
428 1.1 yamaguch
429 1.1 yamaguch struct ixl_tx_map *txr_maps;
430 1.1 yamaguch struct ixl_dmamem txr_mem;
431 1.1 yamaguch
432 1.1 yamaguch bus_size_t txr_tail;
433 1.1 yamaguch unsigned int txr_qid;
434 1.1 yamaguch pcq_t *txr_intrq;
435 1.1 yamaguch void *txr_si;
436 1.1 yamaguch
437 1.1 yamaguch uint64_t txr_oerrors; /* if_oerrors */
438 1.1 yamaguch uint64_t txr_opackets; /* if_opackets */
439 1.1 yamaguch uint64_t txr_obytes; /* if_obytes */
440 1.1 yamaguch uint64_t txr_omcasts; /* if_omcasts */
441 1.1 yamaguch
442 1.1 yamaguch struct evcnt txr_defragged;
443 1.1 yamaguch struct evcnt txr_defrag_failed;
444 1.1 yamaguch struct evcnt txr_pcqdrop;
445 1.1 yamaguch struct evcnt txr_transmitdef;
446 1.1 yamaguch struct evcnt txr_intr;
447 1.1 yamaguch struct evcnt txr_defer;
448 1.1 yamaguch };
449 1.1 yamaguch
450 1.1 yamaguch struct ixl_rx_map {
451 1.1 yamaguch struct mbuf *rxm_m;
452 1.1 yamaguch bus_dmamap_t rxm_map;
453 1.1 yamaguch };
454 1.1 yamaguch
455 1.1 yamaguch struct ixl_rx_ring {
456 1.1 yamaguch kmutex_t rxr_lock;
457 1.1 yamaguch
458 1.1 yamaguch unsigned int rxr_prod;
459 1.1 yamaguch unsigned int rxr_cons;
460 1.1 yamaguch
461 1.1 yamaguch struct ixl_rx_map *rxr_maps;
462 1.1 yamaguch struct ixl_dmamem rxr_mem;
463 1.1 yamaguch
464 1.1 yamaguch struct mbuf *rxr_m_head;
465 1.1 yamaguch struct mbuf **rxr_m_tail;
466 1.1 yamaguch
467 1.1 yamaguch bus_size_t rxr_tail;
468 1.1 yamaguch unsigned int rxr_qid;
469 1.1 yamaguch
470 1.1 yamaguch uint64_t rxr_ipackets; /* if_ipackets */
471 1.1 yamaguch uint64_t rxr_ibytes; /* if_ibytes */
472 1.1 yamaguch uint64_t rxr_iqdrops; /* iqdrops */
473 1.1 yamaguch uint64_t rxr_ierrors; /* if_ierrors */
474 1.1 yamaguch
475 1.1 yamaguch struct evcnt rxr_mgethdr_failed;
476 1.1 yamaguch struct evcnt rxr_mgetcl_failed;
477 1.1 yamaguch struct evcnt rxr_mbuf_load_failed;
478 1.1 yamaguch struct evcnt rxr_intr;
479 1.1 yamaguch struct evcnt rxr_defer;
480 1.1 yamaguch };
481 1.1 yamaguch
482 1.1 yamaguch struct ixl_queue_pair {
483 1.1 yamaguch struct ixl_softc *qp_sc;
484 1.1 yamaguch struct ixl_tx_ring *qp_txr;
485 1.1 yamaguch struct ixl_rx_ring *qp_rxr;
486 1.1 yamaguch
487 1.1 yamaguch char qp_name[16];
488 1.1 yamaguch
489 1.1 yamaguch void *qp_si;
490 1.1 yamaguch struct ixl_work qp_task;
491 1.1 yamaguch bool qp_workqueue;
492 1.1 yamaguch };
493 1.1 yamaguch
494 1.1 yamaguch struct ixl_atq {
495 1.1 yamaguch struct ixl_aq_desc iatq_desc;
496 1.4 yamaguch void (*iatq_fn)(struct ixl_softc *,
497 1.4 yamaguch const struct ixl_aq_desc *);
498 1.1 yamaguch };
499 1.1 yamaguch SIMPLEQ_HEAD(ixl_atq_list, ixl_atq);
500 1.1 yamaguch
501 1.1 yamaguch struct ixl_product {
502 1.1 yamaguch unsigned int vendor_id;
503 1.1 yamaguch unsigned int product_id;
504 1.1 yamaguch };
505 1.1 yamaguch
506 1.17 yamaguch struct ixl_stats_counters {
507 1.17 yamaguch bool isc_has_offset;
508 1.17 yamaguch struct evcnt isc_crc_errors;
509 1.17 yamaguch uint64_t isc_crc_errors_offset;
510 1.17 yamaguch struct evcnt isc_illegal_bytes;
511 1.17 yamaguch uint64_t isc_illegal_bytes_offset;
512 1.17 yamaguch struct evcnt isc_rx_bytes;
513 1.17 yamaguch uint64_t isc_rx_bytes_offset;
514 1.17 yamaguch struct evcnt isc_rx_discards;
515 1.17 yamaguch uint64_t isc_rx_discards_offset;
516 1.17 yamaguch struct evcnt isc_rx_unicast;
517 1.17 yamaguch uint64_t isc_rx_unicast_offset;
518 1.17 yamaguch struct evcnt isc_rx_multicast;
519 1.17 yamaguch uint64_t isc_rx_multicast_offset;
520 1.17 yamaguch struct evcnt isc_rx_broadcast;
521 1.17 yamaguch uint64_t isc_rx_broadcast_offset;
522 1.17 yamaguch struct evcnt isc_rx_size_64;
523 1.17 yamaguch uint64_t isc_rx_size_64_offset;
524 1.17 yamaguch struct evcnt isc_rx_size_127;
525 1.17 yamaguch uint64_t isc_rx_size_127_offset;
526 1.17 yamaguch struct evcnt isc_rx_size_255;
527 1.17 yamaguch uint64_t isc_rx_size_255_offset;
528 1.17 yamaguch struct evcnt isc_rx_size_511;
529 1.17 yamaguch uint64_t isc_rx_size_511_offset;
530 1.17 yamaguch struct evcnt isc_rx_size_1023;
531 1.17 yamaguch uint64_t isc_rx_size_1023_offset;
532 1.17 yamaguch struct evcnt isc_rx_size_1522;
533 1.17 yamaguch uint64_t isc_rx_size_1522_offset;
534 1.17 yamaguch struct evcnt isc_rx_size_big;
535 1.17 yamaguch uint64_t isc_rx_size_big_offset;
536 1.17 yamaguch struct evcnt isc_rx_undersize;
537 1.17 yamaguch uint64_t isc_rx_undersize_offset;
538 1.17 yamaguch struct evcnt isc_rx_oversize;
539 1.17 yamaguch uint64_t isc_rx_oversize_offset;
540 1.17 yamaguch struct evcnt isc_rx_fragments;
541 1.17 yamaguch uint64_t isc_rx_fragments_offset;
542 1.17 yamaguch struct evcnt isc_rx_jabber;
543 1.17 yamaguch uint64_t isc_rx_jabber_offset;
544 1.17 yamaguch struct evcnt isc_tx_bytes;
545 1.17 yamaguch uint64_t isc_tx_bytes_offset;
546 1.17 yamaguch struct evcnt isc_tx_dropped_link_down;
547 1.17 yamaguch uint64_t isc_tx_dropped_link_down_offset;
548 1.17 yamaguch struct evcnt isc_tx_unicast;
549 1.17 yamaguch uint64_t isc_tx_unicast_offset;
550 1.17 yamaguch struct evcnt isc_tx_multicast;
551 1.17 yamaguch uint64_t isc_tx_multicast_offset;
552 1.17 yamaguch struct evcnt isc_tx_broadcast;
553 1.17 yamaguch uint64_t isc_tx_broadcast_offset;
554 1.17 yamaguch struct evcnt isc_tx_size_64;
555 1.17 yamaguch uint64_t isc_tx_size_64_offset;
556 1.17 yamaguch struct evcnt isc_tx_size_127;
557 1.17 yamaguch uint64_t isc_tx_size_127_offset;
558 1.17 yamaguch struct evcnt isc_tx_size_255;
559 1.17 yamaguch uint64_t isc_tx_size_255_offset;
560 1.17 yamaguch struct evcnt isc_tx_size_511;
561 1.17 yamaguch uint64_t isc_tx_size_511_offset;
562 1.17 yamaguch struct evcnt isc_tx_size_1023;
563 1.17 yamaguch uint64_t isc_tx_size_1023_offset;
564 1.17 yamaguch struct evcnt isc_tx_size_1522;
565 1.17 yamaguch uint64_t isc_tx_size_1522_offset;
566 1.17 yamaguch struct evcnt isc_tx_size_big;
567 1.17 yamaguch uint64_t isc_tx_size_big_offset;
568 1.17 yamaguch struct evcnt isc_mac_local_faults;
569 1.17 yamaguch uint64_t isc_mac_local_faults_offset;
570 1.17 yamaguch struct evcnt isc_mac_remote_faults;
571 1.17 yamaguch uint64_t isc_mac_remote_faults_offset;
572 1.17 yamaguch struct evcnt isc_link_xon_rx;
573 1.17 yamaguch uint64_t isc_link_xon_rx_offset;
574 1.17 yamaguch struct evcnt isc_link_xon_tx;
575 1.17 yamaguch uint64_t isc_link_xon_tx_offset;
576 1.17 yamaguch struct evcnt isc_link_xoff_rx;
577 1.17 yamaguch uint64_t isc_link_xoff_rx_offset;
578 1.17 yamaguch struct evcnt isc_link_xoff_tx;
579 1.17 yamaguch uint64_t isc_link_xoff_tx_offset;
580 1.18 yamaguch struct evcnt isc_vsi_rx_discards;
581 1.18 yamaguch uint64_t isc_vsi_rx_discards_offset;
582 1.18 yamaguch struct evcnt isc_vsi_rx_bytes;
583 1.18 yamaguch uint64_t isc_vsi_rx_bytes_offset;
584 1.18 yamaguch struct evcnt isc_vsi_rx_unicast;
585 1.18 yamaguch uint64_t isc_vsi_rx_unicast_offset;
586 1.18 yamaguch struct evcnt isc_vsi_rx_multicast;
587 1.18 yamaguch uint64_t isc_vsi_rx_multicast_offset;
588 1.18 yamaguch struct evcnt isc_vsi_rx_broadcast;
589 1.18 yamaguch uint64_t isc_vsi_rx_broadcast_offset;
590 1.18 yamaguch struct evcnt isc_vsi_tx_errors;
591 1.18 yamaguch uint64_t isc_vsi_tx_errors_offset;
592 1.18 yamaguch struct evcnt isc_vsi_tx_bytes;
593 1.18 yamaguch uint64_t isc_vsi_tx_bytes_offset;
594 1.18 yamaguch struct evcnt isc_vsi_tx_unicast;
595 1.18 yamaguch uint64_t isc_vsi_tx_unicast_offset;
596 1.18 yamaguch struct evcnt isc_vsi_tx_multicast;
597 1.18 yamaguch uint64_t isc_vsi_tx_multicast_offset;
598 1.18 yamaguch struct evcnt isc_vsi_tx_broadcast;
599 1.18 yamaguch uint64_t isc_vsi_tx_broadcast_offset;
600 1.17 yamaguch };
601 1.17 yamaguch
602 1.1 yamaguch /*
603 1.1 yamaguch * Locking notes:
604 1.1 yamaguch * + a field in ixl_tx_ring is protected by txr_lock (a spin mutex), and
605 1.1 yamaguch * a field in ixl_rx_ring is protected by rxr_lock (a spin mutex).
606 1.1 yamaguch * - more than one lock of them cannot be held at once.
607 1.1 yamaguch * + a field named sc_atq_* in ixl_softc is protected by sc_atq_lock
608 1.1 yamaguch * (a spin mutex).
609 1.1 yamaguch * - the lock cannot held with txr_lock or rxr_lock.
610 1.1 yamaguch * + a field named sc_arq_* is not protected by any lock.
611 1.1 yamaguch * - operations for sc_arq_* is done in one context related to
612 1.1 yamaguch * sc_arq_task.
613 1.1 yamaguch * + other fields in ixl_softc is protected by sc_cfg_lock
614 1.1 yamaguch * (an adaptive mutex)
615 1.1 yamaguch * - It must be held before another lock is held, and It can be
616 1.1 yamaguch * released after the other lock is released.
617 1.1 yamaguch * */
618 1.1 yamaguch
619 1.1 yamaguch struct ixl_softc {
620 1.1 yamaguch device_t sc_dev;
621 1.1 yamaguch struct ethercom sc_ec;
622 1.1 yamaguch bool sc_attached;
623 1.1 yamaguch bool sc_dead;
624 1.17 yamaguch uint32_t sc_port;
625 1.1 yamaguch struct sysctllog *sc_sysctllog;
626 1.1 yamaguch struct workqueue *sc_workq;
627 1.1 yamaguch struct workqueue *sc_workq_txrx;
628 1.17 yamaguch int sc_stats_intval;
629 1.17 yamaguch callout_t sc_stats_callout;
630 1.17 yamaguch struct ixl_work sc_stats_task;
631 1.17 yamaguch struct ixl_stats_counters
632 1.17 yamaguch sc_stats_counters;
633 1.1 yamaguch uint8_t sc_enaddr[ETHER_ADDR_LEN];
634 1.1 yamaguch struct ifmedia sc_media;
635 1.1 yamaguch uint64_t sc_media_status;
636 1.1 yamaguch uint64_t sc_media_active;
637 1.31 yamaguch uint64_t sc_phy_types;
638 1.31 yamaguch uint8_t sc_phy_abilities;
639 1.31 yamaguch uint8_t sc_phy_linkspeed;
640 1.31 yamaguch uint8_t sc_phy_fec_cfg;
641 1.31 yamaguch uint16_t sc_eee_cap;
642 1.31 yamaguch uint32_t sc_eeer_val;
643 1.31 yamaguch uint8_t sc_d3_lpan;
644 1.1 yamaguch kmutex_t sc_cfg_lock;
645 1.1 yamaguch enum i40e_mac_type sc_mac_type;
646 1.1 yamaguch uint32_t sc_rss_table_size;
647 1.1 yamaguch uint32_t sc_rss_table_entry_width;
648 1.1 yamaguch bool sc_txrx_workqueue;
649 1.1 yamaguch u_int sc_tx_process_limit;
650 1.1 yamaguch u_int sc_rx_process_limit;
651 1.1 yamaguch u_int sc_tx_intr_process_limit;
652 1.1 yamaguch u_int sc_rx_intr_process_limit;
653 1.1 yamaguch
654 1.11 yamaguch int sc_cur_ec_capenable;
655 1.11 yamaguch
656 1.1 yamaguch struct pci_attach_args sc_pa;
657 1.1 yamaguch pci_intr_handle_t *sc_ihp;
658 1.1 yamaguch void **sc_ihs;
659 1.1 yamaguch unsigned int sc_nintrs;
660 1.1 yamaguch
661 1.1 yamaguch bus_dma_tag_t sc_dmat;
662 1.1 yamaguch bus_space_tag_t sc_memt;
663 1.1 yamaguch bus_space_handle_t sc_memh;
664 1.1 yamaguch bus_size_t sc_mems;
665 1.1 yamaguch
666 1.1 yamaguch uint8_t sc_pf_id;
667 1.1 yamaguch uint16_t sc_uplink_seid; /* le */
668 1.1 yamaguch uint16_t sc_downlink_seid; /* le */
669 1.1 yamaguch uint16_t sc_vsi_number; /* le */
670 1.18 yamaguch uint16_t sc_vsi_stat_counter_idx;
671 1.1 yamaguch uint16_t sc_seid;
672 1.1 yamaguch unsigned int sc_base_queue;
673 1.1 yamaguch
674 1.1 yamaguch pci_intr_type_t sc_intrtype;
675 1.1 yamaguch unsigned int sc_msix_vector_queue;
676 1.1 yamaguch
677 1.1 yamaguch struct ixl_dmamem sc_scratch;
678 1.26 yamaguch struct ixl_dmamem sc_aqbuf;
679 1.1 yamaguch
680 1.1 yamaguch const struct ixl_aq_regs *
681 1.1 yamaguch sc_aq_regs;
682 1.25 yamaguch uint32_t sc_aq_flags;
683 1.25 yamaguch #define IXL_SC_AQ_FLAG_RXCTL __BIT(0)
684 1.26 yamaguch #define IXL_SC_AQ_FLAG_NVMLOCK __BIT(1)
685 1.26 yamaguch #define IXL_SC_AQ_FLAG_NVMREAD __BIT(2)
686 1.1 yamaguch
687 1.1 yamaguch kmutex_t sc_atq_lock;
688 1.1 yamaguch kcondvar_t sc_atq_cv;
689 1.1 yamaguch struct ixl_dmamem sc_atq;
690 1.1 yamaguch unsigned int sc_atq_prod;
691 1.1 yamaguch unsigned int sc_atq_cons;
692 1.1 yamaguch
693 1.1 yamaguch struct ixl_dmamem sc_arq;
694 1.1 yamaguch struct ixl_work sc_arq_task;
695 1.1 yamaguch struct ixl_aq_bufs sc_arq_idle;
696 1.1 yamaguch struct ixl_aq_buf *sc_arq_live[IXL_AQ_NUM];
697 1.1 yamaguch unsigned int sc_arq_prod;
698 1.1 yamaguch unsigned int sc_arq_cons;
699 1.1 yamaguch
700 1.1 yamaguch struct ixl_work sc_link_state_task;
701 1.1 yamaguch struct ixl_atq sc_link_state_atq;
702 1.1 yamaguch
703 1.1 yamaguch struct ixl_dmamem sc_hmc_sd;
704 1.1 yamaguch struct ixl_dmamem sc_hmc_pd;
705 1.1 yamaguch struct ixl_hmc_entry sc_hmc_entries[IXL_HMC_COUNT];
706 1.1 yamaguch
707 1.1 yamaguch unsigned int sc_tx_ring_ndescs;
708 1.1 yamaguch unsigned int sc_rx_ring_ndescs;
709 1.1 yamaguch unsigned int sc_nqueue_pairs;
710 1.1 yamaguch unsigned int sc_nqueue_pairs_max;
711 1.1 yamaguch unsigned int sc_nqueue_pairs_device;
712 1.1 yamaguch struct ixl_queue_pair *sc_qps;
713 1.1 yamaguch
714 1.1 yamaguch struct evcnt sc_event_atq;
715 1.1 yamaguch struct evcnt sc_event_link;
716 1.1 yamaguch struct evcnt sc_event_ecc_err;
717 1.1 yamaguch struct evcnt sc_event_pci_exception;
718 1.1 yamaguch struct evcnt sc_event_crit_err;
719 1.1 yamaguch };
720 1.1 yamaguch
721 1.1 yamaguch #define IXL_TXRX_PROCESS_UNLIMIT UINT_MAX
722 1.1 yamaguch #define IXL_TX_PROCESS_LIMIT 256
723 1.1 yamaguch #define IXL_RX_PROCESS_LIMIT 256
724 1.1 yamaguch #define IXL_TX_INTR_PROCESS_LIMIT 256
725 1.1 yamaguch #define IXL_RX_INTR_PROCESS_LIMIT 0U
726 1.1 yamaguch
727 1.28 yamaguch #define IXL_IFCAP_RXCSUM (IFCAP_CSUM_IPv4_Rx | \
728 1.28 yamaguch IFCAP_CSUM_TCPv4_Rx | \
729 1.28 yamaguch IFCAP_CSUM_UDPv4_Rx | \
730 1.28 yamaguch IFCAP_CSUM_TCPv6_Rx | \
731 1.14 yamaguch IFCAP_CSUM_UDPv6_Rx)
732 1.28 yamaguch #define IXL_IFCAP_TXCSUM (IFCAP_CSUM_IPv4_Tx | \
733 1.28 yamaguch IFCAP_CSUM_TCPv4_Tx | \
734 1.28 yamaguch IFCAP_CSUM_UDPv4_Tx | \
735 1.28 yamaguch IFCAP_CSUM_TCPv6_Tx | \
736 1.28 yamaguch IFCAP_CSUM_UDPv6_Tx)
737 1.28 yamaguch #define IXL_CSUM_ALL_OFFLOAD (M_CSUM_IPv4 | \
738 1.28 yamaguch M_CSUM_TCPv4 | M_CSUM_TCPv6 | \
739 1.28 yamaguch M_CSUM_UDPv4 | M_CSUM_UDPv6)
740 1.14 yamaguch
741 1.1 yamaguch #define delaymsec(_x) DELAY(1000 * (_x))
742 1.1 yamaguch #ifdef IXL_DEBUG
743 1.13 yamaguch #define DDPRINTF(sc, fmt, args...) \
744 1.13 yamaguch do { \
745 1.13 yamaguch if ((sc) != NULL) { \
746 1.13 yamaguch device_printf( \
747 1.13 yamaguch ((struct ixl_softc *)(sc))->sc_dev, \
748 1.13 yamaguch ""); \
749 1.13 yamaguch } \
750 1.13 yamaguch printf("%s:\t" fmt, __func__, ##args); \
751 1.1 yamaguch } while (0)
752 1.1 yamaguch #else
753 1.1 yamaguch #define DDPRINTF(sc, fmt, args...) __nothing
754 1.1 yamaguch #endif
755 1.17 yamaguch #ifndef IXL_STATS_INTERVAL_MSEC
756 1.17 yamaguch #define IXL_STATS_INTERVAL_MSEC 10000
757 1.17 yamaguch #endif
758 1.19 yamaguch #ifndef IXL_QUEUE_NUM
759 1.19 yamaguch #define IXL_QUEUE_NUM 0
760 1.19 yamaguch #endif
761 1.19 yamaguch
762 1.19 yamaguch static bool ixl_param_nomsix = false;
763 1.19 yamaguch static int ixl_param_stats_interval = IXL_STATS_INTERVAL_MSEC;
764 1.19 yamaguch static int ixl_param_nqps_limit = IXL_QUEUE_NUM;
765 1.19 yamaguch static unsigned int ixl_param_tx_ndescs = 1024;
766 1.19 yamaguch static unsigned int ixl_param_rx_ndescs = 1024;
767 1.1 yamaguch
768 1.1 yamaguch static enum i40e_mac_type
769 1.1 yamaguch ixl_mactype(pci_product_id_t);
770 1.1 yamaguch static void ixl_clear_hw(struct ixl_softc *);
771 1.1 yamaguch static int ixl_pf_reset(struct ixl_softc *);
772 1.1 yamaguch
773 1.1 yamaguch static int ixl_dmamem_alloc(struct ixl_softc *, struct ixl_dmamem *,
774 1.1 yamaguch bus_size_t, bus_size_t);
775 1.1 yamaguch static void ixl_dmamem_free(struct ixl_softc *, struct ixl_dmamem *);
776 1.1 yamaguch
777 1.1 yamaguch static int ixl_arq_fill(struct ixl_softc *);
778 1.1 yamaguch static void ixl_arq_unfill(struct ixl_softc *);
779 1.1 yamaguch
780 1.1 yamaguch static int ixl_atq_poll(struct ixl_softc *, struct ixl_aq_desc *,
781 1.1 yamaguch unsigned int);
782 1.4 yamaguch static void ixl_atq_set(struct ixl_atq *,
783 1.4 yamaguch void (*)(struct ixl_softc *, const struct ixl_aq_desc *));
784 1.1 yamaguch static int ixl_atq_post(struct ixl_softc *, struct ixl_atq *);
785 1.1 yamaguch static int ixl_atq_post_locked(struct ixl_softc *, struct ixl_atq *);
786 1.1 yamaguch static void ixl_atq_done(struct ixl_softc *);
787 1.1 yamaguch static int ixl_atq_exec(struct ixl_softc *, struct ixl_atq *);
788 1.1 yamaguch static int ixl_get_version(struct ixl_softc *);
789 1.26 yamaguch static int ixl_get_nvm_version(struct ixl_softc *);
790 1.1 yamaguch static int ixl_get_hw_capabilities(struct ixl_softc *);
791 1.1 yamaguch static int ixl_pxe_clear(struct ixl_softc *);
792 1.1 yamaguch static int ixl_lldp_shut(struct ixl_softc *);
793 1.1 yamaguch static int ixl_get_mac(struct ixl_softc *);
794 1.1 yamaguch static int ixl_get_switch_config(struct ixl_softc *);
795 1.1 yamaguch static int ixl_phy_mask_ints(struct ixl_softc *);
796 1.31 yamaguch static int ixl_get_phy_info(struct ixl_softc *);
797 1.31 yamaguch static int ixl_set_phy_config(struct ixl_softc *, uint8_t, uint8_t, bool);
798 1.31 yamaguch static int ixl_set_phy_autoselect(struct ixl_softc *);
799 1.1 yamaguch static int ixl_restart_an(struct ixl_softc *);
800 1.1 yamaguch static int ixl_hmc(struct ixl_softc *);
801 1.1 yamaguch static void ixl_hmc_free(struct ixl_softc *);
802 1.1 yamaguch static int ixl_get_vsi(struct ixl_softc *);
803 1.1 yamaguch static int ixl_set_vsi(struct ixl_softc *);
804 1.1 yamaguch static void ixl_set_filter_control(struct ixl_softc *);
805 1.4 yamaguch static void ixl_get_link_status(void *);
806 1.4 yamaguch static int ixl_get_link_status_poll(struct ixl_softc *);
807 1.1 yamaguch static int ixl_set_link_status(struct ixl_softc *,
808 1.1 yamaguch const struct ixl_aq_desc *);
809 1.31 yamaguch static uint64_t ixl_search_link_speed(uint8_t);
810 1.31 yamaguch static uint8_t ixl_search_baudrate(uint64_t);
811 1.1 yamaguch static void ixl_config_rss(struct ixl_softc *);
812 1.1 yamaguch static int ixl_add_macvlan(struct ixl_softc *, const uint8_t *,
813 1.1 yamaguch uint16_t, uint16_t);
814 1.12 yamaguch static int ixl_remove_macvlan(struct ixl_softc *, const uint8_t *,
815 1.12 yamaguch uint16_t, uint16_t);
816 1.1 yamaguch static void ixl_arq(void *);
817 1.1 yamaguch static void ixl_hmc_pack(void *, const void *,
818 1.1 yamaguch const struct ixl_hmc_pack *, unsigned int);
819 1.1 yamaguch static uint32_t ixl_rd_rx_csr(struct ixl_softc *, uint32_t);
820 1.1 yamaguch static void ixl_wr_rx_csr(struct ixl_softc *, uint32_t, uint32_t);
821 1.26 yamaguch static int ixl_rd16_nvm(struct ixl_softc *, uint16_t, uint16_t *);
822 1.1 yamaguch
823 1.1 yamaguch static int ixl_match(device_t, cfdata_t, void *);
824 1.1 yamaguch static void ixl_attach(device_t, device_t, void *);
825 1.1 yamaguch static int ixl_detach(device_t, int);
826 1.1 yamaguch
827 1.31 yamaguch static void ixl_media_add(struct ixl_softc *);
828 1.1 yamaguch static int ixl_media_change(struct ifnet *);
829 1.1 yamaguch static void ixl_media_status(struct ifnet *, struct ifmediareq *);
830 1.1 yamaguch static void ixl_watchdog(struct ifnet *);
831 1.1 yamaguch static int ixl_ioctl(struct ifnet *, u_long, void *);
832 1.1 yamaguch static void ixl_start(struct ifnet *);
833 1.1 yamaguch static int ixl_transmit(struct ifnet *, struct mbuf *);
834 1.1 yamaguch static void ixl_deferred_transmit(void *);
835 1.1 yamaguch static int ixl_intr(void *);
836 1.1 yamaguch static int ixl_queue_intr(void *);
837 1.1 yamaguch static int ixl_other_intr(void *);
838 1.1 yamaguch static void ixl_handle_queue(void *);
839 1.1 yamaguch static void ixl_sched_handle_queue(struct ixl_softc *,
840 1.1 yamaguch struct ixl_queue_pair *);
841 1.1 yamaguch static int ixl_init(struct ifnet *);
842 1.1 yamaguch static int ixl_init_locked(struct ixl_softc *);
843 1.1 yamaguch static void ixl_stop(struct ifnet *, int);
844 1.1 yamaguch static void ixl_stop_locked(struct ixl_softc *);
845 1.1 yamaguch static int ixl_iff(struct ixl_softc *);
846 1.1 yamaguch static int ixl_ifflags_cb(struct ethercom *);
847 1.1 yamaguch static int ixl_setup_interrupts(struct ixl_softc *);
848 1.1 yamaguch static int ixl_establish_intx(struct ixl_softc *);
849 1.1 yamaguch static int ixl_establish_msix(struct ixl_softc *);
850 1.1 yamaguch static void ixl_enable_queue_intr(struct ixl_softc *,
851 1.1 yamaguch struct ixl_queue_pair *);
852 1.1 yamaguch static void ixl_disable_queue_intr(struct ixl_softc *,
853 1.1 yamaguch struct ixl_queue_pair *);
854 1.1 yamaguch static void ixl_enable_other_intr(struct ixl_softc *);
855 1.1 yamaguch static void ixl_disable_other_intr(struct ixl_softc *);
856 1.1 yamaguch static void ixl_config_queue_intr(struct ixl_softc *);
857 1.1 yamaguch static void ixl_config_other_intr(struct ixl_softc *);
858 1.1 yamaguch
859 1.1 yamaguch static struct ixl_tx_ring *
860 1.1 yamaguch ixl_txr_alloc(struct ixl_softc *, unsigned int);
861 1.1 yamaguch static void ixl_txr_qdis(struct ixl_softc *, struct ixl_tx_ring *, int);
862 1.1 yamaguch static void ixl_txr_config(struct ixl_softc *, struct ixl_tx_ring *);
863 1.1 yamaguch static int ixl_txr_enabled(struct ixl_softc *, struct ixl_tx_ring *);
864 1.1 yamaguch static int ixl_txr_disabled(struct ixl_softc *, struct ixl_tx_ring *);
865 1.1 yamaguch static void ixl_txr_unconfig(struct ixl_softc *, struct ixl_tx_ring *);
866 1.1 yamaguch static void ixl_txr_clean(struct ixl_softc *, struct ixl_tx_ring *);
867 1.1 yamaguch static void ixl_txr_free(struct ixl_softc *, struct ixl_tx_ring *);
868 1.1 yamaguch static int ixl_txeof(struct ixl_softc *, struct ixl_tx_ring *, u_int);
869 1.1 yamaguch
870 1.1 yamaguch static struct ixl_rx_ring *
871 1.1 yamaguch ixl_rxr_alloc(struct ixl_softc *, unsigned int);
872 1.1 yamaguch static void ixl_rxr_config(struct ixl_softc *, struct ixl_rx_ring *);
873 1.1 yamaguch static int ixl_rxr_enabled(struct ixl_softc *, struct ixl_rx_ring *);
874 1.1 yamaguch static int ixl_rxr_disabled(struct ixl_softc *, struct ixl_rx_ring *);
875 1.1 yamaguch static void ixl_rxr_unconfig(struct ixl_softc *, struct ixl_rx_ring *);
876 1.1 yamaguch static void ixl_rxr_clean(struct ixl_softc *, struct ixl_rx_ring *);
877 1.1 yamaguch static void ixl_rxr_free(struct ixl_softc *, struct ixl_rx_ring *);
878 1.1 yamaguch static int ixl_rxeof(struct ixl_softc *, struct ixl_rx_ring *, u_int);
879 1.1 yamaguch static int ixl_rxfill(struct ixl_softc *, struct ixl_rx_ring *);
880 1.1 yamaguch
881 1.1 yamaguch static struct workqueue *
882 1.1 yamaguch ixl_workq_create(const char *, pri_t, int, int);
883 1.1 yamaguch static void ixl_workq_destroy(struct workqueue *);
884 1.1 yamaguch static int ixl_workqs_teardown(device_t);
885 1.1 yamaguch static void ixl_work_set(struct ixl_work *, void (*)(void *), void *);
886 1.1 yamaguch static void ixl_work_add(struct workqueue *, struct ixl_work *);
887 1.1 yamaguch static void ixl_work_wait(struct workqueue *, struct ixl_work *);
888 1.1 yamaguch static void ixl_workq_work(struct work *, void *);
889 1.1 yamaguch static const struct ixl_product *
890 1.1 yamaguch ixl_lookup(const struct pci_attach_args *pa);
891 1.4 yamaguch static void ixl_link_state_update(struct ixl_softc *,
892 1.4 yamaguch const struct ixl_aq_desc *);
893 1.12 yamaguch static int ixl_vlan_cb(struct ethercom *, uint16_t, bool);
894 1.12 yamaguch static int ixl_setup_vlan_hwfilter(struct ixl_softc *);
895 1.12 yamaguch static void ixl_teardown_vlan_hwfilter(struct ixl_softc *);
896 1.12 yamaguch static int ixl_update_macvlan(struct ixl_softc *);
897 1.1 yamaguch static int ixl_setup_interrupts(struct ixl_softc *);;
898 1.1 yamaguch static void ixl_teardown_interrupts(struct ixl_softc *);
899 1.1 yamaguch static int ixl_setup_stats(struct ixl_softc *);
900 1.1 yamaguch static void ixl_teardown_stats(struct ixl_softc *);
901 1.17 yamaguch static void ixl_stats_callout(void *);
902 1.17 yamaguch static void ixl_stats_update(void *);
903 1.1 yamaguch static int ixl_setup_sysctls(struct ixl_softc *);
904 1.1 yamaguch static void ixl_teardown_sysctls(struct ixl_softc *);
905 1.1 yamaguch static int ixl_queue_pairs_alloc(struct ixl_softc *);
906 1.1 yamaguch static void ixl_queue_pairs_free(struct ixl_softc *);
907 1.1 yamaguch
908 1.1 yamaguch static const struct ixl_phy_type ixl_phy_type_map[] = {
909 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_SGMII, IFM_1000_SGMII },
910 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_1000BASE_KX, IFM_1000_KX },
911 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_KX4, IFM_10G_KX4 },
912 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_KR, IFM_10G_KR },
913 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_40GBASE_KR4, IFM_40G_KR4 },
914 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_XAUI |
915 1.1 yamaguch 1ULL << IXL_PHY_TYPE_XFI, IFM_10G_CX4 },
916 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_SFI, IFM_10G_SFI },
917 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_XLAUI |
918 1.1 yamaguch 1ULL << IXL_PHY_TYPE_XLPPI, IFM_40G_XLPPI },
919 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_40GBASE_CR4_CU |
920 1.1 yamaguch 1ULL << IXL_PHY_TYPE_40GBASE_CR4, IFM_40G_CR4 },
921 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_CR1_CU |
922 1.1 yamaguch 1ULL << IXL_PHY_TYPE_10GBASE_CR1, IFM_10G_CR1 },
923 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_AOC, IFM_10G_AOC },
924 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_40GBASE_AOC, IFM_40G_AOC },
925 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_100BASE_TX, IFM_100_TX },
926 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_1000BASE_T_OPTICAL |
927 1.1 yamaguch 1ULL << IXL_PHY_TYPE_1000BASE_T, IFM_1000_T },
928 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_T, IFM_10G_T },
929 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_SR, IFM_10G_SR },
930 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_LR, IFM_10G_LR },
931 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_10GBASE_SFPP_CU, IFM_10G_TWINAX },
932 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_40GBASE_SR4, IFM_40G_SR4 },
933 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_40GBASE_LR4, IFM_40G_LR4 },
934 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_20GBASE_KR2, IFM_20G_KR2 },
935 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_KR, IFM_25G_KR },
936 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_CR, IFM_25G_CR },
937 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_SR, IFM_25G_SR },
938 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_LR, IFM_25G_LR },
939 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_AOC, IFM_25G_AOC },
940 1.1 yamaguch { 1ULL << IXL_PHY_TYPE_25GBASE_ACC, IFM_25G_CR },
941 1.1 yamaguch };
942 1.1 yamaguch
943 1.1 yamaguch static const struct ixl_speed_type ixl_speed_type_map[] = {
944 1.1 yamaguch { IXL_AQ_LINK_SPEED_40GB, IF_Gbps(40) },
945 1.1 yamaguch { IXL_AQ_LINK_SPEED_25GB, IF_Gbps(25) },
946 1.1 yamaguch { IXL_AQ_LINK_SPEED_10GB, IF_Gbps(10) },
947 1.1 yamaguch { IXL_AQ_LINK_SPEED_1000MB, IF_Mbps(1000) },
948 1.1 yamaguch { IXL_AQ_LINK_SPEED_100MB, IF_Mbps(100)},
949 1.1 yamaguch };
950 1.1 yamaguch
951 1.1 yamaguch static const struct ixl_aq_regs ixl_pf_aq_regs = {
952 1.1 yamaguch .atq_tail = I40E_PF_ATQT,
953 1.1 yamaguch .atq_tail_mask = I40E_PF_ATQT_ATQT_MASK,
954 1.1 yamaguch .atq_head = I40E_PF_ATQH,
955 1.1 yamaguch .atq_head_mask = I40E_PF_ATQH_ATQH_MASK,
956 1.1 yamaguch .atq_len = I40E_PF_ATQLEN,
957 1.1 yamaguch .atq_bal = I40E_PF_ATQBAL,
958 1.1 yamaguch .atq_bah = I40E_PF_ATQBAH,
959 1.1 yamaguch .atq_len_enable = I40E_PF_ATQLEN_ATQENABLE_MASK,
960 1.1 yamaguch
961 1.1 yamaguch .arq_tail = I40E_PF_ARQT,
962 1.1 yamaguch .arq_tail_mask = I40E_PF_ARQT_ARQT_MASK,
963 1.1 yamaguch .arq_head = I40E_PF_ARQH,
964 1.1 yamaguch .arq_head_mask = I40E_PF_ARQH_ARQH_MASK,
965 1.1 yamaguch .arq_len = I40E_PF_ARQLEN,
966 1.1 yamaguch .arq_bal = I40E_PF_ARQBAL,
967 1.1 yamaguch .arq_bah = I40E_PF_ARQBAH,
968 1.1 yamaguch .arq_len_enable = I40E_PF_ARQLEN_ARQENABLE_MASK,
969 1.1 yamaguch };
970 1.1 yamaguch
971 1.1 yamaguch #define ixl_rd(_s, _r) \
972 1.1 yamaguch bus_space_read_4((_s)->sc_memt, (_s)->sc_memh, (_r))
973 1.1 yamaguch #define ixl_wr(_s, _r, _v) \
974 1.1 yamaguch bus_space_write_4((_s)->sc_memt, (_s)->sc_memh, (_r), (_v))
975 1.1 yamaguch #define ixl_barrier(_s, _r, _l, _o) \
976 1.1 yamaguch bus_space_barrier((_s)->sc_memt, (_s)->sc_memh, (_r), (_l), (_o))
977 1.1 yamaguch #define ixl_flush(_s) (void)ixl_rd((_s), I40E_GLGEN_STAT)
978 1.1 yamaguch #define ixl_nqueues(_sc) (1 << ((_sc)->sc_nqueue_pairs - 1))
979 1.2 yamaguch
980 1.2 yamaguch static inline uint32_t
981 1.2 yamaguch ixl_dmamem_hi(struct ixl_dmamem *ixm)
982 1.2 yamaguch {
983 1.3 yamaguch uint32_t retval;
984 1.3 yamaguch uint64_t val;
985 1.2 yamaguch
986 1.5 yamaguch if (sizeof(IXL_DMA_DVA(ixm)) > 4) {
987 1.3 yamaguch val = (intptr_t)IXL_DMA_DVA(ixm);
988 1.3 yamaguch retval = (uint32_t)(val >> 32);
989 1.3 yamaguch } else {
990 1.3 yamaguch retval = 0;
991 1.3 yamaguch }
992 1.2 yamaguch
993 1.3 yamaguch return retval;
994 1.2 yamaguch }
995 1.2 yamaguch
996 1.2 yamaguch static inline uint32_t
997 1.2 yamaguch ixl_dmamem_lo(struct ixl_dmamem *ixm)
998 1.2 yamaguch {
999 1.2 yamaguch
1000 1.2 yamaguch return (uint32_t)IXL_DMA_DVA(ixm);
1001 1.2 yamaguch }
1002 1.1 yamaguch
1003 1.1 yamaguch static inline void
1004 1.1 yamaguch ixl_aq_dva(struct ixl_aq_desc *iaq, bus_addr_t addr)
1005 1.1 yamaguch {
1006 1.3 yamaguch uint64_t val;
1007 1.2 yamaguch
1008 1.5 yamaguch if (sizeof(addr) > 4) {
1009 1.3 yamaguch val = (intptr_t)addr;
1010 1.3 yamaguch iaq->iaq_param[2] = htole32(val >> 32);
1011 1.3 yamaguch } else {
1012 1.2 yamaguch iaq->iaq_param[2] = htole32(0);
1013 1.3 yamaguch }
1014 1.2 yamaguch
1015 1.1 yamaguch iaq->iaq_param[3] = htole32(addr);
1016 1.1 yamaguch }
1017 1.1 yamaguch
1018 1.1 yamaguch static inline unsigned int
1019 1.1 yamaguch ixl_rxr_unrefreshed(unsigned int prod, unsigned int cons, unsigned int ndescs)
1020 1.1 yamaguch {
1021 1.1 yamaguch unsigned int num;
1022 1.1 yamaguch
1023 1.1 yamaguch if (prod < cons)
1024 1.1 yamaguch num = cons - prod;
1025 1.1 yamaguch else
1026 1.1 yamaguch num = (ndescs - prod) + cons;
1027 1.1 yamaguch
1028 1.1 yamaguch if (__predict_true(num > 0)) {
1029 1.1 yamaguch /* device cannot receive packets if all descripter is filled */
1030 1.1 yamaguch num -= 1;
1031 1.1 yamaguch }
1032 1.1 yamaguch
1033 1.1 yamaguch return num;
1034 1.1 yamaguch }
1035 1.1 yamaguch
1036 1.1 yamaguch CFATTACH_DECL3_NEW(ixl, sizeof(struct ixl_softc),
1037 1.1 yamaguch ixl_match, ixl_attach, ixl_detach, NULL, NULL, NULL,
1038 1.1 yamaguch DVF_DETACH_SHUTDOWN);
1039 1.1 yamaguch
1040 1.1 yamaguch static const struct ixl_product ixl_products[] = {
1041 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_SFP },
1042 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_KX_B },
1043 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_KX_C },
1044 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_QSFP_A },
1045 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_QSFP_B },
1046 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_QSFP_C },
1047 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X710_10G_T },
1048 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_20G_BP_1 },
1049 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XL710_20G_BP_2 },
1050 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X710_T4_10G },
1051 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XXV710_25G_BP },
1052 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_XXV710_25G_SFP28 },
1053 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_KX },
1054 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_QSFP },
1055 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_SFP },
1056 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_1G_BASET },
1057 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_10G_BASET },
1058 1.1 yamaguch { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X722_I_SFP },
1059 1.1 yamaguch /* required last entry */
1060 1.1 yamaguch {0, 0}
1061 1.1 yamaguch };
1062 1.1 yamaguch
1063 1.1 yamaguch static const struct ixl_product *
1064 1.1 yamaguch ixl_lookup(const struct pci_attach_args *pa)
1065 1.1 yamaguch {
1066 1.1 yamaguch const struct ixl_product *ixlp;
1067 1.1 yamaguch
1068 1.1 yamaguch for (ixlp = ixl_products; ixlp->vendor_id != 0; ixlp++) {
1069 1.1 yamaguch if (PCI_VENDOR(pa->pa_id) == ixlp->vendor_id &&
1070 1.1 yamaguch PCI_PRODUCT(pa->pa_id) == ixlp->product_id)
1071 1.1 yamaguch return ixlp;
1072 1.1 yamaguch }
1073 1.1 yamaguch
1074 1.1 yamaguch return NULL;
1075 1.1 yamaguch }
1076 1.1 yamaguch
1077 1.1 yamaguch static int
1078 1.1 yamaguch ixl_match(device_t parent, cfdata_t match, void *aux)
1079 1.1 yamaguch {
1080 1.1 yamaguch const struct pci_attach_args *pa = aux;
1081 1.1 yamaguch
1082 1.1 yamaguch return (ixl_lookup(pa) != NULL) ? 1 : 0;
1083 1.1 yamaguch }
1084 1.1 yamaguch
1085 1.1 yamaguch static void
1086 1.1 yamaguch ixl_attach(device_t parent, device_t self, void *aux)
1087 1.1 yamaguch {
1088 1.1 yamaguch struct ixl_softc *sc;
1089 1.1 yamaguch struct pci_attach_args *pa = aux;
1090 1.1 yamaguch struct ifnet *ifp;
1091 1.23 yamaguch pcireg_t memtype;
1092 1.1 yamaguch uint32_t firstq, port, ari, func;
1093 1.1 yamaguch char xnamebuf[32];
1094 1.1 yamaguch int tries, rv;
1095 1.1 yamaguch
1096 1.1 yamaguch sc = device_private(self);
1097 1.1 yamaguch sc->sc_dev = self;
1098 1.1 yamaguch ifp = &sc->sc_ec.ec_if;
1099 1.1 yamaguch
1100 1.1 yamaguch sc->sc_pa = *pa;
1101 1.1 yamaguch sc->sc_dmat = (pci_dma64_available(pa)) ?
1102 1.1 yamaguch pa->pa_dmat64 : pa->pa_dmat;
1103 1.1 yamaguch sc->sc_aq_regs = &ixl_pf_aq_regs;
1104 1.1 yamaguch
1105 1.23 yamaguch sc->sc_mac_type = ixl_mactype(PCI_PRODUCT(pa->pa_id));
1106 1.1 yamaguch
1107 1.1 yamaguch memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, IXL_PCIREG);
1108 1.1 yamaguch if (pci_mapreg_map(pa, IXL_PCIREG, memtype, 0,
1109 1.1 yamaguch &sc->sc_memt, &sc->sc_memh, NULL, &sc->sc_mems)) {
1110 1.1 yamaguch aprint_error(": unable to map registers\n");
1111 1.1 yamaguch return;
1112 1.1 yamaguch }
1113 1.1 yamaguch
1114 1.1 yamaguch mutex_init(&sc->sc_cfg_lock, MUTEX_DEFAULT, IPL_SOFTNET);
1115 1.1 yamaguch
1116 1.1 yamaguch firstq = ixl_rd(sc, I40E_PFLAN_QALLOC);
1117 1.1 yamaguch firstq &= I40E_PFLAN_QALLOC_FIRSTQ_MASK;
1118 1.1 yamaguch firstq >>= I40E_PFLAN_QALLOC_FIRSTQ_SHIFT;
1119 1.1 yamaguch sc->sc_base_queue = firstq;
1120 1.1 yamaguch
1121 1.1 yamaguch ixl_clear_hw(sc);
1122 1.1 yamaguch if (ixl_pf_reset(sc) == -1) {
1123 1.1 yamaguch /* error printed by ixl pf_reset */
1124 1.1 yamaguch goto unmap;
1125 1.1 yamaguch }
1126 1.1 yamaguch
1127 1.1 yamaguch port = ixl_rd(sc, I40E_PFGEN_PORTNUM);
1128 1.1 yamaguch port &= I40E_PFGEN_PORTNUM_PORT_NUM_MASK;
1129 1.1 yamaguch port >>= I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT;
1130 1.17 yamaguch sc->sc_port = port;
1131 1.17 yamaguch aprint_normal(": port %u", sc->sc_port);
1132 1.1 yamaguch
1133 1.1 yamaguch ari = ixl_rd(sc, I40E_GLPCI_CAPSUP);
1134 1.1 yamaguch ari &= I40E_GLPCI_CAPSUP_ARI_EN_MASK;
1135 1.1 yamaguch ari >>= I40E_GLPCI_CAPSUP_ARI_EN_SHIFT;
1136 1.1 yamaguch
1137 1.1 yamaguch func = ixl_rd(sc, I40E_PF_FUNC_RID);
1138 1.1 yamaguch sc->sc_pf_id = func & (ari ? 0xff : 0x7);
1139 1.1 yamaguch
1140 1.1 yamaguch /* initialise the adminq */
1141 1.1 yamaguch
1142 1.1 yamaguch mutex_init(&sc->sc_atq_lock, MUTEX_DEFAULT, IPL_NET);
1143 1.1 yamaguch
1144 1.1 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_atq,
1145 1.1 yamaguch sizeof(struct ixl_aq_desc) * IXL_AQ_NUM, IXL_AQ_ALIGN) != 0) {
1146 1.1 yamaguch aprint_error("\n" "%s: unable to allocate atq\n",
1147 1.1 yamaguch device_xname(self));
1148 1.1 yamaguch goto unmap;
1149 1.1 yamaguch }
1150 1.1 yamaguch
1151 1.1 yamaguch SIMPLEQ_INIT(&sc->sc_arq_idle);
1152 1.1 yamaguch ixl_work_set(&sc->sc_arq_task, ixl_arq, sc);
1153 1.1 yamaguch sc->sc_arq_cons = 0;
1154 1.1 yamaguch sc->sc_arq_prod = 0;
1155 1.1 yamaguch
1156 1.1 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_arq,
1157 1.1 yamaguch sizeof(struct ixl_aq_desc) * IXL_AQ_NUM, IXL_AQ_ALIGN) != 0) {
1158 1.1 yamaguch aprint_error("\n" "%s: unable to allocate arq\n",
1159 1.1 yamaguch device_xname(self));
1160 1.1 yamaguch goto free_atq;
1161 1.1 yamaguch }
1162 1.1 yamaguch
1163 1.1 yamaguch if (!ixl_arq_fill(sc)) {
1164 1.1 yamaguch aprint_error("\n" "%s: unable to fill arq descriptors\n",
1165 1.1 yamaguch device_xname(self));
1166 1.1 yamaguch goto free_arq;
1167 1.1 yamaguch }
1168 1.1 yamaguch
1169 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
1170 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq),
1171 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1172 1.1 yamaguch
1173 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_arq),
1174 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_arq),
1175 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1176 1.1 yamaguch
1177 1.1 yamaguch for (tries = 0; tries < 10; tries++) {
1178 1.1 yamaguch sc->sc_atq_cons = 0;
1179 1.1 yamaguch sc->sc_atq_prod = 0;
1180 1.1 yamaguch
1181 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_head, 0);
1182 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_head, 0);
1183 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_tail, 0);
1184 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_tail, 0);
1185 1.1 yamaguch
1186 1.1 yamaguch ixl_barrier(sc, 0, sc->sc_mems, BUS_SPACE_BARRIER_WRITE);
1187 1.1 yamaguch
1188 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bal,
1189 1.1 yamaguch ixl_dmamem_lo(&sc->sc_atq));
1190 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bah,
1191 1.1 yamaguch ixl_dmamem_hi(&sc->sc_atq));
1192 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_len,
1193 1.1 yamaguch sc->sc_aq_regs->atq_len_enable | IXL_AQ_NUM);
1194 1.1 yamaguch
1195 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bal,
1196 1.1 yamaguch ixl_dmamem_lo(&sc->sc_arq));
1197 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bah,
1198 1.1 yamaguch ixl_dmamem_hi(&sc->sc_arq));
1199 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_len,
1200 1.1 yamaguch sc->sc_aq_regs->arq_len_enable | IXL_AQ_NUM);
1201 1.1 yamaguch
1202 1.1 yamaguch rv = ixl_get_version(sc);
1203 1.1 yamaguch if (rv == 0)
1204 1.1 yamaguch break;
1205 1.1 yamaguch if (rv != ETIMEDOUT) {
1206 1.1 yamaguch aprint_error(", unable to get firmware version\n");
1207 1.1 yamaguch goto shutdown;
1208 1.1 yamaguch }
1209 1.1 yamaguch
1210 1.1 yamaguch delaymsec(100);
1211 1.1 yamaguch }
1212 1.1 yamaguch
1213 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_tail, sc->sc_arq_prod);
1214 1.1 yamaguch
1215 1.26 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_aqbuf, IXL_AQ_BUFLEN, 0) != 0) {
1216 1.26 yamaguch aprint_error_dev(self, ", unable to allocate nvm buffer\n");
1217 1.26 yamaguch goto shutdown;
1218 1.26 yamaguch }
1219 1.26 yamaguch
1220 1.26 yamaguch ixl_get_nvm_version(sc);
1221 1.26 yamaguch
1222 1.1 yamaguch if (sc->sc_mac_type == I40E_MAC_X722)
1223 1.1 yamaguch sc->sc_nqueue_pairs_device = 128;
1224 1.1 yamaguch else
1225 1.1 yamaguch sc->sc_nqueue_pairs_device = 64;
1226 1.1 yamaguch
1227 1.1 yamaguch rv = ixl_get_hw_capabilities(sc);
1228 1.1 yamaguch if (rv != 0) {
1229 1.1 yamaguch aprint_error(", GET HW CAPABILITIES %s\n",
1230 1.1 yamaguch rv == ETIMEDOUT ? "timeout" : "error");
1231 1.26 yamaguch goto free_aqbuf;
1232 1.1 yamaguch }
1233 1.1 yamaguch
1234 1.19 yamaguch sc->sc_nqueue_pairs_max = MIN((int)sc->sc_nqueue_pairs_device, ncpu);
1235 1.19 yamaguch if (ixl_param_nqps_limit > 0) {
1236 1.19 yamaguch sc->sc_nqueue_pairs_max = MIN((int)sc->sc_nqueue_pairs_max,
1237 1.19 yamaguch ixl_param_nqps_limit);
1238 1.19 yamaguch }
1239 1.19 yamaguch
1240 1.19 yamaguch sc->sc_nqueue_pairs = sc->sc_nqueue_pairs_max;
1241 1.19 yamaguch sc->sc_tx_ring_ndescs = ixl_param_tx_ndescs;
1242 1.19 yamaguch sc->sc_rx_ring_ndescs = ixl_param_rx_ndescs;
1243 1.1 yamaguch
1244 1.1 yamaguch KASSERT(IXL_TXRX_PROCESS_UNLIMIT > sc->sc_rx_ring_ndescs);
1245 1.1 yamaguch KASSERT(IXL_TXRX_PROCESS_UNLIMIT > sc->sc_tx_ring_ndescs);
1246 1.1 yamaguch
1247 1.1 yamaguch if (ixl_get_mac(sc) != 0) {
1248 1.1 yamaguch /* error printed by ixl_get_mac */
1249 1.26 yamaguch goto free_aqbuf;
1250 1.1 yamaguch }
1251 1.1 yamaguch
1252 1.1 yamaguch aprint_normal("\n");
1253 1.1 yamaguch aprint_naive("\n");
1254 1.1 yamaguch
1255 1.1 yamaguch aprint_normal_dev(self, "Ethernet address %s\n",
1256 1.1 yamaguch ether_sprintf(sc->sc_enaddr));
1257 1.1 yamaguch
1258 1.1 yamaguch rv = ixl_pxe_clear(sc);
1259 1.1 yamaguch if (rv != 0) {
1260 1.1 yamaguch aprint_debug_dev(self, "CLEAR PXE MODE %s\n",
1261 1.1 yamaguch rv == ETIMEDOUT ? "timeout" : "error");
1262 1.1 yamaguch }
1263 1.1 yamaguch
1264 1.1 yamaguch ixl_set_filter_control(sc);
1265 1.1 yamaguch
1266 1.1 yamaguch if (ixl_hmc(sc) != 0) {
1267 1.1 yamaguch /* error printed by ixl_hmc */
1268 1.26 yamaguch goto free_aqbuf;
1269 1.1 yamaguch }
1270 1.1 yamaguch
1271 1.1 yamaguch if (ixl_lldp_shut(sc) != 0) {
1272 1.1 yamaguch /* error printed by ixl_lldp_shut */
1273 1.1 yamaguch goto free_hmc;
1274 1.1 yamaguch }
1275 1.1 yamaguch
1276 1.1 yamaguch if (ixl_phy_mask_ints(sc) != 0) {
1277 1.1 yamaguch /* error printed by ixl_phy_mask_ints */
1278 1.1 yamaguch goto free_hmc;
1279 1.1 yamaguch }
1280 1.1 yamaguch
1281 1.1 yamaguch if (ixl_restart_an(sc) != 0) {
1282 1.1 yamaguch /* error printed by ixl_restart_an */
1283 1.1 yamaguch goto free_hmc;
1284 1.1 yamaguch }
1285 1.1 yamaguch
1286 1.1 yamaguch if (ixl_get_switch_config(sc) != 0) {
1287 1.1 yamaguch /* error printed by ixl_get_switch_config */
1288 1.1 yamaguch goto free_hmc;
1289 1.1 yamaguch }
1290 1.1 yamaguch
1291 1.31 yamaguch if (ixl_get_phy_info(sc) != 0) {
1292 1.31 yamaguch /* error printed by ixl_get_phy_info */
1293 1.1 yamaguch goto free_hmc;
1294 1.1 yamaguch }
1295 1.1 yamaguch
1296 1.4 yamaguch rv = ixl_get_link_status_poll(sc);
1297 1.1 yamaguch if (rv != 0) {
1298 1.1 yamaguch aprint_error_dev(self, "GET LINK STATUS %s\n",
1299 1.1 yamaguch rv == ETIMEDOUT ? "timeout" : "error");
1300 1.1 yamaguch goto free_hmc;
1301 1.1 yamaguch }
1302 1.1 yamaguch
1303 1.1 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_scratch,
1304 1.1 yamaguch sizeof(struct ixl_aq_vsi_data), 8) != 0) {
1305 1.1 yamaguch aprint_error_dev(self, "unable to allocate scratch buffer\n");
1306 1.1 yamaguch goto free_hmc;
1307 1.1 yamaguch }
1308 1.1 yamaguch
1309 1.11 yamaguch rv = ixl_get_vsi(sc);
1310 1.11 yamaguch if (rv != 0) {
1311 1.11 yamaguch aprint_error_dev(self, "GET VSI %s %d\n",
1312 1.11 yamaguch rv == ETIMEDOUT ? "timeout" : "error", rv);
1313 1.1 yamaguch goto free_scratch;
1314 1.1 yamaguch }
1315 1.1 yamaguch
1316 1.11 yamaguch rv = ixl_set_vsi(sc);
1317 1.11 yamaguch if (rv != 0) {
1318 1.11 yamaguch aprint_error_dev(self, "UPDATE VSI error %s %d\n",
1319 1.11 yamaguch rv == ETIMEDOUT ? "timeout" : "error", rv);
1320 1.1 yamaguch goto free_scratch;
1321 1.1 yamaguch }
1322 1.1 yamaguch
1323 1.1 yamaguch if (ixl_queue_pairs_alloc(sc) != 0) {
1324 1.1 yamaguch /* error printed by ixl_queue_pairs_alloc */
1325 1.1 yamaguch goto free_scratch;
1326 1.1 yamaguch }
1327 1.1 yamaguch
1328 1.1 yamaguch if (ixl_setup_interrupts(sc) != 0) {
1329 1.1 yamaguch /* error printed by ixl_setup_interrupts */
1330 1.1 yamaguch goto free_queue_pairs;
1331 1.1 yamaguch }
1332 1.1 yamaguch
1333 1.1 yamaguch if (ixl_setup_stats(sc) != 0) {
1334 1.1 yamaguch aprint_error_dev(self, "failed to setup event counters\n");
1335 1.1 yamaguch goto teardown_intrs;
1336 1.1 yamaguch }
1337 1.1 yamaguch
1338 1.1 yamaguch if (ixl_setup_sysctls(sc) != 0) {
1339 1.1 yamaguch /* error printed by ixl_setup_sysctls */
1340 1.1 yamaguch goto teardown_stats;
1341 1.1 yamaguch }
1342 1.1 yamaguch
1343 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s_wq_cfg", device_xname(self));
1344 1.1 yamaguch sc->sc_workq = ixl_workq_create(xnamebuf, IXL_WORKQUEUE_PRI,
1345 1.1 yamaguch IPL_NET, WQ_PERCPU | WQ_MPSAFE);
1346 1.1 yamaguch if (sc->sc_workq == NULL)
1347 1.1 yamaguch goto teardown_sysctls;
1348 1.1 yamaguch
1349 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s_wq_txrx", device_xname(self));
1350 1.1 yamaguch sc->sc_workq_txrx = ixl_workq_create(xnamebuf, IXL_WORKQUEUE_PRI,
1351 1.1 yamaguch IPL_NET, WQ_PERCPU | WQ_MPSAFE);
1352 1.1 yamaguch if (sc->sc_workq_txrx == NULL)
1353 1.1 yamaguch goto teardown_wqs;
1354 1.1 yamaguch
1355 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s_atq_cv", device_xname(self));
1356 1.1 yamaguch cv_init(&sc->sc_atq_cv, xnamebuf);
1357 1.1 yamaguch
1358 1.1 yamaguch strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
1359 1.1 yamaguch
1360 1.1 yamaguch ifp->if_softc = sc;
1361 1.1 yamaguch ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1362 1.1 yamaguch ifp->if_extflags = IFEF_MPSAFE;
1363 1.1 yamaguch ifp->if_ioctl = ixl_ioctl;
1364 1.1 yamaguch ifp->if_start = ixl_start;
1365 1.1 yamaguch ifp->if_transmit = ixl_transmit;
1366 1.1 yamaguch ifp->if_watchdog = ixl_watchdog;
1367 1.1 yamaguch ifp->if_init = ixl_init;
1368 1.1 yamaguch ifp->if_stop = ixl_stop;
1369 1.1 yamaguch IFQ_SET_MAXLEN(&ifp->if_snd, sc->sc_tx_ring_ndescs);
1370 1.1 yamaguch IFQ_SET_READY(&ifp->if_snd);
1371 1.14 yamaguch ifp->if_capabilities |= IXL_IFCAP_RXCSUM;
1372 1.28 yamaguch ifp->if_capabilities |= IXL_IFCAP_TXCSUM;
1373 1.1 yamaguch #if 0
1374 1.28 yamaguch ifp->if_capabilities |= IFCAP_TSOv4 | IFCAP_TSOv6;
1375 1.1 yamaguch #endif
1376 1.12 yamaguch ether_set_vlan_cb(&sc->sc_ec, ixl_vlan_cb);
1377 1.29 yamaguch sc->sc_ec.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1378 1.1 yamaguch sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
1379 1.12 yamaguch sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_HWFILTER;
1380 1.11 yamaguch
1381 1.11 yamaguch sc->sc_ec.ec_capenable = sc->sc_ec.ec_capabilities;
1382 1.12 yamaguch /* Disable VLAN_HWFILTER by default */
1383 1.12 yamaguch CLR(sc->sc_ec.ec_capenable, ETHERCAP_VLAN_HWFILTER);
1384 1.12 yamaguch
1385 1.11 yamaguch sc->sc_cur_ec_capenable = sc->sc_ec.ec_capenable;
1386 1.1 yamaguch
1387 1.1 yamaguch sc->sc_ec.ec_ifmedia = &sc->sc_media;
1388 1.1 yamaguch ifmedia_init(&sc->sc_media, IFM_IMASK, ixl_media_change,
1389 1.1 yamaguch ixl_media_status);
1390 1.1 yamaguch
1391 1.31 yamaguch ixl_media_add(sc);
1392 1.1 yamaguch ifmedia_add(&sc->sc_media, IFM_ETHER | IFM_AUTO, 0, NULL);
1393 1.31 yamaguch if (ISSET(sc->sc_phy_abilities,
1394 1.31 yamaguch (IXL_PHY_ABILITY_PAUSE_TX | IXL_PHY_ABILITY_PAUSE_RX))) {
1395 1.31 yamaguch ifmedia_add(&sc->sc_media,
1396 1.31 yamaguch IFM_ETHER | IFM_AUTO | IFM_FLOW, 0, NULL);
1397 1.31 yamaguch }
1398 1.31 yamaguch ifmedia_add(&sc->sc_media, IFM_ETHER | IFM_NONE, 0, NULL);
1399 1.1 yamaguch ifmedia_set(&sc->sc_media, IFM_ETHER | IFM_AUTO);
1400 1.1 yamaguch
1401 1.1 yamaguch if_attach(ifp);
1402 1.1 yamaguch if_deferred_start_init(ifp, NULL);
1403 1.1 yamaguch ether_ifattach(ifp, sc->sc_enaddr);
1404 1.1 yamaguch ether_set_ifflags_cb(&sc->sc_ec, ixl_ifflags_cb);
1405 1.1 yamaguch
1406 1.10 yamaguch (void)ixl_get_link_status_poll(sc);
1407 1.4 yamaguch ixl_work_set(&sc->sc_link_state_task, ixl_get_link_status, sc);
1408 1.1 yamaguch
1409 1.1 yamaguch ixl_config_other_intr(sc);
1410 1.10 yamaguch ixl_enable_other_intr(sc);
1411 1.1 yamaguch
1412 1.31 yamaguch ixl_set_phy_autoselect(sc);
1413 1.31 yamaguch
1414 1.12 yamaguch /* remove default mac filter and replace it so we can see vlans */
1415 1.12 yamaguch rv = ixl_remove_macvlan(sc, sc->sc_enaddr, 0, 0);
1416 1.12 yamaguch if (rv != ENOENT) {
1417 1.12 yamaguch aprint_debug_dev(self,
1418 1.12 yamaguch "unable to remove macvlan %u\n", rv);
1419 1.12 yamaguch }
1420 1.12 yamaguch rv = ixl_remove_macvlan(sc, sc->sc_enaddr, 0,
1421 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
1422 1.12 yamaguch if (rv != ENOENT) {
1423 1.12 yamaguch aprint_debug_dev(self,
1424 1.12 yamaguch "unable to remove macvlan, ignore vlan %u\n", rv);
1425 1.12 yamaguch }
1426 1.12 yamaguch
1427 1.12 yamaguch if (ixl_update_macvlan(sc) != 0) {
1428 1.12 yamaguch aprint_debug_dev(self,
1429 1.12 yamaguch "couldn't enable vlan hardware filter\n");
1430 1.12 yamaguch CLR(sc->sc_ec.ec_capenable, ETHERCAP_VLAN_HWFILTER);
1431 1.12 yamaguch CLR(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER);
1432 1.12 yamaguch }
1433 1.1 yamaguch
1434 1.1 yamaguch sc->sc_txrx_workqueue = true;
1435 1.1 yamaguch sc->sc_tx_process_limit = IXL_TX_PROCESS_LIMIT;
1436 1.1 yamaguch sc->sc_rx_process_limit = IXL_RX_PROCESS_LIMIT;
1437 1.1 yamaguch sc->sc_tx_intr_process_limit = IXL_TX_INTR_PROCESS_LIMIT;
1438 1.1 yamaguch sc->sc_rx_intr_process_limit = IXL_RX_INTR_PROCESS_LIMIT;
1439 1.1 yamaguch
1440 1.17 yamaguch ixl_stats_update(sc);
1441 1.17 yamaguch sc->sc_stats_counters.isc_has_offset = true;
1442 1.17 yamaguch callout_schedule(&sc->sc_stats_callout, mstohz(sc->sc_stats_intval));
1443 1.17 yamaguch
1444 1.1 yamaguch if (pmf_device_register(self, NULL, NULL) != true)
1445 1.1 yamaguch aprint_debug_dev(self, "couldn't establish power handler\n");
1446 1.1 yamaguch sc->sc_attached = true;
1447 1.1 yamaguch return;
1448 1.1 yamaguch
1449 1.1 yamaguch teardown_wqs:
1450 1.1 yamaguch config_finalize_register(self, ixl_workqs_teardown);
1451 1.1 yamaguch teardown_sysctls:
1452 1.1 yamaguch ixl_teardown_sysctls(sc);
1453 1.1 yamaguch teardown_stats:
1454 1.1 yamaguch ixl_teardown_stats(sc);
1455 1.1 yamaguch teardown_intrs:
1456 1.1 yamaguch ixl_teardown_interrupts(sc);
1457 1.1 yamaguch free_queue_pairs:
1458 1.1 yamaguch ixl_queue_pairs_free(sc);
1459 1.1 yamaguch free_scratch:
1460 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_scratch);
1461 1.1 yamaguch free_hmc:
1462 1.1 yamaguch ixl_hmc_free(sc);
1463 1.26 yamaguch free_aqbuf:
1464 1.26 yamaguch ixl_dmamem_free(sc, &sc->sc_aqbuf);
1465 1.1 yamaguch shutdown:
1466 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_head, 0);
1467 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_head, 0);
1468 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_tail, 0);
1469 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_tail, 0);
1470 1.1 yamaguch
1471 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bal, 0);
1472 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bah, 0);
1473 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_len, 0);
1474 1.1 yamaguch
1475 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bal, 0);
1476 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bah, 0);
1477 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_len, 0);
1478 1.1 yamaguch
1479 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_arq),
1480 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_arq),
1481 1.1 yamaguch BUS_DMASYNC_POSTREAD);
1482 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
1483 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq),
1484 1.1 yamaguch BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1485 1.1 yamaguch
1486 1.1 yamaguch ixl_arq_unfill(sc);
1487 1.1 yamaguch free_arq:
1488 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_arq);
1489 1.1 yamaguch free_atq:
1490 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_atq);
1491 1.1 yamaguch unmap:
1492 1.1 yamaguch mutex_destroy(&sc->sc_atq_lock);
1493 1.1 yamaguch bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mems);
1494 1.1 yamaguch mutex_destroy(&sc->sc_cfg_lock);
1495 1.1 yamaguch sc->sc_mems = 0;
1496 1.1 yamaguch
1497 1.1 yamaguch sc->sc_attached = false;
1498 1.1 yamaguch }
1499 1.1 yamaguch
1500 1.1 yamaguch static int
1501 1.1 yamaguch ixl_detach(device_t self, int flags)
1502 1.1 yamaguch {
1503 1.1 yamaguch struct ixl_softc *sc = device_private(self);
1504 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
1505 1.1 yamaguch
1506 1.1 yamaguch if (!sc->sc_attached)
1507 1.1 yamaguch return 0;
1508 1.1 yamaguch
1509 1.1 yamaguch ixl_stop(ifp, 1);
1510 1.1 yamaguch
1511 1.10 yamaguch ixl_disable_other_intr(sc);
1512 1.10 yamaguch
1513 1.17 yamaguch callout_stop(&sc->sc_stats_callout);
1514 1.17 yamaguch ixl_work_wait(sc->sc_workq, &sc->sc_stats_task);
1515 1.17 yamaguch
1516 1.10 yamaguch /* wait for ATQ handler */
1517 1.10 yamaguch mutex_enter(&sc->sc_atq_lock);
1518 1.10 yamaguch mutex_exit(&sc->sc_atq_lock);
1519 1.10 yamaguch
1520 1.10 yamaguch ixl_work_wait(sc->sc_workq, &sc->sc_arq_task);
1521 1.10 yamaguch ixl_work_wait(sc->sc_workq, &sc->sc_link_state_task);
1522 1.10 yamaguch
1523 1.1 yamaguch if (sc->sc_workq != NULL) {
1524 1.1 yamaguch ixl_workq_destroy(sc->sc_workq);
1525 1.1 yamaguch sc->sc_workq = NULL;
1526 1.1 yamaguch }
1527 1.1 yamaguch
1528 1.1 yamaguch if (sc->sc_workq_txrx != NULL) {
1529 1.1 yamaguch ixl_workq_destroy(sc->sc_workq_txrx);
1530 1.1 yamaguch sc->sc_workq_txrx = NULL;
1531 1.1 yamaguch }
1532 1.1 yamaguch
1533 1.1 yamaguch ifmedia_delete_instance(&sc->sc_media, IFM_INST_ANY);
1534 1.1 yamaguch ether_ifdetach(ifp);
1535 1.1 yamaguch if_detach(ifp);
1536 1.1 yamaguch
1537 1.1 yamaguch ixl_teardown_interrupts(sc);
1538 1.1 yamaguch ixl_teardown_stats(sc);
1539 1.15 yamaguch ixl_teardown_sysctls(sc);
1540 1.1 yamaguch
1541 1.1 yamaguch ixl_queue_pairs_free(sc);
1542 1.1 yamaguch
1543 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_scratch);
1544 1.1 yamaguch ixl_hmc_free(sc);
1545 1.1 yamaguch
1546 1.1 yamaguch /* shutdown */
1547 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_head, 0);
1548 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_head, 0);
1549 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_tail, 0);
1550 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_tail, 0);
1551 1.1 yamaguch
1552 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bal, 0);
1553 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_bah, 0);
1554 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_len, 0);
1555 1.1 yamaguch
1556 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bal, 0);
1557 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_bah, 0);
1558 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_len, 0);
1559 1.1 yamaguch
1560 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_arq),
1561 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_arq),
1562 1.1 yamaguch BUS_DMASYNC_POSTREAD);
1563 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
1564 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq),
1565 1.1 yamaguch BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1566 1.1 yamaguch
1567 1.1 yamaguch ixl_arq_unfill(sc);
1568 1.1 yamaguch
1569 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_arq);
1570 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_atq);
1571 1.26 yamaguch ixl_dmamem_free(sc, &sc->sc_aqbuf);
1572 1.1 yamaguch
1573 1.1 yamaguch cv_destroy(&sc->sc_atq_cv);
1574 1.1 yamaguch mutex_destroy(&sc->sc_atq_lock);
1575 1.1 yamaguch
1576 1.1 yamaguch if (sc->sc_mems != 0) {
1577 1.1 yamaguch bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mems);
1578 1.1 yamaguch sc->sc_mems = 0;
1579 1.1 yamaguch }
1580 1.1 yamaguch
1581 1.1 yamaguch mutex_destroy(&sc->sc_cfg_lock);
1582 1.1 yamaguch
1583 1.1 yamaguch return 0;
1584 1.1 yamaguch }
1585 1.1 yamaguch
1586 1.1 yamaguch static int
1587 1.1 yamaguch ixl_workqs_teardown(device_t self)
1588 1.1 yamaguch {
1589 1.1 yamaguch struct ixl_softc *sc = device_private(self);
1590 1.1 yamaguch
1591 1.1 yamaguch if (sc->sc_workq != NULL) {
1592 1.1 yamaguch ixl_workq_destroy(sc->sc_workq);
1593 1.1 yamaguch sc->sc_workq = NULL;
1594 1.1 yamaguch }
1595 1.1 yamaguch
1596 1.1 yamaguch if (sc->sc_workq_txrx != NULL) {
1597 1.1 yamaguch ixl_workq_destroy(sc->sc_workq_txrx);
1598 1.1 yamaguch sc->sc_workq_txrx = NULL;
1599 1.1 yamaguch }
1600 1.1 yamaguch
1601 1.1 yamaguch return 0;
1602 1.1 yamaguch }
1603 1.1 yamaguch
1604 1.12 yamaguch static int
1605 1.12 yamaguch ixl_vlan_cb(struct ethercom *ec, uint16_t vid, bool set)
1606 1.12 yamaguch {
1607 1.12 yamaguch struct ifnet *ifp = &ec->ec_if;
1608 1.12 yamaguch struct ixl_softc *sc = ifp->if_softc;
1609 1.12 yamaguch int rv;
1610 1.12 yamaguch
1611 1.12 yamaguch if (!ISSET(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER)) {
1612 1.12 yamaguch return 0;
1613 1.12 yamaguch }
1614 1.12 yamaguch
1615 1.12 yamaguch if (set) {
1616 1.12 yamaguch rv = ixl_add_macvlan(sc, sc->sc_enaddr, vid,
1617 1.12 yamaguch IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
1618 1.12 yamaguch if (rv == 0) {
1619 1.12 yamaguch rv = ixl_add_macvlan(sc, etherbroadcastaddr,
1620 1.12 yamaguch vid, IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
1621 1.12 yamaguch }
1622 1.12 yamaguch } else {
1623 1.12 yamaguch rv = ixl_remove_macvlan(sc, sc->sc_enaddr, vid,
1624 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
1625 1.12 yamaguch (void)ixl_remove_macvlan(sc, etherbroadcastaddr, vid,
1626 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
1627 1.12 yamaguch }
1628 1.12 yamaguch
1629 1.12 yamaguch return rv;
1630 1.12 yamaguch }
1631 1.12 yamaguch
1632 1.1 yamaguch static void
1633 1.31 yamaguch ixl_media_add(struct ixl_softc *sc)
1634 1.1 yamaguch {
1635 1.1 yamaguch struct ifmedia *ifm = &sc->sc_media;
1636 1.1 yamaguch const struct ixl_phy_type *itype;
1637 1.1 yamaguch unsigned int i;
1638 1.31 yamaguch bool flow;
1639 1.31 yamaguch
1640 1.31 yamaguch if (ISSET(sc->sc_phy_abilities,
1641 1.31 yamaguch (IXL_PHY_ABILITY_PAUSE_TX | IXL_PHY_ABILITY_PAUSE_RX))) {
1642 1.31 yamaguch flow = true;
1643 1.31 yamaguch } else {
1644 1.31 yamaguch flow = false;
1645 1.31 yamaguch }
1646 1.1 yamaguch
1647 1.1 yamaguch for (i = 0; i < __arraycount(ixl_phy_type_map); i++) {
1648 1.1 yamaguch itype = &ixl_phy_type_map[i];
1649 1.1 yamaguch
1650 1.31 yamaguch if (ISSET(sc->sc_phy_types, itype->phy_type)) {
1651 1.1 yamaguch ifmedia_add(ifm,
1652 1.1 yamaguch IFM_ETHER | IFM_FDX | itype->ifm_type, 0, NULL);
1653 1.1 yamaguch
1654 1.31 yamaguch if (flow) {
1655 1.31 yamaguch ifmedia_add(ifm,
1656 1.31 yamaguch IFM_ETHER | IFM_FDX | IFM_FLOW |
1657 1.31 yamaguch itype->ifm_type, 0, NULL);
1658 1.31 yamaguch }
1659 1.31 yamaguch
1660 1.31 yamaguch if (itype->ifm_type != IFM_100_TX)
1661 1.31 yamaguch continue;
1662 1.31 yamaguch
1663 1.31 yamaguch ifmedia_add(ifm, IFM_ETHER | itype->ifm_type,
1664 1.31 yamaguch 0, NULL);
1665 1.31 yamaguch if (flow) {
1666 1.31 yamaguch ifmedia_add(ifm,
1667 1.31 yamaguch IFM_ETHER | IFM_FLOW | itype->ifm_type,
1668 1.1 yamaguch 0, NULL);
1669 1.1 yamaguch }
1670 1.1 yamaguch }
1671 1.1 yamaguch }
1672 1.1 yamaguch }
1673 1.1 yamaguch
1674 1.1 yamaguch static void
1675 1.1 yamaguch ixl_media_status(struct ifnet *ifp, struct ifmediareq *ifmr)
1676 1.1 yamaguch {
1677 1.1 yamaguch struct ixl_softc *sc = ifp->if_softc;
1678 1.1 yamaguch
1679 1.1 yamaguch ifmr->ifm_status = sc->sc_media_status;
1680 1.1 yamaguch ifmr->ifm_active = sc->sc_media_active;
1681 1.1 yamaguch
1682 1.1 yamaguch mutex_enter(&sc->sc_cfg_lock);
1683 1.1 yamaguch if (ifp->if_link_state == LINK_STATE_UP)
1684 1.1 yamaguch SET(ifmr->ifm_status, IFM_ACTIVE);
1685 1.1 yamaguch mutex_exit(&sc->sc_cfg_lock);
1686 1.1 yamaguch }
1687 1.1 yamaguch
1688 1.1 yamaguch static int
1689 1.1 yamaguch ixl_media_change(struct ifnet *ifp)
1690 1.1 yamaguch {
1691 1.31 yamaguch struct ixl_softc *sc = ifp->if_softc;
1692 1.31 yamaguch struct ifmedia *ifm = &sc->sc_media;
1693 1.31 yamaguch uint64_t ifm_active = sc->sc_media_active;
1694 1.31 yamaguch uint8_t link_speed, abilities;
1695 1.31 yamaguch
1696 1.31 yamaguch switch (IFM_SUBTYPE(ifm_active)) {
1697 1.31 yamaguch case IFM_1000_SGMII:
1698 1.31 yamaguch case IFM_1000_KX:
1699 1.31 yamaguch case IFM_10G_KX4:
1700 1.31 yamaguch case IFM_10G_KR:
1701 1.31 yamaguch case IFM_40G_KR4:
1702 1.31 yamaguch case IFM_20G_KR2:
1703 1.31 yamaguch case IFM_25G_KR:
1704 1.31 yamaguch /* backplanes */
1705 1.31 yamaguch return EINVAL;
1706 1.31 yamaguch }
1707 1.31 yamaguch
1708 1.31 yamaguch abilities = IXL_PHY_ABILITY_AUTONEGO | IXL_PHY_ABILITY_LINKUP;
1709 1.1 yamaguch
1710 1.31 yamaguch switch (IFM_SUBTYPE(ifm->ifm_media)) {
1711 1.31 yamaguch case IFM_AUTO:
1712 1.31 yamaguch link_speed = sc->sc_phy_linkspeed;
1713 1.31 yamaguch break;
1714 1.31 yamaguch case IFM_NONE:
1715 1.31 yamaguch link_speed = 0;
1716 1.31 yamaguch CLR(abilities, IXL_PHY_ABILITY_LINKUP);
1717 1.31 yamaguch break;
1718 1.31 yamaguch default:
1719 1.31 yamaguch link_speed = ixl_search_baudrate(
1720 1.31 yamaguch ifmedia_baudrate(ifm->ifm_media));
1721 1.31 yamaguch }
1722 1.31 yamaguch
1723 1.31 yamaguch if (ISSET(abilities, IXL_PHY_ABILITY_LINKUP)) {
1724 1.31 yamaguch if (ISSET(link_speed, sc->sc_phy_linkspeed) == 0)
1725 1.31 yamaguch return EINVAL;
1726 1.31 yamaguch }
1727 1.31 yamaguch
1728 1.31 yamaguch if (ifm->ifm_media & IFM_FLOW) {
1729 1.31 yamaguch abilities |= sc->sc_phy_abilities &
1730 1.31 yamaguch (IXL_PHY_ABILITY_PAUSE_TX | IXL_PHY_ABILITY_PAUSE_RX);
1731 1.31 yamaguch }
1732 1.31 yamaguch
1733 1.31 yamaguch return ixl_set_phy_config(sc, link_speed, abilities, false);
1734 1.1 yamaguch }
1735 1.1 yamaguch
1736 1.1 yamaguch static void
1737 1.1 yamaguch ixl_watchdog(struct ifnet *ifp)
1738 1.1 yamaguch {
1739 1.1 yamaguch
1740 1.1 yamaguch }
1741 1.1 yamaguch
1742 1.1 yamaguch static void
1743 1.1 yamaguch ixl_del_all_multiaddr(struct ixl_softc *sc)
1744 1.1 yamaguch {
1745 1.1 yamaguch struct ethercom *ec = &sc->sc_ec;
1746 1.1 yamaguch struct ether_multi *enm;
1747 1.1 yamaguch struct ether_multistep step;
1748 1.1 yamaguch
1749 1.1 yamaguch ETHER_LOCK(ec);
1750 1.1 yamaguch for (ETHER_FIRST_MULTI(step, ec, enm); enm != NULL;
1751 1.1 yamaguch ETHER_NEXT_MULTI(step, enm)) {
1752 1.1 yamaguch ixl_remove_macvlan(sc, enm->enm_addrlo, 0,
1753 1.1 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
1754 1.1 yamaguch }
1755 1.1 yamaguch ETHER_UNLOCK(ec);
1756 1.1 yamaguch }
1757 1.1 yamaguch
1758 1.1 yamaguch static int
1759 1.1 yamaguch ixl_add_multi(struct ixl_softc *sc, uint8_t *addrlo, uint8_t *addrhi)
1760 1.1 yamaguch {
1761 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
1762 1.1 yamaguch int rv;
1763 1.1 yamaguch
1764 1.1 yamaguch if (ISSET(ifp->if_flags, IFF_ALLMULTI))
1765 1.1 yamaguch return 0;
1766 1.1 yamaguch
1767 1.1 yamaguch if (memcmp(addrlo, addrhi, ETHER_ADDR_LEN) != 0) {
1768 1.1 yamaguch ixl_del_all_multiaddr(sc);
1769 1.1 yamaguch SET(ifp->if_flags, IFF_ALLMULTI);
1770 1.8 yamaguch return ENETRESET;
1771 1.1 yamaguch }
1772 1.1 yamaguch
1773 1.12 yamaguch /* multicast address can not use VLAN HWFILTER */
1774 1.1 yamaguch rv = ixl_add_macvlan(sc, addrlo, 0,
1775 1.1 yamaguch IXL_AQ_OP_ADD_MACVLAN_IGNORE_VLAN);
1776 1.1 yamaguch
1777 1.7 yamaguch if (rv == ENOSPC) {
1778 1.1 yamaguch ixl_del_all_multiaddr(sc);
1779 1.1 yamaguch SET(ifp->if_flags, IFF_ALLMULTI);
1780 1.8 yamaguch return ENETRESET;
1781 1.1 yamaguch }
1782 1.1 yamaguch
1783 1.7 yamaguch return rv;
1784 1.1 yamaguch }
1785 1.1 yamaguch
1786 1.8 yamaguch static int
1787 1.1 yamaguch ixl_del_multi(struct ixl_softc *sc, uint8_t *addrlo, uint8_t *addrhi)
1788 1.1 yamaguch {
1789 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
1790 1.1 yamaguch struct ethercom *ec = &sc->sc_ec;
1791 1.1 yamaguch struct ether_multi *enm, *enm_last;
1792 1.1 yamaguch struct ether_multistep step;
1793 1.8 yamaguch int error, rv = 0;
1794 1.1 yamaguch
1795 1.1 yamaguch if (!ISSET(ifp->if_flags, IFF_ALLMULTI)) {
1796 1.1 yamaguch ixl_remove_macvlan(sc, addrlo, 0,
1797 1.1 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
1798 1.8 yamaguch return 0;
1799 1.1 yamaguch }
1800 1.1 yamaguch
1801 1.1 yamaguch ETHER_LOCK(ec);
1802 1.1 yamaguch for (ETHER_FIRST_MULTI(step, ec, enm); enm != NULL;
1803 1.1 yamaguch ETHER_NEXT_MULTI(step, enm)) {
1804 1.1 yamaguch if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1805 1.1 yamaguch ETHER_ADDR_LEN) != 0) {
1806 1.8 yamaguch goto out;
1807 1.1 yamaguch }
1808 1.1 yamaguch }
1809 1.1 yamaguch
1810 1.1 yamaguch for (ETHER_FIRST_MULTI(step, ec, enm); enm != NULL;
1811 1.1 yamaguch ETHER_NEXT_MULTI(step, enm)) {
1812 1.8 yamaguch error = ixl_add_macvlan(sc, enm->enm_addrlo, 0,
1813 1.1 yamaguch IXL_AQ_OP_ADD_MACVLAN_IGNORE_VLAN);
1814 1.8 yamaguch if (error != 0)
1815 1.1 yamaguch break;
1816 1.1 yamaguch }
1817 1.1 yamaguch
1818 1.1 yamaguch if (enm != NULL) {
1819 1.1 yamaguch enm_last = enm;
1820 1.1 yamaguch for (ETHER_FIRST_MULTI(step, ec, enm); enm != NULL;
1821 1.1 yamaguch ETHER_NEXT_MULTI(step, enm)) {
1822 1.1 yamaguch if (enm == enm_last)
1823 1.1 yamaguch break;
1824 1.1 yamaguch
1825 1.1 yamaguch ixl_remove_macvlan(sc, enm->enm_addrlo, 0,
1826 1.1 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
1827 1.1 yamaguch }
1828 1.1 yamaguch } else {
1829 1.1 yamaguch CLR(ifp->if_flags, IFF_ALLMULTI);
1830 1.8 yamaguch rv = ENETRESET;
1831 1.1 yamaguch }
1832 1.1 yamaguch
1833 1.8 yamaguch out:
1834 1.1 yamaguch ETHER_UNLOCK(ec);
1835 1.8 yamaguch return rv;
1836 1.1 yamaguch }
1837 1.1 yamaguch
1838 1.1 yamaguch static int
1839 1.1 yamaguch ixl_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1840 1.1 yamaguch {
1841 1.1 yamaguch struct ifreq *ifr = (struct ifreq *)data;
1842 1.1 yamaguch struct ixl_softc *sc = (struct ixl_softc *)ifp->if_softc;
1843 1.1 yamaguch struct ixl_tx_ring *txr;
1844 1.1 yamaguch struct ixl_rx_ring *rxr;
1845 1.1 yamaguch const struct sockaddr *sa;
1846 1.1 yamaguch uint8_t addrhi[ETHER_ADDR_LEN], addrlo[ETHER_ADDR_LEN];
1847 1.1 yamaguch int s, error = 0;
1848 1.29 yamaguch unsigned int i, nmtu;
1849 1.1 yamaguch
1850 1.1 yamaguch switch (cmd) {
1851 1.29 yamaguch case SIOCSIFMTU:
1852 1.29 yamaguch nmtu = ifr->ifr_mtu;
1853 1.29 yamaguch
1854 1.29 yamaguch if (nmtu < IXL_MIN_MTU || nmtu > IXL_MAX_MTU) {
1855 1.29 yamaguch error = EINVAL;
1856 1.29 yamaguch break;
1857 1.29 yamaguch }
1858 1.29 yamaguch if (ifp->if_mtu != nmtu) {
1859 1.29 yamaguch s = splnet();
1860 1.29 yamaguch error = ether_ioctl(ifp, cmd, data);
1861 1.29 yamaguch splx(s);
1862 1.29 yamaguch if (error == ENETRESET)
1863 1.29 yamaguch error = ixl_init(ifp);
1864 1.29 yamaguch }
1865 1.29 yamaguch break;
1866 1.1 yamaguch case SIOCADDMULTI:
1867 1.1 yamaguch sa = ifreq_getaddr(SIOCADDMULTI, ifr);
1868 1.1 yamaguch if (ether_addmulti(sa, &sc->sc_ec) == ENETRESET) {
1869 1.1 yamaguch error = ether_multiaddr(sa, addrlo, addrhi);
1870 1.1 yamaguch if (error != 0)
1871 1.1 yamaguch return error;
1872 1.1 yamaguch
1873 1.8 yamaguch error = ixl_add_multi(sc, addrlo, addrhi);
1874 1.8 yamaguch if (error != 0 && error != ENETRESET) {
1875 1.1 yamaguch ether_delmulti(sa, &sc->sc_ec);
1876 1.1 yamaguch error = EIO;
1877 1.1 yamaguch }
1878 1.1 yamaguch }
1879 1.1 yamaguch break;
1880 1.1 yamaguch
1881 1.1 yamaguch case SIOCDELMULTI:
1882 1.1 yamaguch sa = ifreq_getaddr(SIOCDELMULTI, ifr);
1883 1.1 yamaguch if (ether_delmulti(sa, &sc->sc_ec) == ENETRESET) {
1884 1.1 yamaguch error = ether_multiaddr(sa, addrlo, addrhi);
1885 1.1 yamaguch if (error != 0)
1886 1.1 yamaguch return error;
1887 1.1 yamaguch
1888 1.8 yamaguch error = ixl_del_multi(sc, addrlo, addrhi);
1889 1.1 yamaguch }
1890 1.1 yamaguch break;
1891 1.1 yamaguch
1892 1.1 yamaguch case SIOCGIFDATA:
1893 1.1 yamaguch case SIOCZIFDATA:
1894 1.1 yamaguch ifp->if_ipackets = 0;
1895 1.1 yamaguch ifp->if_ibytes = 0;
1896 1.1 yamaguch ifp->if_iqdrops = 0;
1897 1.1 yamaguch ifp->if_ierrors = 0;
1898 1.1 yamaguch ifp->if_opackets = 0;
1899 1.1 yamaguch ifp->if_obytes = 0;
1900 1.1 yamaguch ifp->if_omcasts = 0;
1901 1.1 yamaguch
1902 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
1903 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
1904 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
1905 1.1 yamaguch
1906 1.1 yamaguch mutex_enter(&rxr->rxr_lock);
1907 1.1 yamaguch ifp->if_ipackets += rxr->rxr_ipackets;
1908 1.1 yamaguch ifp->if_ibytes += rxr->rxr_ibytes;
1909 1.1 yamaguch ifp->if_iqdrops += rxr->rxr_iqdrops;
1910 1.1 yamaguch ifp->if_ierrors += rxr->rxr_ierrors;
1911 1.1 yamaguch if (cmd == SIOCZIFDATA) {
1912 1.1 yamaguch rxr->rxr_ipackets = 0;
1913 1.1 yamaguch rxr->rxr_ibytes = 0;
1914 1.1 yamaguch rxr->rxr_iqdrops = 0;
1915 1.1 yamaguch rxr->rxr_ierrors = 0;
1916 1.1 yamaguch }
1917 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
1918 1.1 yamaguch
1919 1.1 yamaguch mutex_enter(&txr->txr_lock);
1920 1.1 yamaguch ifp->if_opackets += txr->txr_opackets;
1921 1.20 yamaguch ifp->if_obytes += txr->txr_obytes;
1922 1.1 yamaguch ifp->if_omcasts += txr->txr_omcasts;
1923 1.1 yamaguch if (cmd == SIOCZIFDATA) {
1924 1.1 yamaguch txr->txr_opackets = 0;
1925 1.20 yamaguch txr->txr_obytes = 0;
1926 1.1 yamaguch txr->txr_omcasts = 0;
1927 1.1 yamaguch }
1928 1.1 yamaguch mutex_exit(&txr->txr_lock);
1929 1.1 yamaguch }
1930 1.1 yamaguch /* FALLTHROUGH */
1931 1.1 yamaguch default:
1932 1.1 yamaguch s = splnet();
1933 1.1 yamaguch error = ether_ioctl(ifp, cmd, data);
1934 1.1 yamaguch splx(s);
1935 1.1 yamaguch }
1936 1.1 yamaguch
1937 1.1 yamaguch if (error == ENETRESET)
1938 1.1 yamaguch error = ixl_iff(sc);
1939 1.1 yamaguch
1940 1.1 yamaguch return error;
1941 1.1 yamaguch }
1942 1.1 yamaguch
1943 1.1 yamaguch static enum i40e_mac_type
1944 1.1 yamaguch ixl_mactype(pci_product_id_t id)
1945 1.1 yamaguch {
1946 1.1 yamaguch
1947 1.1 yamaguch switch (id) {
1948 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_SFP:
1949 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_KX_B:
1950 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_KX_C:
1951 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_QSFP_A:
1952 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_QSFP_B:
1953 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_QSFP_C:
1954 1.1 yamaguch case PCI_PRODUCT_INTEL_X710_10G_T:
1955 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_20G_BP_1:
1956 1.1 yamaguch case PCI_PRODUCT_INTEL_XL710_20G_BP_2:
1957 1.1 yamaguch case PCI_PRODUCT_INTEL_X710_T4_10G:
1958 1.1 yamaguch case PCI_PRODUCT_INTEL_XXV710_25G_BP:
1959 1.1 yamaguch case PCI_PRODUCT_INTEL_XXV710_25G_SFP28:
1960 1.1 yamaguch return I40E_MAC_XL710;
1961 1.1 yamaguch
1962 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_KX:
1963 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_QSFP:
1964 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_SFP:
1965 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_1G_BASET:
1966 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_10G_BASET:
1967 1.1 yamaguch case PCI_PRODUCT_INTEL_X722_I_SFP:
1968 1.1 yamaguch return I40E_MAC_X722;
1969 1.1 yamaguch }
1970 1.1 yamaguch
1971 1.1 yamaguch return I40E_MAC_GENERIC;
1972 1.1 yamaguch }
1973 1.1 yamaguch
1974 1.1 yamaguch static inline void *
1975 1.1 yamaguch ixl_hmc_kva(struct ixl_softc *sc, enum ixl_hmc_types type, unsigned int i)
1976 1.1 yamaguch {
1977 1.1 yamaguch uint8_t *kva = IXL_DMA_KVA(&sc->sc_hmc_pd);
1978 1.1 yamaguch struct ixl_hmc_entry *e = &sc->sc_hmc_entries[type];
1979 1.1 yamaguch
1980 1.1 yamaguch if (i >= e->hmc_count)
1981 1.1 yamaguch return NULL;
1982 1.1 yamaguch
1983 1.1 yamaguch kva += e->hmc_base;
1984 1.1 yamaguch kva += i * e->hmc_size;
1985 1.1 yamaguch
1986 1.1 yamaguch return kva;
1987 1.1 yamaguch }
1988 1.1 yamaguch
1989 1.1 yamaguch static inline size_t
1990 1.1 yamaguch ixl_hmc_len(struct ixl_softc *sc, enum ixl_hmc_types type)
1991 1.1 yamaguch {
1992 1.1 yamaguch struct ixl_hmc_entry *e = &sc->sc_hmc_entries[type];
1993 1.1 yamaguch
1994 1.1 yamaguch return e->hmc_size;
1995 1.1 yamaguch }
1996 1.1 yamaguch
1997 1.1 yamaguch static void
1998 1.1 yamaguch ixl_enable_queue_intr(struct ixl_softc *sc, struct ixl_queue_pair *qp)
1999 1.1 yamaguch {
2000 1.1 yamaguch struct ixl_rx_ring *rxr = qp->qp_rxr;
2001 1.1 yamaguch
2002 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTLN(rxr->rxr_qid),
2003 1.1 yamaguch I40E_PFINT_DYN_CTLN_INTENA_MASK |
2004 1.1 yamaguch I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
2005 1.1 yamaguch (IXL_NOITR << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT));
2006 1.1 yamaguch ixl_flush(sc);
2007 1.1 yamaguch }
2008 1.1 yamaguch
2009 1.1 yamaguch static void
2010 1.1 yamaguch ixl_disable_queue_intr(struct ixl_softc *sc, struct ixl_queue_pair *qp)
2011 1.1 yamaguch {
2012 1.1 yamaguch struct ixl_rx_ring *rxr = qp->qp_rxr;
2013 1.1 yamaguch
2014 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTLN(rxr->rxr_qid),
2015 1.1 yamaguch (IXL_NOITR << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT));
2016 1.1 yamaguch ixl_flush(sc);
2017 1.1 yamaguch }
2018 1.1 yamaguch
2019 1.1 yamaguch static void
2020 1.1 yamaguch ixl_enable_other_intr(struct ixl_softc *sc)
2021 1.1 yamaguch {
2022 1.1 yamaguch
2023 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTL0,
2024 1.1 yamaguch I40E_PFINT_DYN_CTL0_INTENA_MASK |
2025 1.1 yamaguch I40E_PFINT_DYN_CTL0_CLEARPBA_MASK |
2026 1.1 yamaguch (IXL_NOITR << I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT));
2027 1.1 yamaguch ixl_flush(sc);
2028 1.1 yamaguch }
2029 1.1 yamaguch
2030 1.1 yamaguch static void
2031 1.1 yamaguch ixl_disable_other_intr(struct ixl_softc *sc)
2032 1.1 yamaguch {
2033 1.1 yamaguch
2034 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTL0,
2035 1.1 yamaguch (IXL_NOITR << I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT));
2036 1.1 yamaguch ixl_flush(sc);
2037 1.1 yamaguch }
2038 1.1 yamaguch
2039 1.1 yamaguch static int
2040 1.1 yamaguch ixl_reinit(struct ixl_softc *sc)
2041 1.1 yamaguch {
2042 1.1 yamaguch struct ixl_rx_ring *rxr;
2043 1.1 yamaguch struct ixl_tx_ring *txr;
2044 1.1 yamaguch unsigned int i;
2045 1.1 yamaguch uint32_t reg;
2046 1.1 yamaguch
2047 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_cfg_lock));
2048 1.1 yamaguch
2049 1.11 yamaguch if (ixl_get_vsi(sc) != 0)
2050 1.11 yamaguch return EIO;
2051 1.11 yamaguch
2052 1.11 yamaguch if (ixl_set_vsi(sc) != 0)
2053 1.11 yamaguch return EIO;
2054 1.11 yamaguch
2055 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2056 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
2057 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
2058 1.1 yamaguch
2059 1.1 yamaguch txr->txr_cons = txr->txr_prod = 0;
2060 1.1 yamaguch rxr->rxr_cons = rxr->rxr_prod = 0;
2061 1.1 yamaguch
2062 1.1 yamaguch ixl_txr_config(sc, txr);
2063 1.1 yamaguch ixl_rxr_config(sc, rxr);
2064 1.1 yamaguch }
2065 1.1 yamaguch
2066 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_hmc_pd),
2067 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_hmc_pd), BUS_DMASYNC_PREWRITE);
2068 1.1 yamaguch
2069 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2070 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
2071 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
2072 1.1 yamaguch
2073 1.1 yamaguch ixl_wr(sc, I40E_QTX_CTL(i), I40E_QTX_CTL_PF_QUEUE |
2074 1.1 yamaguch (sc->sc_pf_id << I40E_QTX_CTL_PF_INDX_SHIFT));
2075 1.1 yamaguch ixl_flush(sc);
2076 1.1 yamaguch
2077 1.1 yamaguch ixl_wr(sc, txr->txr_tail, txr->txr_prod);
2078 1.1 yamaguch ixl_wr(sc, rxr->rxr_tail, rxr->rxr_prod);
2079 1.1 yamaguch
2080 1.1 yamaguch /* ixl_rxfill() needs lock held */
2081 1.1 yamaguch mutex_enter(&rxr->rxr_lock);
2082 1.1 yamaguch ixl_rxfill(sc, rxr);
2083 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
2084 1.1 yamaguch
2085 1.1 yamaguch reg = ixl_rd(sc, I40E_QRX_ENA(i));
2086 1.1 yamaguch SET(reg, I40E_QRX_ENA_QENA_REQ_MASK);
2087 1.1 yamaguch ixl_wr(sc, I40E_QRX_ENA(i), reg);
2088 1.1 yamaguch if (ixl_rxr_enabled(sc, rxr) != 0)
2089 1.1 yamaguch goto stop;
2090 1.1 yamaguch
2091 1.1 yamaguch ixl_txr_qdis(sc, txr, 1);
2092 1.1 yamaguch
2093 1.1 yamaguch reg = ixl_rd(sc, I40E_QTX_ENA(i));
2094 1.1 yamaguch SET(reg, I40E_QTX_ENA_QENA_REQ_MASK);
2095 1.1 yamaguch ixl_wr(sc, I40E_QTX_ENA(i), reg);
2096 1.1 yamaguch
2097 1.1 yamaguch if (ixl_txr_enabled(sc, txr) != 0)
2098 1.1 yamaguch goto stop;
2099 1.1 yamaguch }
2100 1.1 yamaguch
2101 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_hmc_pd),
2102 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_hmc_pd), BUS_DMASYNC_POSTWRITE);
2103 1.1 yamaguch
2104 1.1 yamaguch return 0;
2105 1.1 yamaguch
2106 1.1 yamaguch stop:
2107 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_hmc_pd),
2108 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_hmc_pd), BUS_DMASYNC_POSTWRITE);
2109 1.1 yamaguch
2110 1.1 yamaguch return ETIMEDOUT;
2111 1.1 yamaguch }
2112 1.1 yamaguch
2113 1.1 yamaguch static int
2114 1.1 yamaguch ixl_init_locked(struct ixl_softc *sc)
2115 1.1 yamaguch {
2116 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
2117 1.1 yamaguch unsigned int i;
2118 1.12 yamaguch int error, eccap_change;
2119 1.1 yamaguch
2120 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_cfg_lock));
2121 1.1 yamaguch
2122 1.11 yamaguch if (ISSET(ifp->if_flags, IFF_RUNNING))
2123 1.11 yamaguch ixl_stop_locked(sc);
2124 1.11 yamaguch
2125 1.1 yamaguch if (sc->sc_dead) {
2126 1.1 yamaguch return ENXIO;
2127 1.1 yamaguch }
2128 1.1 yamaguch
2129 1.12 yamaguch eccap_change = sc->sc_ec.ec_capenable ^ sc->sc_cur_ec_capenable;
2130 1.12 yamaguch if (ISSET(eccap_change, ETHERCAP_VLAN_HWTAGGING))
2131 1.12 yamaguch sc->sc_cur_ec_capenable ^= ETHERCAP_VLAN_HWTAGGING;
2132 1.12 yamaguch
2133 1.12 yamaguch if (ISSET(eccap_change, ETHERCAP_VLAN_HWFILTER)) {
2134 1.12 yamaguch if (ixl_update_macvlan(sc) == 0) {
2135 1.12 yamaguch sc->sc_cur_ec_capenable ^= ETHERCAP_VLAN_HWFILTER;
2136 1.12 yamaguch } else {
2137 1.12 yamaguch CLR(sc->sc_ec.ec_capenable, ETHERCAP_VLAN_HWFILTER);
2138 1.12 yamaguch CLR(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER);
2139 1.12 yamaguch }
2140 1.12 yamaguch }
2141 1.11 yamaguch
2142 1.1 yamaguch if (sc->sc_intrtype != PCI_INTR_TYPE_MSIX)
2143 1.1 yamaguch sc->sc_nqueue_pairs = 1;
2144 1.1 yamaguch else
2145 1.1 yamaguch sc->sc_nqueue_pairs = sc->sc_nqueue_pairs_max;
2146 1.1 yamaguch
2147 1.1 yamaguch error = ixl_reinit(sc);
2148 1.1 yamaguch if (error) {
2149 1.1 yamaguch ixl_stop_locked(sc);
2150 1.1 yamaguch return error;
2151 1.1 yamaguch }
2152 1.1 yamaguch
2153 1.1 yamaguch SET(ifp->if_flags, IFF_RUNNING);
2154 1.1 yamaguch CLR(ifp->if_flags, IFF_OACTIVE);
2155 1.4 yamaguch
2156 1.10 yamaguch (void)ixl_get_link_status(sc);
2157 1.1 yamaguch
2158 1.1 yamaguch ixl_config_rss(sc);
2159 1.1 yamaguch ixl_config_queue_intr(sc);
2160 1.1 yamaguch
2161 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2162 1.1 yamaguch ixl_enable_queue_intr(sc, &sc->sc_qps[i]);
2163 1.1 yamaguch }
2164 1.1 yamaguch
2165 1.1 yamaguch error = ixl_iff(sc);
2166 1.1 yamaguch if (error) {
2167 1.1 yamaguch ixl_stop_locked(sc);
2168 1.1 yamaguch return error;
2169 1.1 yamaguch }
2170 1.1 yamaguch
2171 1.1 yamaguch return 0;
2172 1.1 yamaguch }
2173 1.1 yamaguch
2174 1.1 yamaguch static int
2175 1.1 yamaguch ixl_init(struct ifnet *ifp)
2176 1.1 yamaguch {
2177 1.1 yamaguch struct ixl_softc *sc = ifp->if_softc;
2178 1.1 yamaguch int error;
2179 1.1 yamaguch
2180 1.1 yamaguch mutex_enter(&sc->sc_cfg_lock);
2181 1.1 yamaguch error = ixl_init_locked(sc);
2182 1.1 yamaguch mutex_exit(&sc->sc_cfg_lock);
2183 1.1 yamaguch
2184 1.1 yamaguch return error;
2185 1.1 yamaguch }
2186 1.1 yamaguch
2187 1.1 yamaguch static int
2188 1.1 yamaguch ixl_iff(struct ixl_softc *sc)
2189 1.1 yamaguch {
2190 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
2191 1.1 yamaguch struct ixl_atq iatq;
2192 1.1 yamaguch struct ixl_aq_desc *iaq;
2193 1.1 yamaguch struct ixl_aq_vsi_promisc_param *param;
2194 1.12 yamaguch uint16_t flag_add, flag_del;
2195 1.1 yamaguch int error;
2196 1.1 yamaguch
2197 1.1 yamaguch if (!ISSET(ifp->if_flags, IFF_RUNNING))
2198 1.1 yamaguch return 0;
2199 1.1 yamaguch
2200 1.1 yamaguch memset(&iatq, 0, sizeof(iatq));
2201 1.1 yamaguch
2202 1.1 yamaguch iaq = &iatq.iatq_desc;
2203 1.1 yamaguch iaq->iaq_opcode = htole16(IXL_AQ_OP_SET_VSI_PROMISC);
2204 1.1 yamaguch
2205 1.1 yamaguch param = (struct ixl_aq_vsi_promisc_param *)&iaq->iaq_param;
2206 1.12 yamaguch param->flags = htole16(0);
2207 1.12 yamaguch
2208 1.12 yamaguch if (!ISSET(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER)
2209 1.12 yamaguch || ISSET(ifp->if_flags, IFF_PROMISC)) {
2210 1.12 yamaguch param->flags |= htole16(IXL_AQ_VSI_PROMISC_FLAG_BCAST |
2211 1.12 yamaguch IXL_AQ_VSI_PROMISC_FLAG_VLAN);
2212 1.12 yamaguch }
2213 1.12 yamaguch
2214 1.1 yamaguch if (ISSET(ifp->if_flags, IFF_PROMISC)) {
2215 1.1 yamaguch param->flags |= htole16(IXL_AQ_VSI_PROMISC_FLAG_UCAST |
2216 1.1 yamaguch IXL_AQ_VSI_PROMISC_FLAG_MCAST);
2217 1.1 yamaguch } else if (ISSET(ifp->if_flags, IFF_ALLMULTI)) {
2218 1.1 yamaguch param->flags |= htole16(IXL_AQ_VSI_PROMISC_FLAG_MCAST);
2219 1.1 yamaguch }
2220 1.1 yamaguch param->valid_flags = htole16(IXL_AQ_VSI_PROMISC_FLAG_UCAST |
2221 1.1 yamaguch IXL_AQ_VSI_PROMISC_FLAG_MCAST | IXL_AQ_VSI_PROMISC_FLAG_BCAST |
2222 1.1 yamaguch IXL_AQ_VSI_PROMISC_FLAG_VLAN);
2223 1.1 yamaguch param->seid = sc->sc_seid;
2224 1.1 yamaguch
2225 1.1 yamaguch error = ixl_atq_exec(sc, &iatq);
2226 1.1 yamaguch if (error)
2227 1.1 yamaguch return error;
2228 1.1 yamaguch
2229 1.1 yamaguch if (iaq->iaq_retval != htole16(IXL_AQ_RC_OK))
2230 1.1 yamaguch return EIO;
2231 1.1 yamaguch
2232 1.1 yamaguch if (memcmp(sc->sc_enaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN) != 0) {
2233 1.12 yamaguch if (ISSET(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER)) {
2234 1.12 yamaguch flag_add = IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH;
2235 1.12 yamaguch flag_del = IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH;
2236 1.12 yamaguch } else {
2237 1.12 yamaguch flag_add = IXL_AQ_OP_ADD_MACVLAN_IGNORE_VLAN;
2238 1.12 yamaguch flag_del = IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN;
2239 1.12 yamaguch }
2240 1.12 yamaguch
2241 1.12 yamaguch ixl_remove_macvlan(sc, sc->sc_enaddr, 0, flag_del);
2242 1.1 yamaguch
2243 1.1 yamaguch memcpy(sc->sc_enaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
2244 1.12 yamaguch ixl_add_macvlan(sc, sc->sc_enaddr, 0, flag_add);
2245 1.1 yamaguch }
2246 1.1 yamaguch return 0;
2247 1.1 yamaguch }
2248 1.1 yamaguch
2249 1.1 yamaguch static void
2250 1.1 yamaguch ixl_stop_rendezvous(struct ixl_softc *sc)
2251 1.1 yamaguch {
2252 1.1 yamaguch struct ixl_tx_ring *txr;
2253 1.1 yamaguch struct ixl_rx_ring *rxr;
2254 1.1 yamaguch unsigned int i;
2255 1.1 yamaguch
2256 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2257 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
2258 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
2259 1.1 yamaguch
2260 1.1 yamaguch mutex_enter(&txr->txr_lock);
2261 1.1 yamaguch mutex_exit(&txr->txr_lock);
2262 1.1 yamaguch
2263 1.1 yamaguch mutex_enter(&rxr->rxr_lock);
2264 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
2265 1.1 yamaguch
2266 1.1 yamaguch ixl_work_wait(sc->sc_workq_txrx,
2267 1.1 yamaguch &sc->sc_qps[i].qp_task);
2268 1.1 yamaguch }
2269 1.1 yamaguch }
2270 1.1 yamaguch
2271 1.1 yamaguch static void
2272 1.1 yamaguch ixl_stop_locked(struct ixl_softc *sc)
2273 1.1 yamaguch {
2274 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
2275 1.1 yamaguch struct ixl_rx_ring *rxr;
2276 1.1 yamaguch struct ixl_tx_ring *txr;
2277 1.1 yamaguch unsigned int i;
2278 1.1 yamaguch uint32_t reg;
2279 1.1 yamaguch
2280 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_cfg_lock));
2281 1.1 yamaguch
2282 1.1 yamaguch CLR(ifp->if_flags, IFF_RUNNING | IFF_OACTIVE);
2283 1.1 yamaguch
2284 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2285 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
2286 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
2287 1.1 yamaguch
2288 1.1 yamaguch ixl_disable_queue_intr(sc, &sc->sc_qps[i]);
2289 1.1 yamaguch
2290 1.1 yamaguch mutex_enter(&txr->txr_lock);
2291 1.1 yamaguch ixl_txr_qdis(sc, txr, 0);
2292 1.1 yamaguch /* XXX wait at least 400 usec for all tx queues in one go */
2293 1.1 yamaguch ixl_flush(sc);
2294 1.1 yamaguch DELAY(500);
2295 1.1 yamaguch
2296 1.1 yamaguch reg = ixl_rd(sc, I40E_QTX_ENA(i));
2297 1.1 yamaguch CLR(reg, I40E_QTX_ENA_QENA_REQ_MASK);
2298 1.1 yamaguch ixl_wr(sc, I40E_QTX_ENA(i), reg);
2299 1.1 yamaguch /* XXX wait 50ms from completaion of the TX queue disable*/
2300 1.1 yamaguch ixl_flush(sc);
2301 1.1 yamaguch DELAY(50);
2302 1.1 yamaguch
2303 1.1 yamaguch if (ixl_txr_disabled(sc, txr) != 0) {
2304 1.1 yamaguch mutex_exit(&txr->txr_lock);
2305 1.1 yamaguch goto die;
2306 1.1 yamaguch }
2307 1.1 yamaguch mutex_exit(&txr->txr_lock);
2308 1.1 yamaguch
2309 1.1 yamaguch mutex_enter(&rxr->rxr_lock);
2310 1.1 yamaguch reg = ixl_rd(sc, I40E_QRX_ENA(i));
2311 1.1 yamaguch CLR(reg, I40E_QRX_ENA_QENA_REQ_MASK);
2312 1.1 yamaguch ixl_wr(sc, I40E_QRX_ENA(i), reg);
2313 1.1 yamaguch /* XXX wait 50ms from completion of the RX queue disable */
2314 1.1 yamaguch ixl_flush(sc);
2315 1.1 yamaguch DELAY(50);
2316 1.1 yamaguch
2317 1.1 yamaguch if (ixl_rxr_disabled(sc, rxr) != 0) {
2318 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
2319 1.1 yamaguch goto die;
2320 1.1 yamaguch }
2321 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
2322 1.1 yamaguch }
2323 1.1 yamaguch
2324 1.1 yamaguch ixl_stop_rendezvous(sc);
2325 1.1 yamaguch
2326 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
2327 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
2328 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
2329 1.1 yamaguch
2330 1.1 yamaguch ixl_txr_unconfig(sc, txr);
2331 1.1 yamaguch ixl_rxr_unconfig(sc, rxr);
2332 1.1 yamaguch
2333 1.1 yamaguch ixl_txr_clean(sc, txr);
2334 1.1 yamaguch ixl_rxr_clean(sc, rxr);
2335 1.1 yamaguch }
2336 1.1 yamaguch
2337 1.1 yamaguch return;
2338 1.1 yamaguch die:
2339 1.1 yamaguch sc->sc_dead = true;
2340 1.1 yamaguch log(LOG_CRIT, "%s: failed to shut down rings",
2341 1.1 yamaguch device_xname(sc->sc_dev));
2342 1.1 yamaguch return;
2343 1.1 yamaguch }
2344 1.1 yamaguch
2345 1.1 yamaguch static void
2346 1.1 yamaguch ixl_stop(struct ifnet *ifp, int disable)
2347 1.1 yamaguch {
2348 1.1 yamaguch struct ixl_softc *sc = ifp->if_softc;
2349 1.1 yamaguch
2350 1.1 yamaguch mutex_enter(&sc->sc_cfg_lock);
2351 1.1 yamaguch ixl_stop_locked(sc);
2352 1.1 yamaguch mutex_exit(&sc->sc_cfg_lock);
2353 1.1 yamaguch }
2354 1.1 yamaguch
2355 1.1 yamaguch static int
2356 1.1 yamaguch ixl_queue_pairs_alloc(struct ixl_softc *sc)
2357 1.1 yamaguch {
2358 1.1 yamaguch struct ixl_queue_pair *qp;
2359 1.1 yamaguch unsigned int i;
2360 1.1 yamaguch size_t sz;
2361 1.1 yamaguch
2362 1.1 yamaguch sz = sizeof(sc->sc_qps[0]) * sc->sc_nqueue_pairs_max;
2363 1.1 yamaguch sc->sc_qps = kmem_zalloc(sz, KM_SLEEP);
2364 1.1 yamaguch
2365 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
2366 1.1 yamaguch qp = &sc->sc_qps[i];
2367 1.1 yamaguch
2368 1.1 yamaguch qp->qp_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
2369 1.1 yamaguch ixl_handle_queue, qp);
2370 1.6 yamaguch if (qp->qp_si == NULL)
2371 1.6 yamaguch goto free;
2372 1.1 yamaguch
2373 1.1 yamaguch qp->qp_txr = ixl_txr_alloc(sc, i);
2374 1.1 yamaguch if (qp->qp_txr == NULL)
2375 1.1 yamaguch goto free;
2376 1.1 yamaguch
2377 1.1 yamaguch qp->qp_rxr = ixl_rxr_alloc(sc, i);
2378 1.1 yamaguch if (qp->qp_rxr == NULL)
2379 1.1 yamaguch goto free;
2380 1.1 yamaguch
2381 1.1 yamaguch qp->qp_sc = sc;
2382 1.1 yamaguch ixl_work_set(&qp->qp_task, ixl_handle_queue, qp);
2383 1.1 yamaguch snprintf(qp->qp_name, sizeof(qp->qp_name),
2384 1.1 yamaguch "%s-TXRX%d", device_xname(sc->sc_dev), i);
2385 1.1 yamaguch }
2386 1.1 yamaguch
2387 1.1 yamaguch return 0;
2388 1.1 yamaguch free:
2389 1.1 yamaguch if (sc->sc_qps != NULL) {
2390 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
2391 1.1 yamaguch qp = &sc->sc_qps[i];
2392 1.1 yamaguch
2393 1.1 yamaguch if (qp->qp_txr != NULL)
2394 1.1 yamaguch ixl_txr_free(sc, qp->qp_txr);
2395 1.1 yamaguch if (qp->qp_rxr != NULL)
2396 1.1 yamaguch ixl_rxr_free(sc, qp->qp_rxr);
2397 1.6 yamaguch if (qp->qp_si != NULL)
2398 1.6 yamaguch softint_disestablish(qp->qp_si);
2399 1.1 yamaguch }
2400 1.1 yamaguch
2401 1.1 yamaguch sz = sizeof(sc->sc_qps[0]) * sc->sc_nqueue_pairs_max;
2402 1.1 yamaguch kmem_free(sc->sc_qps, sz);
2403 1.1 yamaguch sc->sc_qps = NULL;
2404 1.1 yamaguch }
2405 1.1 yamaguch
2406 1.1 yamaguch return -1;
2407 1.1 yamaguch }
2408 1.1 yamaguch
2409 1.1 yamaguch static void
2410 1.1 yamaguch ixl_queue_pairs_free(struct ixl_softc *sc)
2411 1.1 yamaguch {
2412 1.1 yamaguch struct ixl_queue_pair *qp;
2413 1.1 yamaguch unsigned int i;
2414 1.1 yamaguch size_t sz;
2415 1.1 yamaguch
2416 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
2417 1.1 yamaguch qp = &sc->sc_qps[i];
2418 1.1 yamaguch ixl_txr_free(sc, qp->qp_txr);
2419 1.1 yamaguch ixl_rxr_free(sc, qp->qp_rxr);
2420 1.6 yamaguch softint_disestablish(qp->qp_si);
2421 1.1 yamaguch }
2422 1.1 yamaguch
2423 1.1 yamaguch sz = sizeof(sc->sc_qps[0]) * sc->sc_nqueue_pairs_max;
2424 1.1 yamaguch kmem_free(sc->sc_qps, sz);
2425 1.1 yamaguch sc->sc_qps = NULL;
2426 1.1 yamaguch }
2427 1.1 yamaguch
2428 1.1 yamaguch static struct ixl_tx_ring *
2429 1.1 yamaguch ixl_txr_alloc(struct ixl_softc *sc, unsigned int qid)
2430 1.1 yamaguch {
2431 1.1 yamaguch struct ixl_tx_ring *txr = NULL;
2432 1.1 yamaguch struct ixl_tx_map *maps = NULL, *txm;
2433 1.1 yamaguch unsigned int i;
2434 1.1 yamaguch
2435 1.1 yamaguch txr = kmem_zalloc(sizeof(*txr), KM_SLEEP);
2436 1.1 yamaguch maps = kmem_zalloc(sizeof(maps[0]) * sc->sc_tx_ring_ndescs,
2437 1.1 yamaguch KM_SLEEP);
2438 1.1 yamaguch
2439 1.1 yamaguch if (ixl_dmamem_alloc(sc, &txr->txr_mem,
2440 1.1 yamaguch sizeof(struct ixl_tx_desc) * sc->sc_tx_ring_ndescs,
2441 1.1 yamaguch IXL_TX_QUEUE_ALIGN) != 0)
2442 1.1 yamaguch goto free;
2443 1.1 yamaguch
2444 1.1 yamaguch for (i = 0; i < sc->sc_tx_ring_ndescs; i++) {
2445 1.1 yamaguch txm = &maps[i];
2446 1.1 yamaguch
2447 1.29 yamaguch if (bus_dmamap_create(sc->sc_dmat, IXL_TX_PKT_MAXSIZE,
2448 1.29 yamaguch IXL_TX_PKT_DESCS, IXL_TX_PKT_MAXSIZE, 0,
2449 1.1 yamaguch BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, &txm->txm_map) != 0)
2450 1.1 yamaguch goto uncreate;
2451 1.1 yamaguch
2452 1.1 yamaguch txm->txm_eop = -1;
2453 1.1 yamaguch txm->txm_m = NULL;
2454 1.1 yamaguch }
2455 1.1 yamaguch
2456 1.1 yamaguch txr->txr_cons = txr->txr_prod = 0;
2457 1.1 yamaguch txr->txr_maps = maps;
2458 1.1 yamaguch
2459 1.1 yamaguch txr->txr_intrq = pcq_create(sc->sc_tx_ring_ndescs, KM_NOSLEEP);
2460 1.1 yamaguch if (txr->txr_intrq == NULL)
2461 1.1 yamaguch goto uncreate;
2462 1.1 yamaguch
2463 1.1 yamaguch txr->txr_si = softint_establish(SOFTINT_NET | SOFTINT_MPSAFE,
2464 1.1 yamaguch ixl_deferred_transmit, txr);
2465 1.1 yamaguch if (txr->txr_si == NULL)
2466 1.1 yamaguch goto destroy_pcq;
2467 1.1 yamaguch
2468 1.1 yamaguch txr->txr_tail = I40E_QTX_TAIL(qid);
2469 1.1 yamaguch txr->txr_qid = qid;
2470 1.1 yamaguch txr->txr_sc = sc;
2471 1.1 yamaguch mutex_init(&txr->txr_lock, MUTEX_DEFAULT, IPL_NET);
2472 1.1 yamaguch
2473 1.1 yamaguch return txr;
2474 1.1 yamaguch
2475 1.1 yamaguch destroy_pcq:
2476 1.1 yamaguch pcq_destroy(txr->txr_intrq);
2477 1.1 yamaguch uncreate:
2478 1.1 yamaguch for (i = 0; i < sc->sc_tx_ring_ndescs; i++) {
2479 1.1 yamaguch txm = &maps[i];
2480 1.1 yamaguch
2481 1.1 yamaguch if (txm->txm_map == NULL)
2482 1.1 yamaguch continue;
2483 1.1 yamaguch
2484 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, txm->txm_map);
2485 1.1 yamaguch }
2486 1.1 yamaguch
2487 1.1 yamaguch ixl_dmamem_free(sc, &txr->txr_mem);
2488 1.1 yamaguch free:
2489 1.1 yamaguch kmem_free(maps, sizeof(maps[0]) * sc->sc_tx_ring_ndescs);
2490 1.1 yamaguch kmem_free(txr, sizeof(*txr));
2491 1.1 yamaguch
2492 1.1 yamaguch return NULL;
2493 1.1 yamaguch }
2494 1.1 yamaguch
2495 1.1 yamaguch static void
2496 1.1 yamaguch ixl_txr_qdis(struct ixl_softc *sc, struct ixl_tx_ring *txr, int enable)
2497 1.1 yamaguch {
2498 1.1 yamaguch unsigned int qid;
2499 1.1 yamaguch bus_size_t reg;
2500 1.1 yamaguch uint32_t r;
2501 1.1 yamaguch
2502 1.1 yamaguch qid = txr->txr_qid + sc->sc_base_queue;
2503 1.1 yamaguch reg = I40E_GLLAN_TXPRE_QDIS(qid / 128);
2504 1.1 yamaguch qid %= 128;
2505 1.1 yamaguch
2506 1.1 yamaguch r = ixl_rd(sc, reg);
2507 1.1 yamaguch CLR(r, I40E_GLLAN_TXPRE_QDIS_QINDX_MASK);
2508 1.1 yamaguch SET(r, qid << I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT);
2509 1.1 yamaguch SET(r, enable ? I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_MASK :
2510 1.1 yamaguch I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK);
2511 1.1 yamaguch ixl_wr(sc, reg, r);
2512 1.1 yamaguch }
2513 1.1 yamaguch
2514 1.1 yamaguch static void
2515 1.1 yamaguch ixl_txr_config(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2516 1.1 yamaguch {
2517 1.1 yamaguch struct ixl_hmc_txq txq;
2518 1.1 yamaguch struct ixl_aq_vsi_data *data = IXL_DMA_KVA(&sc->sc_scratch);
2519 1.1 yamaguch void *hmc;
2520 1.1 yamaguch
2521 1.1 yamaguch memset(&txq, 0, sizeof(txq));
2522 1.1 yamaguch txq.head = htole16(txr->txr_cons);
2523 1.1 yamaguch txq.new_context = 1;
2524 1.1 yamaguch txq.base = htole64(IXL_DMA_DVA(&txr->txr_mem) / IXL_HMC_TXQ_BASE_UNIT);
2525 1.1 yamaguch txq.head_wb_ena = IXL_HMC_TXQ_DESC_WB;
2526 1.1 yamaguch txq.qlen = htole16(sc->sc_tx_ring_ndescs);
2527 1.1 yamaguch txq.tphrdesc_ena = 0;
2528 1.1 yamaguch txq.tphrpacket_ena = 0;
2529 1.1 yamaguch txq.tphwdesc_ena = 0;
2530 1.1 yamaguch txq.rdylist = data->qs_handle[0];
2531 1.1 yamaguch
2532 1.1 yamaguch hmc = ixl_hmc_kva(sc, IXL_HMC_LAN_TX, txr->txr_qid);
2533 1.1 yamaguch memset(hmc, 0, ixl_hmc_len(sc, IXL_HMC_LAN_TX));
2534 1.1 yamaguch ixl_hmc_pack(hmc, &txq, ixl_hmc_pack_txq,
2535 1.1 yamaguch __arraycount(ixl_hmc_pack_txq));
2536 1.1 yamaguch }
2537 1.1 yamaguch
2538 1.1 yamaguch static void
2539 1.1 yamaguch ixl_txr_unconfig(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2540 1.1 yamaguch {
2541 1.1 yamaguch void *hmc;
2542 1.1 yamaguch
2543 1.1 yamaguch hmc = ixl_hmc_kva(sc, IXL_HMC_LAN_TX, txr->txr_qid);
2544 1.1 yamaguch memset(hmc, 0, ixl_hmc_len(sc, IXL_HMC_LAN_TX));
2545 1.1 yamaguch }
2546 1.1 yamaguch
2547 1.1 yamaguch static void
2548 1.1 yamaguch ixl_txr_clean(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2549 1.1 yamaguch {
2550 1.1 yamaguch struct ixl_tx_map *maps, *txm;
2551 1.1 yamaguch bus_dmamap_t map;
2552 1.1 yamaguch unsigned int i;
2553 1.1 yamaguch
2554 1.1 yamaguch maps = txr->txr_maps;
2555 1.1 yamaguch for (i = 0; i < sc->sc_tx_ring_ndescs; i++) {
2556 1.1 yamaguch txm = &maps[i];
2557 1.1 yamaguch
2558 1.1 yamaguch if (txm->txm_m == NULL)
2559 1.1 yamaguch continue;
2560 1.1 yamaguch
2561 1.1 yamaguch map = txm->txm_map;
2562 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
2563 1.1 yamaguch BUS_DMASYNC_POSTWRITE);
2564 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, map);
2565 1.1 yamaguch
2566 1.1 yamaguch m_freem(txm->txm_m);
2567 1.1 yamaguch txm->txm_m = NULL;
2568 1.1 yamaguch }
2569 1.1 yamaguch }
2570 1.1 yamaguch
2571 1.1 yamaguch static int
2572 1.1 yamaguch ixl_txr_enabled(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2573 1.1 yamaguch {
2574 1.1 yamaguch bus_size_t ena = I40E_QTX_ENA(txr->txr_qid);
2575 1.1 yamaguch uint32_t reg;
2576 1.1 yamaguch int i;
2577 1.1 yamaguch
2578 1.1 yamaguch for (i = 0; i < 10; i++) {
2579 1.1 yamaguch reg = ixl_rd(sc, ena);
2580 1.1 yamaguch if (ISSET(reg, I40E_QTX_ENA_QENA_STAT_MASK))
2581 1.1 yamaguch return 0;
2582 1.1 yamaguch
2583 1.1 yamaguch delaymsec(10);
2584 1.1 yamaguch }
2585 1.1 yamaguch
2586 1.1 yamaguch return ETIMEDOUT;
2587 1.1 yamaguch }
2588 1.1 yamaguch
2589 1.1 yamaguch static int
2590 1.1 yamaguch ixl_txr_disabled(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2591 1.1 yamaguch {
2592 1.1 yamaguch bus_size_t ena = I40E_QTX_ENA(txr->txr_qid);
2593 1.1 yamaguch uint32_t reg;
2594 1.1 yamaguch int i;
2595 1.1 yamaguch
2596 1.1 yamaguch KASSERT(mutex_owned(&txr->txr_lock));
2597 1.1 yamaguch
2598 1.1 yamaguch for (i = 0; i < 20; i++) {
2599 1.1 yamaguch reg = ixl_rd(sc, ena);
2600 1.1 yamaguch if (ISSET(reg, I40E_QTX_ENA_QENA_STAT_MASK) == 0)
2601 1.1 yamaguch return 0;
2602 1.1 yamaguch
2603 1.1 yamaguch delaymsec(10);
2604 1.1 yamaguch }
2605 1.1 yamaguch
2606 1.1 yamaguch return ETIMEDOUT;
2607 1.1 yamaguch }
2608 1.1 yamaguch
2609 1.1 yamaguch static void
2610 1.1 yamaguch ixl_txr_free(struct ixl_softc *sc, struct ixl_tx_ring *txr)
2611 1.1 yamaguch {
2612 1.1 yamaguch struct ixl_tx_map *maps, *txm;
2613 1.1 yamaguch struct mbuf *m;
2614 1.1 yamaguch unsigned int i;
2615 1.1 yamaguch
2616 1.1 yamaguch softint_disestablish(txr->txr_si);
2617 1.1 yamaguch while ((m = pcq_get(txr->txr_intrq)) != NULL)
2618 1.1 yamaguch m_freem(m);
2619 1.1 yamaguch pcq_destroy(txr->txr_intrq);
2620 1.1 yamaguch
2621 1.1 yamaguch maps = txr->txr_maps;
2622 1.1 yamaguch for (i = 0; i < sc->sc_tx_ring_ndescs; i++) {
2623 1.1 yamaguch txm = &maps[i];
2624 1.1 yamaguch
2625 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, txm->txm_map);
2626 1.1 yamaguch }
2627 1.1 yamaguch
2628 1.1 yamaguch ixl_dmamem_free(sc, &txr->txr_mem);
2629 1.1 yamaguch mutex_destroy(&txr->txr_lock);
2630 1.1 yamaguch kmem_free(maps, sizeof(maps[0]) * sc->sc_tx_ring_ndescs);
2631 1.1 yamaguch kmem_free(txr, sizeof(*txr));
2632 1.1 yamaguch }
2633 1.1 yamaguch
2634 1.1 yamaguch static inline int
2635 1.1 yamaguch ixl_load_mbuf(bus_dma_tag_t dmat, bus_dmamap_t map, struct mbuf **m0,
2636 1.1 yamaguch struct ixl_tx_ring *txr)
2637 1.1 yamaguch {
2638 1.1 yamaguch struct mbuf *m;
2639 1.1 yamaguch int error;
2640 1.1 yamaguch
2641 1.1 yamaguch KASSERT(mutex_owned(&txr->txr_lock));
2642 1.1 yamaguch
2643 1.1 yamaguch m = *m0;
2644 1.1 yamaguch
2645 1.1 yamaguch error = bus_dmamap_load_mbuf(dmat, map, m,
2646 1.1 yamaguch BUS_DMA_STREAMING | BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2647 1.1 yamaguch if (error != EFBIG)
2648 1.1 yamaguch return error;
2649 1.1 yamaguch
2650 1.1 yamaguch m = m_defrag(m, M_DONTWAIT);
2651 1.1 yamaguch if (m != NULL) {
2652 1.1 yamaguch *m0 = m;
2653 1.1 yamaguch txr->txr_defragged.ev_count++;
2654 1.1 yamaguch
2655 1.1 yamaguch error = bus_dmamap_load_mbuf(dmat, map, m,
2656 1.1 yamaguch BUS_DMA_STREAMING | BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2657 1.1 yamaguch } else {
2658 1.1 yamaguch txr->txr_defrag_failed.ev_count++;
2659 1.1 yamaguch error = ENOBUFS;
2660 1.1 yamaguch }
2661 1.1 yamaguch
2662 1.1 yamaguch return error;
2663 1.1 yamaguch }
2664 1.1 yamaguch
2665 1.28 yamaguch static inline int
2666 1.28 yamaguch ixl_tx_setup_offloads(struct mbuf *m, uint64_t *cmd_txd)
2667 1.28 yamaguch {
2668 1.28 yamaguch struct ether_header *eh;
2669 1.28 yamaguch size_t len;
2670 1.28 yamaguch uint64_t cmd;
2671 1.28 yamaguch
2672 1.28 yamaguch cmd = 0;
2673 1.28 yamaguch
2674 1.28 yamaguch eh = mtod(m, struct ether_header *);
2675 1.28 yamaguch switch (htons(eh->ether_type)) {
2676 1.28 yamaguch case ETHERTYPE_IP:
2677 1.28 yamaguch case ETHERTYPE_IPV6:
2678 1.28 yamaguch len = ETHER_HDR_LEN;
2679 1.28 yamaguch break;
2680 1.28 yamaguch case ETHERTYPE_VLAN:
2681 1.28 yamaguch len = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2682 1.28 yamaguch break;
2683 1.28 yamaguch default:
2684 1.28 yamaguch len = 0;
2685 1.28 yamaguch }
2686 1.28 yamaguch cmd |= ((len >> 1) << IXL_TX_DESC_MACLEN_SHIFT);
2687 1.28 yamaguch
2688 1.28 yamaguch if (m->m_pkthdr.csum_flags &
2689 1.28 yamaguch (M_CSUM_TSOv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
2690 1.28 yamaguch cmd |= IXL_TX_DESC_CMD_IIPT_IPV4;
2691 1.28 yamaguch }
2692 1.28 yamaguch if (m->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2693 1.28 yamaguch cmd |= IXL_TX_DESC_CMD_IIPT_IPV4_CSUM;
2694 1.28 yamaguch }
2695 1.28 yamaguch
2696 1.28 yamaguch if (m->m_pkthdr.csum_flags &
2697 1.28 yamaguch (M_CSUM_TSOv6 | M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
2698 1.28 yamaguch cmd |= IXL_TX_DESC_CMD_IIPT_IPV6;
2699 1.28 yamaguch }
2700 1.28 yamaguch
2701 1.28 yamaguch switch (cmd & IXL_TX_DESC_CMD_IIPT_MASK) {
2702 1.28 yamaguch case IXL_TX_DESC_CMD_IIPT_IPV4:
2703 1.28 yamaguch case IXL_TX_DESC_CMD_IIPT_IPV4_CSUM:
2704 1.28 yamaguch len = M_CSUM_DATA_IPv4_IPHL(m->m_pkthdr.csum_data);
2705 1.28 yamaguch break;
2706 1.28 yamaguch case IXL_TX_DESC_CMD_IIPT_IPV6:
2707 1.28 yamaguch len = M_CSUM_DATA_IPv6_IPHL(m->m_pkthdr.csum_data);
2708 1.28 yamaguch break;
2709 1.28 yamaguch default:
2710 1.28 yamaguch len = 0;
2711 1.28 yamaguch }
2712 1.28 yamaguch cmd |= ((len >> 2) << IXL_TX_DESC_IPLEN_SHIFT);
2713 1.28 yamaguch
2714 1.28 yamaguch if (m->m_pkthdr.csum_flags &
2715 1.28 yamaguch (M_CSUM_TSOv4 | M_CSUM_TSOv6 | M_CSUM_TCPv4 | M_CSUM_TCPv6)) {
2716 1.28 yamaguch len = sizeof(struct tcphdr);
2717 1.28 yamaguch cmd |= IXL_TX_DESC_CMD_L4T_EOFT_TCP;
2718 1.28 yamaguch } else if (m->m_pkthdr.csum_flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) {
2719 1.28 yamaguch len = sizeof(struct udphdr);
2720 1.28 yamaguch cmd |= IXL_TX_DESC_CMD_L4T_EOFT_UDP;
2721 1.28 yamaguch } else {
2722 1.28 yamaguch len = 0;
2723 1.28 yamaguch }
2724 1.28 yamaguch cmd |= ((len >> 2) << IXL_TX_DESC_L4LEN_SHIFT);
2725 1.28 yamaguch
2726 1.28 yamaguch *cmd_txd |= cmd;
2727 1.28 yamaguch return 0;
2728 1.28 yamaguch }
2729 1.28 yamaguch
2730 1.1 yamaguch static void
2731 1.1 yamaguch ixl_tx_common_locked(struct ifnet *ifp, struct ixl_tx_ring *txr,
2732 1.1 yamaguch bool is_transmit)
2733 1.1 yamaguch {
2734 1.1 yamaguch struct ixl_softc *sc = ifp->if_softc;
2735 1.1 yamaguch struct ixl_tx_desc *ring, *txd;
2736 1.1 yamaguch struct ixl_tx_map *txm;
2737 1.1 yamaguch bus_dmamap_t map;
2738 1.1 yamaguch struct mbuf *m;
2739 1.28 yamaguch uint64_t cmd, cmd_txd;
2740 1.1 yamaguch unsigned int prod, free, last, i;
2741 1.1 yamaguch unsigned int mask;
2742 1.1 yamaguch int post = 0;
2743 1.1 yamaguch
2744 1.1 yamaguch KASSERT(mutex_owned(&txr->txr_lock));
2745 1.1 yamaguch
2746 1.1 yamaguch if (ifp->if_link_state != LINK_STATE_UP
2747 1.1 yamaguch || !ISSET(ifp->if_flags, IFF_RUNNING)
2748 1.1 yamaguch || (!is_transmit && ISSET(ifp->if_flags, IFF_OACTIVE))) {
2749 1.1 yamaguch if (!is_transmit)
2750 1.1 yamaguch IFQ_PURGE(&ifp->if_snd);
2751 1.1 yamaguch return;
2752 1.1 yamaguch }
2753 1.1 yamaguch
2754 1.1 yamaguch prod = txr->txr_prod;
2755 1.1 yamaguch free = txr->txr_cons;
2756 1.1 yamaguch if (free <= prod)
2757 1.1 yamaguch free += sc->sc_tx_ring_ndescs;
2758 1.1 yamaguch free -= prod;
2759 1.1 yamaguch
2760 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&txr->txr_mem),
2761 1.1 yamaguch 0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_POSTWRITE);
2762 1.1 yamaguch
2763 1.1 yamaguch ring = IXL_DMA_KVA(&txr->txr_mem);
2764 1.1 yamaguch mask = sc->sc_tx_ring_ndescs - 1;
2765 1.1 yamaguch last = prod;
2766 1.1 yamaguch cmd = 0;
2767 1.1 yamaguch txd = NULL;
2768 1.1 yamaguch
2769 1.1 yamaguch for (;;) {
2770 1.1 yamaguch if (free <= IXL_TX_PKT_DESCS) {
2771 1.1 yamaguch if (!is_transmit)
2772 1.1 yamaguch SET(ifp->if_flags, IFF_OACTIVE);
2773 1.1 yamaguch break;
2774 1.1 yamaguch }
2775 1.1 yamaguch
2776 1.1 yamaguch if (is_transmit)
2777 1.1 yamaguch m = pcq_get(txr->txr_intrq);
2778 1.1 yamaguch else
2779 1.1 yamaguch IFQ_DEQUEUE(&ifp->if_snd, m);
2780 1.1 yamaguch
2781 1.1 yamaguch if (m == NULL)
2782 1.1 yamaguch break;
2783 1.1 yamaguch
2784 1.1 yamaguch txm = &txr->txr_maps[prod];
2785 1.1 yamaguch map = txm->txm_map;
2786 1.1 yamaguch
2787 1.1 yamaguch if (ixl_load_mbuf(sc->sc_dmat, map, &m, txr) != 0) {
2788 1.1 yamaguch txr->txr_oerrors++;
2789 1.1 yamaguch m_freem(m);
2790 1.1 yamaguch continue;
2791 1.1 yamaguch }
2792 1.1 yamaguch
2793 1.28 yamaguch cmd_txd = 0;
2794 1.28 yamaguch if (m->m_pkthdr.csum_flags & IXL_CSUM_ALL_OFFLOAD) {
2795 1.28 yamaguch ixl_tx_setup_offloads(m, &cmd_txd);
2796 1.28 yamaguch }
2797 1.28 yamaguch
2798 1.11 yamaguch if (vlan_has_tag(m)) {
2799 1.28 yamaguch cmd_txd |= (uint64_t)vlan_get_tag(m) <<
2800 1.11 yamaguch IXL_TX_DESC_L2TAG1_SHIFT;
2801 1.28 yamaguch cmd_txd |= IXL_TX_DESC_CMD_IL2TAG1;
2802 1.11 yamaguch }
2803 1.11 yamaguch
2804 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0,
2805 1.1 yamaguch map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2806 1.1 yamaguch
2807 1.1 yamaguch for (i = 0; i < (unsigned int)map->dm_nsegs; i++) {
2808 1.1 yamaguch txd = &ring[prod];
2809 1.1 yamaguch
2810 1.1 yamaguch cmd = (uint64_t)map->dm_segs[i].ds_len <<
2811 1.1 yamaguch IXL_TX_DESC_BSIZE_SHIFT;
2812 1.1 yamaguch cmd |= IXL_TX_DESC_DTYPE_DATA | IXL_TX_DESC_CMD_ICRC;
2813 1.28 yamaguch cmd |= cmd_txd;
2814 1.1 yamaguch
2815 1.1 yamaguch txd->addr = htole64(map->dm_segs[i].ds_addr);
2816 1.1 yamaguch txd->cmd = htole64(cmd);
2817 1.1 yamaguch
2818 1.1 yamaguch last = prod;
2819 1.1 yamaguch
2820 1.1 yamaguch prod++;
2821 1.1 yamaguch prod &= mask;
2822 1.1 yamaguch }
2823 1.1 yamaguch cmd |= IXL_TX_DESC_CMD_EOP | IXL_TX_DESC_CMD_RS;
2824 1.1 yamaguch txd->cmd = htole64(cmd);
2825 1.1 yamaguch
2826 1.1 yamaguch txm->txm_m = m;
2827 1.1 yamaguch txm->txm_eop = last;
2828 1.1 yamaguch
2829 1.1 yamaguch bpf_mtap(ifp, m, BPF_D_OUT);
2830 1.1 yamaguch
2831 1.1 yamaguch free -= i;
2832 1.1 yamaguch post = 1;
2833 1.1 yamaguch }
2834 1.1 yamaguch
2835 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&txr->txr_mem),
2836 1.1 yamaguch 0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_PREWRITE);
2837 1.1 yamaguch
2838 1.1 yamaguch if (post) {
2839 1.1 yamaguch txr->txr_prod = prod;
2840 1.1 yamaguch ixl_wr(sc, txr->txr_tail, prod);
2841 1.1 yamaguch }
2842 1.1 yamaguch }
2843 1.1 yamaguch
2844 1.1 yamaguch static int
2845 1.1 yamaguch ixl_txeof(struct ixl_softc *sc, struct ixl_tx_ring *txr, u_int txlimit)
2846 1.1 yamaguch {
2847 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
2848 1.1 yamaguch struct ixl_tx_desc *ring, *txd;
2849 1.1 yamaguch struct ixl_tx_map *txm;
2850 1.1 yamaguch struct mbuf *m;
2851 1.1 yamaguch bus_dmamap_t map;
2852 1.1 yamaguch unsigned int cons, prod, last;
2853 1.1 yamaguch unsigned int mask;
2854 1.1 yamaguch uint64_t dtype;
2855 1.1 yamaguch int done = 0, more = 0;
2856 1.1 yamaguch
2857 1.1 yamaguch KASSERT(mutex_owned(&txr->txr_lock));
2858 1.1 yamaguch
2859 1.1 yamaguch prod = txr->txr_prod;
2860 1.1 yamaguch cons = txr->txr_cons;
2861 1.1 yamaguch
2862 1.1 yamaguch if (cons == prod)
2863 1.1 yamaguch return 0;
2864 1.1 yamaguch
2865 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&txr->txr_mem),
2866 1.1 yamaguch 0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_POSTREAD);
2867 1.1 yamaguch
2868 1.1 yamaguch ring = IXL_DMA_KVA(&txr->txr_mem);
2869 1.1 yamaguch mask = sc->sc_tx_ring_ndescs - 1;
2870 1.1 yamaguch
2871 1.1 yamaguch do {
2872 1.1 yamaguch if (txlimit-- <= 0) {
2873 1.1 yamaguch more = 1;
2874 1.1 yamaguch break;
2875 1.1 yamaguch }
2876 1.1 yamaguch
2877 1.1 yamaguch txm = &txr->txr_maps[cons];
2878 1.1 yamaguch last = txm->txm_eop;
2879 1.1 yamaguch txd = &ring[last];
2880 1.1 yamaguch
2881 1.1 yamaguch dtype = txd->cmd & htole64(IXL_TX_DESC_DTYPE_MASK);
2882 1.1 yamaguch if (dtype != htole64(IXL_TX_DESC_DTYPE_DONE))
2883 1.1 yamaguch break;
2884 1.1 yamaguch
2885 1.1 yamaguch map = txm->txm_map;
2886 1.1 yamaguch
2887 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
2888 1.1 yamaguch BUS_DMASYNC_POSTWRITE);
2889 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, map);
2890 1.1 yamaguch
2891 1.1 yamaguch m = txm->txm_m;
2892 1.1 yamaguch if (m != NULL) {
2893 1.1 yamaguch txr->txr_opackets++;
2894 1.1 yamaguch txr->txr_obytes += m->m_pkthdr.len;
2895 1.1 yamaguch if (ISSET(m->m_flags, M_MCAST))
2896 1.1 yamaguch txr->txr_omcasts++;
2897 1.1 yamaguch m_freem(m);
2898 1.1 yamaguch }
2899 1.1 yamaguch
2900 1.1 yamaguch txm->txm_m = NULL;
2901 1.1 yamaguch txm->txm_eop = -1;
2902 1.1 yamaguch
2903 1.1 yamaguch cons = last + 1;
2904 1.1 yamaguch cons &= mask;
2905 1.1 yamaguch done = 1;
2906 1.1 yamaguch } while (cons != prod);
2907 1.1 yamaguch
2908 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&txr->txr_mem),
2909 1.1 yamaguch 0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_PREREAD);
2910 1.1 yamaguch
2911 1.1 yamaguch txr->txr_cons = cons;
2912 1.1 yamaguch
2913 1.1 yamaguch if (done) {
2914 1.1 yamaguch softint_schedule(txr->txr_si);
2915 1.1 yamaguch if (txr->txr_qid == 0) {
2916 1.1 yamaguch CLR(ifp->if_flags, IFF_OACTIVE);
2917 1.1 yamaguch if_schedule_deferred_start(ifp);
2918 1.1 yamaguch }
2919 1.1 yamaguch }
2920 1.1 yamaguch
2921 1.1 yamaguch return more;
2922 1.1 yamaguch }
2923 1.1 yamaguch
2924 1.1 yamaguch static void
2925 1.1 yamaguch ixl_start(struct ifnet *ifp)
2926 1.1 yamaguch {
2927 1.1 yamaguch struct ixl_softc *sc;
2928 1.1 yamaguch struct ixl_tx_ring *txr;
2929 1.1 yamaguch
2930 1.1 yamaguch sc = ifp->if_softc;
2931 1.1 yamaguch txr = sc->sc_qps[0].qp_txr;
2932 1.1 yamaguch
2933 1.1 yamaguch mutex_enter(&txr->txr_lock);
2934 1.1 yamaguch ixl_tx_common_locked(ifp, txr, false);
2935 1.1 yamaguch mutex_exit(&txr->txr_lock);
2936 1.1 yamaguch }
2937 1.1 yamaguch
2938 1.1 yamaguch static inline unsigned int
2939 1.1 yamaguch ixl_select_txqueue(struct ixl_softc *sc, struct mbuf *m)
2940 1.1 yamaguch {
2941 1.1 yamaguch u_int cpuid;
2942 1.1 yamaguch
2943 1.1 yamaguch cpuid = cpu_index(curcpu());
2944 1.1 yamaguch
2945 1.1 yamaguch return (unsigned int)(cpuid % sc->sc_nqueue_pairs);
2946 1.1 yamaguch }
2947 1.1 yamaguch
2948 1.1 yamaguch static int
2949 1.1 yamaguch ixl_transmit(struct ifnet *ifp, struct mbuf *m)
2950 1.1 yamaguch {
2951 1.1 yamaguch struct ixl_softc *sc;
2952 1.1 yamaguch struct ixl_tx_ring *txr;
2953 1.1 yamaguch unsigned int qid;
2954 1.1 yamaguch
2955 1.1 yamaguch sc = ifp->if_softc;
2956 1.1 yamaguch qid = ixl_select_txqueue(sc, m);
2957 1.1 yamaguch
2958 1.1 yamaguch txr = sc->sc_qps[qid].qp_txr;
2959 1.1 yamaguch
2960 1.1 yamaguch if (__predict_false(!pcq_put(txr->txr_intrq, m))) {
2961 1.1 yamaguch mutex_enter(&txr->txr_lock);
2962 1.1 yamaguch txr->txr_pcqdrop.ev_count++;
2963 1.1 yamaguch mutex_exit(&txr->txr_lock);
2964 1.1 yamaguch
2965 1.1 yamaguch m_freem(m);
2966 1.1 yamaguch return ENOBUFS;
2967 1.1 yamaguch }
2968 1.1 yamaguch
2969 1.1 yamaguch if (mutex_tryenter(&txr->txr_lock)) {
2970 1.1 yamaguch ixl_tx_common_locked(ifp, txr, true);
2971 1.1 yamaguch mutex_exit(&txr->txr_lock);
2972 1.1 yamaguch } else {
2973 1.33 yamaguch kpreempt_disable();
2974 1.1 yamaguch softint_schedule(txr->txr_si);
2975 1.33 yamaguch kpreempt_enable();
2976 1.1 yamaguch }
2977 1.1 yamaguch
2978 1.1 yamaguch return 0;
2979 1.1 yamaguch }
2980 1.1 yamaguch
2981 1.1 yamaguch static void
2982 1.1 yamaguch ixl_deferred_transmit(void *xtxr)
2983 1.1 yamaguch {
2984 1.1 yamaguch struct ixl_tx_ring *txr = xtxr;
2985 1.1 yamaguch struct ixl_softc *sc = txr->txr_sc;
2986 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
2987 1.1 yamaguch
2988 1.1 yamaguch mutex_enter(&txr->txr_lock);
2989 1.1 yamaguch txr->txr_transmitdef.ev_count++;
2990 1.1 yamaguch if (pcq_peek(txr->txr_intrq) != NULL)
2991 1.1 yamaguch ixl_tx_common_locked(ifp, txr, true);
2992 1.1 yamaguch mutex_exit(&txr->txr_lock);
2993 1.1 yamaguch }
2994 1.1 yamaguch
2995 1.1 yamaguch static struct ixl_rx_ring *
2996 1.1 yamaguch ixl_rxr_alloc(struct ixl_softc *sc, unsigned int qid)
2997 1.1 yamaguch {
2998 1.1 yamaguch struct ixl_rx_ring *rxr = NULL;
2999 1.1 yamaguch struct ixl_rx_map *maps = NULL, *rxm;
3000 1.1 yamaguch unsigned int i;
3001 1.1 yamaguch
3002 1.1 yamaguch rxr = kmem_zalloc(sizeof(*rxr), KM_SLEEP);
3003 1.1 yamaguch maps = kmem_zalloc(sizeof(maps[0]) * sc->sc_rx_ring_ndescs,
3004 1.1 yamaguch KM_SLEEP);
3005 1.1 yamaguch
3006 1.1 yamaguch if (ixl_dmamem_alloc(sc, &rxr->rxr_mem,
3007 1.11 yamaguch sizeof(struct ixl_rx_rd_desc_32) * sc->sc_rx_ring_ndescs,
3008 1.1 yamaguch IXL_RX_QUEUE_ALIGN) != 0)
3009 1.1 yamaguch goto free;
3010 1.1 yamaguch
3011 1.1 yamaguch for (i = 0; i < sc->sc_rx_ring_ndescs; i++) {
3012 1.1 yamaguch rxm = &maps[i];
3013 1.1 yamaguch
3014 1.1 yamaguch if (bus_dmamap_create(sc->sc_dmat,
3015 1.29 yamaguch IXL_MCLBYTES, 1, IXL_MCLBYTES, 0,
3016 1.1 yamaguch BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, &rxm->rxm_map) != 0)
3017 1.1 yamaguch goto uncreate;
3018 1.1 yamaguch
3019 1.1 yamaguch rxm->rxm_m = NULL;
3020 1.1 yamaguch }
3021 1.1 yamaguch
3022 1.1 yamaguch rxr->rxr_cons = rxr->rxr_prod = 0;
3023 1.1 yamaguch rxr->rxr_m_head = NULL;
3024 1.1 yamaguch rxr->rxr_m_tail = &rxr->rxr_m_head;
3025 1.1 yamaguch rxr->rxr_maps = maps;
3026 1.1 yamaguch
3027 1.1 yamaguch rxr->rxr_tail = I40E_QRX_TAIL(qid);
3028 1.1 yamaguch rxr->rxr_qid = qid;
3029 1.1 yamaguch mutex_init(&rxr->rxr_lock, MUTEX_DEFAULT, IPL_NET);
3030 1.1 yamaguch
3031 1.1 yamaguch return rxr;
3032 1.1 yamaguch
3033 1.1 yamaguch uncreate:
3034 1.1 yamaguch for (i = 0; i < sc->sc_rx_ring_ndescs; i++) {
3035 1.1 yamaguch rxm = &maps[i];
3036 1.1 yamaguch
3037 1.1 yamaguch if (rxm->rxm_map == NULL)
3038 1.1 yamaguch continue;
3039 1.1 yamaguch
3040 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, rxm->rxm_map);
3041 1.1 yamaguch }
3042 1.1 yamaguch
3043 1.1 yamaguch ixl_dmamem_free(sc, &rxr->rxr_mem);
3044 1.1 yamaguch free:
3045 1.1 yamaguch kmem_free(maps, sizeof(maps[0]) * sc->sc_rx_ring_ndescs);
3046 1.1 yamaguch kmem_free(rxr, sizeof(*rxr));
3047 1.1 yamaguch
3048 1.1 yamaguch return NULL;
3049 1.1 yamaguch }
3050 1.1 yamaguch
3051 1.1 yamaguch static void
3052 1.1 yamaguch ixl_rxr_clean(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3053 1.1 yamaguch {
3054 1.1 yamaguch struct ixl_rx_map *maps, *rxm;
3055 1.1 yamaguch bus_dmamap_t map;
3056 1.1 yamaguch unsigned int i;
3057 1.1 yamaguch
3058 1.1 yamaguch maps = rxr->rxr_maps;
3059 1.1 yamaguch for (i = 0; i < sc->sc_rx_ring_ndescs; i++) {
3060 1.1 yamaguch rxm = &maps[i];
3061 1.1 yamaguch
3062 1.1 yamaguch if (rxm->rxm_m == NULL)
3063 1.1 yamaguch continue;
3064 1.1 yamaguch
3065 1.1 yamaguch map = rxm->rxm_map;
3066 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
3067 1.1 yamaguch BUS_DMASYNC_POSTWRITE);
3068 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, map);
3069 1.1 yamaguch
3070 1.1 yamaguch m_freem(rxm->rxm_m);
3071 1.1 yamaguch rxm->rxm_m = NULL;
3072 1.1 yamaguch }
3073 1.1 yamaguch
3074 1.1 yamaguch m_freem(rxr->rxr_m_head);
3075 1.1 yamaguch rxr->rxr_m_head = NULL;
3076 1.1 yamaguch rxr->rxr_m_tail = &rxr->rxr_m_head;
3077 1.1 yamaguch
3078 1.1 yamaguch rxr->rxr_prod = rxr->rxr_cons = 0;
3079 1.1 yamaguch }
3080 1.1 yamaguch
3081 1.1 yamaguch static int
3082 1.1 yamaguch ixl_rxr_enabled(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3083 1.1 yamaguch {
3084 1.1 yamaguch bus_size_t ena = I40E_QRX_ENA(rxr->rxr_qid);
3085 1.1 yamaguch uint32_t reg;
3086 1.1 yamaguch int i;
3087 1.1 yamaguch
3088 1.1 yamaguch for (i = 0; i < 10; i++) {
3089 1.1 yamaguch reg = ixl_rd(sc, ena);
3090 1.1 yamaguch if (ISSET(reg, I40E_QRX_ENA_QENA_STAT_MASK))
3091 1.1 yamaguch return 0;
3092 1.1 yamaguch
3093 1.1 yamaguch delaymsec(10);
3094 1.1 yamaguch }
3095 1.1 yamaguch
3096 1.1 yamaguch return ETIMEDOUT;
3097 1.1 yamaguch }
3098 1.1 yamaguch
3099 1.1 yamaguch static int
3100 1.1 yamaguch ixl_rxr_disabled(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3101 1.1 yamaguch {
3102 1.1 yamaguch bus_size_t ena = I40E_QRX_ENA(rxr->rxr_qid);
3103 1.1 yamaguch uint32_t reg;
3104 1.1 yamaguch int i;
3105 1.1 yamaguch
3106 1.1 yamaguch KASSERT(mutex_owned(&rxr->rxr_lock));
3107 1.1 yamaguch
3108 1.1 yamaguch for (i = 0; i < 20; i++) {
3109 1.1 yamaguch reg = ixl_rd(sc, ena);
3110 1.1 yamaguch if (ISSET(reg, I40E_QRX_ENA_QENA_STAT_MASK) == 0)
3111 1.1 yamaguch return 0;
3112 1.1 yamaguch
3113 1.1 yamaguch delaymsec(10);
3114 1.1 yamaguch }
3115 1.1 yamaguch
3116 1.1 yamaguch return ETIMEDOUT;
3117 1.1 yamaguch }
3118 1.1 yamaguch
3119 1.1 yamaguch static void
3120 1.1 yamaguch ixl_rxr_config(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3121 1.1 yamaguch {
3122 1.1 yamaguch struct ixl_hmc_rxq rxq;
3123 1.29 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
3124 1.29 yamaguch uint16_t rxmax;
3125 1.1 yamaguch void *hmc;
3126 1.1 yamaguch
3127 1.1 yamaguch memset(&rxq, 0, sizeof(rxq));
3128 1.29 yamaguch rxmax = ifp->if_mtu + IXL_MTU_ETHERLEN;
3129 1.1 yamaguch
3130 1.1 yamaguch rxq.head = htole16(rxr->rxr_cons);
3131 1.1 yamaguch rxq.base = htole64(IXL_DMA_DVA(&rxr->rxr_mem) / IXL_HMC_RXQ_BASE_UNIT);
3132 1.1 yamaguch rxq.qlen = htole16(sc->sc_rx_ring_ndescs);
3133 1.29 yamaguch rxq.dbuff = htole16(IXL_MCLBYTES / IXL_HMC_RXQ_DBUFF_UNIT);
3134 1.1 yamaguch rxq.hbuff = 0;
3135 1.1 yamaguch rxq.dtype = IXL_HMC_RXQ_DTYPE_NOSPLIT;
3136 1.11 yamaguch rxq.dsize = IXL_HMC_RXQ_DSIZE_32;
3137 1.1 yamaguch rxq.crcstrip = 1;
3138 1.11 yamaguch rxq.l2sel = 1;
3139 1.11 yamaguch rxq.showiv = 1;
3140 1.29 yamaguch rxq.rxmax = htole16(rxmax);
3141 1.1 yamaguch rxq.tphrdesc_ena = 0;
3142 1.1 yamaguch rxq.tphwdesc_ena = 0;
3143 1.1 yamaguch rxq.tphdata_ena = 0;
3144 1.1 yamaguch rxq.tphhead_ena = 0;
3145 1.1 yamaguch rxq.lrxqthresh = 0;
3146 1.1 yamaguch rxq.prefena = 1;
3147 1.1 yamaguch
3148 1.1 yamaguch hmc = ixl_hmc_kva(sc, IXL_HMC_LAN_RX, rxr->rxr_qid);
3149 1.1 yamaguch memset(hmc, 0, ixl_hmc_len(sc, IXL_HMC_LAN_RX));
3150 1.1 yamaguch ixl_hmc_pack(hmc, &rxq, ixl_hmc_pack_rxq,
3151 1.1 yamaguch __arraycount(ixl_hmc_pack_rxq));
3152 1.1 yamaguch }
3153 1.1 yamaguch
3154 1.1 yamaguch static void
3155 1.1 yamaguch ixl_rxr_unconfig(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3156 1.1 yamaguch {
3157 1.1 yamaguch void *hmc;
3158 1.1 yamaguch
3159 1.1 yamaguch hmc = ixl_hmc_kva(sc, IXL_HMC_LAN_RX, rxr->rxr_qid);
3160 1.1 yamaguch memset(hmc, 0, ixl_hmc_len(sc, IXL_HMC_LAN_RX));
3161 1.1 yamaguch }
3162 1.1 yamaguch
3163 1.1 yamaguch static void
3164 1.1 yamaguch ixl_rxr_free(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3165 1.1 yamaguch {
3166 1.1 yamaguch struct ixl_rx_map *maps, *rxm;
3167 1.1 yamaguch unsigned int i;
3168 1.1 yamaguch
3169 1.1 yamaguch maps = rxr->rxr_maps;
3170 1.1 yamaguch for (i = 0; i < sc->sc_rx_ring_ndescs; i++) {
3171 1.1 yamaguch rxm = &maps[i];
3172 1.1 yamaguch
3173 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, rxm->rxm_map);
3174 1.1 yamaguch }
3175 1.1 yamaguch
3176 1.1 yamaguch ixl_dmamem_free(sc, &rxr->rxr_mem);
3177 1.1 yamaguch mutex_destroy(&rxr->rxr_lock);
3178 1.1 yamaguch kmem_free(maps, sizeof(maps[0]) * sc->sc_rx_ring_ndescs);
3179 1.1 yamaguch kmem_free(rxr, sizeof(*rxr));
3180 1.1 yamaguch }
3181 1.1 yamaguch
3182 1.14 yamaguch static inline void
3183 1.14 yamaguch ixl_rx_csum(struct mbuf *m, uint64_t qword)
3184 1.14 yamaguch {
3185 1.14 yamaguch int flags_mask;
3186 1.14 yamaguch
3187 1.14 yamaguch if (!ISSET(qword, IXL_RX_DESC_L3L4P)) {
3188 1.14 yamaguch /* No L3 or L4 checksum was calculated */
3189 1.14 yamaguch return;
3190 1.14 yamaguch }
3191 1.14 yamaguch
3192 1.14 yamaguch switch (__SHIFTOUT(qword, IXL_RX_DESC_PTYPE_MASK)) {
3193 1.14 yamaguch case IXL_RX_DESC_PTYPE_IPV4FRAG:
3194 1.14 yamaguch case IXL_RX_DESC_PTYPE_IPV4:
3195 1.14 yamaguch case IXL_RX_DESC_PTYPE_SCTPV4:
3196 1.14 yamaguch case IXL_RX_DESC_PTYPE_ICMPV4:
3197 1.14 yamaguch flags_mask = M_CSUM_IPv4 | M_CSUM_IPv4_BAD;
3198 1.14 yamaguch break;
3199 1.14 yamaguch case IXL_RX_DESC_PTYPE_TCPV4:
3200 1.14 yamaguch flags_mask = M_CSUM_IPv4 | M_CSUM_IPv4_BAD;
3201 1.14 yamaguch flags_mask |= M_CSUM_TCPv4 | M_CSUM_TCP_UDP_BAD;
3202 1.14 yamaguch break;
3203 1.14 yamaguch case IXL_RX_DESC_PTYPE_UDPV4:
3204 1.14 yamaguch flags_mask = M_CSUM_IPv4 | M_CSUM_IPv4_BAD;
3205 1.14 yamaguch flags_mask |= M_CSUM_UDPv4 | M_CSUM_TCP_UDP_BAD;
3206 1.14 yamaguch break;
3207 1.14 yamaguch case IXL_RX_DESC_PTYPE_TCPV6:
3208 1.14 yamaguch flags_mask = M_CSUM_TCPv6 | M_CSUM_TCP_UDP_BAD;
3209 1.14 yamaguch break;
3210 1.14 yamaguch case IXL_RX_DESC_PTYPE_UDPV6:
3211 1.14 yamaguch flags_mask = M_CSUM_UDPv6 | M_CSUM_TCP_UDP_BAD;
3212 1.14 yamaguch break;
3213 1.14 yamaguch default:
3214 1.14 yamaguch flags_mask = 0;
3215 1.14 yamaguch }
3216 1.14 yamaguch
3217 1.14 yamaguch m->m_pkthdr.csum_flags |= (flags_mask & (M_CSUM_IPv4 |
3218 1.14 yamaguch M_CSUM_TCPv4 | M_CSUM_TCPv6 | M_CSUM_UDPv4 | M_CSUM_UDPv6));
3219 1.14 yamaguch
3220 1.14 yamaguch if (ISSET(qword, IXL_RX_DESC_IPE)) {
3221 1.14 yamaguch m->m_pkthdr.csum_flags |= (flags_mask & M_CSUM_IPv4_BAD);
3222 1.14 yamaguch }
3223 1.14 yamaguch
3224 1.14 yamaguch if (ISSET(qword, IXL_RX_DESC_L4E)) {
3225 1.14 yamaguch m->m_pkthdr.csum_flags |= (flags_mask & M_CSUM_TCP_UDP_BAD);
3226 1.14 yamaguch }
3227 1.14 yamaguch }
3228 1.14 yamaguch
3229 1.1 yamaguch static int
3230 1.1 yamaguch ixl_rxeof(struct ixl_softc *sc, struct ixl_rx_ring *rxr, u_int rxlimit)
3231 1.1 yamaguch {
3232 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
3233 1.11 yamaguch struct ixl_rx_wb_desc_32 *ring, *rxd;
3234 1.1 yamaguch struct ixl_rx_map *rxm;
3235 1.1 yamaguch bus_dmamap_t map;
3236 1.1 yamaguch unsigned int cons, prod;
3237 1.1 yamaguch struct mbuf *m;
3238 1.11 yamaguch uint64_t word, word0;
3239 1.1 yamaguch unsigned int len;
3240 1.1 yamaguch unsigned int mask;
3241 1.1 yamaguch int done = 0, more = 0;
3242 1.1 yamaguch
3243 1.1 yamaguch KASSERT(mutex_owned(&rxr->rxr_lock));
3244 1.1 yamaguch
3245 1.1 yamaguch if (!ISSET(ifp->if_flags, IFF_RUNNING))
3246 1.1 yamaguch return 0;
3247 1.1 yamaguch
3248 1.1 yamaguch prod = rxr->rxr_prod;
3249 1.1 yamaguch cons = rxr->rxr_cons;
3250 1.1 yamaguch
3251 1.1 yamaguch if (cons == prod)
3252 1.1 yamaguch return 0;
3253 1.1 yamaguch
3254 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&rxr->rxr_mem),
3255 1.1 yamaguch 0, IXL_DMA_LEN(&rxr->rxr_mem),
3256 1.1 yamaguch BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3257 1.1 yamaguch
3258 1.1 yamaguch ring = IXL_DMA_KVA(&rxr->rxr_mem);
3259 1.1 yamaguch mask = sc->sc_rx_ring_ndescs - 1;
3260 1.1 yamaguch
3261 1.1 yamaguch do {
3262 1.1 yamaguch if (rxlimit-- <= 0) {
3263 1.1 yamaguch more = 1;
3264 1.1 yamaguch break;
3265 1.1 yamaguch }
3266 1.1 yamaguch
3267 1.1 yamaguch rxd = &ring[cons];
3268 1.1 yamaguch
3269 1.1 yamaguch word = le64toh(rxd->qword1);
3270 1.1 yamaguch
3271 1.1 yamaguch if (!ISSET(word, IXL_RX_DESC_DD))
3272 1.1 yamaguch break;
3273 1.1 yamaguch
3274 1.1 yamaguch rxm = &rxr->rxr_maps[cons];
3275 1.1 yamaguch
3276 1.1 yamaguch map = rxm->rxm_map;
3277 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
3278 1.1 yamaguch BUS_DMASYNC_POSTREAD);
3279 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, map);
3280 1.1 yamaguch
3281 1.1 yamaguch m = rxm->rxm_m;
3282 1.1 yamaguch rxm->rxm_m = NULL;
3283 1.1 yamaguch
3284 1.1 yamaguch KASSERT(m != NULL);
3285 1.1 yamaguch
3286 1.1 yamaguch len = (word & IXL_RX_DESC_PLEN_MASK) >> IXL_RX_DESC_PLEN_SHIFT;
3287 1.1 yamaguch m->m_len = len;
3288 1.1 yamaguch m->m_pkthdr.len = 0;
3289 1.1 yamaguch
3290 1.1 yamaguch m->m_next = NULL;
3291 1.1 yamaguch *rxr->rxr_m_tail = m;
3292 1.1 yamaguch rxr->rxr_m_tail = &m->m_next;
3293 1.1 yamaguch
3294 1.1 yamaguch m = rxr->rxr_m_head;
3295 1.1 yamaguch m->m_pkthdr.len += len;
3296 1.1 yamaguch
3297 1.1 yamaguch if (ISSET(word, IXL_RX_DESC_EOP)) {
3298 1.11 yamaguch word0 = le64toh(rxd->qword0);
3299 1.11 yamaguch
3300 1.11 yamaguch if (ISSET(word, IXL_RX_DESC_L2TAG1P)) {
3301 1.11 yamaguch vlan_set_tag(m,
3302 1.11 yamaguch __SHIFTOUT(word0, IXL_RX_DESC_L2TAG1_MASK));
3303 1.11 yamaguch }
3304 1.11 yamaguch
3305 1.14 yamaguch if ((ifp->if_capenable & IXL_IFCAP_RXCSUM) != 0)
3306 1.14 yamaguch ixl_rx_csum(m, word);
3307 1.14 yamaguch
3308 1.1 yamaguch if (!ISSET(word,
3309 1.1 yamaguch IXL_RX_DESC_RXE | IXL_RX_DESC_OVERSIZE)) {
3310 1.1 yamaguch m_set_rcvif(m, ifp);
3311 1.1 yamaguch rxr->rxr_ipackets++;
3312 1.1 yamaguch rxr->rxr_ibytes += m->m_pkthdr.len;
3313 1.1 yamaguch if_percpuq_enqueue(ifp->if_percpuq, m);
3314 1.1 yamaguch } else {
3315 1.1 yamaguch rxr->rxr_ierrors++;
3316 1.1 yamaguch m_freem(m);
3317 1.1 yamaguch }
3318 1.1 yamaguch
3319 1.1 yamaguch rxr->rxr_m_head = NULL;
3320 1.1 yamaguch rxr->rxr_m_tail = &rxr->rxr_m_head;
3321 1.1 yamaguch }
3322 1.1 yamaguch
3323 1.1 yamaguch cons++;
3324 1.1 yamaguch cons &= mask;
3325 1.1 yamaguch
3326 1.1 yamaguch done = 1;
3327 1.1 yamaguch } while (cons != prod);
3328 1.1 yamaguch
3329 1.1 yamaguch if (done) {
3330 1.1 yamaguch rxr->rxr_cons = cons;
3331 1.1 yamaguch if (ixl_rxfill(sc, rxr) == -1)
3332 1.1 yamaguch rxr->rxr_iqdrops++;
3333 1.1 yamaguch }
3334 1.1 yamaguch
3335 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&rxr->rxr_mem),
3336 1.1 yamaguch 0, IXL_DMA_LEN(&rxr->rxr_mem),
3337 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3338 1.1 yamaguch
3339 1.1 yamaguch return more;
3340 1.1 yamaguch }
3341 1.1 yamaguch
3342 1.1 yamaguch static int
3343 1.1 yamaguch ixl_rxfill(struct ixl_softc *sc, struct ixl_rx_ring *rxr)
3344 1.1 yamaguch {
3345 1.11 yamaguch struct ixl_rx_rd_desc_32 *ring, *rxd;
3346 1.1 yamaguch struct ixl_rx_map *rxm;
3347 1.1 yamaguch bus_dmamap_t map;
3348 1.1 yamaguch struct mbuf *m;
3349 1.1 yamaguch unsigned int prod;
3350 1.1 yamaguch unsigned int slots;
3351 1.1 yamaguch unsigned int mask;
3352 1.1 yamaguch int post = 0, error = 0;
3353 1.1 yamaguch
3354 1.1 yamaguch KASSERT(mutex_owned(&rxr->rxr_lock));
3355 1.1 yamaguch
3356 1.1 yamaguch prod = rxr->rxr_prod;
3357 1.1 yamaguch slots = ixl_rxr_unrefreshed(rxr->rxr_prod, rxr->rxr_cons,
3358 1.1 yamaguch sc->sc_rx_ring_ndescs);
3359 1.1 yamaguch
3360 1.1 yamaguch ring = IXL_DMA_KVA(&rxr->rxr_mem);
3361 1.1 yamaguch mask = sc->sc_rx_ring_ndescs - 1;
3362 1.1 yamaguch
3363 1.1 yamaguch if (__predict_false(slots <= 0))
3364 1.1 yamaguch return -1;
3365 1.1 yamaguch
3366 1.1 yamaguch do {
3367 1.1 yamaguch rxm = &rxr->rxr_maps[prod];
3368 1.1 yamaguch
3369 1.1 yamaguch MGETHDR(m, M_DONTWAIT, MT_DATA);
3370 1.1 yamaguch if (m == NULL) {
3371 1.1 yamaguch rxr->rxr_mgethdr_failed.ev_count++;
3372 1.1 yamaguch error = -1;
3373 1.1 yamaguch break;
3374 1.1 yamaguch }
3375 1.1 yamaguch
3376 1.1 yamaguch MCLGET(m, M_DONTWAIT);
3377 1.1 yamaguch if (!ISSET(m->m_flags, M_EXT)) {
3378 1.1 yamaguch rxr->rxr_mgetcl_failed.ev_count++;
3379 1.1 yamaguch error = -1;
3380 1.1 yamaguch m_freem(m);
3381 1.1 yamaguch break;
3382 1.1 yamaguch }
3383 1.1 yamaguch
3384 1.29 yamaguch m->m_len = m->m_pkthdr.len = MCLBYTES;
3385 1.1 yamaguch m_adj(m, ETHER_ALIGN);
3386 1.1 yamaguch
3387 1.1 yamaguch map = rxm->rxm_map;
3388 1.1 yamaguch
3389 1.1 yamaguch if (bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
3390 1.1 yamaguch BUS_DMA_READ | BUS_DMA_NOWAIT) != 0) {
3391 1.1 yamaguch rxr->rxr_mbuf_load_failed.ev_count++;
3392 1.1 yamaguch error = -1;
3393 1.1 yamaguch m_freem(m);
3394 1.1 yamaguch break;
3395 1.1 yamaguch }
3396 1.1 yamaguch
3397 1.1 yamaguch rxm->rxm_m = m;
3398 1.1 yamaguch
3399 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
3400 1.1 yamaguch BUS_DMASYNC_PREREAD);
3401 1.1 yamaguch
3402 1.1 yamaguch rxd = &ring[prod];
3403 1.1 yamaguch
3404 1.1 yamaguch rxd->paddr = htole64(map->dm_segs[0].ds_addr);
3405 1.1 yamaguch rxd->haddr = htole64(0);
3406 1.1 yamaguch
3407 1.1 yamaguch prod++;
3408 1.1 yamaguch prod &= mask;
3409 1.1 yamaguch
3410 1.1 yamaguch post = 1;
3411 1.1 yamaguch
3412 1.1 yamaguch } while (--slots);
3413 1.1 yamaguch
3414 1.1 yamaguch if (post) {
3415 1.1 yamaguch rxr->rxr_prod = prod;
3416 1.1 yamaguch ixl_wr(sc, rxr->rxr_tail, prod);
3417 1.1 yamaguch }
3418 1.1 yamaguch
3419 1.1 yamaguch return error;
3420 1.1 yamaguch }
3421 1.1 yamaguch
3422 1.1 yamaguch static inline int
3423 1.1 yamaguch ixl_handle_queue_common(struct ixl_softc *sc, struct ixl_queue_pair *qp,
3424 1.1 yamaguch u_int txlimit, struct evcnt *txevcnt,
3425 1.1 yamaguch u_int rxlimit, struct evcnt *rxevcnt)
3426 1.1 yamaguch {
3427 1.1 yamaguch struct ixl_tx_ring *txr = qp->qp_txr;
3428 1.1 yamaguch struct ixl_rx_ring *rxr = qp->qp_rxr;
3429 1.1 yamaguch int txmore, rxmore;
3430 1.1 yamaguch int rv;
3431 1.1 yamaguch
3432 1.1 yamaguch KASSERT(!mutex_owned(&txr->txr_lock));
3433 1.1 yamaguch KASSERT(!mutex_owned(&rxr->rxr_lock));
3434 1.1 yamaguch
3435 1.1 yamaguch mutex_enter(&txr->txr_lock);
3436 1.1 yamaguch txevcnt->ev_count++;
3437 1.1 yamaguch txmore = ixl_txeof(sc, txr, txlimit);
3438 1.1 yamaguch mutex_exit(&txr->txr_lock);
3439 1.1 yamaguch
3440 1.1 yamaguch mutex_enter(&rxr->rxr_lock);
3441 1.1 yamaguch rxevcnt->ev_count++;
3442 1.1 yamaguch rxmore = ixl_rxeof(sc, rxr, rxlimit);
3443 1.1 yamaguch mutex_exit(&rxr->rxr_lock);
3444 1.1 yamaguch
3445 1.1 yamaguch rv = txmore | (rxmore << 1);
3446 1.1 yamaguch
3447 1.1 yamaguch return rv;
3448 1.1 yamaguch }
3449 1.1 yamaguch
3450 1.1 yamaguch static void
3451 1.1 yamaguch ixl_sched_handle_queue(struct ixl_softc *sc, struct ixl_queue_pair *qp)
3452 1.1 yamaguch {
3453 1.1 yamaguch
3454 1.1 yamaguch if (qp->qp_workqueue)
3455 1.1 yamaguch ixl_work_add(sc->sc_workq_txrx, &qp->qp_task);
3456 1.1 yamaguch else
3457 1.1 yamaguch softint_schedule(qp->qp_si);
3458 1.1 yamaguch }
3459 1.1 yamaguch
3460 1.1 yamaguch static int
3461 1.1 yamaguch ixl_intr(void *xsc)
3462 1.1 yamaguch {
3463 1.1 yamaguch struct ixl_softc *sc = xsc;
3464 1.1 yamaguch struct ixl_tx_ring *txr;
3465 1.1 yamaguch struct ixl_rx_ring *rxr;
3466 1.1 yamaguch uint32_t icr, rxintr, txintr;
3467 1.1 yamaguch int rv = 0;
3468 1.1 yamaguch unsigned int i;
3469 1.1 yamaguch
3470 1.1 yamaguch KASSERT(sc != NULL);
3471 1.1 yamaguch
3472 1.1 yamaguch ixl_enable_other_intr(sc);
3473 1.1 yamaguch icr = ixl_rd(sc, I40E_PFINT_ICR0);
3474 1.1 yamaguch
3475 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_ADMINQ_MASK)) {
3476 1.1 yamaguch atomic_inc_64(&sc->sc_event_atq.ev_count);
3477 1.1 yamaguch ixl_atq_done(sc);
3478 1.1 yamaguch ixl_work_add(sc->sc_workq, &sc->sc_arq_task);
3479 1.1 yamaguch rv = 1;
3480 1.1 yamaguch }
3481 1.1 yamaguch
3482 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK)) {
3483 1.1 yamaguch atomic_inc_64(&sc->sc_event_link.ev_count);
3484 1.1 yamaguch ixl_work_add(sc->sc_workq, &sc->sc_link_state_task);
3485 1.1 yamaguch rv = 1;
3486 1.1 yamaguch }
3487 1.1 yamaguch
3488 1.1 yamaguch rxintr = icr & I40E_INTR_NOTX_RX_MASK;
3489 1.1 yamaguch txintr = icr & I40E_INTR_NOTX_TX_MASK;
3490 1.1 yamaguch
3491 1.1 yamaguch if (txintr || rxintr) {
3492 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
3493 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
3494 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
3495 1.1 yamaguch
3496 1.1 yamaguch ixl_handle_queue_common(sc, &sc->sc_qps[i],
3497 1.1 yamaguch IXL_TXRX_PROCESS_UNLIMIT, &txr->txr_intr,
3498 1.1 yamaguch IXL_TXRX_PROCESS_UNLIMIT, &rxr->rxr_intr);
3499 1.1 yamaguch }
3500 1.1 yamaguch rv = 1;
3501 1.1 yamaguch }
3502 1.1 yamaguch
3503 1.1 yamaguch return rv;
3504 1.1 yamaguch }
3505 1.1 yamaguch
3506 1.1 yamaguch static int
3507 1.1 yamaguch ixl_queue_intr(void *xqp)
3508 1.1 yamaguch {
3509 1.1 yamaguch struct ixl_queue_pair *qp = xqp;
3510 1.1 yamaguch struct ixl_tx_ring *txr = qp->qp_txr;
3511 1.1 yamaguch struct ixl_rx_ring *rxr = qp->qp_rxr;
3512 1.1 yamaguch struct ixl_softc *sc = qp->qp_sc;
3513 1.1 yamaguch u_int txlimit, rxlimit;
3514 1.1 yamaguch int more;
3515 1.1 yamaguch
3516 1.1 yamaguch txlimit = sc->sc_tx_intr_process_limit;
3517 1.1 yamaguch rxlimit = sc->sc_rx_intr_process_limit;
3518 1.1 yamaguch qp->qp_workqueue = sc->sc_txrx_workqueue;
3519 1.1 yamaguch
3520 1.1 yamaguch more = ixl_handle_queue_common(sc, qp,
3521 1.1 yamaguch txlimit, &txr->txr_intr, rxlimit, &rxr->rxr_intr);
3522 1.1 yamaguch
3523 1.1 yamaguch if (more != 0) {
3524 1.1 yamaguch ixl_sched_handle_queue(sc, qp);
3525 1.1 yamaguch } else {
3526 1.1 yamaguch /* for ALTQ */
3527 1.1 yamaguch if (txr->txr_qid == 0)
3528 1.1 yamaguch if_schedule_deferred_start(&sc->sc_ec.ec_if);
3529 1.1 yamaguch softint_schedule(txr->txr_si);
3530 1.1 yamaguch
3531 1.1 yamaguch ixl_enable_queue_intr(sc, qp);
3532 1.1 yamaguch }
3533 1.1 yamaguch
3534 1.1 yamaguch return 1;
3535 1.1 yamaguch }
3536 1.1 yamaguch
3537 1.1 yamaguch static void
3538 1.1 yamaguch ixl_handle_queue(void *xqp)
3539 1.1 yamaguch {
3540 1.1 yamaguch struct ixl_queue_pair *qp = xqp;
3541 1.1 yamaguch struct ixl_softc *sc = qp->qp_sc;
3542 1.1 yamaguch struct ixl_tx_ring *txr = qp->qp_txr;
3543 1.1 yamaguch struct ixl_rx_ring *rxr = qp->qp_rxr;
3544 1.1 yamaguch u_int txlimit, rxlimit;
3545 1.1 yamaguch int more;
3546 1.1 yamaguch
3547 1.1 yamaguch txlimit = sc->sc_tx_process_limit;
3548 1.1 yamaguch rxlimit = sc->sc_rx_process_limit;
3549 1.1 yamaguch
3550 1.1 yamaguch more = ixl_handle_queue_common(sc, qp,
3551 1.1 yamaguch txlimit, &txr->txr_defer, rxlimit, &rxr->rxr_defer);
3552 1.1 yamaguch
3553 1.1 yamaguch if (more != 0)
3554 1.1 yamaguch ixl_sched_handle_queue(sc, qp);
3555 1.1 yamaguch else
3556 1.1 yamaguch ixl_enable_queue_intr(sc, qp);
3557 1.1 yamaguch }
3558 1.1 yamaguch
3559 1.1 yamaguch static inline void
3560 1.1 yamaguch ixl_print_hmc_error(struct ixl_softc *sc, uint32_t reg)
3561 1.1 yamaguch {
3562 1.1 yamaguch uint32_t hmc_idx, hmc_isvf;
3563 1.1 yamaguch uint32_t hmc_errtype, hmc_objtype, hmc_data;
3564 1.1 yamaguch
3565 1.1 yamaguch hmc_idx = reg & I40E_PFHMC_ERRORINFO_PMF_INDEX_MASK;
3566 1.1 yamaguch hmc_idx = hmc_idx >> I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT;
3567 1.1 yamaguch hmc_isvf = reg & I40E_PFHMC_ERRORINFO_PMF_ISVF_MASK;
3568 1.1 yamaguch hmc_isvf = hmc_isvf >> I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT;
3569 1.1 yamaguch hmc_errtype = reg & I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_MASK;
3570 1.1 yamaguch hmc_errtype = hmc_errtype >> I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT;
3571 1.1 yamaguch hmc_objtype = reg & I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_MASK;
3572 1.1 yamaguch hmc_objtype = hmc_objtype >> I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT;
3573 1.1 yamaguch hmc_data = ixl_rd(sc, I40E_PFHMC_ERRORDATA);
3574 1.1 yamaguch
3575 1.1 yamaguch device_printf(sc->sc_dev,
3576 1.1 yamaguch "HMC Error (idx=0x%x, isvf=0x%x, err=0x%x, obj=0x%x, data=0x%x)\n",
3577 1.1 yamaguch hmc_idx, hmc_isvf, hmc_errtype, hmc_objtype, hmc_data);
3578 1.1 yamaguch }
3579 1.1 yamaguch
3580 1.1 yamaguch static int
3581 1.1 yamaguch ixl_other_intr(void *xsc)
3582 1.1 yamaguch {
3583 1.1 yamaguch struct ixl_softc *sc = xsc;
3584 1.1 yamaguch uint32_t icr, mask, reg;
3585 1.1 yamaguch int rv;
3586 1.1 yamaguch
3587 1.1 yamaguch icr = ixl_rd(sc, I40E_PFINT_ICR0);
3588 1.1 yamaguch mask = ixl_rd(sc, I40E_PFINT_ICR0_ENA);
3589 1.1 yamaguch
3590 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_ADMINQ_MASK)) {
3591 1.1 yamaguch atomic_inc_64(&sc->sc_event_atq.ev_count);
3592 1.1 yamaguch ixl_atq_done(sc);
3593 1.1 yamaguch ixl_work_add(sc->sc_workq, &sc->sc_arq_task);
3594 1.1 yamaguch rv = 1;
3595 1.1 yamaguch }
3596 1.1 yamaguch
3597 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK)) {
3598 1.1 yamaguch if (ISSET(sc->sc_ec.ec_if.if_flags, IFF_DEBUG))
3599 1.1 yamaguch device_printf(sc->sc_dev, "link stat changed\n");
3600 1.1 yamaguch
3601 1.1 yamaguch atomic_inc_64(&sc->sc_event_link.ev_count);
3602 1.1 yamaguch ixl_work_add(sc->sc_workq, &sc->sc_link_state_task);
3603 1.1 yamaguch rv = 1;
3604 1.1 yamaguch }
3605 1.1 yamaguch
3606 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_GRST_MASK)) {
3607 1.1 yamaguch CLR(mask, I40E_PFINT_ICR0_ENA_GRST_MASK);
3608 1.1 yamaguch reg = ixl_rd(sc, I40E_GLGEN_RSTAT);
3609 1.1 yamaguch reg = reg & I40E_GLGEN_RSTAT_RESET_TYPE_MASK;
3610 1.1 yamaguch reg = reg >> I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT;
3611 1.1 yamaguch
3612 1.1 yamaguch device_printf(sc->sc_dev, "GRST: %s\n",
3613 1.1 yamaguch reg == I40E_RESET_CORER ? "CORER" :
3614 1.1 yamaguch reg == I40E_RESET_GLOBR ? "GLOBR" :
3615 1.1 yamaguch reg == I40E_RESET_EMPR ? "EMPR" :
3616 1.1 yamaguch "POR");
3617 1.1 yamaguch }
3618 1.1 yamaguch
3619 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_ECC_ERR_MASK))
3620 1.1 yamaguch atomic_inc_64(&sc->sc_event_ecc_err.ev_count);
3621 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_PCI_EXCEPTION_MASK))
3622 1.1 yamaguch atomic_inc_64(&sc->sc_event_pci_exception.ev_count);
3623 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_PE_CRITERR_MASK))
3624 1.1 yamaguch atomic_inc_64(&sc->sc_event_crit_err.ev_count);
3625 1.1 yamaguch
3626 1.1 yamaguch if (ISSET(icr, IXL_ICR0_CRIT_ERR_MASK)) {
3627 1.1 yamaguch CLR(mask, IXL_ICR0_CRIT_ERR_MASK);
3628 1.1 yamaguch device_printf(sc->sc_dev, "critical error\n");
3629 1.1 yamaguch }
3630 1.1 yamaguch
3631 1.1 yamaguch if (ISSET(icr, I40E_PFINT_ICR0_HMC_ERR_MASK)) {
3632 1.1 yamaguch reg = ixl_rd(sc, I40E_PFHMC_ERRORINFO);
3633 1.1 yamaguch if (ISSET(reg, I40E_PFHMC_ERRORINFO_ERROR_DETECTED_MASK))
3634 1.1 yamaguch ixl_print_hmc_error(sc, reg);
3635 1.1 yamaguch ixl_wr(sc, I40E_PFHMC_ERRORINFO, 0);
3636 1.1 yamaguch }
3637 1.1 yamaguch
3638 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ICR0_ENA, mask);
3639 1.1 yamaguch ixl_flush(sc);
3640 1.1 yamaguch ixl_enable_other_intr(sc);
3641 1.1 yamaguch return rv;
3642 1.1 yamaguch }
3643 1.1 yamaguch
3644 1.1 yamaguch static void
3645 1.4 yamaguch ixl_get_link_status_done(struct ixl_softc *sc,
3646 1.4 yamaguch const struct ixl_aq_desc *iaq)
3647 1.1 yamaguch {
3648 1.1 yamaguch
3649 1.4 yamaguch ixl_link_state_update(sc, iaq);
3650 1.1 yamaguch }
3651 1.1 yamaguch
3652 1.1 yamaguch static void
3653 1.4 yamaguch ixl_get_link_status(void *xsc)
3654 1.1 yamaguch {
3655 1.1 yamaguch struct ixl_softc *sc = xsc;
3656 1.1 yamaguch struct ixl_aq_desc *iaq;
3657 1.1 yamaguch struct ixl_aq_link_param *param;
3658 1.1 yamaguch
3659 1.1 yamaguch memset(&sc->sc_link_state_atq, 0, sizeof(sc->sc_link_state_atq));
3660 1.1 yamaguch iaq = &sc->sc_link_state_atq.iatq_desc;
3661 1.1 yamaguch iaq->iaq_opcode = htole16(IXL_AQ_OP_PHY_LINK_STATUS);
3662 1.1 yamaguch param = (struct ixl_aq_link_param *)iaq->iaq_param;
3663 1.1 yamaguch param->notify = IXL_AQ_LINK_NOTIFY;
3664 1.1 yamaguch
3665 1.4 yamaguch ixl_atq_set(&sc->sc_link_state_atq, ixl_get_link_status_done);
3666 1.1 yamaguch (void)ixl_atq_post(sc, &sc->sc_link_state_atq);
3667 1.1 yamaguch }
3668 1.1 yamaguch
3669 1.1 yamaguch static void
3670 1.4 yamaguch ixl_link_state_update(struct ixl_softc *sc, const struct ixl_aq_desc *iaq)
3671 1.1 yamaguch {
3672 1.1 yamaguch struct ifnet *ifp = &sc->sc_ec.ec_if;
3673 1.1 yamaguch int link_state;
3674 1.1 yamaguch
3675 1.16 yamaguch KASSERT(kpreempt_disabled());
3676 1.16 yamaguch
3677 1.1 yamaguch link_state = ixl_set_link_status(sc, iaq);
3678 1.1 yamaguch
3679 1.1 yamaguch if (ifp->if_link_state != link_state)
3680 1.1 yamaguch if_link_state_change(ifp, link_state);
3681 1.1 yamaguch
3682 1.1 yamaguch if (link_state != LINK_STATE_DOWN) {
3683 1.1 yamaguch if_schedule_deferred_start(ifp);
3684 1.1 yamaguch }
3685 1.1 yamaguch }
3686 1.1 yamaguch
3687 1.1 yamaguch static void
3688 1.4 yamaguch ixl_aq_dump(const struct ixl_softc *sc, const struct ixl_aq_desc *iaq,
3689 1.4 yamaguch const char *msg)
3690 1.1 yamaguch {
3691 1.1 yamaguch char buf[512];
3692 1.1 yamaguch size_t len;
3693 1.1 yamaguch
3694 1.1 yamaguch len = sizeof(buf);
3695 1.1 yamaguch buf[--len] = '\0';
3696 1.1 yamaguch
3697 1.4 yamaguch device_printf(sc->sc_dev, "%s\n", msg);
3698 1.1 yamaguch snprintb(buf, len, IXL_AQ_FLAGS_FMT, le16toh(iaq->iaq_flags));
3699 1.1 yamaguch device_printf(sc->sc_dev, "flags %s opcode %04x\n",
3700 1.1 yamaguch buf, le16toh(iaq->iaq_opcode));
3701 1.1 yamaguch device_printf(sc->sc_dev, "datalen %u retval %u\n",
3702 1.1 yamaguch le16toh(iaq->iaq_datalen), le16toh(iaq->iaq_retval));
3703 1.1 yamaguch device_printf(sc->sc_dev, "cookie %016" PRIx64 "\n", iaq->iaq_cookie);
3704 1.1 yamaguch device_printf(sc->sc_dev, "%08x %08x %08x %08x\n",
3705 1.1 yamaguch le32toh(iaq->iaq_param[0]), le32toh(iaq->iaq_param[1]),
3706 1.1 yamaguch le32toh(iaq->iaq_param[2]), le32toh(iaq->iaq_param[3]));
3707 1.1 yamaguch }
3708 1.1 yamaguch
3709 1.1 yamaguch static void
3710 1.1 yamaguch ixl_arq(void *xsc)
3711 1.1 yamaguch {
3712 1.1 yamaguch struct ixl_softc *sc = xsc;
3713 1.1 yamaguch struct ixl_aq_desc *arq, *iaq;
3714 1.1 yamaguch struct ixl_aq_buf *aqb;
3715 1.1 yamaguch unsigned int cons = sc->sc_arq_cons;
3716 1.1 yamaguch unsigned int prod;
3717 1.1 yamaguch int done = 0;
3718 1.1 yamaguch
3719 1.1 yamaguch prod = ixl_rd(sc, sc->sc_aq_regs->arq_head) &
3720 1.1 yamaguch sc->sc_aq_regs->arq_head_mask;
3721 1.1 yamaguch
3722 1.1 yamaguch if (cons == prod)
3723 1.1 yamaguch goto done;
3724 1.1 yamaguch
3725 1.1 yamaguch arq = IXL_DMA_KVA(&sc->sc_arq);
3726 1.1 yamaguch
3727 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_arq),
3728 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_arq),
3729 1.1 yamaguch BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3730 1.1 yamaguch
3731 1.1 yamaguch do {
3732 1.1 yamaguch iaq = &arq[cons];
3733 1.1 yamaguch aqb = sc->sc_arq_live[cons];
3734 1.1 yamaguch
3735 1.1 yamaguch KASSERT(aqb != NULL);
3736 1.1 yamaguch
3737 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, aqb->aqb_map, 0, IXL_AQ_BUFLEN,
3738 1.1 yamaguch BUS_DMASYNC_POSTREAD);
3739 1.1 yamaguch
3740 1.1 yamaguch if (ISSET(sc->sc_ec.ec_if.if_flags, IFF_DEBUG))
3741 1.4 yamaguch ixl_aq_dump(sc, iaq, "arq event");
3742 1.1 yamaguch
3743 1.1 yamaguch switch (iaq->iaq_opcode) {
3744 1.1 yamaguch case htole16(IXL_AQ_OP_PHY_LINK_STATUS):
3745 1.16 yamaguch kpreempt_disable();
3746 1.4 yamaguch ixl_link_state_update(sc, iaq);
3747 1.16 yamaguch kpreempt_enable();
3748 1.1 yamaguch break;
3749 1.1 yamaguch }
3750 1.1 yamaguch
3751 1.1 yamaguch memset(iaq, 0, sizeof(*iaq));
3752 1.1 yamaguch sc->sc_arq_live[cons] = NULL;
3753 1.1 yamaguch SIMPLEQ_INSERT_TAIL(&sc->sc_arq_idle, aqb, aqb_entry);
3754 1.1 yamaguch
3755 1.1 yamaguch cons++;
3756 1.1 yamaguch cons &= IXL_AQ_MASK;
3757 1.1 yamaguch
3758 1.1 yamaguch done = 1;
3759 1.1 yamaguch } while (cons != prod);
3760 1.1 yamaguch
3761 1.1 yamaguch if (done) {
3762 1.1 yamaguch sc->sc_arq_cons = cons;
3763 1.1 yamaguch ixl_arq_fill(sc);
3764 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_arq),
3765 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_arq),
3766 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3767 1.1 yamaguch }
3768 1.1 yamaguch
3769 1.1 yamaguch done:
3770 1.1 yamaguch ixl_enable_other_intr(sc);
3771 1.1 yamaguch }
3772 1.1 yamaguch
3773 1.1 yamaguch static void
3774 1.4 yamaguch ixl_atq_set(struct ixl_atq *iatq,
3775 1.4 yamaguch void (*fn)(struct ixl_softc *, const struct ixl_aq_desc *))
3776 1.1 yamaguch {
3777 1.4 yamaguch
3778 1.1 yamaguch iatq->iatq_fn = fn;
3779 1.1 yamaguch }
3780 1.1 yamaguch
3781 1.1 yamaguch static int
3782 1.1 yamaguch ixl_atq_post_locked(struct ixl_softc *sc, struct ixl_atq *iatq)
3783 1.1 yamaguch {
3784 1.1 yamaguch struct ixl_aq_desc *atq, *slot;
3785 1.1 yamaguch unsigned int prod, cons, prod_next;
3786 1.1 yamaguch
3787 1.1 yamaguch /* assert locked */
3788 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_atq_lock));
3789 1.1 yamaguch
3790 1.1 yamaguch atq = IXL_DMA_KVA(&sc->sc_atq);
3791 1.1 yamaguch prod = sc->sc_atq_prod;
3792 1.1 yamaguch cons = sc->sc_atq_cons;
3793 1.1 yamaguch prod_next = (prod +1) & IXL_AQ_MASK;
3794 1.1 yamaguch
3795 1.1 yamaguch if (cons == prod_next)
3796 1.1 yamaguch return ENOMEM;
3797 1.1 yamaguch
3798 1.1 yamaguch slot = &atq[prod];
3799 1.1 yamaguch
3800 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3801 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTWRITE);
3802 1.1 yamaguch
3803 1.1 yamaguch *slot = iatq->iatq_desc;
3804 1.1 yamaguch slot->iaq_cookie = (uint64_t)((intptr_t)iatq);
3805 1.1 yamaguch
3806 1.1 yamaguch if (ISSET(sc->sc_ec.ec_if.if_flags, IFF_DEBUG))
3807 1.4 yamaguch ixl_aq_dump(sc, slot, "atq command");
3808 1.1 yamaguch
3809 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3810 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREWRITE);
3811 1.1 yamaguch
3812 1.1 yamaguch sc->sc_atq_prod = prod_next;
3813 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_tail, sc->sc_atq_prod);
3814 1.1 yamaguch
3815 1.1 yamaguch return 0;
3816 1.1 yamaguch }
3817 1.1 yamaguch
3818 1.1 yamaguch static int
3819 1.1 yamaguch ixl_atq_post(struct ixl_softc *sc, struct ixl_atq *iatq)
3820 1.1 yamaguch {
3821 1.1 yamaguch int rv;
3822 1.1 yamaguch
3823 1.1 yamaguch mutex_enter(&sc->sc_atq_lock);
3824 1.1 yamaguch rv = ixl_atq_post_locked(sc, iatq);
3825 1.1 yamaguch mutex_exit(&sc->sc_atq_lock);
3826 1.1 yamaguch
3827 1.1 yamaguch return rv;
3828 1.1 yamaguch }
3829 1.1 yamaguch
3830 1.1 yamaguch static void
3831 1.1 yamaguch ixl_atq_done_locked(struct ixl_softc *sc)
3832 1.1 yamaguch {
3833 1.1 yamaguch struct ixl_aq_desc *atq, *slot;
3834 1.1 yamaguch struct ixl_atq *iatq;
3835 1.1 yamaguch unsigned int cons;
3836 1.1 yamaguch unsigned int prod;
3837 1.1 yamaguch
3838 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_atq_lock));
3839 1.1 yamaguch
3840 1.1 yamaguch prod = sc->sc_atq_prod;
3841 1.1 yamaguch cons = sc->sc_atq_cons;
3842 1.1 yamaguch
3843 1.1 yamaguch if (prod == cons)
3844 1.1 yamaguch return;
3845 1.1 yamaguch
3846 1.1 yamaguch atq = IXL_DMA_KVA(&sc->sc_atq);
3847 1.1 yamaguch
3848 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3849 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq),
3850 1.1 yamaguch BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3851 1.1 yamaguch
3852 1.1 yamaguch do {
3853 1.1 yamaguch slot = &atq[cons];
3854 1.1 yamaguch if (!ISSET(slot->iaq_flags, htole16(IXL_AQ_DD)))
3855 1.1 yamaguch break;
3856 1.1 yamaguch
3857 1.1 yamaguch iatq = (struct ixl_atq *)((intptr_t)slot->iaq_cookie);
3858 1.1 yamaguch iatq->iatq_desc = *slot;
3859 1.1 yamaguch
3860 1.1 yamaguch memset(slot, 0, sizeof(*slot));
3861 1.1 yamaguch
3862 1.4 yamaguch if (ISSET(sc->sc_ec.ec_if.if_flags, IFF_DEBUG))
3863 1.4 yamaguch ixl_aq_dump(sc, &iatq->iatq_desc, "atq response");
3864 1.4 yamaguch
3865 1.4 yamaguch (*iatq->iatq_fn)(sc, &iatq->iatq_desc);
3866 1.1 yamaguch
3867 1.1 yamaguch cons++;
3868 1.1 yamaguch cons &= IXL_AQ_MASK;
3869 1.1 yamaguch } while (cons != prod);
3870 1.1 yamaguch
3871 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3872 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq),
3873 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3874 1.1 yamaguch
3875 1.1 yamaguch sc->sc_atq_cons = cons;
3876 1.1 yamaguch }
3877 1.1 yamaguch
3878 1.1 yamaguch static void
3879 1.1 yamaguch ixl_atq_done(struct ixl_softc *sc)
3880 1.1 yamaguch {
3881 1.1 yamaguch
3882 1.1 yamaguch mutex_enter(&sc->sc_atq_lock);
3883 1.1 yamaguch ixl_atq_done_locked(sc);
3884 1.1 yamaguch mutex_exit(&sc->sc_atq_lock);
3885 1.1 yamaguch }
3886 1.1 yamaguch
3887 1.1 yamaguch static void
3888 1.4 yamaguch ixl_wakeup(struct ixl_softc *sc, const struct ixl_aq_desc *iaq)
3889 1.1 yamaguch {
3890 1.1 yamaguch
3891 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_atq_lock));
3892 1.1 yamaguch
3893 1.1 yamaguch cv_signal(&sc->sc_atq_cv);
3894 1.1 yamaguch }
3895 1.1 yamaguch
3896 1.1 yamaguch static int
3897 1.1 yamaguch ixl_atq_exec(struct ixl_softc *sc, struct ixl_atq *iatq)
3898 1.1 yamaguch {
3899 1.1 yamaguch int error;
3900 1.1 yamaguch
3901 1.1 yamaguch KASSERT(iatq->iatq_desc.iaq_cookie == 0);
3902 1.1 yamaguch
3903 1.1 yamaguch ixl_atq_set(iatq, ixl_wakeup);
3904 1.1 yamaguch
3905 1.1 yamaguch mutex_enter(&sc->sc_atq_lock);
3906 1.1 yamaguch error = ixl_atq_post_locked(sc, iatq);
3907 1.1 yamaguch if (error) {
3908 1.1 yamaguch mutex_exit(&sc->sc_atq_lock);
3909 1.1 yamaguch return error;
3910 1.1 yamaguch }
3911 1.1 yamaguch
3912 1.1 yamaguch error = cv_timedwait(&sc->sc_atq_cv, &sc->sc_atq_lock,
3913 1.1 yamaguch IXL_ATQ_EXEC_TIMEOUT);
3914 1.1 yamaguch mutex_exit(&sc->sc_atq_lock);
3915 1.1 yamaguch
3916 1.1 yamaguch return error;
3917 1.1 yamaguch }
3918 1.1 yamaguch
3919 1.1 yamaguch static int
3920 1.1 yamaguch ixl_atq_poll(struct ixl_softc *sc, struct ixl_aq_desc *iaq, unsigned int tm)
3921 1.1 yamaguch {
3922 1.1 yamaguch struct ixl_aq_desc *atq, *slot;
3923 1.1 yamaguch unsigned int prod;
3924 1.1 yamaguch unsigned int t = 0;
3925 1.1 yamaguch
3926 1.9 yamaguch mutex_enter(&sc->sc_atq_lock);
3927 1.9 yamaguch
3928 1.1 yamaguch atq = IXL_DMA_KVA(&sc->sc_atq);
3929 1.1 yamaguch prod = sc->sc_atq_prod;
3930 1.1 yamaguch slot = atq + prod;
3931 1.1 yamaguch
3932 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3933 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTWRITE);
3934 1.1 yamaguch
3935 1.1 yamaguch *slot = *iaq;
3936 1.1 yamaguch slot->iaq_flags |= htole16(IXL_AQ_SI);
3937 1.1 yamaguch
3938 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3939 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREWRITE);
3940 1.1 yamaguch
3941 1.1 yamaguch prod++;
3942 1.1 yamaguch prod &= IXL_AQ_MASK;
3943 1.1 yamaguch sc->sc_atq_prod = prod;
3944 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->atq_tail, prod);
3945 1.1 yamaguch
3946 1.1 yamaguch while (ixl_rd(sc, sc->sc_aq_regs->atq_head) != prod) {
3947 1.1 yamaguch delaymsec(1);
3948 1.1 yamaguch
3949 1.9 yamaguch if (t++ > tm) {
3950 1.9 yamaguch mutex_exit(&sc->sc_atq_lock);
3951 1.1 yamaguch return ETIMEDOUT;
3952 1.9 yamaguch }
3953 1.1 yamaguch }
3954 1.1 yamaguch
3955 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3956 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTREAD);
3957 1.1 yamaguch *iaq = *slot;
3958 1.1 yamaguch memset(slot, 0, sizeof(*slot));
3959 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_atq),
3960 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREREAD);
3961 1.1 yamaguch
3962 1.1 yamaguch sc->sc_atq_cons = prod;
3963 1.1 yamaguch
3964 1.9 yamaguch mutex_exit(&sc->sc_atq_lock);
3965 1.9 yamaguch
3966 1.1 yamaguch return 0;
3967 1.1 yamaguch }
3968 1.1 yamaguch
3969 1.1 yamaguch static int
3970 1.1 yamaguch ixl_get_version(struct ixl_softc *sc)
3971 1.1 yamaguch {
3972 1.1 yamaguch struct ixl_aq_desc iaq;
3973 1.1 yamaguch uint32_t fwbuild, fwver, apiver;
3974 1.1 yamaguch uint16_t api_maj_ver, api_min_ver;
3975 1.1 yamaguch
3976 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
3977 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_GET_VERSION);
3978 1.1 yamaguch
3979 1.1 yamaguch iaq.iaq_retval = le16toh(23);
3980 1.1 yamaguch
3981 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 2000) != 0)
3982 1.1 yamaguch return ETIMEDOUT;
3983 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK))
3984 1.1 yamaguch return EIO;
3985 1.1 yamaguch
3986 1.1 yamaguch fwbuild = le32toh(iaq.iaq_param[1]);
3987 1.1 yamaguch fwver = le32toh(iaq.iaq_param[2]);
3988 1.1 yamaguch apiver = le32toh(iaq.iaq_param[3]);
3989 1.1 yamaguch
3990 1.1 yamaguch api_maj_ver = (uint16_t)apiver;
3991 1.1 yamaguch api_min_ver = (uint16_t)(apiver >> 16);
3992 1.1 yamaguch
3993 1.1 yamaguch aprint_normal(", FW %hu.%hu.%05u API %hu.%hu", (uint16_t)fwver,
3994 1.1 yamaguch (uint16_t)(fwver >> 16), fwbuild, api_maj_ver, api_min_ver);
3995 1.1 yamaguch
3996 1.26 yamaguch if (sc->sc_mac_type == I40E_MAC_X722) {
3997 1.26 yamaguch SET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_NVMLOCK |
3998 1.26 yamaguch IXL_SC_AQ_FLAG_NVMREAD);
3999 1.26 yamaguch }
4000 1.26 yamaguch
4001 1.25 yamaguch #define IXL_API_VER(maj, min) (((uint32_t)(maj) << 16) | (min))
4002 1.25 yamaguch if (IXL_API_VER(api_maj_ver, api_min_ver) >= IXL_API_VER(1, 5)) {
4003 1.25 yamaguch if (sc->sc_mac_type == I40E_MAC_X722) {
4004 1.25 yamaguch SET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_RXCTL);
4005 1.1 yamaguch }
4006 1.26 yamaguch SET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_NVMLOCK);
4007 1.1 yamaguch }
4008 1.25 yamaguch #undef IXL_API_VER
4009 1.1 yamaguch
4010 1.1 yamaguch return 0;
4011 1.1 yamaguch }
4012 1.1 yamaguch
4013 1.1 yamaguch static int
4014 1.26 yamaguch ixl_get_nvm_version(struct ixl_softc *sc)
4015 1.26 yamaguch {
4016 1.26 yamaguch uint16_t nvmver, cfg_ptr, eetrack_hi, eetrack_lo, oem_hi, oem_lo;
4017 1.26 yamaguch uint32_t eetrack, oem;
4018 1.26 yamaguch uint16_t nvm_maj_ver, nvm_min_ver, oem_build;
4019 1.26 yamaguch uint8_t oem_ver, oem_patch;
4020 1.26 yamaguch
4021 1.26 yamaguch nvmver = cfg_ptr = eetrack_hi = eetrack_lo = oem_hi = oem_lo = 0;
4022 1.26 yamaguch ixl_rd16_nvm(sc, I40E_SR_NVM_DEV_STARTER_VERSION, &nvmver);
4023 1.26 yamaguch ixl_rd16_nvm(sc, I40E_SR_NVM_EETRACK_HI, &eetrack_hi);
4024 1.26 yamaguch ixl_rd16_nvm(sc, I40E_SR_NVM_EETRACK_LO, &eetrack_lo);
4025 1.26 yamaguch ixl_rd16_nvm(sc, I40E_SR_BOOT_CONFIG_PTR, &cfg_ptr);
4026 1.26 yamaguch ixl_rd16_nvm(sc, cfg_ptr + I40E_NVM_OEM_VER_OFF, &oem_hi);
4027 1.26 yamaguch ixl_rd16_nvm(sc, cfg_ptr + I40E_NVM_OEM_VER_OFF + 1, &oem_lo);
4028 1.26 yamaguch
4029 1.26 yamaguch nvm_maj_ver = (uint16_t)__SHIFTOUT(nvmver, IXL_NVM_VERSION_HI_MASK);
4030 1.26 yamaguch nvm_min_ver = (uint16_t)__SHIFTOUT(nvmver, IXL_NVM_VERSION_LO_MASK);
4031 1.26 yamaguch eetrack = ((uint32_t)eetrack_hi << 16) | eetrack_lo;
4032 1.26 yamaguch oem = ((uint32_t)oem_hi << 16) | oem_lo;
4033 1.26 yamaguch oem_ver = __SHIFTOUT(oem, IXL_NVM_OEMVERSION_MASK);
4034 1.26 yamaguch oem_build = __SHIFTOUT(oem, IXL_NVM_OEMBUILD_MASK);
4035 1.26 yamaguch oem_patch = __SHIFTOUT(oem, IXL_NVM_OEMPATCH_MASK);
4036 1.26 yamaguch
4037 1.26 yamaguch aprint_normal(" nvm %x.%02x etid %08x oem %d.%d.%d",
4038 1.26 yamaguch nvm_maj_ver, nvm_min_ver, eetrack,
4039 1.26 yamaguch oem_ver, oem_build, oem_patch);
4040 1.26 yamaguch
4041 1.26 yamaguch return 0;
4042 1.26 yamaguch }
4043 1.26 yamaguch
4044 1.26 yamaguch static int
4045 1.1 yamaguch ixl_pxe_clear(struct ixl_softc *sc)
4046 1.1 yamaguch {
4047 1.1 yamaguch struct ixl_aq_desc iaq;
4048 1.1 yamaguch int rv;
4049 1.1 yamaguch
4050 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4051 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_CLEAR_PXE_MODE);
4052 1.1 yamaguch iaq.iaq_param[0] = htole32(0x2);
4053 1.1 yamaguch
4054 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4055 1.1 yamaguch
4056 1.1 yamaguch ixl_wr(sc, I40E_GLLAN_RCTL_0, 0x1);
4057 1.1 yamaguch
4058 1.1 yamaguch if (rv != 0)
4059 1.1 yamaguch return ETIMEDOUT;
4060 1.1 yamaguch
4061 1.1 yamaguch switch (iaq.iaq_retval) {
4062 1.1 yamaguch case htole16(IXL_AQ_RC_OK):
4063 1.1 yamaguch case htole16(IXL_AQ_RC_EEXIST):
4064 1.1 yamaguch break;
4065 1.1 yamaguch default:
4066 1.1 yamaguch return EIO;
4067 1.1 yamaguch }
4068 1.1 yamaguch
4069 1.1 yamaguch return 0;
4070 1.1 yamaguch }
4071 1.1 yamaguch
4072 1.1 yamaguch static int
4073 1.1 yamaguch ixl_lldp_shut(struct ixl_softc *sc)
4074 1.1 yamaguch {
4075 1.1 yamaguch struct ixl_aq_desc iaq;
4076 1.1 yamaguch
4077 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4078 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_LLDP_STOP_AGENT);
4079 1.1 yamaguch iaq.iaq_param[0] = htole32(IXL_LLDP_SHUTDOWN);
4080 1.1 yamaguch
4081 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4082 1.1 yamaguch aprint_error_dev(sc->sc_dev, "STOP LLDP AGENT timeout\n");
4083 1.1 yamaguch return -1;
4084 1.1 yamaguch }
4085 1.1 yamaguch
4086 1.1 yamaguch switch (iaq.iaq_retval) {
4087 1.1 yamaguch case htole16(IXL_AQ_RC_EMODE):
4088 1.1 yamaguch case htole16(IXL_AQ_RC_EPERM):
4089 1.1 yamaguch /* ignore silently */
4090 1.1 yamaguch default:
4091 1.1 yamaguch break;
4092 1.1 yamaguch }
4093 1.1 yamaguch
4094 1.1 yamaguch return 0;
4095 1.1 yamaguch }
4096 1.1 yamaguch
4097 1.1 yamaguch static void
4098 1.1 yamaguch ixl_parse_hw_capability(struct ixl_softc *sc, struct ixl_aq_capability *cap)
4099 1.1 yamaguch {
4100 1.1 yamaguch uint16_t id;
4101 1.1 yamaguch uint32_t number, logical_id;
4102 1.1 yamaguch
4103 1.1 yamaguch id = le16toh(cap->cap_id);
4104 1.1 yamaguch number = le32toh(cap->number);
4105 1.1 yamaguch logical_id = le32toh(cap->logical_id);
4106 1.1 yamaguch
4107 1.1 yamaguch switch (id) {
4108 1.1 yamaguch case IXL_AQ_CAP_RSS:
4109 1.1 yamaguch sc->sc_rss_table_size = number;
4110 1.1 yamaguch sc->sc_rss_table_entry_width = logical_id;
4111 1.1 yamaguch break;
4112 1.1 yamaguch case IXL_AQ_CAP_RXQ:
4113 1.1 yamaguch case IXL_AQ_CAP_TXQ:
4114 1.1 yamaguch sc->sc_nqueue_pairs_device = MIN(number,
4115 1.1 yamaguch sc->sc_nqueue_pairs_device);
4116 1.1 yamaguch break;
4117 1.1 yamaguch }
4118 1.1 yamaguch }
4119 1.1 yamaguch
4120 1.1 yamaguch static int
4121 1.1 yamaguch ixl_get_hw_capabilities(struct ixl_softc *sc)
4122 1.1 yamaguch {
4123 1.1 yamaguch struct ixl_dmamem idm;
4124 1.1 yamaguch struct ixl_aq_desc iaq;
4125 1.1 yamaguch struct ixl_aq_capability *caps;
4126 1.1 yamaguch size_t i, ncaps;
4127 1.1 yamaguch bus_size_t caps_size;
4128 1.1 yamaguch uint16_t status;
4129 1.1 yamaguch int rv;
4130 1.1 yamaguch
4131 1.1 yamaguch caps_size = sizeof(caps[0]) * 40;
4132 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4133 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_LIST_FUNC_CAP);
4134 1.1 yamaguch
4135 1.1 yamaguch do {
4136 1.1 yamaguch if (ixl_dmamem_alloc(sc, &idm, caps_size, 0) != 0) {
4137 1.1 yamaguch return -1;
4138 1.1 yamaguch }
4139 1.1 yamaguch
4140 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF |
4141 1.1 yamaguch (caps_size > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
4142 1.1 yamaguch iaq.iaq_datalen = htole16(caps_size);
4143 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(&idm));
4144 1.1 yamaguch
4145 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0,
4146 1.1 yamaguch IXL_DMA_LEN(&idm), BUS_DMASYNC_PREREAD);
4147 1.1 yamaguch
4148 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4149 1.1 yamaguch
4150 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0,
4151 1.1 yamaguch IXL_DMA_LEN(&idm), BUS_DMASYNC_POSTREAD);
4152 1.1 yamaguch
4153 1.1 yamaguch if (rv != 0) {
4154 1.1 yamaguch aprint_error(", HW capabilities timeout\n");
4155 1.1 yamaguch goto done;
4156 1.1 yamaguch }
4157 1.1 yamaguch
4158 1.1 yamaguch status = le16toh(iaq.iaq_retval);
4159 1.1 yamaguch
4160 1.1 yamaguch if (status == IXL_AQ_RC_ENOMEM) {
4161 1.1 yamaguch caps_size = le16toh(iaq.iaq_datalen);
4162 1.1 yamaguch ixl_dmamem_free(sc, &idm);
4163 1.1 yamaguch }
4164 1.1 yamaguch } while (status == IXL_AQ_RC_ENOMEM);
4165 1.1 yamaguch
4166 1.1 yamaguch if (status != IXL_AQ_RC_OK) {
4167 1.1 yamaguch aprint_error(", HW capabilities error\n");
4168 1.1 yamaguch goto done;
4169 1.1 yamaguch }
4170 1.1 yamaguch
4171 1.1 yamaguch caps = IXL_DMA_KVA(&idm);
4172 1.1 yamaguch ncaps = le16toh(iaq.iaq_param[1]);
4173 1.1 yamaguch
4174 1.1 yamaguch for (i = 0; i < ncaps; i++) {
4175 1.1 yamaguch ixl_parse_hw_capability(sc, &caps[i]);
4176 1.1 yamaguch }
4177 1.1 yamaguch
4178 1.1 yamaguch done:
4179 1.1 yamaguch ixl_dmamem_free(sc, &idm);
4180 1.1 yamaguch return rv;
4181 1.1 yamaguch }
4182 1.1 yamaguch
4183 1.1 yamaguch static int
4184 1.1 yamaguch ixl_get_mac(struct ixl_softc *sc)
4185 1.1 yamaguch {
4186 1.1 yamaguch struct ixl_dmamem idm;
4187 1.1 yamaguch struct ixl_aq_desc iaq;
4188 1.1 yamaguch struct ixl_aq_mac_addresses *addrs;
4189 1.1 yamaguch int rv;
4190 1.1 yamaguch
4191 1.1 yamaguch if (ixl_dmamem_alloc(sc, &idm, sizeof(*addrs), 0) != 0) {
4192 1.1 yamaguch aprint_error(", unable to allocate mac addresses\n");
4193 1.1 yamaguch return -1;
4194 1.1 yamaguch }
4195 1.1 yamaguch
4196 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4197 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF);
4198 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_MAC_ADDRESS_READ);
4199 1.1 yamaguch iaq.iaq_datalen = htole16(sizeof(*addrs));
4200 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(&idm));
4201 1.1 yamaguch
4202 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
4203 1.1 yamaguch BUS_DMASYNC_PREREAD);
4204 1.1 yamaguch
4205 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4206 1.1 yamaguch
4207 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
4208 1.1 yamaguch BUS_DMASYNC_POSTREAD);
4209 1.1 yamaguch
4210 1.1 yamaguch if (rv != 0) {
4211 1.1 yamaguch aprint_error(", MAC ADDRESS READ timeout\n");
4212 1.1 yamaguch rv = -1;
4213 1.1 yamaguch goto done;
4214 1.1 yamaguch }
4215 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK)) {
4216 1.1 yamaguch aprint_error(", MAC ADDRESS READ error\n");
4217 1.1 yamaguch rv = -1;
4218 1.1 yamaguch goto done;
4219 1.1 yamaguch }
4220 1.1 yamaguch
4221 1.1 yamaguch addrs = IXL_DMA_KVA(&idm);
4222 1.1 yamaguch if (!ISSET(iaq.iaq_param[0], htole32(IXL_AQ_MAC_PORT_VALID))) {
4223 1.1 yamaguch printf(", port address is not valid\n");
4224 1.1 yamaguch goto done;
4225 1.1 yamaguch }
4226 1.1 yamaguch
4227 1.1 yamaguch memcpy(sc->sc_enaddr, addrs->port, ETHER_ADDR_LEN);
4228 1.1 yamaguch rv = 0;
4229 1.1 yamaguch
4230 1.1 yamaguch done:
4231 1.1 yamaguch ixl_dmamem_free(sc, &idm);
4232 1.1 yamaguch return rv;
4233 1.1 yamaguch }
4234 1.1 yamaguch
4235 1.1 yamaguch static int
4236 1.1 yamaguch ixl_get_switch_config(struct ixl_softc *sc)
4237 1.1 yamaguch {
4238 1.1 yamaguch struct ixl_dmamem idm;
4239 1.1 yamaguch struct ixl_aq_desc iaq;
4240 1.1 yamaguch struct ixl_aq_switch_config *hdr;
4241 1.1 yamaguch struct ixl_aq_switch_config_element *elms, *elm;
4242 1.1 yamaguch unsigned int nelm, i;
4243 1.1 yamaguch int rv;
4244 1.1 yamaguch
4245 1.1 yamaguch if (ixl_dmamem_alloc(sc, &idm, IXL_AQ_BUFLEN, 0) != 0) {
4246 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4247 1.1 yamaguch "unable to allocate switch config buffer\n");
4248 1.1 yamaguch return -1;
4249 1.1 yamaguch }
4250 1.1 yamaguch
4251 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4252 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF |
4253 1.1 yamaguch (IXL_AQ_BUFLEN > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
4254 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_SWITCH_GET_CONFIG);
4255 1.1 yamaguch iaq.iaq_datalen = htole16(IXL_AQ_BUFLEN);
4256 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(&idm));
4257 1.1 yamaguch
4258 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
4259 1.1 yamaguch BUS_DMASYNC_PREREAD);
4260 1.1 yamaguch
4261 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4262 1.1 yamaguch
4263 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
4264 1.1 yamaguch BUS_DMASYNC_POSTREAD);
4265 1.1 yamaguch
4266 1.1 yamaguch if (rv != 0) {
4267 1.1 yamaguch aprint_error_dev(sc->sc_dev, "GET SWITCH CONFIG timeout\n");
4268 1.1 yamaguch rv = -1;
4269 1.1 yamaguch goto done;
4270 1.1 yamaguch }
4271 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK)) {
4272 1.1 yamaguch aprint_error_dev(sc->sc_dev, "GET SWITCH CONFIG error\n");
4273 1.1 yamaguch rv = -1;
4274 1.1 yamaguch goto done;
4275 1.1 yamaguch }
4276 1.1 yamaguch
4277 1.1 yamaguch hdr = IXL_DMA_KVA(&idm);
4278 1.1 yamaguch elms = (struct ixl_aq_switch_config_element *)(hdr + 1);
4279 1.1 yamaguch
4280 1.1 yamaguch nelm = le16toh(hdr->num_reported);
4281 1.1 yamaguch if (nelm < 1) {
4282 1.1 yamaguch aprint_error_dev(sc->sc_dev, "no switch config available\n");
4283 1.1 yamaguch rv = -1;
4284 1.1 yamaguch goto done;
4285 1.1 yamaguch }
4286 1.1 yamaguch
4287 1.1 yamaguch for (i = 0; i < nelm; i++) {
4288 1.1 yamaguch elm = &elms[i];
4289 1.1 yamaguch
4290 1.1 yamaguch aprint_debug_dev(sc->sc_dev,
4291 1.1 yamaguch "type %x revision %u seid %04x\n",
4292 1.1 yamaguch elm->type, elm->revision, le16toh(elm->seid));
4293 1.1 yamaguch aprint_debug_dev(sc->sc_dev,
4294 1.1 yamaguch "uplink %04x downlink %04x\n",
4295 1.1 yamaguch le16toh(elm->uplink_seid),
4296 1.1 yamaguch le16toh(elm->downlink_seid));
4297 1.1 yamaguch aprint_debug_dev(sc->sc_dev,
4298 1.1 yamaguch "conntype %x scheduler %04x extra %04x\n",
4299 1.1 yamaguch elm->connection_type,
4300 1.1 yamaguch le16toh(elm->scheduler_id),
4301 1.1 yamaguch le16toh(elm->element_info));
4302 1.1 yamaguch }
4303 1.1 yamaguch
4304 1.1 yamaguch elm = &elms[0];
4305 1.1 yamaguch
4306 1.1 yamaguch sc->sc_uplink_seid = elm->uplink_seid;
4307 1.1 yamaguch sc->sc_downlink_seid = elm->downlink_seid;
4308 1.1 yamaguch sc->sc_seid = elm->seid;
4309 1.1 yamaguch
4310 1.1 yamaguch if ((sc->sc_uplink_seid == htole16(0)) !=
4311 1.1 yamaguch (sc->sc_downlink_seid == htole16(0))) {
4312 1.1 yamaguch aprint_error_dev(sc->sc_dev, "SEIDs are misconfigured\n");
4313 1.1 yamaguch rv = -1;
4314 1.1 yamaguch goto done;
4315 1.1 yamaguch }
4316 1.1 yamaguch
4317 1.1 yamaguch done:
4318 1.1 yamaguch ixl_dmamem_free(sc, &idm);
4319 1.1 yamaguch return rv;
4320 1.1 yamaguch }
4321 1.1 yamaguch
4322 1.1 yamaguch static int
4323 1.1 yamaguch ixl_phy_mask_ints(struct ixl_softc *sc)
4324 1.1 yamaguch {
4325 1.1 yamaguch struct ixl_aq_desc iaq;
4326 1.1 yamaguch
4327 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4328 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_PHY_SET_EVENT_MASK);
4329 1.1 yamaguch iaq.iaq_param[2] = htole32(IXL_AQ_PHY_EV_MASK &
4330 1.1 yamaguch ~(IXL_AQ_PHY_EV_LINK_UPDOWN | IXL_AQ_PHY_EV_MODULE_QUAL_FAIL |
4331 1.1 yamaguch IXL_AQ_PHY_EV_MEDIA_NA));
4332 1.1 yamaguch
4333 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4334 1.1 yamaguch aprint_error_dev(sc->sc_dev, "SET PHY EVENT MASK timeout\n");
4335 1.1 yamaguch return -1;
4336 1.1 yamaguch }
4337 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK)) {
4338 1.1 yamaguch aprint_error_dev(sc->sc_dev, "SET PHY EVENT MASK error\n");
4339 1.1 yamaguch return -1;
4340 1.1 yamaguch }
4341 1.1 yamaguch
4342 1.1 yamaguch return 0;
4343 1.1 yamaguch }
4344 1.1 yamaguch
4345 1.1 yamaguch static int
4346 1.1 yamaguch ixl_get_phy_abilities(struct ixl_softc *sc,struct ixl_dmamem *idm)
4347 1.1 yamaguch {
4348 1.1 yamaguch struct ixl_aq_desc iaq;
4349 1.1 yamaguch int rv;
4350 1.1 yamaguch
4351 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4352 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF |
4353 1.1 yamaguch (IXL_DMA_LEN(idm) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
4354 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_PHY_GET_ABILITIES);
4355 1.1 yamaguch iaq.iaq_datalen = htole16(IXL_DMA_LEN(idm));
4356 1.1 yamaguch iaq.iaq_param[0] = htole32(IXL_AQ_PHY_REPORT_INIT);
4357 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(idm));
4358 1.1 yamaguch
4359 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
4360 1.1 yamaguch BUS_DMASYNC_PREREAD);
4361 1.1 yamaguch
4362 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4363 1.1 yamaguch
4364 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
4365 1.1 yamaguch BUS_DMASYNC_POSTREAD);
4366 1.1 yamaguch
4367 1.1 yamaguch if (rv != 0)
4368 1.1 yamaguch return -1;
4369 1.1 yamaguch
4370 1.1 yamaguch return le16toh(iaq.iaq_retval);
4371 1.1 yamaguch }
4372 1.1 yamaguch
4373 1.1 yamaguch static int
4374 1.31 yamaguch ixl_get_phy_info(struct ixl_softc *sc)
4375 1.1 yamaguch {
4376 1.1 yamaguch struct ixl_dmamem idm;
4377 1.1 yamaguch struct ixl_aq_phy_abilities *phy;
4378 1.1 yamaguch int rv;
4379 1.1 yamaguch
4380 1.1 yamaguch if (ixl_dmamem_alloc(sc, &idm, IXL_AQ_BUFLEN, 0) != 0) {
4381 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4382 1.1 yamaguch "unable to allocate switch config buffer\n");
4383 1.1 yamaguch return -1;
4384 1.1 yamaguch }
4385 1.1 yamaguch
4386 1.1 yamaguch rv = ixl_get_phy_abilities(sc, &idm);
4387 1.1 yamaguch switch (rv) {
4388 1.1 yamaguch case -1:
4389 1.1 yamaguch aprint_error_dev(sc->sc_dev, "GET PHY ABILITIES timeout\n");
4390 1.1 yamaguch goto done;
4391 1.1 yamaguch case IXL_AQ_RC_OK:
4392 1.1 yamaguch break;
4393 1.1 yamaguch case IXL_AQ_RC_EIO:
4394 1.1 yamaguch aprint_error_dev(sc->sc_dev,"unable to query phy types\n");
4395 1.30 yamaguch goto done;
4396 1.1 yamaguch default:
4397 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4398 1.1 yamaguch "GET PHY ABILITIIES error %u\n", rv);
4399 1.1 yamaguch goto done;
4400 1.1 yamaguch }
4401 1.1 yamaguch
4402 1.1 yamaguch phy = IXL_DMA_KVA(&idm);
4403 1.1 yamaguch
4404 1.31 yamaguch sc->sc_phy_types = le32toh(phy->phy_type);
4405 1.31 yamaguch sc->sc_phy_types |= (uint64_t)le32toh(phy->phy_type_ext) << 32;
4406 1.1 yamaguch
4407 1.31 yamaguch sc->sc_phy_abilities = phy->abilities;
4408 1.31 yamaguch sc->sc_phy_linkspeed = phy->link_speed;
4409 1.31 yamaguch sc->sc_phy_fec_cfg = phy->fec_cfg_curr_mod_ext_info &
4410 1.31 yamaguch (IXL_AQ_ENABLE_FEC_KR | IXL_AQ_ENABLE_FEC_RS |
4411 1.31 yamaguch IXL_AQ_REQUEST_FEC_KR | IXL_AQ_REQUEST_FEC_RS);
4412 1.31 yamaguch sc->sc_eee_cap = phy->eee_capability;
4413 1.31 yamaguch sc->sc_eeer_val = phy->eeer_val;
4414 1.31 yamaguch sc->sc_d3_lpan = phy->d3_lpan;
4415 1.1 yamaguch
4416 1.1 yamaguch rv = 0;
4417 1.1 yamaguch
4418 1.1 yamaguch done:
4419 1.1 yamaguch ixl_dmamem_free(sc, &idm);
4420 1.1 yamaguch return rv;
4421 1.1 yamaguch }
4422 1.1 yamaguch
4423 1.1 yamaguch static int
4424 1.31 yamaguch ixl_set_phy_config(struct ixl_softc *sc,
4425 1.31 yamaguch uint8_t link_speed, uint8_t abilities, bool polling)
4426 1.31 yamaguch {
4427 1.31 yamaguch struct ixl_aq_phy_param *param;
4428 1.31 yamaguch struct ixl_atq iatq;
4429 1.31 yamaguch struct ixl_aq_desc *iaq;
4430 1.31 yamaguch int error;
4431 1.31 yamaguch
4432 1.31 yamaguch memset(&iatq, 0, sizeof(iatq));
4433 1.31 yamaguch
4434 1.31 yamaguch iaq = &iatq.iatq_desc;
4435 1.31 yamaguch iaq->iaq_opcode = htole16(IXL_AQ_OP_PHY_SET_CONFIG);
4436 1.31 yamaguch param = (struct ixl_aq_phy_param *)&iaq->iaq_param;
4437 1.31 yamaguch param->phy_types = htole32((uint32_t)sc->sc_phy_types);
4438 1.31 yamaguch param->phy_type_ext = (uint8_t)(sc->sc_phy_types >> 32);
4439 1.31 yamaguch param->link_speed = link_speed;
4440 1.31 yamaguch param->abilities = abilities | IXL_AQ_PHY_ABILITY_AUTO_LINK;
4441 1.31 yamaguch param->fec_cfg = sc->sc_phy_fec_cfg;
4442 1.31 yamaguch param->eee_capability = sc->sc_eee_cap;
4443 1.31 yamaguch param->eeer_val = sc->sc_eeer_val;
4444 1.31 yamaguch param->d3_lpan = sc->sc_d3_lpan;
4445 1.31 yamaguch
4446 1.31 yamaguch if (polling)
4447 1.31 yamaguch error = ixl_atq_poll(sc, iaq, 250);
4448 1.31 yamaguch else
4449 1.31 yamaguch error = ixl_atq_exec(sc, &iatq);
4450 1.31 yamaguch
4451 1.31 yamaguch if (error != 0)
4452 1.31 yamaguch return error;
4453 1.31 yamaguch
4454 1.31 yamaguch switch (le16toh(iaq->iaq_retval)) {
4455 1.31 yamaguch case IXL_AQ_RC_OK:
4456 1.31 yamaguch break;
4457 1.31 yamaguch case IXL_AQ_RC_EPERM:
4458 1.31 yamaguch return EPERM;
4459 1.31 yamaguch default:
4460 1.31 yamaguch return EIO;
4461 1.31 yamaguch }
4462 1.31 yamaguch
4463 1.31 yamaguch return 0;
4464 1.31 yamaguch }
4465 1.31 yamaguch
4466 1.31 yamaguch static int
4467 1.31 yamaguch ixl_set_phy_autoselect(struct ixl_softc *sc)
4468 1.31 yamaguch {
4469 1.31 yamaguch uint8_t link_speed, abilities;
4470 1.31 yamaguch
4471 1.31 yamaguch link_speed = sc->sc_phy_linkspeed;
4472 1.31 yamaguch abilities = IXL_PHY_ABILITY_LINKUP | IXL_PHY_ABILITY_AUTONEGO;
4473 1.31 yamaguch
4474 1.31 yamaguch return ixl_set_phy_config(sc, link_speed, abilities, true);
4475 1.31 yamaguch }
4476 1.31 yamaguch
4477 1.31 yamaguch static int
4478 1.4 yamaguch ixl_get_link_status_poll(struct ixl_softc *sc)
4479 1.1 yamaguch {
4480 1.1 yamaguch struct ixl_aq_desc iaq;
4481 1.1 yamaguch struct ixl_aq_link_param *param;
4482 1.1 yamaguch int link;
4483 1.1 yamaguch
4484 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4485 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_PHY_LINK_STATUS);
4486 1.1 yamaguch param = (struct ixl_aq_link_param *)iaq.iaq_param;
4487 1.1 yamaguch param->notify = IXL_AQ_LINK_NOTIFY;
4488 1.1 yamaguch
4489 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4490 1.1 yamaguch return ETIMEDOUT;
4491 1.1 yamaguch }
4492 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK)) {
4493 1.1 yamaguch return EIO;
4494 1.1 yamaguch }
4495 1.1 yamaguch
4496 1.1 yamaguch link = ixl_set_link_status(sc, &iaq);
4497 1.1 yamaguch sc->sc_ec.ec_if.if_link_state = link;
4498 1.1 yamaguch
4499 1.1 yamaguch return 0;
4500 1.1 yamaguch }
4501 1.1 yamaguch
4502 1.1 yamaguch static int
4503 1.1 yamaguch ixl_get_vsi(struct ixl_softc *sc)
4504 1.1 yamaguch {
4505 1.1 yamaguch struct ixl_dmamem *vsi = &sc->sc_scratch;
4506 1.1 yamaguch struct ixl_aq_desc iaq;
4507 1.1 yamaguch struct ixl_aq_vsi_param *param;
4508 1.1 yamaguch struct ixl_aq_vsi_reply *reply;
4509 1.18 yamaguch struct ixl_aq_vsi_data *data;
4510 1.1 yamaguch int rv;
4511 1.1 yamaguch
4512 1.1 yamaguch /* grumble, vsi info isn't "known" at compile time */
4513 1.1 yamaguch
4514 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4515 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF |
4516 1.1 yamaguch (IXL_DMA_LEN(vsi) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
4517 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_GET_VSI_PARAMS);
4518 1.1 yamaguch iaq.iaq_datalen = htole16(IXL_DMA_LEN(vsi));
4519 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(vsi));
4520 1.1 yamaguch
4521 1.1 yamaguch param = (struct ixl_aq_vsi_param *)iaq.iaq_param;
4522 1.1 yamaguch param->uplink_seid = sc->sc_seid;
4523 1.1 yamaguch
4524 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
4525 1.1 yamaguch BUS_DMASYNC_PREREAD);
4526 1.1 yamaguch
4527 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4528 1.1 yamaguch
4529 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
4530 1.1 yamaguch BUS_DMASYNC_POSTREAD);
4531 1.1 yamaguch
4532 1.1 yamaguch if (rv != 0) {
4533 1.11 yamaguch return ETIMEDOUT;
4534 1.1 yamaguch }
4535 1.1 yamaguch
4536 1.12 yamaguch switch (le16toh(iaq.iaq_retval)) {
4537 1.12 yamaguch case IXL_AQ_RC_OK:
4538 1.12 yamaguch break;
4539 1.12 yamaguch case IXL_AQ_RC_ENOENT:
4540 1.12 yamaguch return ENOENT;
4541 1.12 yamaguch case IXL_AQ_RC_EACCES:
4542 1.12 yamaguch return EACCES;
4543 1.12 yamaguch default:
4544 1.11 yamaguch return EIO;
4545 1.1 yamaguch }
4546 1.1 yamaguch
4547 1.1 yamaguch reply = (struct ixl_aq_vsi_reply *)iaq.iaq_param;
4548 1.1 yamaguch sc->sc_vsi_number = reply->vsi_number;
4549 1.18 yamaguch data = IXL_DMA_KVA(vsi);
4550 1.18 yamaguch sc->sc_vsi_stat_counter_idx = le16toh(data->stat_counter_idx);
4551 1.1 yamaguch
4552 1.1 yamaguch return 0;
4553 1.1 yamaguch }
4554 1.1 yamaguch
4555 1.1 yamaguch static int
4556 1.1 yamaguch ixl_set_vsi(struct ixl_softc *sc)
4557 1.1 yamaguch {
4558 1.1 yamaguch struct ixl_dmamem *vsi = &sc->sc_scratch;
4559 1.1 yamaguch struct ixl_aq_desc iaq;
4560 1.1 yamaguch struct ixl_aq_vsi_param *param;
4561 1.1 yamaguch struct ixl_aq_vsi_data *data = IXL_DMA_KVA(vsi);
4562 1.1 yamaguch unsigned int qnum;
4563 1.11 yamaguch uint16_t val;
4564 1.1 yamaguch int rv;
4565 1.1 yamaguch
4566 1.1 yamaguch qnum = sc->sc_nqueue_pairs - 1;
4567 1.1 yamaguch
4568 1.1 yamaguch data->valid_sections = htole16(IXL_AQ_VSI_VALID_QUEUE_MAP |
4569 1.1 yamaguch IXL_AQ_VSI_VALID_VLAN);
4570 1.1 yamaguch
4571 1.1 yamaguch CLR(data->mapping_flags, htole16(IXL_AQ_VSI_QUE_MAP_MASK));
4572 1.1 yamaguch SET(data->mapping_flags, htole16(IXL_AQ_VSI_QUE_MAP_CONTIG));
4573 1.1 yamaguch data->queue_mapping[0] = htole16(0);
4574 1.1 yamaguch data->tc_mapping[0] = htole16((0 << IXL_AQ_VSI_TC_Q_OFFSET_SHIFT) |
4575 1.1 yamaguch (qnum << IXL_AQ_VSI_TC_Q_NUMBER_SHIFT));
4576 1.1 yamaguch
4577 1.11 yamaguch val = le16toh(data->port_vlan_flags);
4578 1.11 yamaguch CLR(val, IXL_AQ_VSI_PVLAN_MODE_MASK | IXL_AQ_VSI_PVLAN_EMOD_MASK);
4579 1.11 yamaguch SET(val, IXL_AQ_VSI_PVLAN_MODE_ALL);
4580 1.11 yamaguch
4581 1.11 yamaguch if (ISSET(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWTAGGING)) {
4582 1.11 yamaguch SET(val, IXL_AQ_VSI_PVLAN_EMOD_STR_BOTH);
4583 1.11 yamaguch } else {
4584 1.11 yamaguch SET(val, IXL_AQ_VSI_PVLAN_EMOD_NOTHING);
4585 1.11 yamaguch }
4586 1.11 yamaguch
4587 1.11 yamaguch data->port_vlan_flags = htole16(val);
4588 1.1 yamaguch
4589 1.1 yamaguch /* grumble, vsi info isn't "known" at compile time */
4590 1.1 yamaguch
4591 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4592 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF | IXL_AQ_RD |
4593 1.1 yamaguch (IXL_DMA_LEN(vsi) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
4594 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_UPD_VSI_PARAMS);
4595 1.1 yamaguch iaq.iaq_datalen = htole16(IXL_DMA_LEN(vsi));
4596 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(vsi));
4597 1.1 yamaguch
4598 1.1 yamaguch param = (struct ixl_aq_vsi_param *)iaq.iaq_param;
4599 1.1 yamaguch param->uplink_seid = sc->sc_seid;
4600 1.1 yamaguch
4601 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
4602 1.1 yamaguch BUS_DMASYNC_PREWRITE);
4603 1.1 yamaguch
4604 1.1 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
4605 1.1 yamaguch
4606 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
4607 1.1 yamaguch BUS_DMASYNC_POSTWRITE);
4608 1.1 yamaguch
4609 1.1 yamaguch if (rv != 0) {
4610 1.11 yamaguch return ETIMEDOUT;
4611 1.1 yamaguch }
4612 1.1 yamaguch
4613 1.12 yamaguch switch (le16toh(iaq.iaq_retval)) {
4614 1.12 yamaguch case IXL_AQ_RC_OK:
4615 1.12 yamaguch break;
4616 1.12 yamaguch case IXL_AQ_RC_ENOENT:
4617 1.12 yamaguch return ENOENT;
4618 1.12 yamaguch case IXL_AQ_RC_EACCES:
4619 1.12 yamaguch return EACCES;
4620 1.12 yamaguch default:
4621 1.11 yamaguch return EIO;
4622 1.1 yamaguch }
4623 1.1 yamaguch
4624 1.1 yamaguch return 0;
4625 1.1 yamaguch }
4626 1.1 yamaguch
4627 1.1 yamaguch static void
4628 1.1 yamaguch ixl_set_filter_control(struct ixl_softc *sc)
4629 1.1 yamaguch {
4630 1.1 yamaguch uint32_t reg;
4631 1.1 yamaguch
4632 1.1 yamaguch reg = ixl_rd_rx_csr(sc, I40E_PFQF_CTL_0);
4633 1.1 yamaguch
4634 1.1 yamaguch CLR(reg, I40E_PFQF_CTL_0_HASHLUTSIZE_MASK);
4635 1.1 yamaguch SET(reg, I40E_HASH_LUT_SIZE_128 << I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT);
4636 1.1 yamaguch
4637 1.1 yamaguch SET(reg, I40E_PFQF_CTL_0_FD_ENA_MASK);
4638 1.1 yamaguch SET(reg, I40E_PFQF_CTL_0_ETYPE_ENA_MASK);
4639 1.1 yamaguch SET(reg, I40E_PFQF_CTL_0_MACVLAN_ENA_MASK);
4640 1.1 yamaguch
4641 1.1 yamaguch ixl_wr_rx_csr(sc, I40E_PFQF_CTL_0, reg);
4642 1.1 yamaguch }
4643 1.1 yamaguch
4644 1.1 yamaguch static inline void
4645 1.1 yamaguch ixl_get_default_rss_key(uint32_t *buf, size_t len)
4646 1.1 yamaguch {
4647 1.1 yamaguch size_t cplen;
4648 1.1 yamaguch uint8_t rss_seed[RSS_KEYSIZE];
4649 1.1 yamaguch
4650 1.1 yamaguch rss_getkey(rss_seed);
4651 1.1 yamaguch memset(buf, 0, len);
4652 1.1 yamaguch
4653 1.1 yamaguch cplen = MIN(len, sizeof(rss_seed));
4654 1.1 yamaguch memcpy(buf, rss_seed, cplen);
4655 1.1 yamaguch }
4656 1.1 yamaguch
4657 1.1 yamaguch static void
4658 1.1 yamaguch ixl_set_rss_key(struct ixl_softc *sc)
4659 1.1 yamaguch {
4660 1.1 yamaguch uint32_t rss_seed[IXL_RSS_KEY_SIZE_REG];
4661 1.1 yamaguch size_t i;
4662 1.1 yamaguch
4663 1.1 yamaguch ixl_get_default_rss_key(rss_seed, sizeof(rss_seed));
4664 1.1 yamaguch
4665 1.1 yamaguch for (i = 0; i < IXL_RSS_KEY_SIZE_REG; i++) {
4666 1.1 yamaguch ixl_wr_rx_csr(sc, I40E_PFQF_HKEY(i), rss_seed[i]);
4667 1.1 yamaguch }
4668 1.1 yamaguch }
4669 1.1 yamaguch
4670 1.1 yamaguch static void
4671 1.1 yamaguch ixl_set_rss_pctype(struct ixl_softc *sc)
4672 1.1 yamaguch {
4673 1.1 yamaguch uint64_t set_hena = 0;
4674 1.1 yamaguch uint32_t hena0, hena1;
4675 1.1 yamaguch
4676 1.1 yamaguch if (sc->sc_mac_type == I40E_MAC_X722)
4677 1.1 yamaguch set_hena = IXL_RSS_HENA_DEFAULT_X722;
4678 1.1 yamaguch else
4679 1.1 yamaguch set_hena = IXL_RSS_HENA_DEFAULT_XL710;
4680 1.1 yamaguch
4681 1.1 yamaguch hena0 = ixl_rd_rx_csr(sc, I40E_PFQF_HENA(0));
4682 1.1 yamaguch hena1 = ixl_rd_rx_csr(sc, I40E_PFQF_HENA(1));
4683 1.1 yamaguch
4684 1.1 yamaguch SET(hena0, set_hena);
4685 1.1 yamaguch SET(hena1, set_hena >> 32);
4686 1.1 yamaguch
4687 1.1 yamaguch ixl_wr_rx_csr(sc, I40E_PFQF_HENA(0), hena0);
4688 1.1 yamaguch ixl_wr_rx_csr(sc, I40E_PFQF_HENA(1), hena1);
4689 1.1 yamaguch }
4690 1.1 yamaguch
4691 1.1 yamaguch static void
4692 1.1 yamaguch ixl_set_rss_hlut(struct ixl_softc *sc)
4693 1.1 yamaguch {
4694 1.1 yamaguch unsigned int qid;
4695 1.1 yamaguch uint8_t hlut_buf[512], lut_mask;
4696 1.1 yamaguch uint32_t *hluts;
4697 1.1 yamaguch size_t i, hluts_num;
4698 1.1 yamaguch
4699 1.1 yamaguch lut_mask = (0x01 << sc->sc_rss_table_entry_width) - 1;
4700 1.1 yamaguch
4701 1.1 yamaguch for (i = 0; i < sc->sc_rss_table_size; i++) {
4702 1.1 yamaguch qid = i % sc->sc_nqueue_pairs;
4703 1.1 yamaguch hlut_buf[i] = qid & lut_mask;
4704 1.1 yamaguch }
4705 1.1 yamaguch
4706 1.1 yamaguch hluts = (uint32_t *)hlut_buf;
4707 1.1 yamaguch hluts_num = sc->sc_rss_table_size >> 2;
4708 1.1 yamaguch for (i = 0; i < hluts_num; i++) {
4709 1.1 yamaguch ixl_wr(sc, I40E_PFQF_HLUT(i), hluts[i]);
4710 1.1 yamaguch }
4711 1.1 yamaguch ixl_flush(sc);
4712 1.1 yamaguch }
4713 1.1 yamaguch
4714 1.1 yamaguch static void
4715 1.1 yamaguch ixl_config_rss(struct ixl_softc *sc)
4716 1.1 yamaguch {
4717 1.1 yamaguch
4718 1.1 yamaguch KASSERT(mutex_owned(&sc->sc_cfg_lock));
4719 1.1 yamaguch
4720 1.1 yamaguch ixl_set_rss_key(sc);
4721 1.1 yamaguch ixl_set_rss_pctype(sc);
4722 1.1 yamaguch ixl_set_rss_hlut(sc);
4723 1.1 yamaguch }
4724 1.1 yamaguch
4725 1.1 yamaguch static const struct ixl_phy_type *
4726 1.1 yamaguch ixl_search_phy_type(uint8_t phy_type)
4727 1.1 yamaguch {
4728 1.1 yamaguch const struct ixl_phy_type *itype;
4729 1.1 yamaguch uint64_t mask;
4730 1.1 yamaguch unsigned int i;
4731 1.1 yamaguch
4732 1.1 yamaguch if (phy_type >= 64)
4733 1.1 yamaguch return NULL;
4734 1.1 yamaguch
4735 1.1 yamaguch mask = 1ULL << phy_type;
4736 1.1 yamaguch
4737 1.1 yamaguch for (i = 0; i < __arraycount(ixl_phy_type_map); i++) {
4738 1.1 yamaguch itype = &ixl_phy_type_map[i];
4739 1.1 yamaguch
4740 1.1 yamaguch if (ISSET(itype->phy_type, mask))
4741 1.1 yamaguch return itype;
4742 1.1 yamaguch }
4743 1.1 yamaguch
4744 1.1 yamaguch return NULL;
4745 1.1 yamaguch }
4746 1.1 yamaguch
4747 1.1 yamaguch static uint64_t
4748 1.1 yamaguch ixl_search_link_speed(uint8_t link_speed)
4749 1.1 yamaguch {
4750 1.1 yamaguch const struct ixl_speed_type *type;
4751 1.1 yamaguch unsigned int i;
4752 1.1 yamaguch
4753 1.1 yamaguch for (i = 0; i < __arraycount(ixl_speed_type_map); i++) {
4754 1.1 yamaguch type = &ixl_speed_type_map[i];
4755 1.1 yamaguch
4756 1.1 yamaguch if (ISSET(type->dev_speed, link_speed))
4757 1.1 yamaguch return type->net_speed;
4758 1.1 yamaguch }
4759 1.1 yamaguch
4760 1.1 yamaguch return 0;
4761 1.1 yamaguch }
4762 1.1 yamaguch
4763 1.31 yamaguch static uint8_t
4764 1.31 yamaguch ixl_search_baudrate(uint64_t baudrate)
4765 1.31 yamaguch {
4766 1.31 yamaguch const struct ixl_speed_type *type;
4767 1.31 yamaguch unsigned int i;
4768 1.31 yamaguch
4769 1.31 yamaguch for (i = 0; i < __arraycount(ixl_speed_type_map); i++) {
4770 1.31 yamaguch type = &ixl_speed_type_map[i];
4771 1.31 yamaguch
4772 1.31 yamaguch if (type->net_speed == baudrate) {
4773 1.31 yamaguch return type->dev_speed;
4774 1.31 yamaguch }
4775 1.31 yamaguch }
4776 1.31 yamaguch
4777 1.31 yamaguch return 0;
4778 1.31 yamaguch }
4779 1.31 yamaguch
4780 1.1 yamaguch static int
4781 1.1 yamaguch ixl_restart_an(struct ixl_softc *sc)
4782 1.1 yamaguch {
4783 1.1 yamaguch struct ixl_aq_desc iaq;
4784 1.1 yamaguch
4785 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4786 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_PHY_RESTART_AN);
4787 1.1 yamaguch iaq.iaq_param[0] =
4788 1.1 yamaguch htole32(IXL_AQ_PHY_RESTART_AN | IXL_AQ_PHY_LINK_ENABLE);
4789 1.1 yamaguch
4790 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4791 1.1 yamaguch aprint_error_dev(sc->sc_dev, "RESTART AN timeout\n");
4792 1.1 yamaguch return -1;
4793 1.1 yamaguch }
4794 1.1 yamaguch if (iaq.iaq_retval != htole16(IXL_AQ_RC_OK)) {
4795 1.1 yamaguch aprint_error_dev(sc->sc_dev, "RESTART AN error\n");
4796 1.1 yamaguch return -1;
4797 1.1 yamaguch }
4798 1.1 yamaguch
4799 1.1 yamaguch return 0;
4800 1.1 yamaguch }
4801 1.1 yamaguch
4802 1.1 yamaguch static int
4803 1.1 yamaguch ixl_add_macvlan(struct ixl_softc *sc, const uint8_t *macaddr,
4804 1.1 yamaguch uint16_t vlan, uint16_t flags)
4805 1.1 yamaguch {
4806 1.1 yamaguch struct ixl_aq_desc iaq;
4807 1.1 yamaguch struct ixl_aq_add_macvlan *param;
4808 1.1 yamaguch struct ixl_aq_add_macvlan_elem *elem;
4809 1.1 yamaguch
4810 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4811 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF | IXL_AQ_RD);
4812 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_ADD_MACVLAN);
4813 1.1 yamaguch iaq.iaq_datalen = htole16(sizeof(*elem));
4814 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(&sc->sc_scratch));
4815 1.1 yamaguch
4816 1.1 yamaguch param = (struct ixl_aq_add_macvlan *)&iaq.iaq_param;
4817 1.1 yamaguch param->num_addrs = htole16(1);
4818 1.1 yamaguch param->seid0 = htole16(0x8000) | sc->sc_seid;
4819 1.1 yamaguch param->seid1 = 0;
4820 1.1 yamaguch param->seid2 = 0;
4821 1.1 yamaguch
4822 1.1 yamaguch elem = IXL_DMA_KVA(&sc->sc_scratch);
4823 1.1 yamaguch memset(elem, 0, sizeof(*elem));
4824 1.1 yamaguch memcpy(elem->macaddr, macaddr, ETHER_ADDR_LEN);
4825 1.1 yamaguch elem->flags = htole16(IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH | flags);
4826 1.1 yamaguch elem->vlan = htole16(vlan);
4827 1.1 yamaguch
4828 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4829 1.1 yamaguch return IXL_AQ_RC_EINVAL;
4830 1.1 yamaguch }
4831 1.1 yamaguch
4832 1.7 yamaguch switch (le16toh(iaq.iaq_retval)) {
4833 1.7 yamaguch case IXL_AQ_RC_OK:
4834 1.7 yamaguch break;
4835 1.7 yamaguch case IXL_AQ_RC_ENOSPC:
4836 1.7 yamaguch return ENOSPC;
4837 1.7 yamaguch case IXL_AQ_RC_ENOENT:
4838 1.7 yamaguch return ENOENT;
4839 1.7 yamaguch case IXL_AQ_RC_EACCES:
4840 1.7 yamaguch return EACCES;
4841 1.7 yamaguch case IXL_AQ_RC_EEXIST:
4842 1.7 yamaguch return EEXIST;
4843 1.7 yamaguch case IXL_AQ_RC_EINVAL:
4844 1.7 yamaguch return EINVAL;
4845 1.7 yamaguch default:
4846 1.7 yamaguch return EIO;
4847 1.7 yamaguch }
4848 1.7 yamaguch
4849 1.7 yamaguch return 0;
4850 1.1 yamaguch }
4851 1.1 yamaguch
4852 1.1 yamaguch static int
4853 1.12 yamaguch ixl_remove_macvlan(struct ixl_softc *sc, const uint8_t *macaddr,
4854 1.1 yamaguch uint16_t vlan, uint16_t flags)
4855 1.1 yamaguch {
4856 1.1 yamaguch struct ixl_aq_desc iaq;
4857 1.1 yamaguch struct ixl_aq_remove_macvlan *param;
4858 1.1 yamaguch struct ixl_aq_remove_macvlan_elem *elem;
4859 1.1 yamaguch
4860 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
4861 1.1 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF | IXL_AQ_RD);
4862 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_REMOVE_MACVLAN);
4863 1.1 yamaguch iaq.iaq_datalen = htole16(sizeof(*elem));
4864 1.1 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(&sc->sc_scratch));
4865 1.1 yamaguch
4866 1.1 yamaguch param = (struct ixl_aq_remove_macvlan *)&iaq.iaq_param;
4867 1.1 yamaguch param->num_addrs = htole16(1);
4868 1.1 yamaguch param->seid0 = htole16(0x8000) | sc->sc_seid;
4869 1.1 yamaguch param->seid1 = 0;
4870 1.1 yamaguch param->seid2 = 0;
4871 1.1 yamaguch
4872 1.1 yamaguch elem = IXL_DMA_KVA(&sc->sc_scratch);
4873 1.1 yamaguch memset(elem, 0, sizeof(*elem));
4874 1.1 yamaguch memcpy(elem->macaddr, macaddr, ETHER_ADDR_LEN);
4875 1.1 yamaguch elem->flags = htole16(IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH | flags);
4876 1.1 yamaguch elem->vlan = htole16(vlan);
4877 1.1 yamaguch
4878 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0) {
4879 1.7 yamaguch return EINVAL;
4880 1.7 yamaguch }
4881 1.7 yamaguch
4882 1.7 yamaguch switch (le16toh(iaq.iaq_retval)) {
4883 1.7 yamaguch case IXL_AQ_RC_OK:
4884 1.7 yamaguch break;
4885 1.7 yamaguch case IXL_AQ_RC_ENOENT:
4886 1.7 yamaguch return ENOENT;
4887 1.7 yamaguch case IXL_AQ_RC_EACCES:
4888 1.7 yamaguch return EACCES;
4889 1.7 yamaguch case IXL_AQ_RC_EINVAL:
4890 1.7 yamaguch return EINVAL;
4891 1.7 yamaguch default:
4892 1.7 yamaguch return EIO;
4893 1.1 yamaguch }
4894 1.1 yamaguch
4895 1.7 yamaguch return 0;
4896 1.1 yamaguch }
4897 1.1 yamaguch
4898 1.1 yamaguch static int
4899 1.1 yamaguch ixl_hmc(struct ixl_softc *sc)
4900 1.1 yamaguch {
4901 1.1 yamaguch struct {
4902 1.1 yamaguch uint32_t count;
4903 1.1 yamaguch uint32_t minsize;
4904 1.1 yamaguch bus_size_t objsiz;
4905 1.1 yamaguch bus_size_t setoff;
4906 1.1 yamaguch bus_size_t setcnt;
4907 1.1 yamaguch } regs[] = {
4908 1.1 yamaguch {
4909 1.1 yamaguch 0,
4910 1.1 yamaguch IXL_HMC_TXQ_MINSIZE,
4911 1.1 yamaguch I40E_GLHMC_LANTXOBJSZ,
4912 1.1 yamaguch I40E_GLHMC_LANTXBASE(sc->sc_pf_id),
4913 1.1 yamaguch I40E_GLHMC_LANTXCNT(sc->sc_pf_id),
4914 1.1 yamaguch },
4915 1.1 yamaguch {
4916 1.1 yamaguch 0,
4917 1.1 yamaguch IXL_HMC_RXQ_MINSIZE,
4918 1.1 yamaguch I40E_GLHMC_LANRXOBJSZ,
4919 1.1 yamaguch I40E_GLHMC_LANRXBASE(sc->sc_pf_id),
4920 1.1 yamaguch I40E_GLHMC_LANRXCNT(sc->sc_pf_id),
4921 1.1 yamaguch },
4922 1.1 yamaguch {
4923 1.1 yamaguch 0,
4924 1.1 yamaguch 0,
4925 1.1 yamaguch I40E_GLHMC_FCOEDDPOBJSZ,
4926 1.1 yamaguch I40E_GLHMC_FCOEDDPBASE(sc->sc_pf_id),
4927 1.1 yamaguch I40E_GLHMC_FCOEDDPCNT(sc->sc_pf_id),
4928 1.1 yamaguch },
4929 1.1 yamaguch {
4930 1.1 yamaguch 0,
4931 1.1 yamaguch 0,
4932 1.1 yamaguch I40E_GLHMC_FCOEFOBJSZ,
4933 1.1 yamaguch I40E_GLHMC_FCOEFBASE(sc->sc_pf_id),
4934 1.1 yamaguch I40E_GLHMC_FCOEFCNT(sc->sc_pf_id),
4935 1.1 yamaguch },
4936 1.1 yamaguch };
4937 1.1 yamaguch struct ixl_hmc_entry *e;
4938 1.1 yamaguch uint64_t size, dva;
4939 1.1 yamaguch uint8_t *kva;
4940 1.1 yamaguch uint64_t *sdpage;
4941 1.1 yamaguch unsigned int i;
4942 1.1 yamaguch int npages, tables;
4943 1.1 yamaguch uint32_t reg;
4944 1.1 yamaguch
4945 1.1 yamaguch CTASSERT(__arraycount(regs) <= __arraycount(sc->sc_hmc_entries));
4946 1.1 yamaguch
4947 1.1 yamaguch regs[IXL_HMC_LAN_TX].count = regs[IXL_HMC_LAN_RX].count =
4948 1.1 yamaguch ixl_rd(sc, I40E_GLHMC_LANQMAX);
4949 1.1 yamaguch
4950 1.1 yamaguch size = 0;
4951 1.1 yamaguch for (i = 0; i < __arraycount(regs); i++) {
4952 1.1 yamaguch e = &sc->sc_hmc_entries[i];
4953 1.1 yamaguch
4954 1.1 yamaguch e->hmc_count = regs[i].count;
4955 1.1 yamaguch reg = ixl_rd(sc, regs[i].objsiz);
4956 1.1 yamaguch e->hmc_size = BIT_ULL(0x3F & reg);
4957 1.1 yamaguch e->hmc_base = size;
4958 1.1 yamaguch
4959 1.1 yamaguch if ((e->hmc_size * 8) < regs[i].minsize) {
4960 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4961 1.1 yamaguch "kernel hmc entry is too big\n");
4962 1.1 yamaguch return -1;
4963 1.1 yamaguch }
4964 1.1 yamaguch
4965 1.1 yamaguch size += roundup(e->hmc_size * e->hmc_count, IXL_HMC_ROUNDUP);
4966 1.1 yamaguch }
4967 1.1 yamaguch size = roundup(size, IXL_HMC_PGSIZE);
4968 1.1 yamaguch npages = size / IXL_HMC_PGSIZE;
4969 1.1 yamaguch
4970 1.1 yamaguch tables = roundup(size, IXL_HMC_L2SZ) / IXL_HMC_L2SZ;
4971 1.1 yamaguch
4972 1.1 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_hmc_pd, size, IXL_HMC_PGSIZE) != 0) {
4973 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4974 1.1 yamaguch "unable to allocate hmc pd memory\n");
4975 1.1 yamaguch return -1;
4976 1.1 yamaguch }
4977 1.1 yamaguch
4978 1.1 yamaguch if (ixl_dmamem_alloc(sc, &sc->sc_hmc_sd, tables * IXL_HMC_PGSIZE,
4979 1.1 yamaguch IXL_HMC_PGSIZE) != 0) {
4980 1.1 yamaguch aprint_error_dev(sc->sc_dev,
4981 1.1 yamaguch "unable to allocate hmc sd memory\n");
4982 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_hmc_pd);
4983 1.1 yamaguch return -1;
4984 1.1 yamaguch }
4985 1.1 yamaguch
4986 1.1 yamaguch kva = IXL_DMA_KVA(&sc->sc_hmc_pd);
4987 1.1 yamaguch memset(kva, 0, IXL_DMA_LEN(&sc->sc_hmc_pd));
4988 1.1 yamaguch
4989 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_hmc_pd),
4990 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_hmc_pd),
4991 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
4992 1.1 yamaguch
4993 1.1 yamaguch dva = IXL_DMA_DVA(&sc->sc_hmc_pd);
4994 1.1 yamaguch sdpage = IXL_DMA_KVA(&sc->sc_hmc_sd);
4995 1.1 yamaguch memset(sdpage, 0, IXL_DMA_LEN(&sc->sc_hmc_sd));
4996 1.1 yamaguch
4997 1.1 yamaguch for (i = 0; (int)i < npages; i++) {
4998 1.1 yamaguch *sdpage = htole64(dva | IXL_HMC_PDVALID);
4999 1.1 yamaguch sdpage++;
5000 1.1 yamaguch
5001 1.1 yamaguch dva += IXL_HMC_PGSIZE;
5002 1.1 yamaguch }
5003 1.1 yamaguch
5004 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&sc->sc_hmc_sd),
5005 1.1 yamaguch 0, IXL_DMA_LEN(&sc->sc_hmc_sd),
5006 1.1 yamaguch BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
5007 1.1 yamaguch
5008 1.1 yamaguch dva = IXL_DMA_DVA(&sc->sc_hmc_sd);
5009 1.1 yamaguch for (i = 0; (int)i < tables; i++) {
5010 1.1 yamaguch uint32_t count;
5011 1.1 yamaguch
5012 1.1 yamaguch KASSERT(npages >= 0);
5013 1.1 yamaguch
5014 1.1 yamaguch count = ((unsigned int)npages > IXL_HMC_PGS) ?
5015 1.1 yamaguch IXL_HMC_PGS : (unsigned int)npages;
5016 1.1 yamaguch
5017 1.1 yamaguch ixl_wr(sc, I40E_PFHMC_SDDATAHIGH, dva >> 32);
5018 1.1 yamaguch ixl_wr(sc, I40E_PFHMC_SDDATALOW, dva |
5019 1.1 yamaguch (count << I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT) |
5020 1.1 yamaguch (1U << I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT));
5021 1.1 yamaguch ixl_barrier(sc, 0, sc->sc_mems, BUS_SPACE_BARRIER_WRITE);
5022 1.1 yamaguch ixl_wr(sc, I40E_PFHMC_SDCMD,
5023 1.1 yamaguch (1U << I40E_PFHMC_SDCMD_PMSDWR_SHIFT) | i);
5024 1.1 yamaguch
5025 1.1 yamaguch npages -= IXL_HMC_PGS;
5026 1.1 yamaguch dva += IXL_HMC_PGSIZE;
5027 1.1 yamaguch }
5028 1.1 yamaguch
5029 1.1 yamaguch for (i = 0; i < __arraycount(regs); i++) {
5030 1.1 yamaguch e = &sc->sc_hmc_entries[i];
5031 1.1 yamaguch
5032 1.1 yamaguch ixl_wr(sc, regs[i].setoff, e->hmc_base / IXL_HMC_ROUNDUP);
5033 1.1 yamaguch ixl_wr(sc, regs[i].setcnt, e->hmc_count);
5034 1.1 yamaguch }
5035 1.1 yamaguch
5036 1.1 yamaguch return 0;
5037 1.1 yamaguch }
5038 1.1 yamaguch
5039 1.1 yamaguch static void
5040 1.1 yamaguch ixl_hmc_free(struct ixl_softc *sc)
5041 1.1 yamaguch {
5042 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_hmc_sd);
5043 1.1 yamaguch ixl_dmamem_free(sc, &sc->sc_hmc_pd);
5044 1.1 yamaguch }
5045 1.1 yamaguch
5046 1.1 yamaguch static void
5047 1.1 yamaguch ixl_hmc_pack(void *d, const void *s, const struct ixl_hmc_pack *packing,
5048 1.1 yamaguch unsigned int npacking)
5049 1.1 yamaguch {
5050 1.1 yamaguch uint8_t *dst = d;
5051 1.1 yamaguch const uint8_t *src = s;
5052 1.1 yamaguch unsigned int i;
5053 1.1 yamaguch
5054 1.1 yamaguch for (i = 0; i < npacking; i++) {
5055 1.1 yamaguch const struct ixl_hmc_pack *pack = &packing[i];
5056 1.1 yamaguch unsigned int offset = pack->lsb / 8;
5057 1.1 yamaguch unsigned int align = pack->lsb % 8;
5058 1.1 yamaguch const uint8_t *in = src + pack->offset;
5059 1.1 yamaguch uint8_t *out = dst + offset;
5060 1.1 yamaguch int width = pack->width;
5061 1.1 yamaguch unsigned int inbits = 0;
5062 1.1 yamaguch
5063 1.1 yamaguch if (align) {
5064 1.1 yamaguch inbits = (*in++) << align;
5065 1.1 yamaguch *out++ |= (inbits & 0xff);
5066 1.1 yamaguch inbits >>= 8;
5067 1.1 yamaguch
5068 1.1 yamaguch width -= 8 - align;
5069 1.1 yamaguch }
5070 1.1 yamaguch
5071 1.1 yamaguch while (width >= 8) {
5072 1.1 yamaguch inbits |= (*in++) << align;
5073 1.1 yamaguch *out++ = (inbits & 0xff);
5074 1.1 yamaguch inbits >>= 8;
5075 1.1 yamaguch
5076 1.1 yamaguch width -= 8;
5077 1.1 yamaguch }
5078 1.1 yamaguch
5079 1.1 yamaguch if (width > 0) {
5080 1.1 yamaguch inbits |= (*in) << align;
5081 1.1 yamaguch *out |= (inbits & ((1 << width) - 1));
5082 1.1 yamaguch }
5083 1.1 yamaguch }
5084 1.1 yamaguch }
5085 1.1 yamaguch
5086 1.1 yamaguch static struct ixl_aq_buf *
5087 1.1 yamaguch ixl_aqb_alloc(struct ixl_softc *sc)
5088 1.1 yamaguch {
5089 1.1 yamaguch struct ixl_aq_buf *aqb;
5090 1.1 yamaguch
5091 1.1 yamaguch aqb = malloc(sizeof(*aqb), M_DEVBUF, M_WAITOK);
5092 1.1 yamaguch if (aqb == NULL)
5093 1.1 yamaguch return NULL;
5094 1.1 yamaguch
5095 1.1 yamaguch aqb->aqb_size = IXL_AQ_BUFLEN;
5096 1.1 yamaguch
5097 1.1 yamaguch if (bus_dmamap_create(sc->sc_dmat, aqb->aqb_size, 1,
5098 1.1 yamaguch aqb->aqb_size, 0,
5099 1.1 yamaguch BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW, &aqb->aqb_map) != 0)
5100 1.1 yamaguch goto free;
5101 1.1 yamaguch if (bus_dmamem_alloc(sc->sc_dmat, aqb->aqb_size,
5102 1.1 yamaguch IXL_AQ_ALIGN, 0, &aqb->aqb_seg, 1, &aqb->aqb_nsegs,
5103 1.1 yamaguch BUS_DMA_WAITOK) != 0)
5104 1.1 yamaguch goto destroy;
5105 1.1 yamaguch if (bus_dmamem_map(sc->sc_dmat, &aqb->aqb_seg, aqb->aqb_nsegs,
5106 1.1 yamaguch aqb->aqb_size, &aqb->aqb_data, BUS_DMA_WAITOK) != 0)
5107 1.1 yamaguch goto dma_free;
5108 1.1 yamaguch if (bus_dmamap_load(sc->sc_dmat, aqb->aqb_map, aqb->aqb_data,
5109 1.1 yamaguch aqb->aqb_size, NULL, BUS_DMA_WAITOK) != 0)
5110 1.1 yamaguch goto unmap;
5111 1.1 yamaguch
5112 1.1 yamaguch return aqb;
5113 1.1 yamaguch unmap:
5114 1.1 yamaguch bus_dmamem_unmap(sc->sc_dmat, aqb->aqb_data, aqb->aqb_size);
5115 1.1 yamaguch dma_free:
5116 1.1 yamaguch bus_dmamem_free(sc->sc_dmat, &aqb->aqb_seg, 1);
5117 1.1 yamaguch destroy:
5118 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, aqb->aqb_map);
5119 1.1 yamaguch free:
5120 1.1 yamaguch free(aqb, M_DEVBUF);
5121 1.1 yamaguch
5122 1.1 yamaguch return NULL;
5123 1.1 yamaguch }
5124 1.1 yamaguch
5125 1.1 yamaguch static void
5126 1.1 yamaguch ixl_aqb_free(struct ixl_softc *sc, struct ixl_aq_buf *aqb)
5127 1.1 yamaguch {
5128 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, aqb->aqb_map);
5129 1.1 yamaguch bus_dmamem_unmap(sc->sc_dmat, aqb->aqb_data, aqb->aqb_size);
5130 1.1 yamaguch bus_dmamem_free(sc->sc_dmat, &aqb->aqb_seg, 1);
5131 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, aqb->aqb_map);
5132 1.1 yamaguch free(aqb, M_DEVBUF);
5133 1.1 yamaguch }
5134 1.1 yamaguch
5135 1.1 yamaguch static int
5136 1.1 yamaguch ixl_arq_fill(struct ixl_softc *sc)
5137 1.1 yamaguch {
5138 1.1 yamaguch struct ixl_aq_buf *aqb;
5139 1.1 yamaguch struct ixl_aq_desc *arq, *iaq;
5140 1.1 yamaguch unsigned int prod = sc->sc_arq_prod;
5141 1.1 yamaguch unsigned int n;
5142 1.1 yamaguch int post = 0;
5143 1.1 yamaguch
5144 1.1 yamaguch n = ixl_rxr_unrefreshed(sc->sc_arq_prod, sc->sc_arq_cons,
5145 1.1 yamaguch IXL_AQ_NUM);
5146 1.1 yamaguch arq = IXL_DMA_KVA(&sc->sc_arq);
5147 1.1 yamaguch
5148 1.1 yamaguch if (__predict_false(n <= 0))
5149 1.1 yamaguch return 0;
5150 1.1 yamaguch
5151 1.1 yamaguch do {
5152 1.1 yamaguch aqb = sc->sc_arq_live[prod];
5153 1.1 yamaguch iaq = &arq[prod];
5154 1.1 yamaguch
5155 1.1 yamaguch if (aqb == NULL) {
5156 1.1 yamaguch aqb = SIMPLEQ_FIRST(&sc->sc_arq_idle);
5157 1.1 yamaguch if (aqb != NULL) {
5158 1.1 yamaguch SIMPLEQ_REMOVE(&sc->sc_arq_idle, aqb,
5159 1.1 yamaguch ixl_aq_buf, aqb_entry);
5160 1.1 yamaguch } else if ((aqb = ixl_aqb_alloc(sc)) == NULL) {
5161 1.1 yamaguch break;
5162 1.1 yamaguch }
5163 1.1 yamaguch
5164 1.1 yamaguch sc->sc_arq_live[prod] = aqb;
5165 1.1 yamaguch memset(aqb->aqb_data, 0, aqb->aqb_size);
5166 1.1 yamaguch
5167 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, aqb->aqb_map, 0,
5168 1.1 yamaguch aqb->aqb_size, BUS_DMASYNC_PREREAD);
5169 1.1 yamaguch
5170 1.1 yamaguch iaq->iaq_flags = htole16(IXL_AQ_BUF |
5171 1.1 yamaguch (IXL_AQ_BUFLEN > I40E_AQ_LARGE_BUF ?
5172 1.1 yamaguch IXL_AQ_LB : 0));
5173 1.1 yamaguch iaq->iaq_opcode = 0;
5174 1.1 yamaguch iaq->iaq_datalen = htole16(aqb->aqb_size);
5175 1.1 yamaguch iaq->iaq_retval = 0;
5176 1.1 yamaguch iaq->iaq_cookie = 0;
5177 1.1 yamaguch iaq->iaq_param[0] = 0;
5178 1.1 yamaguch iaq->iaq_param[1] = 0;
5179 1.1 yamaguch ixl_aq_dva(iaq, aqb->aqb_map->dm_segs[0].ds_addr);
5180 1.1 yamaguch }
5181 1.1 yamaguch
5182 1.1 yamaguch prod++;
5183 1.1 yamaguch prod &= IXL_AQ_MASK;
5184 1.1 yamaguch
5185 1.1 yamaguch post = 1;
5186 1.1 yamaguch
5187 1.1 yamaguch } while (--n);
5188 1.1 yamaguch
5189 1.1 yamaguch if (post) {
5190 1.1 yamaguch sc->sc_arq_prod = prod;
5191 1.1 yamaguch ixl_wr(sc, sc->sc_aq_regs->arq_tail, sc->sc_arq_prod);
5192 1.1 yamaguch }
5193 1.1 yamaguch
5194 1.1 yamaguch return post;
5195 1.1 yamaguch }
5196 1.1 yamaguch
5197 1.1 yamaguch static void
5198 1.1 yamaguch ixl_arq_unfill(struct ixl_softc *sc)
5199 1.1 yamaguch {
5200 1.1 yamaguch struct ixl_aq_buf *aqb;
5201 1.1 yamaguch unsigned int i;
5202 1.1 yamaguch
5203 1.1 yamaguch for (i = 0; i < __arraycount(sc->sc_arq_live); i++) {
5204 1.1 yamaguch aqb = sc->sc_arq_live[i];
5205 1.1 yamaguch if (aqb == NULL)
5206 1.1 yamaguch continue;
5207 1.1 yamaguch
5208 1.1 yamaguch sc->sc_arq_live[i] = NULL;
5209 1.1 yamaguch bus_dmamap_sync(sc->sc_dmat, aqb->aqb_map, 0, aqb->aqb_size,
5210 1.1 yamaguch BUS_DMASYNC_POSTREAD);
5211 1.1 yamaguch ixl_aqb_free(sc, aqb);
5212 1.1 yamaguch }
5213 1.1 yamaguch
5214 1.1 yamaguch while ((aqb = SIMPLEQ_FIRST(&sc->sc_arq_idle)) != NULL) {
5215 1.1 yamaguch SIMPLEQ_REMOVE(&sc->sc_arq_idle, aqb,
5216 1.1 yamaguch ixl_aq_buf, aqb_entry);
5217 1.1 yamaguch ixl_aqb_free(sc, aqb);
5218 1.1 yamaguch }
5219 1.1 yamaguch }
5220 1.1 yamaguch
5221 1.1 yamaguch static void
5222 1.1 yamaguch ixl_clear_hw(struct ixl_softc *sc)
5223 1.1 yamaguch {
5224 1.1 yamaguch uint32_t num_queues, base_queue;
5225 1.1 yamaguch uint32_t num_pf_int;
5226 1.1 yamaguch uint32_t num_vf_int;
5227 1.1 yamaguch uint32_t num_vfs;
5228 1.1 yamaguch uint32_t i, j;
5229 1.1 yamaguch uint32_t val;
5230 1.1 yamaguch uint32_t eol = 0x7ff;
5231 1.1 yamaguch
5232 1.1 yamaguch /* get number of interrupts, queues, and vfs */
5233 1.1 yamaguch val = ixl_rd(sc, I40E_GLPCI_CNF2);
5234 1.1 yamaguch num_pf_int = (val & I40E_GLPCI_CNF2_MSI_X_PF_N_MASK) >>
5235 1.1 yamaguch I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT;
5236 1.1 yamaguch num_vf_int = (val & I40E_GLPCI_CNF2_MSI_X_VF_N_MASK) >>
5237 1.1 yamaguch I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT;
5238 1.1 yamaguch
5239 1.1 yamaguch val = ixl_rd(sc, I40E_PFLAN_QALLOC);
5240 1.1 yamaguch base_queue = (val & I40E_PFLAN_QALLOC_FIRSTQ_MASK) >>
5241 1.1 yamaguch I40E_PFLAN_QALLOC_FIRSTQ_SHIFT;
5242 1.1 yamaguch j = (val & I40E_PFLAN_QALLOC_LASTQ_MASK) >>
5243 1.1 yamaguch I40E_PFLAN_QALLOC_LASTQ_SHIFT;
5244 1.1 yamaguch if (val & I40E_PFLAN_QALLOC_VALID_MASK)
5245 1.1 yamaguch num_queues = (j - base_queue) + 1;
5246 1.1 yamaguch else
5247 1.1 yamaguch num_queues = 0;
5248 1.1 yamaguch
5249 1.1 yamaguch val = ixl_rd(sc, I40E_PF_VT_PFALLOC);
5250 1.1 yamaguch i = (val & I40E_PF_VT_PFALLOC_FIRSTVF_MASK) >>
5251 1.1 yamaguch I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT;
5252 1.1 yamaguch j = (val & I40E_PF_VT_PFALLOC_LASTVF_MASK) >>
5253 1.1 yamaguch I40E_PF_VT_PFALLOC_LASTVF_SHIFT;
5254 1.1 yamaguch if (val & I40E_PF_VT_PFALLOC_VALID_MASK)
5255 1.1 yamaguch num_vfs = (j - i) + 1;
5256 1.1 yamaguch else
5257 1.1 yamaguch num_vfs = 0;
5258 1.1 yamaguch
5259 1.1 yamaguch /* stop all the interrupts */
5260 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ICR0_ENA, 0);
5261 1.1 yamaguch ixl_flush(sc);
5262 1.1 yamaguch val = 0x3 << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT;
5263 1.1 yamaguch for (i = 0; i < num_pf_int - 2; i++)
5264 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTLN(i), val);
5265 1.1 yamaguch ixl_flush(sc);
5266 1.1 yamaguch
5267 1.1 yamaguch /* Set the FIRSTQ_INDX field to 0x7FF in PFINT_LNKLSTx */
5268 1.1 yamaguch val = eol << I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT;
5269 1.1 yamaguch ixl_wr(sc, I40E_PFINT_LNKLST0, val);
5270 1.1 yamaguch for (i = 0; i < num_pf_int - 2; i++)
5271 1.1 yamaguch ixl_wr(sc, I40E_PFINT_LNKLSTN(i), val);
5272 1.1 yamaguch val = eol << I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT;
5273 1.1 yamaguch for (i = 0; i < num_vfs; i++)
5274 1.1 yamaguch ixl_wr(sc, I40E_VPINT_LNKLST0(i), val);
5275 1.1 yamaguch for (i = 0; i < num_vf_int - 2; i++)
5276 1.1 yamaguch ixl_wr(sc, I40E_VPINT_LNKLSTN(i), val);
5277 1.1 yamaguch
5278 1.1 yamaguch /* warn the HW of the coming Tx disables */
5279 1.1 yamaguch for (i = 0; i < num_queues; i++) {
5280 1.1 yamaguch uint32_t abs_queue_idx = base_queue + i;
5281 1.1 yamaguch uint32_t reg_block = 0;
5282 1.1 yamaguch
5283 1.1 yamaguch if (abs_queue_idx >= 128) {
5284 1.1 yamaguch reg_block = abs_queue_idx / 128;
5285 1.1 yamaguch abs_queue_idx %= 128;
5286 1.1 yamaguch }
5287 1.1 yamaguch
5288 1.1 yamaguch val = ixl_rd(sc, I40E_GLLAN_TXPRE_QDIS(reg_block));
5289 1.1 yamaguch val &= ~I40E_GLLAN_TXPRE_QDIS_QINDX_MASK;
5290 1.1 yamaguch val |= (abs_queue_idx << I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT);
5291 1.1 yamaguch val |= I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK;
5292 1.1 yamaguch
5293 1.1 yamaguch ixl_wr(sc, I40E_GLLAN_TXPRE_QDIS(reg_block), val);
5294 1.1 yamaguch }
5295 1.1 yamaguch delaymsec(400);
5296 1.1 yamaguch
5297 1.1 yamaguch /* stop all the queues */
5298 1.1 yamaguch for (i = 0; i < num_queues; i++) {
5299 1.1 yamaguch ixl_wr(sc, I40E_QINT_TQCTL(i), 0);
5300 1.1 yamaguch ixl_wr(sc, I40E_QTX_ENA(i), 0);
5301 1.1 yamaguch ixl_wr(sc, I40E_QINT_RQCTL(i), 0);
5302 1.1 yamaguch ixl_wr(sc, I40E_QRX_ENA(i), 0);
5303 1.1 yamaguch }
5304 1.1 yamaguch
5305 1.1 yamaguch /* short wait for all queue disables to settle */
5306 1.1 yamaguch delaymsec(50);
5307 1.1 yamaguch }
5308 1.1 yamaguch
5309 1.1 yamaguch static int
5310 1.1 yamaguch ixl_pf_reset(struct ixl_softc *sc)
5311 1.1 yamaguch {
5312 1.1 yamaguch uint32_t cnt = 0;
5313 1.1 yamaguch uint32_t cnt1 = 0;
5314 1.1 yamaguch uint32_t reg = 0, reg0 = 0;
5315 1.1 yamaguch uint32_t grst_del;
5316 1.1 yamaguch
5317 1.1 yamaguch /*
5318 1.1 yamaguch * Poll for Global Reset steady state in case of recent GRST.
5319 1.1 yamaguch * The grst delay value is in 100ms units, and we'll wait a
5320 1.1 yamaguch * couple counts longer to be sure we don't just miss the end.
5321 1.1 yamaguch */
5322 1.1 yamaguch grst_del = ixl_rd(sc, I40E_GLGEN_RSTCTL);
5323 1.1 yamaguch grst_del &= I40E_GLGEN_RSTCTL_GRSTDEL_MASK;
5324 1.1 yamaguch grst_del >>= I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT;
5325 1.1 yamaguch
5326 1.1 yamaguch grst_del = grst_del * 20;
5327 1.1 yamaguch
5328 1.1 yamaguch for (cnt = 0; cnt < grst_del; cnt++) {
5329 1.1 yamaguch reg = ixl_rd(sc, I40E_GLGEN_RSTAT);
5330 1.1 yamaguch if (!(reg & I40E_GLGEN_RSTAT_DEVSTATE_MASK))
5331 1.1 yamaguch break;
5332 1.1 yamaguch delaymsec(100);
5333 1.1 yamaguch }
5334 1.1 yamaguch if (reg & I40E_GLGEN_RSTAT_DEVSTATE_MASK) {
5335 1.1 yamaguch aprint_error(", Global reset polling failed to complete\n");
5336 1.1 yamaguch return -1;
5337 1.1 yamaguch }
5338 1.1 yamaguch
5339 1.1 yamaguch /* Now Wait for the FW to be ready */
5340 1.1 yamaguch for (cnt1 = 0; cnt1 < I40E_PF_RESET_WAIT_COUNT; cnt1++) {
5341 1.1 yamaguch reg = ixl_rd(sc, I40E_GLNVM_ULD);
5342 1.1 yamaguch reg &= (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
5343 1.1 yamaguch I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK);
5344 1.1 yamaguch if (reg == (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
5345 1.1 yamaguch I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK))
5346 1.1 yamaguch break;
5347 1.1 yamaguch
5348 1.1 yamaguch delaymsec(10);
5349 1.1 yamaguch }
5350 1.1 yamaguch if (!(reg & (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
5351 1.1 yamaguch I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK))) {
5352 1.1 yamaguch aprint_error(", wait for FW Reset complete timed out "
5353 1.1 yamaguch "(I40E_GLNVM_ULD = 0x%x)\n", reg);
5354 1.1 yamaguch return -1;
5355 1.1 yamaguch }
5356 1.1 yamaguch
5357 1.1 yamaguch /*
5358 1.1 yamaguch * If there was a Global Reset in progress when we got here,
5359 1.1 yamaguch * we don't need to do the PF Reset
5360 1.1 yamaguch */
5361 1.1 yamaguch if (cnt == 0) {
5362 1.1 yamaguch reg = ixl_rd(sc, I40E_PFGEN_CTRL);
5363 1.1 yamaguch ixl_wr(sc, I40E_PFGEN_CTRL, reg | I40E_PFGEN_CTRL_PFSWR_MASK);
5364 1.1 yamaguch for (cnt = 0; cnt < I40E_PF_RESET_WAIT_COUNT; cnt++) {
5365 1.1 yamaguch reg = ixl_rd(sc, I40E_PFGEN_CTRL);
5366 1.1 yamaguch if (!(reg & I40E_PFGEN_CTRL_PFSWR_MASK))
5367 1.1 yamaguch break;
5368 1.1 yamaguch delaymsec(1);
5369 1.1 yamaguch
5370 1.1 yamaguch reg0 = ixl_rd(sc, I40E_GLGEN_RSTAT);
5371 1.1 yamaguch if (reg0 & I40E_GLGEN_RSTAT_DEVSTATE_MASK) {
5372 1.1 yamaguch aprint_error(", Core reset upcoming."
5373 1.1 yamaguch " Skipping PF reset reset request\n");
5374 1.1 yamaguch return -1;
5375 1.1 yamaguch }
5376 1.1 yamaguch }
5377 1.1 yamaguch if (reg & I40E_PFGEN_CTRL_PFSWR_MASK) {
5378 1.1 yamaguch aprint_error(", PF reset polling failed to complete"
5379 1.1 yamaguch "(I40E_PFGEN_CTRL= 0x%x)\n", reg);
5380 1.1 yamaguch return -1;
5381 1.1 yamaguch }
5382 1.1 yamaguch }
5383 1.1 yamaguch
5384 1.1 yamaguch return 0;
5385 1.1 yamaguch }
5386 1.1 yamaguch
5387 1.1 yamaguch static int
5388 1.1 yamaguch ixl_dmamem_alloc(struct ixl_softc *sc, struct ixl_dmamem *ixm,
5389 1.1 yamaguch bus_size_t size, bus_size_t align)
5390 1.1 yamaguch {
5391 1.1 yamaguch ixm->ixm_size = size;
5392 1.1 yamaguch
5393 1.1 yamaguch if (bus_dmamap_create(sc->sc_dmat, ixm->ixm_size, 1,
5394 1.1 yamaguch ixm->ixm_size, 0,
5395 1.1 yamaguch BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
5396 1.1 yamaguch &ixm->ixm_map) != 0)
5397 1.1 yamaguch return 1;
5398 1.1 yamaguch if (bus_dmamem_alloc(sc->sc_dmat, ixm->ixm_size,
5399 1.1 yamaguch align, 0, &ixm->ixm_seg, 1, &ixm->ixm_nsegs,
5400 1.1 yamaguch BUS_DMA_WAITOK) != 0)
5401 1.1 yamaguch goto destroy;
5402 1.1 yamaguch if (bus_dmamem_map(sc->sc_dmat, &ixm->ixm_seg, ixm->ixm_nsegs,
5403 1.1 yamaguch ixm->ixm_size, &ixm->ixm_kva, BUS_DMA_WAITOK) != 0)
5404 1.1 yamaguch goto free;
5405 1.1 yamaguch if (bus_dmamap_load(sc->sc_dmat, ixm->ixm_map, ixm->ixm_kva,
5406 1.1 yamaguch ixm->ixm_size, NULL, BUS_DMA_WAITOK) != 0)
5407 1.1 yamaguch goto unmap;
5408 1.1 yamaguch
5409 1.1 yamaguch memset(ixm->ixm_kva, 0, ixm->ixm_size);
5410 1.1 yamaguch
5411 1.1 yamaguch return 0;
5412 1.1 yamaguch unmap:
5413 1.1 yamaguch bus_dmamem_unmap(sc->sc_dmat, ixm->ixm_kva, ixm->ixm_size);
5414 1.1 yamaguch free:
5415 1.1 yamaguch bus_dmamem_free(sc->sc_dmat, &ixm->ixm_seg, 1);
5416 1.1 yamaguch destroy:
5417 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, ixm->ixm_map);
5418 1.1 yamaguch return 1;
5419 1.1 yamaguch }
5420 1.1 yamaguch
5421 1.1 yamaguch static void
5422 1.1 yamaguch ixl_dmamem_free(struct ixl_softc *sc, struct ixl_dmamem *ixm)
5423 1.1 yamaguch {
5424 1.1 yamaguch bus_dmamap_unload(sc->sc_dmat, ixm->ixm_map);
5425 1.1 yamaguch bus_dmamem_unmap(sc->sc_dmat, ixm->ixm_kva, ixm->ixm_size);
5426 1.1 yamaguch bus_dmamem_free(sc->sc_dmat, &ixm->ixm_seg, 1);
5427 1.1 yamaguch bus_dmamap_destroy(sc->sc_dmat, ixm->ixm_map);
5428 1.1 yamaguch }
5429 1.1 yamaguch
5430 1.1 yamaguch static int
5431 1.12 yamaguch ixl_setup_vlan_hwfilter(struct ixl_softc *sc)
5432 1.1 yamaguch {
5433 1.12 yamaguch struct ethercom *ec = &sc->sc_ec;
5434 1.12 yamaguch struct vlanid_list *vlanidp;
5435 1.12 yamaguch int rv;
5436 1.12 yamaguch
5437 1.12 yamaguch ixl_remove_macvlan(sc, sc->sc_enaddr, 0,
5438 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
5439 1.12 yamaguch ixl_remove_macvlan(sc, etherbroadcastaddr, 0,
5440 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_IGNORE_VLAN);
5441 1.1 yamaguch
5442 1.12 yamaguch rv = ixl_add_macvlan(sc, sc->sc_enaddr, 0,
5443 1.12 yamaguch IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
5444 1.12 yamaguch if (rv != 0)
5445 1.12 yamaguch return rv;
5446 1.12 yamaguch rv = ixl_add_macvlan(sc, etherbroadcastaddr, 0,
5447 1.12 yamaguch IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
5448 1.12 yamaguch if (rv != 0)
5449 1.12 yamaguch return rv;
5450 1.1 yamaguch
5451 1.12 yamaguch ETHER_LOCK(ec);
5452 1.12 yamaguch SIMPLEQ_FOREACH(vlanidp, &ec->ec_vids, vid_list) {
5453 1.12 yamaguch rv = ixl_add_macvlan(sc, sc->sc_enaddr,
5454 1.12 yamaguch vlanidp->vid, IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
5455 1.12 yamaguch if (rv != 0)
5456 1.12 yamaguch break;
5457 1.12 yamaguch rv = ixl_add_macvlan(sc, etherbroadcastaddr,
5458 1.12 yamaguch vlanidp->vid, IXL_AQ_OP_ADD_MACVLAN_PERFECT_MATCH);
5459 1.12 yamaguch if (rv != 0)
5460 1.12 yamaguch break;
5461 1.1 yamaguch }
5462 1.12 yamaguch ETHER_UNLOCK(ec);
5463 1.1 yamaguch
5464 1.12 yamaguch return rv;
5465 1.12 yamaguch }
5466 1.12 yamaguch
5467 1.12 yamaguch static void
5468 1.12 yamaguch ixl_teardown_vlan_hwfilter(struct ixl_softc *sc)
5469 1.12 yamaguch {
5470 1.12 yamaguch struct vlanid_list *vlanidp;
5471 1.12 yamaguch struct ethercom *ec = &sc->sc_ec;
5472 1.12 yamaguch
5473 1.12 yamaguch ixl_remove_macvlan(sc, sc->sc_enaddr, 0,
5474 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
5475 1.12 yamaguch ixl_remove_macvlan(sc, etherbroadcastaddr, 0,
5476 1.12 yamaguch IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
5477 1.12 yamaguch
5478 1.12 yamaguch ETHER_LOCK(ec);
5479 1.12 yamaguch SIMPLEQ_FOREACH(vlanidp, &ec->ec_vids, vid_list) {
5480 1.12 yamaguch ixl_remove_macvlan(sc, sc->sc_enaddr,
5481 1.12 yamaguch vlanidp->vid, IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
5482 1.12 yamaguch ixl_remove_macvlan(sc, etherbroadcastaddr,
5483 1.12 yamaguch vlanidp->vid, IXL_AQ_OP_REMOVE_MACVLAN_PERFECT_MATCH);
5484 1.1 yamaguch }
5485 1.12 yamaguch ETHER_UNLOCK(ec);
5486 1.1 yamaguch
5487 1.12 yamaguch ixl_add_macvlan(sc, sc->sc_enaddr, 0,
5488 1.1 yamaguch IXL_AQ_OP_ADD_MACVLAN_IGNORE_VLAN);
5489 1.12 yamaguch ixl_add_macvlan(sc, etherbroadcastaddr, 0,
5490 1.12 yamaguch IXL_AQ_OP_ADD_MACVLAN_IGNORE_VLAN);
5491 1.12 yamaguch }
5492 1.12 yamaguch
5493 1.12 yamaguch static int
5494 1.12 yamaguch ixl_update_macvlan(struct ixl_softc *sc)
5495 1.12 yamaguch {
5496 1.12 yamaguch int rv = 0;
5497 1.12 yamaguch int next_ec_capenable = sc->sc_ec.ec_capenable;
5498 1.1 yamaguch
5499 1.12 yamaguch if (ISSET(next_ec_capenable, ETHERCAP_VLAN_HWFILTER)) {
5500 1.12 yamaguch rv = ixl_setup_vlan_hwfilter(sc);
5501 1.12 yamaguch if (rv != 0)
5502 1.12 yamaguch ixl_teardown_vlan_hwfilter(sc);
5503 1.12 yamaguch } else {
5504 1.12 yamaguch ixl_teardown_vlan_hwfilter(sc);
5505 1.1 yamaguch }
5506 1.1 yamaguch
5507 1.1 yamaguch return rv;
5508 1.1 yamaguch }
5509 1.1 yamaguch
5510 1.1 yamaguch static int
5511 1.1 yamaguch ixl_ifflags_cb(struct ethercom *ec)
5512 1.1 yamaguch {
5513 1.9 yamaguch struct ifnet *ifp = &ec->ec_if;
5514 1.9 yamaguch struct ixl_softc *sc = ifp->if_softc;
5515 1.11 yamaguch int rv, change;
5516 1.9 yamaguch
5517 1.9 yamaguch mutex_enter(&sc->sc_cfg_lock);
5518 1.11 yamaguch
5519 1.11 yamaguch change = ec->ec_capenable ^ sc->sc_cur_ec_capenable;
5520 1.11 yamaguch
5521 1.11 yamaguch if (ISSET(change, ETHERCAP_VLAN_HWTAGGING)) {
5522 1.12 yamaguch sc->sc_cur_ec_capenable ^= ETHERCAP_VLAN_HWTAGGING;
5523 1.11 yamaguch rv = ENETRESET;
5524 1.11 yamaguch goto out;
5525 1.11 yamaguch }
5526 1.11 yamaguch
5527 1.12 yamaguch if (ISSET(change, ETHERCAP_VLAN_HWFILTER)) {
5528 1.12 yamaguch rv = ixl_update_macvlan(sc);
5529 1.12 yamaguch if (rv == 0) {
5530 1.12 yamaguch sc->sc_cur_ec_capenable ^= ETHERCAP_VLAN_HWFILTER;
5531 1.12 yamaguch } else {
5532 1.12 yamaguch CLR(ec->ec_capenable, ETHERCAP_VLAN_HWFILTER);
5533 1.12 yamaguch CLR(sc->sc_cur_ec_capenable, ETHERCAP_VLAN_HWFILTER);
5534 1.12 yamaguch }
5535 1.12 yamaguch }
5536 1.12 yamaguch
5537 1.9 yamaguch rv = ixl_iff(sc);
5538 1.11 yamaguch out:
5539 1.9 yamaguch mutex_exit(&sc->sc_cfg_lock);
5540 1.1 yamaguch
5541 1.9 yamaguch return rv;
5542 1.1 yamaguch }
5543 1.1 yamaguch
5544 1.1 yamaguch static int
5545 1.1 yamaguch ixl_set_link_status(struct ixl_softc *sc, const struct ixl_aq_desc *iaq)
5546 1.1 yamaguch {
5547 1.1 yamaguch const struct ixl_aq_link_status *status;
5548 1.1 yamaguch const struct ixl_phy_type *itype;
5549 1.1 yamaguch
5550 1.1 yamaguch uint64_t ifm_active = IFM_ETHER;
5551 1.1 yamaguch uint64_t ifm_status = IFM_AVALID;
5552 1.1 yamaguch int link_state = LINK_STATE_DOWN;
5553 1.1 yamaguch uint64_t baudrate = 0;
5554 1.1 yamaguch
5555 1.1 yamaguch status = (const struct ixl_aq_link_status *)iaq->iaq_param;
5556 1.31 yamaguch if (!ISSET(status->link_info, IXL_AQ_LINK_UP_FUNCTION)) {
5557 1.31 yamaguch ifm_active |= IFM_NONE;
5558 1.1 yamaguch goto done;
5559 1.31 yamaguch }
5560 1.1 yamaguch
5561 1.1 yamaguch ifm_active |= IFM_FDX;
5562 1.1 yamaguch ifm_status |= IFM_ACTIVE;
5563 1.1 yamaguch link_state = LINK_STATE_UP;
5564 1.1 yamaguch
5565 1.1 yamaguch itype = ixl_search_phy_type(status->phy_type);
5566 1.1 yamaguch if (itype != NULL)
5567 1.1 yamaguch ifm_active |= itype->ifm_type;
5568 1.1 yamaguch
5569 1.1 yamaguch if (ISSET(status->an_info, IXL_AQ_LINK_PAUSE_TX))
5570 1.1 yamaguch ifm_active |= IFM_ETH_TXPAUSE;
5571 1.1 yamaguch if (ISSET(status->an_info, IXL_AQ_LINK_PAUSE_RX))
5572 1.1 yamaguch ifm_active |= IFM_ETH_RXPAUSE;
5573 1.1 yamaguch
5574 1.1 yamaguch baudrate = ixl_search_link_speed(status->link_speed);
5575 1.1 yamaguch
5576 1.1 yamaguch done:
5577 1.1 yamaguch /* NET_ASSERT_LOCKED() except during attach */
5578 1.1 yamaguch sc->sc_media_active = ifm_active;
5579 1.1 yamaguch sc->sc_media_status = ifm_status;
5580 1.1 yamaguch
5581 1.1 yamaguch sc->sc_ec.ec_if.if_baudrate = baudrate;
5582 1.1 yamaguch
5583 1.1 yamaguch return link_state;
5584 1.1 yamaguch }
5585 1.1 yamaguch
5586 1.1 yamaguch static int
5587 1.1 yamaguch ixl_establish_intx(struct ixl_softc *sc)
5588 1.1 yamaguch {
5589 1.1 yamaguch pci_chipset_tag_t pc = sc->sc_pa.pa_pc;
5590 1.1 yamaguch pci_intr_handle_t *intr;
5591 1.1 yamaguch char xnamebuf[32];
5592 1.1 yamaguch char intrbuf[PCI_INTRSTR_LEN];
5593 1.1 yamaguch char const *intrstr;
5594 1.1 yamaguch
5595 1.1 yamaguch KASSERT(sc->sc_nintrs == 1);
5596 1.1 yamaguch
5597 1.1 yamaguch intr = &sc->sc_ihp[0];
5598 1.1 yamaguch
5599 1.1 yamaguch intrstr = pci_intr_string(pc, *intr, intrbuf, sizeof(intrbuf));
5600 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s:legacy",
5601 1.1 yamaguch device_xname(sc->sc_dev));
5602 1.1 yamaguch
5603 1.1 yamaguch sc->sc_ihs[0] = pci_intr_establish_xname(pc, *intr, IPL_NET, ixl_intr,
5604 1.1 yamaguch sc, xnamebuf);
5605 1.1 yamaguch
5606 1.1 yamaguch if (sc->sc_ihs[0] == NULL) {
5607 1.1 yamaguch aprint_error_dev(sc->sc_dev,
5608 1.1 yamaguch "unable to establish interrupt at %s\n", intrstr);
5609 1.1 yamaguch return -1;
5610 1.1 yamaguch }
5611 1.1 yamaguch
5612 1.1 yamaguch aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
5613 1.1 yamaguch return 0;
5614 1.1 yamaguch }
5615 1.1 yamaguch
5616 1.1 yamaguch static int
5617 1.1 yamaguch ixl_establish_msix(struct ixl_softc *sc)
5618 1.1 yamaguch {
5619 1.1 yamaguch pci_chipset_tag_t pc = sc->sc_pa.pa_pc;
5620 1.22 yamaguch kcpuset_t *affinity;
5621 1.1 yamaguch unsigned int vector = 0;
5622 1.1 yamaguch unsigned int i;
5623 1.22 yamaguch int affinity_to, r;
5624 1.1 yamaguch char xnamebuf[32];
5625 1.1 yamaguch char intrbuf[PCI_INTRSTR_LEN];
5626 1.1 yamaguch char const *intrstr;
5627 1.1 yamaguch
5628 1.22 yamaguch kcpuset_create(&affinity, false);
5629 1.22 yamaguch
5630 1.1 yamaguch /* the "other" intr is mapped to vector 0 */
5631 1.1 yamaguch vector = 0;
5632 1.1 yamaguch intrstr = pci_intr_string(pc, sc->sc_ihp[vector],
5633 1.1 yamaguch intrbuf, sizeof(intrbuf));
5634 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s others",
5635 1.1 yamaguch device_xname(sc->sc_dev));
5636 1.1 yamaguch sc->sc_ihs[vector] = pci_intr_establish_xname(pc,
5637 1.1 yamaguch sc->sc_ihp[vector], IPL_NET, ixl_other_intr,
5638 1.1 yamaguch sc, xnamebuf);
5639 1.1 yamaguch if (sc->sc_ihs[vector] == NULL) {
5640 1.1 yamaguch aprint_error_dev(sc->sc_dev,
5641 1.1 yamaguch "unable to establish interrupt at %s\n", intrstr);
5642 1.1 yamaguch goto fail;
5643 1.1 yamaguch }
5644 1.22 yamaguch
5645 1.22 yamaguch aprint_normal_dev(sc->sc_dev, "other interrupt at %s", intrstr);
5646 1.22 yamaguch
5647 1.22 yamaguch affinity_to = ncpu > (int)sc->sc_nqueue_pairs_max ? 1 : 0;
5648 1.22 yamaguch affinity_to = (affinity_to + sc->sc_nqueue_pairs_max) % ncpu;
5649 1.22 yamaguch
5650 1.22 yamaguch kcpuset_zero(affinity);
5651 1.22 yamaguch kcpuset_set(affinity, affinity_to);
5652 1.22 yamaguch r = interrupt_distribute(sc->sc_ihs[vector], affinity, NULL);
5653 1.22 yamaguch if (r == 0) {
5654 1.22 yamaguch aprint_normal(", affinity to %u", affinity_to);
5655 1.22 yamaguch }
5656 1.22 yamaguch aprint_normal("\n");
5657 1.1 yamaguch vector++;
5658 1.1 yamaguch
5659 1.1 yamaguch sc->sc_msix_vector_queue = vector;
5660 1.22 yamaguch affinity_to = ncpu > (int)sc->sc_nqueue_pairs_max ? 1 : 0;
5661 1.1 yamaguch
5662 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
5663 1.1 yamaguch intrstr = pci_intr_string(pc, sc->sc_ihp[vector],
5664 1.1 yamaguch intrbuf, sizeof(intrbuf));
5665 1.1 yamaguch snprintf(xnamebuf, sizeof(xnamebuf), "%s TXRX%d",
5666 1.1 yamaguch device_xname(sc->sc_dev), i);
5667 1.1 yamaguch
5668 1.1 yamaguch sc->sc_ihs[vector] = pci_intr_establish_xname(pc,
5669 1.1 yamaguch sc->sc_ihp[vector], IPL_NET, ixl_queue_intr,
5670 1.1 yamaguch (void *)&sc->sc_qps[i], xnamebuf);
5671 1.1 yamaguch
5672 1.1 yamaguch if (sc->sc_ihs[vector] == NULL) {
5673 1.1 yamaguch aprint_error_dev(sc->sc_dev,
5674 1.1 yamaguch "unable to establish interrupt at %s\n", intrstr);
5675 1.1 yamaguch goto fail;
5676 1.1 yamaguch }
5677 1.22 yamaguch
5678 1.22 yamaguch aprint_normal_dev(sc->sc_dev,
5679 1.22 yamaguch "for TXRX%d interrupt at %s",i , intrstr);
5680 1.22 yamaguch
5681 1.22 yamaguch kcpuset_zero(affinity);
5682 1.22 yamaguch kcpuset_set(affinity, affinity_to);
5683 1.22 yamaguch r = interrupt_distribute(sc->sc_ihs[vector], affinity, NULL);
5684 1.22 yamaguch if (r == 0) {
5685 1.22 yamaguch aprint_normal(", affinity to %u", affinity_to);
5686 1.22 yamaguch affinity_to = (affinity_to + 1) % ncpu;
5687 1.22 yamaguch }
5688 1.22 yamaguch aprint_normal("\n");
5689 1.1 yamaguch vector++;
5690 1.1 yamaguch }
5691 1.1 yamaguch
5692 1.22 yamaguch kcpuset_destroy(affinity);
5693 1.22 yamaguch
5694 1.1 yamaguch return 0;
5695 1.1 yamaguch fail:
5696 1.1 yamaguch for (i = 0; i < vector; i++) {
5697 1.1 yamaguch pci_intr_disestablish(pc, sc->sc_ihs[i]);
5698 1.1 yamaguch }
5699 1.1 yamaguch
5700 1.1 yamaguch sc->sc_msix_vector_queue = 0;
5701 1.1 yamaguch sc->sc_msix_vector_queue = 0;
5702 1.22 yamaguch kcpuset_destroy(affinity);
5703 1.1 yamaguch
5704 1.1 yamaguch return -1;
5705 1.1 yamaguch }
5706 1.1 yamaguch
5707 1.1 yamaguch static void
5708 1.1 yamaguch ixl_config_queue_intr(struct ixl_softc *sc)
5709 1.1 yamaguch {
5710 1.1 yamaguch unsigned int i, vector;
5711 1.1 yamaguch
5712 1.1 yamaguch if (sc->sc_intrtype == PCI_INTR_TYPE_MSIX) {
5713 1.1 yamaguch vector = sc->sc_msix_vector_queue;
5714 1.1 yamaguch } else {
5715 1.1 yamaguch vector = I40E_INTR_NOTX_INTR;
5716 1.1 yamaguch
5717 1.1 yamaguch ixl_wr(sc, I40E_PFINT_LNKLST0,
5718 1.1 yamaguch (I40E_INTR_NOTX_QUEUE <<
5719 1.1 yamaguch I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT) |
5720 1.1 yamaguch (I40E_QUEUE_TYPE_RX <<
5721 1.1 yamaguch I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT));
5722 1.1 yamaguch }
5723 1.1 yamaguch
5724 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs; i++) {
5725 1.1 yamaguch ixl_wr(sc, I40E_PFINT_DYN_CTLN(i), 0);
5726 1.1 yamaguch ixl_flush(sc);
5727 1.1 yamaguch
5728 1.1 yamaguch ixl_wr(sc, I40E_PFINT_LNKLSTN(i),
5729 1.1 yamaguch ((i) << I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT) |
5730 1.1 yamaguch (I40E_QUEUE_TYPE_RX <<
5731 1.1 yamaguch I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT));
5732 1.1 yamaguch
5733 1.1 yamaguch ixl_wr(sc, I40E_QINT_RQCTL(i),
5734 1.1 yamaguch (vector << I40E_QINT_RQCTL_MSIX_INDX_SHIFT) |
5735 1.1 yamaguch (I40E_ITR_INDEX_RX <<
5736 1.1 yamaguch I40E_QINT_RQCTL_ITR_INDX_SHIFT) |
5737 1.1 yamaguch (I40E_INTR_NOTX_RX_QUEUE <<
5738 1.1 yamaguch I40E_QINT_RQCTL_MSIX0_INDX_SHIFT) |
5739 1.1 yamaguch (i << I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT) |
5740 1.1 yamaguch (I40E_QUEUE_TYPE_TX <<
5741 1.1 yamaguch I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT) |
5742 1.1 yamaguch I40E_QINT_RQCTL_CAUSE_ENA_MASK);
5743 1.1 yamaguch
5744 1.1 yamaguch ixl_wr(sc, I40E_QINT_TQCTL(i),
5745 1.1 yamaguch (vector << I40E_QINT_TQCTL_MSIX_INDX_SHIFT) |
5746 1.1 yamaguch (I40E_ITR_INDEX_TX <<
5747 1.1 yamaguch I40E_QINT_TQCTL_ITR_INDX_SHIFT) |
5748 1.1 yamaguch (I40E_INTR_NOTX_TX_QUEUE <<
5749 1.1 yamaguch I40E_QINT_TQCTL_MSIX0_INDX_SHIFT) |
5750 1.1 yamaguch (I40E_QUEUE_TYPE_EOL <<
5751 1.1 yamaguch I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT) |
5752 1.1 yamaguch (I40E_QUEUE_TYPE_RX <<
5753 1.1 yamaguch I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT) |
5754 1.1 yamaguch I40E_QINT_TQCTL_CAUSE_ENA_MASK);
5755 1.1 yamaguch
5756 1.1 yamaguch if (sc->sc_intrtype == PCI_INTR_TYPE_MSIX)
5757 1.1 yamaguch vector++;
5758 1.1 yamaguch }
5759 1.1 yamaguch ixl_flush(sc);
5760 1.1 yamaguch
5761 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ITR0(I40E_ITR_INDEX_RX), 0x7a);
5762 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ITR0(I40E_ITR_INDEX_TX), 0x7a);
5763 1.1 yamaguch ixl_flush(sc);
5764 1.1 yamaguch }
5765 1.1 yamaguch
5766 1.1 yamaguch static void
5767 1.1 yamaguch ixl_config_other_intr(struct ixl_softc *sc)
5768 1.1 yamaguch {
5769 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ICR0_ENA, 0);
5770 1.1 yamaguch (void)ixl_rd(sc, I40E_PFINT_ICR0);
5771 1.1 yamaguch
5772 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ICR0_ENA,
5773 1.1 yamaguch I40E_PFINT_ICR0_ENA_ECC_ERR_MASK |
5774 1.1 yamaguch I40E_PFINT_ICR0_ENA_GRST_MASK |
5775 1.1 yamaguch I40E_PFINT_ICR0_ENA_ADMINQ_MASK |
5776 1.1 yamaguch I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK |
5777 1.1 yamaguch I40E_PFINT_ICR0_ENA_HMC_ERR_MASK |
5778 1.1 yamaguch I40E_PFINT_ICR0_ENA_VFLR_MASK |
5779 1.1 yamaguch I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK |
5780 1.1 yamaguch I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK |
5781 1.1 yamaguch I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK);
5782 1.1 yamaguch
5783 1.1 yamaguch ixl_wr(sc, I40E_PFINT_LNKLST0, 0x7FF);
5784 1.1 yamaguch ixl_wr(sc, I40E_PFINT_ITR0(I40E_ITR_INDEX_OTHER), 0);
5785 1.1 yamaguch ixl_wr(sc, I40E_PFINT_STAT_CTL0,
5786 1.1 yamaguch (I40E_ITR_INDEX_OTHER <<
5787 1.1 yamaguch I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT));
5788 1.1 yamaguch ixl_flush(sc);
5789 1.1 yamaguch }
5790 1.1 yamaguch
5791 1.1 yamaguch static int
5792 1.1 yamaguch ixl_setup_interrupts(struct ixl_softc *sc)
5793 1.1 yamaguch {
5794 1.1 yamaguch struct pci_attach_args *pa = &sc->sc_pa;
5795 1.1 yamaguch pci_intr_type_t max_type, intr_type;
5796 1.1 yamaguch int counts[PCI_INTR_TYPE_SIZE];
5797 1.1 yamaguch int error;
5798 1.1 yamaguch unsigned int i;
5799 1.19 yamaguch bool retry;
5800 1.1 yamaguch
5801 1.1 yamaguch memset(counts, 0, sizeof(counts));
5802 1.1 yamaguch max_type = PCI_INTR_TYPE_MSIX;
5803 1.1 yamaguch /* QPs + other interrupt */
5804 1.1 yamaguch counts[PCI_INTR_TYPE_MSIX] = sc->sc_nqueue_pairs_max + 1;
5805 1.1 yamaguch counts[PCI_INTR_TYPE_INTX] = 1;
5806 1.1 yamaguch
5807 1.19 yamaguch if (ixl_param_nomsix)
5808 1.1 yamaguch counts[PCI_INTR_TYPE_MSIX] = 0;
5809 1.1 yamaguch
5810 1.1 yamaguch do {
5811 1.1 yamaguch retry = false;
5812 1.1 yamaguch error = pci_intr_alloc(pa, &sc->sc_ihp, counts, max_type);
5813 1.1 yamaguch if (error != 0) {
5814 1.1 yamaguch aprint_error_dev(sc->sc_dev,
5815 1.1 yamaguch "couldn't map interrupt\n");
5816 1.1 yamaguch break;
5817 1.1 yamaguch }
5818 1.27 yamaguch
5819 1.27 yamaguch intr_type = pci_intr_type(pa->pa_pc, sc->sc_ihp[0]);
5820 1.27 yamaguch sc->sc_nintrs = counts[intr_type];
5821 1.27 yamaguch KASSERT(sc->sc_nintrs > 0);
5822 1.27 yamaguch
5823 1.1 yamaguch for (i = 0; i < sc->sc_nintrs; i++) {
5824 1.1 yamaguch pci_intr_setattr(pa->pa_pc, &sc->sc_ihp[i],
5825 1.1 yamaguch PCI_INTR_MPSAFE, true);
5826 1.1 yamaguch }
5827 1.1 yamaguch
5828 1.1 yamaguch sc->sc_ihs = kmem_alloc(sizeof(sc->sc_ihs[0]) * sc->sc_nintrs,
5829 1.1 yamaguch KM_SLEEP);
5830 1.1 yamaguch
5831 1.1 yamaguch if (intr_type == PCI_INTR_TYPE_MSIX) {
5832 1.1 yamaguch error = ixl_establish_msix(sc);
5833 1.1 yamaguch if (error) {
5834 1.1 yamaguch counts[PCI_INTR_TYPE_MSIX] = 0;
5835 1.1 yamaguch retry = true;
5836 1.1 yamaguch }
5837 1.1 yamaguch } else if (intr_type == PCI_INTR_TYPE_INTX) {
5838 1.1 yamaguch error = ixl_establish_intx(sc);
5839 1.1 yamaguch } else {
5840 1.1 yamaguch error = -1;
5841 1.1 yamaguch }
5842 1.1 yamaguch
5843 1.1 yamaguch if (error) {
5844 1.1 yamaguch kmem_free(sc->sc_ihs,
5845 1.1 yamaguch sizeof(sc->sc_ihs[0]) * sc->sc_nintrs);
5846 1.1 yamaguch pci_intr_release(pa->pa_pc, sc->sc_ihp, sc->sc_nintrs);
5847 1.1 yamaguch } else {
5848 1.1 yamaguch sc->sc_intrtype = intr_type;
5849 1.1 yamaguch }
5850 1.1 yamaguch } while (retry);
5851 1.1 yamaguch
5852 1.1 yamaguch return error;
5853 1.1 yamaguch }
5854 1.1 yamaguch
5855 1.1 yamaguch static void
5856 1.1 yamaguch ixl_teardown_interrupts(struct ixl_softc *sc)
5857 1.1 yamaguch {
5858 1.1 yamaguch struct pci_attach_args *pa = &sc->sc_pa;
5859 1.1 yamaguch unsigned int i;
5860 1.1 yamaguch
5861 1.1 yamaguch for (i = 0; i < sc->sc_nintrs; i++) {
5862 1.1 yamaguch pci_intr_disestablish(pa->pa_pc, sc->sc_ihs[i]);
5863 1.1 yamaguch }
5864 1.1 yamaguch
5865 1.1 yamaguch pci_intr_release(pa->pa_pc, sc->sc_ihp, sc->sc_nintrs);
5866 1.1 yamaguch
5867 1.1 yamaguch kmem_free(sc->sc_ihs, sizeof(sc->sc_ihs[0]) * sc->sc_nintrs);
5868 1.1 yamaguch sc->sc_ihs = NULL;
5869 1.1 yamaguch sc->sc_nintrs = 0;
5870 1.1 yamaguch }
5871 1.1 yamaguch
5872 1.1 yamaguch static int
5873 1.1 yamaguch ixl_setup_stats(struct ixl_softc *sc)
5874 1.1 yamaguch {
5875 1.1 yamaguch struct ixl_queue_pair *qp;
5876 1.1 yamaguch struct ixl_tx_ring *txr;
5877 1.1 yamaguch struct ixl_rx_ring *rxr;
5878 1.17 yamaguch struct ixl_stats_counters *isc;
5879 1.1 yamaguch unsigned int i;
5880 1.1 yamaguch
5881 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
5882 1.1 yamaguch qp = &sc->sc_qps[i];
5883 1.1 yamaguch txr = qp->qp_txr;
5884 1.1 yamaguch rxr = qp->qp_rxr;
5885 1.1 yamaguch
5886 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_defragged, EVCNT_TYPE_MISC,
5887 1.1 yamaguch NULL, qp->qp_name, "m_defrag successed");
5888 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_defrag_failed, EVCNT_TYPE_MISC,
5889 1.1 yamaguch NULL, qp->qp_name, "m_defrag_failed");
5890 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_pcqdrop, EVCNT_TYPE_MISC,
5891 1.1 yamaguch NULL, qp->qp_name, "Dropped in pcq");
5892 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_transmitdef, EVCNT_TYPE_MISC,
5893 1.1 yamaguch NULL, qp->qp_name, "Deferred transmit");
5894 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_intr, EVCNT_TYPE_INTR,
5895 1.1 yamaguch NULL, qp->qp_name, "Interrupt on queue");
5896 1.1 yamaguch evcnt_attach_dynamic(&txr->txr_defer, EVCNT_TYPE_MISC,
5897 1.1 yamaguch NULL, qp->qp_name, "Handled queue in softint/workqueue");
5898 1.1 yamaguch
5899 1.1 yamaguch evcnt_attach_dynamic(&rxr->rxr_mgethdr_failed, EVCNT_TYPE_MISC,
5900 1.1 yamaguch NULL, qp->qp_name, "MGETHDR failed");
5901 1.1 yamaguch evcnt_attach_dynamic(&rxr->rxr_mgetcl_failed, EVCNT_TYPE_MISC,
5902 1.1 yamaguch NULL, qp->qp_name, "MCLGET failed");
5903 1.1 yamaguch evcnt_attach_dynamic(&rxr->rxr_mbuf_load_failed,
5904 1.1 yamaguch EVCNT_TYPE_MISC, NULL, qp->qp_name,
5905 1.1 yamaguch "bus_dmamap_load_mbuf failed");
5906 1.1 yamaguch evcnt_attach_dynamic(&rxr->rxr_intr, EVCNT_TYPE_INTR,
5907 1.1 yamaguch NULL, qp->qp_name, "Interrupt on queue");
5908 1.1 yamaguch evcnt_attach_dynamic(&rxr->rxr_defer, EVCNT_TYPE_MISC,
5909 1.1 yamaguch NULL, qp->qp_name, "Handled queue in softint/workqueue");
5910 1.1 yamaguch }
5911 1.1 yamaguch
5912 1.1 yamaguch evcnt_attach_dynamic(&sc->sc_event_atq, EVCNT_TYPE_INTR,
5913 1.1 yamaguch NULL, device_xname(sc->sc_dev), "Interrupt for other events");
5914 1.1 yamaguch evcnt_attach_dynamic(&sc->sc_event_link, EVCNT_TYPE_MISC,
5915 1.1 yamaguch NULL, device_xname(sc->sc_dev), "Link status event");
5916 1.1 yamaguch evcnt_attach_dynamic(&sc->sc_event_ecc_err, EVCNT_TYPE_MISC,
5917 1.1 yamaguch NULL, device_xname(sc->sc_dev), "ECC error");
5918 1.1 yamaguch evcnt_attach_dynamic(&sc->sc_event_pci_exception, EVCNT_TYPE_MISC,
5919 1.1 yamaguch NULL, device_xname(sc->sc_dev), "PCI exception");
5920 1.1 yamaguch evcnt_attach_dynamic(&sc->sc_event_crit_err, EVCNT_TYPE_MISC,
5921 1.1 yamaguch NULL, device_xname(sc->sc_dev), "Critical error");
5922 1.1 yamaguch
5923 1.17 yamaguch isc = &sc->sc_stats_counters;
5924 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_crc_errors, EVCNT_TYPE_MISC,
5925 1.17 yamaguch NULL, device_xname(sc->sc_dev), "CRC errors");
5926 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_illegal_bytes, EVCNT_TYPE_MISC,
5927 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Illegal bytes");
5928 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_mac_local_faults, EVCNT_TYPE_MISC,
5929 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Mac local faults");
5930 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_mac_remote_faults, EVCNT_TYPE_MISC,
5931 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Mac remote faults");
5932 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_link_xon_rx, EVCNT_TYPE_MISC,
5933 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx xon");
5934 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_link_xon_tx, EVCNT_TYPE_MISC,
5935 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx xon");
5936 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_link_xoff_rx, EVCNT_TYPE_MISC,
5937 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx xoff");
5938 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_link_xoff_tx, EVCNT_TYPE_MISC,
5939 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx xoff");
5940 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_fragments, EVCNT_TYPE_MISC,
5941 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx fragments");
5942 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_jabber, EVCNT_TYPE_MISC,
5943 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx jabber");
5944 1.17 yamaguch
5945 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_64, EVCNT_TYPE_MISC,
5946 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 64");
5947 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_127, EVCNT_TYPE_MISC,
5948 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 127");
5949 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_255, EVCNT_TYPE_MISC,
5950 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 255");
5951 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_511, EVCNT_TYPE_MISC,
5952 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 511");
5953 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_1023, EVCNT_TYPE_MISC,
5954 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 1023");
5955 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_1522, EVCNT_TYPE_MISC,
5956 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx size 1522");
5957 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_size_big, EVCNT_TYPE_MISC,
5958 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx jumbo packets");
5959 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_undersize, EVCNT_TYPE_MISC,
5960 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx under size");
5961 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_oversize, EVCNT_TYPE_MISC,
5962 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx over size");
5963 1.17 yamaguch
5964 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_bytes, EVCNT_TYPE_MISC,
5965 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx bytes / port");
5966 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_discards, EVCNT_TYPE_MISC,
5967 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx discards / port");
5968 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_unicast, EVCNT_TYPE_MISC,
5969 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx unicast / port");
5970 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_multicast, EVCNT_TYPE_MISC,
5971 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx multicast / port");
5972 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_rx_broadcast, EVCNT_TYPE_MISC,
5973 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Rx broadcast / port");
5974 1.17 yamaguch
5975 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_rx_bytes, EVCNT_TYPE_MISC,
5976 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Rx bytes / vsi");
5977 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_rx_discards, EVCNT_TYPE_MISC,
5978 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Rx discard / vsi");
5979 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_rx_unicast, EVCNT_TYPE_MISC,
5980 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Rx unicast / vsi");
5981 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_rx_multicast, EVCNT_TYPE_MISC,
5982 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Rx multicast / vsi");
5983 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_rx_broadcast, EVCNT_TYPE_MISC,
5984 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Rx broadcast / vsi");
5985 1.18 yamaguch
5986 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_64, EVCNT_TYPE_MISC,
5987 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 64");
5988 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_127, EVCNT_TYPE_MISC,
5989 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 127");
5990 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_255, EVCNT_TYPE_MISC,
5991 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 255");
5992 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_511, EVCNT_TYPE_MISC,
5993 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 511");
5994 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_1023, EVCNT_TYPE_MISC,
5995 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 1023");
5996 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_1522, EVCNT_TYPE_MISC,
5997 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx size 1522");
5998 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_size_big, EVCNT_TYPE_MISC,
5999 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx jumbo packets");
6000 1.17 yamaguch
6001 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_bytes, EVCNT_TYPE_MISC,
6002 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx bytes / port");
6003 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_dropped_link_down, EVCNT_TYPE_MISC,
6004 1.17 yamaguch NULL, device_xname(sc->sc_dev),
6005 1.17 yamaguch "Tx dropped due to link down / port");
6006 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_unicast, EVCNT_TYPE_MISC,
6007 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx unicast / port");
6008 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_multicast, EVCNT_TYPE_MISC,
6009 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx multicast / port");
6010 1.17 yamaguch evcnt_attach_dynamic(&isc->isc_tx_broadcast, EVCNT_TYPE_MISC,
6011 1.17 yamaguch NULL, device_xname(sc->sc_dev), "Tx broadcast / port");
6012 1.17 yamaguch
6013 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_tx_bytes, EVCNT_TYPE_MISC,
6014 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Tx bytes / vsi");
6015 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_tx_errors, EVCNT_TYPE_MISC,
6016 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Tx errors / vsi");
6017 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_tx_unicast, EVCNT_TYPE_MISC,
6018 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Tx unicast / vsi");
6019 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_tx_multicast, EVCNT_TYPE_MISC,
6020 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Tx multicast / vsi");
6021 1.18 yamaguch evcnt_attach_dynamic(&isc->isc_vsi_tx_broadcast, EVCNT_TYPE_MISC,
6022 1.18 yamaguch NULL, device_xname(sc->sc_dev), "Tx broadcast / vsi");
6023 1.18 yamaguch
6024 1.19 yamaguch sc->sc_stats_intval = ixl_param_stats_interval;
6025 1.17 yamaguch callout_init(&sc->sc_stats_callout, CALLOUT_MPSAFE);
6026 1.17 yamaguch callout_setfunc(&sc->sc_stats_callout, ixl_stats_callout, sc);
6027 1.17 yamaguch ixl_work_set(&sc->sc_stats_task, ixl_stats_update, sc);
6028 1.17 yamaguch
6029 1.1 yamaguch return 0;
6030 1.1 yamaguch }
6031 1.1 yamaguch
6032 1.1 yamaguch static void
6033 1.1 yamaguch ixl_teardown_stats(struct ixl_softc *sc)
6034 1.1 yamaguch {
6035 1.1 yamaguch struct ixl_tx_ring *txr;
6036 1.1 yamaguch struct ixl_rx_ring *rxr;
6037 1.17 yamaguch struct ixl_stats_counters *isc;
6038 1.1 yamaguch unsigned int i;
6039 1.1 yamaguch
6040 1.1 yamaguch for (i = 0; i < sc->sc_nqueue_pairs_max; i++) {
6041 1.1 yamaguch txr = sc->sc_qps[i].qp_txr;
6042 1.1 yamaguch rxr = sc->sc_qps[i].qp_rxr;
6043 1.1 yamaguch
6044 1.1 yamaguch evcnt_detach(&txr->txr_defragged);
6045 1.1 yamaguch evcnt_detach(&txr->txr_defrag_failed);
6046 1.1 yamaguch evcnt_detach(&txr->txr_pcqdrop);
6047 1.1 yamaguch evcnt_detach(&txr->txr_transmitdef);
6048 1.1 yamaguch evcnt_detach(&txr->txr_intr);
6049 1.1 yamaguch evcnt_detach(&txr->txr_defer);
6050 1.1 yamaguch
6051 1.1 yamaguch evcnt_detach(&rxr->rxr_mgethdr_failed);
6052 1.1 yamaguch evcnt_detach(&rxr->rxr_mgetcl_failed);
6053 1.1 yamaguch evcnt_detach(&rxr->rxr_mbuf_load_failed);
6054 1.1 yamaguch evcnt_detach(&rxr->rxr_intr);
6055 1.1 yamaguch evcnt_detach(&rxr->rxr_defer);
6056 1.1 yamaguch }
6057 1.1 yamaguch
6058 1.17 yamaguch isc = &sc->sc_stats_counters;
6059 1.17 yamaguch evcnt_detach(&isc->isc_crc_errors);
6060 1.17 yamaguch evcnt_detach(&isc->isc_illegal_bytes);
6061 1.17 yamaguch evcnt_detach(&isc->isc_mac_local_faults);
6062 1.17 yamaguch evcnt_detach(&isc->isc_mac_remote_faults);
6063 1.17 yamaguch evcnt_detach(&isc->isc_link_xon_rx);
6064 1.17 yamaguch evcnt_detach(&isc->isc_link_xon_tx);
6065 1.17 yamaguch evcnt_detach(&isc->isc_link_xoff_rx);
6066 1.17 yamaguch evcnt_detach(&isc->isc_link_xoff_tx);
6067 1.17 yamaguch evcnt_detach(&isc->isc_rx_fragments);
6068 1.17 yamaguch evcnt_detach(&isc->isc_rx_jabber);
6069 1.17 yamaguch evcnt_detach(&isc->isc_rx_bytes);
6070 1.17 yamaguch evcnt_detach(&isc->isc_rx_discards);
6071 1.17 yamaguch evcnt_detach(&isc->isc_rx_unicast);
6072 1.17 yamaguch evcnt_detach(&isc->isc_rx_multicast);
6073 1.17 yamaguch evcnt_detach(&isc->isc_rx_broadcast);
6074 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_64);
6075 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_127);
6076 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_255);
6077 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_511);
6078 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_1023);
6079 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_1522);
6080 1.17 yamaguch evcnt_detach(&isc->isc_rx_size_big);
6081 1.17 yamaguch evcnt_detach(&isc->isc_rx_undersize);
6082 1.17 yamaguch evcnt_detach(&isc->isc_rx_oversize);
6083 1.17 yamaguch evcnt_detach(&isc->isc_tx_bytes);
6084 1.17 yamaguch evcnt_detach(&isc->isc_tx_dropped_link_down);
6085 1.17 yamaguch evcnt_detach(&isc->isc_tx_unicast);
6086 1.17 yamaguch evcnt_detach(&isc->isc_tx_multicast);
6087 1.17 yamaguch evcnt_detach(&isc->isc_tx_broadcast);
6088 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_64);
6089 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_127);
6090 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_255);
6091 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_511);
6092 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_1023);
6093 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_1522);
6094 1.17 yamaguch evcnt_detach(&isc->isc_tx_size_big);
6095 1.18 yamaguch evcnt_detach(&isc->isc_vsi_rx_discards);
6096 1.18 yamaguch evcnt_detach(&isc->isc_vsi_rx_bytes);
6097 1.18 yamaguch evcnt_detach(&isc->isc_vsi_rx_unicast);
6098 1.18 yamaguch evcnt_detach(&isc->isc_vsi_rx_multicast);
6099 1.18 yamaguch evcnt_detach(&isc->isc_vsi_rx_broadcast);
6100 1.18 yamaguch evcnt_detach(&isc->isc_vsi_tx_errors);
6101 1.18 yamaguch evcnt_detach(&isc->isc_vsi_tx_bytes);
6102 1.18 yamaguch evcnt_detach(&isc->isc_vsi_tx_unicast);
6103 1.18 yamaguch evcnt_detach(&isc->isc_vsi_tx_multicast);
6104 1.18 yamaguch evcnt_detach(&isc->isc_vsi_tx_broadcast);
6105 1.17 yamaguch
6106 1.1 yamaguch evcnt_detach(&sc->sc_event_atq);
6107 1.1 yamaguch evcnt_detach(&sc->sc_event_link);
6108 1.1 yamaguch evcnt_detach(&sc->sc_event_ecc_err);
6109 1.1 yamaguch evcnt_detach(&sc->sc_event_pci_exception);
6110 1.1 yamaguch evcnt_detach(&sc->sc_event_crit_err);
6111 1.17 yamaguch
6112 1.17 yamaguch callout_destroy(&sc->sc_stats_callout);
6113 1.17 yamaguch }
6114 1.17 yamaguch
6115 1.17 yamaguch static void
6116 1.17 yamaguch ixl_stats_callout(void *xsc)
6117 1.17 yamaguch {
6118 1.17 yamaguch struct ixl_softc *sc = xsc;
6119 1.17 yamaguch
6120 1.17 yamaguch ixl_work_add(sc->sc_workq, &sc->sc_stats_task);
6121 1.17 yamaguch callout_schedule(&sc->sc_stats_callout, mstohz(sc->sc_stats_intval));
6122 1.17 yamaguch }
6123 1.17 yamaguch
6124 1.17 yamaguch static uint64_t
6125 1.17 yamaguch ixl_stat_delta(struct ixl_softc *sc, uint32_t reg_hi, uint32_t reg_lo,
6126 1.17 yamaguch uint64_t *offset, bool has_offset)
6127 1.17 yamaguch {
6128 1.17 yamaguch uint64_t value, delta;
6129 1.17 yamaguch int bitwidth;
6130 1.17 yamaguch
6131 1.17 yamaguch bitwidth = reg_hi == 0 ? 32 : 48;
6132 1.17 yamaguch
6133 1.17 yamaguch value = ixl_rd(sc, reg_lo);
6134 1.17 yamaguch
6135 1.17 yamaguch if (bitwidth > 32) {
6136 1.17 yamaguch value |= ((uint64_t)ixl_rd(sc, reg_hi) << 32);
6137 1.17 yamaguch }
6138 1.17 yamaguch
6139 1.17 yamaguch if (__predict_true(has_offset)) {
6140 1.17 yamaguch delta = value;
6141 1.17 yamaguch if (value < *offset)
6142 1.17 yamaguch delta += ((uint64_t)1 << bitwidth);
6143 1.17 yamaguch delta -= *offset;
6144 1.17 yamaguch } else {
6145 1.17 yamaguch delta = 0;
6146 1.17 yamaguch }
6147 1.17 yamaguch atomic_swap_64(offset, value);
6148 1.17 yamaguch
6149 1.17 yamaguch return delta;
6150 1.17 yamaguch }
6151 1.17 yamaguch
6152 1.17 yamaguch static void
6153 1.17 yamaguch ixl_stats_update(void *xsc)
6154 1.17 yamaguch {
6155 1.17 yamaguch struct ixl_softc *sc = xsc;
6156 1.17 yamaguch struct ixl_stats_counters *isc;
6157 1.17 yamaguch uint64_t delta;
6158 1.17 yamaguch
6159 1.17 yamaguch isc = &sc->sc_stats_counters;
6160 1.17 yamaguch
6161 1.17 yamaguch /* errors */
6162 1.17 yamaguch delta = ixl_stat_delta(sc,
6163 1.17 yamaguch 0, I40E_GLPRT_CRCERRS(sc->sc_port),
6164 1.17 yamaguch &isc->isc_crc_errors_offset, isc->isc_has_offset);
6165 1.17 yamaguch atomic_add_64(&isc->isc_crc_errors.ev_count, delta);
6166 1.17 yamaguch
6167 1.17 yamaguch delta = ixl_stat_delta(sc,
6168 1.17 yamaguch 0, I40E_GLPRT_ILLERRC(sc->sc_port),
6169 1.17 yamaguch &isc->isc_illegal_bytes_offset, isc->isc_has_offset);
6170 1.17 yamaguch atomic_add_64(&isc->isc_illegal_bytes.ev_count, delta);
6171 1.17 yamaguch
6172 1.17 yamaguch /* rx */
6173 1.17 yamaguch delta = ixl_stat_delta(sc,
6174 1.17 yamaguch I40E_GLPRT_GORCH(sc->sc_port), I40E_GLPRT_GORCL(sc->sc_port),
6175 1.17 yamaguch &isc->isc_rx_bytes_offset, isc->isc_has_offset);
6176 1.17 yamaguch atomic_add_64(&isc->isc_rx_bytes.ev_count, delta);
6177 1.17 yamaguch
6178 1.17 yamaguch delta = ixl_stat_delta(sc,
6179 1.17 yamaguch 0, I40E_GLPRT_RDPC(sc->sc_port),
6180 1.17 yamaguch &isc->isc_rx_discards_offset, isc->isc_has_offset);
6181 1.17 yamaguch atomic_add_64(&isc->isc_rx_discards.ev_count, delta);
6182 1.17 yamaguch
6183 1.17 yamaguch delta = ixl_stat_delta(sc,
6184 1.17 yamaguch I40E_GLPRT_UPRCH(sc->sc_port), I40E_GLPRT_UPRCL(sc->sc_port),
6185 1.17 yamaguch &isc->isc_rx_unicast_offset, isc->isc_has_offset);
6186 1.17 yamaguch atomic_add_64(&isc->isc_rx_unicast.ev_count, delta);
6187 1.17 yamaguch
6188 1.17 yamaguch delta = ixl_stat_delta(sc,
6189 1.17 yamaguch I40E_GLPRT_MPRCH(sc->sc_port), I40E_GLPRT_MPRCL(sc->sc_port),
6190 1.17 yamaguch &isc->isc_rx_multicast_offset, isc->isc_has_offset);
6191 1.17 yamaguch atomic_add_64(&isc->isc_rx_multicast.ev_count, delta);
6192 1.17 yamaguch
6193 1.17 yamaguch delta = ixl_stat_delta(sc,
6194 1.17 yamaguch I40E_GLPRT_BPRCH(sc->sc_port), I40E_GLPRT_BPRCL(sc->sc_port),
6195 1.17 yamaguch &isc->isc_rx_broadcast_offset, isc->isc_has_offset);
6196 1.17 yamaguch atomic_add_64(&isc->isc_rx_broadcast.ev_count, delta);
6197 1.17 yamaguch
6198 1.17 yamaguch /* Packet size stats rx */
6199 1.17 yamaguch delta = ixl_stat_delta(sc,
6200 1.17 yamaguch I40E_GLPRT_PRC64H(sc->sc_port), I40E_GLPRT_PRC64L(sc->sc_port),
6201 1.17 yamaguch &isc->isc_rx_size_64_offset, isc->isc_has_offset);
6202 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_64.ev_count, delta);
6203 1.17 yamaguch
6204 1.17 yamaguch delta = ixl_stat_delta(sc,
6205 1.17 yamaguch I40E_GLPRT_PRC127H(sc->sc_port), I40E_GLPRT_PRC127L(sc->sc_port),
6206 1.17 yamaguch &isc->isc_rx_size_127_offset, isc->isc_has_offset);
6207 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_127.ev_count, delta);
6208 1.17 yamaguch
6209 1.17 yamaguch delta = ixl_stat_delta(sc,
6210 1.17 yamaguch I40E_GLPRT_PRC255H(sc->sc_port), I40E_GLPRT_PRC255L(sc->sc_port),
6211 1.17 yamaguch &isc->isc_rx_size_255_offset, isc->isc_has_offset);
6212 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_255.ev_count, delta);
6213 1.17 yamaguch
6214 1.17 yamaguch delta = ixl_stat_delta(sc,
6215 1.17 yamaguch I40E_GLPRT_PRC511H(sc->sc_port), I40E_GLPRT_PRC511L(sc->sc_port),
6216 1.17 yamaguch &isc->isc_rx_size_511_offset, isc->isc_has_offset);
6217 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_511.ev_count, delta);
6218 1.17 yamaguch
6219 1.17 yamaguch delta = ixl_stat_delta(sc,
6220 1.17 yamaguch I40E_GLPRT_PRC1023H(sc->sc_port), I40E_GLPRT_PRC1023L(sc->sc_port),
6221 1.17 yamaguch &isc->isc_rx_size_1023_offset, isc->isc_has_offset);
6222 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_1023.ev_count, delta);
6223 1.17 yamaguch
6224 1.17 yamaguch delta = ixl_stat_delta(sc,
6225 1.17 yamaguch I40E_GLPRT_PRC1522H(sc->sc_port), I40E_GLPRT_PRC1522L(sc->sc_port),
6226 1.17 yamaguch &isc->isc_rx_size_1522_offset, isc->isc_has_offset);
6227 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_1522.ev_count, delta);
6228 1.17 yamaguch
6229 1.17 yamaguch delta = ixl_stat_delta(sc,
6230 1.17 yamaguch I40E_GLPRT_PRC9522H(sc->sc_port), I40E_GLPRT_PRC9522L(sc->sc_port),
6231 1.17 yamaguch &isc->isc_rx_size_big_offset, isc->isc_has_offset);
6232 1.17 yamaguch atomic_add_64(&isc->isc_rx_size_big.ev_count, delta);
6233 1.17 yamaguch
6234 1.17 yamaguch delta = ixl_stat_delta(sc,
6235 1.17 yamaguch 0, I40E_GLPRT_RUC(sc->sc_port),
6236 1.17 yamaguch &isc->isc_rx_undersize_offset, isc->isc_has_offset);
6237 1.17 yamaguch atomic_add_64(&isc->isc_rx_undersize.ev_count, delta);
6238 1.17 yamaguch
6239 1.17 yamaguch delta = ixl_stat_delta(sc,
6240 1.17 yamaguch 0, I40E_GLPRT_ROC(sc->sc_port),
6241 1.17 yamaguch &isc->isc_rx_oversize_offset, isc->isc_has_offset);
6242 1.17 yamaguch atomic_add_64(&isc->isc_rx_oversize.ev_count, delta);
6243 1.17 yamaguch
6244 1.17 yamaguch /* tx */
6245 1.17 yamaguch delta = ixl_stat_delta(sc,
6246 1.17 yamaguch I40E_GLPRT_GOTCH(sc->sc_port), I40E_GLPRT_GOTCL(sc->sc_port),
6247 1.17 yamaguch &isc->isc_tx_bytes_offset, isc->isc_has_offset);
6248 1.17 yamaguch atomic_add_64(&isc->isc_tx_bytes.ev_count, delta);
6249 1.17 yamaguch
6250 1.17 yamaguch delta = ixl_stat_delta(sc,
6251 1.17 yamaguch 0, I40E_GLPRT_TDOLD(sc->sc_port),
6252 1.17 yamaguch &isc->isc_tx_dropped_link_down_offset, isc->isc_has_offset);
6253 1.17 yamaguch atomic_add_64(&isc->isc_tx_dropped_link_down.ev_count, delta);
6254 1.17 yamaguch
6255 1.17 yamaguch delta = ixl_stat_delta(sc,
6256 1.17 yamaguch I40E_GLPRT_UPTCH(sc->sc_port), I40E_GLPRT_UPTCL(sc->sc_port),
6257 1.17 yamaguch &isc->isc_tx_unicast_offset, isc->isc_has_offset);
6258 1.17 yamaguch atomic_add_64(&isc->isc_tx_unicast.ev_count, delta);
6259 1.17 yamaguch
6260 1.17 yamaguch delta = ixl_stat_delta(sc,
6261 1.17 yamaguch I40E_GLPRT_MPTCH(sc->sc_port), I40E_GLPRT_MPTCL(sc->sc_port),
6262 1.17 yamaguch &isc->isc_tx_multicast_offset, isc->isc_has_offset);
6263 1.17 yamaguch atomic_add_64(&isc->isc_tx_multicast.ev_count, delta);
6264 1.17 yamaguch
6265 1.17 yamaguch delta = ixl_stat_delta(sc,
6266 1.17 yamaguch I40E_GLPRT_BPTCH(sc->sc_port), I40E_GLPRT_BPTCL(sc->sc_port),
6267 1.17 yamaguch &isc->isc_tx_broadcast_offset, isc->isc_has_offset);
6268 1.17 yamaguch atomic_add_64(&isc->isc_tx_broadcast.ev_count, delta);
6269 1.17 yamaguch
6270 1.17 yamaguch /* Packet size stats tx */
6271 1.17 yamaguch delta = ixl_stat_delta(sc,
6272 1.17 yamaguch I40E_GLPRT_PTC64L(sc->sc_port), I40E_GLPRT_PTC64L(sc->sc_port),
6273 1.17 yamaguch &isc->isc_tx_size_64_offset, isc->isc_has_offset);
6274 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_64.ev_count, delta);
6275 1.17 yamaguch
6276 1.17 yamaguch delta = ixl_stat_delta(sc,
6277 1.17 yamaguch I40E_GLPRT_PTC127H(sc->sc_port), I40E_GLPRT_PTC127L(sc->sc_port),
6278 1.17 yamaguch &isc->isc_tx_size_127_offset, isc->isc_has_offset);
6279 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_127.ev_count, delta);
6280 1.17 yamaguch
6281 1.17 yamaguch delta = ixl_stat_delta(sc,
6282 1.17 yamaguch I40E_GLPRT_PTC255H(sc->sc_port), I40E_GLPRT_PTC255L(sc->sc_port),
6283 1.17 yamaguch &isc->isc_tx_size_255_offset, isc->isc_has_offset);
6284 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_255.ev_count, delta);
6285 1.17 yamaguch
6286 1.17 yamaguch delta = ixl_stat_delta(sc,
6287 1.17 yamaguch I40E_GLPRT_PTC511H(sc->sc_port), I40E_GLPRT_PTC511L(sc->sc_port),
6288 1.17 yamaguch &isc->isc_tx_size_511_offset, isc->isc_has_offset);
6289 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_511.ev_count, delta);
6290 1.17 yamaguch
6291 1.17 yamaguch delta = ixl_stat_delta(sc,
6292 1.17 yamaguch I40E_GLPRT_PTC1023H(sc->sc_port), I40E_GLPRT_PTC1023L(sc->sc_port),
6293 1.17 yamaguch &isc->isc_tx_size_1023_offset, isc->isc_has_offset);
6294 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_1023.ev_count, delta);
6295 1.17 yamaguch
6296 1.17 yamaguch delta = ixl_stat_delta(sc,
6297 1.17 yamaguch I40E_GLPRT_PTC1522H(sc->sc_port), I40E_GLPRT_PTC1522L(sc->sc_port),
6298 1.17 yamaguch &isc->isc_tx_size_1522_offset, isc->isc_has_offset);
6299 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_1522.ev_count, delta);
6300 1.17 yamaguch
6301 1.17 yamaguch delta = ixl_stat_delta(sc,
6302 1.17 yamaguch I40E_GLPRT_PTC9522H(sc->sc_port), I40E_GLPRT_PTC9522L(sc->sc_port),
6303 1.17 yamaguch &isc->isc_tx_size_big_offset, isc->isc_has_offset);
6304 1.17 yamaguch atomic_add_64(&isc->isc_tx_size_big.ev_count, delta);
6305 1.17 yamaguch
6306 1.17 yamaguch /* mac faults */
6307 1.17 yamaguch delta = ixl_stat_delta(sc,
6308 1.17 yamaguch 0, I40E_GLPRT_MLFC(sc->sc_port),
6309 1.17 yamaguch &isc->isc_mac_local_faults_offset, isc->isc_has_offset);
6310 1.17 yamaguch atomic_add_64(&isc->isc_mac_local_faults.ev_count, delta);
6311 1.17 yamaguch
6312 1.17 yamaguch delta = ixl_stat_delta(sc,
6313 1.17 yamaguch 0, I40E_GLPRT_MRFC(sc->sc_port),
6314 1.17 yamaguch &isc->isc_mac_remote_faults_offset, isc->isc_has_offset);
6315 1.17 yamaguch atomic_add_64(&isc->isc_mac_remote_faults.ev_count, delta);
6316 1.17 yamaguch
6317 1.17 yamaguch /* Flow control (LFC) stats */
6318 1.17 yamaguch delta = ixl_stat_delta(sc,
6319 1.17 yamaguch 0, I40E_GLPRT_LXONRXC(sc->sc_port),
6320 1.17 yamaguch &isc->isc_link_xon_rx_offset, isc->isc_has_offset);
6321 1.17 yamaguch atomic_add_64(&isc->isc_link_xon_rx.ev_count, delta);
6322 1.17 yamaguch
6323 1.17 yamaguch delta = ixl_stat_delta(sc,
6324 1.17 yamaguch 0, I40E_GLPRT_LXONTXC(sc->sc_port),
6325 1.17 yamaguch &isc->isc_link_xon_tx_offset, isc->isc_has_offset);
6326 1.17 yamaguch atomic_add_64(&isc->isc_link_xon_tx.ev_count, delta);
6327 1.17 yamaguch
6328 1.17 yamaguch delta = ixl_stat_delta(sc,
6329 1.17 yamaguch 0, I40E_GLPRT_LXOFFRXC(sc->sc_port),
6330 1.17 yamaguch &isc->isc_link_xoff_rx_offset, isc->isc_has_offset);
6331 1.17 yamaguch atomic_add_64(&isc->isc_link_xoff_rx.ev_count, delta);
6332 1.17 yamaguch
6333 1.17 yamaguch delta = ixl_stat_delta(sc,
6334 1.17 yamaguch 0, I40E_GLPRT_LXOFFTXC(sc->sc_port),
6335 1.17 yamaguch &isc->isc_link_xoff_tx_offset, isc->isc_has_offset);
6336 1.17 yamaguch atomic_add_64(&isc->isc_link_xoff_tx.ev_count, delta);
6337 1.17 yamaguch
6338 1.17 yamaguch /* fragments */
6339 1.17 yamaguch delta = ixl_stat_delta(sc,
6340 1.17 yamaguch 0, I40E_GLPRT_RFC(sc->sc_port),
6341 1.17 yamaguch &isc->isc_rx_fragments_offset, isc->isc_has_offset);
6342 1.17 yamaguch atomic_add_64(&isc->isc_rx_fragments.ev_count, delta);
6343 1.17 yamaguch
6344 1.17 yamaguch delta = ixl_stat_delta(sc,
6345 1.17 yamaguch 0, I40E_GLPRT_RJC(sc->sc_port),
6346 1.17 yamaguch &isc->isc_rx_jabber_offset, isc->isc_has_offset);
6347 1.17 yamaguch atomic_add_64(&isc->isc_rx_jabber.ev_count, delta);
6348 1.18 yamaguch
6349 1.18 yamaguch /* VSI rx counters */
6350 1.18 yamaguch delta = ixl_stat_delta(sc,
6351 1.18 yamaguch 0, I40E_GLV_RDPC(sc->sc_vsi_stat_counter_idx),
6352 1.18 yamaguch &isc->isc_vsi_rx_discards_offset, isc->isc_has_offset);
6353 1.18 yamaguch atomic_add_64(&isc->isc_vsi_rx_discards.ev_count, delta);
6354 1.18 yamaguch
6355 1.18 yamaguch delta = ixl_stat_delta(sc,
6356 1.18 yamaguch I40E_GLV_GORCH(sc->sc_vsi_stat_counter_idx),
6357 1.18 yamaguch I40E_GLV_GORCL(sc->sc_vsi_stat_counter_idx),
6358 1.18 yamaguch &isc->isc_vsi_rx_bytes_offset, isc->isc_has_offset);
6359 1.18 yamaguch atomic_add_64(&isc->isc_vsi_rx_bytes.ev_count, delta);
6360 1.18 yamaguch
6361 1.18 yamaguch delta = ixl_stat_delta(sc,
6362 1.18 yamaguch I40E_GLV_UPRCH(sc->sc_vsi_stat_counter_idx),
6363 1.18 yamaguch I40E_GLV_UPRCL(sc->sc_vsi_stat_counter_idx),
6364 1.18 yamaguch &isc->isc_vsi_rx_unicast_offset, isc->isc_has_offset);
6365 1.18 yamaguch atomic_add_64(&isc->isc_vsi_rx_unicast.ev_count, delta);
6366 1.18 yamaguch
6367 1.18 yamaguch delta = ixl_stat_delta(sc,
6368 1.18 yamaguch I40E_GLV_MPRCH(sc->sc_vsi_stat_counter_idx),
6369 1.18 yamaguch I40E_GLV_MPRCL(sc->sc_vsi_stat_counter_idx),
6370 1.18 yamaguch &isc->isc_vsi_rx_multicast_offset, isc->isc_has_offset);
6371 1.18 yamaguch atomic_add_64(&isc->isc_vsi_rx_multicast.ev_count, delta);
6372 1.18 yamaguch
6373 1.18 yamaguch delta = ixl_stat_delta(sc,
6374 1.18 yamaguch I40E_GLV_BPRCH(sc->sc_vsi_stat_counter_idx),
6375 1.18 yamaguch I40E_GLV_BPRCL(sc->sc_vsi_stat_counter_idx),
6376 1.18 yamaguch &isc->isc_vsi_rx_broadcast_offset, isc->isc_has_offset);
6377 1.18 yamaguch atomic_add_64(&isc->isc_vsi_rx_broadcast.ev_count, delta);
6378 1.18 yamaguch
6379 1.18 yamaguch /* VSI tx counters */
6380 1.18 yamaguch delta = ixl_stat_delta(sc,
6381 1.18 yamaguch 0, I40E_GLV_TEPC(sc->sc_vsi_stat_counter_idx),
6382 1.18 yamaguch &isc->isc_vsi_tx_errors_offset, isc->isc_has_offset);
6383 1.18 yamaguch atomic_add_64(&isc->isc_vsi_tx_errors.ev_count, delta);
6384 1.18 yamaguch
6385 1.18 yamaguch delta = ixl_stat_delta(sc,
6386 1.18 yamaguch I40E_GLV_GOTCH(sc->sc_vsi_stat_counter_idx),
6387 1.18 yamaguch I40E_GLV_GOTCL(sc->sc_vsi_stat_counter_idx),
6388 1.18 yamaguch &isc->isc_vsi_tx_bytes_offset, isc->isc_has_offset);
6389 1.18 yamaguch atomic_add_64(&isc->isc_vsi_tx_bytes.ev_count, delta);
6390 1.18 yamaguch
6391 1.18 yamaguch delta = ixl_stat_delta(sc,
6392 1.18 yamaguch I40E_GLV_UPTCH(sc->sc_vsi_stat_counter_idx),
6393 1.18 yamaguch I40E_GLV_UPTCL(sc->sc_vsi_stat_counter_idx),
6394 1.18 yamaguch &isc->isc_vsi_tx_unicast_offset, isc->isc_has_offset);
6395 1.18 yamaguch atomic_add_64(&isc->isc_vsi_tx_unicast.ev_count, delta);
6396 1.18 yamaguch
6397 1.18 yamaguch delta = ixl_stat_delta(sc,
6398 1.18 yamaguch I40E_GLV_MPTCH(sc->sc_vsi_stat_counter_idx),
6399 1.18 yamaguch I40E_GLV_MPTCL(sc->sc_vsi_stat_counter_idx),
6400 1.18 yamaguch &isc->isc_vsi_tx_multicast_offset, isc->isc_has_offset);
6401 1.18 yamaguch atomic_add_64(&isc->isc_vsi_tx_multicast.ev_count, delta);
6402 1.18 yamaguch
6403 1.18 yamaguch delta = ixl_stat_delta(sc,
6404 1.18 yamaguch I40E_GLV_BPTCH(sc->sc_vsi_stat_counter_idx),
6405 1.18 yamaguch I40E_GLV_BPTCL(sc->sc_vsi_stat_counter_idx),
6406 1.18 yamaguch &isc->isc_vsi_tx_broadcast_offset, isc->isc_has_offset);
6407 1.18 yamaguch atomic_add_64(&isc->isc_vsi_tx_broadcast.ev_count, delta);
6408 1.1 yamaguch }
6409 1.1 yamaguch
6410 1.1 yamaguch static int
6411 1.1 yamaguch ixl_setup_sysctls(struct ixl_softc *sc)
6412 1.1 yamaguch {
6413 1.1 yamaguch const char *devname;
6414 1.1 yamaguch struct sysctllog **log;
6415 1.1 yamaguch const struct sysctlnode *rnode, *rxnode, *txnode;
6416 1.1 yamaguch int error;
6417 1.1 yamaguch
6418 1.1 yamaguch log = &sc->sc_sysctllog;
6419 1.1 yamaguch devname = device_xname(sc->sc_dev);
6420 1.1 yamaguch
6421 1.1 yamaguch error = sysctl_createv(log, 0, NULL, &rnode,
6422 1.1 yamaguch 0, CTLTYPE_NODE, devname,
6423 1.1 yamaguch SYSCTL_DESCR("ixl information and settings"),
6424 1.1 yamaguch NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
6425 1.1 yamaguch if (error)
6426 1.1 yamaguch goto out;
6427 1.1 yamaguch
6428 1.1 yamaguch error = sysctl_createv(log, 0, &rnode, NULL,
6429 1.1 yamaguch CTLFLAG_READWRITE, CTLTYPE_BOOL, "txrx_workqueue",
6430 1.1 yamaguch SYSCTL_DESCR("Use workqueue for packet processing"),
6431 1.1 yamaguch NULL, 0, &sc->sc_txrx_workqueue, 0, CTL_CREATE, CTL_EOL);
6432 1.1 yamaguch if (error)
6433 1.1 yamaguch goto out;
6434 1.1 yamaguch
6435 1.17 yamaguch error = sysctl_createv(log, 0, &rnode, NULL,
6436 1.17 yamaguch CTLFLAG_READONLY, CTLTYPE_INT, "stats_interval",
6437 1.17 yamaguch SYSCTL_DESCR("Statistics collection interval in milliseconds"),
6438 1.17 yamaguch NULL, 0, &sc->sc_stats_intval, 0, CTL_CREATE, CTL_EOL);
6439 1.17 yamaguch
6440 1.1 yamaguch error = sysctl_createv(log, 0, &rnode, &rxnode,
6441 1.1 yamaguch 0, CTLTYPE_NODE, "rx",
6442 1.1 yamaguch SYSCTL_DESCR("ixl information and settings for Rx"),
6443 1.1 yamaguch NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
6444 1.1 yamaguch if (error)
6445 1.1 yamaguch goto out;
6446 1.1 yamaguch
6447 1.1 yamaguch error = sysctl_createv(log, 0, &rxnode, NULL,
6448 1.1 yamaguch CTLFLAG_READWRITE, CTLTYPE_INT, "intr_process_limit",
6449 1.1 yamaguch SYSCTL_DESCR("max number of Rx packets"
6450 1.1 yamaguch " to process for interrupt processing"),
6451 1.1 yamaguch NULL, 0, &sc->sc_rx_intr_process_limit, 0, CTL_CREATE, CTL_EOL);
6452 1.1 yamaguch if (error)
6453 1.1 yamaguch goto out;
6454 1.1 yamaguch
6455 1.1 yamaguch error = sysctl_createv(log, 0, &rxnode, NULL,
6456 1.1 yamaguch CTLFLAG_READWRITE, CTLTYPE_INT, "process_limit",
6457 1.1 yamaguch SYSCTL_DESCR("max number of Rx packets"
6458 1.1 yamaguch " to process for deferred processing"),
6459 1.1 yamaguch NULL, 0, &sc->sc_rx_process_limit, 0, CTL_CREATE, CTL_EOL);
6460 1.1 yamaguch if (error)
6461 1.1 yamaguch goto out;
6462 1.1 yamaguch
6463 1.1 yamaguch error = sysctl_createv(log, 0, &rnode, &txnode,
6464 1.1 yamaguch 0, CTLTYPE_NODE, "tx",
6465 1.1 yamaguch SYSCTL_DESCR("ixl information and settings for Tx"),
6466 1.1 yamaguch NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
6467 1.1 yamaguch if (error)
6468 1.1 yamaguch goto out;
6469 1.1 yamaguch
6470 1.1 yamaguch error = sysctl_createv(log, 0, &txnode, NULL,
6471 1.1 yamaguch CTLFLAG_READWRITE, CTLTYPE_INT, "intr_process_limit",
6472 1.1 yamaguch SYSCTL_DESCR("max number of Tx packets"
6473 1.1 yamaguch " to process for interrupt processing"),
6474 1.1 yamaguch NULL, 0, &sc->sc_tx_intr_process_limit, 0, CTL_CREATE, CTL_EOL);
6475 1.1 yamaguch if (error)
6476 1.1 yamaguch goto out;
6477 1.1 yamaguch
6478 1.1 yamaguch error = sysctl_createv(log, 0, &txnode, NULL,
6479 1.1 yamaguch CTLFLAG_READWRITE, CTLTYPE_INT, "process_limit",
6480 1.1 yamaguch SYSCTL_DESCR("max number of Tx packets"
6481 1.1 yamaguch " to process for deferred processing"),
6482 1.1 yamaguch NULL, 0, &sc->sc_tx_process_limit, 0, CTL_CREATE, CTL_EOL);
6483 1.1 yamaguch if (error)
6484 1.1 yamaguch goto out;
6485 1.1 yamaguch
6486 1.1 yamaguch out:
6487 1.1 yamaguch if (error) {
6488 1.1 yamaguch aprint_error_dev(sc->sc_dev,
6489 1.1 yamaguch "unable to create sysctl node\n");
6490 1.1 yamaguch sysctl_teardown(log);
6491 1.1 yamaguch }
6492 1.1 yamaguch
6493 1.1 yamaguch return error;
6494 1.1 yamaguch }
6495 1.1 yamaguch
6496 1.1 yamaguch static void
6497 1.1 yamaguch ixl_teardown_sysctls(struct ixl_softc *sc)
6498 1.1 yamaguch {
6499 1.1 yamaguch
6500 1.1 yamaguch sysctl_teardown(&sc->sc_sysctllog);
6501 1.1 yamaguch }
6502 1.1 yamaguch
6503 1.1 yamaguch static struct workqueue *
6504 1.1 yamaguch ixl_workq_create(const char *name, pri_t prio, int ipl, int flags)
6505 1.1 yamaguch {
6506 1.1 yamaguch struct workqueue *wq;
6507 1.1 yamaguch int error;
6508 1.1 yamaguch
6509 1.1 yamaguch error = workqueue_create(&wq, name, ixl_workq_work, NULL,
6510 1.1 yamaguch prio, ipl, flags);
6511 1.1 yamaguch
6512 1.1 yamaguch if (error)
6513 1.1 yamaguch return NULL;
6514 1.1 yamaguch
6515 1.1 yamaguch return wq;
6516 1.1 yamaguch }
6517 1.1 yamaguch
6518 1.1 yamaguch static void
6519 1.1 yamaguch ixl_workq_destroy(struct workqueue *wq)
6520 1.1 yamaguch {
6521 1.1 yamaguch
6522 1.1 yamaguch workqueue_destroy(wq);
6523 1.1 yamaguch }
6524 1.1 yamaguch
6525 1.1 yamaguch static void
6526 1.1 yamaguch ixl_work_set(struct ixl_work *work, void (*func)(void *), void *arg)
6527 1.1 yamaguch {
6528 1.1 yamaguch
6529 1.1 yamaguch memset(work, 0, sizeof(*work));
6530 1.1 yamaguch work->ixw_func = func;
6531 1.1 yamaguch work->ixw_arg = arg;
6532 1.1 yamaguch }
6533 1.1 yamaguch
6534 1.1 yamaguch static void
6535 1.1 yamaguch ixl_work_add(struct workqueue *wq, struct ixl_work *work)
6536 1.1 yamaguch {
6537 1.1 yamaguch if (atomic_cas_uint(&work->ixw_added, 0, 1) != 0)
6538 1.1 yamaguch return;
6539 1.1 yamaguch
6540 1.1 yamaguch workqueue_enqueue(wq, &work->ixw_cookie, NULL);
6541 1.1 yamaguch }
6542 1.1 yamaguch
6543 1.1 yamaguch static void
6544 1.1 yamaguch ixl_work_wait(struct workqueue *wq, struct ixl_work *work)
6545 1.1 yamaguch {
6546 1.1 yamaguch
6547 1.1 yamaguch workqueue_wait(wq, &work->ixw_cookie);
6548 1.1 yamaguch }
6549 1.1 yamaguch
6550 1.1 yamaguch static void
6551 1.1 yamaguch ixl_workq_work(struct work *wk, void *context)
6552 1.1 yamaguch {
6553 1.1 yamaguch struct ixl_work *work;
6554 1.1 yamaguch
6555 1.1 yamaguch work = container_of(wk, struct ixl_work, ixw_cookie);
6556 1.1 yamaguch
6557 1.1 yamaguch atomic_swap_uint(&work->ixw_added, 0);
6558 1.1 yamaguch work->ixw_func(work->ixw_arg);
6559 1.1 yamaguch }
6560 1.1 yamaguch
6561 1.1 yamaguch static int
6562 1.1 yamaguch ixl_rx_ctl_read(struct ixl_softc *sc, uint32_t reg, uint32_t *rv)
6563 1.1 yamaguch {
6564 1.1 yamaguch struct ixl_aq_desc iaq;
6565 1.1 yamaguch
6566 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
6567 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_RX_CTL_REG_READ);
6568 1.1 yamaguch iaq.iaq_param[1] = htole32(reg);
6569 1.1 yamaguch
6570 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0)
6571 1.1 yamaguch return ETIMEDOUT;
6572 1.1 yamaguch
6573 1.1 yamaguch switch (htole16(iaq.iaq_retval)) {
6574 1.1 yamaguch case IXL_AQ_RC_OK:
6575 1.1 yamaguch /* success */
6576 1.1 yamaguch break;
6577 1.1 yamaguch case IXL_AQ_RC_EACCES:
6578 1.1 yamaguch return EPERM;
6579 1.1 yamaguch case IXL_AQ_RC_EAGAIN:
6580 1.1 yamaguch return EAGAIN;
6581 1.1 yamaguch default:
6582 1.1 yamaguch return EIO;
6583 1.1 yamaguch }
6584 1.1 yamaguch
6585 1.1 yamaguch *rv = htole32(iaq.iaq_param[3]);
6586 1.1 yamaguch return 0;
6587 1.1 yamaguch }
6588 1.1 yamaguch
6589 1.1 yamaguch static uint32_t
6590 1.1 yamaguch ixl_rd_rx_csr(struct ixl_softc *sc, uint32_t reg)
6591 1.1 yamaguch {
6592 1.1 yamaguch uint32_t val;
6593 1.1 yamaguch int rv, retry, retry_limit;
6594 1.1 yamaguch
6595 1.25 yamaguch if (ISSET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_RXCTL)) {
6596 1.25 yamaguch retry_limit = 5;
6597 1.25 yamaguch } else {
6598 1.25 yamaguch retry_limit = 0;
6599 1.25 yamaguch }
6600 1.1 yamaguch
6601 1.1 yamaguch for (retry = 0; retry < retry_limit; retry++) {
6602 1.1 yamaguch rv = ixl_rx_ctl_read(sc, reg, &val);
6603 1.1 yamaguch if (rv == 0)
6604 1.1 yamaguch return val;
6605 1.1 yamaguch else if (rv == EAGAIN)
6606 1.1 yamaguch delaymsec(1);
6607 1.1 yamaguch else
6608 1.1 yamaguch break;
6609 1.1 yamaguch }
6610 1.1 yamaguch
6611 1.1 yamaguch val = ixl_rd(sc, reg);
6612 1.1 yamaguch
6613 1.1 yamaguch return val;
6614 1.1 yamaguch }
6615 1.1 yamaguch
6616 1.1 yamaguch static int
6617 1.1 yamaguch ixl_rx_ctl_write(struct ixl_softc *sc, uint32_t reg, uint32_t value)
6618 1.1 yamaguch {
6619 1.1 yamaguch struct ixl_aq_desc iaq;
6620 1.1 yamaguch
6621 1.1 yamaguch memset(&iaq, 0, sizeof(iaq));
6622 1.1 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_RX_CTL_REG_WRITE);
6623 1.1 yamaguch iaq.iaq_param[1] = htole32(reg);
6624 1.1 yamaguch iaq.iaq_param[3] = htole32(value);
6625 1.1 yamaguch
6626 1.1 yamaguch if (ixl_atq_poll(sc, &iaq, 250) != 0)
6627 1.1 yamaguch return ETIMEDOUT;
6628 1.1 yamaguch
6629 1.1 yamaguch switch (htole16(iaq.iaq_retval)) {
6630 1.1 yamaguch case IXL_AQ_RC_OK:
6631 1.1 yamaguch /* success */
6632 1.1 yamaguch break;
6633 1.1 yamaguch case IXL_AQ_RC_EACCES:
6634 1.1 yamaguch return EPERM;
6635 1.1 yamaguch case IXL_AQ_RC_EAGAIN:
6636 1.1 yamaguch return EAGAIN;
6637 1.1 yamaguch default:
6638 1.1 yamaguch return EIO;
6639 1.1 yamaguch }
6640 1.1 yamaguch
6641 1.1 yamaguch return 0;
6642 1.1 yamaguch }
6643 1.1 yamaguch
6644 1.1 yamaguch static void
6645 1.1 yamaguch ixl_wr_rx_csr(struct ixl_softc *sc, uint32_t reg, uint32_t value)
6646 1.1 yamaguch {
6647 1.1 yamaguch int rv, retry, retry_limit;
6648 1.1 yamaguch
6649 1.25 yamaguch if (ISSET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_RXCTL)) {
6650 1.25 yamaguch retry_limit = 5;
6651 1.25 yamaguch } else {
6652 1.25 yamaguch retry_limit = 0;
6653 1.25 yamaguch }
6654 1.1 yamaguch
6655 1.1 yamaguch for (retry = 0; retry < retry_limit; retry++) {
6656 1.1 yamaguch rv = ixl_rx_ctl_write(sc, reg, value);
6657 1.1 yamaguch if (rv == 0)
6658 1.1 yamaguch return;
6659 1.1 yamaguch else if (rv == EAGAIN)
6660 1.1 yamaguch delaymsec(1);
6661 1.1 yamaguch else
6662 1.1 yamaguch break;
6663 1.1 yamaguch }
6664 1.1 yamaguch
6665 1.1 yamaguch ixl_wr(sc, reg, value);
6666 1.1 yamaguch }
6667 1.1 yamaguch
6668 1.26 yamaguch static int
6669 1.26 yamaguch ixl_nvm_lock(struct ixl_softc *sc, char rw)
6670 1.26 yamaguch {
6671 1.26 yamaguch struct ixl_aq_desc iaq;
6672 1.26 yamaguch struct ixl_aq_req_resource_param *param;
6673 1.26 yamaguch int rv;
6674 1.26 yamaguch
6675 1.26 yamaguch if (!ISSET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_NVMLOCK))
6676 1.26 yamaguch return 0;
6677 1.26 yamaguch
6678 1.26 yamaguch memset(&iaq, 0, sizeof(iaq));
6679 1.26 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_REQUEST_RESOURCE);
6680 1.26 yamaguch
6681 1.26 yamaguch param = (struct ixl_aq_req_resource_param *)&iaq.iaq_param;
6682 1.26 yamaguch param->resource_id = htole16(IXL_AQ_RESOURCE_ID_NVM);
6683 1.26 yamaguch if (rw == 'R') {
6684 1.26 yamaguch param->access_type = htole16(IXL_AQ_RESOURCE_ACCES_READ);
6685 1.26 yamaguch } else {
6686 1.26 yamaguch param->access_type = htole16(IXL_AQ_RESOURCE_ACCES_WRITE);
6687 1.26 yamaguch }
6688 1.26 yamaguch
6689 1.26 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
6690 1.26 yamaguch
6691 1.26 yamaguch if (rv != 0)
6692 1.26 yamaguch return ETIMEDOUT;
6693 1.26 yamaguch
6694 1.26 yamaguch switch (le16toh(iaq.iaq_retval)) {
6695 1.26 yamaguch case IXL_AQ_RC_OK:
6696 1.26 yamaguch break;
6697 1.26 yamaguch case IXL_AQ_RC_EACCES:
6698 1.26 yamaguch return EACCES;
6699 1.26 yamaguch case IXL_AQ_RC_EBUSY:
6700 1.26 yamaguch return EBUSY;
6701 1.26 yamaguch case IXL_AQ_RC_EPERM:
6702 1.26 yamaguch return EPERM;
6703 1.26 yamaguch }
6704 1.26 yamaguch
6705 1.26 yamaguch return 0;
6706 1.26 yamaguch }
6707 1.26 yamaguch
6708 1.26 yamaguch static int
6709 1.26 yamaguch ixl_nvm_unlock(struct ixl_softc *sc)
6710 1.26 yamaguch {
6711 1.26 yamaguch struct ixl_aq_desc iaq;
6712 1.26 yamaguch struct ixl_aq_rel_resource_param *param;
6713 1.26 yamaguch int rv;
6714 1.26 yamaguch
6715 1.26 yamaguch if (!ISSET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_NVMLOCK))
6716 1.26 yamaguch return 0;
6717 1.26 yamaguch
6718 1.26 yamaguch memset(&iaq, 0, sizeof(iaq));
6719 1.26 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_RELEASE_RESOURCE);
6720 1.26 yamaguch
6721 1.26 yamaguch param = (struct ixl_aq_rel_resource_param *)&iaq.iaq_param;
6722 1.26 yamaguch param->resource_id = htole16(IXL_AQ_RESOURCE_ID_NVM);
6723 1.26 yamaguch
6724 1.26 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
6725 1.26 yamaguch
6726 1.26 yamaguch if (rv != 0)
6727 1.26 yamaguch return ETIMEDOUT;
6728 1.26 yamaguch
6729 1.26 yamaguch switch (le16toh(iaq.iaq_retval)) {
6730 1.26 yamaguch case IXL_AQ_RC_OK:
6731 1.26 yamaguch break;
6732 1.26 yamaguch default:
6733 1.26 yamaguch return EIO;
6734 1.26 yamaguch }
6735 1.26 yamaguch return 0;
6736 1.26 yamaguch }
6737 1.26 yamaguch
6738 1.26 yamaguch static int
6739 1.26 yamaguch ixl_srdone_poll(struct ixl_softc *sc)
6740 1.26 yamaguch {
6741 1.26 yamaguch int wait_count;
6742 1.26 yamaguch uint32_t reg;
6743 1.26 yamaguch
6744 1.26 yamaguch for (wait_count = 0; wait_count < IXL_SRRD_SRCTL_ATTEMPTS;
6745 1.26 yamaguch wait_count++) {
6746 1.26 yamaguch reg = ixl_rd(sc, I40E_GLNVM_SRCTL);
6747 1.26 yamaguch if (ISSET(reg, I40E_GLNVM_SRCTL_DONE_MASK))
6748 1.26 yamaguch break;
6749 1.26 yamaguch
6750 1.26 yamaguch delaymsec(5);
6751 1.26 yamaguch }
6752 1.26 yamaguch
6753 1.26 yamaguch if (wait_count == IXL_SRRD_SRCTL_ATTEMPTS)
6754 1.26 yamaguch return -1;
6755 1.26 yamaguch
6756 1.26 yamaguch return 0;
6757 1.26 yamaguch }
6758 1.26 yamaguch
6759 1.26 yamaguch static int
6760 1.26 yamaguch ixl_nvm_read_srctl(struct ixl_softc *sc, uint16_t offset, uint16_t *data)
6761 1.26 yamaguch {
6762 1.26 yamaguch uint32_t reg;
6763 1.26 yamaguch
6764 1.26 yamaguch if (ixl_srdone_poll(sc) != 0)
6765 1.26 yamaguch return ETIMEDOUT;
6766 1.26 yamaguch
6767 1.26 yamaguch reg = ((uint32_t)offset << I40E_GLNVM_SRCTL_ADDR_SHIFT) |
6768 1.26 yamaguch __BIT(I40E_GLNVM_SRCTL_START_SHIFT);
6769 1.26 yamaguch ixl_wr(sc, I40E_GLNVM_SRCTL, reg);
6770 1.26 yamaguch
6771 1.26 yamaguch if (ixl_srdone_poll(sc) != 0) {
6772 1.26 yamaguch aprint_debug("NVM read error: couldn't access "
6773 1.26 yamaguch "Shadow RAM address: 0x%x\n", offset);
6774 1.26 yamaguch return ETIMEDOUT;
6775 1.26 yamaguch }
6776 1.26 yamaguch
6777 1.26 yamaguch reg = ixl_rd(sc, I40E_GLNVM_SRDATA);
6778 1.26 yamaguch *data = (uint16_t)__SHIFTOUT(reg, I40E_GLNVM_SRDATA_RDDATA_MASK);
6779 1.26 yamaguch
6780 1.26 yamaguch return 0;
6781 1.26 yamaguch }
6782 1.26 yamaguch
6783 1.26 yamaguch static int
6784 1.26 yamaguch ixl_nvm_read_aq(struct ixl_softc *sc, uint16_t offset_word,
6785 1.26 yamaguch void *data, size_t len)
6786 1.26 yamaguch {
6787 1.26 yamaguch struct ixl_dmamem *idm;
6788 1.26 yamaguch struct ixl_aq_desc iaq;
6789 1.26 yamaguch struct ixl_aq_nvm_param *param;
6790 1.26 yamaguch uint32_t offset_bytes;
6791 1.26 yamaguch int rv;
6792 1.26 yamaguch
6793 1.26 yamaguch idm = &sc->sc_aqbuf;
6794 1.26 yamaguch if (len > IXL_DMA_LEN(idm))
6795 1.26 yamaguch return ENOMEM;
6796 1.26 yamaguch
6797 1.26 yamaguch memset(IXL_DMA_KVA(idm), 0, IXL_DMA_LEN(idm));
6798 1.26 yamaguch memset(&iaq, 0, sizeof(iaq));
6799 1.26 yamaguch iaq.iaq_opcode = htole16(IXL_AQ_OP_NVM_READ);
6800 1.26 yamaguch iaq.iaq_flags = htole16(IXL_AQ_BUF |
6801 1.26 yamaguch ((len > I40E_AQ_LARGE_BUF) ? IXL_AQ_LB : 0));
6802 1.26 yamaguch iaq.iaq_datalen = htole16(len);
6803 1.26 yamaguch ixl_aq_dva(&iaq, IXL_DMA_DVA(idm));
6804 1.26 yamaguch
6805 1.26 yamaguch param = (struct ixl_aq_nvm_param *)iaq.iaq_param;
6806 1.26 yamaguch param->command_flags = IXL_AQ_NVM_LAST_CMD;
6807 1.26 yamaguch param->module_pointer = 0;
6808 1.26 yamaguch param->length = htole16(len);
6809 1.26 yamaguch offset_bytes = (uint32_t)offset_word * 2;
6810 1.26 yamaguch offset_bytes &= 0x00FFFFFF;
6811 1.26 yamaguch param->offset = htole32(offset_bytes);
6812 1.26 yamaguch
6813 1.26 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
6814 1.26 yamaguch BUS_DMASYNC_PREREAD);
6815 1.26 yamaguch
6816 1.26 yamaguch rv = ixl_atq_poll(sc, &iaq, 250);
6817 1.26 yamaguch
6818 1.26 yamaguch bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
6819 1.26 yamaguch BUS_DMASYNC_POSTREAD);
6820 1.26 yamaguch
6821 1.26 yamaguch if (rv != 0) {
6822 1.26 yamaguch return ETIMEDOUT;
6823 1.26 yamaguch }
6824 1.26 yamaguch
6825 1.26 yamaguch switch (le16toh(iaq.iaq_retval)) {
6826 1.26 yamaguch case IXL_AQ_RC_OK:
6827 1.26 yamaguch break;
6828 1.26 yamaguch case IXL_AQ_RC_EPERM:
6829 1.26 yamaguch return EPERM;
6830 1.26 yamaguch case IXL_AQ_RC_EINVAL:
6831 1.26 yamaguch return EINVAL;
6832 1.26 yamaguch case IXL_AQ_RC_EBUSY:
6833 1.26 yamaguch return EBUSY;
6834 1.26 yamaguch case IXL_AQ_RC_EIO:
6835 1.26 yamaguch default:
6836 1.26 yamaguch return EIO;
6837 1.26 yamaguch }
6838 1.26 yamaguch
6839 1.26 yamaguch memcpy(data, IXL_DMA_KVA(idm), len);
6840 1.26 yamaguch
6841 1.26 yamaguch return 0;
6842 1.26 yamaguch }
6843 1.26 yamaguch
6844 1.26 yamaguch static int
6845 1.26 yamaguch ixl_rd16_nvm(struct ixl_softc *sc, uint16_t offset, uint16_t *data)
6846 1.26 yamaguch {
6847 1.26 yamaguch int error;
6848 1.26 yamaguch uint16_t buf;
6849 1.26 yamaguch
6850 1.26 yamaguch error = ixl_nvm_lock(sc, 'R');
6851 1.26 yamaguch if (error)
6852 1.26 yamaguch return error;
6853 1.26 yamaguch
6854 1.26 yamaguch if (ISSET(sc->sc_aq_flags, IXL_SC_AQ_FLAG_NVMREAD)) {
6855 1.26 yamaguch error = ixl_nvm_read_aq(sc, offset,
6856 1.26 yamaguch &buf, sizeof(buf));
6857 1.26 yamaguch if (error == 0)
6858 1.26 yamaguch *data = le16toh(buf);
6859 1.26 yamaguch } else {
6860 1.26 yamaguch error = ixl_nvm_read_srctl(sc, offset, &buf);
6861 1.26 yamaguch if (error == 0)
6862 1.26 yamaguch *data = buf;
6863 1.26 yamaguch }
6864 1.26 yamaguch
6865 1.26 yamaguch ixl_nvm_unlock(sc);
6866 1.26 yamaguch
6867 1.26 yamaguch return error;
6868 1.26 yamaguch }
6869 1.26 yamaguch
6870 1.1 yamaguch MODULE(MODULE_CLASS_DRIVER, if_ixl, "pci");
6871 1.1 yamaguch
6872 1.1 yamaguch #ifdef _MODULE
6873 1.1 yamaguch #include "ioconf.c"
6874 1.1 yamaguch #endif
6875 1.1 yamaguch
6876 1.19 yamaguch #ifdef _MODULE
6877 1.19 yamaguch static void
6878 1.19 yamaguch ixl_parse_modprop(prop_dictionary_t dict)
6879 1.19 yamaguch {
6880 1.19 yamaguch prop_object_t obj;
6881 1.19 yamaguch int64_t val;
6882 1.19 yamaguch uint64_t uval;
6883 1.19 yamaguch
6884 1.19 yamaguch if (dict == NULL)
6885 1.19 yamaguch return;
6886 1.19 yamaguch
6887 1.19 yamaguch obj = prop_dictionary_get(dict, "nomsix");
6888 1.19 yamaguch if (obj != NULL && prop_object_type(obj) == PROP_TYPE_BOOL) {
6889 1.19 yamaguch ixl_param_nomsix = prop_bool_true((prop_bool_t)obj);
6890 1.19 yamaguch }
6891 1.19 yamaguch
6892 1.19 yamaguch obj = prop_dictionary_get(dict, "stats_interval");
6893 1.19 yamaguch if (obj != NULL && prop_object_type(obj) == PROP_TYPE_NUMBER) {
6894 1.19 yamaguch val = prop_number_integer_value((prop_number_t)obj);
6895 1.19 yamaguch
6896 1.19 yamaguch /* the range has no reason */
6897 1.24 yamaguch if (100 < val && val < 180000) {
6898 1.19 yamaguch ixl_param_stats_interval = val;
6899 1.19 yamaguch }
6900 1.19 yamaguch }
6901 1.19 yamaguch
6902 1.19 yamaguch obj = prop_dictionary_get(dict, "nqps_limit");
6903 1.19 yamaguch if (obj != NULL && prop_object_type(obj) == PROP_TYPE_NUMBER) {
6904 1.19 yamaguch val = prop_number_integer_value((prop_number_t)obj);
6905 1.19 yamaguch
6906 1.19 yamaguch if (val <= INT32_MAX)
6907 1.19 yamaguch ixl_param_nqps_limit = val;
6908 1.19 yamaguch }
6909 1.19 yamaguch
6910 1.19 yamaguch obj = prop_dictionary_get(dict, "rx_ndescs");
6911 1.19 yamaguch if (obj != NULL && prop_object_type(obj) == PROP_TYPE_NUMBER) {
6912 1.19 yamaguch uval = prop_number_unsigned_integer_value((prop_number_t)obj);
6913 1.19 yamaguch
6914 1.19 yamaguch if (uval > 8)
6915 1.19 yamaguch ixl_param_rx_ndescs = uval;
6916 1.19 yamaguch }
6917 1.19 yamaguch
6918 1.19 yamaguch obj = prop_dictionary_get(dict, "tx_ndescs");
6919 1.19 yamaguch if (obj != NULL && prop_object_type(obj) == PROP_TYPE_NUMBER) {
6920 1.19 yamaguch uval = prop_number_unsigned_integer_value((prop_number_t)obj);
6921 1.19 yamaguch
6922 1.19 yamaguch if (uval > IXL_TX_PKT_DESCS)
6923 1.19 yamaguch ixl_param_tx_ndescs = uval;
6924 1.19 yamaguch }
6925 1.19 yamaguch
6926 1.19 yamaguch }
6927 1.19 yamaguch #endif
6928 1.19 yamaguch
6929 1.1 yamaguch static int
6930 1.1 yamaguch if_ixl_modcmd(modcmd_t cmd, void *opaque)
6931 1.1 yamaguch {
6932 1.1 yamaguch int error = 0;
6933 1.1 yamaguch
6934 1.1 yamaguch #ifdef _MODULE
6935 1.1 yamaguch switch (cmd) {
6936 1.1 yamaguch case MODULE_CMD_INIT:
6937 1.19 yamaguch ixl_parse_modprop((prop_dictionary_t)opaque);
6938 1.1 yamaguch error = config_init_component(cfdriver_ioconf_if_ixl,
6939 1.1 yamaguch cfattach_ioconf_if_ixl, cfdata_ioconf_if_ixl);
6940 1.1 yamaguch break;
6941 1.1 yamaguch case MODULE_CMD_FINI:
6942 1.1 yamaguch error = config_fini_component(cfdriver_ioconf_if_ixl,
6943 1.1 yamaguch cfattach_ioconf_if_ixl, cfdata_ioconf_if_ixl);
6944 1.1 yamaguch break;
6945 1.1 yamaguch default:
6946 1.1 yamaguch error = ENOTTY;
6947 1.1 yamaguch break;
6948 1.1 yamaguch }
6949 1.1 yamaguch #endif
6950 1.1 yamaguch
6951 1.1 yamaguch return error;
6952 1.1 yamaguch }
6953