if_jmereg.h revision 1.3.2.2 1 1.3.2.2 mjf /*-
2 1.3.2.2 mjf * Copyright (c) 2008, Pyun YongHyeon <yongari (at) FreeBSD.org>
3 1.3.2.2 mjf * All rights reserved.
4 1.3.2.2 mjf *
5 1.3.2.2 mjf * Redistribution and use in source and binary forms, with or without
6 1.3.2.2 mjf * modification, are permitted provided that the following conditions
7 1.3.2.2 mjf * are met:
8 1.3.2.2 mjf * 1. Redistributions of source code must retain the above copyright
9 1.3.2.2 mjf * notice unmodified, this list of conditions, and the following
10 1.3.2.2 mjf * disclaimer.
11 1.3.2.2 mjf * 2. Redistributions in binary form must reproduce the above copyright
12 1.3.2.2 mjf * notice, this list of conditions and the following disclaimer in the
13 1.3.2.2 mjf * documentation and/or other materials provided with the distribution.
14 1.3.2.2 mjf *
15 1.3.2.2 mjf * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.3.2.2 mjf * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.3.2.2 mjf * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.3.2.2 mjf * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.3.2.2 mjf * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.3.2.2 mjf * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.3.2.2 mjf * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.3.2.2 mjf * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.3.2.2 mjf * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.3.2.2 mjf * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.3.2.2 mjf * SUCH DAMAGE.
26 1.3.2.2 mjf *
27 1.3.2.2 mjf * $FreeBSD: src/sys/dev/jme/if_jmereg.h,v 1.3 2008/09/22 06:17:21 yongari Exp $
28 1.3.2.2 mjf */
29 1.3.2.2 mjf
30 1.3.2.2 mjf #ifndef _IF_JMEREG_H
31 1.3.2.2 mjf #define _IF_JMEREG_H
32 1.3.2.2 mjf
33 1.3.2.2 mjf /*
34 1.3.2.2 mjf * JMC250 PCI revisions
35 1.3.2.2 mjf */
36 1.3.2.2 mjf #define DEVICEREVID_JMC250_A0 0x00
37 1.3.2.2 mjf #define DEVICEREVID_JMC250_A2 0x11
38 1.3.2.2 mjf
39 1.3.2.2 mjf /*
40 1.3.2.2 mjf * JMC260 PCI revisions
41 1.3.2.2 mjf */
42 1.3.2.2 mjf #define DEVICEREVID_JMC260_A0 0x00
43 1.3.2.2 mjf
44 1.3.2.2 mjf /* JMC250 PCI configuration register. */
45 1.3.2.2 mjf #define JME_PCI_BAR0 0x10 /* 16KB memory window. */
46 1.3.2.2 mjf
47 1.3.2.2 mjf #define JME_PCI_BAR1 0x18 /* 128bytes I/O window. */
48 1.3.2.2 mjf
49 1.3.2.2 mjf #define JME_PCI_BAR2 0x1C /* 256bytes I/O window. */
50 1.3.2.2 mjf
51 1.3.2.2 mjf #define JME_PCI_BAR3 0x20 /* 64KB memory window. */
52 1.3.2.2 mjf
53 1.3.2.2 mjf #define JME_PCI_EROM 0x30
54 1.3.2.2 mjf
55 1.3.2.2 mjf #define JME_PCI_DBG 0x9C
56 1.3.2.2 mjf
57 1.3.2.2 mjf #define JME_PCI_SPI 0xB0
58 1.3.2.2 mjf
59 1.3.2.2 mjf #define SPI_ENB 0x00000010
60 1.3.2.2 mjf #define SPI_SO_STATUS 0x00000008
61 1.3.2.2 mjf #define SPI_SI_CTRL 0x00000004
62 1.3.2.2 mjf #define SPI_SCK_CTRL 0x00000002
63 1.3.2.2 mjf #define SPI_CS_N_CTRL 0x00000001
64 1.3.2.2 mjf
65 1.3.2.2 mjf #define JME_PCI_PHYCFG0 0xC0
66 1.3.2.2 mjf
67 1.3.2.2 mjf #define JME_PCI_PHYCFG1 0xC4
68 1.3.2.2 mjf
69 1.3.2.2 mjf #define JME_PCI_PHYCFG2 0xC8
70 1.3.2.2 mjf
71 1.3.2.2 mjf #define JME_PCI_PHYCFG3 0xCC
72 1.3.2.2 mjf
73 1.3.2.2 mjf #define JME_PCI_PIPECTL1 0xD0
74 1.3.2.2 mjf
75 1.3.2.2 mjf #define JME_PCI_PIPECTL2 0xD4
76 1.3.2.2 mjf
77 1.3.2.2 mjf /* PCIe link error/status. */
78 1.3.2.2 mjf #define JME_PCI_LES 0xD8
79 1.3.2.2 mjf
80 1.3.2.2 mjf /* propeietary register 0. */
81 1.3.2.2 mjf #define JME_PCI_PE0 0xE0
82 1.3.2.2 mjf #define PE0_SPI_EXIST 0x00200000
83 1.3.2.2 mjf #define PE0_PME_D0 0x00100000
84 1.3.2.2 mjf #define PE0_PME_D3H 0x00080000
85 1.3.2.2 mjf #define PE0_PME_SPI_PAD 0x00040000
86 1.3.2.2 mjf #define PE0_MASK_ASPM 0x00020000
87 1.3.2.2 mjf #define PE0_EEPROM_RW_DIS 0x00008000
88 1.3.2.2 mjf #define PE0_PCI_INTA 0x00001000
89 1.3.2.2 mjf #define PE0_PCI_INTB 0x00002000
90 1.3.2.2 mjf #define PE0_PCI_INTC 0x00003000
91 1.3.2.2 mjf #define PE0_PCI_INTD 0x00004000
92 1.3.2.2 mjf #define PE0_PCI_SVSSID_WR_ENB 0x00000800
93 1.3.2.2 mjf #define PE0_MSIX_SIZE_8 0x00000700
94 1.3.2.2 mjf #define PE0_MSIX_SIZE_7 0x00000600
95 1.3.2.2 mjf #define PE0_MSIX_SIZE_6 0x00000500
96 1.3.2.2 mjf #define PE0_MSIX_SIZE_5 0x00000400
97 1.3.2.2 mjf #define PE0_MSIX_SIZE_4 0x00000300
98 1.3.2.2 mjf #define PE0_MSIX_SIZE_3 0x00000200
99 1.3.2.2 mjf #define PE0_MSIX_SIZE_2 0x00000100
100 1.3.2.2 mjf #define PE0_MSIX_SIZE_1 0x00000000
101 1.3.2.2 mjf #define PE0_MSIX_SIZE_DEF 0x00000700
102 1.3.2.2 mjf #define PE0_MSIX_CAP_DIS 0x00000080
103 1.3.2.2 mjf #define PE0_MSI_PVMC_ENB 0x00000040
104 1.3.2.2 mjf #define PE0_LCAP_EXIT_LAT_MASK 0x00000038
105 1.3.2.2 mjf #define PE0_LCAP_EXIT_LAT_DEF 0x00000038
106 1.3.2.2 mjf #define PE0_PM_AUXC_MASK 0x00000007
107 1.3.2.2 mjf #define PE0_PM_AUXC_DEF 0x00000007
108 1.3.2.2 mjf
109 1.3.2.2 mjf #define JME_PCI_PE1 0xE4
110 1.3.2.2 mjf
111 1.3.2.2 mjf #define JME_PCI_PHYTEST 0xF8
112 1.3.2.2 mjf
113 1.3.2.2 mjf #define JME_PCI_GPR 0xFC
114 1.3.2.2 mjf
115 1.3.2.2 mjf /*
116 1.3.2.2 mjf * JMC Register Map.
117 1.3.2.2 mjf * -----------------------------------------------------------------------
118 1.3.2.2 mjf * Register Size IO space Memory space
119 1.3.2.2 mjf * -----------------------------------------------------------------------
120 1.3.2.2 mjf * Tx/Rx MAC registers 128 bytes BAR1 + 0x00 ~ BAR0 + 0x00 ~
121 1.3.2.2 mjf * BAR1 + 0x7F BAR0 + 0x7F
122 1.3.2.2 mjf * -----------------------------------------------------------------------
123 1.3.2.2 mjf * PHY registers 128 bytes BAR2 + 0x00 ~ BAR0 + 0x400 ~
124 1.3.2.2 mjf * BAR2 + 0x7F BAR0 + 0x47F
125 1.3.2.2 mjf * -----------------------------------------------------------------------
126 1.3.2.2 mjf * Misc registers 128 bytes BAR2 + 0x80 ~ BAR0 + 0x800 ~
127 1.3.2.2 mjf * BAR2 + 0xfF BAR0 + 0x87F
128 1.3.2.2 mjf * -----------------------------------------------------------------------
129 1.3.2.2 mjf * We use bus_space_subregion() to get handle for the 3 different
130 1.3.2.2 mjf * register space. Register address are relative to the base of each
131 1.3.2.2 mjf * region.
132 1.3.2.2 mjf */
133 1.3.2.2 mjf
134 1.3.2.2 mjf /* Tx control and status. */
135 1.3.2.2 mjf #define JME_TXCSR 0x0000
136 1.3.2.2 mjf #define TXCSR_QWEIGHT_MASK 0x0F000000
137 1.3.2.2 mjf #define TXCSR_QWEIGHT_SHIFT 24
138 1.3.2.2 mjf #define TXCSR_TXQ_SEL_MASK 0x00070000
139 1.3.2.2 mjf #define TXCSR_TXQ_SEL_SHIFT 16
140 1.3.2.2 mjf #define TXCSR_TXQ_START 0x00000001
141 1.3.2.2 mjf #define TXCSR_TXQ_START_SHIFT 8
142 1.3.2.2 mjf #define TXCSR_FIFO_THRESH_4QW 0x00000000
143 1.3.2.2 mjf #define TXCSR_FIFO_THRESH_8QW 0x00000040
144 1.3.2.2 mjf #define TXCSR_FIFO_THRESH_12QW 0x00000080
145 1.3.2.2 mjf #define TXCSR_FIFO_THRESH_16QW 0x000000C0
146 1.3.2.2 mjf #define TXCSR_DMA_SIZE_64 0x00000000
147 1.3.2.2 mjf #define TXCSR_DMA_SIZE_128 0x00000010
148 1.3.2.2 mjf #define TXCSR_DMA_SIZE_256 0x00000020
149 1.3.2.2 mjf #define TXCSR_DMA_SIZE_512 0x00000030
150 1.3.2.2 mjf #define TXCSR_DMA_BURST 0x00000004
151 1.3.2.2 mjf #define TXCSR_TX_SUSPEND 0x00000002
152 1.3.2.2 mjf #define TXCSR_TX_ENB 0x00000001
153 1.3.2.2 mjf #define TXCSR_TXQ0 0
154 1.3.2.2 mjf #define TXCSR_TXQ1 1
155 1.3.2.2 mjf #define TXCSR_TXQ2 2
156 1.3.2.2 mjf #define TXCSR_TXQ3 3
157 1.3.2.2 mjf #define TXCSR_TXQ4 4
158 1.3.2.2 mjf #define TXCSR_TXQ5 5
159 1.3.2.2 mjf #define TXCSR_TXQ6 6
160 1.3.2.2 mjf #define TXCSR_TXQ7 7
161 1.3.2.2 mjf #define TXCSR_TXQ_WEIGHT(x) \
162 1.3.2.2 mjf (((x) << TXCSR_QWEIGHT_SHIFT) & TXCSR_QWEIGHT_MASK)
163 1.3.2.2 mjf #define TXCSR_TXQ_WEIGHT_MIN 0
164 1.3.2.2 mjf #define TXCSR_TXQ_WEIGHT_MAX 15
165 1.3.2.2 mjf #define TXCSR_TXQ_N_SEL(x) \
166 1.3.2.2 mjf (((x) << TXCSR_TXQ_SEL_SHIFT) & TXCSR_TXQ_SEL_MASK)
167 1.3.2.2 mjf #define TXCSR_TXQ_N_START(x) \
168 1.3.2.2 mjf (TXCSR_TXQ_START << (TXCSR_TXQ_START_SHIFT + (x)))
169 1.3.2.2 mjf
170 1.3.2.2 mjf /* Tx queue descriptor base address. 16bytes alignment required. */
171 1.3.2.2 mjf #define JME_TXDBA_LO 0x0004
172 1.3.2.2 mjf #define JME_TXDBA_HI 0x0008
173 1.3.2.2 mjf
174 1.3.2.2 mjf /* Tx queue descriptor count. multiple of 16(max = 1024). */
175 1.3.2.2 mjf #define JME_TXQDC 0x000C
176 1.3.2.2 mjf #define TXQDC_MASK 0x0000007F0
177 1.3.2.2 mjf
178 1.3.2.2 mjf /* Tx queue next descriptor address. */
179 1.3.2.2 mjf #define JME_TXNDA 0x0010
180 1.3.2.2 mjf #define TXNDA_ADDR_MASK 0xFFFFFFF0
181 1.3.2.2 mjf #define TXNDA_DESC_EMPTY 0x00000008
182 1.3.2.2 mjf #define TXNDA_DESC_VALID 0x00000004
183 1.3.2.2 mjf #define TXNDA_DESC_WAIT 0x00000002
184 1.3.2.2 mjf #define TXNDA_DESC_FETCH 0x00000001
185 1.3.2.2 mjf
186 1.3.2.2 mjf /* Tx MAC control ans status. */
187 1.3.2.2 mjf #define JME_TXMAC 0x0014
188 1.3.2.2 mjf #define TXMAC_IFG2_MASK 0xC0000000
189 1.3.2.2 mjf #define TXMAC_IFG2_DEFAULT 0x40000000
190 1.3.2.2 mjf #define TXMAC_IFG1_MASK 0x30000000
191 1.3.2.2 mjf #define TXMAC_IFG1_DEFAULT 0x20000000
192 1.3.2.2 mjf #define TXMAC_THRESH_1_PKT 0x00000300
193 1.3.2.2 mjf #define TXMAC_THRESH_1_2_PKT 0x00000200
194 1.3.2.2 mjf #define TXMAC_THRESH_1_4_PKT 0x00000100
195 1.3.2.2 mjf #define TXMAC_THRESH_1_8_PKT 0x00000000
196 1.3.2.2 mjf #define TXMAC_FRAME_BURST 0x00000080
197 1.3.2.2 mjf #define TXMAC_CARRIER_EXT 0x00000040
198 1.3.2.2 mjf #define TXMAC_IFG_ENB 0x00000020
199 1.3.2.2 mjf #define TXMAC_BACKOFF 0x00000010
200 1.3.2.2 mjf #define TXMAC_CARRIER_SENSE 0x00000008
201 1.3.2.2 mjf #define TXMAC_COLL_ENB 0x00000004
202 1.3.2.2 mjf #define TXMAC_CRC_ENB 0x00000002
203 1.3.2.2 mjf #define TXMAC_PAD_ENB 0x00000001
204 1.3.2.2 mjf
205 1.3.2.2 mjf /* Tx pause frame control. */
206 1.3.2.2 mjf #define JME_TXPFC 0x0018
207 1.3.2.2 mjf #define TXPFC_VLAN_TAG_MASK 0xFFFF0000
208 1.3.2.2 mjf #define TXPFC_VLAN_TAG_SHIFT 16
209 1.3.2.2 mjf #define TXPFC_VLAN_ENB 0x00008000
210 1.3.2.2 mjf #define TXPFC_PAUSE_ENB 0x00000001
211 1.3.2.2 mjf
212 1.3.2.2 mjf /* Tx timer/retry at half duplex. */
213 1.3.2.2 mjf #define JME_TXTRHD 0x001C
214 1.3.2.2 mjf #define TXTRHD_RT_PERIOD_ENB 0x80000000
215 1.3.2.2 mjf #define TXTRHD_RT_PERIOD_MASK 0x7FFFFF00
216 1.3.2.2 mjf #define TXTRHD_RT_PERIOD_SHIFT 8
217 1.3.2.2 mjf #define TXTRHD_RT_LIMIT_ENB 0x00000080
218 1.3.2.2 mjf #define TXTRHD_RT_LIMIT_MASK 0x0000007F
219 1.3.2.2 mjf #define TXTRHD_RT_LIMIT_SHIFT 0
220 1.3.2.2 mjf #define TXTRHD_RT_PERIOD_DEFAULT 8192
221 1.3.2.2 mjf #define TXTRHD_RT_LIMIT_DEFAULT 8
222 1.3.2.2 mjf
223 1.3.2.2 mjf /* Rx control & status. */
224 1.3.2.2 mjf #define JME_RXCSR 0x0020
225 1.3.2.2 mjf #define RXCSR_FIFO_FTHRESH_16T 0x00000000
226 1.3.2.2 mjf #define RXCSR_FIFO_FTHRESH_32T 0x10000000
227 1.3.2.2 mjf #define RXCSR_FIFO_FTHRESH_64T 0x20000000
228 1.3.2.2 mjf #define RXCSR_FIFO_FTHRESH_128T 0x30000000
229 1.3.2.2 mjf #define RXCSR_FIFO_FTHRESH_MASK 0x30000000
230 1.3.2.2 mjf #define RXCSR_FIFO_THRESH_16QW 0x00000000
231 1.3.2.2 mjf #define RXCSR_FIFO_THRESH_32QW 0x04000000
232 1.3.2.2 mjf #define RXCSR_FIFO_THRESH_64QW 0x08000000
233 1.3.2.2 mjf #define RXCSR_FIFO_THRESH_128QW 0x0C000000
234 1.3.2.2 mjf #define RXCSR_FIFO_THRESH_MASK 0x0C000000
235 1.3.2.2 mjf #define RXCSR_DMA_SIZE_16 0x00000000
236 1.3.2.2 mjf #define RXCSR_DMA_SIZE_32 0x01000000
237 1.3.2.2 mjf #define RXCSR_DMA_SIZE_64 0x02000000
238 1.3.2.2 mjf #define RXCSR_DMA_SIZE_128 0x03000000
239 1.3.2.2 mjf #define RXCSR_RXQ_SEL_MASK 0x00030000
240 1.3.2.2 mjf #define RXCSR_RXQ_SEL_SHIFT 16
241 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_MASK 0x0000F000
242 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_SHIFT 12
243 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_256 0x00000000
244 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_512 0x00001000
245 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_1024 0x00002000
246 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_2048 0x00003000
247 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_4096 0x00004000
248 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_8192 0x00005000
249 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_16384 0x00006000
250 1.3.2.2 mjf #define RXCSR_DESC_RT_GAP_32768 0x00007000
251 1.3.2.2 mjf #define RXCSR_DESC_RT_CNT_MASK 0x00000F00
252 1.3.2.2 mjf #define RXCSR_DESC_RT_CNT_SHIFT 8
253 1.3.2.2 mjf #define RXCSR_PASS_WAKEUP_PKT 0x00000040
254 1.3.2.2 mjf #define RXCSR_PASS_MAGIC_PKT 0x00000020
255 1.3.2.2 mjf #define RXCSR_PASS_RUNT_PKT 0x00000010
256 1.3.2.2 mjf #define RXCSR_PASS_BAD_PKT 0x00000008
257 1.3.2.2 mjf #define RXCSR_RXQ_START 0x00000004
258 1.3.2.2 mjf #define RXCSR_RX_SUSPEND 0x00000002
259 1.3.2.2 mjf #define RXCSR_RX_ENB 0x00000001
260 1.3.2.2 mjf
261 1.3.2.2 mjf #define RXCSR_RXQ_N_SEL(x) ((x) << RXCSR_RXQ_SEL_SHIFT)
262 1.3.2.2 mjf #define RXCSR_RXQ0 0
263 1.3.2.2 mjf #define RXCSR_RXQ1 1
264 1.3.2.2 mjf #define RXCSR_RXQ2 2
265 1.3.2.2 mjf #define RXCSR_RXQ3 3
266 1.3.2.2 mjf #define RXCSR_DESC_RT_CNT(x) \
267 1.3.2.2 mjf ((((x) / 4) << RXCSR_DESC_RT_CNT_SHIFT) & RXCSR_DESC_RT_CNT_MASK)
268 1.3.2.2 mjf #define RXCSR_DESC_RT_CNT_DEFAULT 32
269 1.3.2.2 mjf
270 1.3.2.2 mjf /* Rx queue descriptor base address. 16bytes alignment needed. */
271 1.3.2.2 mjf #define JME_RXDBA_LO 0x0024
272 1.3.2.2 mjf #define JME_RXDBA_HI 0x0028
273 1.3.2.2 mjf
274 1.3.2.2 mjf /* Rx queue descriptor count. multiple of 16(max = 1024). */
275 1.3.2.2 mjf #define JME_RXQDC 0x002C
276 1.3.2.2 mjf #define RXQDC_MASK 0x0000007F0
277 1.3.2.2 mjf
278 1.3.2.2 mjf /* Rx queue next descriptor address. */
279 1.3.2.2 mjf #define JME_RXNDA 0x0030
280 1.3.2.2 mjf #define RXNDA_ADDR_MASK 0xFFFFFFF0
281 1.3.2.2 mjf #define RXNDA_DESC_EMPTY 0x00000008
282 1.3.2.2 mjf #define RXNDA_DESC_VALID 0x00000004
283 1.3.2.2 mjf #define RXNDA_DESC_WAIT 0x00000002
284 1.3.2.2 mjf #define RXNDA_DESC_FETCH 0x00000001
285 1.3.2.2 mjf
286 1.3.2.2 mjf /* Rx MAC control and status. */
287 1.3.2.2 mjf #define JME_RXMAC 0x0034
288 1.3.2.2 mjf #define RXMAC_RSS_UNICAST 0x00000000
289 1.3.2.2 mjf #define RXMAC_RSS_UNI_MULTICAST 0x00010000
290 1.3.2.2 mjf #define RXMAC_RSS_UNI_MULTI_BROADCAST 0x00020000
291 1.3.2.2 mjf #define RXMAC_RSS_ALLFRAME 0x00030000
292 1.3.2.2 mjf #define RXMAC_PROMISC 0x00000800
293 1.3.2.2 mjf #define RXMAC_BROADCAST 0x00000400
294 1.3.2.2 mjf #define RXMAC_MULTICAST 0x00000200
295 1.3.2.2 mjf #define RXMAC_UNICAST 0x00000100
296 1.3.2.2 mjf #define RXMAC_ALLMULTI 0x00000080
297 1.3.2.2 mjf #define RXMAC_MULTICAST_FILTER 0x00000040
298 1.3.2.2 mjf #define RXMAC_COLL_DET_ENB 0x00000020
299 1.3.2.2 mjf #define RXMAC_FC_ENB 0x00000008
300 1.3.2.2 mjf #define RXMAC_VLAN_ENB 0x00000004
301 1.3.2.2 mjf #define RXMAC_PAD_10BYTES 0x00000002
302 1.3.2.2 mjf #define RXMAC_CSUM_ENB 0x00000001
303 1.3.2.2 mjf
304 1.3.2.2 mjf /* Rx unicast MAC address. */
305 1.3.2.2 mjf #define JME_PAR0 0x0038
306 1.3.2.2 mjf #define JME_PAR1 0x003C
307 1.3.2.2 mjf
308 1.3.2.2 mjf /* Rx multicast address hash table. */
309 1.3.2.2 mjf #define JME_MAR0 0x0040
310 1.3.2.2 mjf #define JME_MAR1 0x0044
311 1.3.2.2 mjf
312 1.3.2.2 mjf /* Wakeup frame output data port. */
313 1.3.2.2 mjf #define JME_WFODP 0x0048
314 1.3.2.2 mjf
315 1.3.2.2 mjf /* Wakeup frame output interface. */
316 1.3.2.2 mjf #define JME_WFOI 0x004C
317 1.3.2.2 mjf #define WFOI_MASK_0_31 0x00000000
318 1.3.2.2 mjf #define WFOI_MASK_31_63 0x00000010
319 1.3.2.2 mjf #define WFOI_MASK_64_95 0x00000020
320 1.3.2.2 mjf #define WFOI_MASK_96_127 0x00000030
321 1.3.2.2 mjf #define WFOI_MASK_SEL 0x00000008
322 1.3.2.2 mjf #define WFOI_CRC_SEL 0x00000000
323 1.3.2.2 mjf #define WFOI_WAKEUP_FRAME_MASK 0x00000007
324 1.3.2.2 mjf #define WFOI_WAKEUP_FRAME_SEL(x) ((x) & WFOI_WAKEUP_FRAME_MASK)
325 1.3.2.2 mjf
326 1.3.2.2 mjf /* Station management interface. */
327 1.3.2.2 mjf #define JME_SMI 0x0050
328 1.3.2.2 mjf #define SMI_DATA_MASK 0xFFFF0000
329 1.3.2.2 mjf #define SMI_DATA_SHIFT 16
330 1.3.2.2 mjf #define SMI_REG_ADDR_MASK 0x0000F800
331 1.3.2.2 mjf #define SMI_REG_ADDR_SHIFT 11
332 1.3.2.2 mjf #define SMI_PHY_ADDR_MASK 0x000007C0
333 1.3.2.2 mjf #define SMI_PHY_ADDR_SHIFT 6
334 1.3.2.2 mjf #define SMI_OP_WRITE 0x00000020
335 1.3.2.2 mjf #define SMI_OP_READ 0x00000000
336 1.3.2.2 mjf #define SMI_OP_EXECUTE 0x00000010
337 1.3.2.2 mjf #define SMI_MDIO 0x00000008
338 1.3.2.2 mjf #define SMI_MDOE 0x00000004
339 1.3.2.2 mjf #define SMI_MDC 0x00000002
340 1.3.2.2 mjf #define SMI_MDEN 0x00000001
341 1.3.2.2 mjf #define SMI_REG_ADDR(x) \
342 1.3.2.2 mjf (((x) << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK)
343 1.3.2.2 mjf #define SMI_PHY_ADDR(x) \
344 1.3.2.2 mjf (((x) << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK)
345 1.3.2.2 mjf
346 1.3.2.2 mjf /* Global host control. */
347 1.3.2.2 mjf #define JME_GHC 0x0054
348 1.3.2.2 mjf #define GHC_LOOPBACK 0x80000000
349 1.3.2.2 mjf #define GHC_RESET 0x40000000
350 1.3.2.2 mjf #define GHC_CLKSRC_10_100 0x00a00000
351 1.3.2.2 mjf #define GHC_CLKSRC_1000 0x00500000
352 1.3.2.2 mjf #define GHC_CLKSRC_MASK 0x00f00000
353 1.3.2.2 mjf #define GHC_FULL_DUPLEX 0x00000040
354 1.3.2.2 mjf #define GHC_SPEED_UNKNOWN 0x00000000
355 1.3.2.2 mjf #define GHC_SPEED_10 0x00000010
356 1.3.2.2 mjf #define GHC_SPEED_100 0x00000020
357 1.3.2.2 mjf #define GHC_SPEED_1000 0x00000030
358 1.3.2.2 mjf #define GHC_SPEED_MASK 0x00000030
359 1.3.2.2 mjf #define GHC_LINK_OFF 0x00000004
360 1.3.2.2 mjf #define GHC_LINK_ON 0x00000002
361 1.3.2.2 mjf #define GHC_LINK_STAT_POLLING 0x00000001
362 1.3.2.2 mjf
363 1.3.2.2 mjf /* Power management control and status. */
364 1.3.2.2 mjf #define JME_PMCS 0x0060
365 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_7 0x80000000
366 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_6 0x40000000
367 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_5 0x20000000
368 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_4 0x10000000
369 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_3 0x08000000
370 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_2 0x04000000
371 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_1 0x02000000
372 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_0 0x01000000
373 1.3.2.2 mjf #define PMCS_LINK_FAIL 0x00040000
374 1.3.2.2 mjf #define PMCS_LINK_RISING 0x00020000
375 1.3.2.2 mjf #define PMCS_MAGIC_FRAME 0x00010000
376 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_7_ENB 0x00008000
377 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_6_ENB 0x00004000
378 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_5_ENB 0x00002000
379 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_4_ENB 0x00001000
380 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_3_ENB 0x00000800
381 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_2_ENB 0x00000400
382 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_1_ENB 0x00000200
383 1.3.2.2 mjf #define PMCS_WAKEUP_FRAME_0_ENB 0x00000100
384 1.3.2.2 mjf #define PMCS_LINK_FAIL_ENB 0x00000004
385 1.3.2.2 mjf #define PMCS_LINK_RISING_ENB 0x00000002
386 1.3.2.2 mjf #define PMCS_MAGIC_FRAME_ENB 0x00000001
387 1.3.2.2 mjf #define PMCS_WOL_ENB_MASK 0x0000FFFF
388 1.3.2.2 mjf
389 1.3.2.2 mjf
390 1.3.2.2 mjf #define JME_PHY_EEPROM_BASE_MEMOFF 0x0400
391 1.3.2.2 mjf #define JME_PHY_EEPROM_BASE_IOOFF 0x0000
392 1.3.2.2 mjf #define JME_PHY_EEPROM_SIZE 0x0080
393 1.3.2.2 mjf /* Giga PHY & EEPROM registers. */
394 1.3.2.2 mjf #define JME_PHY_EEPROM_BASE_ADDR 0x00
395 1.3.2.2 mjf
396 1.3.2.2 mjf #define JME_GIGAR0LO 0x00
397 1.3.2.2 mjf #define JME_GIGAR0HI 0x04
398 1.3.2.2 mjf #define JME_GIGARALO 0x08
399 1.3.2.2 mjf #define JME_GIGARAHI 0x0C
400 1.3.2.2 mjf #define JME_GIGARBLO 0x10
401 1.3.2.2 mjf #define JME_GIGARBHI 0x14
402 1.3.2.2 mjf #define JME_GIGARCLO 0x18
403 1.3.2.2 mjf #define JME_GIGARCHI 0x1C
404 1.3.2.2 mjf #define JME_GIGARDLO 0x20
405 1.3.2.2 mjf #define JME_GIGARDHI 0x24
406 1.3.2.2 mjf
407 1.3.2.2 mjf /* BIST status and control. */
408 1.3.2.2 mjf #define JME_GIGACSR 0x28
409 1.3.2.2 mjf #define GIGACSR_STATUS 0x40000000
410 1.3.2.2 mjf #define GIGACSR_CTRL_MASK 0x30000000
411 1.3.2.2 mjf #define GIGACSR_CTRL_DEFAULT 0x30000000
412 1.3.2.2 mjf #define GIGACSR_TX_CLK_MASK 0x0F000000
413 1.3.2.2 mjf #define GIGACSR_RX_CLK_MASK 0x00F00000
414 1.3.2.2 mjf #define GIGACSR_TX_CLK_INV 0x00080000
415 1.3.2.2 mjf #define GIGACSR_RX_CLK_INV 0x00040000
416 1.3.2.2 mjf #define GIGACSR_PHY_RST 0x00010000
417 1.3.2.2 mjf #define GIGACSR_IRQ_N_O 0x00001000
418 1.3.2.2 mjf #define GIGACSR_BIST_OK 0x00000200
419 1.3.2.2 mjf #define GIGACSR_BIST_DONE 0x00000100
420 1.3.2.2 mjf #define GIGACSR_BIST_LED_ENB 0x00000010
421 1.3.2.2 mjf #define GIGACSR_BIST_MASK 0x00000003
422 1.3.2.2 mjf
423 1.3.2.2 mjf /* PHY Link Status. */
424 1.3.2.2 mjf #define JME_LNKSTS 0x30
425 1.3.2.2 mjf #define LINKSTS_SPEED_10 0x00000000
426 1.3.2.2 mjf #define LINKSTS_SPEED_100 0x00004000
427 1.3.2.2 mjf #define LINKSTS_SPEED_1000 0x00008000
428 1.3.2.2 mjf #define LINKSTS_FULL_DUPLEX 0x00002000
429 1.3.2.2 mjf #define LINKSTS_PAGE_RCVD 0x00001000
430 1.3.2.2 mjf #define LINKSTS_SPDDPX_RESOLVED 0x00000800
431 1.3.2.2 mjf #define LINKSTS_UP 0x00000400
432 1.3.2.2 mjf #define LINKSTS_ANEG_COMP 0x00000200
433 1.3.2.2 mjf #define LINKSTS_MDI_CROSSOVR 0x00000040
434 1.3.2.2 mjf #define LINKSTS_LPAR_PAUSE_ASYM 0x00000002
435 1.3.2.2 mjf #define LINKSTS_LPAR_PAUSE 0x00000001
436 1.3.2.2 mjf
437 1.3.2.2 mjf /* SMB control and status. */
438 1.3.2.2 mjf #define JME_SMBCSR 0x40
439 1.3.2.2 mjf #define SMBCSR_SLAVE_ADDR_MASK 0x7F000000
440 1.3.2.2 mjf #define SMBCSR_WR_DATA_NACK 0x00040000
441 1.3.2.2 mjf #define SMBCSR_CMD_NACK 0x00020000
442 1.3.2.2 mjf #define SMBCSR_RELOAD 0x00010000
443 1.3.2.2 mjf #define SMBCSR_CMD_ADDR_MASK 0x0000FF00
444 1.3.2.2 mjf #define SMBCSR_SCL_STAT 0x00000080
445 1.3.2.2 mjf #define SMBCSR_SDA_STAT 0x00000040
446 1.3.2.2 mjf #define SMBCSR_EEPROM_PRESENT 0x00000020
447 1.3.2.2 mjf #define SMBCSR_INIT_LD_DONE 0x00000010
448 1.3.2.2 mjf #define SMBCSR_HW_BUSY_MASK 0x0000000F
449 1.3.2.2 mjf #define SMBCSR_HW_IDLE 0x00000000
450 1.3.2.2 mjf
451 1.3.2.2 mjf /* SMB interface. */
452 1.3.2.2 mjf #define JME_SMBINTF 0x44
453 1.3.2.2 mjf #define SMBINTF_RD_DATA_MASK 0xFF000000
454 1.3.2.2 mjf #define SMBINTF_RD_DATA_SHIFT 24
455 1.3.2.2 mjf #define SMBINTF_WR_DATA_MASK 0x00FF0000
456 1.3.2.2 mjf #define SMBINTF_WR_DATA_SHIFT 16
457 1.3.2.2 mjf #define SMBINTF_ADDR_MASK 0x0000FF00
458 1.3.2.2 mjf #define SMBINTF_ADDR_SHIFT 8
459 1.3.2.2 mjf #define SMBINTF_RD 0x00000020
460 1.3.2.2 mjf #define SMBINTF_WR 0x00000000
461 1.3.2.2 mjf #define SMBINTF_CMD_TRIGGER 0x00000010
462 1.3.2.2 mjf #define SMBINTF_BUSY 0x00000010
463 1.3.2.2 mjf #define SMBINTF_FAST_MODE 0x00000008
464 1.3.2.2 mjf #define SMBINTF_GPIO_SCL 0x00000004
465 1.3.2.2 mjf #define SMBINTF_GPIO_SDA 0x00000002
466 1.3.2.2 mjf #define SMBINTF_GPIO_ENB 0x00000001
467 1.3.2.2 mjf
468 1.3.2.2 mjf #define JME_EEPROM_SIG0 0x55
469 1.3.2.2 mjf #define JME_EEPROM_SIG1 0xAA
470 1.3.2.2 mjf #define JME_EEPROM_DESC_BYTES 3
471 1.3.2.2 mjf #define JME_EEPROM_DESC_END 0x80
472 1.3.2.2 mjf #define JME_EEPROM_FUNC_MASK 0x70
473 1.3.2.2 mjf #define JME_EEPROM_FUNC_SHIFT 4
474 1.3.2.2 mjf #define JME_EEPROM_PAGE_MASK 0x0F
475 1.3.2.2 mjf #define JME_EEPROM_PAGE_SHIFT 0
476 1.3.2.2 mjf
477 1.3.2.2 mjf #define JME_EEPROM_FUNC0 0
478 1.3.2.2 mjf /* PCI configuration space. */
479 1.3.2.2 mjf #define JME_EEPROM_PAGE_BAR0 0
480 1.3.2.2 mjf /* 128 bytes I/O window. */
481 1.3.2.2 mjf #define JME_EEPROM_PAGE_BAR1 1
482 1.3.2.2 mjf /* 256 bytes I/O window. */
483 1.3.2.2 mjf #define JME_EEPROM_PAGE_BAR2 2
484 1.3.2.2 mjf
485 1.3.2.2 mjf #define JME_EEPROM_END 0xFF
486 1.3.2.2 mjf
487 1.3.2.2 mjf #define JME_EEPROM_MKDESC(f, p) \
488 1.3.2.2 mjf ((((f) & JME_EEPROM_FUNC_MASK) << JME_EEPROM_FUNC_SHIFT) | \
489 1.3.2.2 mjf (((p) & JME_EEPROM_PAGE_MASK) << JME_EEPROM_PAGE_SHIFT))
490 1.3.2.2 mjf
491 1.3.2.2 mjf /* 3-wire EEPROM interface. Obsolete interface, use SMBCSR. */
492 1.3.2.2 mjf #define JME_EEPINTF 0x48
493 1.3.2.2 mjf #define EEPINTF_DATA_MASK 0xFFFF0000
494 1.3.2.2 mjf #define EEPINTF_DATA_SHIFT 16
495 1.3.2.2 mjf #define EEPINTF_ADDR_MASK 0x0000FC00
496 1.3.2.2 mjf #define EEPINTF_ADDR_SHIFT 10
497 1.3.2.2 mjf #define EEPRINTF_OP_MASK 0x00000300
498 1.3.2.2 mjf #define EEPINTF_OP_EXECUTE 0x00000080
499 1.3.2.2 mjf #define EEPINTF_DATA_OUT 0x00000008
500 1.3.2.2 mjf #define EEPINTF_DATA_IN 0x00000004
501 1.3.2.2 mjf #define EEPINTF_CLK 0x00000002
502 1.3.2.2 mjf #define EEPINTF_SEL 0x00000001
503 1.3.2.2 mjf
504 1.3.2.2 mjf /* 3-wire EEPROM control and status. Obsolete interface, use SMBCSR. */
505 1.3.2.2 mjf #define JME_EEPCSR 0x4C
506 1.3.2.2 mjf #define EEPCSR_EEPROM_RELOAD 0x00000002
507 1.3.2.2 mjf #define EEPCSR_EEPROM_PRESENT 0x00000001
508 1.3.2.2 mjf
509 1.3.2.2 mjf /* Misc registers. */
510 1.3.2.2 mjf #define JME_MISC_BASE_MEMOFF 0x800
511 1.3.2.2 mjf #define JME_MISC_BASE_IOOFF 0x080
512 1.3.2.2 mjf #define JME_MISC_SIZE 0x080
513 1.3.2.2 mjf
514 1.3.2.2 mjf /* Timer control and status. */
515 1.3.2.2 mjf #define JME_TMCSR 0x00
516 1.3.2.2 mjf #define TMCSR_SW_INTR 0x80000000
517 1.3.2.2 mjf #define TMCSR_TIMER_INTR 0x10000000
518 1.3.2.2 mjf #define TMCSR_TIMER_ENB 0x01000000
519 1.3.2.2 mjf #define TMCSR_TIMER_COUNT_MASK 0x00FFFFFF
520 1.3.2.2 mjf
521 1.3.2.2 mjf /* GPIO control and status. */
522 1.3.2.2 mjf #define JME_GPIO 0x04
523 1.3.2.2 mjf #define GPIO_4_SPI_IN 0x80000000
524 1.3.2.2 mjf #define GPIO_3_SPI_IN 0x40000000
525 1.3.2.2 mjf #define GPIO_4_SPI_OUT 0x20000000
526 1.3.2.2 mjf #define GPIO_4_SPI_OUT_ENB 0x10000000
527 1.3.2.2 mjf #define GPIO_3_SPI_OUT 0x08000000
528 1.3.2.2 mjf #define GPIO_3_SPI_OUT_ENB 0x04000000
529 1.3.2.2 mjf #define GPIO_3_4_LED 0x00000000
530 1.3.2.2 mjf #define GPIO_3_4_GPIO 0x02000000
531 1.3.2.2 mjf #define GPIO_2_CLKREQN_IN 0x00100000
532 1.3.2.2 mjf #define GPIO_2_CLKREQN_OUT 0x00040000
533 1.3.2.2 mjf #define GPIO_2_CLKREQN_OUT_ENB 0x00020000
534 1.3.2.2 mjf #define GPIO_1_LED42_IN 0x00001000
535 1.3.2.2 mjf #define GPIO_1_LED42_OUT 0x00000400
536 1.3.2.2 mjf #define GPIO_1_LED42_OUT_ENB 0x00000200
537 1.3.2.2 mjf #define GPIO_1_LED42_ENB 0x00000100
538 1.3.2.2 mjf #define GPIO_0_SDA_IN 0x00000010
539 1.3.2.2 mjf #define GPIO_0_SDA_OUT 0x00000004
540 1.3.2.2 mjf #define GPIO_0_SDA_OUT_ENB 0x00000002
541 1.3.2.2 mjf #define GPIO_0_SDA_ENB 0x00000001
542 1.3.2.2 mjf
543 1.3.2.2 mjf /* General purpose register 0. */
544 1.3.2.2 mjf #define JME_GPREG0 0x08
545 1.3.2.2 mjf #define GPREG0_SH_POST_DW7_DIS 0x80000000
546 1.3.2.2 mjf #define GPREG0_SH_POST_DW6_DIS 0x40000000
547 1.3.2.2 mjf #define GPREG0_SH_POST_DW5_DIS 0x20000000
548 1.3.2.2 mjf #define GPREG0_SH_POST_DW4_DIS 0x10000000
549 1.3.2.2 mjf #define GPREG0_SH_POST_DW3_DIS 0x08000000
550 1.3.2.2 mjf #define GPREG0_SH_POST_DW2_DIS 0x04000000
551 1.3.2.2 mjf #define GPREG0_SH_POST_DW1_DIS 0x02000000
552 1.3.2.2 mjf #define GPREG0_SH_POST_DW0_DIS 0x01000000
553 1.3.2.2 mjf #define GPREG0_DMA_RD_REQ_8 0x00000000
554 1.3.2.2 mjf #define GPREG0_DMA_RD_REQ_6 0x00100000
555 1.3.2.2 mjf #define GPREG0_DMA_RD_REQ_5 0x00200000
556 1.3.2.2 mjf #define GPREG0_DMA_RD_REQ_4 0x00300000
557 1.3.2.2 mjf #define GPREG0_POST_DW0_ENB 0x00040000
558 1.3.2.2 mjf #define GPREG0_PCC_CLR_DIS 0x00020000
559 1.3.2.2 mjf #define GPREG0_FORCE_SCL_OUT 0x00010000
560 1.3.2.2 mjf #define GPREG0_DL_RSTB_DIS 0x00008000
561 1.3.2.2 mjf #define GPREG0_STICKY_RESET 0x00004000
562 1.3.2.2 mjf #define GPREG0_DL_RSTB_CFG_DIS 0x00002000
563 1.3.2.2 mjf #define GPREG0_LINK_CHG_POLL 0x00001000
564 1.3.2.2 mjf #define GPREG0_LINK_CHG_DIRECT 0x00000000
565 1.3.2.2 mjf #define GPREG0_MSI_GEN_SEL 0x00000800
566 1.3.2.2 mjf #define GPREG0_SMB_PAD_PU_DIS 0x00000400
567 1.3.2.2 mjf #define GPREG0_PCC_UNIT_16US 0x00000000
568 1.3.2.2 mjf #define GPREG0_PCC_UNIT_256US 0x00000100
569 1.3.2.2 mjf #define GPREG0_PCC_UNIT_US 0x00000200
570 1.3.2.2 mjf #define GPREG0_PCC_UNIT_MS 0x00000300
571 1.3.2.2 mjf #define GPREG0_PCC_UNIT_MASK 0x00000300
572 1.3.2.2 mjf #define GPREG0_INTR_EVENT_ENB 0x00000080
573 1.3.2.2 mjf #define GPREG0_PME_ENB 0x00000020
574 1.3.2.2 mjf #define GPREG0_PHY_ADDR_MASK 0x0000001F
575 1.3.2.2 mjf #define GPREG0_PHY_ADDR_SHIFT 0
576 1.3.2.2 mjf #define GPREG0_PHY_ADDR 1
577 1.3.2.2 mjf
578 1.3.2.2 mjf /* General purpose register 1. */
579 1.3.2.2 mjf #define JME_GPREG1 0x0C
580 1.3.2.2 mjf #define GPREG1_RSS_IPV6_10_100 0x00000040 /* JMC250 A2 */
581 1.3.2.2 mjf #define GPREG1_HDPX_FIX 0x00000020 /* JMC250 A2 */
582 1.3.2.2 mjf #define GPREG1_INTDLY_UNIT_16US 0x00000018 /* JMC250 A1, A2 */
583 1.3.2.2 mjf #define GPREG1_INTDLY_UNIT_1US 0x00000010 /* JMC250 A1, A2 */
584 1.3.2.2 mjf #define GPREG1_INTDLY_UNIT_256NS 0x00000008 /* JMC250 A1, A2 */
585 1.3.2.2 mjf #define GPREG1_INTDLY_UNIT_16NS 0x00000000 /* JMC250 A1, A2 */
586 1.3.2.2 mjf #define GPREG1_INTDLY_MASK 0x00000007
587 1.3.2.2 mjf
588 1.3.2.2 mjf /* MSIX entry number of interrupt source. */
589 1.3.2.2 mjf #define JME_MSINUM_BASE 0x10
590 1.3.2.2 mjf #define JME_MSINUM_END 0x1F
591 1.3.2.2 mjf #define MSINUM_MASK 0x7FFFFFFF
592 1.3.2.2 mjf #define MSINUM_ENTRY_MASK 7
593 1.3.2.2 mjf #define MSINUM_REG_INDEX(x) ((x) / 8)
594 1.3.2.2 mjf #define MSINUM_INTR_SOURCE(x, y) \
595 1.3.2.2 mjf (((x) & MSINUM_ENTRY_MASK) << (((y) & 7) * 4))
596 1.3.2.2 mjf #define MSINUM_NUM_INTR_SOURCE 32
597 1.3.2.2 mjf
598 1.3.2.2 mjf /* Interrupt event status. */
599 1.3.2.2 mjf #define JME_INTR_STATUS 0x20
600 1.3.2.2 mjf #define INTR_SW 0x80000000
601 1.3.2.2 mjf #define INTR_TIMER 0x40000000
602 1.3.2.2 mjf #define INTR_LINKCHG 0x20000000
603 1.3.2.2 mjf #define INTR_PAUSE 0x10000000
604 1.3.2.2 mjf #define INTR_MAGIC_PKT 0x08000000
605 1.3.2.2 mjf #define INTR_WAKEUP_PKT 0x04000000
606 1.3.2.2 mjf #define INTR_RXQ0_COAL_TO 0x02000000
607 1.3.2.2 mjf #define INTR_RXQ1_COAL_TO 0x01000000
608 1.3.2.2 mjf #define INTR_RXQ2_COAL_TO 0x00800000
609 1.3.2.2 mjf #define INTR_RXQ3_COAL_TO 0x00400000
610 1.3.2.2 mjf #define INTR_TXQ_COAL_TO 0x00200000
611 1.3.2.2 mjf #define INTR_RXQ0_COAL 0x00100000
612 1.3.2.2 mjf #define INTR_RXQ1_COAL 0x00080000
613 1.3.2.2 mjf #define INTR_RXQ2_COAL 0x00040000
614 1.3.2.2 mjf #define INTR_RXQ3_COAL 0x00020000
615 1.3.2.2 mjf #define INTR_TXQ_COAL 0x00010000
616 1.3.2.2 mjf #define INTR_RXQ3_DESC_EMPTY 0x00008000
617 1.3.2.2 mjf #define INTR_RXQ2_DESC_EMPTY 0x00004000
618 1.3.2.2 mjf #define INTR_RXQ1_DESC_EMPTY 0x00002000
619 1.3.2.2 mjf #define INTR_RXQ0_DESC_EMPTY 0x00001000
620 1.3.2.2 mjf #define INTR_RXQ3_COMP 0x00000800
621 1.3.2.2 mjf #define INTR_RXQ2_COMP 0x00000400
622 1.3.2.2 mjf #define INTR_RXQ1_COMP 0x00000200
623 1.3.2.2 mjf #define INTR_RXQ0_COMP 0x00000100
624 1.3.2.2 mjf #define INTR_TXQ7_COMP 0x00000080
625 1.3.2.2 mjf #define INTR_TXQ6_COMP 0x00000040
626 1.3.2.2 mjf #define INTR_TXQ5_COMP 0x00000020
627 1.3.2.2 mjf #define INTR_TXQ4_COMP 0x00000010
628 1.3.2.2 mjf #define INTR_TXQ3_COMP 0x00000008
629 1.3.2.2 mjf #define INTR_TXQ2_COMP 0x00000004
630 1.3.2.2 mjf #define INTR_TXQ1_COMP 0x00000002
631 1.3.2.2 mjf #define INTR_TXQ0_COMP 0x00000001
632 1.3.2.2 mjf
633 1.3.2.2 mjf #define INTR_RXQ_COAL_TO \
634 1.3.2.2 mjf (INTR_RXQ0_COAL_TO | INTR_RXQ1_COAL_TO | \
635 1.3.2.2 mjf INTR_RXQ2_COAL_TO | INTR_RXQ3_COAL_TO)
636 1.3.2.2 mjf
637 1.3.2.2 mjf #define INTR_RXQ_COAL \
638 1.3.2.2 mjf (INTR_RXQ0_COAL | INTR_RXQ1_COAL | INTR_RXQ2_COAL | \
639 1.3.2.2 mjf INTR_RXQ3_COAL)
640 1.3.2.2 mjf
641 1.3.2.2 mjf #define INTR_RXQ_COMP \
642 1.3.2.2 mjf (INTR_RXQ0_COMP | INTR_RXQ1_COMP | INTR_RXQ2_COMP | \
643 1.3.2.2 mjf INTR_RXQ3_COMP)
644 1.3.2.2 mjf
645 1.3.2.2 mjf #define INTR_RXQ_DESC_EMPTY \
646 1.3.2.2 mjf (INTR_RXQ0_DESC_EMPTY | INTR_RXQ1_DESC_EMPTY | \
647 1.3.2.2 mjf INTR_RXQ2_DESC_EMPTY | INTR_RXQ3_DESC_EMPTY)
648 1.3.2.2 mjf
649 1.3.2.2 mjf #define INTR_RXQ_COMP \
650 1.3.2.2 mjf (INTR_RXQ0_COMP | INTR_RXQ1_COMP | INTR_RXQ2_COMP | \
651 1.3.2.2 mjf INTR_RXQ3_COMP)
652 1.3.2.2 mjf
653 1.3.2.2 mjf #define INTR_TXQ_COMP \
654 1.3.2.2 mjf (INTR_TXQ0_COMP | INTR_TXQ1_COMP | INTR_TXQ2_COMP | \
655 1.3.2.2 mjf INTR_TXQ3_COMP | INTR_TXQ4_COMP | INTR_TXQ5_COMP | \
656 1.3.2.2 mjf INTR_TXQ6_COMP | INTR_TXQ7_COMP)
657 1.3.2.2 mjf
658 1.3.2.2 mjf #define JME_INTRS_ENABLE \
659 1.3.2.2 mjf (INTR_RXQ_COAL_TO | INTR_TXQ_COAL_TO | INTR_RXQ_COAL | \
660 1.3.2.2 mjf INTR_TXQ_COAL | INTR_RXQ_DESC_EMPTY)
661 1.3.2.2 mjf
662 1.3.2.2 mjf #define JME_INTRS_CHECK (JME_INTRS_ENABLE | INTR_TXQ_COMP | INTR_RXQ_COMP)
663 1.3.2.2 mjf
664 1.3.2.2 mjf
665 1.3.2.2 mjf #define N_INTR_SW 31
666 1.3.2.2 mjf #define N_INTR_TIMER 30
667 1.3.2.2 mjf #define N_INTR_LINKCHG 29
668 1.3.2.2 mjf #define N_INTR_PAUSE 28
669 1.3.2.2 mjf #define N_INTR_MAGIC_PKT 27
670 1.3.2.2 mjf #define N_INTR_WAKEUP_PKT 26
671 1.3.2.2 mjf #define N_INTR_RXQ0_COAL_TO 25
672 1.3.2.2 mjf #define N_INTR_RXQ1_COAL_TO 24
673 1.3.2.2 mjf #define N_INTR_RXQ2_COAL_TO 23
674 1.3.2.2 mjf #define N_INTR_RXQ3_COAL_TO 22
675 1.3.2.2 mjf #define N_INTR_TXQ_COAL_TO 21
676 1.3.2.2 mjf #define N_INTR_RXQ0_COAL 20
677 1.3.2.2 mjf #define N_INTR_RXQ1_COAL 19
678 1.3.2.2 mjf #define N_INTR_RXQ2_COAL 18
679 1.3.2.2 mjf #define N_INTR_RXQ3_COAL 17
680 1.3.2.2 mjf #define N_INTR_TXQ_COAL 16
681 1.3.2.2 mjf #define N_INTR_RXQ3_DESC_EMPTY 15
682 1.3.2.2 mjf #define N_INTR_RXQ2_DESC_EMPTY 14
683 1.3.2.2 mjf #define N_INTR_RXQ1_DESC_EMPTY 13
684 1.3.2.2 mjf #define N_INTR_RXQ0_DESC_EMPTY 12
685 1.3.2.2 mjf #define N_INTR_RXQ3_COMP 11
686 1.3.2.2 mjf #define N_INTR_RXQ2_COMP 10
687 1.3.2.2 mjf #define N_INTR_RXQ1_COMP 9
688 1.3.2.2 mjf #define N_INTR_RXQ0_COMP 8
689 1.3.2.2 mjf #define N_INTR_TXQ7_COMP 7
690 1.3.2.2 mjf #define N_INTR_TXQ6_COMP 6
691 1.3.2.2 mjf #define N_INTR_TXQ5_COMP 5
692 1.3.2.2 mjf #define N_INTR_TXQ4_COMP 4
693 1.3.2.2 mjf #define N_INTR_TXQ3_COMP 3
694 1.3.2.2 mjf #define N_INTR_TXQ2_COMP 2
695 1.3.2.2 mjf #define N_INTR_TXQ1_COMP 1
696 1.3.2.2 mjf #define N_INTR_TXQ0_COMP 0
697 1.3.2.2 mjf
698 1.3.2.2 mjf /* Interrupt request status. */
699 1.3.2.2 mjf #define JME_INTR_REQ_STATUS 0x24
700 1.3.2.2 mjf
701 1.3.2.2 mjf /* Interrupt enable - setting port. */
702 1.3.2.2 mjf #define JME_INTR_MASK_SET 0x28
703 1.3.2.2 mjf
704 1.3.2.2 mjf /* Interrupt enable - clearing port. */
705 1.3.2.2 mjf #define JME_INTR_MASK_CLR 0x2C
706 1.3.2.2 mjf
707 1.3.2.2 mjf /* Packet completion coalescing control of Rx queue 0, 1, 2 and 3. */
708 1.3.2.2 mjf #define JME_PCCRX0 0x30
709 1.3.2.2 mjf #define JME_PCCRX1 0x34
710 1.3.2.2 mjf #define JME_PCCRX2 0x38
711 1.3.2.2 mjf #define JME_PCCRX3 0x3C
712 1.3.2.2 mjf #define PCCRX_COAL_TO_MASK 0xFFFF0000
713 1.3.2.2 mjf #define PCCRX_COAL_TO_SHIFT 16
714 1.3.2.2 mjf #define PCCRX_COAL_PKT_MASK 0x0000FF00
715 1.3.2.2 mjf #define PCCRX_COAL_PKT_SHIFT 8
716 1.3.2.2 mjf
717 1.3.2.2 mjf #define PCCRX_COAL_TO_MIN 1
718 1.3.2.2 mjf #define PCCRX_COAL_TO_DEFAULT 100
719 1.3.2.2 mjf #define PCCRX_COAL_TO_MAX 65535
720 1.3.2.2 mjf
721 1.3.2.2 mjf #define PCCRX_COAL_PKT_MIN 1
722 1.3.2.2 mjf #define PCCRX_COAL_PKT_DEFAULT 128
723 1.3.2.2 mjf #define PCCRX_COAL_PKT_MAX 255
724 1.3.2.2 mjf
725 1.3.2.2 mjf /* Packet completion coalescing control of Tx queue. */
726 1.3.2.2 mjf #define JME_PCCTX 0x40
727 1.3.2.2 mjf #define PCCTX_COAL_TO_MASK 0xFFFF0000
728 1.3.2.2 mjf #define PCCTX_COAL_TO_SHIFT 16
729 1.3.2.2 mjf #define PCCTX_COAL_PKT_MASK 0x0000FF00
730 1.3.2.2 mjf #define PCCTX_COAL_PKT_SHIFT 8
731 1.3.2.2 mjf #define PCCTX_COAL_TXQ7 0x00000080
732 1.3.2.2 mjf #define PCCTX_COAL_TXQ6 0x00000040
733 1.3.2.2 mjf #define PCCTX_COAL_TXQ5 0x00000020
734 1.3.2.2 mjf #define PCCTX_COAL_TXQ4 0x00000010
735 1.3.2.2 mjf #define PCCTX_COAL_TXQ3 0x00000008
736 1.3.2.2 mjf #define PCCTX_COAL_TXQ2 0x00000004
737 1.3.2.2 mjf #define PCCTX_COAL_TXQ1 0x00000002
738 1.3.2.2 mjf #define PCCTX_COAL_TXQ0 0x00000001
739 1.3.2.2 mjf
740 1.3.2.2 mjf #define PCCTX_COAL_TO_MIN 1
741 1.3.2.2 mjf #define PCCTX_COAL_TO_DEFAULT 100
742 1.3.2.2 mjf #define PCCTX_COAL_TO_MAX 65535
743 1.3.2.2 mjf
744 1.3.2.2 mjf #define PCCTX_COAL_PKT_MIN 1
745 1.3.2.2 mjf #define PCCTX_COAL_PKT_DEFAULT 128
746 1.3.2.2 mjf #define PCCTX_COAL_PKT_MAX 255
747 1.3.2.2 mjf
748 1.3.2.2 mjf /* Chip mode and FPGA version. */
749 1.3.2.2 mjf #define JME_CHIPMODE 0x44
750 1.3.2.2 mjf #define CHIPMODE_FPGA_REV_MASK 0xFFFF0000
751 1.3.2.2 mjf #define CHIPMODE_FPGA_REV_SHIFT 16
752 1.3.2.2 mjf #define CHIPMODE_NOT_FPGA 0
753 1.3.2.2 mjf #define CHIPMODE_REV_MASK 0x0000FF00
754 1.3.2.2 mjf #define CHIPMODE_REV_SHIFT 8
755 1.3.2.2 mjf #define CHIPMODE_MODE_48P 0x0000000C
756 1.3.2.2 mjf #define CHIPMODE_MODE_64P 0x00000004
757 1.3.2.2 mjf #define CHIPMODE_MODE_128P_MAC 0x00000003
758 1.3.2.2 mjf #define CHIPMODE_MODE_128P_DBG 0x00000002
759 1.3.2.2 mjf #define CHIPMODE_MODE_128P_PHY 0x00000000
760 1.3.2.2 mjf
761 1.3.2.2 mjf /* Shadow status base address high/low. */
762 1.3.2.2 mjf #define JME_SHBASE_ADDR_HI 0x48
763 1.3.2.2 mjf #define JME_SHBASE_ADDR_LO 0x4C
764 1.3.2.2 mjf #define SHBASE_ADDR_LO_MASK 0xFFFFFFE0
765 1.3.2.2 mjf #define SHBASE_POST_FORCE 0x00000002
766 1.3.2.2 mjf #define SHBASE_POST_ENB 0x00000001
767 1.3.2.2 mjf
768 1.3.2.2 mjf /* Timer 1 and 2. */
769 1.3.2.2 mjf #define JME_TIMER1 0x70
770 1.3.2.2 mjf #define JME_TIMER2 0x74
771 1.3.2.2 mjf #define TIMER_ENB 0x01000000
772 1.3.2.2 mjf #define TIMER_CNT_MASK 0x00FFFFFF
773 1.3.2.2 mjf #define TIMER_CNT_SHIFT 0
774 1.3.2.2 mjf #define TIMER_UNIT 1024 /* 1024us */
775 1.3.2.2 mjf
776 1.3.2.2 mjf /* Aggresive power mode control. */
777 1.3.2.2 mjf #define JME_APMC 0x7C
778 1.3.2.2 mjf #define APMC_PCIE_SDOWN_STAT 0x80000000
779 1.3.2.2 mjf #define APMC_PCIE_SDOWN_ENB 0x40000000
780 1.3.2.2 mjf #define APMC_PSEUDO_HOT_PLUG 0x20000000
781 1.3.2.2 mjf #define APMC_EXT_PLUGIN_ENB 0x04000000
782 1.3.2.2 mjf #define APMC_EXT_PLUGIN_CTL_MSK 0x03000000
783 1.3.2.2 mjf #define APMC_DIS_SRAM 0x00000004
784 1.3.2.2 mjf #define APMC_DIS_CLKPM 0x00000002
785 1.3.2.2 mjf #define APMC_DIS_CLKTX 0x00000001
786 1.3.2.2 mjf
787 1.3.2.2 mjf /* Packet completion coalesing status of Rx queue 0, 1, 2 and 3. */
788 1.3.2.2 mjf #define JME_PCCSRX_BASE 0x80
789 1.3.2.2 mjf #define JME_PCCSRX_END 0x8F
790 1.3.2.2 mjf #define PCCSRX_REG(x) (JME_PCCSRX_BASE + ((x) * 4))
791 1.3.2.2 mjf #define PCCSRX_TO_MASK 0xFFFF0000
792 1.3.2.2 mjf #define PCCSRX_TO_SHIFT 16
793 1.3.2.2 mjf #define PCCSRX_PKT_CNT_MASK 0x0000FF00
794 1.3.2.2 mjf #define PCCSRX_PKT_CNT_SHIFT 8
795 1.3.2.2 mjf
796 1.3.2.2 mjf /* Packet completion coalesing status of Tx queue. */
797 1.3.2.2 mjf #define JME_PCCSTX 0x90
798 1.3.2.2 mjf #define PCCSTX_TO_MASK 0xFFFF0000
799 1.3.2.2 mjf #define PCCSTX_TO_SHIFT 16
800 1.3.2.2 mjf #define PCCSTX_PKT_CNT_MASK 0x0000FF00
801 1.3.2.2 mjf #define PCCSTX_PKT_CNT_SHIFT 8
802 1.3.2.2 mjf
803 1.3.2.2 mjf /* Tx queues empty indicator. */
804 1.3.2.2 mjf #define JME_TXQEMPTY 0x94
805 1.3.2.2 mjf #define TXQEMPTY_TXQ7 0x00000080
806 1.3.2.2 mjf #define TXQEMPTY_TXQ6 0x00000040
807 1.3.2.2 mjf #define TXQEMPTY_TXQ5 0x00000020
808 1.3.2.2 mjf #define TXQEMPTY_TXQ4 0x00000010
809 1.3.2.2 mjf #define TXQEMPTY_TXQ3 0x00000008
810 1.3.2.2 mjf #define TXQEMPTY_TXQ2 0x00000004
811 1.3.2.2 mjf #define TXQEMPTY_TXQ1 0x00000002
812 1.3.2.2 mjf #define TXQEMPTY_TXQ0 0x00000001
813 1.3.2.2 mjf #define TXQEMPTY_N_TXQ(x, y) ((x) & (0x01 << (y)))
814 1.3.2.2 mjf
815 1.3.2.2 mjf /* RSS control registers. */
816 1.3.2.2 mjf #define JME_RSS_BASE 0x0C00
817 1.3.2.2 mjf
818 1.3.2.2 mjf #define JME_RSSC 0x0C00
819 1.3.2.2 mjf #define RSSC_HASH_LEN_MASK 0x0000E000
820 1.3.2.2 mjf #define RSSC_HASH_64_ENTRY 0x0000A000
821 1.3.2.2 mjf #define RSSC_HASH_128_ENTRY 0x0000E000
822 1.3.2.2 mjf #define RSSC_HASH_NONE 0x00001000
823 1.3.2.2 mjf #define RSSC_HASH_IPV6 0x00000800
824 1.3.2.2 mjf #define RSSC_HASH_IPV4 0x00000400
825 1.3.2.2 mjf #define RSSC_HASH_IPV6_TCP 0x00000200
826 1.3.2.2 mjf #define RSSC_HASH_IPV4_TCP 0x00000100
827 1.3.2.2 mjf #define RSSC_NCPU_MASK 0x000000F8
828 1.3.2.2 mjf #define RSSC_NCPU_SHIFT 3
829 1.3.2.2 mjf #define RSSC_DIS_RSS 0x00000000
830 1.3.2.2 mjf #define RSSC_2RXQ_ENB 0x00000001
831 1.3.2.2 mjf #define RSSS_4RXQ_ENB 0x00000002
832 1.3.2.2 mjf
833 1.3.2.2 mjf /* CPU vector. */
834 1.3.2.2 mjf #define JME_RSSCPU 0x0C04
835 1.3.2.2 mjf #define RSSCPU_N_SEL(x) ((1 << (x))
836 1.3.2.2 mjf
837 1.3.2.2 mjf /* RSS Hash value. */
838 1.3.2.2 mjf #define JME_RSSHASH 0x0C10
839 1.3.2.2 mjf
840 1.3.2.2 mjf #define JME_RSSHASH_STAT 0x0C14
841 1.3.2.2 mjf
842 1.3.2.2 mjf #define JME_RSS_RDATA0 0x0C18
843 1.3.2.2 mjf
844 1.3.2.2 mjf #define JME_RSS_RDATA1 0x0C1C
845 1.3.2.2 mjf
846 1.3.2.2 mjf /* RSS secret key. */
847 1.3.2.2 mjf #define JME_RSSKEY_BASE 0x0C40
848 1.3.2.2 mjf #define JME_RSSKEY_LAST 0x0C64
849 1.3.2.2 mjf #define JME_RSSKEY_END 0x0C67
850 1.3.2.2 mjf #define HASHKEY_NBYTES 40
851 1.3.2.2 mjf #define RSSKEY_REG(x) (JME_RSSKEY_LAST - (4 * ((x) / 4)))
852 1.3.2.2 mjf #define RSSKEY_VALUE(x, y) ((x) << (24 - 8 * ((y) % 4)))
853 1.3.2.2 mjf
854 1.3.2.2 mjf /* RSS indirection table entries. */
855 1.3.2.2 mjf #define JME_RSSTBL_BASE 0x0C80
856 1.3.2.2 mjf #define JME_RSSTBL_END 0x0CFF
857 1.3.2.2 mjf #define RSSTBL_NENTRY 128
858 1.3.2.2 mjf #define RSSTBL_REG(x) (JME_RSSTBL_BASE + ((x) / 4))
859 1.3.2.2 mjf #define RSSTBL_VALUE(x, y) ((x) << (8 * ((y) % 4)))
860 1.3.2.2 mjf
861 1.3.2.2 mjf /* MSI-X table. */
862 1.3.2.2 mjf #define JME_MSIX_BASE_ADDR 0x2000
863 1.3.2.2 mjf
864 1.3.2.2 mjf #define JME_MSIX_BASE 0x2000
865 1.3.2.2 mjf #define JME_MSIX_END 0x207F
866 1.3.2.2 mjf #define JME_MSIX_NENTRY 8
867 1.3.2.2 mjf #define MSIX_REG(x) (JME_MSIX_BASE + ((x) * 0x10))
868 1.3.2.2 mjf #define MSIX_ADDR_HI_OFF 0x00
869 1.3.2.2 mjf #define MSIX_ADDR_LO_OFF 0x04
870 1.3.2.2 mjf #define MSIX_ADDR_LO_MASK 0xFFFFFFFC
871 1.3.2.2 mjf #define MSIX_DATA_OFF 0x08
872 1.3.2.2 mjf #define MSIX_VECTOR_OFF 0x0C
873 1.3.2.2 mjf #define MSIX_VECTOR_RSVD 0x80000000
874 1.3.2.2 mjf #define MSIX_VECTOR_DIS 0x00000001
875 1.3.2.2 mjf
876 1.3.2.2 mjf /* MSI-X PBA. */
877 1.3.2.2 mjf #define JME_MSIX_PBA_BASE_ADDR 0x3000
878 1.3.2.2 mjf
879 1.3.2.2 mjf #define JME_MSIX_PBA 0x3000
880 1.3.2.2 mjf #define MSIX_PBA_RSVD_MASK 0xFFFFFF00
881 1.3.2.2 mjf #define MSIX_PBA_RSVD_SHIFT 8
882 1.3.2.2 mjf #define MSIX_PBA_PEND_MASK 0x000000FF
883 1.3.2.2 mjf #define MSIX_PBA_PEND_SHIFT 0
884 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY7 0x00000080
885 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY6 0x00000040
886 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY5 0x00000020
887 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY4 0x00000010
888 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY3 0x00000008
889 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY2 0x00000004
890 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY1 0x00000002
891 1.3.2.2 mjf #define MSIX_PBA_PEND_ENTRY0 0x00000001
892 1.3.2.2 mjf
893 1.3.2.2 mjf #define JME_PHY_OUI 0x001B8C
894 1.3.2.2 mjf #define JME_PHY_MODEL 0x21
895 1.3.2.2 mjf #define JME_PHY_REV 0x01
896 1.3.2.2 mjf #define JME_PHY_ADDR 1
897 1.3.2.2 mjf
898 1.3.2.2 mjf /* JMC250 shadow status block. */
899 1.3.2.2 mjf struct jme_ssb {
900 1.3.2.2 mjf uint32_t dw0;
901 1.3.2.2 mjf uint32_t dw1;
902 1.3.2.2 mjf uint32_t dw2;
903 1.3.2.2 mjf uint32_t dw3;
904 1.3.2.2 mjf uint32_t dw4;
905 1.3.2.2 mjf uint32_t dw5;
906 1.3.2.2 mjf uint32_t dw6;
907 1.3.2.2 mjf uint32_t dw7;
908 1.3.2.2 mjf };
909 1.3.2.2 mjf
910 1.3.2.2 mjf /* JMC250 descriptor structures. */
911 1.3.2.2 mjf struct jme_desc {
912 1.3.2.2 mjf uint32_t flags;
913 1.3.2.2 mjf uint32_t buflen;
914 1.3.2.2 mjf uint32_t addr_hi;
915 1.3.2.2 mjf uint32_t addr_lo;
916 1.3.2.2 mjf };
917 1.3.2.2 mjf
918 1.3.2.2 mjf #define JME_TD_OWN 0x80000000
919 1.3.2.2 mjf #define JME_TD_INTR 0x40000000
920 1.3.2.2 mjf #define JME_TD_64BIT 0x20000000
921 1.3.2.2 mjf #define JME_TD_TCPCSUM 0x10000000
922 1.3.2.2 mjf #define JME_TD_UDPCSUM 0x08000000
923 1.3.2.2 mjf #define JME_TD_IPCSUM 0x04000000
924 1.3.2.2 mjf #define JME_TD_TSO 0x02000000
925 1.3.2.2 mjf #define JME_TD_VLAN_TAG 0x01000000
926 1.3.2.2 mjf #define JME_TD_VLAN_MASK 0x0000FFFF
927 1.3.2.2 mjf
928 1.3.2.2 mjf #define JME_TD_MSS_MASK 0xFFFC0000
929 1.3.2.2 mjf #define JME_TD_MSS_SHIFT 18
930 1.3.2.2 mjf #define JME_TD_BUF_LEN_MASK 0x0000FFFF
931 1.3.2.2 mjf #define JME_TD_BUF_LEN_SHIFT 0
932 1.3.2.2 mjf
933 1.3.2.2 mjf #define JME_TD_FRAME_LEN_MASK 0x0000FFFF
934 1.3.2.2 mjf #define JME_TD_FRAME_LEN_SHIFT 0
935 1.3.2.2 mjf
936 1.3.2.2 mjf /*
937 1.3.2.2 mjf * Only the first Tx descriptor of a packet is updated
938 1.3.2.2 mjf * after packet transmission.
939 1.3.2.2 mjf */
940 1.3.2.2 mjf #define JME_TD_TMOUT 0x20000000
941 1.3.2.2 mjf #define JME_TD_RETRY_EXP 0x10000000
942 1.3.2.2 mjf #define JME_TD_COLLISION 0x08000000
943 1.3.2.2 mjf #define JME_TD_UNDERRUN 0x04000000
944 1.3.2.2 mjf #define JME_TD_EHDR_SIZE_MASK 0x000000FF
945 1.3.2.2 mjf #define JME_TD_EHDR_SIZE_SHIFT 0
946 1.3.2.2 mjf
947 1.3.2.2 mjf #define JME_TD_SEG_CNT_MASK 0xFFFF0000
948 1.3.2.2 mjf #define JME_TD_SEG_CNT_SHIFT 16
949 1.3.2.2 mjf #define JME_TD_RETRY_CNT_MASK 0x0000FFFF
950 1.3.2.2 mjf #define JME_TD_RETRY_CNT_SHIFT 0
951 1.3.2.2 mjf
952 1.3.2.2 mjf #define JME_RD_OWN 0x80000000
953 1.3.2.2 mjf #define JME_RD_INTR 0x40000000
954 1.3.2.2 mjf #define JME_RD_64BIT 0x20000000
955 1.3.2.2 mjf
956 1.3.2.2 mjf #define JME_RD_BUF_LEN_MASK 0x0000FFFF
957 1.3.2.2 mjf #define JME_RD_BUF_LEN_SHIFT 0
958 1.3.2.2 mjf
959 1.3.2.2 mjf /*
960 1.3.2.2 mjf * Only the first Rx descriptor of a packet is updated
961 1.3.2.2 mjf * after packet reception.
962 1.3.2.2 mjf */
963 1.3.2.2 mjf #define JME_RD_MORE_FRAG 0x20000000
964 1.3.2.2 mjf #define JME_RD_TCP 0x10000000
965 1.3.2.2 mjf #define JME_RD_UDP 0x08000000
966 1.3.2.2 mjf #define JME_RD_IPCSUM 0x04000000
967 1.3.2.2 mjf #define JME_RD_TCPCSUM 0x02000000
968 1.3.2.2 mjf #define JME_RD_UDPCSUM 0x01000000
969 1.3.2.2 mjf #define JME_RD_VLAN_TAG 0x00800000
970 1.3.2.2 mjf #define JME_RD_IPV4 0x00400000
971 1.3.2.2 mjf #define JME_RD_IPV6 0x00200000
972 1.3.2.2 mjf #define JME_RD_PAUSE 0x00100000
973 1.3.2.2 mjf #define JME_RD_MAGIC 0x00080000
974 1.3.2.2 mjf #define JME_RD_WAKEUP 0x00040000
975 1.3.2.2 mjf #define JME_RD_BCAST 0x00030000
976 1.3.2.2 mjf #define JME_RD_MCAST 0x00020000
977 1.3.2.2 mjf #define JME_RD_UCAST 0x00010000
978 1.3.2.2 mjf #define JME_RD_VLAN_MASK 0x0000FFFF
979 1.3.2.2 mjf #define JME_RD_VLAN_SHIFT 0
980 1.3.2.2 mjf #define JME_RD_TCPV4 (JME_RD_IPV4|JME_RD_TCP)
981 1.3.2.2 mjf #define JME_RD_UDPV4 (JME_RD_IPV4|JME_RD_UDP)
982 1.3.2.2 mjf #define JME_RD_TCPV6 (JME_RD_IPV6|JME_RD_TCP)
983 1.3.2.2 mjf #define JME_RD_UDPV6 (JME_RD_IPV6|JME_RD_UDP)
984 1.3.2.2 mjf
985 1.3.2.2 mjf #define JME_RD_VALID 0x80000000
986 1.3.2.2 mjf #define JME_RD_CNT_MASK 0x7F000000
987 1.3.2.2 mjf #define JME_RD_CNT_SHIFT 24
988 1.3.2.2 mjf #define JME_RD_GIANT 0x00800000
989 1.3.2.2 mjf #define JME_RD_GMII_ERR 0x00400000
990 1.3.2.2 mjf #define JME_RD_NBL_RCVD 0x00200000
991 1.3.2.2 mjf #define JME_RD_COLL 0x00100000
992 1.3.2.2 mjf #define JME_RD_ABORT 0x00080000
993 1.3.2.2 mjf #define JME_RD_RUNT 0x00040000
994 1.3.2.2 mjf #define JME_RD_FIFO_OVRN 0x00020000
995 1.3.2.2 mjf #define JME_RD_CRC_ERR 0x00010000
996 1.3.2.2 mjf #define JME_RD_FRAME_LEN_MASK 0x0000FFFF
997 1.3.2.2 mjf
998 1.3.2.2 mjf #define JME_RX_ERR_STAT \
999 1.3.2.2 mjf (JME_RD_GIANT | JME_RD_GMII_ERR | JME_RD_NBL_RCVD | \
1000 1.3.2.2 mjf JME_RD_COLL | JME_RD_ABORT | JME_RD_RUNT | \
1001 1.3.2.2 mjf JME_RD_FIFO_OVRN | JME_RD_CRC_ERR)
1002 1.3.2.2 mjf
1003 1.3.2.2 mjf #define JME_RD_ERR_MASK 0x00FF0000
1004 1.3.2.2 mjf #define JME_RD_ERR_SHIFT 16
1005 1.3.2.2 mjf #define JME_RX_ERR(x) (((x) & JME_RD_ERR_MASK) >> JME_RD_ERR_SHIFT)
1006 1.3.2.2 mjf #define JME_RX_ERR_BITS "\20" \
1007 1.3.2.2 mjf "\1CRCERR\2FIFOOVRN\3RUNT\4ABORT" \
1008 1.3.2.2 mjf "\5COLL\6NBLRCVD\7GMIIERR\10"
1009 1.3.2.2 mjf
1010 1.3.2.2 mjf #define JME_RX_NSEGS(x) (((x) & JME_RD_CNT_MASK) >> JME_RD_CNT_SHIFT)
1011 1.3.2.2 mjf #define JME_RX_BYTES(x) ((x) & JME_RD_FRAME_LEN_MASK)
1012 1.3.2.2 mjf #define JME_RX_PAD_BYTES 10
1013 1.3.2.2 mjf
1014 1.3.2.2 mjf #define JME_RD_RSS_HASH_VALUE 0xFFFFFFFF
1015 1.3.2.2 mjf
1016 1.3.2.2 mjf #define JME_RD_RSS_HASH_MASK 0x00003F00
1017 1.3.2.2 mjf #define JME_RD_RSS_HASH_SHIFT 8
1018 1.3.2.2 mjf #define JME_RD_RSS_HASH_NONE 0x00000000
1019 1.3.2.2 mjf #define JME_RD_RSS_HASH_IPV4 0x00000100
1020 1.3.2.2 mjf #define JME_RD_RSS_HASH_IPV4TCP 0x00000200
1021 1.3.2.2 mjf #define JME_RD_RSS_HASH_IPV6 0x00000400
1022 1.3.2.2 mjf #define JME_RD_RSS_HASH_IPV6TCP 0x00001000
1023 1.3.2.2 mjf #define JME_RD_HASH_FN_NONE 0x00000000
1024 1.3.2.2 mjf #define JME_RD_HASH_FN_TOEPLITZ 0x00000001
1025 1.3.2.2 mjf
1026 1.3.2.2 mjf #define JME_MAX_TX_LEN 65535
1027 1.3.2.2 mjf #define JME_MAX_RX_LEN 65535
1028 1.3.2.2 mjf
1029 1.3.2.2 mjf #define JME_ADDR_LO(x) ((uint64_t) (x) & 0xFFFFFFFF)
1030 1.3.2.2 mjf #define JME_ADDR_HI(x) ((uint64_t) (x) >> 32)
1031 1.3.2.2 mjf
1032 1.3.2.2 mjf /*
1033 1.3.2.2 mjf * JMC250 can't handle Tx checksum offload/TSO if frame length
1034 1.3.2.2 mjf * is larger than its FIFO size(2K). It's also good idea to not
1035 1.3.2.2 mjf * use jumbo frame if hardware is running at half-duplex media.
1036 1.3.2.2 mjf * Because the jumbo frame may not fit into the Tx FIFO,
1037 1.3.2.2 mjf * collisions make hardware fetch frame from host memory with
1038 1.3.2.2 mjf * DMA again which in turn slows down Tx performance
1039 1.3.2.2 mjf * significantly.
1040 1.3.2.2 mjf */
1041 1.3.2.2 mjf #define JME_TX_FIFO_SIZE 2000
1042 1.3.2.2 mjf /*
1043 1.3.2.2 mjf * JMC250 has just 4K Rx FIFO. To support jumbo frame that is
1044 1.3.2.2 mjf * larger than 4K bytes in length, Rx FIFO threshold should be
1045 1.3.2.2 mjf * adjusted to minimize Rx FIFO overrun.
1046 1.3.2.2 mjf */
1047 1.3.2.2 mjf #define JME_RX_FIFO_SIZE 4000
1048 1.3.2.2 mjf
1049 1.3.2.2 mjf #endif
1050