Home | History | Annotate | Line # | Download | only in pci
if_kse.c revision 1.34
      1  1.34  jdolecek /*	$NetBSD: if_kse.c,v 1.34 2018/12/09 11:14:02 jdolecek Exp $	*/
      2   1.1  nisimura 
      3  1.15  nisimura /*-
      4  1.15  nisimura  * Copyright (c) 2006 The NetBSD Foundation, Inc.
      5  1.15  nisimura  * All rights reserved.
      6  1.15  nisimura  *
      7  1.15  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      8  1.15  nisimura  * by Tohru Nishimura.
      9   1.1  nisimura  *
     10   1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     11   1.1  nisimura  * modification, are permitted provided that the following conditions
     12   1.1  nisimura  * are met:
     13   1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     14   1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     15   1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     18   1.1  nisimura  *
     19  1.15  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.15  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.15  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.15  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.15  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.15  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.15  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.15  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.15  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.15  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.15  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  nisimura  */
     31   1.1  nisimura 
     32   1.1  nisimura #include <sys/cdefs.h>
     33  1.34  jdolecek __KERNEL_RCSID(0, "$NetBSD: if_kse.c,v 1.34 2018/12/09 11:14:02 jdolecek Exp $");
     34   1.1  nisimura 
     35   1.1  nisimura 
     36   1.1  nisimura #include <sys/param.h>
     37   1.1  nisimura #include <sys/systm.h>
     38   1.1  nisimura #include <sys/callout.h>
     39   1.1  nisimura #include <sys/mbuf.h>
     40   1.1  nisimura #include <sys/malloc.h>
     41   1.1  nisimura #include <sys/kernel.h>
     42   1.1  nisimura #include <sys/ioctl.h>
     43   1.1  nisimura #include <sys/errno.h>
     44   1.1  nisimura #include <sys/device.h>
     45   1.1  nisimura #include <sys/queue.h>
     46   1.1  nisimura 
     47   1.1  nisimura #include <machine/endian.h>
     48  1.10        ad #include <sys/bus.h>
     49  1.10        ad #include <sys/intr.h>
     50   1.1  nisimura 
     51   1.1  nisimura #include <net/if.h>
     52   1.1  nisimura #include <net/if_media.h>
     53   1.1  nisimura #include <net/if_dl.h>
     54   1.1  nisimura #include <net/if_ether.h>
     55   1.1  nisimura 
     56   1.1  nisimura #include <net/bpf.h>
     57   1.1  nisimura 
     58   1.1  nisimura #include <dev/pci/pcivar.h>
     59   1.1  nisimura #include <dev/pci/pcireg.h>
     60   1.1  nisimura #include <dev/pci/pcidevs.h>
     61   1.1  nisimura 
     62   1.1  nisimura #define CSR_READ_4(sc, off) \
     63   1.1  nisimura 	    bus_space_read_4(sc->sc_st, sc->sc_sh, off)
     64   1.1  nisimura #define CSR_WRITE_4(sc, off, val) \
     65   1.1  nisimura 	    bus_space_write_4(sc->sc_st, sc->sc_sh, off, val)
     66   1.1  nisimura #define CSR_READ_2(sc, off) \
     67   1.1  nisimura 	    bus_space_read_2(sc->sc_st, sc->sc_sh, off)
     68   1.1  nisimura #define CSR_WRITE_2(sc, off, val) \
     69   1.1  nisimura 	    bus_space_write_2(sc->sc_st, sc->sc_sh, off, val)
     70   1.1  nisimura 
     71   1.1  nisimura #define MDTXC	0x000	/* DMA transmit control */
     72   1.1  nisimura #define MDRXC	0x004	/* DMA receive control */
     73   1.1  nisimura #define MDTSC	0x008	/* DMA transmit start */
     74   1.1  nisimura #define MDRSC	0x00c	/* DMA receive start */
     75   1.1  nisimura #define TDLB	0x010	/* transmit descriptor list base */
     76   1.1  nisimura #define RDLB	0x014	/* receive descriptor list base */
     77   1.7  nisimura #define MTR0	0x020	/* multicast table 31:0 */
     78   1.7  nisimura #define MTR1	0x024	/* multicast table 63:32 */
     79   1.1  nisimura #define INTEN	0x028	/* interrupt enable */
     80   1.1  nisimura #define INTST	0x02c	/* interrupt status */
     81   1.1  nisimura #define MARL	0x200	/* MAC address low */
     82   1.1  nisimura #define MARM	0x202	/* MAC address middle */
     83   1.1  nisimura #define MARH	0x204	/* MAC address high */
     84   1.1  nisimura #define GRR	0x216	/* global reset */
     85   1.1  nisimura #define CIDR	0x400	/* chip ID and enable */
     86   1.1  nisimura #define CGCR	0x40a	/* chip global control */
     87   1.8  nisimura #define IACR	0x4a0	/* indirect access control */
     88   1.8  nisimura #define IADR1	0x4a2	/* indirect access data 66:63 */
     89   1.8  nisimura #define IADR2	0x4a4	/* indirect access data 47:32 */
     90   1.8  nisimura #define IADR3	0x4a6	/* indirect access data 63:48 */
     91   1.8  nisimura #define IADR4	0x4a8	/* indirect access data 15:0 */
     92   1.8  nisimura #define IADR5	0x4aa	/* indirect access data 31:16 */
     93   1.1  nisimura #define P1CR4	0x512	/* port 1 control 4 */
     94   1.1  nisimura #define P1SR	0x514	/* port 1 status */
     95   1.8  nisimura #define P2CR4	0x532	/* port 2 control 4 */
     96   1.8  nisimura #define P2SR	0x534	/* port 2 status */
     97   1.1  nisimura 
     98   1.1  nisimura #define TXC_BS_MSK	0x3f000000	/* burst size */
     99   1.1  nisimura #define TXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    100   1.1  nisimura #define TXC_UCG		(1U<<18)	/* generate UDP checksum */
    101   1.1  nisimura #define TXC_TCG		(1U<<17)	/* generate TCP checksum */
    102   1.1  nisimura #define TXC_ICG		(1U<<16)	/* generate IP checksum */
    103   1.1  nisimura #define TXC_FCE		(1U<<9)		/* enable flowcontrol */
    104   1.1  nisimura #define TXC_EP		(1U<<2)		/* enable automatic padding */
    105   1.1  nisimura #define TXC_AC		(1U<<1)		/* add CRC to frame */
    106   1.1  nisimura #define TXC_TEN		(1)		/* enable DMA to run */
    107   1.1  nisimura 
    108   1.1  nisimura #define RXC_BS_MSK	0x3f000000	/* burst size */
    109   1.1  nisimura #define RXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    110   1.6  nisimura #define RXC_IHAE	(1U<<19)	/* IP header alignment enable */
    111   1.5  nisimura #define RXC_UCC		(1U<<18)	/* run UDP checksum */
    112   1.5  nisimura #define RXC_TCC		(1U<<17)	/* run TDP checksum */
    113   1.5  nisimura #define RXC_ICC		(1U<<16)	/* run IP checksum */
    114   1.1  nisimura #define RXC_FCE		(1U<<9)		/* enable flowcontrol */
    115   1.1  nisimura #define RXC_RB		(1U<<6)		/* receive broadcast frame */
    116   1.1  nisimura #define RXC_RM		(1U<<5)		/* receive multicast frame */
    117   1.1  nisimura #define RXC_RU		(1U<<4)		/* receive unicast frame */
    118   1.1  nisimura #define RXC_RE		(1U<<3)		/* accept error frame */
    119   1.1  nisimura #define RXC_RA		(1U<<2)		/* receive all frame */
    120   1.6  nisimura #define RXC_MHTE	(1U<<1)		/* use multicast hash table */
    121   1.1  nisimura #define RXC_REN		(1)		/* enable DMA to run */
    122   1.1  nisimura 
    123   1.1  nisimura #define INT_DMLCS	(1U<<31)	/* link status change */
    124   1.1  nisimura #define INT_DMTS	(1U<<30)	/* sending desc. has posted Tx done */
    125   1.1  nisimura #define INT_DMRS	(1U<<29)	/* frame was received */
    126   1.1  nisimura #define INT_DMRBUS	(1U<<27)	/* Rx descriptor pool is full */
    127   1.1  nisimura 
    128   1.1  nisimura #define T0_OWN		(1U<<31)	/* desc is ready to Tx */
    129   1.1  nisimura 
    130   1.1  nisimura #define R0_OWN		(1U<<31)	/* desc is empty */
    131   1.1  nisimura #define R0_FS		(1U<<30)	/* first segment of frame */
    132   1.1  nisimura #define R0_LS		(1U<<29)	/* last segment of frame */
    133   1.1  nisimura #define R0_IPE		(1U<<28)	/* IP checksum error */
    134   1.1  nisimura #define R0_TCPE		(1U<<27)	/* TCP checksum error */
    135   1.1  nisimura #define R0_UDPE		(1U<<26)	/* UDP checksum error */
    136   1.1  nisimura #define R0_ES		(1U<<25)	/* error summary */
    137   1.1  nisimura #define R0_MF		(1U<<24)	/* multicast frame */
    138   1.5  nisimura #define R0_SPN		0x00300000	/* 21:20 switch port 1/2 */
    139   1.5  nisimura #define R0_ALIGN	0x00300000	/* 21:20 (KSZ8692P) Rx align amount */
    140   1.5  nisimura #define R0_RE		(1U<<19)	/* MII reported error */
    141   1.5  nisimura #define R0_TL		(1U<<18)	/* frame too long, beyond 1518 */
    142   1.1  nisimura #define R0_RF		(1U<<17)	/* damaged runt frame */
    143   1.1  nisimura #define R0_CE		(1U<<16)	/* CRC error */
    144   1.1  nisimura #define R0_FT		(1U<<15)	/* frame type */
    145   1.1  nisimura #define R0_FL_MASK	0x7ff		/* frame length 10:0 */
    146   1.1  nisimura 
    147   1.1  nisimura #define T1_IC		(1U<<31)	/* post interrupt on complete */
    148   1.1  nisimura #define T1_FS		(1U<<30)	/* first segment of frame */
    149   1.1  nisimura #define T1_LS		(1U<<29)	/* last segment of frame */
    150   1.1  nisimura #define T1_IPCKG	(1U<<28)	/* generate IP checksum */
    151   1.1  nisimura #define T1_TCPCKG	(1U<<27)	/* generate TCP checksum */
    152   1.1  nisimura #define T1_UDPCKG	(1U<<26)	/* generate UDP checksum */
    153   1.1  nisimura #define T1_TER		(1U<<25)	/* end of ring */
    154   1.5  nisimura #define T1_SPN		0x00300000	/* 21:20 switch port 1/2 */
    155   1.1  nisimura #define T1_TBS_MASK	0x7ff		/* segment size 10:0 */
    156   1.1  nisimura 
    157   1.1  nisimura #define R1_RER		(1U<<25)	/* end of ring */
    158   1.8  nisimura #define R1_RBS_MASK	0x7fc		/* segment size 10:0 */
    159   1.1  nisimura 
    160   1.1  nisimura #define KSE_NTXSEGS		16
    161   1.1  nisimura #define KSE_TXQUEUELEN		64
    162   1.1  nisimura #define KSE_TXQUEUELEN_MASK	(KSE_TXQUEUELEN - 1)
    163   1.1  nisimura #define KSE_TXQUEUE_GC		(KSE_TXQUEUELEN / 4)
    164   1.1  nisimura #define KSE_NTXDESC		256
    165   1.1  nisimura #define KSE_NTXDESC_MASK	(KSE_NTXDESC - 1)
    166   1.1  nisimura #define KSE_NEXTTX(x)		(((x) + 1) & KSE_NTXDESC_MASK)
    167   1.1  nisimura #define KSE_NEXTTXS(x)		(((x) + 1) & KSE_TXQUEUELEN_MASK)
    168   1.1  nisimura 
    169   1.1  nisimura #define KSE_NRXDESC		64
    170   1.1  nisimura #define KSE_NRXDESC_MASK	(KSE_NRXDESC - 1)
    171   1.1  nisimura #define KSE_NEXTRX(x)		(((x) + 1) & KSE_NRXDESC_MASK)
    172   1.1  nisimura 
    173   1.1  nisimura struct tdes {
    174   1.2   tsutsui 	uint32_t t0, t1, t2, t3;
    175   1.1  nisimura };
    176   1.1  nisimura 
    177   1.1  nisimura struct rdes {
    178   1.2   tsutsui 	uint32_t r0, r1, r2, r3;
    179   1.1  nisimura };
    180   1.1  nisimura 
    181   1.1  nisimura struct kse_control_data {
    182   1.1  nisimura 	struct tdes kcd_txdescs[KSE_NTXDESC];
    183   1.1  nisimura 	struct rdes kcd_rxdescs[KSE_NRXDESC];
    184   1.1  nisimura };
    185   1.1  nisimura #define KSE_CDOFF(x)		offsetof(struct kse_control_data, x)
    186   1.1  nisimura #define KSE_CDTXOFF(x)		KSE_CDOFF(kcd_txdescs[(x)])
    187   1.1  nisimura #define KSE_CDRXOFF(x)		KSE_CDOFF(kcd_rxdescs[(x)])
    188   1.1  nisimura 
    189   1.1  nisimura struct kse_txsoft {
    190   1.1  nisimura 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    191   1.1  nisimura 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    192   1.1  nisimura 	int txs_firstdesc;		/* first descriptor in packet */
    193   1.1  nisimura 	int txs_lastdesc;		/* last descriptor in packet */
    194   1.1  nisimura 	int txs_ndesc;			/* # of descriptors used */
    195   1.1  nisimura };
    196   1.1  nisimura 
    197   1.1  nisimura struct kse_rxsoft {
    198   1.1  nisimura 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    199   1.1  nisimura 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    200   1.1  nisimura };
    201   1.1  nisimura 
    202   1.1  nisimura struct kse_softc {
    203  1.23       chs 	device_t sc_dev;		/* generic device information */
    204   1.1  nisimura 	bus_space_tag_t sc_st;		/* bus space tag */
    205   1.1  nisimura 	bus_space_handle_t sc_sh;	/* bus space handle */
    206   1.1  nisimura 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    207   1.1  nisimura 	struct ethercom sc_ethercom;	/* Ethernet common data */
    208   1.1  nisimura 	void *sc_ih;			/* interrupt cookie */
    209   1.1  nisimura 
    210   1.1  nisimura 	struct ifmedia sc_media;	/* ifmedia information */
    211   1.1  nisimura 	int sc_media_status;		/* PHY */
    212   1.2   tsutsui 	int sc_media_active;		/* PHY */
    213   1.9  nisimura 	callout_t  sc_callout;		/* MII tick callout */
    214   1.9  nisimura 	callout_t  sc_stat_ch;		/* statistics counter callout */
    215   1.1  nisimura 
    216   1.1  nisimura 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    217   1.1  nisimura #define sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    218   1.1  nisimura 
    219   1.1  nisimura 	struct kse_control_data *sc_control_data;
    220   1.8  nisimura #define sc_txdescs	sc_control_data->kcd_txdescs
    221   1.8  nisimura #define sc_rxdescs	sc_control_data->kcd_rxdescs
    222   1.1  nisimura 
    223   1.1  nisimura 	struct kse_txsoft sc_txsoft[KSE_TXQUEUELEN];
    224   1.1  nisimura 	struct kse_rxsoft sc_rxsoft[KSE_NRXDESC];
    225   1.1  nisimura 	int sc_txfree;			/* number of free Tx descriptors */
    226   1.1  nisimura 	int sc_txnext;			/* next ready Tx descriptor */
    227   1.1  nisimura 	int sc_txsfree;			/* number of free Tx jobs */
    228   1.1  nisimura 	int sc_txsnext;			/* next ready Tx job */
    229   1.1  nisimura 	int sc_txsdirty;		/* dirty Tx jobs */
    230   1.1  nisimura 	int sc_rxptr;			/* next ready Rx descriptor/descsoft */
    231   1.1  nisimura 
    232   1.2   tsutsui 	uint32_t sc_txc, sc_rxc;
    233   1.2   tsutsui 	uint32_t sc_t1csum;
    234   1.2   tsutsui 	int sc_mcsum;
    235   1.8  nisimura 	uint32_t sc_inten;
    236   1.8  nisimura 
    237   1.2   tsutsui 	uint32_t sc_chip;
    238   1.8  nisimura 	uint8_t sc_altmac[16][ETHER_ADDR_LEN];
    239   1.8  nisimura 	uint16_t sc_vlan[16];
    240   1.8  nisimura 
    241   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    242   1.8  nisimura 	struct ksext {
    243   1.8  nisimura 		char evcntname[3][8];
    244   1.8  nisimura 		struct evcnt pev[3][34];
    245   1.8  nisimura 	} sc_ext;			/* switch statistics */
    246   1.8  nisimura #endif
    247   1.1  nisimura };
    248   1.1  nisimura 
    249   1.1  nisimura #define KSE_CDTXADDR(sc, x)	((sc)->sc_cddma + KSE_CDTXOFF((x)))
    250   1.1  nisimura #define KSE_CDRXADDR(sc, x)	((sc)->sc_cddma + KSE_CDRXOFF((x)))
    251   1.1  nisimura 
    252   1.1  nisimura #define KSE_CDTXSYNC(sc, x, n, ops)					\
    253   1.1  nisimura do {									\
    254   1.1  nisimura 	int __x, __n;							\
    255   1.1  nisimura 									\
    256   1.1  nisimura 	__x = (x);							\
    257   1.1  nisimura 	__n = (n);							\
    258   1.1  nisimura 									\
    259   1.1  nisimura 	/* If it will wrap around, sync to the end of the ring. */	\
    260   1.1  nisimura 	if ((__x + __n) > KSE_NTXDESC) {				\
    261   1.1  nisimura 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    262   1.1  nisimura 		    KSE_CDTXOFF(__x), sizeof(struct tdes) *		\
    263   1.1  nisimura 		    (KSE_NTXDESC - __x), (ops));			\
    264   1.1  nisimura 		__n -= (KSE_NTXDESC - __x);				\
    265   1.1  nisimura 		__x = 0;						\
    266   1.1  nisimura 	}								\
    267   1.1  nisimura 									\
    268   1.1  nisimura 	/* Now sync whatever is left. */				\
    269   1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    270   1.1  nisimura 	    KSE_CDTXOFF(__x), sizeof(struct tdes) * __n, (ops));	\
    271   1.1  nisimura } while (/*CONSTCOND*/0)
    272   1.1  nisimura 
    273   1.1  nisimura #define KSE_CDRXSYNC(sc, x, ops)					\
    274   1.1  nisimura do {									\
    275   1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    276   1.1  nisimura 	    KSE_CDRXOFF((x)), sizeof(struct rdes), (ops));		\
    277   1.1  nisimura } while (/*CONSTCOND*/0)
    278   1.1  nisimura 
    279   1.1  nisimura #define KSE_INIT_RXDESC(sc, x)						\
    280   1.1  nisimura do {									\
    281   1.1  nisimura 	struct kse_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    282   1.1  nisimura 	struct rdes *__rxd = &(sc)->sc_rxdescs[(x)];			\
    283   1.1  nisimura 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    284   1.1  nisimura 									\
    285   1.1  nisimura 	__m->m_data = __m->m_ext.ext_buf;				\
    286   1.1  nisimura 	__rxd->r2 = __rxs->rxs_dmamap->dm_segs[0].ds_addr;		\
    287   1.1  nisimura 	__rxd->r1 = R1_RBS_MASK /* __m->m_ext.ext_size */;		\
    288   1.1  nisimura 	__rxd->r0 = R0_OWN;						\
    289   1.1  nisimura 	KSE_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    290   1.1  nisimura } while (/*CONSTCOND*/0)
    291   1.1  nisimura 
    292  1.11  nisimura u_int kse_burstsize = 8;	/* DMA burst length tuning knob */
    293   1.1  nisimura 
    294   1.1  nisimura #ifdef KSEDIAGNOSTIC
    295   1.2   tsutsui u_int kse_monitor_rxintr;	/* fragmented UDP csum HW bug hook */
    296   1.1  nisimura #endif
    297   1.1  nisimura 
    298  1.18    cegger static int kse_match(device_t, cfdata_t, void *);
    299  1.18    cegger static void kse_attach(device_t, device_t, void *);
    300   1.1  nisimura 
    301  1.23       chs CFATTACH_DECL_NEW(kse, sizeof(struct kse_softc),
    302   1.1  nisimura     kse_match, kse_attach, NULL, NULL);
    303   1.1  nisimura 
    304   1.3  christos static int kse_ioctl(struct ifnet *, u_long, void *);
    305   1.1  nisimura static void kse_start(struct ifnet *);
    306   1.1  nisimura static void kse_watchdog(struct ifnet *);
    307   1.1  nisimura static int kse_init(struct ifnet *);
    308   1.1  nisimura static void kse_stop(struct ifnet *, int);
    309   1.1  nisimura static void kse_reset(struct kse_softc *);
    310   1.1  nisimura static void kse_set_filter(struct kse_softc *);
    311   1.1  nisimura static int add_rxbuf(struct kse_softc *, int);
    312   1.1  nisimura static void rxdrain(struct kse_softc *);
    313   1.1  nisimura static int kse_intr(void *);
    314   1.1  nisimura static void rxintr(struct kse_softc *);
    315   1.1  nisimura static void txreap(struct kse_softc *);
    316   1.1  nisimura static void lnkchg(struct kse_softc *);
    317   1.1  nisimura static int ifmedia_upd(struct ifnet *);
    318   1.1  nisimura static void ifmedia_sts(struct ifnet *, struct ifmediareq *);
    319   1.1  nisimura static void phy_tick(void *);
    320   1.8  nisimura static int ifmedia2_upd(struct ifnet *);
    321   1.8  nisimura static void ifmedia2_sts(struct ifnet *, struct ifmediareq *);
    322   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    323   1.8  nisimura static void stat_tick(void *);
    324   1.8  nisimura static void zerostats(struct kse_softc *);
    325   1.8  nisimura #endif
    326   1.1  nisimura 
    327   1.1  nisimura static int
    328  1.18    cegger kse_match(device_t parent, cfdata_t match, void *aux)
    329   1.1  nisimura {
    330   1.1  nisimura 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    331   1.1  nisimura 
    332   1.1  nisimura 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_MICREL &&
    333   1.1  nisimura 	     (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8842 ||
    334   1.1  nisimura 	      PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8841) &&
    335   1.1  nisimura 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_NETWORK)
    336   1.1  nisimura 		return 1;
    337   1.1  nisimura 
    338   1.1  nisimura 	return 0;
    339   1.1  nisimura }
    340   1.1  nisimura 
    341   1.1  nisimura static void
    342  1.18    cegger kse_attach(device_t parent, device_t self, void *aux)
    343   1.1  nisimura {
    344  1.19    cegger 	struct kse_softc *sc = device_private(self);
    345   1.1  nisimura 	struct pci_attach_args *pa = aux;
    346   1.1  nisimura 	pci_chipset_tag_t pc = pa->pa_pc;
    347   1.1  nisimura 	pci_intr_handle_t ih;
    348   1.1  nisimura 	const char *intrstr;
    349   1.1  nisimura 	struct ifnet *ifp;
    350   1.8  nisimura 	struct ifmedia *ifm;
    351   1.1  nisimura 	uint8_t enaddr[ETHER_ADDR_LEN];
    352   1.1  nisimura 	bus_dma_segment_t seg;
    353  1.25  nisimura 	int i, error, nseg;
    354   1.1  nisimura 	pcireg_t pmode;
    355   1.1  nisimura 	int pmreg;
    356  1.27  christos 	char intrbuf[PCI_INTRSTR_LEN];
    357   1.1  nisimura 
    358   1.1  nisimura 	if (pci_mapreg_map(pa, 0x10,
    359   1.1  nisimura 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    360   1.1  nisimura 	    0, &sc->sc_st, &sc->sc_sh, NULL, NULL) != 0) {
    361   1.1  nisimura 		printf(": unable to map device registers\n");
    362   1.1  nisimura 		return;
    363   1.1  nisimura 	}
    364   1.1  nisimura 
    365  1.23       chs 	sc->sc_dev = self;
    366   1.1  nisimura 	sc->sc_dmat = pa->pa_dmat;
    367   1.1  nisimura 
    368   1.1  nisimura 	/* Make sure bus mastering is enabled. */
    369   1.1  nisimura 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    370   1.1  nisimura 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    371   1.1  nisimura 	    PCI_COMMAND_MASTER_ENABLE);
    372   1.1  nisimura 
    373   1.1  nisimura 	/* Get it out of power save mode, if needed. */
    374   1.1  nisimura 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    375   1.1  nisimura 		pmode = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR) &
    376   1.1  nisimura 		    PCI_PMCSR_STATE_MASK;
    377   1.1  nisimura 		if (pmode == PCI_PMCSR_STATE_D3) {
    378   1.1  nisimura 			/*
    379   1.1  nisimura 			 * The card has lost all configuration data in
    380   1.1  nisimura 			 * this state, so punt.
    381   1.1  nisimura 			 */
    382   1.1  nisimura 			printf("%s: unable to wake from power state D3\n",
    383  1.23       chs 			    device_xname(sc->sc_dev));
    384   1.1  nisimura 			return;
    385   1.1  nisimura 		}
    386   1.1  nisimura 		if (pmode != PCI_PMCSR_STATE_D0) {
    387   1.1  nisimura 			printf("%s: waking up from power date D%d\n",
    388  1.23       chs 			    device_xname(sc->sc_dev), pmode);
    389   1.1  nisimura 			pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
    390   1.1  nisimura 			    PCI_PMCSR_STATE_D0);
    391   1.1  nisimura 		}
    392   1.1  nisimura 	}
    393   1.1  nisimura 
    394   1.1  nisimura 	sc->sc_chip = PCI_PRODUCT(pa->pa_id);
    395   1.1  nisimura 	printf(": Micrel KSZ%04x Ethernet (rev. 0x%02x)\n",
    396   1.1  nisimura 	    sc->sc_chip, PCI_REVISION(pa->pa_class));
    397   1.1  nisimura 
    398   1.1  nisimura 	/*
    399   1.1  nisimura 	 * Read the Ethernet address from the EEPROM.
    400   1.1  nisimura 	 */
    401   1.1  nisimura 	i = CSR_READ_2(sc, MARL);
    402   1.1  nisimura 	enaddr[5] = i; enaddr[4] = i >> 8;
    403   1.1  nisimura 	i = CSR_READ_2(sc, MARM);
    404   1.1  nisimura 	enaddr[3] = i; enaddr[2] = i >> 8;
    405   1.1  nisimura 	i = CSR_READ_2(sc, MARH);
    406   1.1  nisimura 	enaddr[1] = i; enaddr[0] = i >> 8;
    407  1.33     sevan 	printf("%s: Ethernet address %s\n",
    408  1.23       chs 		device_xname(sc->sc_dev), ether_sprintf(enaddr));
    409   1.1  nisimura 
    410   1.1  nisimura 	/*
    411   1.1  nisimura 	 * Enable chip function.
    412   1.1  nisimura 	 */
    413   1.1  nisimura 	CSR_WRITE_2(sc, CIDR, 1);
    414   1.1  nisimura 
    415   1.1  nisimura 	/*
    416   1.1  nisimura 	 * Map and establish our interrupt.
    417   1.1  nisimura 	 */
    418   1.1  nisimura 	if (pci_intr_map(pa, &ih)) {
    419  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
    420   1.1  nisimura 		return;
    421   1.1  nisimura 	}
    422  1.27  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    423  1.34  jdolecek 	sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, kse_intr, sc,
    424  1.34  jdolecek 	    device_xname(self));
    425   1.1  nisimura 	if (sc->sc_ih == NULL) {
    426  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
    427   1.1  nisimura 		if (intrstr != NULL)
    428  1.20     njoly 			aprint_error(" at %s", intrstr);
    429  1.20     njoly 		aprint_error("\n");
    430   1.1  nisimura 		return;
    431   1.1  nisimura 	}
    432  1.23       chs 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
    433   1.1  nisimura 
    434   1.1  nisimura 	/*
    435   1.1  nisimura 	 * Allocate the control data structures, and create and load the
    436   1.1  nisimura 	 * DMA map for it.
    437   1.1  nisimura 	 */
    438   1.1  nisimura 	error = bus_dmamem_alloc(sc->sc_dmat,
    439   1.1  nisimura 	    sizeof(struct kse_control_data), PAGE_SIZE, 0, &seg, 1, &nseg, 0);
    440   1.1  nisimura 	if (error != 0) {
    441  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to allocate control data, error = %d\n", error);
    442   1.1  nisimura 		goto fail_0;
    443   1.1  nisimura 	}
    444   1.1  nisimura 	error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
    445   1.9  nisimura 	    sizeof(struct kse_control_data), (void **)&sc->sc_control_data,
    446   1.1  nisimura 	    BUS_DMA_COHERENT);
    447   1.1  nisimura 	if (error != 0) {
    448  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to map control data, error = %d\n", error);
    449   1.1  nisimura 		goto fail_1;
    450   1.1  nisimura 	}
    451   1.1  nisimura 	error = bus_dmamap_create(sc->sc_dmat,
    452   1.1  nisimura 	    sizeof(struct kse_control_data), 1,
    453   1.1  nisimura 	    sizeof(struct kse_control_data), 0, 0, &sc->sc_cddmamap);
    454   1.1  nisimura 	if (error != 0) {
    455  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to create control data DMA map, "
    456  1.14    cegger 		    "error = %d\n", error);
    457   1.1  nisimura 		goto fail_2;
    458   1.1  nisimura 	}
    459   1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    460   1.1  nisimura 	    sc->sc_control_data, sizeof(struct kse_control_data), NULL, 0);
    461   1.1  nisimura 	if (error != 0) {
    462  1.23       chs 		aprint_error_dev(sc->sc_dev, "unable to load control data DMA map, error = %d\n",
    463  1.14    cegger 		    error);
    464   1.1  nisimura 		goto fail_3;
    465   1.1  nisimura 	}
    466   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    467   1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    468   1.1  nisimura 		    KSE_NTXSEGS, MCLBYTES, 0, 0,
    469   1.1  nisimura 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    470  1.23       chs 			aprint_error_dev(sc->sc_dev, "unable to create tx DMA map %d, "
    471  1.14    cegger 			    "error = %d\n", i, error);
    472   1.1  nisimura 			goto fail_4;
    473   1.1  nisimura 		}
    474   1.1  nisimura 	}
    475   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    476   1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    477   1.1  nisimura 		    1, MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    478  1.23       chs 			aprint_error_dev(sc->sc_dev, "unable to create rx DMA map %d, "
    479  1.14    cegger 			    "error = %d\n", i, error);
    480   1.1  nisimura 			goto fail_5;
    481   1.1  nisimura 		}
    482   1.1  nisimura 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    483   1.1  nisimura 	}
    484   1.1  nisimura 
    485   1.4        ad 	callout_init(&sc->sc_callout, 0);
    486   1.8  nisimura 	callout_init(&sc->sc_stat_ch, 0);
    487   1.1  nisimura 
    488   1.8  nisimura 	ifm = &sc->sc_media;
    489   1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    490   1.8  nisimura 		ifmedia_init(ifm, 0, ifmedia_upd, ifmedia_sts);
    491   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_10_T, 0, NULL);
    492   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
    493   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_100_TX, 0, NULL);
    494   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
    495   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_AUTO, 0, NULL);
    496   1.8  nisimura 		ifmedia_set(ifm, IFM_ETHER|IFM_AUTO);
    497   1.8  nisimura 	}
    498   1.8  nisimura 	else {
    499   1.8  nisimura 		ifmedia_init(ifm, 0, ifmedia2_upd, ifmedia2_sts);
    500   1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_AUTO, 0, NULL);
    501   1.8  nisimura 		ifmedia_set(ifm, IFM_ETHER|IFM_AUTO);
    502   1.8  nisimura 	}
    503   1.1  nisimura 
    504   1.1  nisimura 	printf("%s: 10baseT, 10baseT-FDX, 100baseTX, 100baseTX-FDX, auto\n",
    505  1.23       chs 	    device_xname(sc->sc_dev));
    506   1.1  nisimura 
    507   1.1  nisimura 	ifp = &sc->sc_ethercom.ec_if;
    508  1.23       chs 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    509   1.1  nisimura 	ifp->if_softc = sc;
    510   1.1  nisimura 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    511   1.1  nisimura 	ifp->if_ioctl = kse_ioctl;
    512   1.1  nisimura 	ifp->if_start = kse_start;
    513   1.1  nisimura 	ifp->if_watchdog = kse_watchdog;
    514   1.1  nisimura 	ifp->if_init = kse_init;
    515   1.1  nisimura 	ifp->if_stop = kse_stop;
    516   1.1  nisimura 	IFQ_SET_READY(&ifp->if_snd);
    517   1.1  nisimura 
    518   1.1  nisimura 	/*
    519   1.1  nisimura 	 * KSZ8842 can handle 802.1Q VLAN-sized frames,
    520   1.1  nisimura 	 * can do IPv4, TCPv4, and UDPv4 checksums in hardware.
    521   1.1  nisimura 	 */
    522   1.1  nisimura 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    523   1.1  nisimura 	ifp->if_capabilities |=
    524   1.1  nisimura 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    525   1.1  nisimura 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    526   1.1  nisimura 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    527   1.1  nisimura 
    528   1.1  nisimura 	if_attach(ifp);
    529   1.1  nisimura 	ether_ifattach(ifp, enaddr);
    530   1.8  nisimura 
    531   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    532  1.25  nisimura 	int p = (sc->sc_chip == 0x8842) ? 3 : 1;
    533   1.8  nisimura 	for (i = 0; i < p; i++) {
    534   1.8  nisimura 		struct ksext *ee = &sc->sc_ext;
    535  1.26  christos 		snprintf(ee->evcntname[i], sizeof(ee->evcntname[i]),
    536  1.26  christos 		    "%s.%d", device_xname(sc->sc_dev), i+1);
    537   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][0], EVCNT_TYPE_MISC,
    538   1.8  nisimura 		    NULL, ee->evcntname[i], "RxLoPriotyByte");
    539   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][1], EVCNT_TYPE_MISC,
    540   1.8  nisimura 		    NULL, ee->evcntname[i], "RxHiPriotyByte");
    541   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][2], EVCNT_TYPE_MISC,
    542   1.8  nisimura 		    NULL, ee->evcntname[i], "RxUndersizePkt");
    543   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][3], EVCNT_TYPE_MISC,
    544   1.8  nisimura 		    NULL, ee->evcntname[i], "RxFragments");
    545   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][4], EVCNT_TYPE_MISC,
    546   1.8  nisimura 		    NULL, ee->evcntname[i], "RxOversize");
    547   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][5], EVCNT_TYPE_MISC,
    548   1.8  nisimura 		    NULL, ee->evcntname[i], "RxJabbers");
    549   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][6], EVCNT_TYPE_MISC,
    550   1.8  nisimura 		    NULL, ee->evcntname[i], "RxSymbolError");
    551   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][7], EVCNT_TYPE_MISC,
    552   1.8  nisimura 		    NULL, ee->evcntname[i], "RxCRCError");
    553   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][8], EVCNT_TYPE_MISC,
    554   1.8  nisimura 		    NULL, ee->evcntname[i], "RxAlignmentError");
    555   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][9], EVCNT_TYPE_MISC,
    556   1.9  nisimura 		    NULL, ee->evcntname[i], "RxControl8808Pkts");
    557   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][10], EVCNT_TYPE_MISC,
    558   1.8  nisimura 		    NULL, ee->evcntname[i], "RxPausePkts");
    559   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][11], EVCNT_TYPE_MISC,
    560   1.8  nisimura 		    NULL, ee->evcntname[i], "RxBroadcast");
    561   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][12], EVCNT_TYPE_MISC,
    562   1.8  nisimura 		    NULL, ee->evcntname[i], "RxMulticast");
    563   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][13], EVCNT_TYPE_MISC,
    564   1.8  nisimura 		    NULL, ee->evcntname[i], "RxUnicast");
    565   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][14], EVCNT_TYPE_MISC,
    566   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx64Octets");
    567   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][15], EVCNT_TYPE_MISC,
    568   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx65To127Octets");
    569   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][16], EVCNT_TYPE_MISC,
    570   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx128To255Octets");
    571   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][17], EVCNT_TYPE_MISC,
    572   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx255To511Octets");
    573   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][18], EVCNT_TYPE_MISC,
    574   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx512To1023Octets");
    575   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][19], EVCNT_TYPE_MISC,
    576   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx1024To1522Octets");
    577   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][20], EVCNT_TYPE_MISC,
    578   1.8  nisimura 		    NULL, ee->evcntname[i], "TxLoPriotyByte");
    579   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][21], EVCNT_TYPE_MISC,
    580   1.8  nisimura 		    NULL, ee->evcntname[i], "TxHiPriotyByte");
    581   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][22], EVCNT_TYPE_MISC,
    582   1.8  nisimura 		    NULL, ee->evcntname[i], "TxLateCollision");
    583   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][23], EVCNT_TYPE_MISC,
    584   1.8  nisimura 		    NULL, ee->evcntname[i], "TxPausePkts");
    585   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][24], EVCNT_TYPE_MISC,
    586   1.8  nisimura 		    NULL, ee->evcntname[i], "TxBroadcastPkts");
    587   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][25], EVCNT_TYPE_MISC,
    588   1.8  nisimura 		    NULL, ee->evcntname[i], "TxMulticastPkts");
    589   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][26], EVCNT_TYPE_MISC,
    590   1.8  nisimura 		    NULL, ee->evcntname[i], "TxUnicastPkts");
    591   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][27], EVCNT_TYPE_MISC,
    592   1.8  nisimura 		    NULL, ee->evcntname[i], "TxDeferred");
    593   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][28], EVCNT_TYPE_MISC,
    594   1.8  nisimura 		    NULL, ee->evcntname[i], "TxTotalCollision");
    595   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][29], EVCNT_TYPE_MISC,
    596   1.8  nisimura 		    NULL, ee->evcntname[i], "TxExcessiveCollision");
    597   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][30], EVCNT_TYPE_MISC,
    598   1.8  nisimura 		    NULL, ee->evcntname[i], "TxSingleCollision");
    599   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][31], EVCNT_TYPE_MISC,
    600   1.8  nisimura 		    NULL, ee->evcntname[i], "TxMultipleCollision");
    601   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][32], EVCNT_TYPE_MISC,
    602   1.8  nisimura 		    NULL, ee->evcntname[i], "TxDropPkts");
    603   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][33], EVCNT_TYPE_MISC,
    604   1.8  nisimura 		    NULL, ee->evcntname[i], "RxDropPkts");
    605   1.8  nisimura 	}
    606   1.8  nisimura #endif
    607   1.1  nisimura 	return;
    608   1.1  nisimura 
    609   1.1  nisimura  fail_5:
    610   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    611   1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    612   1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    613   1.1  nisimura 			    sc->sc_rxsoft[i].rxs_dmamap);
    614  1.24  christos 	}
    615   1.1  nisimura  fail_4:
    616   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    617   1.1  nisimura 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    618   1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    619   1.1  nisimura 			    sc->sc_txsoft[i].txs_dmamap);
    620   1.1  nisimura 	}
    621   1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    622   1.1  nisimura  fail_3:
    623   1.1  nisimura 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    624   1.1  nisimura  fail_2:
    625   1.3  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    626   1.1  nisimura 	    sizeof(struct kse_control_data));
    627   1.1  nisimura  fail_1:
    628   1.1  nisimura 	bus_dmamem_free(sc->sc_dmat, &seg, nseg);
    629   1.1  nisimura  fail_0:
    630   1.1  nisimura 	return;
    631   1.1  nisimura }
    632   1.1  nisimura 
    633   1.1  nisimura static int
    634   1.3  christos kse_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    635   1.1  nisimura {
    636   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    637   1.1  nisimura 	struct ifreq *ifr = (struct ifreq *)data;
    638   1.1  nisimura 	int s, error;
    639   1.1  nisimura 
    640   1.1  nisimura 	s = splnet();
    641   1.1  nisimura 
    642   1.1  nisimura 	switch (cmd) {
    643   1.1  nisimura 	case SIOCSIFMEDIA:
    644   1.1  nisimura 	case SIOCGIFMEDIA:
    645   1.1  nisimura 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
    646   1.1  nisimura 		break;
    647   1.1  nisimura 
    648   1.1  nisimura 	default:
    649  1.12    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
    650  1.12    dyoung 			break;
    651  1.12    dyoung 
    652  1.12    dyoung 		error = 0;
    653  1.12    dyoung 
    654  1.12    dyoung 		if (cmd == SIOCSIFCAP)
    655  1.12    dyoung 			error = (*ifp->if_init)(ifp);
    656  1.12    dyoung 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    657  1.12    dyoung 			;
    658  1.12    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
    659   1.1  nisimura 			/*
    660   1.1  nisimura 			 * Multicast list has changed; set the hardware filter
    661   1.1  nisimura 			 * accordingly.
    662   1.1  nisimura 			 */
    663  1.12    dyoung 			kse_set_filter(sc);
    664   1.1  nisimura 		}
    665   1.1  nisimura 		break;
    666   1.1  nisimura 	}
    667   1.1  nisimura 
    668   1.1  nisimura 	kse_start(ifp);
    669   1.1  nisimura 
    670   1.1  nisimura 	splx(s);
    671   1.1  nisimura 	return error;
    672   1.1  nisimura }
    673   1.1  nisimura 
    674   1.1  nisimura static int
    675   1.1  nisimura kse_init(struct ifnet *ifp)
    676   1.1  nisimura {
    677   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    678   1.2   tsutsui 	uint32_t paddr;
    679   1.1  nisimura 	int i, error = 0;
    680   1.1  nisimura 
    681   1.1  nisimura 	/* cancel pending I/O */
    682   1.1  nisimura 	kse_stop(ifp, 0);
    683   1.1  nisimura 
    684   1.1  nisimura 	/* reset all registers but PCI configuration */
    685   1.1  nisimura 	kse_reset(sc);
    686   1.1  nisimura 
    687   1.1  nisimura 	/* craft Tx descriptor ring */
    688   1.1  nisimura 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
    689   1.1  nisimura 	for (i = 0, paddr = KSE_CDTXADDR(sc, 1); i < KSE_NTXDESC - 1; i++) {
    690   1.1  nisimura 		sc->sc_txdescs[i].t3 = paddr;
    691   1.1  nisimura 		paddr += sizeof(struct tdes);
    692   1.1  nisimura 	}
    693   1.1  nisimura 	sc->sc_txdescs[KSE_NTXDESC - 1].t3 = KSE_CDTXADDR(sc, 0);
    694   1.1  nisimura 	KSE_CDTXSYNC(sc, 0, KSE_NTXDESC,
    695   1.1  nisimura 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    696   1.1  nisimura 	sc->sc_txfree = KSE_NTXDESC;
    697   1.1  nisimura 	sc->sc_txnext = 0;
    698   1.1  nisimura 
    699   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++)
    700   1.1  nisimura 		sc->sc_txsoft[i].txs_mbuf = NULL;
    701   1.1  nisimura 	sc->sc_txsfree = KSE_TXQUEUELEN;
    702   1.1  nisimura 	sc->sc_txsnext = 0;
    703   1.1  nisimura 	sc->sc_txsdirty = 0;
    704   1.1  nisimura 
    705   1.1  nisimura 	/* craft Rx descriptor ring */
    706   1.1  nisimura 	memset(sc->sc_rxdescs, 0, sizeof(sc->sc_rxdescs));
    707   1.1  nisimura 	for (i = 0, paddr = KSE_CDRXADDR(sc, 1); i < KSE_NRXDESC - 1; i++) {
    708   1.1  nisimura 		sc->sc_rxdescs[i].r3 = paddr;
    709   1.1  nisimura 		paddr += sizeof(struct rdes);
    710   1.1  nisimura 	}
    711   1.1  nisimura 	sc->sc_rxdescs[KSE_NRXDESC - 1].r3 = KSE_CDRXADDR(sc, 0);
    712   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    713   1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_mbuf == NULL) {
    714   1.1  nisimura 			if ((error = add_rxbuf(sc, i)) != 0) {
    715   1.1  nisimura 				printf("%s: unable to allocate or map rx "
    716   1.1  nisimura 				    "buffer %d, error = %d\n",
    717  1.23       chs 				     device_xname(sc->sc_dev), i, error);
    718   1.1  nisimura 				rxdrain(sc);
    719   1.1  nisimura 				goto out;
    720   1.1  nisimura 			}
    721   1.1  nisimura 		}
    722   1.1  nisimura 		else
    723   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
    724   1.1  nisimura 	}
    725   1.1  nisimura 	sc->sc_rxptr = 0;
    726   1.1  nisimura 
    727   1.1  nisimura 	/* hand Tx/Rx rings to HW */
    728   1.1  nisimura 	CSR_WRITE_4(sc, TDLB, KSE_CDTXADDR(sc, 0));
    729   1.1  nisimura 	CSR_WRITE_4(sc, RDLB, KSE_CDRXADDR(sc, 0));
    730   1.1  nisimura 
    731   1.1  nisimura 	sc->sc_txc = TXC_TEN | TXC_EP | TXC_AC | TXC_FCE;
    732   1.1  nisimura 	sc->sc_rxc = RXC_REN | RXC_RU | RXC_FCE;
    733   1.1  nisimura 	if (ifp->if_flags & IFF_PROMISC)
    734   1.1  nisimura 		sc->sc_rxc |= RXC_RA;
    735   1.1  nisimura 	if (ifp->if_flags & IFF_BROADCAST)
    736   1.1  nisimura 		sc->sc_rxc |= RXC_RB;
    737   1.1  nisimura 	sc->sc_t1csum = sc->sc_mcsum = 0;
    738   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) {
    739   1.5  nisimura 		sc->sc_rxc |= RXC_ICC;
    740   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_IPv4;
    741   1.1  nisimura 	}
    742   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) {
    743   1.1  nisimura 		sc->sc_txc |= TXC_ICG;
    744   1.1  nisimura 		sc->sc_t1csum |= T1_IPCKG;
    745   1.1  nisimura 	}
    746   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) {
    747   1.5  nisimura 		sc->sc_rxc |= RXC_TCC;
    748   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_TCPv4;
    749   1.1  nisimura 	}
    750   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) {
    751   1.1  nisimura 		sc->sc_txc |= TXC_TCG;
    752   1.1  nisimura 		sc->sc_t1csum |= T1_TCPCKG;
    753   1.1  nisimura 	}
    754   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) {
    755   1.5  nisimura 		sc->sc_rxc |= RXC_UCC;
    756   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_UDPv4;
    757   1.1  nisimura 	}
    758   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) {
    759   1.1  nisimura 		sc->sc_txc |= TXC_UCG;
    760   1.1  nisimura 		sc->sc_t1csum |= T1_UDPCKG;
    761   1.1  nisimura 	}
    762   1.1  nisimura 	sc->sc_txc |= (kse_burstsize << TXC_BS_SFT);
    763   1.1  nisimura 	sc->sc_rxc |= (kse_burstsize << RXC_BS_SFT);
    764   1.1  nisimura 
    765   1.6  nisimura 	/* build multicast hash filter if necessary */
    766   1.6  nisimura 	kse_set_filter(sc);
    767   1.6  nisimura 
    768   1.1  nisimura 	/* set current media */
    769   1.1  nisimura 	(void)ifmedia_upd(ifp);
    770   1.1  nisimura 
    771   1.1  nisimura 	/* enable transmitter and receiver */
    772   1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    773   1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    774   1.1  nisimura 	CSR_WRITE_4(sc, MDRSC, 1);
    775   1.1  nisimura 
    776   1.1  nisimura 	/* enable interrupts */
    777   1.8  nisimura 	sc->sc_inten = INT_DMTS|INT_DMRS|INT_DMRBUS;
    778   1.8  nisimura 	if (sc->sc_chip == 0x8841)
    779   1.8  nisimura 		sc->sc_inten |= INT_DMLCS;
    780   1.1  nisimura 	CSR_WRITE_4(sc, INTST, ~0);
    781   1.8  nisimura 	CSR_WRITE_4(sc, INTEN, sc->sc_inten);
    782   1.1  nisimura 
    783   1.1  nisimura 	ifp->if_flags |= IFF_RUNNING;
    784   1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
    785   1.1  nisimura 
    786   1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    787   1.8  nisimura 		/* start one second timer */
    788   1.8  nisimura 		callout_reset(&sc->sc_callout, hz, phy_tick, sc);
    789   1.8  nisimura 	}
    790   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    791   1.8  nisimura 	/* start statistics gather 1 minute timer */
    792   1.8  nisimura 	zerostats(sc);
    793   1.8  nisimura 	callout_reset(&sc->sc_stat_ch, hz * 60, stat_tick, sc);
    794   1.8  nisimura #endif
    795   1.1  nisimura 
    796   1.1  nisimura  out:
    797   1.1  nisimura 	if (error) {
    798   1.1  nisimura 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    799   1.1  nisimura 		ifp->if_timer = 0;
    800  1.23       chs 		printf("%s: interface not running\n", device_xname(sc->sc_dev));
    801   1.1  nisimura 	}
    802   1.1  nisimura 	return error;
    803   1.1  nisimura }
    804   1.1  nisimura 
    805   1.1  nisimura static void
    806   1.1  nisimura kse_stop(struct ifnet *ifp, int disable)
    807   1.1  nisimura {
    808   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    809   1.1  nisimura 	struct kse_txsoft *txs;
    810   1.1  nisimura 	int i;
    811   1.1  nisimura 
    812   1.8  nisimura 	if (sc->sc_chip == 0x8841)
    813   1.8  nisimura 		callout_stop(&sc->sc_callout);
    814   1.8  nisimura 	callout_stop(&sc->sc_stat_ch);
    815   1.1  nisimura 
    816   1.1  nisimura 	sc->sc_txc &= ~TXC_TEN;
    817   1.1  nisimura 	sc->sc_rxc &= ~RXC_REN;
    818   1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    819   1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    820   1.1  nisimura 
    821   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    822   1.1  nisimura 		txs = &sc->sc_txsoft[i];
    823   1.1  nisimura 		if (txs->txs_mbuf != NULL) {
    824   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
    825   1.1  nisimura 			m_freem(txs->txs_mbuf);
    826   1.1  nisimura 			txs->txs_mbuf = NULL;
    827   1.1  nisimura 		}
    828   1.1  nisimura 	}
    829   1.1  nisimura 
    830  1.13    dyoung 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    831  1.13    dyoung 	ifp->if_timer = 0;
    832  1.13    dyoung 
    833   1.1  nisimura 	if (disable)
    834   1.1  nisimura 		rxdrain(sc);
    835   1.1  nisimura }
    836   1.1  nisimura 
    837   1.1  nisimura static void
    838   1.1  nisimura kse_reset(struct kse_softc *sc)
    839   1.1  nisimura {
    840   1.1  nisimura 
    841   1.1  nisimura 	CSR_WRITE_2(sc, GRR, 1);
    842   1.1  nisimura 	delay(1000); /* PDF does not mention the delay amount */
    843   1.1  nisimura 	CSR_WRITE_2(sc, GRR, 0);
    844   1.1  nisimura 
    845   1.1  nisimura 	CSR_WRITE_2(sc, CIDR, 1);
    846   1.1  nisimura }
    847   1.1  nisimura 
    848   1.1  nisimura static void
    849   1.1  nisimura kse_watchdog(struct ifnet *ifp)
    850   1.1  nisimura {
    851   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    852   1.1  nisimura 
    853  1.24  christos 	/*
    854   1.1  nisimura 	 * Since we're not interrupting every packet, sweep
    855   1.1  nisimura 	 * up before we report an error.
    856   1.1  nisimura 	 */
    857   1.1  nisimura 	txreap(sc);
    858   1.1  nisimura 
    859   1.1  nisimura 	if (sc->sc_txfree != KSE_NTXDESC) {
    860   1.1  nisimura 		printf("%s: device timeout (txfree %d txsfree %d txnext %d)\n",
    861  1.23       chs 		    device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
    862   1.1  nisimura 		    sc->sc_txnext);
    863   1.1  nisimura 		ifp->if_oerrors++;
    864   1.1  nisimura 
    865   1.1  nisimura 		/* Reset the interface. */
    866   1.1  nisimura 		kse_init(ifp);
    867   1.1  nisimura 	}
    868   1.1  nisimura 	else if (ifp->if_flags & IFF_DEBUG)
    869   1.1  nisimura 		printf("%s: recovered from device timeout\n",
    870  1.23       chs 		    device_xname(sc->sc_dev));
    871   1.1  nisimura 
    872   1.1  nisimura 	/* Try to get more packets going. */
    873   1.1  nisimura 	kse_start(ifp);
    874   1.1  nisimura }
    875   1.1  nisimura 
    876   1.1  nisimura static void
    877   1.1  nisimura kse_start(struct ifnet *ifp)
    878   1.1  nisimura {
    879   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    880   1.8  nisimura 	struct mbuf *m0, *m;
    881   1.1  nisimura 	struct kse_txsoft *txs;
    882   1.1  nisimura 	bus_dmamap_t dmamap;
    883   1.1  nisimura 	int error, nexttx, lasttx, ofree, seg;
    884   1.6  nisimura 	uint32_t tdes0;
    885   1.1  nisimura 
    886   1.1  nisimura 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    887   1.1  nisimura 		return;
    888   1.1  nisimura 
    889   1.1  nisimura 	/*
    890   1.1  nisimura 	 * Remember the previous number of free descriptors.
    891   1.1  nisimura 	 */
    892   1.1  nisimura 	ofree = sc->sc_txfree;
    893   1.1  nisimura 
    894   1.1  nisimura 	/*
    895   1.1  nisimura 	 * Loop through the send queue, setting up transmit descriptors
    896   1.1  nisimura 	 * until we drain the queue, or use up all available transmit
    897   1.1  nisimura 	 * descriptors.
    898   1.1  nisimura 	 */
    899   1.1  nisimura 	for (;;) {
    900   1.1  nisimura 		IFQ_POLL(&ifp->if_snd, m0);
    901   1.1  nisimura 		if (m0 == NULL)
    902   1.1  nisimura 			break;
    903   1.1  nisimura 
    904   1.1  nisimura 		if (sc->sc_txsfree < KSE_TXQUEUE_GC) {
    905   1.1  nisimura 			txreap(sc);
    906   1.1  nisimura 			if (sc->sc_txsfree == 0)
    907   1.1  nisimura 				break;
    908   1.1  nisimura 		}
    909   1.1  nisimura 		txs = &sc->sc_txsoft[sc->sc_txsnext];
    910   1.1  nisimura 		dmamap = txs->txs_dmamap;
    911   1.1  nisimura 
    912   1.1  nisimura 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    913   1.1  nisimura 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    914   1.1  nisimura 		if (error) {
    915   1.1  nisimura 			if (error == EFBIG) {
    916   1.1  nisimura 				printf("%s: Tx packet consumes too many "
    917   1.1  nisimura 				    "DMA segments, dropping...\n",
    918  1.23       chs 				    device_xname(sc->sc_dev));
    919   1.1  nisimura 				    IFQ_DEQUEUE(&ifp->if_snd, m0);
    920   1.1  nisimura 				    m_freem(m0);
    921   1.1  nisimura 				    continue;
    922   1.1  nisimura 			}
    923   1.1  nisimura 			/* Short on resources, just stop for now. */
    924   1.1  nisimura 			break;
    925   1.1  nisimura 		}
    926   1.1  nisimura 
    927   1.1  nisimura 		if (dmamap->dm_nsegs > sc->sc_txfree) {
    928   1.1  nisimura 			/*
    929   1.1  nisimura 			 * Not enough free descriptors to transmit this
    930   1.1  nisimura 			 * packet.  We haven't committed anything yet,
    931   1.1  nisimura 			 * so just unload the DMA map, put the packet
    932   1.1  nisimura 			 * back on the queue, and punt.	 Notify the upper
    933   1.1  nisimura 			 * layer that there are not more slots left.
    934   1.1  nisimura 			 */
    935   1.1  nisimura 			ifp->if_flags |= IFF_OACTIVE;
    936   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, dmamap);
    937   1.1  nisimura 			break;
    938   1.1  nisimura 		}
    939   1.1  nisimura 
    940   1.1  nisimura 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    941   1.1  nisimura 
    942   1.1  nisimura 		/*
    943   1.1  nisimura 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    944   1.1  nisimura 		 */
    945   1.1  nisimura 
    946   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    947   1.1  nisimura 		    BUS_DMASYNC_PREWRITE);
    948   1.1  nisimura 
    949   1.6  nisimura 		lasttx = -1; tdes0 = 0;
    950   1.1  nisimura 		for (nexttx = sc->sc_txnext, seg = 0;
    951   1.1  nisimura 		     seg < dmamap->dm_nsegs;
    952   1.1  nisimura 		     seg++, nexttx = KSE_NEXTTX(nexttx)) {
    953   1.1  nisimura 			struct tdes *tdes = &sc->sc_txdescs[nexttx];
    954   1.1  nisimura 			/*
    955   1.1  nisimura 			 * If this is the first descriptor we're
    956   1.1  nisimura 			 * enqueueing, don't set the OWN bit just
    957   1.1  nisimura 			 * yet.	 That could cause a race condition.
    958   1.1  nisimura 			 * We'll do it below.
    959   1.1  nisimura 			 */
    960   1.1  nisimura 			tdes->t2 = dmamap->dm_segs[seg].ds_addr;
    961   1.1  nisimura 			tdes->t1 = sc->sc_t1csum
    962   1.1  nisimura 			     | (dmamap->dm_segs[seg].ds_len & T1_TBS_MASK);
    963   1.6  nisimura 			tdes->t0 = tdes0;
    964   1.6  nisimura 			tdes0 |= T0_OWN;
    965   1.1  nisimura 			lasttx = nexttx;
    966   1.1  nisimura 		}
    967   1.8  nisimura 
    968   1.1  nisimura 		/*
    969   1.1  nisimura 		 * Outgoing NFS mbuf must be unloaded when Tx completed.
    970   1.1  nisimura 		 * Without T1_IC NFS mbuf is left unack'ed for excessive
    971   1.1  nisimura 		 * time and NFS stops to proceed until kse_watchdog()
    972   1.1  nisimura 		 * calls txreap() to reclaim the unack'ed mbuf.
    973   1.5  nisimura 		 * It's painful to traverse every mbuf chain to determine
    974   1.1  nisimura 		 * whether someone is waiting for Tx completion.
    975   1.1  nisimura 		 */
    976   1.8  nisimura 		m = m0;
    977   1.1  nisimura 		do {
    978   1.1  nisimura 			if ((m->m_flags & M_EXT) && m->m_ext.ext_free) {
    979   1.1  nisimura 				sc->sc_txdescs[lasttx].t1 |= T1_IC;
    980   1.1  nisimura 				break;
    981   1.1  nisimura 			}
    982   1.1  nisimura 		} while ((m = m->m_next) != NULL);
    983   1.1  nisimura 
    984   1.1  nisimura 		/* write last T0_OWN bit of the 1st segment */
    985   1.1  nisimura 		sc->sc_txdescs[lasttx].t1 |= T1_LS;
    986   1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t1 |= T1_FS;
    987   1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t0 = T0_OWN;
    988   1.1  nisimura 		KSE_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
    989   1.1  nisimura 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    990   1.1  nisimura 
    991   1.1  nisimura 		/* tell DMA start transmit */
    992   1.1  nisimura 		CSR_WRITE_4(sc, MDTSC, 1);
    993   1.1  nisimura 
    994   1.1  nisimura 		txs->txs_mbuf = m0;
    995   1.1  nisimura 		txs->txs_firstdesc = sc->sc_txnext;
    996   1.1  nisimura 		txs->txs_lastdesc = lasttx;
    997   1.1  nisimura 		txs->txs_ndesc = dmamap->dm_nsegs;
    998   1.1  nisimura 
    999   1.1  nisimura 		sc->sc_txfree -= txs->txs_ndesc;
   1000   1.1  nisimura 		sc->sc_txnext = nexttx;
   1001   1.1  nisimura 		sc->sc_txsfree--;
   1002   1.1  nisimura 		sc->sc_txsnext = KSE_NEXTTXS(sc->sc_txsnext);
   1003   1.1  nisimura 		/*
   1004   1.1  nisimura 		 * Pass the packet to any BPF listeners.
   1005   1.1  nisimura 		 */
   1006  1.32   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
   1007   1.1  nisimura 	}
   1008   1.1  nisimura 
   1009   1.1  nisimura 	if (sc->sc_txsfree == 0 || sc->sc_txfree == 0) {
   1010   1.1  nisimura 		/* No more slots left; notify upper layer. */
   1011   1.1  nisimura 		ifp->if_flags |= IFF_OACTIVE;
   1012   1.1  nisimura 	}
   1013   1.1  nisimura 	if (sc->sc_txfree != ofree) {
   1014   1.1  nisimura 		/* Set a watchdog timer in case the chip flakes out. */
   1015   1.1  nisimura 		ifp->if_timer = 5;
   1016   1.1  nisimura 	}
   1017   1.1  nisimura }
   1018   1.1  nisimura 
   1019   1.1  nisimura static void
   1020   1.1  nisimura kse_set_filter(struct kse_softc *sc)
   1021   1.1  nisimura {
   1022   1.1  nisimura 	struct ether_multistep step;
   1023   1.1  nisimura 	struct ether_multi *enm;
   1024   1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1025   1.6  nisimura 	uint32_t h, hashes[2];
   1026   1.6  nisimura 
   1027   1.6  nisimura 	sc->sc_rxc &= ~(RXC_MHTE | RXC_RM);
   1028   1.6  nisimura 	ifp->if_flags &= ~IFF_ALLMULTI;
   1029   1.6  nisimura 	if (ifp->if_flags & IFF_PROMISC)
   1030   1.6  nisimura 		return;
   1031   1.1  nisimura 
   1032   1.1  nisimura 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1033   1.6  nisimura 	if (enm == NULL)
   1034   1.6  nisimura 		return;
   1035   1.6  nisimura 	hashes[0] = hashes[1] = 0;
   1036   1.6  nisimura 	do {
   1037   1.6  nisimura 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1038   1.6  nisimura 			/*
   1039   1.6  nisimura 			 * We must listen to a range of multicast addresses.
   1040   1.6  nisimura 			 * For now, just accept all multicasts, rather than
   1041   1.6  nisimura 			 * trying to set only those filter bits needed to match
   1042   1.6  nisimura 			 * the range.  (At this time, the only use of address
   1043   1.6  nisimura 			 * ranges is for IP multicast routing, for which the
   1044   1.6  nisimura 			 * range is big enough to require all bits set.)
   1045   1.6  nisimura 			 */
   1046   1.6  nisimura 			goto allmulti;
   1047   1.1  nisimura 		}
   1048   1.6  nisimura 		h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
   1049   1.6  nisimura 		hashes[h >> 5] |= 1 << (h & 0x1f);
   1050   1.1  nisimura 		ETHER_NEXT_MULTI(step, enm);
   1051   1.6  nisimura 	} while (enm != NULL);
   1052   1.6  nisimura 	sc->sc_rxc |= RXC_MHTE;
   1053   1.6  nisimura 	CSR_WRITE_4(sc, MTR0, hashes[0]);
   1054   1.6  nisimura 	CSR_WRITE_4(sc, MTR1, hashes[1]);
   1055   1.1  nisimura 	return;
   1056   1.6  nisimura  allmulti:
   1057   1.6  nisimura 	sc->sc_rxc |= RXC_RM;
   1058   1.6  nisimura 	ifp->if_flags |= IFF_ALLMULTI;
   1059   1.1  nisimura }
   1060   1.1  nisimura 
   1061   1.1  nisimura static int
   1062   1.1  nisimura add_rxbuf(struct kse_softc *sc, int idx)
   1063   1.1  nisimura {
   1064   1.1  nisimura 	struct kse_rxsoft *rxs = &sc->sc_rxsoft[idx];
   1065   1.1  nisimura 	struct mbuf *m;
   1066   1.1  nisimura 	int error;
   1067   1.1  nisimura 
   1068   1.1  nisimura 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1069   1.1  nisimura 	if (m == NULL)
   1070   1.1  nisimura 		return ENOBUFS;
   1071   1.1  nisimura 
   1072   1.1  nisimura 	MCLGET(m, M_DONTWAIT);
   1073   1.1  nisimura 	if ((m->m_flags & M_EXT) == 0) {
   1074   1.1  nisimura 		m_freem(m);
   1075   1.1  nisimura 		return ENOBUFS;
   1076   1.1  nisimura 	}
   1077   1.1  nisimura 
   1078   1.1  nisimura 	if (rxs->rxs_mbuf != NULL)
   1079   1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1080   1.1  nisimura 
   1081   1.1  nisimura 	rxs->rxs_mbuf = m;
   1082   1.1  nisimura 
   1083   1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   1084   1.1  nisimura 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1085   1.1  nisimura 	if (error) {
   1086   1.1  nisimura 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1087  1.23       chs 		    device_xname(sc->sc_dev), idx, error);
   1088   1.1  nisimura 		panic("kse_add_rxbuf");
   1089   1.1  nisimura 	}
   1090   1.1  nisimura 
   1091   1.1  nisimura 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1092   1.1  nisimura 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1093   1.1  nisimura 
   1094   1.1  nisimura 	KSE_INIT_RXDESC(sc, idx);
   1095   1.1  nisimura 
   1096   1.1  nisimura 	return 0;
   1097   1.1  nisimura }
   1098   1.1  nisimura 
   1099   1.1  nisimura static void
   1100   1.1  nisimura rxdrain(struct kse_softc *sc)
   1101   1.1  nisimura {
   1102   1.1  nisimura 	struct kse_rxsoft *rxs;
   1103   1.1  nisimura 	int i;
   1104   1.1  nisimura 
   1105   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
   1106   1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1107   1.1  nisimura 		if (rxs->rxs_mbuf != NULL) {
   1108   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1109   1.1  nisimura 			m_freem(rxs->rxs_mbuf);
   1110   1.1  nisimura 			rxs->rxs_mbuf = NULL;
   1111   1.1  nisimura 		}
   1112   1.1  nisimura 	}
   1113   1.1  nisimura }
   1114   1.1  nisimura 
   1115   1.1  nisimura static int
   1116   1.1  nisimura kse_intr(void *arg)
   1117   1.1  nisimura {
   1118   1.1  nisimura 	struct kse_softc *sc = arg;
   1119   1.2   tsutsui 	uint32_t isr;
   1120   1.1  nisimura 
   1121   1.1  nisimura 	if ((isr = CSR_READ_4(sc, INTST)) == 0)
   1122   1.1  nisimura 		return 0;
   1123   1.1  nisimura 
   1124   1.1  nisimura 	if (isr & INT_DMRS)
   1125   1.1  nisimura 		rxintr(sc);
   1126   1.1  nisimura 	if (isr & INT_DMTS)
   1127   1.1  nisimura 		txreap(sc);
   1128   1.1  nisimura 	if (isr & INT_DMLCS)
   1129   1.1  nisimura 		lnkchg(sc);
   1130   1.1  nisimura 	if (isr & INT_DMRBUS)
   1131  1.23       chs 		printf("%s: Rx descriptor full\n", device_xname(sc->sc_dev));
   1132   1.1  nisimura 
   1133   1.1  nisimura 	CSR_WRITE_4(sc, INTST, isr);
   1134   1.1  nisimura 	return 1;
   1135   1.1  nisimura }
   1136   1.1  nisimura 
   1137   1.1  nisimura static void
   1138   1.1  nisimura rxintr(struct kse_softc *sc)
   1139   1.1  nisimura {
   1140   1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1141   1.1  nisimura 	struct kse_rxsoft *rxs;
   1142   1.1  nisimura 	struct mbuf *m;
   1143   1.2   tsutsui 	uint32_t rxstat;
   1144   1.1  nisimura 	int i, len;
   1145   1.1  nisimura 
   1146   1.1  nisimura 	for (i = sc->sc_rxptr; /*CONSTCOND*/ 1; i = KSE_NEXTRX(i)) {
   1147   1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1148   1.1  nisimura 
   1149   1.1  nisimura 		KSE_CDRXSYNC(sc, i,
   1150   1.1  nisimura 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1151   1.1  nisimura 
   1152   1.1  nisimura 		rxstat = sc->sc_rxdescs[i].r0;
   1153  1.24  christos 
   1154   1.1  nisimura 		if (rxstat & R0_OWN) /* desc is left empty */
   1155   1.1  nisimura 			break;
   1156   1.1  nisimura 
   1157   1.1  nisimura 		/* R0_FS|R0_LS must have been marked for this desc */
   1158   1.1  nisimura 
   1159   1.1  nisimura 		if (rxstat & R0_ES) {
   1160   1.1  nisimura 			ifp->if_ierrors++;
   1161   1.1  nisimura #define PRINTERR(bit, str)						\
   1162   1.1  nisimura 			if (rxstat & (bit))				\
   1163   1.1  nisimura 				printf("%s: receive error: %s\n",	\
   1164  1.23       chs 				    device_xname(sc->sc_dev), str)
   1165   1.1  nisimura 			PRINTERR(R0_TL, "frame too long");
   1166   1.1  nisimura 			PRINTERR(R0_RF, "runt frame");
   1167   1.1  nisimura 			PRINTERR(R0_CE, "bad FCS");
   1168   1.1  nisimura #undef PRINTERR
   1169   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1170   1.1  nisimura 			continue;
   1171   1.1  nisimura 		}
   1172   1.1  nisimura 
   1173   1.1  nisimura 		/* HW errata; frame might be too small or too large */
   1174   1.1  nisimura 
   1175   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1176   1.1  nisimura 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1177   1.1  nisimura 
   1178   1.1  nisimura 		len = rxstat & R0_FL_MASK;
   1179   1.2   tsutsui 		len -= ETHER_CRC_LEN;	/* trim CRC off */
   1180   1.1  nisimura 		m = rxs->rxs_mbuf;
   1181   1.1  nisimura 
   1182   1.1  nisimura 		if (add_rxbuf(sc, i) != 0) {
   1183   1.1  nisimura 			ifp->if_ierrors++;
   1184   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1185   1.1  nisimura 			bus_dmamap_sync(sc->sc_dmat,
   1186   1.1  nisimura 			    rxs->rxs_dmamap, 0,
   1187   1.1  nisimura 			    rxs->rxs_dmamap->dm_mapsize,
   1188   1.1  nisimura 			    BUS_DMASYNC_PREREAD);
   1189   1.1  nisimura 			continue;
   1190   1.1  nisimura 		}
   1191   1.1  nisimura 
   1192  1.30     ozaki 		m_set_rcvif(m, ifp);
   1193   1.1  nisimura 		m->m_pkthdr.len = m->m_len = len;
   1194   1.1  nisimura 
   1195   1.1  nisimura 		if (sc->sc_mcsum) {
   1196   1.1  nisimura 			m->m_pkthdr.csum_flags |= sc->sc_mcsum;
   1197   1.1  nisimura 			if (rxstat & R0_IPE)
   1198   1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1199   1.1  nisimura 			if (rxstat & (R0_TCPE | R0_UDPE))
   1200   1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   1201   1.1  nisimura 		}
   1202  1.29     ozaki 		if_percpuq_enqueue(ifp->if_percpuq, m);
   1203   1.1  nisimura #ifdef KSEDIAGNOSTIC
   1204   1.1  nisimura 		if (kse_monitor_rxintr > 0) {
   1205   1.1  nisimura 			printf("m stat %x data %p len %d\n",
   1206   1.1  nisimura 			    rxstat, m->m_data, m->m_len);
   1207   1.1  nisimura 		}
   1208   1.1  nisimura #endif
   1209   1.1  nisimura 	}
   1210   1.1  nisimura 	sc->sc_rxptr = i;
   1211   1.1  nisimura }
   1212   1.1  nisimura 
   1213   1.1  nisimura static void
   1214   1.1  nisimura txreap(struct kse_softc *sc)
   1215   1.1  nisimura {
   1216   1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1217   1.1  nisimura 	struct kse_txsoft *txs;
   1218   1.2   tsutsui 	uint32_t txstat;
   1219   1.1  nisimura 	int i;
   1220   1.1  nisimura 
   1221   1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
   1222   1.1  nisimura 
   1223   1.1  nisimura 	for (i = sc->sc_txsdirty; sc->sc_txsfree != KSE_TXQUEUELEN;
   1224   1.1  nisimura 	     i = KSE_NEXTTXS(i), sc->sc_txsfree++) {
   1225   1.1  nisimura 		txs = &sc->sc_txsoft[i];
   1226   1.1  nisimura 
   1227   1.1  nisimura 		KSE_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   1228   1.1  nisimura 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1229   1.1  nisimura 
   1230   1.1  nisimura 		txstat = sc->sc_txdescs[txs->txs_lastdesc].t0;
   1231   1.1  nisimura 
   1232   1.1  nisimura 		if (txstat & T0_OWN) /* desc is still in use */
   1233   1.1  nisimura 			break;
   1234   1.1  nisimura 
   1235   1.1  nisimura 		/* there is no way to tell transmission status per frame */
   1236   1.1  nisimura 
   1237   1.1  nisimura 		ifp->if_opackets++;
   1238   1.1  nisimura 
   1239   1.1  nisimura 		sc->sc_txfree += txs->txs_ndesc;
   1240   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1241   1.1  nisimura 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1242   1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1243   1.1  nisimura 		m_freem(txs->txs_mbuf);
   1244   1.1  nisimura 		txs->txs_mbuf = NULL;
   1245   1.1  nisimura 	}
   1246   1.1  nisimura 	sc->sc_txsdirty = i;
   1247   1.1  nisimura 	if (sc->sc_txsfree == KSE_TXQUEUELEN)
   1248   1.1  nisimura 		ifp->if_timer = 0;
   1249   1.1  nisimura }
   1250   1.1  nisimura 
   1251   1.1  nisimura static void
   1252   1.1  nisimura lnkchg(struct kse_softc *sc)
   1253   1.1  nisimura {
   1254   1.1  nisimura 	struct ifmediareq ifmr;
   1255   1.1  nisimura 
   1256   1.1  nisimura #if 0 /* rambling link status */
   1257  1.23       chs 	printf("%s: link %s\n", device_xname(sc->sc_dev),
   1258   1.1  nisimura 	    (CSR_READ_2(sc, P1SR) & (1U << 5)) ? "up" : "down");
   1259   1.1  nisimura #endif
   1260   1.1  nisimura 	ifmedia_sts(&sc->sc_ethercom.ec_if, &ifmr);
   1261   1.1  nisimura }
   1262   1.1  nisimura 
   1263   1.1  nisimura static int
   1264   1.1  nisimura ifmedia_upd(struct ifnet *ifp)
   1265   1.1  nisimura {
   1266   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1267   1.1  nisimura 	struct ifmedia *ifm = &sc->sc_media;
   1268   1.2   tsutsui 	uint16_t ctl;
   1269   1.1  nisimura 
   1270   1.1  nisimura 	ctl = 0;
   1271   1.1  nisimura 	if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
   1272   1.1  nisimura 		ctl |= (1U << 13); /* restart AN */
   1273   1.1  nisimura 		ctl |= (1U << 7);  /* enable AN */
   1274   1.1  nisimura 		ctl |= (1U << 4);  /* advertise flow control pause */
   1275   1.1  nisimura 		ctl |= (1U << 3) | (1U << 2) | (1U << 1) | (1U << 0);
   1276   1.1  nisimura 	}
   1277   1.1  nisimura 	else {
   1278   1.1  nisimura 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX)
   1279   1.1  nisimura 			ctl |= (1U << 6);
   1280   1.1  nisimura 		if (ifm->ifm_media & IFM_FDX)
   1281   1.1  nisimura 			ctl |= (1U << 5);
   1282   1.1  nisimura 	}
   1283   1.1  nisimura 	CSR_WRITE_2(sc, P1CR4, ctl);
   1284   1.1  nisimura 
   1285   1.1  nisimura 	sc->sc_media_active = IFM_NONE;
   1286   1.1  nisimura 	sc->sc_media_status = IFM_AVALID;
   1287   1.1  nisimura 
   1288   1.1  nisimura 	return 0;
   1289   1.1  nisimura }
   1290   1.1  nisimura 
   1291   1.1  nisimura static void
   1292   1.1  nisimura ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1293   1.1  nisimura {
   1294   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1295   1.1  nisimura 	struct ifmedia *ifm = &sc->sc_media;
   1296   1.2   tsutsui 	uint16_t ctl, sts, result;
   1297   1.1  nisimura 
   1298   1.1  nisimura 	ifmr->ifm_status = IFM_AVALID;
   1299   1.1  nisimura 	ifmr->ifm_active = IFM_ETHER;
   1300   1.1  nisimura 
   1301   1.1  nisimura 	ctl = CSR_READ_2(sc, P1CR4);
   1302   1.1  nisimura 	sts = CSR_READ_2(sc, P1SR);
   1303   1.1  nisimura 	if ((sts & (1U << 5)) == 0) {
   1304   1.1  nisimura 		ifmr->ifm_active |= IFM_NONE;
   1305   1.1  nisimura 		goto out; /* link is down */
   1306   1.1  nisimura 	}
   1307   1.1  nisimura 	ifmr->ifm_status |= IFM_ACTIVE;
   1308   1.1  nisimura 	if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
   1309   1.1  nisimura 		if ((sts & (1U << 6)) == 0) {
   1310   1.1  nisimura 			ifmr->ifm_active |= IFM_NONE;
   1311   1.1  nisimura 			goto out; /* negotiation in progress */
   1312   1.1  nisimura 		}
   1313   1.1  nisimura 		result = ctl & sts & 017;
   1314   1.1  nisimura 		if (result & (1U << 3))
   1315   1.1  nisimura 			ifmr->ifm_active |= IFM_100_TX|IFM_FDX;
   1316   1.1  nisimura 		else if (result & (1U << 2))
   1317  1.28   msaitoh 			ifmr->ifm_active |= IFM_100_TX|IFM_HDX;
   1318   1.1  nisimura 		else if (result & (1U << 1))
   1319   1.1  nisimura 			ifmr->ifm_active |= IFM_10_T|IFM_FDX;
   1320   1.1  nisimura 		else if (result & (1U << 0))
   1321  1.28   msaitoh 			ifmr->ifm_active |= IFM_10_T|IFM_HDX;
   1322   1.1  nisimura 		else
   1323   1.1  nisimura 			ifmr->ifm_active |= IFM_NONE;
   1324   1.1  nisimura 		if (ctl & (1U << 4))
   1325   1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   1326   1.1  nisimura 		if (sts & (1U << 4))
   1327   1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   1328   1.1  nisimura 	}
   1329   1.1  nisimura 	else {
   1330   1.1  nisimura 		ifmr->ifm_active |= (sts & (1U << 10)) ? IFM_100_TX : IFM_10_T;
   1331   1.1  nisimura 		if (sts & (1U << 9))
   1332   1.1  nisimura 			ifmr->ifm_active |= IFM_FDX;
   1333   1.1  nisimura 		if (sts & (1U << 12))
   1334   1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   1335   1.1  nisimura 		if (sts & (1U << 11))
   1336   1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   1337   1.1  nisimura 	}
   1338   1.1  nisimura 
   1339   1.1  nisimura   out:
   1340   1.1  nisimura 	sc->sc_media_status = ifmr->ifm_status;
   1341   1.1  nisimura 	sc->sc_media_active = ifmr->ifm_active;
   1342   1.1  nisimura }
   1343   1.1  nisimura 
   1344   1.1  nisimura static void
   1345   1.1  nisimura phy_tick(void *arg)
   1346   1.1  nisimura {
   1347   1.1  nisimura 	struct kse_softc *sc = arg;
   1348   1.1  nisimura 	struct ifmediareq ifmr;
   1349   1.1  nisimura 	int s;
   1350   1.1  nisimura 
   1351   1.1  nisimura 	s = splnet();
   1352   1.1  nisimura 	ifmedia_sts(&sc->sc_ethercom.ec_if, &ifmr);
   1353   1.1  nisimura 	splx(s);
   1354   1.1  nisimura 
   1355   1.1  nisimura 	callout_reset(&sc->sc_callout, hz, phy_tick, sc);
   1356   1.1  nisimura }
   1357   1.8  nisimura 
   1358   1.8  nisimura static int
   1359   1.8  nisimura ifmedia2_upd(struct ifnet *ifp)
   1360   1.8  nisimura {
   1361   1.8  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1362   1.8  nisimura 
   1363   1.8  nisimura 	sc->sc_media_status = IFM_AVALID;
   1364   1.8  nisimura 	sc->sc_media_active = IFM_NONE;
   1365   1.8  nisimura 	return 0;
   1366   1.8  nisimura }
   1367   1.8  nisimura 
   1368   1.8  nisimura static void
   1369   1.8  nisimura ifmedia2_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1370   1.8  nisimura {
   1371   1.8  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1372   1.8  nisimura 	int p1sts, p2sts;
   1373   1.8  nisimura 
   1374   1.8  nisimura 	ifmr->ifm_status = IFM_AVALID;
   1375   1.8  nisimura 	ifmr->ifm_active = IFM_ETHER;
   1376   1.8  nisimura 	p1sts = CSR_READ_2(sc, P1SR);
   1377   1.8  nisimura 	p2sts = CSR_READ_2(sc, P2SR);
   1378   1.8  nisimura 	if (((p1sts | p2sts) & (1U << 5)) == 0)
   1379   1.8  nisimura 		ifmr->ifm_active |= IFM_NONE;
   1380   1.8  nisimura 	else {
   1381   1.8  nisimura 		ifmr->ifm_status |= IFM_ACTIVE;
   1382   1.8  nisimura 		ifmr->ifm_active |= IFM_100_TX|IFM_FDX;
   1383   1.8  nisimura 		ifmr->ifm_active |= IFM_FLOW|IFM_ETH_RXPAUSE|IFM_ETH_TXPAUSE;
   1384   1.8  nisimura 	}
   1385   1.8  nisimura 	sc->sc_media_status = ifmr->ifm_status;
   1386   1.8  nisimura 	sc->sc_media_active = ifmr->ifm_active;
   1387   1.8  nisimura }
   1388   1.8  nisimura 
   1389   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
   1390   1.8  nisimura static void
   1391  1.16       dsl stat_tick(void *arg)
   1392   1.8  nisimura {
   1393   1.8  nisimura 	struct kse_softc *sc = arg;
   1394   1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1395   1.8  nisimura 	int nport, p, i, val;
   1396   1.8  nisimura 
   1397   1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1398   1.8  nisimura 	for (p = 0; p < nport; p++) {
   1399   1.9  nisimura 		for (i = 0; i < 32; i++) {
   1400   1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1401   1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1402   1.8  nisimura 			do {
   1403   1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1404   1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1405   1.9  nisimura 			if (val & (1U << 31)) {
   1406   1.9  nisimura 				(void)CSR_READ_2(sc, IADR4);
   1407   1.8  nisimura 				val = 0x3fffffff; /* has made overflow */
   1408   1.9  nisimura 			}
   1409   1.9  nisimura 			else {
   1410   1.9  nisimura 				val &= 0x3fff0000;		/* 29:16 */
   1411   1.9  nisimura 				val |= CSR_READ_2(sc, IADR4);	/* 15:0 */
   1412   1.9  nisimura 			}
   1413   1.8  nisimura 			ee->pev[p][i].ev_count += val; /* i (0-31) */
   1414   1.8  nisimura 		}
   1415   1.8  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p);
   1416   1.8  nisimura 		ee->pev[p][32].ev_count = CSR_READ_2(sc, IADR4); /* 32 */
   1417   1.9  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p * 3 + 1);
   1418   1.8  nisimura 		ee->pev[p][33].ev_count = CSR_READ_2(sc, IADR4); /* 33 */
   1419   1.8  nisimura 	}
   1420   1.8  nisimura 	callout_reset(&sc->sc_stat_ch, hz * 60, stat_tick, arg);
   1421   1.8  nisimura }
   1422   1.8  nisimura 
   1423   1.8  nisimura static void
   1424   1.8  nisimura zerostats(struct kse_softc *sc)
   1425   1.8  nisimura {
   1426   1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1427   1.8  nisimura 	int nport, p, i, val;
   1428   1.8  nisimura 
   1429   1.8  nisimura 	/* make sure all the HW counters get zero */
   1430   1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1431   1.8  nisimura 	for (p = 0; p < nport; p++) {
   1432   1.8  nisimura 		for (i = 0; i < 31; i++) {
   1433   1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1434   1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1435   1.8  nisimura 			do {
   1436   1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1437   1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1438   1.9  nisimura 			(void)CSR_READ_2(sc, IADR4);
   1439   1.8  nisimura 			ee->pev[p][i].ev_count = 0;
   1440   1.8  nisimura 		}
   1441   1.8  nisimura 	}
   1442   1.8  nisimura }
   1443   1.8  nisimura #endif
   1444