Home | History | Annotate | Line # | Download | only in pci
if_kse.c revision 1.45
      1  1.42  nisimura /*	$NetBSD: if_kse.c,v 1.45 2019/12/12 12:00:06 nisimura Exp $	*/
      2   1.1  nisimura 
      3  1.15  nisimura /*-
      4  1.15  nisimura  * Copyright (c) 2006 The NetBSD Foundation, Inc.
      5  1.15  nisimura  * All rights reserved.
      6  1.15  nisimura  *
      7  1.15  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      8  1.15  nisimura  * by Tohru Nishimura.
      9   1.1  nisimura  *
     10   1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     11   1.1  nisimura  * modification, are permitted provided that the following conditions
     12   1.1  nisimura  * are met:
     13   1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     14   1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     15   1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     18   1.1  nisimura  *
     19  1.15  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.15  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.15  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.15  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.15  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.15  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.15  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.15  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.15  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.15  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.15  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  nisimura  */
     31   1.1  nisimura 
     32  1.41  nisimura /*
     33  1.42  nisimura  * Micrel 8841/8842 10/100 PCI ethernet driver
     34  1.41  nisimura  */
     35  1.41  nisimura 
     36   1.1  nisimura #include <sys/cdefs.h>
     37  1.42  nisimura __KERNEL_RCSID(0, "$NetBSD: if_kse.c,v 1.45 2019/12/12 12:00:06 nisimura Exp $");
     38   1.1  nisimura 
     39   1.1  nisimura #include <sys/param.h>
     40   1.1  nisimura #include <sys/systm.h>
     41   1.1  nisimura #include <sys/callout.h>
     42   1.1  nisimura #include <sys/mbuf.h>
     43   1.1  nisimura #include <sys/malloc.h>
     44   1.1  nisimura #include <sys/kernel.h>
     45   1.1  nisimura #include <sys/ioctl.h>
     46   1.1  nisimura #include <sys/errno.h>
     47   1.1  nisimura #include <sys/device.h>
     48   1.1  nisimura #include <sys/queue.h>
     49   1.1  nisimura 
     50   1.1  nisimura #include <machine/endian.h>
     51  1.10        ad #include <sys/bus.h>
     52  1.10        ad #include <sys/intr.h>
     53   1.1  nisimura 
     54   1.1  nisimura #include <net/if.h>
     55   1.1  nisimura #include <net/if_media.h>
     56   1.1  nisimura #include <net/if_dl.h>
     57   1.1  nisimura #include <net/if_ether.h>
     58  1.42  nisimura #include <dev/mii/mii.h>
     59  1.42  nisimura #include <dev/mii/miivar.h>
     60   1.1  nisimura #include <net/bpf.h>
     61   1.1  nisimura 
     62   1.1  nisimura #include <dev/pci/pcivar.h>
     63   1.1  nisimura #include <dev/pci/pcireg.h>
     64   1.1  nisimura #include <dev/pci/pcidevs.h>
     65   1.1  nisimura 
     66  1.44  nisimura #define KSE_LINKDEBUG 1
     67  1.39  nisimura 
     68   1.1  nisimura #define CSR_READ_4(sc, off) \
     69   1.1  nisimura 	    bus_space_read_4(sc->sc_st, sc->sc_sh, off)
     70   1.1  nisimura #define CSR_WRITE_4(sc, off, val) \
     71   1.1  nisimura 	    bus_space_write_4(sc->sc_st, sc->sc_sh, off, val)
     72   1.1  nisimura #define CSR_READ_2(sc, off) \
     73  1.42  nisimura 	    bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (off))
     74   1.1  nisimura #define CSR_WRITE_2(sc, off, val) \
     75  1.42  nisimura 	    bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (off), (val))
     76   1.1  nisimura 
     77   1.1  nisimura #define MDTXC	0x000	/* DMA transmit control */
     78   1.1  nisimura #define MDRXC	0x004	/* DMA receive control */
     79   1.1  nisimura #define MDTSC	0x008	/* DMA transmit start */
     80   1.1  nisimura #define MDRSC	0x00c	/* DMA receive start */
     81   1.1  nisimura #define TDLB	0x010	/* transmit descriptor list base */
     82   1.1  nisimura #define RDLB	0x014	/* receive descriptor list base */
     83   1.7  nisimura #define MTR0	0x020	/* multicast table 31:0 */
     84   1.7  nisimura #define MTR1	0x024	/* multicast table 63:32 */
     85   1.1  nisimura #define INTEN	0x028	/* interrupt enable */
     86   1.1  nisimura #define INTST	0x02c	/* interrupt status */
     87  1.45  nisimura #define MAAL0	0x080	/* additional MAC address 0 low */
     88  1.45  nisimura #define MAAH0	0x084	/* additional MAC address 0 high */
     89   1.1  nisimura #define MARL	0x200	/* MAC address low */
     90   1.1  nisimura #define MARM	0x202	/* MAC address middle */
     91   1.1  nisimura #define MARH	0x204	/* MAC address high */
     92   1.1  nisimura #define GRR	0x216	/* global reset */
     93  1.42  nisimura #define SIDER	0x400	/* switch ID and function enable */
     94   1.8  nisimura #define IACR	0x4a0	/* indirect access control */
     95   1.8  nisimura #define IADR1	0x4a2	/* indirect access data 66:63 */
     96   1.8  nisimura #define IADR2	0x4a4	/* indirect access data 47:32 */
     97   1.8  nisimura #define IADR3	0x4a6	/* indirect access data 63:48 */
     98   1.8  nisimura #define IADR4	0x4a8	/* indirect access data 15:0 */
     99   1.8  nisimura #define IADR5	0x4aa	/* indirect access data 31:16 */
    100   1.1  nisimura #define P1CR4	0x512	/* port 1 control 4 */
    101   1.1  nisimura #define P1SR	0x514	/* port 1 status */
    102   1.8  nisimura #define P2CR4	0x532	/* port 2 control 4 */
    103   1.8  nisimura #define P2SR	0x534	/* port 2 status */
    104  1.42  nisimura #define  PxCR_STARTNEG	(1U<<9)		/* restart auto negotiation */
    105  1.42  nisimura #define  PxCR_AUTOEN	(1U<<7)		/* auto negotiation enable */
    106  1.42  nisimura #define  PxCR_SPD100	(1U<<6)		/* force speed 100 */
    107  1.42  nisimura #define  PxCR_USEFDX	(1U<<5)		/* force full duplex */
    108  1.42  nisimura #define  PxCR_USEFC	(1U<<4)		/* advertise pause flow control */
    109  1.42  nisimura #define  PxSR_ACOMP	(1U<<6)		/* auto negotiation completed */
    110  1.42  nisimura #define  PxSR_SPD100	(1U<<10)	/* speed is 100Mbps */
    111  1.42  nisimura #define  PxSR_FDX	(1U<<9)		/* full duplex */
    112  1.42  nisimura #define  PxSR_LINKUP	(1U<<5)		/* link is good */
    113  1.42  nisimura #define  PxSR_RXFLOW	(1U<<12)	/* receive flow control active */
    114  1.42  nisimura #define  PxSR_TXFLOW	(1U<<11)	/* transmit flow control active */
    115  1.42  nisimura #define P1VIDCR	0x504	/* port 1 vtag */
    116  1.42  nisimura #define P2VIDCR	0x524	/* port 2 vtag */
    117  1.42  nisimura #define P3VIDCR	0x544	/* 8842 host vtag */
    118   1.1  nisimura 
    119   1.1  nisimura #define TXC_BS_MSK	0x3f000000	/* burst size */
    120   1.1  nisimura #define TXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    121   1.1  nisimura #define TXC_UCG		(1U<<18)	/* generate UDP checksum */
    122   1.1  nisimura #define TXC_TCG		(1U<<17)	/* generate TCP checksum */
    123   1.1  nisimura #define TXC_ICG		(1U<<16)	/* generate IP checksum */
    124  1.42  nisimura #define TXC_FCE		(1U<<9)		/* generate PAUSE to moderate Rx lvl */
    125   1.1  nisimura #define TXC_EP		(1U<<2)		/* enable automatic padding */
    126   1.1  nisimura #define TXC_AC		(1U<<1)		/* add CRC to frame */
    127   1.1  nisimura #define TXC_TEN		(1)		/* enable DMA to run */
    128   1.1  nisimura 
    129   1.1  nisimura #define RXC_BS_MSK	0x3f000000	/* burst size */
    130   1.1  nisimura #define RXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    131   1.6  nisimura #define RXC_IHAE	(1U<<19)	/* IP header alignment enable */
    132   1.5  nisimura #define RXC_UCC		(1U<<18)	/* run UDP checksum */
    133   1.5  nisimura #define RXC_TCC		(1U<<17)	/* run TDP checksum */
    134   1.5  nisimura #define RXC_ICC		(1U<<16)	/* run IP checksum */
    135  1.42  nisimura #define RXC_FCE		(1U<<9)		/* accept PAUSE to throttle Tx */
    136   1.1  nisimura #define RXC_RB		(1U<<6)		/* receive broadcast frame */
    137  1.44  nisimura #define RXC_RM		(1U<<5)		/* receive all multicast (inc. RB) */
    138  1.44  nisimura #define RXC_RU		(1U<<4)		/* receive 16 additional unicasts */
    139   1.1  nisimura #define RXC_RE		(1U<<3)		/* accept error frame */
    140   1.1  nisimura #define RXC_RA		(1U<<2)		/* receive all frame */
    141   1.6  nisimura #define RXC_MHTE	(1U<<1)		/* use multicast hash table */
    142   1.1  nisimura #define RXC_REN		(1)		/* enable DMA to run */
    143   1.1  nisimura 
    144   1.1  nisimura #define INT_DMLCS	(1U<<31)	/* link status change */
    145   1.1  nisimura #define INT_DMTS	(1U<<30)	/* sending desc. has posted Tx done */
    146   1.1  nisimura #define INT_DMRS	(1U<<29)	/* frame was received */
    147   1.1  nisimura #define INT_DMRBUS	(1U<<27)	/* Rx descriptor pool is full */
    148   1.1  nisimura 
    149   1.1  nisimura #define T0_OWN		(1U<<31)	/* desc is ready to Tx */
    150   1.1  nisimura 
    151   1.1  nisimura #define R0_OWN		(1U<<31)	/* desc is empty */
    152   1.1  nisimura #define R0_FS		(1U<<30)	/* first segment of frame */
    153   1.1  nisimura #define R0_LS		(1U<<29)	/* last segment of frame */
    154   1.1  nisimura #define R0_IPE		(1U<<28)	/* IP checksum error */
    155   1.1  nisimura #define R0_TCPE		(1U<<27)	/* TCP checksum error */
    156   1.1  nisimura #define R0_UDPE		(1U<<26)	/* UDP checksum error */
    157   1.1  nisimura #define R0_ES		(1U<<25)	/* error summary */
    158   1.1  nisimura #define R0_MF		(1U<<24)	/* multicast frame */
    159   1.5  nisimura #define R0_SPN		0x00300000	/* 21:20 switch port 1/2 */
    160   1.5  nisimura #define R0_ALIGN	0x00300000	/* 21:20 (KSZ8692P) Rx align amount */
    161   1.5  nisimura #define R0_RE		(1U<<19)	/* MII reported error */
    162   1.5  nisimura #define R0_TL		(1U<<18)	/* frame too long, beyond 1518 */
    163   1.1  nisimura #define R0_RF		(1U<<17)	/* damaged runt frame */
    164   1.1  nisimura #define R0_CE		(1U<<16)	/* CRC error */
    165   1.1  nisimura #define R0_FT		(1U<<15)	/* frame type */
    166   1.1  nisimura #define R0_FL_MASK	0x7ff		/* frame length 10:0 */
    167   1.1  nisimura 
    168   1.1  nisimura #define T1_IC		(1U<<31)	/* post interrupt on complete */
    169   1.1  nisimura #define T1_FS		(1U<<30)	/* first segment of frame */
    170   1.1  nisimura #define T1_LS		(1U<<29)	/* last segment of frame */
    171   1.1  nisimura #define T1_IPCKG	(1U<<28)	/* generate IP checksum */
    172   1.1  nisimura #define T1_TCPCKG	(1U<<27)	/* generate TCP checksum */
    173   1.1  nisimura #define T1_UDPCKG	(1U<<26)	/* generate UDP checksum */
    174   1.1  nisimura #define T1_TER		(1U<<25)	/* end of ring */
    175   1.5  nisimura #define T1_SPN		0x00300000	/* 21:20 switch port 1/2 */
    176   1.1  nisimura #define T1_TBS_MASK	0x7ff		/* segment size 10:0 */
    177   1.1  nisimura 
    178   1.1  nisimura #define R1_RER		(1U<<25)	/* end of ring */
    179   1.8  nisimura #define R1_RBS_MASK	0x7fc		/* segment size 10:0 */
    180   1.1  nisimura 
    181   1.1  nisimura #define KSE_NTXSEGS		16
    182   1.1  nisimura #define KSE_TXQUEUELEN		64
    183   1.1  nisimura #define KSE_TXQUEUELEN_MASK	(KSE_TXQUEUELEN - 1)
    184   1.1  nisimura #define KSE_TXQUEUE_GC		(KSE_TXQUEUELEN / 4)
    185   1.1  nisimura #define KSE_NTXDESC		256
    186   1.1  nisimura #define KSE_NTXDESC_MASK	(KSE_NTXDESC - 1)
    187   1.1  nisimura #define KSE_NEXTTX(x)		(((x) + 1) & KSE_NTXDESC_MASK)
    188   1.1  nisimura #define KSE_NEXTTXS(x)		(((x) + 1) & KSE_TXQUEUELEN_MASK)
    189   1.1  nisimura 
    190   1.1  nisimura #define KSE_NRXDESC		64
    191   1.1  nisimura #define KSE_NRXDESC_MASK	(KSE_NRXDESC - 1)
    192   1.1  nisimura #define KSE_NEXTRX(x)		(((x) + 1) & KSE_NRXDESC_MASK)
    193   1.1  nisimura 
    194   1.1  nisimura struct tdes {
    195   1.2   tsutsui 	uint32_t t0, t1, t2, t3;
    196   1.1  nisimura };
    197   1.1  nisimura 
    198   1.1  nisimura struct rdes {
    199   1.2   tsutsui 	uint32_t r0, r1, r2, r3;
    200   1.1  nisimura };
    201   1.1  nisimura 
    202   1.1  nisimura struct kse_control_data {
    203   1.1  nisimura 	struct tdes kcd_txdescs[KSE_NTXDESC];
    204   1.1  nisimura 	struct rdes kcd_rxdescs[KSE_NRXDESC];
    205   1.1  nisimura };
    206   1.1  nisimura #define KSE_CDOFF(x)		offsetof(struct kse_control_data, x)
    207   1.1  nisimura #define KSE_CDTXOFF(x)		KSE_CDOFF(kcd_txdescs[(x)])
    208   1.1  nisimura #define KSE_CDRXOFF(x)		KSE_CDOFF(kcd_rxdescs[(x)])
    209   1.1  nisimura 
    210   1.1  nisimura struct kse_txsoft {
    211   1.1  nisimura 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    212   1.1  nisimura 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    213   1.1  nisimura 	int txs_firstdesc;		/* first descriptor in packet */
    214   1.1  nisimura 	int txs_lastdesc;		/* last descriptor in packet */
    215   1.1  nisimura 	int txs_ndesc;			/* # of descriptors used */
    216   1.1  nisimura };
    217   1.1  nisimura 
    218   1.1  nisimura struct kse_rxsoft {
    219   1.1  nisimura 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    220   1.1  nisimura 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    221   1.1  nisimura };
    222   1.1  nisimura 
    223   1.1  nisimura struct kse_softc {
    224  1.23       chs 	device_t sc_dev;		/* generic device information */
    225   1.1  nisimura 	bus_space_tag_t sc_st;		/* bus space tag */
    226   1.1  nisimura 	bus_space_handle_t sc_sh;	/* bus space handle */
    227  1.42  nisimura 	bus_size_t sc_memsize;		/* csr map size */
    228   1.1  nisimura 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    229  1.42  nisimura 	pci_chipset_tag_t sc_pc;	/* PCI chipset tag */
    230   1.1  nisimura 	struct ethercom sc_ethercom;	/* Ethernet common data */
    231   1.1  nisimura 	void *sc_ih;			/* interrupt cookie */
    232   1.1  nisimura 
    233  1.42  nisimura 	struct mii_data sc_mii;		/* mii 8841 */
    234  1.42  nisimura 	struct ifmedia sc_media;	/* ifmedia 8842 */
    235  1.42  nisimura 	int sc_flowflags;		/* 802.3x PAUSE flow control */
    236  1.39  nisimura 
    237  1.42  nisimura 	callout_t  sc_tick_ch;		/* MII tick callout */
    238   1.9  nisimura 	callout_t  sc_stat_ch;		/* statistics counter callout */
    239   1.1  nisimura 
    240   1.1  nisimura 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    241   1.1  nisimura #define sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    242   1.1  nisimura 
    243   1.1  nisimura 	struct kse_control_data *sc_control_data;
    244   1.8  nisimura #define sc_txdescs	sc_control_data->kcd_txdescs
    245   1.8  nisimura #define sc_rxdescs	sc_control_data->kcd_rxdescs
    246   1.1  nisimura 
    247   1.1  nisimura 	struct kse_txsoft sc_txsoft[KSE_TXQUEUELEN];
    248   1.1  nisimura 	struct kse_rxsoft sc_rxsoft[KSE_NRXDESC];
    249   1.1  nisimura 	int sc_txfree;			/* number of free Tx descriptors */
    250   1.1  nisimura 	int sc_txnext;			/* next ready Tx descriptor */
    251   1.1  nisimura 	int sc_txsfree;			/* number of free Tx jobs */
    252   1.1  nisimura 	int sc_txsnext;			/* next ready Tx job */
    253   1.1  nisimura 	int sc_txsdirty;		/* dirty Tx jobs */
    254   1.1  nisimura 	int sc_rxptr;			/* next ready Rx descriptor/descsoft */
    255   1.1  nisimura 
    256   1.2   tsutsui 	uint32_t sc_txc, sc_rxc;
    257   1.2   tsutsui 	uint32_t sc_t1csum;
    258   1.2   tsutsui 	int sc_mcsum;
    259   1.8  nisimura 	uint32_t sc_inten;
    260   1.8  nisimura 
    261   1.2   tsutsui 	uint32_t sc_chip;
    262   1.8  nisimura 	uint8_t sc_altmac[16][ETHER_ADDR_LEN];
    263   1.8  nisimura 	uint16_t sc_vlan[16];
    264   1.8  nisimura 
    265   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    266   1.8  nisimura 	struct ksext {
    267   1.8  nisimura 		char evcntname[3][8];
    268   1.8  nisimura 		struct evcnt pev[3][34];
    269   1.8  nisimura 	} sc_ext;			/* switch statistics */
    270   1.8  nisimura #endif
    271   1.1  nisimura };
    272   1.1  nisimura 
    273   1.1  nisimura #define KSE_CDTXADDR(sc, x)	((sc)->sc_cddma + KSE_CDTXOFF((x)))
    274   1.1  nisimura #define KSE_CDRXADDR(sc, x)	((sc)->sc_cddma + KSE_CDRXOFF((x)))
    275   1.1  nisimura 
    276   1.1  nisimura #define KSE_CDTXSYNC(sc, x, n, ops)					\
    277   1.1  nisimura do {									\
    278   1.1  nisimura 	int __x, __n;							\
    279   1.1  nisimura 									\
    280   1.1  nisimura 	__x = (x);							\
    281   1.1  nisimura 	__n = (n);							\
    282   1.1  nisimura 									\
    283   1.1  nisimura 	/* If it will wrap around, sync to the end of the ring. */	\
    284   1.1  nisimura 	if ((__x + __n) > KSE_NTXDESC) {				\
    285   1.1  nisimura 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    286   1.1  nisimura 		    KSE_CDTXOFF(__x), sizeof(struct tdes) *		\
    287   1.1  nisimura 		    (KSE_NTXDESC - __x), (ops));			\
    288   1.1  nisimura 		__n -= (KSE_NTXDESC - __x);				\
    289   1.1  nisimura 		__x = 0;						\
    290   1.1  nisimura 	}								\
    291   1.1  nisimura 									\
    292   1.1  nisimura 	/* Now sync whatever is left. */				\
    293   1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    294   1.1  nisimura 	    KSE_CDTXOFF(__x), sizeof(struct tdes) * __n, (ops));	\
    295   1.1  nisimura } while (/*CONSTCOND*/0)
    296   1.1  nisimura 
    297   1.1  nisimura #define KSE_CDRXSYNC(sc, x, ops)					\
    298   1.1  nisimura do {									\
    299   1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    300   1.1  nisimura 	    KSE_CDRXOFF((x)), sizeof(struct rdes), (ops));		\
    301   1.1  nisimura } while (/*CONSTCOND*/0)
    302   1.1  nisimura 
    303   1.1  nisimura #define KSE_INIT_RXDESC(sc, x)						\
    304   1.1  nisimura do {									\
    305   1.1  nisimura 	struct kse_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    306   1.1  nisimura 	struct rdes *__rxd = &(sc)->sc_rxdescs[(x)];			\
    307   1.1  nisimura 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    308   1.1  nisimura 									\
    309   1.1  nisimura 	__m->m_data = __m->m_ext.ext_buf;				\
    310   1.1  nisimura 	__rxd->r2 = __rxs->rxs_dmamap->dm_segs[0].ds_addr;		\
    311   1.1  nisimura 	__rxd->r1 = R1_RBS_MASK /* __m->m_ext.ext_size */;		\
    312   1.1  nisimura 	__rxd->r0 = R0_OWN;						\
    313  1.35   msaitoh 	KSE_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); \
    314   1.1  nisimura } while (/*CONSTCOND*/0)
    315   1.1  nisimura 
    316  1.11  nisimura u_int kse_burstsize = 8;	/* DMA burst length tuning knob */
    317   1.1  nisimura 
    318   1.1  nisimura #ifdef KSEDIAGNOSTIC
    319   1.2   tsutsui u_int kse_monitor_rxintr;	/* fragmented UDP csum HW bug hook */
    320   1.1  nisimura #endif
    321   1.1  nisimura 
    322  1.18    cegger static int kse_match(device_t, cfdata_t, void *);
    323  1.18    cegger static void kse_attach(device_t, device_t, void *);
    324   1.1  nisimura 
    325  1.23       chs CFATTACH_DECL_NEW(kse, sizeof(struct kse_softc),
    326   1.1  nisimura     kse_match, kse_attach, NULL, NULL);
    327   1.1  nisimura 
    328   1.3  christos static int kse_ioctl(struct ifnet *, u_long, void *);
    329   1.1  nisimura static void kse_start(struct ifnet *);
    330   1.1  nisimura static void kse_watchdog(struct ifnet *);
    331   1.1  nisimura static int kse_init(struct ifnet *);
    332   1.1  nisimura static void kse_stop(struct ifnet *, int);
    333   1.1  nisimura static void kse_reset(struct kse_softc *);
    334   1.1  nisimura static void kse_set_filter(struct kse_softc *);
    335   1.1  nisimura static int add_rxbuf(struct kse_softc *, int);
    336   1.1  nisimura static void rxdrain(struct kse_softc *);
    337   1.1  nisimura static int kse_intr(void *);
    338   1.1  nisimura static void rxintr(struct kse_softc *);
    339   1.1  nisimura static void txreap(struct kse_softc *);
    340   1.1  nisimura static void lnkchg(struct kse_softc *);
    341  1.42  nisimura static int kse_ifmedia_upd(struct ifnet *);
    342  1.42  nisimura static void kse_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    343  1.42  nisimura static void nopifmedia_sts(struct ifnet *, struct ifmediareq *);
    344   1.1  nisimura static void phy_tick(void *);
    345  1.42  nisimura int kse_mii_readreg(device_t, int, int, uint16_t *);
    346  1.42  nisimura int kse_mii_writereg(device_t, int, int, uint16_t);
    347  1.42  nisimura void kse_mii_statchg(struct ifnet *);
    348   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    349   1.8  nisimura static void stat_tick(void *);
    350   1.8  nisimura static void zerostats(struct kse_softc *);
    351   1.8  nisimura #endif
    352   1.1  nisimura 
    353   1.1  nisimura static int
    354  1.18    cegger kse_match(device_t parent, cfdata_t match, void *aux)
    355   1.1  nisimura {
    356   1.1  nisimura 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    357   1.1  nisimura 
    358   1.1  nisimura 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_MICREL &&
    359   1.1  nisimura 	     (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8842 ||
    360   1.1  nisimura 	      PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8841) &&
    361   1.1  nisimura 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_NETWORK)
    362   1.1  nisimura 		return 1;
    363   1.1  nisimura 
    364   1.1  nisimura 	return 0;
    365   1.1  nisimura }
    366   1.1  nisimura 
    367   1.1  nisimura static void
    368  1.18    cegger kse_attach(device_t parent, device_t self, void *aux)
    369   1.1  nisimura {
    370  1.19    cegger 	struct kse_softc *sc = device_private(self);
    371   1.1  nisimura 	struct pci_attach_args *pa = aux;
    372   1.1  nisimura 	pci_chipset_tag_t pc = pa->pa_pc;
    373   1.1  nisimura 	pci_intr_handle_t ih;
    374   1.1  nisimura 	const char *intrstr;
    375  1.42  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    376  1.42  nisimura 	struct mii_data * const mii = &sc->sc_mii;
    377   1.8  nisimura 	struct ifmedia *ifm;
    378   1.1  nisimura 	uint8_t enaddr[ETHER_ADDR_LEN];
    379   1.1  nisimura 	bus_dma_segment_t seg;
    380  1.25  nisimura 	int i, error, nseg;
    381  1.27  christos 	char intrbuf[PCI_INTRSTR_LEN];
    382   1.1  nisimura 
    383  1.42  nisimura 	aprint_normal(": Micrel KSZ%04x Ethernet (rev. 0x%02x)\n",
    384  1.42  nisimura 	    PCI_PRODUCT(pa->pa_id), PCI_REVISION(pa->pa_class));
    385  1.42  nisimura 
    386   1.1  nisimura 	if (pci_mapreg_map(pa, 0x10,
    387   1.1  nisimura 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    388  1.42  nisimura 	    0, &sc->sc_st, &sc->sc_sh, NULL, &sc->sc_memsize) != 0) {
    389  1.42  nisimura 		aprint_error_dev(self, "unable to map device registers\n");
    390   1.1  nisimura 		return;
    391   1.1  nisimura 	}
    392   1.1  nisimura 
    393   1.1  nisimura 	/* Make sure bus mastering is enabled. */
    394   1.1  nisimura 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    395   1.1  nisimura 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    396   1.1  nisimura 	    PCI_COMMAND_MASTER_ENABLE);
    397   1.1  nisimura 
    398  1.42  nisimura 	/* Power up chip if necessary. */
    399  1.42  nisimura 	if ((error = pci_activate(pc, pa->pa_tag, self, NULL))
    400  1.42  nisimura 	    && error != EOPNOTSUPP) {
    401  1.42  nisimura 		aprint_error_dev(self, "cannot activate %d\n", error);
    402  1.42  nisimura 		return;
    403  1.42  nisimura 	}
    404  1.42  nisimura 
    405  1.42  nisimura 	/* Map and establish our interrupt. */
    406  1.42  nisimura 	if (pci_intr_map(pa, &ih)) {
    407  1.42  nisimura 		aprint_error_dev(self, "unable to map interrupt\n");
    408  1.42  nisimura 		return;
    409  1.42  nisimura 	}
    410  1.42  nisimura 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    411  1.42  nisimura 	sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, kse_intr, sc,
    412  1.42  nisimura 	    device_xname(self));
    413  1.42  nisimura 	if (sc->sc_ih == NULL) {
    414  1.42  nisimura 		aprint_error_dev(self, "unable to establish interrupt");
    415  1.42  nisimura 		if (intrstr != NULL)
    416  1.42  nisimura 			aprint_error(" at %s", intrstr);
    417  1.42  nisimura 		aprint_error("\n");
    418  1.42  nisimura 		return;
    419   1.1  nisimura 	}
    420  1.42  nisimura 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    421   1.1  nisimura 
    422  1.42  nisimura 	sc->sc_dev = self;
    423  1.42  nisimura 	sc->sc_dmat = pa->pa_dmat;
    424  1.42  nisimura 	sc->sc_pc = pa->pa_pc;
    425   1.1  nisimura 	sc->sc_chip = PCI_PRODUCT(pa->pa_id);
    426   1.1  nisimura 
    427   1.1  nisimura 	/*
    428   1.1  nisimura 	 * Read the Ethernet address from the EEPROM.
    429   1.1  nisimura 	 */
    430   1.1  nisimura 	i = CSR_READ_2(sc, MARL);
    431  1.42  nisimura 	enaddr[5] = i;
    432  1.42  nisimura 	enaddr[4] = i >> 8;
    433   1.1  nisimura 	i = CSR_READ_2(sc, MARM);
    434  1.42  nisimura 	enaddr[3] = i;
    435  1.42  nisimura 	enaddr[2] = i >> 8;
    436   1.1  nisimura 	i = CSR_READ_2(sc, MARH);
    437  1.42  nisimura 	enaddr[1] = i;
    438  1.42  nisimura 	enaddr[0] = i >> 8;
    439  1.42  nisimura 	aprint_normal_dev(self,
    440  1.42  nisimura 	    "Ethernet address %s\n", ether_sprintf(enaddr));
    441   1.1  nisimura 
    442   1.1  nisimura 	/*
    443   1.1  nisimura 	 * Enable chip function.
    444   1.1  nisimura 	 */
    445  1.42  nisimura 	CSR_WRITE_2(sc, SIDER, 1);
    446   1.1  nisimura 
    447   1.1  nisimura 	/*
    448   1.1  nisimura 	 * Allocate the control data structures, and create and load the
    449   1.1  nisimura 	 * DMA map for it.
    450   1.1  nisimura 	 */
    451   1.1  nisimura 	error = bus_dmamem_alloc(sc->sc_dmat,
    452   1.1  nisimura 	    sizeof(struct kse_control_data), PAGE_SIZE, 0, &seg, 1, &nseg, 0);
    453   1.1  nisimura 	if (error != 0) {
    454  1.42  nisimura 		aprint_error_dev(self,
    455  1.35   msaitoh 		    "unable to allocate control data, error = %d\n", error);
    456   1.1  nisimura 		goto fail_0;
    457   1.1  nisimura 	}
    458   1.1  nisimura 	error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
    459   1.9  nisimura 	    sizeof(struct kse_control_data), (void **)&sc->sc_control_data,
    460   1.1  nisimura 	    BUS_DMA_COHERENT);
    461   1.1  nisimura 	if (error != 0) {
    462  1.42  nisimura 		aprint_error_dev(self,
    463  1.35   msaitoh 		    "unable to map control data, error = %d\n", error);
    464   1.1  nisimura 		goto fail_1;
    465   1.1  nisimura 	}
    466   1.1  nisimura 	error = bus_dmamap_create(sc->sc_dmat,
    467   1.1  nisimura 	    sizeof(struct kse_control_data), 1,
    468   1.1  nisimura 	    sizeof(struct kse_control_data), 0, 0, &sc->sc_cddmamap);
    469   1.1  nisimura 	if (error != 0) {
    470  1.42  nisimura 		aprint_error_dev(self,
    471  1.35   msaitoh 		    "unable to create control data DMA map, "
    472  1.14    cegger 		    "error = %d\n", error);
    473   1.1  nisimura 		goto fail_2;
    474   1.1  nisimura 	}
    475   1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    476   1.1  nisimura 	    sc->sc_control_data, sizeof(struct kse_control_data), NULL, 0);
    477   1.1  nisimura 	if (error != 0) {
    478  1.42  nisimura 		aprint_error_dev(self,
    479  1.35   msaitoh 		    "unable to load control data DMA map, error = %d\n",
    480  1.14    cegger 		    error);
    481   1.1  nisimura 		goto fail_3;
    482   1.1  nisimura 	}
    483   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    484   1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    485   1.1  nisimura 		    KSE_NTXSEGS, MCLBYTES, 0, 0,
    486   1.1  nisimura 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    487  1.42  nisimura 			aprint_error_dev(self,
    488  1.35   msaitoh 			    "unable to create tx DMA map %d, error = %d\n",
    489  1.35   msaitoh 			    i, error);
    490   1.1  nisimura 			goto fail_4;
    491   1.1  nisimura 		}
    492   1.1  nisimura 	}
    493   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    494   1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    495   1.1  nisimura 		    1, MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    496  1.42  nisimura 			aprint_error_dev(self,
    497  1.35   msaitoh 			    "unable to create rx DMA map %d, error = %d\n",
    498  1.35   msaitoh 			    i, error);
    499   1.1  nisimura 			goto fail_5;
    500   1.1  nisimura 		}
    501   1.1  nisimura 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    502   1.1  nisimura 	}
    503   1.1  nisimura 
    504  1.42  nisimura 	callout_init(&sc->sc_tick_ch, 0);
    505   1.8  nisimura 	callout_init(&sc->sc_stat_ch, 0);
    506  1.42  nisimura 	callout_setfunc(&sc->sc_tick_ch, phy_tick, sc);
    507  1.42  nisimura #ifdef KSE_EVENT_COUNTERS
    508  1.42  nisimura 	callout_setfunc(&sc->sc_stat_ch, stat_tick, sc);
    509  1.42  nisimura #endif
    510  1.42  nisimura 
    511  1.42  nisimura 	mii->mii_ifp = ifp;
    512  1.42  nisimura 	mii->mii_readreg = kse_mii_readreg;
    513  1.42  nisimura 	mii->mii_writereg = kse_mii_writereg;
    514  1.42  nisimura 	mii->mii_statchg = kse_mii_statchg;
    515   1.1  nisimura 
    516  1.38   msaitoh 	/* Initialize ifmedia structures. */
    517  1.42  nisimura 	sc->sc_flowflags = 0;
    518   1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    519  1.42  nisimura 		/* use port 1 builtin PHY as index 1 device */
    520  1.42  nisimura 		sc->sc_ethercom.ec_mii = mii;
    521  1.42  nisimura 		ifm = &mii->mii_media;
    522  1.42  nisimura 		ifmedia_init(ifm, 0, kse_ifmedia_upd, kse_ifmedia_sts);
    523  1.42  nisimura 		mii_attach(sc->sc_dev, mii, 0xffffffff, 1 /* PHY1 */,
    524  1.42  nisimura 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
    525  1.42  nisimura 		if (LIST_FIRST(&mii->mii_phys) == NULL) {
    526  1.42  nisimura 			ifmedia_add(ifm, IFM_ETHER | IFM_NONE, 0, NULL);
    527  1.42  nisimura 			ifmedia_set(ifm, IFM_ETHER | IFM_NONE);
    528  1.42  nisimura 		} else
    529  1.42  nisimura 			ifmedia_set(ifm, IFM_ETHER | IFM_AUTO);
    530  1.35   msaitoh 	} else {
    531  1.40  nisimura 		/*
    532  1.40  nisimura 		 * pretend 100FDX w/ no alternative media selection.
    533  1.42  nisimura 		 * 8842 MAC is tied with a builtin 3 port switch. It can do
    534  1.42  nisimura 		 * 4 degree priotised rate control over either of tx/rx
    535  1.42  nisimura 		 * direction for any of ports, respectively. Tough, this
    536  1.42  nisimura 		 * driver leaves the rate unlimited intending 100Mbps maximum.
    537  1.42  nisimura 		 * 2 external ports behave in AN mode and this driver provides
    538  1.42  nisimura 		 * no mean to manipulate and see their operational details.
    539  1.40  nisimura 		 */
    540  1.42  nisimura 		sc->sc_ethercom.ec_ifmedia = ifm = &sc->sc_media;
    541  1.42  nisimura 		ifmedia_init(ifm, 0, NULL, nopifmedia_sts);
    542  1.39  nisimura 		ifmedia_add(ifm, IFM_ETHER | IFM_100_TX | IFM_FDX, 0, NULL);
    543  1.39  nisimura 		ifmedia_set(ifm, IFM_ETHER | IFM_100_TX | IFM_FDX);
    544  1.42  nisimura 
    545  1.42  nisimura 		aprint_normal_dev(self,
    546  1.42  nisimura 		    "10baseT, 10baseT-FDX, 100baseTX, 100baseTX-FDX, auto\n");
    547   1.8  nisimura 	}
    548  1.42  nisimura 	ifm->ifm_media = ifm->ifm_cur->ifm_media; /* as if user has requested */
    549   1.1  nisimura 
    550   1.1  nisimura 
    551  1.23       chs 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    552   1.1  nisimura 	ifp->if_softc = sc;
    553   1.1  nisimura 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    554   1.1  nisimura 	ifp->if_ioctl = kse_ioctl;
    555   1.1  nisimura 	ifp->if_start = kse_start;
    556   1.1  nisimura 	ifp->if_watchdog = kse_watchdog;
    557   1.1  nisimura 	ifp->if_init = kse_init;
    558   1.1  nisimura 	ifp->if_stop = kse_stop;
    559   1.1  nisimura 	IFQ_SET_READY(&ifp->if_snd);
    560   1.1  nisimura 
    561   1.1  nisimura 	/*
    562  1.42  nisimura 	 * capable of 802.1Q VLAN-sized frames and hw assisted tagging.
    563   1.1  nisimura 	 * can do IPv4, TCPv4, and UDPv4 checksums in hardware.
    564   1.1  nisimura 	 */
    565  1.42  nisimura 	sc->sc_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU;
    566  1.42  nisimura 	ifp->if_capabilities =
    567   1.1  nisimura 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    568   1.1  nisimura 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    569   1.1  nisimura 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    570   1.1  nisimura 
    571   1.1  nisimura 	if_attach(ifp);
    572  1.43  nisimura 	if_deferred_start_init(ifp, NULL);
    573   1.1  nisimura 	ether_ifattach(ifp, enaddr);
    574   1.8  nisimura 
    575   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    576  1.25  nisimura 	int p = (sc->sc_chip == 0x8842) ? 3 : 1;
    577   1.8  nisimura 	for (i = 0; i < p; i++) {
    578   1.8  nisimura 		struct ksext *ee = &sc->sc_ext;
    579  1.26  christos 		snprintf(ee->evcntname[i], sizeof(ee->evcntname[i]),
    580  1.26  christos 		    "%s.%d", device_xname(sc->sc_dev), i+1);
    581   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][0], EVCNT_TYPE_MISC,
    582   1.8  nisimura 		    NULL, ee->evcntname[i], "RxLoPriotyByte");
    583   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][1], EVCNT_TYPE_MISC,
    584   1.8  nisimura 		    NULL, ee->evcntname[i], "RxHiPriotyByte");
    585   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][2], EVCNT_TYPE_MISC,
    586   1.8  nisimura 		    NULL, ee->evcntname[i], "RxUndersizePkt");
    587   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][3], EVCNT_TYPE_MISC,
    588   1.8  nisimura 		    NULL, ee->evcntname[i], "RxFragments");
    589   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][4], EVCNT_TYPE_MISC,
    590   1.8  nisimura 		    NULL, ee->evcntname[i], "RxOversize");
    591   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][5], EVCNT_TYPE_MISC,
    592   1.8  nisimura 		    NULL, ee->evcntname[i], "RxJabbers");
    593   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][6], EVCNT_TYPE_MISC,
    594   1.8  nisimura 		    NULL, ee->evcntname[i], "RxSymbolError");
    595   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][7], EVCNT_TYPE_MISC,
    596   1.8  nisimura 		    NULL, ee->evcntname[i], "RxCRCError");
    597   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][8], EVCNT_TYPE_MISC,
    598   1.8  nisimura 		    NULL, ee->evcntname[i], "RxAlignmentError");
    599   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][9], EVCNT_TYPE_MISC,
    600   1.9  nisimura 		    NULL, ee->evcntname[i], "RxControl8808Pkts");
    601   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][10], EVCNT_TYPE_MISC,
    602   1.8  nisimura 		    NULL, ee->evcntname[i], "RxPausePkts");
    603   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][11], EVCNT_TYPE_MISC,
    604   1.8  nisimura 		    NULL, ee->evcntname[i], "RxBroadcast");
    605   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][12], EVCNT_TYPE_MISC,
    606   1.8  nisimura 		    NULL, ee->evcntname[i], "RxMulticast");
    607   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][13], EVCNT_TYPE_MISC,
    608   1.8  nisimura 		    NULL, ee->evcntname[i], "RxUnicast");
    609   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][14], EVCNT_TYPE_MISC,
    610   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx64Octets");
    611   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][15], EVCNT_TYPE_MISC,
    612   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx65To127Octets");
    613   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][16], EVCNT_TYPE_MISC,
    614   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx128To255Octets");
    615   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][17], EVCNT_TYPE_MISC,
    616   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx255To511Octets");
    617   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][18], EVCNT_TYPE_MISC,
    618   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx512To1023Octets");
    619   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][19], EVCNT_TYPE_MISC,
    620   1.8  nisimura 		    NULL, ee->evcntname[i], "Rx1024To1522Octets");
    621   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][20], EVCNT_TYPE_MISC,
    622   1.8  nisimura 		    NULL, ee->evcntname[i], "TxLoPriotyByte");
    623   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][21], EVCNT_TYPE_MISC,
    624   1.8  nisimura 		    NULL, ee->evcntname[i], "TxHiPriotyByte");
    625   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][22], EVCNT_TYPE_MISC,
    626   1.8  nisimura 		    NULL, ee->evcntname[i], "TxLateCollision");
    627   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][23], EVCNT_TYPE_MISC,
    628   1.8  nisimura 		    NULL, ee->evcntname[i], "TxPausePkts");
    629   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][24], EVCNT_TYPE_MISC,
    630   1.8  nisimura 		    NULL, ee->evcntname[i], "TxBroadcastPkts");
    631   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][25], EVCNT_TYPE_MISC,
    632   1.8  nisimura 		    NULL, ee->evcntname[i], "TxMulticastPkts");
    633   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][26], EVCNT_TYPE_MISC,
    634   1.8  nisimura 		    NULL, ee->evcntname[i], "TxUnicastPkts");
    635   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][27], EVCNT_TYPE_MISC,
    636   1.8  nisimura 		    NULL, ee->evcntname[i], "TxDeferred");
    637   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][28], EVCNT_TYPE_MISC,
    638   1.8  nisimura 		    NULL, ee->evcntname[i], "TxTotalCollision");
    639   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][29], EVCNT_TYPE_MISC,
    640   1.8  nisimura 		    NULL, ee->evcntname[i], "TxExcessiveCollision");
    641   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][30], EVCNT_TYPE_MISC,
    642   1.8  nisimura 		    NULL, ee->evcntname[i], "TxSingleCollision");
    643   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][31], EVCNT_TYPE_MISC,
    644   1.8  nisimura 		    NULL, ee->evcntname[i], "TxMultipleCollision");
    645   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][32], EVCNT_TYPE_MISC,
    646   1.8  nisimura 		    NULL, ee->evcntname[i], "TxDropPkts");
    647   1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][33], EVCNT_TYPE_MISC,
    648   1.8  nisimura 		    NULL, ee->evcntname[i], "RxDropPkts");
    649   1.8  nisimura 	}
    650   1.8  nisimura #endif
    651   1.1  nisimura 	return;
    652   1.1  nisimura 
    653   1.1  nisimura  fail_5:
    654   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    655   1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    656   1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    657   1.1  nisimura 			    sc->sc_rxsoft[i].rxs_dmamap);
    658  1.24  christos 	}
    659   1.1  nisimura  fail_4:
    660   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    661   1.1  nisimura 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    662   1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    663   1.1  nisimura 			    sc->sc_txsoft[i].txs_dmamap);
    664   1.1  nisimura 	}
    665   1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    666   1.1  nisimura  fail_3:
    667   1.1  nisimura 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    668   1.1  nisimura  fail_2:
    669   1.3  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    670   1.1  nisimura 	    sizeof(struct kse_control_data));
    671   1.1  nisimura  fail_1:
    672   1.1  nisimura 	bus_dmamem_free(sc->sc_dmat, &seg, nseg);
    673   1.1  nisimura  fail_0:
    674  1.42  nisimura 	if (sc->sc_ih != NULL) {
    675  1.42  nisimura 		pci_intr_disestablish(pc, sc->sc_ih);
    676  1.42  nisimura 		sc->sc_ih = NULL;
    677  1.42  nisimura 	}
    678  1.42  nisimura 	if (sc->sc_memsize) {
    679  1.42  nisimura 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_memsize);
    680  1.42  nisimura 		sc->sc_memsize = 0;
    681  1.42  nisimura 	}
    682   1.1  nisimura 	return;
    683   1.1  nisimura }
    684   1.1  nisimura 
    685   1.1  nisimura static int
    686   1.3  christos kse_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    687   1.1  nisimura {
    688   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    689  1.42  nisimura 	struct ifreq *ifr = (struct ifreq *)data;
    690  1.42  nisimura 	struct ifmedia *ifm;
    691   1.1  nisimura 	int s, error;
    692   1.1  nisimura 
    693   1.1  nisimura 	s = splnet();
    694   1.1  nisimura 
    695   1.1  nisimura 	switch (cmd) {
    696  1.42  nisimura 	case SIOCSIFMEDIA:
    697  1.42  nisimura 		/* Flow control requires full-duplex mode. */
    698  1.42  nisimura 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
    699  1.42  nisimura 		    (ifr->ifr_media & IFM_FDX) == 0)
    700  1.42  nisimura 			ifr->ifr_media &= ~IFM_ETH_FMASK;
    701  1.42  nisimura 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
    702  1.42  nisimura 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
    703  1.42  nisimura 				/* We can do both TXPAUSE and RXPAUSE. */
    704  1.42  nisimura 				ifr->ifr_media |=
    705  1.42  nisimura 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
    706  1.42  nisimura 			}
    707  1.42  nisimura 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
    708  1.42  nisimura 		}
    709  1.42  nisimura 		ifm = (sc->sc_chip == 0x8841)
    710  1.42  nisimura 		    ? &sc->sc_mii.mii_media : &sc->sc_media;
    711  1.42  nisimura 		error = ifmedia_ioctl(ifp, ifr, ifm, cmd);
    712  1.42  nisimura 		break;
    713   1.1  nisimura 	default:
    714  1.12    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
    715  1.12    dyoung 			break;
    716  1.12    dyoung 
    717  1.12    dyoung 		error = 0;
    718  1.12    dyoung 
    719  1.12    dyoung 		if (cmd == SIOCSIFCAP)
    720  1.12    dyoung 			error = (*ifp->if_init)(ifp);
    721  1.12    dyoung 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    722  1.12    dyoung 			;
    723  1.12    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
    724   1.1  nisimura 			/*
    725   1.1  nisimura 			 * Multicast list has changed; set the hardware filter
    726   1.1  nisimura 			 * accordingly.
    727   1.1  nisimura 			 */
    728  1.12    dyoung 			kse_set_filter(sc);
    729   1.1  nisimura 		}
    730   1.1  nisimura 		break;
    731   1.1  nisimura 	}
    732   1.1  nisimura 
    733   1.1  nisimura 	splx(s);
    734   1.1  nisimura 	return error;
    735   1.1  nisimura }
    736   1.1  nisimura 
    737   1.1  nisimura static int
    738   1.1  nisimura kse_init(struct ifnet *ifp)
    739   1.1  nisimura {
    740   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    741   1.2   tsutsui 	uint32_t paddr;
    742   1.1  nisimura 	int i, error = 0;
    743   1.1  nisimura 
    744   1.1  nisimura 	/* cancel pending I/O */
    745   1.1  nisimura 	kse_stop(ifp, 0);
    746   1.1  nisimura 
    747   1.1  nisimura 	/* reset all registers but PCI configuration */
    748   1.1  nisimura 	kse_reset(sc);
    749   1.1  nisimura 
    750   1.1  nisimura 	/* craft Tx descriptor ring */
    751   1.1  nisimura 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
    752   1.1  nisimura 	for (i = 0, paddr = KSE_CDTXADDR(sc, 1); i < KSE_NTXDESC - 1; i++) {
    753   1.1  nisimura 		sc->sc_txdescs[i].t3 = paddr;
    754   1.1  nisimura 		paddr += sizeof(struct tdes);
    755   1.1  nisimura 	}
    756   1.1  nisimura 	sc->sc_txdescs[KSE_NTXDESC - 1].t3 = KSE_CDTXADDR(sc, 0);
    757   1.1  nisimura 	KSE_CDTXSYNC(sc, 0, KSE_NTXDESC,
    758   1.1  nisimura 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    759   1.1  nisimura 	sc->sc_txfree = KSE_NTXDESC;
    760   1.1  nisimura 	sc->sc_txnext = 0;
    761   1.1  nisimura 
    762   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++)
    763   1.1  nisimura 		sc->sc_txsoft[i].txs_mbuf = NULL;
    764   1.1  nisimura 	sc->sc_txsfree = KSE_TXQUEUELEN;
    765   1.1  nisimura 	sc->sc_txsnext = 0;
    766   1.1  nisimura 	sc->sc_txsdirty = 0;
    767   1.1  nisimura 
    768   1.1  nisimura 	/* craft Rx descriptor ring */
    769   1.1  nisimura 	memset(sc->sc_rxdescs, 0, sizeof(sc->sc_rxdescs));
    770   1.1  nisimura 	for (i = 0, paddr = KSE_CDRXADDR(sc, 1); i < KSE_NRXDESC - 1; i++) {
    771   1.1  nisimura 		sc->sc_rxdescs[i].r3 = paddr;
    772   1.1  nisimura 		paddr += sizeof(struct rdes);
    773   1.1  nisimura 	}
    774   1.1  nisimura 	sc->sc_rxdescs[KSE_NRXDESC - 1].r3 = KSE_CDRXADDR(sc, 0);
    775   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    776   1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_mbuf == NULL) {
    777   1.1  nisimura 			if ((error = add_rxbuf(sc, i)) != 0) {
    778  1.42  nisimura 				aprint_error_dev(sc->sc_dev,
    779  1.42  nisimura 				    "unable to allocate or map rx "
    780   1.1  nisimura 				    "buffer %d, error = %d\n",
    781  1.42  nisimura 				    i, error);
    782   1.1  nisimura 				rxdrain(sc);
    783   1.1  nisimura 				goto out;
    784   1.1  nisimura 			}
    785   1.1  nisimura 		}
    786   1.1  nisimura 		else
    787   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
    788   1.1  nisimura 	}
    789   1.1  nisimura 	sc->sc_rxptr = 0;
    790   1.1  nisimura 
    791   1.1  nisimura 	/* hand Tx/Rx rings to HW */
    792   1.1  nisimura 	CSR_WRITE_4(sc, TDLB, KSE_CDTXADDR(sc, 0));
    793   1.1  nisimura 	CSR_WRITE_4(sc, RDLB, KSE_CDRXADDR(sc, 0));
    794   1.1  nisimura 
    795  1.42  nisimura 	sc->sc_txc = TXC_TEN | TXC_EP | TXC_AC;
    796  1.44  nisimura 	sc->sc_rxc = RXC_REN | RXC_RU | RXC_RB;
    797   1.1  nisimura 	sc->sc_t1csum = sc->sc_mcsum = 0;
    798   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) {
    799   1.5  nisimura 		sc->sc_rxc |= RXC_ICC;
    800   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_IPv4;
    801   1.1  nisimura 	}
    802   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) {
    803   1.1  nisimura 		sc->sc_txc |= TXC_ICG;
    804   1.1  nisimura 		sc->sc_t1csum |= T1_IPCKG;
    805   1.1  nisimura 	}
    806   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) {
    807   1.5  nisimura 		sc->sc_rxc |= RXC_TCC;
    808   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_TCPv4;
    809   1.1  nisimura 	}
    810   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) {
    811   1.1  nisimura 		sc->sc_txc |= TXC_TCG;
    812   1.1  nisimura 		sc->sc_t1csum |= T1_TCPCKG;
    813   1.1  nisimura 	}
    814   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) {
    815   1.5  nisimura 		sc->sc_rxc |= RXC_UCC;
    816   1.1  nisimura 		sc->sc_mcsum |= M_CSUM_UDPv4;
    817   1.1  nisimura 	}
    818   1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) {
    819   1.1  nisimura 		sc->sc_txc |= TXC_UCG;
    820   1.1  nisimura 		sc->sc_t1csum |= T1_UDPCKG;
    821   1.1  nisimura 	}
    822   1.1  nisimura 	sc->sc_txc |= (kse_burstsize << TXC_BS_SFT);
    823   1.1  nisimura 	sc->sc_rxc |= (kse_burstsize << RXC_BS_SFT);
    824   1.1  nisimura 
    825  1.42  nisimura 	if (sc->sc_chip == 0x8842) {
    826  1.42  nisimura 		sc->sc_txc |= TXC_FCE;
    827  1.42  nisimura 		sc->sc_rxc |= RXC_FCE;
    828  1.42  nisimura 	}
    829  1.42  nisimura 
    830   1.6  nisimura 	/* build multicast hash filter if necessary */
    831   1.6  nisimura 	kse_set_filter(sc);
    832   1.6  nisimura 
    833   1.1  nisimura 	/* set current media */
    834  1.39  nisimura 	if (sc->sc_chip == 0x8841)
    835  1.42  nisimura 		(void)kse_ifmedia_upd(ifp);
    836   1.1  nisimura 
    837   1.1  nisimura 	/* enable transmitter and receiver */
    838   1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    839   1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    840   1.1  nisimura 	CSR_WRITE_4(sc, MDRSC, 1);
    841   1.1  nisimura 
    842   1.1  nisimura 	/* enable interrupts */
    843  1.35   msaitoh 	sc->sc_inten = INT_DMTS | INT_DMRS | INT_DMRBUS;
    844   1.8  nisimura 	if (sc->sc_chip == 0x8841)
    845   1.8  nisimura 		sc->sc_inten |= INT_DMLCS;
    846   1.1  nisimura 	CSR_WRITE_4(sc, INTST, ~0);
    847   1.8  nisimura 	CSR_WRITE_4(sc, INTEN, sc->sc_inten);
    848   1.1  nisimura 
    849   1.1  nisimura 	ifp->if_flags |= IFF_RUNNING;
    850   1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
    851   1.1  nisimura 
    852   1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    853   1.8  nisimura 		/* start one second timer */
    854  1.42  nisimura 		callout_schedule(&sc->sc_tick_ch, hz);
    855   1.8  nisimura 	}
    856   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    857  1.42  nisimura 	/* start statistics gather 1 minute timer. should be tunable */
    858   1.8  nisimura 	zerostats(sc);
    859  1.42  nisimura 	callout_schedule(&sc->sc_stat_ch, hz * 60);
    860   1.8  nisimura #endif
    861   1.1  nisimura 
    862   1.1  nisimura  out:
    863   1.1  nisimura 	if (error) {
    864   1.1  nisimura 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    865   1.1  nisimura 		ifp->if_timer = 0;
    866  1.42  nisimura 		aprint_error_dev(sc->sc_dev, "interface not running\n");
    867   1.1  nisimura 	}
    868   1.1  nisimura 	return error;
    869   1.1  nisimura }
    870   1.1  nisimura 
    871   1.1  nisimura static void
    872   1.1  nisimura kse_stop(struct ifnet *ifp, int disable)
    873   1.1  nisimura {
    874   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    875   1.1  nisimura 	struct kse_txsoft *txs;
    876   1.1  nisimura 	int i;
    877   1.1  nisimura 
    878   1.8  nisimura 	if (sc->sc_chip == 0x8841)
    879  1.42  nisimura 		callout_stop(&sc->sc_tick_ch);
    880   1.8  nisimura 	callout_stop(&sc->sc_stat_ch);
    881   1.1  nisimura 
    882   1.1  nisimura 	sc->sc_txc &= ~TXC_TEN;
    883   1.1  nisimura 	sc->sc_rxc &= ~RXC_REN;
    884   1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    885   1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    886   1.1  nisimura 
    887   1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    888   1.1  nisimura 		txs = &sc->sc_txsoft[i];
    889   1.1  nisimura 		if (txs->txs_mbuf != NULL) {
    890   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
    891   1.1  nisimura 			m_freem(txs->txs_mbuf);
    892   1.1  nisimura 			txs->txs_mbuf = NULL;
    893   1.1  nisimura 		}
    894   1.1  nisimura 	}
    895   1.1  nisimura 
    896  1.13    dyoung 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    897  1.13    dyoung 	ifp->if_timer = 0;
    898  1.13    dyoung 
    899   1.1  nisimura 	if (disable)
    900   1.1  nisimura 		rxdrain(sc);
    901   1.1  nisimura }
    902   1.1  nisimura 
    903   1.1  nisimura static void
    904   1.1  nisimura kse_reset(struct kse_softc *sc)
    905   1.1  nisimura {
    906   1.1  nisimura 
    907  1.42  nisimura 	/* software reset */
    908   1.1  nisimura 	CSR_WRITE_2(sc, GRR, 1);
    909   1.1  nisimura 	delay(1000); /* PDF does not mention the delay amount */
    910   1.1  nisimura 	CSR_WRITE_2(sc, GRR, 0);
    911   1.1  nisimura 
    912  1.42  nisimura 	/* enable switch function */
    913  1.42  nisimura 	CSR_WRITE_2(sc, SIDER, 1);
    914   1.1  nisimura }
    915   1.1  nisimura 
    916   1.1  nisimura static void
    917   1.1  nisimura kse_watchdog(struct ifnet *ifp)
    918   1.1  nisimura {
    919   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    920   1.1  nisimura 
    921  1.24  christos 	/*
    922   1.1  nisimura 	 * Since we're not interrupting every packet, sweep
    923   1.1  nisimura 	 * up before we report an error.
    924   1.1  nisimura 	 */
    925   1.1  nisimura 	txreap(sc);
    926   1.1  nisimura 
    927   1.1  nisimura 	if (sc->sc_txfree != KSE_NTXDESC) {
    928  1.42  nisimura 		aprint_error_dev(sc->sc_dev,
    929  1.42  nisimura 		    "device timeout (txfree %d txsfree %d txnext %d)\n",
    930  1.42  nisimura 		    sc->sc_txfree, sc->sc_txsfree, sc->sc_txnext);
    931   1.1  nisimura 		ifp->if_oerrors++;
    932   1.1  nisimura 
    933   1.1  nisimura 		/* Reset the interface. */
    934   1.1  nisimura 		kse_init(ifp);
    935   1.1  nisimura 	}
    936   1.1  nisimura 	else if (ifp->if_flags & IFF_DEBUG)
    937  1.42  nisimura 		aprint_error_dev(sc->sc_dev, "recovered from device timeout\n");
    938   1.1  nisimura 
    939   1.1  nisimura 	/* Try to get more packets going. */
    940   1.1  nisimura 	kse_start(ifp);
    941   1.1  nisimura }
    942   1.1  nisimura 
    943   1.1  nisimura static void
    944   1.1  nisimura kse_start(struct ifnet *ifp)
    945   1.1  nisimura {
    946   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    947   1.8  nisimura 	struct mbuf *m0, *m;
    948   1.1  nisimura 	struct kse_txsoft *txs;
    949   1.1  nisimura 	bus_dmamap_t dmamap;
    950   1.1  nisimura 	int error, nexttx, lasttx, ofree, seg;
    951   1.6  nisimura 	uint32_t tdes0;
    952   1.1  nisimura 
    953  1.35   msaitoh 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    954   1.1  nisimura 		return;
    955   1.1  nisimura 
    956  1.35   msaitoh 	/* Remember the previous number of free descriptors. */
    957   1.1  nisimura 	ofree = sc->sc_txfree;
    958   1.1  nisimura 
    959   1.1  nisimura 	/*
    960   1.1  nisimura 	 * Loop through the send queue, setting up transmit descriptors
    961   1.1  nisimura 	 * until we drain the queue, or use up all available transmit
    962   1.1  nisimura 	 * descriptors.
    963   1.1  nisimura 	 */
    964   1.1  nisimura 	for (;;) {
    965   1.1  nisimura 		IFQ_POLL(&ifp->if_snd, m0);
    966   1.1  nisimura 		if (m0 == NULL)
    967   1.1  nisimura 			break;
    968   1.1  nisimura 
    969   1.1  nisimura 		if (sc->sc_txsfree < KSE_TXQUEUE_GC) {
    970   1.1  nisimura 			txreap(sc);
    971   1.1  nisimura 			if (sc->sc_txsfree == 0)
    972   1.1  nisimura 				break;
    973   1.1  nisimura 		}
    974   1.1  nisimura 		txs = &sc->sc_txsoft[sc->sc_txsnext];
    975   1.1  nisimura 		dmamap = txs->txs_dmamap;
    976   1.1  nisimura 
    977   1.1  nisimura 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    978  1.35   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    979   1.1  nisimura 		if (error) {
    980   1.1  nisimura 			if (error == EFBIG) {
    981  1.42  nisimura 				aprint_error_dev(sc->sc_dev,
    982  1.42  nisimura 				    "Tx packet consumes too many "
    983  1.42  nisimura 				    "DMA segments, dropping...\n");
    984   1.1  nisimura 				    IFQ_DEQUEUE(&ifp->if_snd, m0);
    985   1.1  nisimura 				    m_freem(m0);
    986   1.1  nisimura 				    continue;
    987   1.1  nisimura 			}
    988   1.1  nisimura 			/* Short on resources, just stop for now. */
    989   1.1  nisimura 			break;
    990   1.1  nisimura 		}
    991   1.1  nisimura 
    992   1.1  nisimura 		if (dmamap->dm_nsegs > sc->sc_txfree) {
    993   1.1  nisimura 			/*
    994   1.1  nisimura 			 * Not enough free descriptors to transmit this
    995   1.1  nisimura 			 * packet.  We haven't committed anything yet,
    996   1.1  nisimura 			 * so just unload the DMA map, put the packet
    997   1.1  nisimura 			 * back on the queue, and punt.	 Notify the upper
    998   1.1  nisimura 			 * layer that there are not more slots left.
    999   1.1  nisimura 			 */
   1000   1.1  nisimura 			ifp->if_flags |= IFF_OACTIVE;
   1001   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1002   1.1  nisimura 			break;
   1003   1.1  nisimura 		}
   1004   1.1  nisimura 
   1005   1.1  nisimura 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1006   1.1  nisimura 
   1007   1.1  nisimura 		/*
   1008   1.1  nisimura 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1009   1.1  nisimura 		 */
   1010   1.1  nisimura 
   1011   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1012   1.1  nisimura 		    BUS_DMASYNC_PREWRITE);
   1013   1.1  nisimura 
   1014  1.43  nisimura 		tdes0 = 0; /* to postpone 1st segment T0_OWN write */
   1015  1.43  nisimura 		lasttx = -1;
   1016   1.1  nisimura 		for (nexttx = sc->sc_txnext, seg = 0;
   1017   1.1  nisimura 		     seg < dmamap->dm_nsegs;
   1018   1.1  nisimura 		     seg++, nexttx = KSE_NEXTTX(nexttx)) {
   1019   1.1  nisimura 			struct tdes *tdes = &sc->sc_txdescs[nexttx];
   1020   1.1  nisimura 			/*
   1021   1.1  nisimura 			 * If this is the first descriptor we're
   1022   1.1  nisimura 			 * enqueueing, don't set the OWN bit just
   1023   1.1  nisimura 			 * yet.	 That could cause a race condition.
   1024   1.1  nisimura 			 * We'll do it below.
   1025   1.1  nisimura 			 */
   1026   1.1  nisimura 			tdes->t2 = dmamap->dm_segs[seg].ds_addr;
   1027   1.1  nisimura 			tdes->t1 = sc->sc_t1csum
   1028   1.1  nisimura 			     | (dmamap->dm_segs[seg].ds_len & T1_TBS_MASK);
   1029   1.6  nisimura 			tdes->t0 = tdes0;
   1030  1.43  nisimura 			tdes0 = T0_OWN; /* 2nd and other segments */
   1031   1.1  nisimura 			lasttx = nexttx;
   1032   1.1  nisimura 		}
   1033   1.1  nisimura 		/*
   1034   1.1  nisimura 		 * Outgoing NFS mbuf must be unloaded when Tx completed.
   1035   1.1  nisimura 		 * Without T1_IC NFS mbuf is left unack'ed for excessive
   1036   1.1  nisimura 		 * time and NFS stops to proceed until kse_watchdog()
   1037   1.1  nisimura 		 * calls txreap() to reclaim the unack'ed mbuf.
   1038   1.5  nisimura 		 * It's painful to traverse every mbuf chain to determine
   1039   1.1  nisimura 		 * whether someone is waiting for Tx completion.
   1040   1.1  nisimura 		 */
   1041   1.8  nisimura 		m = m0;
   1042   1.1  nisimura 		do {
   1043   1.1  nisimura 			if ((m->m_flags & M_EXT) && m->m_ext.ext_free) {
   1044   1.1  nisimura 				sc->sc_txdescs[lasttx].t1 |= T1_IC;
   1045   1.1  nisimura 				break;
   1046   1.1  nisimura 			}
   1047   1.1  nisimura 		} while ((m = m->m_next) != NULL);
   1048   1.1  nisimura 
   1049  1.43  nisimura 		/* Write deferred 1st segment T0_OWN at the final stage */
   1050   1.1  nisimura 		sc->sc_txdescs[lasttx].t1 |= T1_LS;
   1051   1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t1 |= T1_FS;
   1052   1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t0 = T0_OWN;
   1053   1.1  nisimura 		KSE_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
   1054  1.35   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1055   1.1  nisimura 
   1056  1.35   msaitoh 		/* Tell DMA start transmit */
   1057   1.1  nisimura 		CSR_WRITE_4(sc, MDTSC, 1);
   1058   1.1  nisimura 
   1059   1.1  nisimura 		txs->txs_mbuf = m0;
   1060   1.1  nisimura 		txs->txs_firstdesc = sc->sc_txnext;
   1061   1.1  nisimura 		txs->txs_lastdesc = lasttx;
   1062   1.1  nisimura 		txs->txs_ndesc = dmamap->dm_nsegs;
   1063   1.1  nisimura 
   1064   1.1  nisimura 		sc->sc_txfree -= txs->txs_ndesc;
   1065   1.1  nisimura 		sc->sc_txnext = nexttx;
   1066   1.1  nisimura 		sc->sc_txsfree--;
   1067   1.1  nisimura 		sc->sc_txsnext = KSE_NEXTTXS(sc->sc_txsnext);
   1068   1.1  nisimura 		/*
   1069   1.1  nisimura 		 * Pass the packet to any BPF listeners.
   1070   1.1  nisimura 		 */
   1071  1.32   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
   1072   1.1  nisimura 	}
   1073   1.1  nisimura 
   1074   1.1  nisimura 	if (sc->sc_txsfree == 0 || sc->sc_txfree == 0) {
   1075   1.1  nisimura 		/* No more slots left; notify upper layer. */
   1076   1.1  nisimura 		ifp->if_flags |= IFF_OACTIVE;
   1077   1.1  nisimura 	}
   1078   1.1  nisimura 	if (sc->sc_txfree != ofree) {
   1079   1.1  nisimura 		/* Set a watchdog timer in case the chip flakes out. */
   1080   1.1  nisimura 		ifp->if_timer = 5;
   1081   1.1  nisimura 	}
   1082   1.1  nisimura }
   1083   1.1  nisimura 
   1084   1.1  nisimura static void
   1085   1.1  nisimura kse_set_filter(struct kse_softc *sc)
   1086   1.1  nisimura {
   1087   1.1  nisimura 	struct ether_multistep step;
   1088   1.1  nisimura 	struct ether_multi *enm;
   1089  1.36   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   1090  1.36   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   1091  1.44  nisimura 	uint32_t crc, mchash[2];
   1092  1.45  nisimura 	int i;
   1093   1.6  nisimura 
   1094  1.44  nisimura 	sc->sc_rxc &= ~(RXC_MHTE | RXC_RM | RXC_RA);
   1095   1.6  nisimura 	ifp->if_flags &= ~IFF_ALLMULTI;
   1096   1.1  nisimura 
   1097  1.44  nisimura 	if ((ifp->if_flags & IFF_PROMISC) || ec->ec_multicnt > 0) {
   1098  1.44  nisimura 		ifp->if_flags |= IFF_ALLMULTI;
   1099  1.44  nisimura 		goto update;
   1100  1.44  nisimura 	}
   1101  1.44  nisimura 
   1102  1.45  nisimura 	for (i = 0; i < 16; i++)
   1103  1.45  nisimura 		 CSR_WRITE_4(sc, MAAH0 + i*8, 0);
   1104  1.45  nisimura 	crc = mchash[0] = mchash[1] = 0;
   1105  1.37   msaitoh 	ETHER_LOCK(ec);
   1106  1.36   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
   1107  1.45  nisimura 	i = 0;
   1108  1.44  nisimura 	while (enm != NULL) {
   1109  1.44  nisimura #if KSE_MCASTDEBUG == 1
   1110  1.44  nisimura 		printf("%s: addrs %s %s\n", __func__,
   1111  1.44  nisimura 		   ether_sprintf(enm->enm_addrlo),
   1112  1.44  nisimura 		   ether_sprintf(enm->enm_addrhi));
   1113  1.44  nisimura #endif
   1114   1.6  nisimura 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1115   1.6  nisimura 			/*
   1116   1.6  nisimura 			 * We must listen to a range of multicast addresses.
   1117   1.6  nisimura 			 * For now, just accept all multicasts, rather than
   1118   1.6  nisimura 			 * trying to set only those filter bits needed to match
   1119   1.6  nisimura 			 * the range.  (At this time, the only use of address
   1120   1.6  nisimura 			 * ranges is for IP multicast routing, for which the
   1121   1.6  nisimura 			 * range is big enough to require all bits set.)
   1122   1.6  nisimura 			 */
   1123  1.37   msaitoh 			ETHER_UNLOCK(ec);
   1124  1.44  nisimura 			ifp->if_flags |= IFF_ALLMULTI;
   1125  1.44  nisimura 			goto update;
   1126   1.1  nisimura 		}
   1127  1.45  nisimura 		if (i < 16) {
   1128  1.45  nisimura 			/* use 16 additional MAC addr to accept mcast */
   1129  1.45  nisimura 			uint32_t addr;
   1130  1.45  nisimura 			uint8_t *ep = enm->enm_addrlo;
   1131  1.45  nisimura 			addr = (ep[3] << 24) | (ep[2] << 16)
   1132  1.45  nisimura 			     | (ep[1] << 8)  |  ep[0];
   1133  1.45  nisimura 			CSR_WRITE_4(sc, MAAL0 + i*8, addr);
   1134  1.45  nisimura 			addr = (ep[5] << 8) | ep[4] | (1U<<31);
   1135  1.45  nisimura 			CSR_WRITE_4(sc, MAAH0 + i*8, addr);
   1136  1.45  nisimura 		} else {
   1137  1.45  nisimura 			/* use hash table when too many */
   1138  1.45  nisimura 			crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
   1139  1.45  nisimura 			mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
   1140  1.45  nisimura 		}
   1141   1.1  nisimura 		ETHER_NEXT_MULTI(step, enm);
   1142  1.45  nisimura 		i++;
   1143  1.44  nisimura 	}
   1144  1.37   msaitoh 	ETHER_UNLOCK(ec);
   1145  1.44  nisimura 
   1146  1.44  nisimura 	if (crc) {
   1147  1.44  nisimura 		CSR_WRITE_4(sc, MTR0, mchash[0]);
   1148  1.44  nisimura 		CSR_WRITE_4(sc, MTR1, mchash[1]);
   1149  1.44  nisimura 		sc->sc_rxc |= RXC_MHTE;
   1150  1.44  nisimura 	}
   1151  1.44  nisimura 	return;
   1152  1.44  nisimura 
   1153  1.44  nisimura  update:
   1154  1.44  nisimura 	/* With RA or RM, MHTE/MTR0/MTR1 are never consulted. */
   1155  1.44  nisimura 	if (ifp->if_flags & IFF_PROMISC)
   1156  1.44  nisimura 		sc->sc_rxc |= RXC_RA;
   1157  1.44  nisimura 	else
   1158  1.44  nisimura 		sc->sc_rxc |= RXC_RM;
   1159   1.1  nisimura 	return;
   1160   1.1  nisimura }
   1161   1.1  nisimura 
   1162   1.1  nisimura static int
   1163   1.1  nisimura add_rxbuf(struct kse_softc *sc, int idx)
   1164   1.1  nisimura {
   1165   1.1  nisimura 	struct kse_rxsoft *rxs = &sc->sc_rxsoft[idx];
   1166   1.1  nisimura 	struct mbuf *m;
   1167   1.1  nisimura 	int error;
   1168   1.1  nisimura 
   1169   1.1  nisimura 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1170   1.1  nisimura 	if (m == NULL)
   1171   1.1  nisimura 		return ENOBUFS;
   1172   1.1  nisimura 
   1173   1.1  nisimura 	MCLGET(m, M_DONTWAIT);
   1174   1.1  nisimura 	if ((m->m_flags & M_EXT) == 0) {
   1175   1.1  nisimura 		m_freem(m);
   1176   1.1  nisimura 		return ENOBUFS;
   1177   1.1  nisimura 	}
   1178   1.1  nisimura 
   1179   1.1  nisimura 	if (rxs->rxs_mbuf != NULL)
   1180   1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1181   1.1  nisimura 
   1182   1.1  nisimura 	rxs->rxs_mbuf = m;
   1183   1.1  nisimura 
   1184   1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   1185   1.1  nisimura 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1186   1.1  nisimura 	if (error) {
   1187  1.42  nisimura 		aprint_error_dev(sc->sc_dev,
   1188  1.42  nisimura 		    "can't load rx DMA map %d, error = %d\n", idx, error);
   1189   1.1  nisimura 		panic("kse_add_rxbuf");
   1190   1.1  nisimura 	}
   1191   1.1  nisimura 
   1192   1.1  nisimura 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1193   1.1  nisimura 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1194   1.1  nisimura 
   1195   1.1  nisimura 	KSE_INIT_RXDESC(sc, idx);
   1196   1.1  nisimura 
   1197   1.1  nisimura 	return 0;
   1198   1.1  nisimura }
   1199   1.1  nisimura 
   1200   1.1  nisimura static void
   1201   1.1  nisimura rxdrain(struct kse_softc *sc)
   1202   1.1  nisimura {
   1203   1.1  nisimura 	struct kse_rxsoft *rxs;
   1204   1.1  nisimura 	int i;
   1205   1.1  nisimura 
   1206   1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
   1207   1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1208   1.1  nisimura 		if (rxs->rxs_mbuf != NULL) {
   1209   1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1210   1.1  nisimura 			m_freem(rxs->rxs_mbuf);
   1211   1.1  nisimura 			rxs->rxs_mbuf = NULL;
   1212   1.1  nisimura 		}
   1213   1.1  nisimura 	}
   1214   1.1  nisimura }
   1215   1.1  nisimura 
   1216   1.1  nisimura static int
   1217   1.1  nisimura kse_intr(void *arg)
   1218   1.1  nisimura {
   1219   1.1  nisimura 	struct kse_softc *sc = arg;
   1220  1.43  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1221   1.2   tsutsui 	uint32_t isr;
   1222   1.1  nisimura 
   1223   1.1  nisimura 	if ((isr = CSR_READ_4(sc, INTST)) == 0)
   1224   1.1  nisimura 		return 0;
   1225   1.1  nisimura 
   1226   1.1  nisimura 	if (isr & INT_DMRS)
   1227   1.1  nisimura 		rxintr(sc);
   1228   1.1  nisimura 	if (isr & INT_DMTS)
   1229   1.1  nisimura 		txreap(sc);
   1230   1.1  nisimura 	if (isr & INT_DMLCS)
   1231   1.1  nisimura 		lnkchg(sc);
   1232   1.1  nisimura 	if (isr & INT_DMRBUS)
   1233  1.42  nisimura 		aprint_error_dev(sc->sc_dev, "Rx descriptor full\n");
   1234   1.1  nisimura 
   1235   1.1  nisimura 	CSR_WRITE_4(sc, INTST, isr);
   1236  1.43  nisimura 
   1237  1.43  nisimura 	if (ifp->if_flags & IFF_RUNNING)
   1238  1.43  nisimura 		if_schedule_deferred_start(ifp);
   1239  1.43  nisimura 
   1240   1.1  nisimura 	return 1;
   1241   1.1  nisimura }
   1242   1.1  nisimura 
   1243   1.1  nisimura static void
   1244   1.1  nisimura rxintr(struct kse_softc *sc)
   1245   1.1  nisimura {
   1246   1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1247   1.1  nisimura 	struct kse_rxsoft *rxs;
   1248   1.1  nisimura 	struct mbuf *m;
   1249   1.2   tsutsui 	uint32_t rxstat;
   1250   1.1  nisimura 	int i, len;
   1251   1.1  nisimura 
   1252   1.1  nisimura 	for (i = sc->sc_rxptr; /*CONSTCOND*/ 1; i = KSE_NEXTRX(i)) {
   1253   1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1254   1.1  nisimura 
   1255   1.1  nisimura 		KSE_CDRXSYNC(sc, i,
   1256  1.35   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1257   1.1  nisimura 
   1258   1.1  nisimura 		rxstat = sc->sc_rxdescs[i].r0;
   1259  1.35   msaitoh 
   1260   1.1  nisimura 		if (rxstat & R0_OWN) /* desc is left empty */
   1261   1.1  nisimura 			break;
   1262   1.1  nisimura 
   1263  1.35   msaitoh 		/* R0_FS | R0_LS must have been marked for this desc */
   1264   1.1  nisimura 
   1265   1.1  nisimura 		if (rxstat & R0_ES) {
   1266   1.1  nisimura 			ifp->if_ierrors++;
   1267   1.1  nisimura #define PRINTERR(bit, str)						\
   1268   1.1  nisimura 			if (rxstat & (bit))				\
   1269  1.42  nisimura 				aprint_error_dev(sc->sc_dev,		\
   1270  1.42  nisimura 				    "%s\n", str)
   1271   1.1  nisimura 			PRINTERR(R0_TL, "frame too long");
   1272   1.1  nisimura 			PRINTERR(R0_RF, "runt frame");
   1273   1.1  nisimura 			PRINTERR(R0_CE, "bad FCS");
   1274   1.1  nisimura #undef PRINTERR
   1275   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1276   1.1  nisimura 			continue;
   1277   1.1  nisimura 		}
   1278   1.1  nisimura 
   1279   1.1  nisimura 		/* HW errata; frame might be too small or too large */
   1280   1.1  nisimura 
   1281   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1282   1.1  nisimura 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1283   1.1  nisimura 
   1284   1.1  nisimura 		len = rxstat & R0_FL_MASK;
   1285  1.35   msaitoh 		len -= ETHER_CRC_LEN;	/* Trim CRC off */
   1286   1.1  nisimura 		m = rxs->rxs_mbuf;
   1287   1.1  nisimura 
   1288   1.1  nisimura 		if (add_rxbuf(sc, i) != 0) {
   1289   1.1  nisimura 			ifp->if_ierrors++;
   1290   1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1291   1.1  nisimura 			bus_dmamap_sync(sc->sc_dmat,
   1292   1.1  nisimura 			    rxs->rxs_dmamap, 0,
   1293   1.1  nisimura 			    rxs->rxs_dmamap->dm_mapsize,
   1294   1.1  nisimura 			    BUS_DMASYNC_PREREAD);
   1295   1.1  nisimura 			continue;
   1296   1.1  nisimura 		}
   1297   1.1  nisimura 
   1298  1.30     ozaki 		m_set_rcvif(m, ifp);
   1299   1.1  nisimura 		m->m_pkthdr.len = m->m_len = len;
   1300   1.1  nisimura 
   1301   1.1  nisimura 		if (sc->sc_mcsum) {
   1302   1.1  nisimura 			m->m_pkthdr.csum_flags |= sc->sc_mcsum;
   1303   1.1  nisimura 			if (rxstat & R0_IPE)
   1304   1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1305   1.1  nisimura 			if (rxstat & (R0_TCPE | R0_UDPE))
   1306   1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   1307   1.1  nisimura 		}
   1308  1.29     ozaki 		if_percpuq_enqueue(ifp->if_percpuq, m);
   1309   1.1  nisimura #ifdef KSEDIAGNOSTIC
   1310   1.1  nisimura 		if (kse_monitor_rxintr > 0) {
   1311  1.42  nisimura 			aprint_error_dev(sc->sc_dev,
   1312  1.42  nisimura 			    "m stat %x data %p len %d\n",
   1313   1.1  nisimura 			    rxstat, m->m_data, m->m_len);
   1314   1.1  nisimura 		}
   1315   1.1  nisimura #endif
   1316   1.1  nisimura 	}
   1317   1.1  nisimura 	sc->sc_rxptr = i;
   1318   1.1  nisimura }
   1319   1.1  nisimura 
   1320   1.1  nisimura static void
   1321   1.1  nisimura txreap(struct kse_softc *sc)
   1322   1.1  nisimura {
   1323   1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1324   1.1  nisimura 	struct kse_txsoft *txs;
   1325   1.2   tsutsui 	uint32_t txstat;
   1326   1.1  nisimura 	int i;
   1327   1.1  nisimura 
   1328   1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
   1329   1.1  nisimura 
   1330   1.1  nisimura 	for (i = sc->sc_txsdirty; sc->sc_txsfree != KSE_TXQUEUELEN;
   1331   1.1  nisimura 	     i = KSE_NEXTTXS(i), sc->sc_txsfree++) {
   1332   1.1  nisimura 		txs = &sc->sc_txsoft[i];
   1333   1.1  nisimura 
   1334   1.1  nisimura 		KSE_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   1335  1.35   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1336   1.1  nisimura 
   1337   1.1  nisimura 		txstat = sc->sc_txdescs[txs->txs_lastdesc].t0;
   1338   1.1  nisimura 
   1339   1.1  nisimura 		if (txstat & T0_OWN) /* desc is still in use */
   1340   1.1  nisimura 			break;
   1341   1.1  nisimura 
   1342  1.35   msaitoh 		/* There is no way to tell transmission status per frame */
   1343   1.1  nisimura 
   1344   1.1  nisimura 		ifp->if_opackets++;
   1345   1.1  nisimura 
   1346   1.1  nisimura 		sc->sc_txfree += txs->txs_ndesc;
   1347   1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1348   1.1  nisimura 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1349   1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1350   1.1  nisimura 		m_freem(txs->txs_mbuf);
   1351   1.1  nisimura 		txs->txs_mbuf = NULL;
   1352   1.1  nisimura 	}
   1353   1.1  nisimura 	sc->sc_txsdirty = i;
   1354   1.1  nisimura 	if (sc->sc_txsfree == KSE_TXQUEUELEN)
   1355   1.1  nisimura 		ifp->if_timer = 0;
   1356   1.1  nisimura }
   1357   1.1  nisimura 
   1358   1.1  nisimura static void
   1359   1.1  nisimura lnkchg(struct kse_softc *sc)
   1360   1.1  nisimura {
   1361   1.1  nisimura 	struct ifmediareq ifmr;
   1362   1.1  nisimura 
   1363  1.42  nisimura #if KSE_LINKDEBUG == 1
   1364  1.42  nisimura 	uint16_t p1sr = CSR_READ_2(sc, P1SR);
   1365  1.42  nisimura printf("link %s detected\n", (p1sr & PxSR_LINKUP) ? "up" : "down");
   1366   1.1  nisimura #endif
   1367  1.42  nisimura 	kse_ifmedia_sts(&sc->sc_ethercom.ec_if, &ifmr);
   1368   1.1  nisimura }
   1369   1.1  nisimura 
   1370   1.1  nisimura static int
   1371  1.42  nisimura kse_ifmedia_upd(struct ifnet *ifp)
   1372   1.1  nisimura {
   1373   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1374  1.42  nisimura 	struct ifmedia *ifm = &sc->sc_mii.mii_media;
   1375  1.39  nisimura 	uint16_t p1cr4;
   1376  1.42  nisimura 
   1377  1.39  nisimura 	p1cr4 = 0;
   1378  1.39  nisimura 	if (IFM_SUBTYPE(ifm->ifm_cur->ifm_media) == IFM_AUTO) {
   1379  1.39  nisimura 		p1cr4 |= PxCR_STARTNEG;	/* restart AN */
   1380  1.39  nisimura 		p1cr4 |= PxCR_AUTOEN;	/* enable AN */
   1381  1.39  nisimura 		p1cr4 |= PxCR_USEFC;	/* advertise flow control pause */
   1382  1.42  nisimura 		p1cr4 |= 0xf;		/* adv. 100FDX,100HDX,10FDX,10HDX */
   1383  1.39  nisimura 	} else {
   1384  1.39  nisimura 		if (IFM_SUBTYPE(ifm->ifm_cur->ifm_media) == IFM_100_TX)
   1385  1.39  nisimura 			p1cr4 |= PxCR_SPD100;
   1386   1.1  nisimura 		if (ifm->ifm_media & IFM_FDX)
   1387  1.39  nisimura 			p1cr4 |= PxCR_USEFDX;
   1388   1.1  nisimura 	}
   1389  1.39  nisimura 	CSR_WRITE_2(sc, P1CR4, p1cr4);
   1390  1.42  nisimura #if KSE_LINKDEBUG == 1
   1391  1.39  nisimura printf("P1CR4: %04x\n", p1cr4);
   1392  1.39  nisimura #endif
   1393   1.1  nisimura 	return 0;
   1394   1.1  nisimura }
   1395   1.1  nisimura 
   1396   1.1  nisimura static void
   1397  1.42  nisimura kse_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1398   1.1  nisimura {
   1399   1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1400  1.42  nisimura 	struct mii_data *mii = &sc->sc_mii;
   1401   1.1  nisimura 
   1402  1.42  nisimura 	mii_pollstat(mii);
   1403  1.42  nisimura 	ifmr->ifm_status = mii->mii_media_status;
   1404  1.42  nisimura 	ifmr->ifm_active = (mii->mii_media_active & ~IFM_ETH_FMASK) |
   1405  1.42  nisimura 	    sc->sc_flowflags;
   1406   1.1  nisimura }
   1407   1.1  nisimura 
   1408   1.1  nisimura static void
   1409  1.42  nisimura nopifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1410  1.40  nisimura {
   1411  1.40  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1412  1.40  nisimura 	struct ifmedia *ifm = &sc->sc_media;
   1413  1.40  nisimura 
   1414  1.42  nisimura #if KSE_LINKDEBUG == 2
   1415  1.40  nisimura printf("p1sr: %04x, p2sr: %04x\n", CSR_READ_2(sc, P1SR), CSR_READ_2(sc, P2SR));
   1416  1.40  nisimura #endif
   1417  1.40  nisimura 
   1418  1.40  nisimura 	/* 8842 MAC pretends 100FDX all the time */
   1419  1.40  nisimura 	ifmr->ifm_status = IFM_AVALID | IFM_ACTIVE;
   1420  1.42  nisimura 	ifmr->ifm_active = ifm->ifm_cur->ifm_media |
   1421  1.42  nisimura 	    IFM_FLOW | IFM_ETH_RXPAUSE | IFM_ETH_TXPAUSE;
   1422  1.40  nisimura }
   1423  1.40  nisimura 
   1424  1.40  nisimura static void
   1425   1.1  nisimura phy_tick(void *arg)
   1426   1.1  nisimura {
   1427   1.1  nisimura 	struct kse_softc *sc = arg;
   1428  1.42  nisimura 	struct mii_data *mii = &sc->sc_mii;
   1429   1.1  nisimura 	int s;
   1430   1.1  nisimura 
   1431   1.1  nisimura 	s = splnet();
   1432  1.42  nisimura 	mii_tick(mii);
   1433   1.1  nisimura 	splx(s);
   1434   1.1  nisimura 
   1435  1.42  nisimura 	callout_schedule(&sc->sc_tick_ch, hz);
   1436  1.42  nisimura }
   1437  1.42  nisimura 
   1438  1.42  nisimura static const uint16_t phy1csr[] = {
   1439  1.42  nisimura 	/* 0 BMCR */	0x4d0,
   1440  1.42  nisimura 	/* 1 BMSR */	0x4d2,
   1441  1.42  nisimura 	/* 2 PHYID1 */	0x4d6,	/* 0x0022 - PHY1HR */
   1442  1.42  nisimura 	/* 3 PHYID2 */	0x4d4,	/* 0x1430 - PHY1LR */
   1443  1.42  nisimura 	/* 4 ANAR */	0x4d8,
   1444  1.42  nisimura 	/* 5 ANLPAR */	0x4da,
   1445  1.42  nisimura };
   1446  1.42  nisimura 
   1447  1.42  nisimura int
   1448  1.42  nisimura kse_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
   1449  1.42  nisimura {
   1450  1.42  nisimura 	struct kse_softc *sc = device_private(self);
   1451  1.42  nisimura 
   1452  1.42  nisimura 	if (phy != 1 || reg >= __arraycount(phy1csr) || reg < 0)
   1453  1.42  nisimura 		return EINVAL;
   1454  1.42  nisimura 	*val = CSR_READ_2(sc, phy1csr[reg]);
   1455  1.42  nisimura 	return 0;
   1456  1.42  nisimura }
   1457  1.42  nisimura 
   1458  1.42  nisimura int
   1459  1.42  nisimura kse_mii_writereg(device_t self, int phy, int reg, uint16_t val)
   1460  1.42  nisimura {
   1461  1.42  nisimura 	struct kse_softc *sc = device_private(self);
   1462  1.42  nisimura 
   1463  1.42  nisimura 	if (phy != 1 || reg >= __arraycount(phy1csr) || reg < 0)
   1464  1.42  nisimura 		return EINVAL;
   1465  1.42  nisimura 	CSR_WRITE_2(sc, phy1csr[reg], val);
   1466  1.42  nisimura 	return 0;
   1467  1.42  nisimura }
   1468  1.42  nisimura 
   1469  1.42  nisimura void
   1470  1.42  nisimura kse_mii_statchg(struct ifnet *ifp)
   1471  1.42  nisimura {
   1472  1.42  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1473  1.42  nisimura 	struct mii_data *mii = &sc->sc_mii;
   1474  1.42  nisimura 
   1475  1.42  nisimura #if KSE_LINKDEBUG == 1
   1476  1.42  nisimura 	/* decode P1SR register value */
   1477  1.42  nisimura 	uint16_t p1sr = CSR_READ_2(sc, P1SR);
   1478  1.42  nisimura 	printf("P1SR %04x, spd%d", p1sr, (p1sr & PxSR_SPD100) ? 100 : 10);
   1479  1.42  nisimura 	if (p1sr & PxSR_FDX)
   1480  1.42  nisimura 		printf(",full-duplex");
   1481  1.42  nisimura 	if (p1sr & PxSR_RXFLOW)
   1482  1.42  nisimura 		printf(",rxpause");
   1483  1.42  nisimura 	if (p1sr & PxSR_TXFLOW)
   1484  1.42  nisimura 		printf(",txpause");
   1485  1.42  nisimura 	printf("\n");
   1486  1.42  nisimura 	/* show resolved mii(4) parameters to compare against above */
   1487  1.42  nisimura 	printf("MII spd%d",
   1488  1.42  nisimura 	    (int)(sc->sc_ethercom.ec_if.if_baudrate / IF_Mbps(1)));
   1489  1.42  nisimura 	if (mii->mii_media_active & IFM_FDX)
   1490  1.42  nisimura 		printf(",full-duplex");
   1491  1.42  nisimura 	if (mii->mii_media_active & IFM_FLOW) {
   1492  1.42  nisimura 		printf(",flowcontrol");
   1493  1.42  nisimura 		if (mii->mii_media_active & IFM_ETH_RXPAUSE)
   1494  1.42  nisimura 			printf(",rxpause");
   1495  1.42  nisimura 		if (mii->mii_media_active & IFM_ETH_TXPAUSE)
   1496  1.42  nisimura 			printf(",txpause");
   1497  1.42  nisimura 	}
   1498  1.42  nisimura 	printf("\n");
   1499  1.42  nisimura #endif
   1500  1.42  nisimura 	/* Get flow control negotiation result. */
   1501  1.42  nisimura 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   1502  1.42  nisimura 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags)
   1503  1.42  nisimura 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   1504  1.42  nisimura 
   1505  1.42  nisimura 	/* Adjust MAC PAUSE flow control. */
   1506  1.42  nisimura 	if ((mii->mii_media_active & IFM_FDX)
   1507  1.42  nisimura 	    && (sc->sc_flowflags & IFM_ETH_TXPAUSE))
   1508  1.42  nisimura 		sc->sc_txc |= TXC_FCE;
   1509  1.42  nisimura 	else
   1510  1.42  nisimura 		sc->sc_txc &= ~TXC_FCE;
   1511  1.42  nisimura 	if ((mii->mii_media_active & IFM_FDX)
   1512  1.42  nisimura 	    && (sc->sc_flowflags & IFM_ETH_RXPAUSE))
   1513  1.42  nisimura 		sc->sc_rxc |= RXC_FCE;
   1514  1.42  nisimura 	else
   1515  1.42  nisimura 		sc->sc_rxc &= ~RXC_FCE;
   1516  1.42  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
   1517  1.42  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
   1518  1.42  nisimura #if KSE_LINKDEBUG == 1
   1519  1.42  nisimura 	printf("%ctxfce, %crxfce\n",
   1520  1.42  nisimura 	    (sc->sc_txc & TXC_FCE) ? '+' : '-',
   1521  1.42  nisimura 	    (sc->sc_rxc & RXC_FCE) ? '+' : '-');
   1522  1.42  nisimura #endif
   1523   1.1  nisimura }
   1524   1.8  nisimura 
   1525   1.8  nisimura #ifdef KSE_EVENT_COUNTERS
   1526   1.8  nisimura static void
   1527  1.16       dsl stat_tick(void *arg)
   1528   1.8  nisimura {
   1529   1.8  nisimura 	struct kse_softc *sc = arg;
   1530   1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1531   1.8  nisimura 	int nport, p, i, val;
   1532   1.8  nisimura 
   1533   1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1534   1.8  nisimura 	for (p = 0; p < nport; p++) {
   1535   1.9  nisimura 		for (i = 0; i < 32; i++) {
   1536   1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1537   1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1538   1.8  nisimura 			do {
   1539   1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1540   1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1541   1.9  nisimura 			if (val & (1U << 31)) {
   1542   1.9  nisimura 				(void)CSR_READ_2(sc, IADR4);
   1543   1.8  nisimura 				val = 0x3fffffff; /* has made overflow */
   1544   1.9  nisimura 			}
   1545   1.9  nisimura 			else {
   1546   1.9  nisimura 				val &= 0x3fff0000;		/* 29:16 */
   1547   1.9  nisimura 				val |= CSR_READ_2(sc, IADR4);	/* 15:0 */
   1548   1.9  nisimura 			}
   1549   1.8  nisimura 			ee->pev[p][i].ev_count += val; /* i (0-31) */
   1550   1.8  nisimura 		}
   1551   1.8  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p);
   1552   1.8  nisimura 		ee->pev[p][32].ev_count = CSR_READ_2(sc, IADR4); /* 32 */
   1553   1.9  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p * 3 + 1);
   1554   1.8  nisimura 		ee->pev[p][33].ev_count = CSR_READ_2(sc, IADR4); /* 33 */
   1555   1.8  nisimura 	}
   1556  1.42  nisimura 	callout_schedule(&sc->sc_stat_ch, hz * 60);
   1557   1.8  nisimura }
   1558   1.8  nisimura 
   1559   1.8  nisimura static void
   1560   1.8  nisimura zerostats(struct kse_softc *sc)
   1561   1.8  nisimura {
   1562   1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1563   1.8  nisimura 	int nport, p, i, val;
   1564   1.8  nisimura 
   1565  1.35   msaitoh 	/* Make sure all the HW counters get zero */
   1566   1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1567   1.8  nisimura 	for (p = 0; p < nport; p++) {
   1568   1.8  nisimura 		for (i = 0; i < 31; i++) {
   1569   1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1570   1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1571   1.8  nisimura 			do {
   1572   1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1573   1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1574   1.9  nisimura 			(void)CSR_READ_2(sc, IADR4);
   1575   1.8  nisimura 			ee->pev[p][i].ev_count = 0;
   1576   1.8  nisimura 		}
   1577   1.8  nisimura 	}
   1578   1.8  nisimura }
   1579   1.8  nisimura #endif
   1580