Home | History | Annotate | Line # | Download | only in pci
if_kse.c revision 1.8
      1  1.8  nisimura /*	$NetBSD: if_kse.c,v 1.8 2007/10/19 04:41:30 nisimura Exp $	*/
      2  1.1  nisimura 
      3  1.1  nisimura /*
      4  1.1  nisimura  * Copyright (c) 2006 Tohru Nishimura
      5  1.1  nisimura  *
      6  1.1  nisimura  * Redistribution and use in source and binary forms, with or without
      7  1.1  nisimura  * modification, are permitted provided that the following conditions
      8  1.1  nisimura  * are met:
      9  1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     10  1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     11  1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     14  1.1  nisimura  * 3. All advertising materials mentioning features or use of this software
     15  1.1  nisimura  *    must display the following acknowledgement:
     16  1.1  nisimura  *	This product includes software developed by Tohru Nishimura.
     17  1.1  nisimura  * 4. The name of the author may not be used to endorse or promote products
     18  1.1  nisimura  *    derived from this software without specific prior written permission.
     19  1.1  nisimura  *
     20  1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.1  nisimura  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.1  nisimura  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.1  nisimura  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.1  nisimura  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.1  nisimura  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.1  nisimura  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.1  nisimura  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.1  nisimura  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.1  nisimura  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.1  nisimura  */
     31  1.1  nisimura 
     32  1.1  nisimura #include <sys/cdefs.h>
     33  1.8  nisimura __KERNEL_RCSID(0, "$NetBSD: if_kse.c,v 1.8 2007/10/19 04:41:30 nisimura Exp $");
     34  1.1  nisimura 
     35  1.1  nisimura #include "bpfilter.h"
     36  1.1  nisimura 
     37  1.1  nisimura #include <sys/param.h>
     38  1.1  nisimura #include <sys/systm.h>
     39  1.1  nisimura #include <sys/callout.h>
     40  1.1  nisimura #include <sys/mbuf.h>
     41  1.1  nisimura #include <sys/malloc.h>
     42  1.1  nisimura #include <sys/kernel.h>
     43  1.1  nisimura #include <sys/ioctl.h>
     44  1.1  nisimura #include <sys/errno.h>
     45  1.1  nisimura #include <sys/device.h>
     46  1.1  nisimura #include <sys/queue.h>
     47  1.1  nisimura 
     48  1.1  nisimura #include <machine/endian.h>
     49  1.1  nisimura #include <machine/bus.h>
     50  1.1  nisimura #include <machine/intr.h>
     51  1.1  nisimura 
     52  1.1  nisimura #include <net/if.h>
     53  1.1  nisimura #include <net/if_media.h>
     54  1.1  nisimura #include <net/if_dl.h>
     55  1.1  nisimura #include <net/if_ether.h>
     56  1.1  nisimura 
     57  1.1  nisimura #if NBPFILTER > 0
     58  1.1  nisimura #include <net/bpf.h>
     59  1.1  nisimura #endif
     60  1.1  nisimura 
     61  1.1  nisimura #include <dev/pci/pcivar.h>
     62  1.1  nisimura #include <dev/pci/pcireg.h>
     63  1.1  nisimura #include <dev/pci/pcidevs.h>
     64  1.1  nisimura 
     65  1.1  nisimura #define CSR_READ_4(sc, off) \
     66  1.1  nisimura 	    bus_space_read_4(sc->sc_st, sc->sc_sh, off)
     67  1.1  nisimura #define CSR_WRITE_4(sc, off, val) \
     68  1.1  nisimura 	    bus_space_write_4(sc->sc_st, sc->sc_sh, off, val)
     69  1.1  nisimura #define CSR_READ_2(sc, off) \
     70  1.1  nisimura 	    bus_space_read_2(sc->sc_st, sc->sc_sh, off)
     71  1.1  nisimura #define CSR_WRITE_2(sc, off, val) \
     72  1.1  nisimura 	    bus_space_write_2(sc->sc_st, sc->sc_sh, off, val)
     73  1.1  nisimura 
     74  1.1  nisimura #define MDTXC	0x000	/* DMA transmit control */
     75  1.1  nisimura #define MDRXC	0x004	/* DMA receive control */
     76  1.1  nisimura #define MDTSC	0x008	/* DMA transmit start */
     77  1.1  nisimura #define MDRSC	0x00c	/* DMA receive start */
     78  1.1  nisimura #define TDLB	0x010	/* transmit descriptor list base */
     79  1.1  nisimura #define RDLB	0x014	/* receive descriptor list base */
     80  1.7  nisimura #define MTR0	0x020	/* multicast table 31:0 */
     81  1.7  nisimura #define MTR1	0x024	/* multicast table 63:32 */
     82  1.1  nisimura #define INTEN	0x028	/* interrupt enable */
     83  1.1  nisimura #define INTST	0x02c	/* interrupt status */
     84  1.1  nisimura #define MARL	0x200	/* MAC address low */
     85  1.1  nisimura #define MARM	0x202	/* MAC address middle */
     86  1.1  nisimura #define MARH	0x204	/* MAC address high */
     87  1.1  nisimura #define GRR	0x216	/* global reset */
     88  1.1  nisimura #define CIDR	0x400	/* chip ID and enable */
     89  1.1  nisimura #define CGCR	0x40a	/* chip global control */
     90  1.8  nisimura #define IACR	0x4a0	/* indirect access control */
     91  1.8  nisimura #define IADR1	0x4a2	/* indirect access data 66:63 */
     92  1.8  nisimura #define IADR2	0x4a4	/* indirect access data 47:32 */
     93  1.8  nisimura #define IADR3	0x4a6	/* indirect access data 63:48 */
     94  1.8  nisimura #define IADR4	0x4a8	/* indirect access data 15:0 */
     95  1.8  nisimura #define IADR5	0x4aa	/* indirect access data 31:16 */
     96  1.1  nisimura #define P1CR4	0x512	/* port 1 control 4 */
     97  1.1  nisimura #define P1SR	0x514	/* port 1 status */
     98  1.8  nisimura #define P2CR4	0x532	/* port 2 control 4 */
     99  1.8  nisimura #define P2SR	0x534	/* port 2 status */
    100  1.1  nisimura 
    101  1.1  nisimura #define TXC_BS_MSK	0x3f000000	/* burst size */
    102  1.1  nisimura #define TXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    103  1.1  nisimura #define TXC_UCG		(1U<<18)	/* generate UDP checksum */
    104  1.1  nisimura #define TXC_TCG		(1U<<17)	/* generate TCP checksum */
    105  1.1  nisimura #define TXC_ICG		(1U<<16)	/* generate IP checksum */
    106  1.1  nisimura #define TXC_FCE		(1U<<9)		/* enable flowcontrol */
    107  1.1  nisimura #define TXC_EP		(1U<<2)		/* enable automatic padding */
    108  1.1  nisimura #define TXC_AC		(1U<<1)		/* add CRC to frame */
    109  1.1  nisimura #define TXC_TEN		(1)		/* enable DMA to run */
    110  1.1  nisimura 
    111  1.1  nisimura #define RXC_BS_MSK	0x3f000000	/* burst size */
    112  1.1  nisimura #define RXC_BS_SFT	(24)		/* 1,2,4,8,16,32 or 0 for unlimited */
    113  1.6  nisimura #define RXC_IHAE	(1U<<19)	/* IP header alignment enable */
    114  1.5  nisimura #define RXC_UCC		(1U<<18)	/* run UDP checksum */
    115  1.5  nisimura #define RXC_TCC		(1U<<17)	/* run TDP checksum */
    116  1.5  nisimura #define RXC_ICC		(1U<<16)	/* run IP checksum */
    117  1.1  nisimura #define RXC_FCE		(1U<<9)		/* enable flowcontrol */
    118  1.1  nisimura #define RXC_RB		(1U<<6)		/* receive broadcast frame */
    119  1.1  nisimura #define RXC_RM		(1U<<5)		/* receive multicast frame */
    120  1.1  nisimura #define RXC_RU		(1U<<4)		/* receive unicast frame */
    121  1.1  nisimura #define RXC_RE		(1U<<3)		/* accept error frame */
    122  1.1  nisimura #define RXC_RA		(1U<<2)		/* receive all frame */
    123  1.6  nisimura #define RXC_MHTE	(1U<<1)		/* use multicast hash table */
    124  1.1  nisimura #define RXC_REN		(1)		/* enable DMA to run */
    125  1.1  nisimura 
    126  1.1  nisimura #define INT_DMLCS	(1U<<31)	/* link status change */
    127  1.1  nisimura #define INT_DMTS	(1U<<30)	/* sending desc. has posted Tx done */
    128  1.1  nisimura #define INT_DMRS	(1U<<29)	/* frame was received */
    129  1.1  nisimura #define INT_DMRBUS	(1U<<27)	/* Rx descriptor pool is full */
    130  1.1  nisimura 
    131  1.1  nisimura #define T0_OWN		(1U<<31)	/* desc is ready to Tx */
    132  1.1  nisimura 
    133  1.1  nisimura #define R0_OWN		(1U<<31)	/* desc is empty */
    134  1.1  nisimura #define R0_FS		(1U<<30)	/* first segment of frame */
    135  1.1  nisimura #define R0_LS		(1U<<29)	/* last segment of frame */
    136  1.1  nisimura #define R0_IPE		(1U<<28)	/* IP checksum error */
    137  1.1  nisimura #define R0_TCPE		(1U<<27)	/* TCP checksum error */
    138  1.1  nisimura #define R0_UDPE		(1U<<26)	/* UDP checksum error */
    139  1.1  nisimura #define R0_ES		(1U<<25)	/* error summary */
    140  1.1  nisimura #define R0_MF		(1U<<24)	/* multicast frame */
    141  1.5  nisimura #define R0_SPN		0x00300000	/* 21:20 switch port 1/2 */
    142  1.5  nisimura #define R0_ALIGN	0x00300000	/* 21:20 (KSZ8692P) Rx align amount */
    143  1.5  nisimura #define R0_RE		(1U<<19)	/* MII reported error */
    144  1.5  nisimura #define R0_TL		(1U<<18)	/* frame too long, beyond 1518 */
    145  1.1  nisimura #define R0_RF		(1U<<17)	/* damaged runt frame */
    146  1.1  nisimura #define R0_CE		(1U<<16)	/* CRC error */
    147  1.1  nisimura #define R0_FT		(1U<<15)	/* frame type */
    148  1.1  nisimura #define R0_FL_MASK	0x7ff		/* frame length 10:0 */
    149  1.1  nisimura 
    150  1.1  nisimura #define T1_IC		(1U<<31)	/* post interrupt on complete */
    151  1.1  nisimura #define T1_FS		(1U<<30)	/* first segment of frame */
    152  1.1  nisimura #define T1_LS		(1U<<29)	/* last segment of frame */
    153  1.1  nisimura #define T1_IPCKG	(1U<<28)	/* generate IP checksum */
    154  1.1  nisimura #define T1_TCPCKG	(1U<<27)	/* generate TCP checksum */
    155  1.1  nisimura #define T1_UDPCKG	(1U<<26)	/* generate UDP checksum */
    156  1.1  nisimura #define T1_TER		(1U<<25)	/* end of ring */
    157  1.5  nisimura #define T1_SPN		0x00300000	/* 21:20 switch port 1/2 */
    158  1.1  nisimura #define T1_TBS_MASK	0x7ff		/* segment size 10:0 */
    159  1.1  nisimura 
    160  1.1  nisimura #define R1_RER		(1U<<25)	/* end of ring */
    161  1.8  nisimura #define R1_RBS_MASK	0x7fc		/* segment size 10:0 */
    162  1.1  nisimura 
    163  1.1  nisimura #define KSE_NTXSEGS		16
    164  1.1  nisimura #define KSE_TXQUEUELEN		64
    165  1.1  nisimura #define KSE_TXQUEUELEN_MASK	(KSE_TXQUEUELEN - 1)
    166  1.1  nisimura #define KSE_TXQUEUE_GC		(KSE_TXQUEUELEN / 4)
    167  1.1  nisimura #define KSE_NTXDESC		256
    168  1.1  nisimura #define KSE_NTXDESC_MASK	(KSE_NTXDESC - 1)
    169  1.1  nisimura #define KSE_NEXTTX(x)		(((x) + 1) & KSE_NTXDESC_MASK)
    170  1.1  nisimura #define KSE_NEXTTXS(x)		(((x) + 1) & KSE_TXQUEUELEN_MASK)
    171  1.1  nisimura 
    172  1.1  nisimura #define KSE_NRXDESC		64
    173  1.1  nisimura #define KSE_NRXDESC_MASK	(KSE_NRXDESC - 1)
    174  1.1  nisimura #define KSE_NEXTRX(x)		(((x) + 1) & KSE_NRXDESC_MASK)
    175  1.1  nisimura 
    176  1.1  nisimura struct tdes {
    177  1.2   tsutsui 	uint32_t t0, t1, t2, t3;
    178  1.1  nisimura };
    179  1.1  nisimura 
    180  1.1  nisimura struct rdes {
    181  1.2   tsutsui 	uint32_t r0, r1, r2, r3;
    182  1.1  nisimura };
    183  1.1  nisimura 
    184  1.1  nisimura struct kse_control_data {
    185  1.1  nisimura 	struct tdes kcd_txdescs[KSE_NTXDESC];
    186  1.1  nisimura 	struct rdes kcd_rxdescs[KSE_NRXDESC];
    187  1.1  nisimura };
    188  1.1  nisimura #define KSE_CDOFF(x)		offsetof(struct kse_control_data, x)
    189  1.1  nisimura #define KSE_CDTXOFF(x)		KSE_CDOFF(kcd_txdescs[(x)])
    190  1.1  nisimura #define KSE_CDRXOFF(x)		KSE_CDOFF(kcd_rxdescs[(x)])
    191  1.1  nisimura 
    192  1.1  nisimura struct kse_txsoft {
    193  1.1  nisimura 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    194  1.1  nisimura 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    195  1.1  nisimura 	int txs_firstdesc;		/* first descriptor in packet */
    196  1.1  nisimura 	int txs_lastdesc;		/* last descriptor in packet */
    197  1.1  nisimura 	int txs_ndesc;			/* # of descriptors used */
    198  1.1  nisimura };
    199  1.1  nisimura 
    200  1.1  nisimura struct kse_rxsoft {
    201  1.1  nisimura 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    202  1.1  nisimura 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    203  1.1  nisimura };
    204  1.1  nisimura 
    205  1.1  nisimura struct kse_softc {
    206  1.1  nisimura 	struct device sc_dev;		/* generic device information */
    207  1.1  nisimura 	bus_space_tag_t sc_st;		/* bus space tag */
    208  1.1  nisimura 	bus_space_handle_t sc_sh;	/* bus space handle */
    209  1.1  nisimura 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    210  1.1  nisimura 	struct ethercom sc_ethercom;	/* Ethernet common data */
    211  1.1  nisimura 	void *sc_ih;			/* interrupt cookie */
    212  1.1  nisimura 
    213  1.1  nisimura 	struct ifmedia sc_media;	/* ifmedia information */
    214  1.1  nisimura 	int sc_media_status;		/* PHY */
    215  1.2   tsutsui 	int sc_media_active;		/* PHY */
    216  1.8  nisimura 	callout_t sc_callout;		/* MII tick callout */
    217  1.8  nisimura 	callout_t sc_stat_ch;		/* statistics counter callout */
    218  1.1  nisimura 
    219  1.1  nisimura 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    220  1.1  nisimura #define sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    221  1.1  nisimura 
    222  1.1  nisimura 	struct kse_control_data *sc_control_data;
    223  1.8  nisimura #define sc_txdescs	sc_control_data->kcd_txdescs
    224  1.8  nisimura #define sc_rxdescs	sc_control_data->kcd_rxdescs
    225  1.1  nisimura 
    226  1.1  nisimura 	struct kse_txsoft sc_txsoft[KSE_TXQUEUELEN];
    227  1.1  nisimura 	struct kse_rxsoft sc_rxsoft[KSE_NRXDESC];
    228  1.1  nisimura 	int sc_txfree;			/* number of free Tx descriptors */
    229  1.1  nisimura 	int sc_txnext;			/* next ready Tx descriptor */
    230  1.1  nisimura 	int sc_txsfree;			/* number of free Tx jobs */
    231  1.1  nisimura 	int sc_txsnext;			/* next ready Tx job */
    232  1.1  nisimura 	int sc_txsdirty;		/* dirty Tx jobs */
    233  1.1  nisimura 	int sc_rxptr;			/* next ready Rx descriptor/descsoft */
    234  1.1  nisimura 
    235  1.2   tsutsui 	uint32_t sc_txc, sc_rxc;
    236  1.2   tsutsui 	uint32_t sc_t1csum;
    237  1.2   tsutsui 	int sc_mcsum;
    238  1.8  nisimura 	uint32_t sc_inten;
    239  1.8  nisimura 
    240  1.2   tsutsui 	uint32_t sc_chip;
    241  1.8  nisimura 	uint8_t sc_altmac[16][ETHER_ADDR_LEN];
    242  1.8  nisimura 	uint16_t sc_vlan[16];
    243  1.8  nisimura 
    244  1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    245  1.8  nisimura 	struct ksext {
    246  1.8  nisimura 		char evcntname[3][8];
    247  1.8  nisimura 		struct evcnt pev[3][34];
    248  1.8  nisimura 		struct evcnt lev[2];
    249  1.8  nisimura 	} sc_ext;			/* switch statistics */
    250  1.8  nisimura #endif
    251  1.1  nisimura };
    252  1.1  nisimura 
    253  1.1  nisimura #define KSE_CDTXADDR(sc, x)	((sc)->sc_cddma + KSE_CDTXOFF((x)))
    254  1.1  nisimura #define KSE_CDRXADDR(sc, x)	((sc)->sc_cddma + KSE_CDRXOFF((x)))
    255  1.1  nisimura 
    256  1.1  nisimura #define KSE_CDTXSYNC(sc, x, n, ops)					\
    257  1.1  nisimura do {									\
    258  1.1  nisimura 	int __x, __n;							\
    259  1.1  nisimura 									\
    260  1.1  nisimura 	__x = (x);							\
    261  1.1  nisimura 	__n = (n);							\
    262  1.1  nisimura 									\
    263  1.1  nisimura 	/* If it will wrap around, sync to the end of the ring. */	\
    264  1.1  nisimura 	if ((__x + __n) > KSE_NTXDESC) {				\
    265  1.1  nisimura 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    266  1.1  nisimura 		    KSE_CDTXOFF(__x), sizeof(struct tdes) *		\
    267  1.1  nisimura 		    (KSE_NTXDESC - __x), (ops));			\
    268  1.1  nisimura 		__n -= (KSE_NTXDESC - __x);				\
    269  1.1  nisimura 		__x = 0;						\
    270  1.1  nisimura 	}								\
    271  1.1  nisimura 									\
    272  1.1  nisimura 	/* Now sync whatever is left. */				\
    273  1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    274  1.1  nisimura 	    KSE_CDTXOFF(__x), sizeof(struct tdes) * __n, (ops));	\
    275  1.1  nisimura } while (/*CONSTCOND*/0)
    276  1.1  nisimura 
    277  1.1  nisimura #define KSE_CDRXSYNC(sc, x, ops)					\
    278  1.1  nisimura do {									\
    279  1.1  nisimura 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    280  1.1  nisimura 	    KSE_CDRXOFF((x)), sizeof(struct rdes), (ops));		\
    281  1.1  nisimura } while (/*CONSTCOND*/0)
    282  1.1  nisimura 
    283  1.1  nisimura #define KSE_INIT_RXDESC(sc, x)						\
    284  1.1  nisimura do {									\
    285  1.1  nisimura 	struct kse_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    286  1.1  nisimura 	struct rdes *__rxd = &(sc)->sc_rxdescs[(x)];			\
    287  1.1  nisimura 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    288  1.1  nisimura 									\
    289  1.1  nisimura 	__m->m_data = __m->m_ext.ext_buf;				\
    290  1.1  nisimura 	__rxd->r2 = __rxs->rxs_dmamap->dm_segs[0].ds_addr;		\
    291  1.1  nisimura 	__rxd->r1 = R1_RBS_MASK /* __m->m_ext.ext_size */;		\
    292  1.1  nisimura 	__rxd->r0 = R0_OWN;						\
    293  1.1  nisimura 	KSE_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    294  1.1  nisimura } while (/*CONSTCOND*/0)
    295  1.1  nisimura 
    296  1.8  nisimura u_int kse_burstsize = 32;	/* DMA burst length tuning knob */
    297  1.1  nisimura 
    298  1.1  nisimura #ifdef KSEDIAGNOSTIC
    299  1.2   tsutsui u_int kse_monitor_rxintr;	/* fragmented UDP csum HW bug hook */
    300  1.1  nisimura #endif
    301  1.1  nisimura 
    302  1.1  nisimura static int kse_match(struct device *, struct cfdata *, void *);
    303  1.1  nisimura static void kse_attach(struct device *, struct device *, void *);
    304  1.1  nisimura 
    305  1.1  nisimura CFATTACH_DECL(kse, sizeof(struct kse_softc),
    306  1.1  nisimura     kse_match, kse_attach, NULL, NULL);
    307  1.1  nisimura 
    308  1.3  christos static int kse_ioctl(struct ifnet *, u_long, void *);
    309  1.1  nisimura static void kse_start(struct ifnet *);
    310  1.1  nisimura static void kse_watchdog(struct ifnet *);
    311  1.1  nisimura static int kse_init(struct ifnet *);
    312  1.1  nisimura static void kse_stop(struct ifnet *, int);
    313  1.1  nisimura static void kse_reset(struct kse_softc *);
    314  1.1  nisimura static void kse_set_filter(struct kse_softc *);
    315  1.1  nisimura static int add_rxbuf(struct kse_softc *, int);
    316  1.1  nisimura static void rxdrain(struct kse_softc *);
    317  1.1  nisimura static int kse_intr(void *);
    318  1.1  nisimura static void rxintr(struct kse_softc *);
    319  1.1  nisimura static void txreap(struct kse_softc *);
    320  1.1  nisimura static void lnkchg(struct kse_softc *);
    321  1.1  nisimura static int ifmedia_upd(struct ifnet *);
    322  1.1  nisimura static void ifmedia_sts(struct ifnet *, struct ifmediareq *);
    323  1.1  nisimura static void phy_tick(void *);
    324  1.8  nisimura static int ifmedia2_upd(struct ifnet *);
    325  1.8  nisimura static void ifmedia2_sts(struct ifnet *, struct ifmediareq *);
    326  1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    327  1.8  nisimura static void stat_tick(void *);
    328  1.8  nisimura static void zerostats(struct kse_softc *);
    329  1.8  nisimura #endif
    330  1.1  nisimura 
    331  1.1  nisimura static int
    332  1.1  nisimura kse_match(struct device *parent, struct cfdata *match, void *aux)
    333  1.1  nisimura {
    334  1.1  nisimura 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    335  1.1  nisimura 
    336  1.1  nisimura 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_MICREL &&
    337  1.1  nisimura 	     (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8842 ||
    338  1.1  nisimura 	      PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_MICREL_KSZ8841) &&
    339  1.1  nisimura 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_NETWORK)
    340  1.1  nisimura 		return 1;
    341  1.1  nisimura 
    342  1.1  nisimura 	return 0;
    343  1.1  nisimura }
    344  1.1  nisimura 
    345  1.1  nisimura static void
    346  1.1  nisimura kse_attach(struct device *parent, struct device *self, void *aux)
    347  1.1  nisimura {
    348  1.1  nisimura 	struct kse_softc *sc = (struct kse_softc *)self;
    349  1.1  nisimura 	struct pci_attach_args *pa = aux;
    350  1.1  nisimura 	pci_chipset_tag_t pc = pa->pa_pc;
    351  1.1  nisimura 	pci_intr_handle_t ih;
    352  1.1  nisimura 	const char *intrstr;
    353  1.1  nisimura 	struct ifnet *ifp;
    354  1.8  nisimura 	struct ifmedia *ifm;
    355  1.1  nisimura 	uint8_t enaddr[ETHER_ADDR_LEN];
    356  1.1  nisimura 	bus_dma_segment_t seg;
    357  1.8  nisimura 	int i, p, error, nseg;
    358  1.1  nisimura 	pcireg_t pmode;
    359  1.1  nisimura 	int pmreg;
    360  1.1  nisimura 
    361  1.1  nisimura 	if (pci_mapreg_map(pa, 0x10,
    362  1.1  nisimura 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    363  1.1  nisimura 	    0, &sc->sc_st, &sc->sc_sh, NULL, NULL) != 0) {
    364  1.1  nisimura 		printf(": unable to map device registers\n");
    365  1.1  nisimura 		return;
    366  1.1  nisimura 	}
    367  1.1  nisimura 
    368  1.1  nisimura 	sc->sc_dmat = pa->pa_dmat;
    369  1.1  nisimura 
    370  1.1  nisimura 	/* Make sure bus mastering is enabled. */
    371  1.1  nisimura 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    372  1.1  nisimura 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    373  1.1  nisimura 	    PCI_COMMAND_MASTER_ENABLE);
    374  1.1  nisimura 
    375  1.1  nisimura 	/* Get it out of power save mode, if needed. */
    376  1.1  nisimura 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    377  1.1  nisimura 		pmode = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR) &
    378  1.1  nisimura 		    PCI_PMCSR_STATE_MASK;
    379  1.1  nisimura 		if (pmode == PCI_PMCSR_STATE_D3) {
    380  1.1  nisimura 			/*
    381  1.1  nisimura 			 * The card has lost all configuration data in
    382  1.1  nisimura 			 * this state, so punt.
    383  1.1  nisimura 			 */
    384  1.1  nisimura 			printf("%s: unable to wake from power state D3\n",
    385  1.1  nisimura 			    sc->sc_dev.dv_xname);
    386  1.1  nisimura 			return;
    387  1.1  nisimura 		}
    388  1.1  nisimura 		if (pmode != PCI_PMCSR_STATE_D0) {
    389  1.1  nisimura 			printf("%s: waking up from power date D%d\n",
    390  1.1  nisimura 			    sc->sc_dev.dv_xname, pmode);
    391  1.1  nisimura 			pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
    392  1.1  nisimura 			    PCI_PMCSR_STATE_D0);
    393  1.1  nisimura 		}
    394  1.1  nisimura 	}
    395  1.1  nisimura 
    396  1.1  nisimura 	sc->sc_chip = PCI_PRODUCT(pa->pa_id);
    397  1.1  nisimura 	printf(": Micrel KSZ%04x Ethernet (rev. 0x%02x)\n",
    398  1.1  nisimura 	    sc->sc_chip, PCI_REVISION(pa->pa_class));
    399  1.1  nisimura 
    400  1.1  nisimura 	/*
    401  1.1  nisimura 	 * Read the Ethernet address from the EEPROM.
    402  1.1  nisimura 	 */
    403  1.1  nisimura 	i = CSR_READ_2(sc, MARL);
    404  1.1  nisimura 	enaddr[5] = i; enaddr[4] = i >> 8;
    405  1.1  nisimura 	i = CSR_READ_2(sc, MARM);
    406  1.1  nisimura 	enaddr[3] = i; enaddr[2] = i >> 8;
    407  1.1  nisimura 	i = CSR_READ_2(sc, MARH);
    408  1.1  nisimura 	enaddr[1] = i; enaddr[0] = i >> 8;
    409  1.1  nisimura 	printf("%s: Ethernet address: %s\n",
    410  1.1  nisimura 		sc->sc_dev.dv_xname, ether_sprintf(enaddr));
    411  1.1  nisimura 
    412  1.1  nisimura 	/*
    413  1.1  nisimura 	 * Enable chip function.
    414  1.1  nisimura 	 */
    415  1.1  nisimura 	CSR_WRITE_2(sc, CIDR, 1);
    416  1.1  nisimura 
    417  1.1  nisimura 	/*
    418  1.1  nisimura 	 * Map and establish our interrupt.
    419  1.1  nisimura 	 */
    420  1.1  nisimura 	if (pci_intr_map(pa, &ih)) {
    421  1.1  nisimura 		printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
    422  1.1  nisimura 		return;
    423  1.1  nisimura 	}
    424  1.1  nisimura 	intrstr = pci_intr_string(pc, ih);
    425  1.1  nisimura 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, kse_intr, sc);
    426  1.1  nisimura 	if (sc->sc_ih == NULL) {
    427  1.1  nisimura 		printf("%s: unable to establish interrupt",
    428  1.1  nisimura 		    sc->sc_dev.dv_xname);
    429  1.1  nisimura 		if (intrstr != NULL)
    430  1.1  nisimura 			printf(" at %s", intrstr);
    431  1.1  nisimura 		printf("\n");
    432  1.1  nisimura 		return;
    433  1.1  nisimura 	}
    434  1.1  nisimura 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    435  1.1  nisimura 
    436  1.1  nisimura 	/*
    437  1.1  nisimura 	 * Allocate the control data structures, and create and load the
    438  1.1  nisimura 	 * DMA map for it.
    439  1.1  nisimura 	 */
    440  1.1  nisimura 	error = bus_dmamem_alloc(sc->sc_dmat,
    441  1.1  nisimura 	    sizeof(struct kse_control_data), PAGE_SIZE, 0, &seg, 1, &nseg, 0);
    442  1.1  nisimura 	if (error != 0) {
    443  1.1  nisimura 		printf("%s: unable to allocate control data, error = %d\n",
    444  1.1  nisimura 		    sc->sc_dev.dv_xname, error);
    445  1.1  nisimura 		goto fail_0;
    446  1.1  nisimura 	}
    447  1.1  nisimura 	error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
    448  1.8  nisimura 	    sizeof(struct kse_control_data), (void * *)&sc->sc_control_data,
    449  1.1  nisimura 	    BUS_DMA_COHERENT);
    450  1.1  nisimura 	if (error != 0) {
    451  1.1  nisimura 		printf("%s: unable to map control data, error = %d\n",
    452  1.1  nisimura 		    sc->sc_dev.dv_xname, error);
    453  1.1  nisimura 		goto fail_1;
    454  1.1  nisimura 	}
    455  1.1  nisimura 	error = bus_dmamap_create(sc->sc_dmat,
    456  1.1  nisimura 	    sizeof(struct kse_control_data), 1,
    457  1.1  nisimura 	    sizeof(struct kse_control_data), 0, 0, &sc->sc_cddmamap);
    458  1.1  nisimura 	if (error != 0) {
    459  1.1  nisimura 		printf("%s: unable to create control data DMA map, "
    460  1.1  nisimura 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    461  1.1  nisimura 		goto fail_2;
    462  1.1  nisimura 	}
    463  1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    464  1.1  nisimura 	    sc->sc_control_data, sizeof(struct kse_control_data), NULL, 0);
    465  1.1  nisimura 	if (error != 0) {
    466  1.1  nisimura 		printf("%s: unable to load control data DMA map, error = %d\n",
    467  1.1  nisimura 		    sc->sc_dev.dv_xname, error);
    468  1.1  nisimura 		goto fail_3;
    469  1.1  nisimura 	}
    470  1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    471  1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    472  1.1  nisimura 		    KSE_NTXSEGS, MCLBYTES, 0, 0,
    473  1.1  nisimura 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    474  1.1  nisimura 			printf("%s: unable to create tx DMA map %d, "
    475  1.1  nisimura 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    476  1.1  nisimura 			goto fail_4;
    477  1.1  nisimura 		}
    478  1.1  nisimura 	}
    479  1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    480  1.1  nisimura 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    481  1.1  nisimura 		    1, MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    482  1.1  nisimura 			printf("%s: unable to create rx DMA map %d, "
    483  1.1  nisimura 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    484  1.1  nisimura 			goto fail_5;
    485  1.1  nisimura 		}
    486  1.1  nisimura 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    487  1.1  nisimura 	}
    488  1.1  nisimura 
    489  1.4        ad 	callout_init(&sc->sc_callout, 0);
    490  1.8  nisimura 	callout_init(&sc->sc_stat_ch, 0);
    491  1.1  nisimura 
    492  1.8  nisimura 	ifm = &sc->sc_media;
    493  1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    494  1.8  nisimura 		ifmedia_init(ifm, 0, ifmedia_upd, ifmedia_sts);
    495  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_10_T, 0, NULL);
    496  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
    497  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_100_TX, 0, NULL);
    498  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
    499  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_AUTO, 0, NULL);
    500  1.8  nisimura 		ifmedia_set(ifm, IFM_ETHER|IFM_AUTO);
    501  1.8  nisimura 	}
    502  1.8  nisimura 	else {
    503  1.8  nisimura 		ifmedia_init(ifm, 0, ifmedia2_upd, ifmedia2_sts);
    504  1.8  nisimura 		ifmedia_add(ifm, IFM_ETHER|IFM_AUTO, 0, NULL);
    505  1.8  nisimura 		ifmedia_set(ifm, IFM_ETHER|IFM_AUTO);
    506  1.8  nisimura 	}
    507  1.1  nisimura 
    508  1.1  nisimura 	printf("%s: 10baseT, 10baseT-FDX, 100baseTX, 100baseTX-FDX, auto\n",
    509  1.1  nisimura 	    sc->sc_dev.dv_xname);
    510  1.1  nisimura 
    511  1.1  nisimura 	ifp = &sc->sc_ethercom.ec_if;
    512  1.1  nisimura 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    513  1.1  nisimura 	ifp->if_softc = sc;
    514  1.1  nisimura 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    515  1.1  nisimura 	ifp->if_ioctl = kse_ioctl;
    516  1.1  nisimura 	ifp->if_start = kse_start;
    517  1.1  nisimura 	ifp->if_watchdog = kse_watchdog;
    518  1.1  nisimura 	ifp->if_init = kse_init;
    519  1.1  nisimura 	ifp->if_stop = kse_stop;
    520  1.1  nisimura 	IFQ_SET_READY(&ifp->if_snd);
    521  1.1  nisimura 
    522  1.1  nisimura 	/*
    523  1.1  nisimura 	 * KSZ8842 can handle 802.1Q VLAN-sized frames,
    524  1.1  nisimura 	 * can do IPv4, TCPv4, and UDPv4 checksums in hardware.
    525  1.1  nisimura 	 */
    526  1.1  nisimura 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    527  1.1  nisimura 	ifp->if_capabilities |=
    528  1.1  nisimura 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    529  1.1  nisimura 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    530  1.1  nisimura 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    531  1.1  nisimura 
    532  1.1  nisimura 	if_attach(ifp);
    533  1.1  nisimura 	ether_ifattach(ifp, enaddr);
    534  1.8  nisimura 
    535  1.8  nisimura 	p = (sc->sc_chip == 0x8842) ? 3 : 1;
    536  1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    537  1.8  nisimura 	for (i = 0; i < p; i++) {
    538  1.8  nisimura 		struct ksext *ee = &sc->sc_ext;
    539  1.8  nisimura 		sprintf(ee->evcntname[i], "%s.%d", sc->sc_dev.dv_xname, i+1);
    540  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][0], EVCNT_TYPE_MISC,
    541  1.8  nisimura 		    NULL, ee->evcntname[i], "RxLoPriotyByte");
    542  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][1], EVCNT_TYPE_MISC,
    543  1.8  nisimura 		    NULL, ee->evcntname[i], "RxHiPriotyByte");
    544  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][2], EVCNT_TYPE_MISC,
    545  1.8  nisimura 		    NULL, ee->evcntname[i], "RxUndersizePkt");
    546  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][3], EVCNT_TYPE_MISC,
    547  1.8  nisimura 		    NULL, ee->evcntname[i], "RxFragments");
    548  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][4], EVCNT_TYPE_MISC,
    549  1.8  nisimura 		    NULL, ee->evcntname[i], "RxOversize");
    550  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][5], EVCNT_TYPE_MISC,
    551  1.8  nisimura 		    NULL, ee->evcntname[i], "RxJabbers");
    552  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][6], EVCNT_TYPE_MISC,
    553  1.8  nisimura 		    NULL, ee->evcntname[i], "RxSymbolError");
    554  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][7], EVCNT_TYPE_MISC,
    555  1.8  nisimura 		    NULL, ee->evcntname[i], "RxCRCError");
    556  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][8], EVCNT_TYPE_MISC,
    557  1.8  nisimura 		    NULL, ee->evcntname[i], "RxAlignmentError");
    558  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][9], EVCNT_TYPE_MISC,
    559  1.8  nisimura 		    NULL, ee->evcntname[i], "RxCtrol8808Pkts");
    560  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][10], EVCNT_TYPE_MISC,
    561  1.8  nisimura 		    NULL, ee->evcntname[i], "RxPausePkts");
    562  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][11], EVCNT_TYPE_MISC,
    563  1.8  nisimura 		    NULL, ee->evcntname[i], "RxBroadcast");
    564  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][12], EVCNT_TYPE_MISC,
    565  1.8  nisimura 		    NULL, ee->evcntname[i], "RxMulticast");
    566  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][13], EVCNT_TYPE_MISC,
    567  1.8  nisimura 		    NULL, ee->evcntname[i], "RxUnicast");
    568  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][14], EVCNT_TYPE_MISC,
    569  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx64Octets");
    570  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][15], EVCNT_TYPE_MISC,
    571  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx65To127Octets");
    572  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][16], EVCNT_TYPE_MISC,
    573  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx128To255Octets");
    574  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][17], EVCNT_TYPE_MISC,
    575  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx255To511Octets");
    576  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][18], EVCNT_TYPE_MISC,
    577  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx512To1023Octets");
    578  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][19], EVCNT_TYPE_MISC,
    579  1.8  nisimura 		    NULL, ee->evcntname[i], "Rx1024To1522Octets");
    580  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][20], EVCNT_TYPE_MISC,
    581  1.8  nisimura 		    NULL, ee->evcntname[i], "TxLoPriotyByte");
    582  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][21], EVCNT_TYPE_MISC,
    583  1.8  nisimura 		    NULL, ee->evcntname[i], "TxHiPriotyByte");
    584  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][22], EVCNT_TYPE_MISC,
    585  1.8  nisimura 		    NULL, ee->evcntname[i], "TxLateCollision");
    586  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][23], EVCNT_TYPE_MISC,
    587  1.8  nisimura 		    NULL, ee->evcntname[i], "TxPausePkts");
    588  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][24], EVCNT_TYPE_MISC,
    589  1.8  nisimura 		    NULL, ee->evcntname[i], "TxBroadcastPkts");
    590  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][25], EVCNT_TYPE_MISC,
    591  1.8  nisimura 		    NULL, ee->evcntname[i], "TxMulticastPkts");
    592  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][26], EVCNT_TYPE_MISC,
    593  1.8  nisimura 		    NULL, ee->evcntname[i], "TxUnicastPkts");
    594  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][27], EVCNT_TYPE_MISC,
    595  1.8  nisimura 		    NULL, ee->evcntname[i], "TxDeferred");
    596  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][28], EVCNT_TYPE_MISC,
    597  1.8  nisimura 		    NULL, ee->evcntname[i], "TxTotalCollision");
    598  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][29], EVCNT_TYPE_MISC,
    599  1.8  nisimura 		    NULL, ee->evcntname[i], "TxExcessiveCollision");
    600  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][30], EVCNT_TYPE_MISC,
    601  1.8  nisimura 		    NULL, ee->evcntname[i], "TxSingleCollision");
    602  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][31], EVCNT_TYPE_MISC,
    603  1.8  nisimura 		    NULL, ee->evcntname[i], "TxMultipleCollision");
    604  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][32], EVCNT_TYPE_MISC,
    605  1.8  nisimura 		    NULL, ee->evcntname[i], "TxDropPkts");
    606  1.8  nisimura 		evcnt_attach_dynamic(&ee->pev[i][33], EVCNT_TYPE_MISC,
    607  1.8  nisimura 		    NULL, ee->evcntname[i], "RxDropPkts");
    608  1.8  nisimura 	}
    609  1.8  nisimura #endif
    610  1.1  nisimura 	return;
    611  1.1  nisimura 
    612  1.1  nisimura  fail_5:
    613  1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    614  1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    615  1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    616  1.1  nisimura 			    sc->sc_rxsoft[i].rxs_dmamap);
    617  1.1  nisimura 	}
    618  1.1  nisimura  fail_4:
    619  1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    620  1.1  nisimura 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    621  1.1  nisimura 			bus_dmamap_destroy(sc->sc_dmat,
    622  1.1  nisimura 			    sc->sc_txsoft[i].txs_dmamap);
    623  1.1  nisimura 	}
    624  1.1  nisimura 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    625  1.1  nisimura  fail_3:
    626  1.1  nisimura 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    627  1.1  nisimura  fail_2:
    628  1.3  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    629  1.1  nisimura 	    sizeof(struct kse_control_data));
    630  1.1  nisimura  fail_1:
    631  1.1  nisimura 	bus_dmamem_free(sc->sc_dmat, &seg, nseg);
    632  1.1  nisimura  fail_0:
    633  1.1  nisimura 	return;
    634  1.1  nisimura }
    635  1.1  nisimura 
    636  1.1  nisimura static int
    637  1.3  christos kse_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    638  1.1  nisimura {
    639  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    640  1.1  nisimura 	struct ifreq *ifr = (struct ifreq *)data;
    641  1.1  nisimura 	int s, error;
    642  1.1  nisimura 
    643  1.1  nisimura 	s = splnet();
    644  1.1  nisimura 
    645  1.1  nisimura 	switch (cmd) {
    646  1.1  nisimura 	case SIOCSIFMEDIA:
    647  1.1  nisimura 	case SIOCGIFMEDIA:
    648  1.1  nisimura 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
    649  1.1  nisimura 		break;
    650  1.1  nisimura 
    651  1.1  nisimura 	default:
    652  1.1  nisimura 		error = ether_ioctl(ifp, cmd, data);
    653  1.1  nisimura 		if (cmd == ENETRESET) {
    654  1.1  nisimura 			/*
    655  1.1  nisimura 			 * Multicast list has changed; set the hardware filter
    656  1.1  nisimura 			 * accordingly.
    657  1.1  nisimura 			 */
    658  1.6  nisimura 			if (ifp->if_flags & IFF_RUNNING)
    659  1.6  nisimura 				kse_set_filter(sc);
    660  1.1  nisimura 			error = 0;
    661  1.1  nisimura 		}
    662  1.1  nisimura 		break;
    663  1.1  nisimura 	}
    664  1.1  nisimura 
    665  1.1  nisimura 	kse_start(ifp);
    666  1.1  nisimura 
    667  1.1  nisimura 	splx(s);
    668  1.1  nisimura 	return error;
    669  1.1  nisimura }
    670  1.1  nisimura 
    671  1.1  nisimura static int
    672  1.1  nisimura kse_init(struct ifnet *ifp)
    673  1.1  nisimura {
    674  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    675  1.2   tsutsui 	uint32_t paddr;
    676  1.1  nisimura 	int i, error = 0;
    677  1.1  nisimura 
    678  1.1  nisimura 	/* cancel pending I/O */
    679  1.1  nisimura 	kse_stop(ifp, 0);
    680  1.1  nisimura 
    681  1.1  nisimura 	/* reset all registers but PCI configuration */
    682  1.1  nisimura 	kse_reset(sc);
    683  1.1  nisimura 
    684  1.1  nisimura 	/* craft Tx descriptor ring */
    685  1.1  nisimura 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
    686  1.1  nisimura 	for (i = 0, paddr = KSE_CDTXADDR(sc, 1); i < KSE_NTXDESC - 1; i++) {
    687  1.1  nisimura 		sc->sc_txdescs[i].t3 = paddr;
    688  1.1  nisimura 		paddr += sizeof(struct tdes);
    689  1.1  nisimura 	}
    690  1.1  nisimura 	sc->sc_txdescs[KSE_NTXDESC - 1].t3 = KSE_CDTXADDR(sc, 0);
    691  1.1  nisimura 	KSE_CDTXSYNC(sc, 0, KSE_NTXDESC,
    692  1.1  nisimura 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    693  1.1  nisimura 	sc->sc_txfree = KSE_NTXDESC;
    694  1.1  nisimura 	sc->sc_txnext = 0;
    695  1.1  nisimura 
    696  1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++)
    697  1.1  nisimura 		sc->sc_txsoft[i].txs_mbuf = NULL;
    698  1.1  nisimura 	sc->sc_txsfree = KSE_TXQUEUELEN;
    699  1.1  nisimura 	sc->sc_txsnext = 0;
    700  1.1  nisimura 	sc->sc_txsdirty = 0;
    701  1.1  nisimura 
    702  1.1  nisimura 	/* craft Rx descriptor ring */
    703  1.1  nisimura 	memset(sc->sc_rxdescs, 0, sizeof(sc->sc_rxdescs));
    704  1.1  nisimura 	for (i = 0, paddr = KSE_CDRXADDR(sc, 1); i < KSE_NRXDESC - 1; i++) {
    705  1.1  nisimura 		sc->sc_rxdescs[i].r3 = paddr;
    706  1.1  nisimura 		paddr += sizeof(struct rdes);
    707  1.1  nisimura 	}
    708  1.1  nisimura 	sc->sc_rxdescs[KSE_NRXDESC - 1].r3 = KSE_CDRXADDR(sc, 0);
    709  1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
    710  1.1  nisimura 		if (sc->sc_rxsoft[i].rxs_mbuf == NULL) {
    711  1.1  nisimura 			if ((error = add_rxbuf(sc, i)) != 0) {
    712  1.1  nisimura 				printf("%s: unable to allocate or map rx "
    713  1.1  nisimura 				    "buffer %d, error = %d\n",
    714  1.1  nisimura 				     sc->sc_dev.dv_xname, i, error);
    715  1.1  nisimura 				rxdrain(sc);
    716  1.1  nisimura 				goto out;
    717  1.1  nisimura 			}
    718  1.1  nisimura 		}
    719  1.1  nisimura 		else
    720  1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
    721  1.1  nisimura 	}
    722  1.1  nisimura 	sc->sc_rxptr = 0;
    723  1.1  nisimura 
    724  1.1  nisimura 	/* hand Tx/Rx rings to HW */
    725  1.1  nisimura 	CSR_WRITE_4(sc, TDLB, KSE_CDTXADDR(sc, 0));
    726  1.1  nisimura 	CSR_WRITE_4(sc, RDLB, KSE_CDRXADDR(sc, 0));
    727  1.1  nisimura 
    728  1.1  nisimura 	sc->sc_txc = TXC_TEN | TXC_EP | TXC_AC | TXC_FCE;
    729  1.1  nisimura 	sc->sc_rxc = RXC_REN | RXC_RU | RXC_FCE;
    730  1.1  nisimura 	if (ifp->if_flags & IFF_PROMISC)
    731  1.1  nisimura 		sc->sc_rxc |= RXC_RA;
    732  1.1  nisimura 	if (ifp->if_flags & IFF_BROADCAST)
    733  1.1  nisimura 		sc->sc_rxc |= RXC_RB;
    734  1.1  nisimura 	sc->sc_t1csum = sc->sc_mcsum = 0;
    735  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) {
    736  1.5  nisimura 		sc->sc_rxc |= RXC_ICC;
    737  1.1  nisimura 		sc->sc_mcsum |= M_CSUM_IPv4;
    738  1.1  nisimura 	}
    739  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) {
    740  1.1  nisimura 		sc->sc_txc |= TXC_ICG;
    741  1.1  nisimura 		sc->sc_t1csum |= T1_IPCKG;
    742  1.1  nisimura 	}
    743  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) {
    744  1.5  nisimura 		sc->sc_rxc |= RXC_TCC;
    745  1.1  nisimura 		sc->sc_mcsum |= M_CSUM_TCPv4;
    746  1.1  nisimura 	}
    747  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) {
    748  1.1  nisimura 		sc->sc_txc |= TXC_TCG;
    749  1.1  nisimura 		sc->sc_t1csum |= T1_TCPCKG;
    750  1.1  nisimura 	}
    751  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) {
    752  1.5  nisimura 		sc->sc_rxc |= RXC_UCC;
    753  1.1  nisimura 		sc->sc_mcsum |= M_CSUM_UDPv4;
    754  1.1  nisimura 	}
    755  1.1  nisimura 	if (ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) {
    756  1.1  nisimura 		sc->sc_txc |= TXC_UCG;
    757  1.1  nisimura 		sc->sc_t1csum |= T1_UDPCKG;
    758  1.1  nisimura 	}
    759  1.1  nisimura 	sc->sc_txc |= (kse_burstsize << TXC_BS_SFT);
    760  1.1  nisimura 	sc->sc_rxc |= (kse_burstsize << RXC_BS_SFT);
    761  1.1  nisimura 
    762  1.6  nisimura 	/* build multicast hash filter if necessary */
    763  1.6  nisimura 	kse_set_filter(sc);
    764  1.6  nisimura 
    765  1.1  nisimura 	/* set current media */
    766  1.1  nisimura 	(void)ifmedia_upd(ifp);
    767  1.1  nisimura 
    768  1.1  nisimura 	/* enable transmitter and receiver */
    769  1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    770  1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    771  1.1  nisimura 	CSR_WRITE_4(sc, MDRSC, 1);
    772  1.1  nisimura 
    773  1.1  nisimura 	/* enable interrupts */
    774  1.8  nisimura 	sc->sc_inten = INT_DMTS|INT_DMRS|INT_DMRBUS;
    775  1.8  nisimura 	if (sc->sc_chip == 0x8841)
    776  1.8  nisimura 		sc->sc_inten |= INT_DMLCS;
    777  1.1  nisimura 	CSR_WRITE_4(sc, INTST, ~0);
    778  1.8  nisimura 	CSR_WRITE_4(sc, INTEN, sc->sc_inten);
    779  1.1  nisimura 
    780  1.1  nisimura 	ifp->if_flags |= IFF_RUNNING;
    781  1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
    782  1.1  nisimura 
    783  1.8  nisimura 	if (sc->sc_chip == 0x8841) {
    784  1.8  nisimura 		/* start one second timer */
    785  1.8  nisimura 		callout_reset(&sc->sc_callout, hz, phy_tick, sc);
    786  1.8  nisimura 	}
    787  1.8  nisimura #ifdef KSE_EVENT_COUNTERS
    788  1.8  nisimura 	/* start statistics gather 1 minute timer */
    789  1.8  nisimura 	zerostats(sc);
    790  1.8  nisimura 	callout_reset(&sc->sc_stat_ch, hz * 60, stat_tick, sc);
    791  1.8  nisimura #endif
    792  1.1  nisimura 
    793  1.1  nisimura  out:
    794  1.1  nisimura 	if (error) {
    795  1.1  nisimura 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    796  1.1  nisimura 		ifp->if_timer = 0;
    797  1.1  nisimura 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
    798  1.1  nisimura 	}
    799  1.1  nisimura 	return error;
    800  1.1  nisimura }
    801  1.1  nisimura 
    802  1.1  nisimura static void
    803  1.1  nisimura kse_stop(struct ifnet *ifp, int disable)
    804  1.1  nisimura {
    805  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    806  1.1  nisimura 	struct kse_txsoft *txs;
    807  1.1  nisimura 	int i;
    808  1.1  nisimura 
    809  1.8  nisimura 	if (sc->sc_chip == 0x8841)
    810  1.8  nisimura 		callout_stop(&sc->sc_callout);
    811  1.8  nisimura 	callout_stop(&sc->sc_stat_ch);
    812  1.1  nisimura 
    813  1.1  nisimura 	sc->sc_txc &= ~TXC_TEN;
    814  1.1  nisimura 	sc->sc_rxc &= ~RXC_REN;
    815  1.1  nisimura 	CSR_WRITE_4(sc, MDTXC, sc->sc_txc);
    816  1.1  nisimura 	CSR_WRITE_4(sc, MDRXC, sc->sc_rxc);
    817  1.1  nisimura 
    818  1.1  nisimura 	for (i = 0; i < KSE_TXQUEUELEN; i++) {
    819  1.1  nisimura 		txs = &sc->sc_txsoft[i];
    820  1.1  nisimura 		if (txs->txs_mbuf != NULL) {
    821  1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
    822  1.1  nisimura 			m_freem(txs->txs_mbuf);
    823  1.1  nisimura 			txs->txs_mbuf = NULL;
    824  1.1  nisimura 		}
    825  1.1  nisimura 	}
    826  1.1  nisimura 
    827  1.1  nisimura 	if (disable)
    828  1.1  nisimura 		rxdrain(sc);
    829  1.1  nisimura 
    830  1.1  nisimura 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    831  1.1  nisimura 	ifp->if_timer = 0;
    832  1.1  nisimura }
    833  1.1  nisimura 
    834  1.1  nisimura static void
    835  1.1  nisimura kse_reset(struct kse_softc *sc)
    836  1.1  nisimura {
    837  1.1  nisimura 
    838  1.1  nisimura 	CSR_WRITE_2(sc, GRR, 1);
    839  1.1  nisimura 	delay(1000); /* PDF does not mention the delay amount */
    840  1.1  nisimura 	CSR_WRITE_2(sc, GRR, 0);
    841  1.1  nisimura 
    842  1.1  nisimura 	CSR_WRITE_2(sc, CIDR, 1);
    843  1.1  nisimura }
    844  1.1  nisimura 
    845  1.1  nisimura static void
    846  1.1  nisimura kse_watchdog(struct ifnet *ifp)
    847  1.1  nisimura {
    848  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    849  1.1  nisimura 
    850  1.1  nisimura 	/*
    851  1.1  nisimura 	 * Since we're not interrupting every packet, sweep
    852  1.1  nisimura 	 * up before we report an error.
    853  1.1  nisimura 	 */
    854  1.1  nisimura 	txreap(sc);
    855  1.1  nisimura 
    856  1.1  nisimura 	if (sc->sc_txfree != KSE_NTXDESC) {
    857  1.1  nisimura 		printf("%s: device timeout (txfree %d txsfree %d txnext %d)\n",
    858  1.1  nisimura 		    sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
    859  1.1  nisimura 		    sc->sc_txnext);
    860  1.1  nisimura 		ifp->if_oerrors++;
    861  1.1  nisimura 
    862  1.1  nisimura 		/* Reset the interface. */
    863  1.1  nisimura 		kse_init(ifp);
    864  1.1  nisimura 	}
    865  1.1  nisimura 	else if (ifp->if_flags & IFF_DEBUG)
    866  1.1  nisimura 		printf("%s: recovered from device timeout\n",
    867  1.1  nisimura 		    sc->sc_dev.dv_xname);
    868  1.1  nisimura 
    869  1.1  nisimura 	/* Try to get more packets going. */
    870  1.1  nisimura 	kse_start(ifp);
    871  1.1  nisimura }
    872  1.1  nisimura 
    873  1.1  nisimura static void
    874  1.1  nisimura kse_start(struct ifnet *ifp)
    875  1.1  nisimura {
    876  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
    877  1.8  nisimura 	struct mbuf *m0, *m;
    878  1.1  nisimura 	struct kse_txsoft *txs;
    879  1.1  nisimura 	bus_dmamap_t dmamap;
    880  1.1  nisimura 	int error, nexttx, lasttx, ofree, seg;
    881  1.6  nisimura 	uint32_t tdes0;
    882  1.1  nisimura 
    883  1.1  nisimura 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    884  1.1  nisimura 		return;
    885  1.1  nisimura 
    886  1.1  nisimura 	/*
    887  1.1  nisimura 	 * Remember the previous number of free descriptors.
    888  1.1  nisimura 	 */
    889  1.1  nisimura 	ofree = sc->sc_txfree;
    890  1.1  nisimura 
    891  1.1  nisimura 	/*
    892  1.1  nisimura 	 * Loop through the send queue, setting up transmit descriptors
    893  1.1  nisimura 	 * until we drain the queue, or use up all available transmit
    894  1.1  nisimura 	 * descriptors.
    895  1.1  nisimura 	 */
    896  1.1  nisimura 	for (;;) {
    897  1.1  nisimura 		IFQ_POLL(&ifp->if_snd, m0);
    898  1.1  nisimura 		if (m0 == NULL)
    899  1.1  nisimura 			break;
    900  1.1  nisimura 
    901  1.1  nisimura 		if (sc->sc_txsfree < KSE_TXQUEUE_GC) {
    902  1.1  nisimura 			txreap(sc);
    903  1.1  nisimura 			if (sc->sc_txsfree == 0)
    904  1.1  nisimura 				break;
    905  1.1  nisimura 		}
    906  1.1  nisimura 		txs = &sc->sc_txsoft[sc->sc_txsnext];
    907  1.1  nisimura 		dmamap = txs->txs_dmamap;
    908  1.1  nisimura 
    909  1.1  nisimura 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    910  1.1  nisimura 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    911  1.1  nisimura 		if (error) {
    912  1.1  nisimura 			if (error == EFBIG) {
    913  1.1  nisimura 				printf("%s: Tx packet consumes too many "
    914  1.1  nisimura 				    "DMA segments, dropping...\n",
    915  1.1  nisimura 				    sc->sc_dev.dv_xname);
    916  1.1  nisimura 				    IFQ_DEQUEUE(&ifp->if_snd, m0);
    917  1.1  nisimura 				    m_freem(m0);
    918  1.1  nisimura 				    continue;
    919  1.1  nisimura 			}
    920  1.1  nisimura 			/* Short on resources, just stop for now. */
    921  1.1  nisimura 			break;
    922  1.1  nisimura 		}
    923  1.1  nisimura 
    924  1.1  nisimura 		if (dmamap->dm_nsegs > sc->sc_txfree) {
    925  1.1  nisimura 			/*
    926  1.1  nisimura 			 * Not enough free descriptors to transmit this
    927  1.1  nisimura 			 * packet.  We haven't committed anything yet,
    928  1.1  nisimura 			 * so just unload the DMA map, put the packet
    929  1.1  nisimura 			 * back on the queue, and punt.	 Notify the upper
    930  1.1  nisimura 			 * layer that there are not more slots left.
    931  1.1  nisimura 			 */
    932  1.1  nisimura 			ifp->if_flags |= IFF_OACTIVE;
    933  1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, dmamap);
    934  1.1  nisimura 			break;
    935  1.1  nisimura 		}
    936  1.1  nisimura 
    937  1.1  nisimura 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    938  1.1  nisimura 
    939  1.1  nisimura 		/*
    940  1.1  nisimura 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    941  1.1  nisimura 		 */
    942  1.1  nisimura 
    943  1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    944  1.1  nisimura 		    BUS_DMASYNC_PREWRITE);
    945  1.1  nisimura 
    946  1.6  nisimura 		lasttx = -1; tdes0 = 0;
    947  1.1  nisimura 		for (nexttx = sc->sc_txnext, seg = 0;
    948  1.1  nisimura 		     seg < dmamap->dm_nsegs;
    949  1.1  nisimura 		     seg++, nexttx = KSE_NEXTTX(nexttx)) {
    950  1.1  nisimura 			struct tdes *tdes = &sc->sc_txdescs[nexttx];
    951  1.1  nisimura 			/*
    952  1.1  nisimura 			 * If this is the first descriptor we're
    953  1.1  nisimura 			 * enqueueing, don't set the OWN bit just
    954  1.1  nisimura 			 * yet.	 That could cause a race condition.
    955  1.1  nisimura 			 * We'll do it below.
    956  1.1  nisimura 			 */
    957  1.1  nisimura 			tdes->t2 = dmamap->dm_segs[seg].ds_addr;
    958  1.1  nisimura 			tdes->t1 = sc->sc_t1csum
    959  1.1  nisimura 			     | (dmamap->dm_segs[seg].ds_len & T1_TBS_MASK);
    960  1.6  nisimura 			tdes->t0 = tdes0;
    961  1.6  nisimura 			tdes0 |= T0_OWN;
    962  1.1  nisimura 			lasttx = nexttx;
    963  1.1  nisimura 		}
    964  1.8  nisimura 
    965  1.1  nisimura 		/*
    966  1.1  nisimura 		 * Outgoing NFS mbuf must be unloaded when Tx completed.
    967  1.1  nisimura 		 * Without T1_IC NFS mbuf is left unack'ed for excessive
    968  1.1  nisimura 		 * time and NFS stops to proceed until kse_watchdog()
    969  1.1  nisimura 		 * calls txreap() to reclaim the unack'ed mbuf.
    970  1.5  nisimura 		 * It's painful to traverse every mbuf chain to determine
    971  1.1  nisimura 		 * whether someone is waiting for Tx completion.
    972  1.1  nisimura 		 */
    973  1.8  nisimura 		m = m0;
    974  1.1  nisimura 		do {
    975  1.1  nisimura 			if ((m->m_flags & M_EXT) && m->m_ext.ext_free) {
    976  1.1  nisimura 				sc->sc_txdescs[lasttx].t1 |= T1_IC;
    977  1.1  nisimura 				break;
    978  1.1  nisimura 			}
    979  1.1  nisimura 		} while ((m = m->m_next) != NULL);
    980  1.1  nisimura 
    981  1.1  nisimura 		/* write last T0_OWN bit of the 1st segment */
    982  1.1  nisimura 		sc->sc_txdescs[lasttx].t1 |= T1_LS;
    983  1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t1 |= T1_FS;
    984  1.1  nisimura 		sc->sc_txdescs[sc->sc_txnext].t0 = T0_OWN;
    985  1.1  nisimura 		KSE_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
    986  1.1  nisimura 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    987  1.1  nisimura 
    988  1.1  nisimura 		/* tell DMA start transmit */
    989  1.1  nisimura 		CSR_WRITE_4(sc, MDTSC, 1);
    990  1.1  nisimura 
    991  1.1  nisimura 		txs->txs_mbuf = m0;
    992  1.1  nisimura 		txs->txs_firstdesc = sc->sc_txnext;
    993  1.1  nisimura 		txs->txs_lastdesc = lasttx;
    994  1.1  nisimura 		txs->txs_ndesc = dmamap->dm_nsegs;
    995  1.1  nisimura 
    996  1.1  nisimura 		sc->sc_txfree -= txs->txs_ndesc;
    997  1.1  nisimura 		sc->sc_txnext = nexttx;
    998  1.1  nisimura 		sc->sc_txsfree--;
    999  1.1  nisimura 		sc->sc_txsnext = KSE_NEXTTXS(sc->sc_txsnext);
   1000  1.1  nisimura #if NBPFILTER > 0
   1001  1.1  nisimura 		/*
   1002  1.1  nisimura 		 * Pass the packet to any BPF listeners.
   1003  1.1  nisimura 		 */
   1004  1.1  nisimura 		if (ifp->if_bpf)
   1005  1.1  nisimura 			bpf_mtap(ifp->if_bpf, m0);
   1006  1.1  nisimura #endif /* NBPFILTER > 0 */
   1007  1.1  nisimura 	}
   1008  1.1  nisimura 
   1009  1.1  nisimura 	if (sc->sc_txsfree == 0 || sc->sc_txfree == 0) {
   1010  1.1  nisimura 		/* No more slots left; notify upper layer. */
   1011  1.1  nisimura 		ifp->if_flags |= IFF_OACTIVE;
   1012  1.1  nisimura 	}
   1013  1.1  nisimura 	if (sc->sc_txfree != ofree) {
   1014  1.1  nisimura 		/* Set a watchdog timer in case the chip flakes out. */
   1015  1.1  nisimura 		ifp->if_timer = 5;
   1016  1.1  nisimura 	}
   1017  1.1  nisimura }
   1018  1.1  nisimura 
   1019  1.1  nisimura static void
   1020  1.1  nisimura kse_set_filter(struct kse_softc *sc)
   1021  1.1  nisimura {
   1022  1.1  nisimura 	struct ether_multistep step;
   1023  1.1  nisimura 	struct ether_multi *enm;
   1024  1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1025  1.6  nisimura 	uint32_t h, hashes[2];
   1026  1.6  nisimura 
   1027  1.6  nisimura 	sc->sc_rxc &= ~(RXC_MHTE | RXC_RM);
   1028  1.6  nisimura 	ifp->if_flags &= ~IFF_ALLMULTI;
   1029  1.6  nisimura 	if (ifp->if_flags & IFF_PROMISC)
   1030  1.6  nisimura 		return;
   1031  1.1  nisimura 
   1032  1.1  nisimura 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1033  1.6  nisimura 	if (enm == NULL)
   1034  1.6  nisimura 		return;
   1035  1.6  nisimura 	hashes[0] = hashes[1] = 0;
   1036  1.6  nisimura 	do {
   1037  1.6  nisimura 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1038  1.6  nisimura 			/*
   1039  1.6  nisimura 			 * We must listen to a range of multicast addresses.
   1040  1.6  nisimura 			 * For now, just accept all multicasts, rather than
   1041  1.6  nisimura 			 * trying to set only those filter bits needed to match
   1042  1.6  nisimura 			 * the range.  (At this time, the only use of address
   1043  1.6  nisimura 			 * ranges is for IP multicast routing, for which the
   1044  1.6  nisimura 			 * range is big enough to require all bits set.)
   1045  1.6  nisimura 			 */
   1046  1.6  nisimura 			goto allmulti;
   1047  1.1  nisimura 		}
   1048  1.6  nisimura 		h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
   1049  1.6  nisimura 		hashes[h >> 5] |= 1 << (h & 0x1f);
   1050  1.1  nisimura 		ETHER_NEXT_MULTI(step, enm);
   1051  1.6  nisimura 	} while (enm != NULL);
   1052  1.6  nisimura 	sc->sc_rxc |= RXC_MHTE;
   1053  1.6  nisimura 	CSR_WRITE_4(sc, MTR0, hashes[0]);
   1054  1.6  nisimura 	CSR_WRITE_4(sc, MTR1, hashes[1]);
   1055  1.1  nisimura 	return;
   1056  1.6  nisimura  allmulti:
   1057  1.6  nisimura 	sc->sc_rxc |= RXC_RM;
   1058  1.6  nisimura 	ifp->if_flags |= IFF_ALLMULTI;
   1059  1.1  nisimura }
   1060  1.1  nisimura 
   1061  1.1  nisimura static int
   1062  1.1  nisimura add_rxbuf(struct kse_softc *sc, int idx)
   1063  1.1  nisimura {
   1064  1.1  nisimura 	struct kse_rxsoft *rxs = &sc->sc_rxsoft[idx];
   1065  1.1  nisimura 	struct mbuf *m;
   1066  1.1  nisimura 	int error;
   1067  1.1  nisimura 
   1068  1.1  nisimura 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1069  1.1  nisimura 	if (m == NULL)
   1070  1.1  nisimura 		return ENOBUFS;
   1071  1.1  nisimura 
   1072  1.1  nisimura 	MCLGET(m, M_DONTWAIT);
   1073  1.1  nisimura 	if ((m->m_flags & M_EXT) == 0) {
   1074  1.1  nisimura 		m_freem(m);
   1075  1.1  nisimura 		return ENOBUFS;
   1076  1.1  nisimura 	}
   1077  1.1  nisimura 
   1078  1.1  nisimura 	if (rxs->rxs_mbuf != NULL)
   1079  1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1080  1.1  nisimura 
   1081  1.1  nisimura 	rxs->rxs_mbuf = m;
   1082  1.1  nisimura 
   1083  1.1  nisimura 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   1084  1.1  nisimura 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1085  1.1  nisimura 	if (error) {
   1086  1.1  nisimura 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1087  1.1  nisimura 		    sc->sc_dev.dv_xname, idx, error);
   1088  1.1  nisimura 		panic("kse_add_rxbuf");
   1089  1.1  nisimura 	}
   1090  1.1  nisimura 
   1091  1.1  nisimura 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1092  1.1  nisimura 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1093  1.1  nisimura 
   1094  1.1  nisimura 	KSE_INIT_RXDESC(sc, idx);
   1095  1.1  nisimura 
   1096  1.1  nisimura 	return 0;
   1097  1.1  nisimura }
   1098  1.1  nisimura 
   1099  1.1  nisimura static void
   1100  1.1  nisimura rxdrain(struct kse_softc *sc)
   1101  1.1  nisimura {
   1102  1.1  nisimura 	struct kse_rxsoft *rxs;
   1103  1.1  nisimura 	int i;
   1104  1.1  nisimura 
   1105  1.1  nisimura 	for (i = 0; i < KSE_NRXDESC; i++) {
   1106  1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1107  1.1  nisimura 		if (rxs->rxs_mbuf != NULL) {
   1108  1.1  nisimura 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   1109  1.1  nisimura 			m_freem(rxs->rxs_mbuf);
   1110  1.1  nisimura 			rxs->rxs_mbuf = NULL;
   1111  1.1  nisimura 		}
   1112  1.1  nisimura 	}
   1113  1.1  nisimura }
   1114  1.1  nisimura 
   1115  1.1  nisimura static int
   1116  1.1  nisimura kse_intr(void *arg)
   1117  1.1  nisimura {
   1118  1.1  nisimura 	struct kse_softc *sc = arg;
   1119  1.2   tsutsui 	uint32_t isr;
   1120  1.1  nisimura 
   1121  1.1  nisimura 	if ((isr = CSR_READ_4(sc, INTST)) == 0)
   1122  1.1  nisimura 		return 0;
   1123  1.1  nisimura 
   1124  1.1  nisimura 	if (isr & INT_DMRS)
   1125  1.1  nisimura 		rxintr(sc);
   1126  1.1  nisimura 	if (isr & INT_DMTS)
   1127  1.1  nisimura 		txreap(sc);
   1128  1.1  nisimura 	if (isr & INT_DMLCS)
   1129  1.1  nisimura 		lnkchg(sc);
   1130  1.1  nisimura 	if (isr & INT_DMRBUS)
   1131  1.1  nisimura 		printf("%s: Rx descriptor full\n", sc->sc_dev.dv_xname);
   1132  1.1  nisimura 
   1133  1.1  nisimura 	CSR_WRITE_4(sc, INTST, isr);
   1134  1.1  nisimura 	return 1;
   1135  1.1  nisimura }
   1136  1.1  nisimura 
   1137  1.1  nisimura static void
   1138  1.1  nisimura rxintr(struct kse_softc *sc)
   1139  1.1  nisimura {
   1140  1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1141  1.1  nisimura 	struct kse_rxsoft *rxs;
   1142  1.1  nisimura 	struct mbuf *m;
   1143  1.2   tsutsui 	uint32_t rxstat;
   1144  1.1  nisimura 	int i, len;
   1145  1.1  nisimura 
   1146  1.1  nisimura 	for (i = sc->sc_rxptr; /*CONSTCOND*/ 1; i = KSE_NEXTRX(i)) {
   1147  1.1  nisimura 		rxs = &sc->sc_rxsoft[i];
   1148  1.1  nisimura 
   1149  1.1  nisimura 		KSE_CDRXSYNC(sc, i,
   1150  1.1  nisimura 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1151  1.1  nisimura 
   1152  1.1  nisimura 		rxstat = sc->sc_rxdescs[i].r0;
   1153  1.1  nisimura 
   1154  1.1  nisimura 		if (rxstat & R0_OWN) /* desc is left empty */
   1155  1.1  nisimura 			break;
   1156  1.1  nisimura 
   1157  1.1  nisimura 		/* R0_FS|R0_LS must have been marked for this desc */
   1158  1.1  nisimura 
   1159  1.1  nisimura 		if (rxstat & R0_ES) {
   1160  1.1  nisimura 			ifp->if_ierrors++;
   1161  1.1  nisimura #define PRINTERR(bit, str)						\
   1162  1.1  nisimura 			if (rxstat & (bit))				\
   1163  1.1  nisimura 				printf("%s: receive error: %s\n",	\
   1164  1.1  nisimura 				    sc->sc_dev.dv_xname, str)
   1165  1.1  nisimura 			PRINTERR(R0_TL, "frame too long");
   1166  1.1  nisimura 			PRINTERR(R0_RF, "runt frame");
   1167  1.1  nisimura 			PRINTERR(R0_CE, "bad FCS");
   1168  1.1  nisimura #undef PRINTERR
   1169  1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1170  1.1  nisimura 			continue;
   1171  1.1  nisimura 		}
   1172  1.1  nisimura 
   1173  1.1  nisimura 		/* HW errata; frame might be too small or too large */
   1174  1.1  nisimura 
   1175  1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1176  1.1  nisimura 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1177  1.1  nisimura 
   1178  1.1  nisimura 		len = rxstat & R0_FL_MASK;
   1179  1.2   tsutsui 		len -= ETHER_CRC_LEN;	/* trim CRC off */
   1180  1.1  nisimura 		m = rxs->rxs_mbuf;
   1181  1.1  nisimura 
   1182  1.1  nisimura 		if (add_rxbuf(sc, i) != 0) {
   1183  1.1  nisimura 			ifp->if_ierrors++;
   1184  1.1  nisimura 			KSE_INIT_RXDESC(sc, i);
   1185  1.1  nisimura 			bus_dmamap_sync(sc->sc_dmat,
   1186  1.1  nisimura 			    rxs->rxs_dmamap, 0,
   1187  1.1  nisimura 			    rxs->rxs_dmamap->dm_mapsize,
   1188  1.1  nisimura 			    BUS_DMASYNC_PREREAD);
   1189  1.1  nisimura 			continue;
   1190  1.1  nisimura 		}
   1191  1.1  nisimura 
   1192  1.1  nisimura 		ifp->if_ipackets++;
   1193  1.1  nisimura 		m->m_pkthdr.rcvif = ifp;
   1194  1.1  nisimura 		m->m_pkthdr.len = m->m_len = len;
   1195  1.1  nisimura 
   1196  1.1  nisimura 		if (sc->sc_mcsum) {
   1197  1.1  nisimura 			m->m_pkthdr.csum_flags |= sc->sc_mcsum;
   1198  1.1  nisimura 			if (rxstat & R0_IPE)
   1199  1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1200  1.1  nisimura 			if (rxstat & (R0_TCPE | R0_UDPE))
   1201  1.1  nisimura 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   1202  1.1  nisimura 		}
   1203  1.1  nisimura #if NBPFILTER > 0
   1204  1.1  nisimura 		if (ifp->if_bpf)
   1205  1.1  nisimura 			bpf_mtap(ifp->if_bpf, m);
   1206  1.1  nisimura #endif /* NBPFILTER > 0 */
   1207  1.1  nisimura 		(*ifp->if_input)(ifp, m);
   1208  1.1  nisimura #ifdef KSEDIAGNOSTIC
   1209  1.1  nisimura 		if (kse_monitor_rxintr > 0) {
   1210  1.1  nisimura 			printf("m stat %x data %p len %d\n",
   1211  1.1  nisimura 			    rxstat, m->m_data, m->m_len);
   1212  1.1  nisimura 		}
   1213  1.1  nisimura #endif
   1214  1.1  nisimura 	}
   1215  1.1  nisimura 	sc->sc_rxptr = i;
   1216  1.1  nisimura }
   1217  1.1  nisimura 
   1218  1.1  nisimura static void
   1219  1.1  nisimura txreap(struct kse_softc *sc)
   1220  1.1  nisimura {
   1221  1.1  nisimura 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1222  1.1  nisimura 	struct kse_txsoft *txs;
   1223  1.2   tsutsui 	uint32_t txstat;
   1224  1.1  nisimura 	int i;
   1225  1.1  nisimura 
   1226  1.1  nisimura 	ifp->if_flags &= ~IFF_OACTIVE;
   1227  1.1  nisimura 
   1228  1.1  nisimura 	for (i = sc->sc_txsdirty; sc->sc_txsfree != KSE_TXQUEUELEN;
   1229  1.1  nisimura 	     i = KSE_NEXTTXS(i), sc->sc_txsfree++) {
   1230  1.1  nisimura 		txs = &sc->sc_txsoft[i];
   1231  1.1  nisimura 
   1232  1.1  nisimura 		KSE_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   1233  1.1  nisimura 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1234  1.1  nisimura 
   1235  1.1  nisimura 		txstat = sc->sc_txdescs[txs->txs_lastdesc].t0;
   1236  1.1  nisimura 
   1237  1.1  nisimura 		if (txstat & T0_OWN) /* desc is still in use */
   1238  1.1  nisimura 			break;
   1239  1.1  nisimura 
   1240  1.1  nisimura 		/* there is no way to tell transmission status per frame */
   1241  1.1  nisimura 
   1242  1.1  nisimura 		ifp->if_opackets++;
   1243  1.1  nisimura 
   1244  1.1  nisimura 		sc->sc_txfree += txs->txs_ndesc;
   1245  1.1  nisimura 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1246  1.1  nisimura 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1247  1.1  nisimura 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1248  1.1  nisimura 		m_freem(txs->txs_mbuf);
   1249  1.1  nisimura 		txs->txs_mbuf = NULL;
   1250  1.1  nisimura 	}
   1251  1.1  nisimura 	sc->sc_txsdirty = i;
   1252  1.1  nisimura 	if (sc->sc_txsfree == KSE_TXQUEUELEN)
   1253  1.1  nisimura 		ifp->if_timer = 0;
   1254  1.1  nisimura }
   1255  1.1  nisimura 
   1256  1.1  nisimura static void
   1257  1.1  nisimura lnkchg(struct kse_softc *sc)
   1258  1.1  nisimura {
   1259  1.1  nisimura 	struct ifmediareq ifmr;
   1260  1.1  nisimura 
   1261  1.1  nisimura #if 0 /* rambling link status */
   1262  1.1  nisimura 	printf("%s: link %s\n", sc->sc_dev.dv_xname,
   1263  1.1  nisimura 	    (CSR_READ_2(sc, P1SR) & (1U << 5)) ? "up" : "down");
   1264  1.1  nisimura #endif
   1265  1.1  nisimura 	ifmedia_sts(&sc->sc_ethercom.ec_if, &ifmr);
   1266  1.1  nisimura }
   1267  1.1  nisimura 
   1268  1.1  nisimura static int
   1269  1.1  nisimura ifmedia_upd(struct ifnet *ifp)
   1270  1.1  nisimura {
   1271  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1272  1.1  nisimura 	struct ifmedia *ifm = &sc->sc_media;
   1273  1.2   tsutsui 	uint16_t ctl;
   1274  1.1  nisimura 
   1275  1.1  nisimura 	ctl = 0;
   1276  1.1  nisimura 	if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
   1277  1.1  nisimura 		ctl |= (1U << 13); /* restart AN */
   1278  1.1  nisimura 		ctl |= (1U << 7);  /* enable AN */
   1279  1.1  nisimura 		ctl |= (1U << 4);  /* advertise flow control pause */
   1280  1.1  nisimura 		ctl |= (1U << 3) | (1U << 2) | (1U << 1) | (1U << 0);
   1281  1.1  nisimura 	}
   1282  1.1  nisimura 	else {
   1283  1.1  nisimura 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX)
   1284  1.1  nisimura 			ctl |= (1U << 6);
   1285  1.1  nisimura 		if (ifm->ifm_media & IFM_FDX)
   1286  1.1  nisimura 			ctl |= (1U << 5);
   1287  1.1  nisimura 	}
   1288  1.1  nisimura 	CSR_WRITE_2(sc, P1CR4, ctl);
   1289  1.1  nisimura 
   1290  1.1  nisimura 	sc->sc_media_active = IFM_NONE;
   1291  1.1  nisimura 	sc->sc_media_status = IFM_AVALID;
   1292  1.1  nisimura 
   1293  1.1  nisimura 	return 0;
   1294  1.1  nisimura }
   1295  1.1  nisimura 
   1296  1.1  nisimura static void
   1297  1.1  nisimura ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1298  1.1  nisimura {
   1299  1.1  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1300  1.1  nisimura 	struct ifmedia *ifm = &sc->sc_media;
   1301  1.2   tsutsui 	uint16_t ctl, sts, result;
   1302  1.1  nisimura 
   1303  1.1  nisimura 	ifmr->ifm_status = IFM_AVALID;
   1304  1.1  nisimura 	ifmr->ifm_active = IFM_ETHER;
   1305  1.1  nisimura 
   1306  1.1  nisimura 	ctl = CSR_READ_2(sc, P1CR4);
   1307  1.1  nisimura 	sts = CSR_READ_2(sc, P1SR);
   1308  1.1  nisimura 	if ((sts & (1U << 5)) == 0) {
   1309  1.1  nisimura 		ifmr->ifm_active |= IFM_NONE;
   1310  1.1  nisimura 		goto out; /* link is down */
   1311  1.1  nisimura 	}
   1312  1.1  nisimura 	ifmr->ifm_status |= IFM_ACTIVE;
   1313  1.1  nisimura 	if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
   1314  1.1  nisimura 		if ((sts & (1U << 6)) == 0) {
   1315  1.1  nisimura 			ifmr->ifm_active |= IFM_NONE;
   1316  1.1  nisimura 			goto out; /* negotiation in progress */
   1317  1.1  nisimura 		}
   1318  1.1  nisimura 		result = ctl & sts & 017;
   1319  1.1  nisimura 		if (result & (1U << 3))
   1320  1.1  nisimura 			ifmr->ifm_active |= IFM_100_TX|IFM_FDX;
   1321  1.1  nisimura 		else if (result & (1U << 2))
   1322  1.1  nisimura 			ifmr->ifm_active |= IFM_100_TX;
   1323  1.1  nisimura 		else if (result & (1U << 1))
   1324  1.1  nisimura 			ifmr->ifm_active |= IFM_10_T|IFM_FDX;
   1325  1.1  nisimura 		else if (result & (1U << 0))
   1326  1.1  nisimura 			ifmr->ifm_active |= IFM_10_T;
   1327  1.1  nisimura 		else
   1328  1.1  nisimura 			ifmr->ifm_active |= IFM_NONE;
   1329  1.1  nisimura 		if (ctl & (1U << 4))
   1330  1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   1331  1.1  nisimura 		if (sts & (1U << 4))
   1332  1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   1333  1.1  nisimura 	}
   1334  1.1  nisimura 	else {
   1335  1.1  nisimura 		ifmr->ifm_active |= (sts & (1U << 10)) ? IFM_100_TX : IFM_10_T;
   1336  1.1  nisimura 		if (sts & (1U << 9))
   1337  1.1  nisimura 			ifmr->ifm_active |= IFM_FDX;
   1338  1.1  nisimura 		if (sts & (1U << 12))
   1339  1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   1340  1.1  nisimura 		if (sts & (1U << 11))
   1341  1.1  nisimura 			ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   1342  1.1  nisimura 	}
   1343  1.1  nisimura 
   1344  1.1  nisimura   out:
   1345  1.1  nisimura 	sc->sc_media_status = ifmr->ifm_status;
   1346  1.1  nisimura 	sc->sc_media_active = ifmr->ifm_active;
   1347  1.1  nisimura }
   1348  1.1  nisimura 
   1349  1.1  nisimura static void
   1350  1.1  nisimura phy_tick(void *arg)
   1351  1.1  nisimura {
   1352  1.1  nisimura 	struct kse_softc *sc = arg;
   1353  1.1  nisimura 	struct ifmediareq ifmr;
   1354  1.1  nisimura 	int s;
   1355  1.1  nisimura 
   1356  1.1  nisimura 	s = splnet();
   1357  1.1  nisimura 	ifmedia_sts(&sc->sc_ethercom.ec_if, &ifmr);
   1358  1.1  nisimura 	splx(s);
   1359  1.1  nisimura 
   1360  1.1  nisimura 	callout_reset(&sc->sc_callout, hz, phy_tick, sc);
   1361  1.1  nisimura }
   1362  1.8  nisimura 
   1363  1.8  nisimura static int
   1364  1.8  nisimura ifmedia2_upd(struct ifnet *ifp)
   1365  1.8  nisimura {
   1366  1.8  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1367  1.8  nisimura 
   1368  1.8  nisimura 	sc->sc_media_status = IFM_AVALID;
   1369  1.8  nisimura 	sc->sc_media_active = IFM_NONE;
   1370  1.8  nisimura 	return 0;
   1371  1.8  nisimura }
   1372  1.8  nisimura 
   1373  1.8  nisimura static void
   1374  1.8  nisimura ifmedia2_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1375  1.8  nisimura {
   1376  1.8  nisimura 	struct kse_softc *sc = ifp->if_softc;
   1377  1.8  nisimura 	int p1sts, p2sts;
   1378  1.8  nisimura 
   1379  1.8  nisimura 	ifmr->ifm_status = IFM_AVALID;
   1380  1.8  nisimura 	ifmr->ifm_active = IFM_ETHER;
   1381  1.8  nisimura 	p1sts = CSR_READ_2(sc, P1SR);
   1382  1.8  nisimura 	p2sts = CSR_READ_2(sc, P2SR);
   1383  1.8  nisimura 	if (((p1sts | p2sts) & (1U << 5)) == 0)
   1384  1.8  nisimura 		ifmr->ifm_active |= IFM_NONE;
   1385  1.8  nisimura 	else {
   1386  1.8  nisimura 		ifmr->ifm_status |= IFM_ACTIVE;
   1387  1.8  nisimura 		ifmr->ifm_active |= IFM_100_TX|IFM_FDX;
   1388  1.8  nisimura 		ifmr->ifm_active |= IFM_FLOW|IFM_ETH_RXPAUSE|IFM_ETH_TXPAUSE;
   1389  1.8  nisimura 	}
   1390  1.8  nisimura 	sc->sc_media_status = ifmr->ifm_status;
   1391  1.8  nisimura 	sc->sc_media_active = ifmr->ifm_active;
   1392  1.8  nisimura }
   1393  1.8  nisimura 
   1394  1.8  nisimura #ifdef KSE_EVENT_COUNTERS
   1395  1.8  nisimura static void
   1396  1.8  nisimura stat_tick(arg)
   1397  1.8  nisimura 	void *arg;
   1398  1.8  nisimura {
   1399  1.8  nisimura 	struct kse_softc *sc = arg;
   1400  1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1401  1.8  nisimura 	int nport, p, i, val;
   1402  1.8  nisimura 
   1403  1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1404  1.8  nisimura 	for (p = 0; p < nport; p++) {
   1405  1.8  nisimura 		for (i = 0; i < 27; i++) {
   1406  1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1407  1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1408  1.8  nisimura 			do {
   1409  1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1410  1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1411  1.8  nisimura 			if (val & (1U << 31))
   1412  1.8  nisimura 				val = 0x3fffffff; /* has made overflow */
   1413  1.8  nisimura 			val |= CSR_READ_2(sc, IADR4);
   1414  1.8  nisimura 			ee->pev[p][i].ev_count += val; /* i (0-31) */
   1415  1.8  nisimura 		}
   1416  1.8  nisimura 	}
   1417  1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 2 : 1;
   1418  1.8  nisimura 	for (p = 0; p < nport; p++) {
   1419  1.8  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p);
   1420  1.8  nisimura 		ee->pev[p][32].ev_count = CSR_READ_2(sc, IADR4); /* 32 */
   1421  1.8  nisimura 		CSR_WRITE_2(sc, IACR, 0x1c00 + 0x100 + p * 2 + 1);
   1422  1.8  nisimura 		ee->pev[p][33].ev_count = CSR_READ_2(sc, IADR4); /* 33 */
   1423  1.8  nisimura 	}
   1424  1.8  nisimura 	callout_reset(&sc->sc_stat_ch, hz * 60, stat_tick, arg);
   1425  1.8  nisimura }
   1426  1.8  nisimura 
   1427  1.8  nisimura static void
   1428  1.8  nisimura zerostats(struct kse_softc *sc)
   1429  1.8  nisimura {
   1430  1.8  nisimura 	struct ksext *ee = &sc->sc_ext;
   1431  1.8  nisimura 	int nport, p, i, val;
   1432  1.8  nisimura 
   1433  1.8  nisimura 	/* make sure all the HW counters get zero */
   1434  1.8  nisimura 	nport = (sc->sc_chip == 0x8842) ? 3 : 1;
   1435  1.8  nisimura 	for (p = 0; p < nport; p++) {
   1436  1.8  nisimura 		for (i = 0; i < 31; i++) {
   1437  1.8  nisimura 			val = 0x1c00 | (p * 0x20 + i);
   1438  1.8  nisimura 			CSR_WRITE_2(sc, IACR, val);
   1439  1.8  nisimura 			do {
   1440  1.8  nisimura 				val = CSR_READ_2(sc, IADR5) << 16;
   1441  1.8  nisimura 			} while ((val & (1U << 30)) == 0);
   1442  1.8  nisimura 			if (val & (1U << 31))
   1443  1.8  nisimura 				val = 0x3fffffff; /* has made overflow */
   1444  1.8  nisimura 			val |= CSR_READ_2(sc, IADR4);
   1445  1.8  nisimura 			ee->pev[p][i].ev_count = 0;
   1446  1.8  nisimura 		}
   1447  1.8  nisimura 	}
   1448  1.8  nisimura }
   1449  1.8  nisimura #endif
   1450