if_lii.c revision 1.21 1 /* $NetBSD: if_lii.c,v 1.21 2019/04/11 08:50:59 msaitoh Exp $ */
2
3 /*
4 * Copyright (c) 2008 The NetBSD Foundation.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 * POSSIBILITY OF SUCH DAMAGE.
27 */
28
29 /*
30 * Driver for Attansic/Atheros's L2 Fast Ethernet controller
31 */
32
33 #include <sys/cdefs.h>
34 __KERNEL_RCSID(0, "$NetBSD: if_lii.c,v 1.21 2019/04/11 08:50:59 msaitoh Exp $");
35
36
37 #include <sys/param.h>
38 #include <sys/systm.h>
39 #include <sys/types.h>
40 #include <sys/device.h>
41 #include <sys/endian.h>
42 #include <sys/kernel.h>
43 #include <sys/sockio.h>
44
45 #include <net/if.h>
46 #include <net/if_media.h>
47 #include <net/if_ether.h>
48
49 #include <net/bpf.h>
50
51 #include <dev/mii/mii.h>
52 #include <dev/mii/miivar.h>
53
54 #include <dev/pci/pcireg.h>
55 #include <dev/pci/pcivar.h>
56 #include <dev/pci/pcidevs.h>
57
58 #include <dev/pci/if_liireg.h>
59
60 /* #define LII_DEBUG */
61 #ifdef LII_DEBUG
62 #define DPRINTF(x) printf x
63 #else
64 #define DPRINTF(x)
65 #endif
66
67 struct lii_softc {
68 device_t sc_dev;
69 pci_chipset_tag_t sc_pc;
70 pcitag_t sc_tag;
71
72 bus_space_tag_t sc_mmiot;
73 bus_space_handle_t sc_mmioh;
74
75 /*
76 * We allocate a big chunk of DMA-safe memory for all data exchanges.
77 * It is unfortunate that this chip doesn't seem to do scatter-gather.
78 */
79 bus_dma_tag_t sc_dmat;
80 bus_dmamap_t sc_ringmap;
81 bus_dma_segment_t sc_ringseg;
82
83 uint8_t *sc_ring; /* the whole area */
84 size_t sc_ringsize;
85
86 struct rx_pkt *sc_rxp; /* the part used for RX */
87 struct tx_pkt_status *sc_txs; /* the parts used for TX */
88 bus_addr_t sc_txsp;
89 char *sc_txdbase;
90 bus_addr_t sc_txdp;
91
92 unsigned int sc_rxcur;
93 /* the active area is [ack; cur[ */
94 int sc_txs_cur;
95 int sc_txs_ack;
96 int sc_txd_cur;
97 int sc_txd_ack;
98 bool sc_free_tx_slots;
99
100 void *sc_ih;
101
102 struct ethercom sc_ec;
103 struct mii_data sc_mii;
104 callout_t sc_tick_ch;
105 uint8_t sc_eaddr[ETHER_ADDR_LEN];
106
107 int (*sc_memread)(struct lii_softc *, uint32_t,
108 uint32_t *);
109 };
110
111 static int lii_match(device_t, cfdata_t, void *);
112 static void lii_attach(device_t, device_t, void *);
113
114 static int lii_reset(struct lii_softc *);
115 static bool lii_eeprom_present(struct lii_softc *);
116 static int lii_read_macaddr(struct lii_softc *, uint8_t *);
117 static int lii_eeprom_read(struct lii_softc *, uint32_t, uint32_t *);
118 static void lii_spi_configure(struct lii_softc *);
119 static int lii_spi_read(struct lii_softc *, uint32_t, uint32_t *);
120 static void lii_setmulti(struct lii_softc *);
121 static void lii_tick(void *);
122
123 static int lii_alloc_rings(struct lii_softc *);
124 static int lii_free_tx_space(struct lii_softc *);
125
126 static int lii_mii_readreg(device_t, int, int, uint16_t *);
127 static int lii_mii_writereg(device_t, int, int, uint16_t);
128 static void lii_mii_statchg(struct ifnet *);
129
130 static int lii_media_change(struct ifnet *);
131 static void lii_media_status(struct ifnet *, struct ifmediareq *);
132
133 static int lii_init(struct ifnet *);
134 static void lii_start(struct ifnet *);
135 static void lii_stop(struct ifnet *, int);
136 static void lii_watchdog(struct ifnet *);
137 static int lii_ioctl(struct ifnet *, u_long, void *);
138
139 static int lii_intr(void *);
140 static void lii_rxintr(struct lii_softc *);
141 static void lii_txintr(struct lii_softc *);
142
143 CFATTACH_DECL_NEW(lii, sizeof(struct lii_softc),
144 lii_match, lii_attach, NULL, NULL);
145
146 /* #define LII_DEBUG_REGS */
147 #ifndef LII_DEBUG_REGS
148 #define AT_READ_4(sc,reg) \
149 bus_space_read_4((sc)->sc_mmiot, (sc)->sc_mmioh, (reg))
150 #define AT_READ_2(sc,reg) \
151 bus_space_read_2((sc)->sc_mmiot, (sc)->sc_mmioh, (reg))
152 #define AT_READ_1(sc,reg) \
153 bus_space_read_1((sc)->sc_mmiot, (sc)->sc_mmioh, (reg))
154 #define AT_WRITE_4(sc,reg,val) \
155 bus_space_write_4((sc)->sc_mmiot, (sc)->sc_mmioh, (reg), (val))
156 #define AT_WRITE_2(sc,reg,val) \
157 bus_space_write_2((sc)->sc_mmiot, (sc)->sc_mmioh, (reg), (val))
158 #define AT_WRITE_1(sc,reg,val) \
159 bus_space_write_1((sc)->sc_mmiot, (sc)->sc_mmioh, (reg), (val))
160 #else
161 static inline uint32_t
162 AT_READ_4(struct lii_softc *sc, bus_size_t reg)
163 {
164 uint32_t r = bus_space_read_4(sc->sc_mmiot, sc->sc_mmioh, reg);
165 printf("AT_READ_4(%x) = %x\n", (unsigned int)reg, r);
166 return r;
167 }
168
169 static inline uint16_t
170 AT_READ_2(struct lii_softc *sc, bus_size_t reg)
171 {
172 uint16_t r = bus_space_read_2(sc->sc_mmiot, sc->sc_mmioh, reg);
173 printf("AT_READ_2(%x) = %x\n", (unsigned int)reg, r);
174 return r;
175 }
176
177 static inline uint8_t
178 AT_READ_1(struct lii_softc *sc, bus_size_t reg)
179 {
180 uint8_t r = bus_space_read_1(sc->sc_mmiot, sc->sc_mmioh, reg);
181 printf("AT_READ_1(%x) = %x\n", (unsigned int)reg, r);
182 return r;
183 }
184
185 static inline void
186 AT_WRITE_4(struct lii_softc *sc, bus_size_t reg, uint32_t val)
187 {
188 printf("AT_WRITE_4(%x, %x)\n", (unsigned int)reg, val);
189 bus_space_write_4(sc->sc_mmiot, sc->sc_mmioh, reg, val);
190 }
191
192 static inline void
193 AT_WRITE_2(struct lii_softc *sc, bus_size_t reg, uint16_t val)
194 {
195 printf("AT_WRITE_2(%x, %x)\n", (unsigned int)reg, val);
196 bus_space_write_2(sc->sc_mmiot, sc->sc_mmioh, reg, val);
197 }
198
199 static inline void
200 AT_WRITE_1(struct lii_softc *sc, bus_size_t reg, uint8_t val)
201 {
202 printf("AT_WRITE_1(%x, %x)\n", (unsigned int)reg, val);
203 bus_space_write_1(sc->sc_mmiot, sc->sc_mmioh, reg, val);
204 }
205 #endif
206
207 /*
208 * Those are the default Linux parameters.
209 */
210
211 #define AT_TXD_NUM 64
212 #define AT_TXD_BUFFER_SIZE 8192
213 #define AT_RXD_NUM 64
214
215 /*
216 * Assuming (you know what that word makes of you) the chunk of memory
217 * bus_dmamem_alloc returns us is 128-byte aligned, we won't use the
218 * first 120 bytes of it, so that the space for the packets, and not the
219 * whole descriptors themselves, are on a 128-byte boundary.
220 */
221
222 #define AT_RXD_PADDING 120
223
224 static int
225 lii_match(device_t parent, cfdata_t cfmatch, void *aux)
226 {
227 struct pci_attach_args *pa = aux;
228
229 return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ATTANSIC &&
230 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ATTANSIC_ETHERNET_100);
231 }
232
233 static void
234 lii_attach(device_t parent, device_t self, void *aux)
235 {
236 struct lii_softc *sc = device_private(self);
237 struct pci_attach_args *pa = aux;
238 uint8_t eaddr[ETHER_ADDR_LEN];
239 struct ifnet *ifp = &sc->sc_ec.ec_if;
240 pci_intr_handle_t ih;
241 const char *intrstr;
242 pcireg_t cmd;
243 bus_size_t memsize = 0;
244 char intrbuf[PCI_INTRSTR_LEN];
245
246 aprint_naive("\n");
247 aprint_normal(": Attansic/Atheros L2 Fast Ethernet\n");
248
249 sc->sc_dev = self;
250 sc->sc_pc = pa->pa_pc;
251 sc->sc_tag = pa->pa_tag;
252 sc->sc_dmat = pa->pa_dmat;
253
254 cmd = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
255 cmd |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
256 cmd &= ~PCI_COMMAND_IO_ENABLE;
257 pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmd);
258
259 switch (cmd = pci_mapreg_type(sc->sc_pc, sc->sc_tag, PCI_MAPREG_START)) {
260 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
261 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT_1M:
262 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
263 break;
264 default:
265 aprint_error_dev(self, "invalid base address register\n");
266 break;
267 }
268 if (pci_mapreg_map(pa, PCI_MAPREG_START, cmd, 0,
269 &sc->sc_mmiot, &sc->sc_mmioh, NULL, &memsize) != 0) {
270 aprint_error_dev(self, "failed to map registers\n");
271 return;
272 }
273
274 if (lii_reset(sc))
275 return;
276
277 lii_spi_configure(sc);
278
279 if (lii_eeprom_present(sc))
280 sc->sc_memread = lii_eeprom_read;
281 else
282 sc->sc_memread = lii_spi_read;
283
284 if (lii_read_macaddr(sc, eaddr))
285 return;
286 memcpy(sc->sc_eaddr, eaddr, ETHER_ADDR_LEN);
287
288 aprint_normal_dev(self, "Ethernet address %s\n",
289 ether_sprintf(eaddr));
290
291 if (pci_intr_map(pa, &ih) != 0) {
292 aprint_error_dev(self, "failed to map interrupt\n");
293 goto fail;
294 }
295 intrstr = pci_intr_string(sc->sc_pc, ih, intrbuf, sizeof(intrbuf));
296 sc->sc_ih = pci_intr_establish_xname(sc->sc_pc, ih, IPL_NET, lii_intr,
297 sc, device_xname(self));
298 if (sc->sc_ih == NULL) {
299 aprint_error_dev(self, "failed to establish interrupt");
300 if (intrstr != NULL)
301 aprint_error(" at %s", intrstr);
302 aprint_error("\n");
303 goto fail;
304 }
305 aprint_normal_dev(self, "interrupting at %s\n", intrstr);
306
307 if (lii_alloc_rings(sc))
308 goto fail;
309
310 callout_init(&sc->sc_tick_ch, 0);
311 callout_setfunc(&sc->sc_tick_ch, lii_tick, sc);
312
313 sc->sc_mii.mii_ifp = ifp;
314 sc->sc_mii.mii_readreg = lii_mii_readreg;
315 sc->sc_mii.mii_writereg = lii_mii_writereg;
316 sc->sc_mii.mii_statchg = lii_mii_statchg;
317 ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, lii_media_change,
318 lii_media_status);
319 mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
320 MII_OFFSET_ANY, 0);
321 ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
322
323 strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
324 ifp->if_softc = sc;
325 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
326 ifp->if_ioctl = lii_ioctl;
327 ifp->if_start = lii_start;
328 ifp->if_watchdog = lii_watchdog;
329 ifp->if_init = lii_init;
330 ifp->if_stop = lii_stop;
331 IFQ_SET_READY(&ifp->if_snd);
332
333 /*
334 * While the device does support HW VLAN tagging, there is no
335 * real point using that feature.
336 */
337 sc->sc_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
338
339 if_attach(ifp);
340 if_deferred_start_init(ifp, NULL);
341 ether_ifattach(ifp, eaddr);
342
343 if (pmf_device_register(self, NULL, NULL))
344 pmf_class_network_register(self, ifp);
345 else
346 aprint_error_dev(self, "couldn't establish power handler\n");
347
348 return;
349
350 fail:
351 if (sc->sc_ih != NULL) {
352 pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
353 sc->sc_ih = NULL;
354 }
355 if (memsize)
356 bus_space_unmap(sc->sc_mmiot, sc->sc_mmioh, memsize);
357 }
358
359 static int
360 lii_reset(struct lii_softc *sc)
361 {
362 int i;
363
364 DPRINTF(("lii_reset\n"));
365
366 AT_WRITE_4(sc, ATL2_SMC, SMC_SOFT_RST);
367 DELAY(1000);
368
369 for (i = 0; i < 10; ++i) {
370 if (AT_READ_4(sc, ATL2_BIS) == 0)
371 break;
372 DELAY(1000);
373 }
374
375 if (i == 10) {
376 aprint_error_dev(sc->sc_dev, "reset failed\n");
377 return 1;
378 }
379
380 AT_WRITE_4(sc, ATL2_PHYC, PHYC_ENABLE);
381 DELAY(10);
382
383 /* Init PCI-Express module */
384 /* Magic Numbers Warning */
385 AT_WRITE_4(sc, ATL2_PCELTM, PCELTM_DEF);
386 AT_WRITE_4(sc, ATL2_PCEDTXC, PCEDTX_DEF);
387
388 return 0;
389 }
390
391 static bool
392 lii_eeprom_present(struct lii_softc *sc)
393 {
394 /*
395 * The Linux driver does this, but then it has a very weird way of
396 * checking whether the PCI configuration space exposes the Vital
397 * Product Data capability, so maybe it's not really needed.
398 */
399
400 #ifdef weirdloonix
401 uint32_t val;
402
403 val = AT_READ_4(sc, ATL2_SFC);
404 if (val & SFC_EN_VPD)
405 AT_WRITE_4(sc, ATL2_SFC, val & ~(SFC_EN_VPD));
406 #endif
407
408 return pci_get_capability(sc->sc_pc, sc->sc_tag, PCI_CAP_VPD,
409 NULL, NULL) == 1;
410 }
411
412 static int
413 lii_eeprom_read(struct lii_softc *sc, uint32_t reg, uint32_t *val)
414 {
415 int r = pci_vpd_read(sc->sc_pc, sc->sc_tag, reg, 1, (pcireg_t *)val);
416
417 DPRINTF(("lii_eeprom_read(%x) = %x\n", reg, *val));
418
419 return r;
420 }
421
422 static void
423 lii_spi_configure(struct lii_softc *sc)
424 {
425 /*
426 * We don't offer a way to configure the SPI Flash vendor parameter, so
427 * the table is given for reference
428 */
429 static const struct lii_spi_flash_vendor {
430 const char *sfv_name;
431 const uint8_t sfv_opcodes[9];
432 } lii_sfv[] = {
433 { "Atmel", { 0x00, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 } },
434 { "SST", { 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 } },
435 { "ST", { 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xab, 0xd8, 0xc7 } },
436 };
437 #define SF_OPCODE_WRSR 0
438 #define SF_OPCODE_READ 1
439 #define SF_OPCODE_PRGM 2
440 #define SF_OPCODE_WREN 3
441 #define SF_OPCODE_WRDI 4
442 #define SF_OPCODE_RDSR 5
443 #define SF_OPCODE_RDID 6
444 #define SF_OPCODE_SECT_ER 7
445 #define SF_OPCODE_CHIP_ER 8
446
447 #define SF_DEFAULT_VENDOR 0
448 static const uint8_t vendor = SF_DEFAULT_VENDOR;
449
450 /*
451 * Why isn't WRDI used? Heck if I know.
452 */
453
454 AT_WRITE_1(sc, ATL2_SFOP_WRSR,
455 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_WRSR]);
456 AT_WRITE_1(sc, ATL2_SFOP_READ,
457 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_READ]);
458 AT_WRITE_1(sc, ATL2_SFOP_PROGRAM,
459 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_PRGM]);
460 AT_WRITE_1(sc, ATL2_SFOP_WREN,
461 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_WREN]);
462 AT_WRITE_1(sc, ATL2_SFOP_RDSR,
463 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_RDSR]);
464 AT_WRITE_1(sc, ATL2_SFOP_RDID,
465 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_RDID]);
466 AT_WRITE_1(sc, ATL2_SFOP_SC_ERASE,
467 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_SECT_ER]);
468 AT_WRITE_1(sc, ATL2_SFOP_CHIP_ERASE,
469 lii_sfv[vendor].sfv_opcodes[SF_OPCODE_CHIP_ER]);
470 }
471
472 #define MAKE_SFC(cssetup, clkhi, clklo, cshold, cshi, ins) \
473 ( (((cssetup) & SFC_CS_SETUP_MASK) \
474 << SFC_CS_SETUP_SHIFT) \
475 | (((clkhi) & SFC_CLK_HI_MASK) \
476 << SFC_CLK_HI_SHIFT) \
477 | (((clklo) & SFC_CLK_LO_MASK) \
478 << SFC_CLK_LO_SHIFT) \
479 | (((cshold) & SFC_CS_HOLD_MASK) \
480 << SFC_CS_HOLD_SHIFT) \
481 | (((cshi) & SFC_CS_HI_MASK) \
482 << SFC_CS_HI_SHIFT) \
483 | (((ins) & SFC_INS_MASK) \
484 << SFC_INS_SHIFT))
485
486 /* Magic settings from the Linux driver */
487
488 #define CUSTOM_SPI_CS_SETUP 2
489 #define CUSTOM_SPI_CLK_HI 2
490 #define CUSTOM_SPI_CLK_LO 2
491 #define CUSTOM_SPI_CS_HOLD 2
492 #define CUSTOM_SPI_CS_HI 3
493
494 static int
495 lii_spi_read(struct lii_softc *sc, uint32_t reg, uint32_t *val)
496 {
497 uint32_t v;
498 int i;
499
500 AT_WRITE_4(sc, ATL2_SF_DATA, 0);
501 AT_WRITE_4(sc, ATL2_SF_ADDR, reg);
502
503 v = SFC_WAIT_READY |
504 MAKE_SFC(CUSTOM_SPI_CS_SETUP, CUSTOM_SPI_CLK_HI,
505 CUSTOM_SPI_CLK_LO, CUSTOM_SPI_CS_HOLD, CUSTOM_SPI_CS_HI, 1);
506
507 AT_WRITE_4(sc, ATL2_SFC, v);
508 v |= SFC_START;
509 AT_WRITE_4(sc, ATL2_SFC, v);
510
511 for (i = 0; i < 10; ++i) {
512 DELAY(1000);
513 if (!(AT_READ_4(sc, ATL2_SFC) & SFC_START))
514 break;
515 }
516 if (i == 10)
517 return EBUSY;
518
519 *val = AT_READ_4(sc, ATL2_SF_DATA);
520 return 0;
521 }
522
523 static int
524 lii_read_macaddr(struct lii_softc *sc, uint8_t *ea)
525 {
526 uint32_t offset = 0x100;
527 uint32_t val, val1, addr0 = 0, addr1 = 0;
528 uint8_t found = 0;
529
530 while ((*sc->sc_memread)(sc, offset, &val) == 0) {
531 offset += 4;
532
533 /* Each chunk of data starts with a signature */
534 if ((val & 0xff) != 0x5a)
535 break;
536 if ((*sc->sc_memread)(sc, offset, &val1))
537 break;
538
539 offset += 4;
540
541 val >>= 16;
542 switch (val) {
543 case ATL2_MAC_ADDR_0:
544 addr0 = val1;
545 ++found;
546 break;
547 case ATL2_MAC_ADDR_1:
548 addr1 = val1;
549 ++found;
550 break;
551 default:
552 continue;
553 }
554 }
555
556 if (found < 2) {
557 /* Make sure we try the BIOS method before giving up */
558 addr0 = htole32(AT_READ_4(sc, ATL2_MAC_ADDR_0));
559 addr1 = htole32(AT_READ_4(sc, ATL2_MAC_ADDR_1));
560 if ((addr0 == 0xffffff && (addr1 & 0xffff) == 0xffff) ||
561 (addr0 == 0 && (addr1 & 0xffff) == 0)) {
562 aprint_error_dev(sc->sc_dev,
563 "error reading MAC address\n");
564 return 1;
565 }
566 } else {
567 addr0 = htole32(addr0);
568 addr1 = htole32(addr1);
569 }
570
571 ea[0] = (addr1 & 0x0000ff00) >> 8;
572 ea[1] = (addr1 & 0x000000ff);
573 ea[2] = (addr0 & 0xff000000) >> 24;
574 ea[3] = (addr0 & 0x00ff0000) >> 16;
575 ea[4] = (addr0 & 0x0000ff00) >> 8;
576 ea[5] = (addr0 & 0x000000ff);
577
578 return 0;
579 }
580
581 static int
582 lii_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
583 {
584 struct lii_softc *sc = device_private(dev);
585 uint32_t data;
586 int i;
587
588 data = (reg & MDIOC_REG_MASK) << MDIOC_REG_SHIFT;
589
590 data |= MDIOC_START | MDIOC_SUP_PREAMBLE;
591 data |= MDIOC_CLK_25_4 << MDIOC_CLK_SEL_SHIFT;
592
593 data |= MDIOC_READ;
594
595 AT_WRITE_4(sc, ATL2_MDIOC, data);
596
597 for (i = 0; i < MDIO_WAIT_TIMES; ++i) {
598 DELAY(2);
599 data = AT_READ_4(sc, ATL2_MDIOC);
600 if ((data & (MDIOC_START | MDIOC_BUSY)) == 0)
601 break;
602 }
603
604 if (i == MDIO_WAIT_TIMES) {
605 aprint_error_dev(dev, "timeout reading PHY %d reg %d\n", phy,
606 reg);
607 return ETIMEDOUT;
608 }
609
610 *val = data & 0x0000ffff;
611 return 0;
612 }
613
614 static int
615 lii_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
616 {
617 struct lii_softc *sc = device_private(dev);
618 uint32_t data;
619 int i;
620
621 data = (reg & MDIOC_REG_MASK) << MDIOC_REG_SHIFT;
622 data |= (val & MDIOC_DATA_MASK) << MDIOC_DATA_SHIFT;
623
624 data |= MDIOC_START | MDIOC_SUP_PREAMBLE;
625 data |= MDIOC_CLK_25_4 << MDIOC_CLK_SEL_SHIFT;
626
627 /* data |= MDIOC_WRITE; */
628
629 AT_WRITE_4(sc, ATL2_MDIOC, data);
630
631 for (i = 0; i < MDIO_WAIT_TIMES; ++i) {
632 DELAY(2);
633 data = AT_READ_4(sc, ATL2_MDIOC);
634 if ((data & (MDIOC_START | MDIOC_BUSY)) == 0)
635 break;
636 }
637
638 if (i == MDIO_WAIT_TIMES) {
639 aprint_error_dev(dev, "timeout writing PHY %d reg %d\n", phy,
640 reg);
641 return ETIMEDOUT;
642 }
643
644 return 0;
645 }
646
647 static void
648 lii_mii_statchg(struct ifnet *ifp)
649 {
650 struct lii_softc *sc = ifp->if_softc;
651 uint32_t val;
652
653 DPRINTF(("lii_mii_statchg\n"));
654
655 val = AT_READ_4(sc, ATL2_MACC);
656
657 if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
658 val |= MACC_FDX;
659 else
660 val &= ~MACC_FDX;
661
662 AT_WRITE_4(sc, ATL2_MACC, val);
663 }
664
665 static int
666 lii_media_change(struct ifnet *ifp)
667 {
668 struct lii_softc *sc = ifp->if_softc;
669
670 DPRINTF(("lii_media_change\n"));
671
672 if (ifp->if_flags & IFF_UP)
673 mii_mediachg(&sc->sc_mii);
674 return 0;
675 }
676
677 static void
678 lii_media_status(struct ifnet *ifp, struct ifmediareq *imr)
679 {
680 struct lii_softc *sc = ifp->if_softc;
681
682 DPRINTF(("lii_media_status\n"));
683
684 mii_pollstat(&sc->sc_mii);
685 imr->ifm_status = sc->sc_mii.mii_media_status;
686 imr->ifm_active = sc->sc_mii.mii_media_active;
687 }
688
689 static int
690 lii_init(struct ifnet *ifp)
691 {
692 struct lii_softc *sc = ifp->if_softc;
693 uint32_t val;
694 int error;
695
696 DPRINTF(("lii_init\n"));
697
698 lii_stop(ifp, 0);
699
700 memset(sc->sc_ring, 0, sc->sc_ringsize);
701
702 /* Disable all interrupts */
703 AT_WRITE_4(sc, ATL2_ISR, 0xffffffff);
704
705 /* XXX endianness */
706 AT_WRITE_4(sc, ATL2_MAC_ADDR_0,
707 sc->sc_eaddr[2] << 24 |
708 sc->sc_eaddr[3] << 16 |
709 sc->sc_eaddr[4] << 8 |
710 sc->sc_eaddr[5]);
711 AT_WRITE_4(sc, ATL2_MAC_ADDR_1,
712 sc->sc_eaddr[0] << 8 |
713 sc->sc_eaddr[1]);
714
715 AT_WRITE_4(sc, ATL2_DESC_BASE_ADDR_HI, 0);
716 /* XXX
717 sc->sc_ringmap->dm_segs[0].ds_addr >> 32);
718 */
719 AT_WRITE_4(sc, ATL2_RXD_BASE_ADDR_LO,
720 (sc->sc_ringmap->dm_segs[0].ds_addr & 0xffffffff)
721 + AT_RXD_PADDING);
722 AT_WRITE_4(sc, ATL2_TXS_BASE_ADDR_LO,
723 sc->sc_txsp & 0xffffffff);
724 AT_WRITE_4(sc, ATL2_TXD_BASE_ADDR_LO,
725 sc->sc_txdp & 0xffffffff);
726
727 AT_WRITE_2(sc, ATL2_TXD_BUFFER_SIZE, AT_TXD_BUFFER_SIZE / 4);
728 AT_WRITE_2(sc, ATL2_TXS_NUM_ENTRIES, AT_TXD_NUM);
729 AT_WRITE_2(sc, ATL2_RXD_NUM_ENTRIES, AT_RXD_NUM);
730
731 /*
732 * Inter Paket Gap Time = 0x60 (IPGT)
733 * Minimum inter-frame gap for RX = 0x50 (MIFG)
734 * 64-bit Carrier-Sense window = 0x40 (IPGR1)
735 * 96-bit IPG window = 0x60 (IPGR2)
736 */
737 AT_WRITE_4(sc, ATL2_MIPFG, 0x60405060);
738
739 /*
740 * Collision window = 0x37 (LCOL)
741 * Maximum # of retrans = 0xf (RETRY)
742 * Maximum binary expansion # = 0xa (ABEBT)
743 * IPG to start jam = 0x7 (JAMIPG)
744 */
745 AT_WRITE_4(sc, ATL2_MHDC, 0x07a0f037 |
746 MHDC_EXC_DEF_EN);
747
748 /* 100 means 200us */
749 AT_WRITE_2(sc, ATL2_IMTIV, 100);
750 AT_WRITE_2(sc, ATL2_SMC, SMC_ITIMER_EN);
751
752 /* 500000 means 100ms */
753 AT_WRITE_2(sc, ATL2_IALTIV, 50000);
754
755 AT_WRITE_4(sc, ATL2_MTU, ifp->if_mtu + ETHER_HDR_LEN
756 + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN);
757
758 /* unit unknown for TX cur-through threshold */
759 AT_WRITE_4(sc, ATL2_TX_CUT_THRESH, 0x177);
760
761 AT_WRITE_2(sc, ATL2_PAUSE_ON_TH, AT_RXD_NUM * 7 / 8);
762 AT_WRITE_2(sc, ATL2_PAUSE_OFF_TH, AT_RXD_NUM / 12);
763
764 sc->sc_rxcur = 0;
765 sc->sc_txs_cur = sc->sc_txs_ack = 0;
766 sc->sc_txd_cur = sc->sc_txd_ack = 0;
767 sc->sc_free_tx_slots = true;
768 AT_WRITE_2(sc, ATL2_MB_TXD_WR_IDX, sc->sc_txd_cur);
769 AT_WRITE_2(sc, ATL2_MB_RXD_RD_IDX, sc->sc_rxcur);
770
771 AT_WRITE_1(sc, ATL2_DMAR, DMAR_EN);
772 AT_WRITE_1(sc, ATL2_DMAW, DMAW_EN);
773
774 AT_WRITE_4(sc, ATL2_SMC, AT_READ_4(sc, ATL2_SMC) | SMC_MANUAL_INT);
775
776 error = ((AT_READ_4(sc, ATL2_ISR) & ISR_PHY_LINKDOWN) != 0);
777 AT_WRITE_4(sc, ATL2_ISR, 0x3fffffff);
778 AT_WRITE_4(sc, ATL2_ISR, 0);
779 if (error) {
780 aprint_error_dev(sc->sc_dev, "init failed\n");
781 goto out;
782 }
783
784 lii_setmulti(sc);
785
786 val = AT_READ_4(sc, ATL2_MACC) & MACC_FDX;
787
788 val |= MACC_RX_EN | MACC_TX_EN | MACC_MACLP_CLK_PHY |
789 MACC_TX_FLOW_EN | MACC_RX_FLOW_EN |
790 MACC_ADD_CRC | MACC_PAD | MACC_BCAST_EN;
791
792 if (ifp->if_flags & IFF_PROMISC)
793 val |= MACC_PROMISC_EN;
794 else if (ifp->if_flags & IFF_ALLMULTI)
795 val |= MACC_ALLMULTI_EN;
796
797 val |= 7 << MACC_PREAMBLE_LEN_SHIFT;
798 val |= 2 << MACC_HDX_LEFT_BUF_SHIFT;
799
800 AT_WRITE_4(sc, ATL2_MACC, val);
801
802 mii_mediachg(&sc->sc_mii);
803
804 AT_WRITE_4(sc, ATL2_IMR, IMR_NORMAL_MASK);
805
806 callout_schedule(&sc->sc_tick_ch, hz);
807
808 ifp->if_flags |= IFF_RUNNING;
809 ifp->if_flags &= ~IFF_OACTIVE;
810
811 out:
812 return error;
813 }
814
815 static void
816 lii_tx_put(struct lii_softc *sc, struct mbuf *m)
817 {
818 int left;
819 struct tx_pkt_header *tph =
820 (struct tx_pkt_header *)(sc->sc_txdbase + sc->sc_txd_cur);
821
822 memset(tph, 0, sizeof *tph);
823 tph->txph_size = m->m_pkthdr.len;
824
825 sc->sc_txd_cur = (sc->sc_txd_cur + 4) % AT_TXD_BUFFER_SIZE;
826
827 /*
828 * We already know we have enough space, so if there is a part of the
829 * space ahead of txd_cur that is active, it doesn't matter because
830 * left will be large enough even without it.
831 */
832 left = AT_TXD_BUFFER_SIZE - sc->sc_txd_cur;
833
834 if (left > m->m_pkthdr.len) {
835 m_copydata(m, 0, m->m_pkthdr.len,
836 sc->sc_txdbase + sc->sc_txd_cur);
837 sc->sc_txd_cur += m->m_pkthdr.len;
838 } else {
839 m_copydata(m, 0, left, sc->sc_txdbase + sc->sc_txd_cur);
840 m_copydata(m, left, m->m_pkthdr.len - left, sc->sc_txdbase);
841 sc->sc_txd_cur = m->m_pkthdr.len - left;
842 }
843
844 /* Round to a 32-bit boundary */
845 sc->sc_txd_cur = ((sc->sc_txd_cur + 3) & ~3) % AT_TXD_BUFFER_SIZE;
846 if (sc->sc_txd_cur == sc->sc_txd_ack)
847 sc->sc_free_tx_slots = false;
848 }
849
850 static int
851 lii_free_tx_space(struct lii_softc *sc)
852 {
853 int space;
854
855 if (sc->sc_txd_cur >= sc->sc_txd_ack)
856 space = (AT_TXD_BUFFER_SIZE - sc->sc_txd_cur) +
857 sc->sc_txd_ack;
858 else
859 space = sc->sc_txd_ack - sc->sc_txd_cur;
860
861 /* Account for the tx_pkt_header */
862 return (space - 4);
863 }
864
865 static void
866 lii_start(struct ifnet *ifp)
867 {
868 struct lii_softc *sc = ifp->if_softc;
869 struct mbuf *m0;
870
871 DPRINTF(("lii_start\n"));
872
873 if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
874 return;
875
876 for (;;) {
877 IFQ_POLL(&ifp->if_snd, m0);
878 if (m0 == NULL)
879 break;
880
881 if (!sc->sc_free_tx_slots ||
882 lii_free_tx_space(sc) < m0->m_pkthdr.len) {
883 ifp->if_flags |= IFF_OACTIVE;
884 break;
885 }
886
887 lii_tx_put(sc, m0);
888
889 DPRINTF(("lii_start: put %d\n", sc->sc_txs_cur));
890
891 sc->sc_txs[sc->sc_txs_cur].txps_update = 0;
892 sc->sc_txs_cur = (sc->sc_txs_cur + 1) % AT_TXD_NUM;
893 if (sc->sc_txs_cur == sc->sc_txs_ack)
894 sc->sc_free_tx_slots = false;
895
896 AT_WRITE_2(sc, ATL2_MB_TXD_WR_IDX, sc->sc_txd_cur/4);
897
898 IFQ_DEQUEUE(&ifp->if_snd, m0);
899
900 bpf_mtap(ifp, m0, BPF_D_OUT);
901 m_freem(m0);
902 }
903 }
904
905 static void
906 lii_stop(struct ifnet *ifp, int disable)
907 {
908 struct lii_softc *sc = ifp->if_softc;
909
910 callout_stop(&sc->sc_tick_ch);
911
912 ifp->if_timer = 0;
913 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
914
915 mii_down(&sc->sc_mii);
916
917 lii_reset(sc);
918
919 AT_WRITE_4(sc, ATL2_IMR, 0);
920 }
921
922 static int
923 lii_intr(void *v)
924 {
925 struct lii_softc *sc = v;
926 uint32_t status;
927 uint16_t tmp;
928
929 status = AT_READ_4(sc, ATL2_ISR);
930 if (status == 0)
931 return 0;
932
933 DPRINTF(("lii_intr (%x)\n", status));
934
935 /* Clear the interrupt and disable them */
936 AT_WRITE_4(sc, ATL2_ISR, status | ISR_DIS_INT);
937
938 if (status & (ISR_PHY | ISR_MANUAL)) {
939 /* Ack PHY interrupt. Magic register */
940 if (status & ISR_PHY)
941 (void)lii_mii_readreg(sc->sc_dev, 1, 19, &tmp);
942 mii_mediachg(&sc->sc_mii);
943 }
944
945 if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST | ISR_PHY_LINKDOWN)) {
946 lii_init(&sc->sc_ec.ec_if);
947 return 1;
948 }
949
950 if (status & ISR_RX_EVENT) {
951 #ifdef LII_DEBUG
952 if (!(status & ISR_RS_UPDATE))
953 printf("rxintr %08x\n", status);
954 #endif
955 lii_rxintr(sc);
956 }
957
958 if (status & ISR_TX_EVENT)
959 lii_txintr(sc);
960
961 /* Re-enable interrupts */
962 AT_WRITE_4(sc, ATL2_ISR, 0);
963
964 return 1;
965 }
966
967 static void
968 lii_rxintr(struct lii_softc *sc)
969 {
970 struct ifnet *ifp = &sc->sc_ec.ec_if;
971 struct rx_pkt *rxp;
972 struct mbuf *m;
973 uint16_t size;
974
975 DPRINTF(("lii_rxintr\n"));
976
977 for (;;) {
978 rxp = &sc->sc_rxp[sc->sc_rxcur];
979 if (rxp->rxp_update == 0)
980 break;
981
982 DPRINTF(("lii_rxintr: getting %u (%u) [%x]\n", sc->sc_rxcur,
983 rxp->rxp_size, rxp->rxp_flags));
984 sc->sc_rxcur = (sc->sc_rxcur + 1) % AT_RXD_NUM;
985 rxp->rxp_update = 0;
986 if (!(rxp->rxp_flags & ATL2_RXF_SUCCESS)) {
987 ++ifp->if_ierrors;
988 continue;
989 }
990
991 MGETHDR(m, M_DONTWAIT, MT_DATA);
992 if (m == NULL) {
993 ++ifp->if_ierrors;
994 continue;
995 }
996 size = rxp->rxp_size - ETHER_CRC_LEN;
997 if (size > MHLEN) {
998 MCLGET(m, M_DONTWAIT);
999 if ((m->m_flags & M_EXT) == 0) {
1000 m_freem(m);
1001 ++ifp->if_ierrors;
1002 continue;
1003 }
1004 }
1005
1006 m_set_rcvif(m, ifp);
1007 /* Copy the packet withhout the FCS */
1008 m->m_pkthdr.len = m->m_len = size;
1009 memcpy(mtod(m, void *), &rxp->rxp_data[0], size);
1010
1011 if_percpuq_enqueue(ifp->if_percpuq, m);
1012 }
1013
1014 AT_WRITE_4(sc, ATL2_MB_RXD_RD_IDX, sc->sc_rxcur);
1015 }
1016
1017 static void
1018 lii_txintr(struct lii_softc *sc)
1019 {
1020 struct ifnet *ifp = &sc->sc_ec.ec_if;
1021 struct tx_pkt_status *txs;
1022 struct tx_pkt_header *txph;
1023
1024 DPRINTF(("lii_txintr\n"));
1025
1026 for (;;) {
1027 txs = &sc->sc_txs[sc->sc_txs_ack];
1028 if (txs->txps_update == 0)
1029 break;
1030 DPRINTF(("lii_txintr: ack'd %d\n", sc->sc_txs_ack));
1031 sc->sc_txs_ack = (sc->sc_txs_ack + 1) % AT_TXD_NUM;
1032 sc->sc_free_tx_slots = true;
1033
1034 txs->txps_update = 0;
1035
1036 txph = (struct tx_pkt_header *)
1037 (sc->sc_txdbase + sc->sc_txd_ack);
1038
1039 if (txph->txph_size != txs->txps_size)
1040 aprint_error_dev(sc->sc_dev,
1041 "mismatched status and packet\n");
1042 /*
1043 * Move ack by the packet size, taking the packet header in
1044 * account and round to the next 32-bit boundary
1045 * (7 = sizeof(header) + 3)
1046 */
1047 sc->sc_txd_ack = (sc->sc_txd_ack + txph->txph_size + 7 ) & ~3;
1048 sc->sc_txd_ack %= AT_TXD_BUFFER_SIZE;
1049
1050 if (txs->txps_flags & ATL2_TXF_SUCCESS)
1051 ++ifp->if_opackets;
1052 else
1053 ++ifp->if_oerrors;
1054 ifp->if_flags &= ~IFF_OACTIVE;
1055 }
1056
1057 if (sc->sc_free_tx_slots)
1058 if_schedule_deferred_start(ifp);
1059 }
1060
1061 static int
1062 lii_alloc_rings(struct lii_softc *sc)
1063 {
1064 int nsegs;
1065 bus_size_t bs;
1066
1067 /*
1068 * We need a big chunk of DMA-friendly memory because descriptors
1069 * are not separate from data on that crappy hardware, which means
1070 * we'll have to copy data from and to that memory zone to and from
1071 * the mbufs.
1072 *
1073 * How lame is that? Using the default values from the Linux driver,
1074 * we allocate space for receiving up to 64 full-size Ethernet frames,
1075 * and only 8kb for transmitting up to 64 Ethernet frames.
1076 */
1077
1078 sc->sc_ringsize = bs = AT_RXD_PADDING
1079 + AT_RXD_NUM * sizeof(struct rx_pkt)
1080 + AT_TXD_NUM * sizeof(struct tx_pkt_status)
1081 + AT_TXD_BUFFER_SIZE;
1082
1083 if (bus_dmamap_create(sc->sc_dmat, bs, 1, bs, (1<<30),
1084 BUS_DMA_NOWAIT, &sc->sc_ringmap) != 0) {
1085 aprint_error_dev(sc->sc_dev, "bus_dmamap_create failed\n");
1086 return 1;
1087 }
1088
1089 if (bus_dmamem_alloc(sc->sc_dmat, bs, PAGE_SIZE, (1<<30),
1090 &sc->sc_ringseg, 1, &nsegs, BUS_DMA_NOWAIT) != 0) {
1091 aprint_error_dev(sc->sc_dev, "bus_dmamem_alloc failed\n");
1092 goto fail;
1093 }
1094
1095 if (bus_dmamem_map(sc->sc_dmat, &sc->sc_ringseg, nsegs, bs,
1096 (void **)&sc->sc_ring, BUS_DMA_NOWAIT) != 0) {
1097 aprint_error_dev(sc->sc_dev, "bus_dmamem_map failed\n");
1098 goto fail1;
1099 }
1100
1101 if (bus_dmamap_load(sc->sc_dmat, sc->sc_ringmap, sc->sc_ring,
1102 bs, NULL, BUS_DMA_NOWAIT) != 0) {
1103 aprint_error_dev(sc->sc_dev, "bus_dmamap_load failed\n");
1104 goto fail2;
1105 }
1106
1107 sc->sc_rxp = (void *)(sc->sc_ring + AT_RXD_PADDING);
1108 sc->sc_txs = (void *)(sc->sc_ring + AT_RXD_PADDING
1109 + AT_RXD_NUM * sizeof(struct rx_pkt));
1110 sc->sc_txdbase = ((char *)sc->sc_txs)
1111 + AT_TXD_NUM * sizeof(struct tx_pkt_status);
1112 sc->sc_txsp = sc->sc_ringmap->dm_segs[0].ds_addr
1113 + ((char *)sc->sc_txs - (char *)sc->sc_ring);
1114 sc->sc_txdp = sc->sc_ringmap->dm_segs[0].ds_addr
1115 + ((char *)sc->sc_txdbase - (char *)sc->sc_ring);
1116
1117 return 0;
1118
1119 fail2:
1120 bus_dmamem_unmap(sc->sc_dmat, sc->sc_ring, bs);
1121 fail1:
1122 bus_dmamem_free(sc->sc_dmat, &sc->sc_ringseg, nsegs);
1123 fail:
1124 bus_dmamap_destroy(sc->sc_dmat, sc->sc_ringmap);
1125 return 1;
1126 }
1127
1128 static void
1129 lii_watchdog(struct ifnet *ifp)
1130 {
1131 struct lii_softc *sc = ifp->if_softc;
1132
1133 aprint_error_dev(sc->sc_dev, "watchdog timeout\n");
1134 ++ifp->if_oerrors;
1135 lii_init(ifp);
1136 }
1137
1138 static int
1139 lii_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1140 {
1141 struct lii_softc *sc = ifp->if_softc;
1142 int s, error;
1143
1144 s = splnet();
1145
1146 switch(cmd) {
1147 case SIOCADDMULTI:
1148 case SIOCDELMULTI:
1149 if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
1150 if (ifp->if_flags & IFF_RUNNING)
1151 lii_setmulti(sc);
1152 error = 0;
1153 }
1154 break;
1155 case SIOCSIFMEDIA:
1156 case SIOCGIFMEDIA:
1157 error = ifmedia_ioctl(ifp, (struct ifreq *)data,
1158 &sc->sc_mii.mii_media, cmd);
1159 break;
1160 default:
1161 error = ether_ioctl(ifp, cmd, data);
1162 if (error == ENETRESET) {
1163 if (ifp->if_flags & IFF_RUNNING)
1164 lii_setmulti(sc);
1165 error = 0;
1166 }
1167 break;
1168 }
1169
1170 splx(s);
1171
1172 return error;
1173 }
1174
1175 static void
1176 lii_setmulti(struct lii_softc *sc)
1177 {
1178 struct ethercom *ec = &sc->sc_ec;
1179 struct ifnet *ifp = &ec->ec_if;
1180 uint32_t mht0 = 0, mht1 = 0, crc;
1181 struct ether_multi *enm;
1182 struct ether_multistep step;
1183
1184 /* Clear multicast hash table */
1185 AT_WRITE_4(sc, ATL2_MHT, 0);
1186 AT_WRITE_4(sc, ATL2_MHT + 4, 0);
1187
1188 ifp->if_flags &= ~IFF_ALLMULTI;
1189
1190 ETHER_FIRST_MULTI(step, ec, enm);
1191 while (enm != NULL) {
1192 if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1193 ifp->if_flags |= IFF_ALLMULTI;
1194 mht0 = mht1 = 0;
1195 goto alldone;
1196 }
1197
1198 crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1199
1200 if (crc & (1 << 31))
1201 mht1 |= (1 << ((crc >> 26) & 0x0000001f));
1202 else
1203 mht0 |= (1 << ((crc >> 26) & 0x0000001f));
1204
1205 ETHER_NEXT_MULTI(step, enm);
1206 }
1207
1208 alldone:
1209 AT_WRITE_4(sc, ATL2_MHT, mht0);
1210 AT_WRITE_4(sc, ATL2_MHT+4, mht1);
1211 }
1212
1213 static void
1214 lii_tick(void *v)
1215 {
1216 struct lii_softc *sc = v;
1217 int s;
1218
1219 s = splnet();
1220 mii_tick(&sc->sc_mii);
1221 splx(s);
1222
1223 callout_schedule(&sc->sc_tick_ch, hz);
1224 }
1225