if_msk.c revision 1.3.6.3 1 1.3.6.3 yamt /* $NetBSD: if_msk.c,v 1.3.6.3 2007/02/26 09:10:27 yamt Exp $ */
2 1.3.6.3 yamt /* $OpenBSD: if_msk.c,v 1.42 2007/01/17 02:43:02 krw Exp $ */
3 1.3.6.2 yamt
4 1.3.6.2 yamt /*
5 1.3.6.2 yamt * Copyright (c) 1997, 1998, 1999, 2000
6 1.3.6.2 yamt * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
7 1.3.6.2 yamt *
8 1.3.6.2 yamt * Redistribution and use in source and binary forms, with or without
9 1.3.6.2 yamt * modification, are permitted provided that the following conditions
10 1.3.6.2 yamt * are met:
11 1.3.6.2 yamt * 1. Redistributions of source code must retain the above copyright
12 1.3.6.2 yamt * notice, this list of conditions and the following disclaimer.
13 1.3.6.2 yamt * 2. Redistributions in binary form must reproduce the above copyright
14 1.3.6.2 yamt * notice, this list of conditions and the following disclaimer in the
15 1.3.6.2 yamt * documentation and/or other materials provided with the distribution.
16 1.3.6.2 yamt * 3. All advertising materials mentioning features or use of this software
17 1.3.6.2 yamt * must display the following acknowledgement:
18 1.3.6.2 yamt * This product includes software developed by Bill Paul.
19 1.3.6.2 yamt * 4. Neither the name of the author nor the names of any co-contributors
20 1.3.6.2 yamt * may be used to endorse or promote products derived from this software
21 1.3.6.2 yamt * without specific prior written permission.
22 1.3.6.2 yamt *
23 1.3.6.2 yamt * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
24 1.3.6.2 yamt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.3.6.2 yamt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.3.6.2 yamt * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
27 1.3.6.2 yamt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.3.6.2 yamt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.3.6.2 yamt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.3.6.2 yamt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.3.6.2 yamt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.3.6.2 yamt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
33 1.3.6.2 yamt * THE POSSIBILITY OF SUCH DAMAGE.
34 1.3.6.2 yamt *
35 1.3.6.2 yamt * $FreeBSD: /c/ncvs/src/sys/pci/if_sk.c,v 1.20 2000/04/22 02:16:37 wpaul Exp $
36 1.3.6.2 yamt */
37 1.3.6.2 yamt
38 1.3.6.2 yamt /*
39 1.3.6.2 yamt * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
40 1.3.6.2 yamt *
41 1.3.6.2 yamt * Permission to use, copy, modify, and distribute this software for any
42 1.3.6.2 yamt * purpose with or without fee is hereby granted, provided that the above
43 1.3.6.2 yamt * copyright notice and this permission notice appear in all copies.
44 1.3.6.2 yamt *
45 1.3.6.2 yamt * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
46 1.3.6.2 yamt * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
47 1.3.6.2 yamt * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
48 1.3.6.2 yamt * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
49 1.3.6.2 yamt * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
50 1.3.6.2 yamt * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
51 1.3.6.2 yamt * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
52 1.3.6.2 yamt */
53 1.3.6.2 yamt
54 1.3.6.2 yamt #include "bpfilter.h"
55 1.3.6.2 yamt #include "rnd.h"
56 1.3.6.2 yamt
57 1.3.6.2 yamt #include <sys/param.h>
58 1.3.6.2 yamt #include <sys/systm.h>
59 1.3.6.2 yamt #include <sys/sockio.h>
60 1.3.6.2 yamt #include <sys/mbuf.h>
61 1.3.6.2 yamt #include <sys/malloc.h>
62 1.3.6.2 yamt #include <sys/kernel.h>
63 1.3.6.2 yamt #include <sys/socket.h>
64 1.3.6.2 yamt #include <sys/device.h>
65 1.3.6.2 yamt #include <sys/queue.h>
66 1.3.6.2 yamt #include <sys/callout.h>
67 1.3.6.2 yamt #include <sys/sysctl.h>
68 1.3.6.2 yamt #include <sys/endian.h>
69 1.3.6.2 yamt #ifdef __NetBSD__
70 1.3.6.2 yamt #define letoh16 htole16
71 1.3.6.2 yamt #define letoh32 htole32
72 1.3.6.2 yamt #endif
73 1.3.6.2 yamt
74 1.3.6.2 yamt #include <net/if.h>
75 1.3.6.2 yamt #include <net/if_dl.h>
76 1.3.6.2 yamt #include <net/if_types.h>
77 1.3.6.2 yamt
78 1.3.6.2 yamt #include <net/if_media.h>
79 1.3.6.2 yamt
80 1.3.6.2 yamt #if NBPFILTER > 0
81 1.3.6.2 yamt #include <net/bpf.h>
82 1.3.6.2 yamt #endif
83 1.3.6.2 yamt #if NRND > 0
84 1.3.6.2 yamt #include <sys/rnd.h>
85 1.3.6.2 yamt #endif
86 1.3.6.2 yamt
87 1.3.6.2 yamt #include <dev/mii/mii.h>
88 1.3.6.2 yamt #include <dev/mii/miivar.h>
89 1.3.6.2 yamt #include <dev/mii/brgphyreg.h>
90 1.3.6.2 yamt
91 1.3.6.2 yamt #include <dev/pci/pcireg.h>
92 1.3.6.2 yamt #include <dev/pci/pcivar.h>
93 1.3.6.2 yamt #include <dev/pci/pcidevs.h>
94 1.3.6.2 yamt
95 1.3.6.2 yamt #include <dev/pci/if_skreg.h>
96 1.3.6.2 yamt #include <dev/pci/if_mskvar.h>
97 1.3.6.2 yamt
98 1.3.6.2 yamt int mskc_probe(struct device *, struct cfdata *, void *);
99 1.3.6.2 yamt void mskc_attach(struct device *, struct device *self, void *aux);
100 1.3.6.2 yamt void mskc_shutdown(void *);
101 1.3.6.2 yamt int msk_probe(struct device *, struct cfdata *, void *);
102 1.3.6.2 yamt void msk_attach(struct device *, struct device *self, void *aux);
103 1.3.6.2 yamt int mskcprint(void *, const char *);
104 1.3.6.2 yamt int msk_intr(void *);
105 1.3.6.2 yamt void msk_intr_yukon(struct sk_if_softc *);
106 1.3.6.2 yamt __inline int msk_rxvalid(struct sk_softc *, u_int32_t, u_int32_t);
107 1.3.6.2 yamt void msk_rxeof(struct sk_if_softc *, u_int16_t, u_int32_t);
108 1.3.6.3 yamt void msk_txeof(struct sk_if_softc *, int);
109 1.3.6.2 yamt int msk_encap(struct sk_if_softc *, struct mbuf *, u_int32_t *);
110 1.3.6.2 yamt void msk_start(struct ifnet *);
111 1.3.6.2 yamt int msk_ioctl(struct ifnet *, u_long, caddr_t);
112 1.3.6.2 yamt int msk_init(struct ifnet *);
113 1.3.6.2 yamt void msk_init_yukon(struct sk_if_softc *);
114 1.3.6.2 yamt void msk_stop(struct ifnet *, int);
115 1.3.6.2 yamt void msk_watchdog(struct ifnet *);
116 1.3.6.2 yamt int msk_ifmedia_upd(struct ifnet *);
117 1.3.6.2 yamt void msk_ifmedia_sts(struct ifnet *, struct ifmediareq *);
118 1.3.6.2 yamt void msk_reset(struct sk_softc *);
119 1.3.6.2 yamt int msk_newbuf(struct sk_if_softc *, int, struct mbuf *, bus_dmamap_t);
120 1.3.6.2 yamt int msk_alloc_jumbo_mem(struct sk_if_softc *);
121 1.3.6.2 yamt void *msk_jalloc(struct sk_if_softc *);
122 1.3.6.2 yamt void msk_jfree(struct mbuf *, caddr_t, size_t, void *);
123 1.3.6.2 yamt int msk_init_rx_ring(struct sk_if_softc *);
124 1.3.6.2 yamt int msk_init_tx_ring(struct sk_if_softc *);
125 1.3.6.2 yamt
126 1.3.6.2 yamt void msk_update_int_mod(struct sk_softc *);
127 1.3.6.2 yamt
128 1.3.6.3 yamt int msk_miibus_readreg(struct device *, int, int);
129 1.3.6.3 yamt void msk_miibus_writereg(struct device *, int, int, int);
130 1.3.6.3 yamt void msk_miibus_statchg(struct device *);
131 1.3.6.2 yamt
132 1.3.6.2 yamt void msk_setfilt(struct sk_if_softc *, caddr_t, int);
133 1.3.6.2 yamt void msk_setmulti(struct sk_if_softc *);
134 1.3.6.2 yamt void msk_setpromisc(struct sk_if_softc *);
135 1.3.6.3 yamt void msk_tick(void *);
136 1.3.6.2 yamt
137 1.3.6.2 yamt /* #define MSK_DEBUG 1 */
138 1.3.6.2 yamt #ifdef MSK_DEBUG
139 1.3.6.2 yamt #define DPRINTF(x) if (mskdebug) printf x
140 1.3.6.2 yamt #define DPRINTFN(n,x) if (mskdebug >= (n)) printf x
141 1.3.6.2 yamt int mskdebug = MSK_DEBUG;
142 1.3.6.2 yamt
143 1.3.6.2 yamt void msk_dump_txdesc(struct msk_tx_desc *, int);
144 1.3.6.2 yamt void msk_dump_mbuf(struct mbuf *);
145 1.3.6.2 yamt void msk_dump_bytes(const char *, int);
146 1.3.6.2 yamt #else
147 1.3.6.2 yamt #define DPRINTF(x)
148 1.3.6.2 yamt #define DPRINTFN(n,x)
149 1.3.6.2 yamt #endif
150 1.3.6.2 yamt
151 1.3.6.2 yamt static int msk_sysctl_handler(SYSCTLFN_PROTO);
152 1.3.6.2 yamt static int msk_root_num;
153 1.3.6.2 yamt
154 1.3.6.2 yamt /* supported device vendors */
155 1.3.6.2 yamt static const struct msk_product {
156 1.3.6.2 yamt pci_vendor_id_t msk_vendor;
157 1.3.6.2 yamt pci_product_id_t msk_product;
158 1.3.6.2 yamt } msk_products[] = {
159 1.3.6.3 yamt { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE550SX },
160 1.3.6.3 yamt { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE560SX },
161 1.3.6.3 yamt { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE560T },
162 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_1 },
163 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C032 },
164 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C033 },
165 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C034 },
166 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C036 },
167 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C042 },
168 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8035 },
169 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8036 },
170 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8038 },
171 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8039 },
172 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8050 },
173 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8052 },
174 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8053 },
175 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8055 },
176 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8056 },
177 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8021CU },
178 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8021X },
179 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8022CU },
180 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8022X },
181 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8061CU },
182 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8061X },
183 1.3.6.3 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8062CU },
184 1.3.6.2 yamt { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8062X },
185 1.3.6.2 yamt { PCI_VENDOR_SCHNEIDERKOCH, PCI_PRODUCT_SCHNEIDERKOCH_SK_9SXX },
186 1.3.6.2 yamt { PCI_VENDOR_SCHNEIDERKOCH, PCI_PRODUCT_SCHNEIDERKOCH_SK_9E21 }
187 1.3.6.2 yamt };
188 1.3.6.2 yamt
189 1.3.6.2 yamt static inline u_int32_t
190 1.3.6.2 yamt sk_win_read_4(struct sk_softc *sc, u_int32_t reg)
191 1.3.6.2 yamt {
192 1.3.6.2 yamt return CSR_READ_4(sc, reg);
193 1.3.6.2 yamt }
194 1.3.6.2 yamt
195 1.3.6.2 yamt static inline u_int16_t
196 1.3.6.2 yamt sk_win_read_2(struct sk_softc *sc, u_int32_t reg)
197 1.3.6.2 yamt {
198 1.3.6.2 yamt return CSR_READ_2(sc, reg);
199 1.3.6.2 yamt }
200 1.3.6.2 yamt
201 1.3.6.2 yamt static inline u_int8_t
202 1.3.6.2 yamt sk_win_read_1(struct sk_softc *sc, u_int32_t reg)
203 1.3.6.2 yamt {
204 1.3.6.2 yamt return CSR_READ_1(sc, reg);
205 1.3.6.2 yamt }
206 1.3.6.2 yamt
207 1.3.6.2 yamt static inline void
208 1.3.6.2 yamt sk_win_write_4(struct sk_softc *sc, u_int32_t reg, u_int32_t x)
209 1.3.6.2 yamt {
210 1.3.6.2 yamt CSR_WRITE_4(sc, reg, x);
211 1.3.6.2 yamt }
212 1.3.6.2 yamt
213 1.3.6.2 yamt static inline void
214 1.3.6.2 yamt sk_win_write_2(struct sk_softc *sc, u_int32_t reg, u_int16_t x)
215 1.3.6.2 yamt {
216 1.3.6.2 yamt CSR_WRITE_2(sc, reg, x);
217 1.3.6.2 yamt }
218 1.3.6.2 yamt
219 1.3.6.2 yamt static inline void
220 1.3.6.2 yamt sk_win_write_1(struct sk_softc *sc, u_int32_t reg, u_int8_t x)
221 1.3.6.2 yamt {
222 1.3.6.2 yamt CSR_WRITE_1(sc, reg, x);
223 1.3.6.2 yamt }
224 1.3.6.2 yamt
225 1.3.6.2 yamt int
226 1.3.6.3 yamt msk_miibus_readreg(struct device *dev, int phy, int reg)
227 1.3.6.2 yamt {
228 1.3.6.2 yamt struct sk_if_softc *sc_if = (struct sk_if_softc *)dev;
229 1.3.6.2 yamt u_int16_t val;
230 1.3.6.2 yamt int i;
231 1.3.6.2 yamt
232 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
233 1.3.6.2 yamt YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
234 1.3.6.2 yamt
235 1.3.6.2 yamt for (i = 0; i < SK_TIMEOUT; i++) {
236 1.3.6.2 yamt DELAY(1);
237 1.3.6.2 yamt val = SK_YU_READ_2(sc_if, YUKON_SMICR);
238 1.3.6.2 yamt if (val & YU_SMICR_READ_VALID)
239 1.3.6.2 yamt break;
240 1.3.6.2 yamt }
241 1.3.6.2 yamt
242 1.3.6.2 yamt if (i == SK_TIMEOUT) {
243 1.3.6.2 yamt aprint_error("%s: phy failed to come ready\n",
244 1.3.6.2 yamt sc_if->sk_dev.dv_xname);
245 1.3.6.2 yamt return (0);
246 1.3.6.2 yamt }
247 1.3.6.2 yamt
248 1.3.6.3 yamt DPRINTFN(9, ("msk_miibus_readreg: i=%d, timeout=%d\n", i,
249 1.3.6.2 yamt SK_TIMEOUT));
250 1.3.6.2 yamt
251 1.3.6.2 yamt val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
252 1.3.6.2 yamt
253 1.3.6.3 yamt DPRINTFN(9, ("msk_miibus_readreg phy=%d, reg=%#x, val=%#x\n",
254 1.3.6.2 yamt phy, reg, val));
255 1.3.6.2 yamt
256 1.3.6.2 yamt return (val);
257 1.3.6.2 yamt }
258 1.3.6.2 yamt
259 1.3.6.2 yamt void
260 1.3.6.3 yamt msk_miibus_writereg(struct device *dev, int phy, int reg, int val)
261 1.3.6.2 yamt {
262 1.3.6.2 yamt struct sk_if_softc *sc_if = (struct sk_if_softc *)dev;
263 1.3.6.2 yamt int i;
264 1.3.6.2 yamt
265 1.3.6.3 yamt DPRINTFN(9, ("msk_miibus_writereg phy=%d reg=%#x val=%#x\n",
266 1.3.6.2 yamt phy, reg, val));
267 1.3.6.2 yamt
268 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
269 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
270 1.3.6.2 yamt YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
271 1.3.6.2 yamt
272 1.3.6.2 yamt for (i = 0; i < SK_TIMEOUT; i++) {
273 1.3.6.2 yamt DELAY(1);
274 1.3.6.3 yamt if (!(SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY))
275 1.3.6.2 yamt break;
276 1.3.6.2 yamt }
277 1.3.6.2 yamt
278 1.3.6.2 yamt if (i == SK_TIMEOUT)
279 1.3.6.2 yamt aprint_error("%s: phy write timed out\n", sc_if->sk_dev.dv_xname);
280 1.3.6.2 yamt }
281 1.3.6.2 yamt
282 1.3.6.2 yamt void
283 1.3.6.3 yamt msk_miibus_statchg(struct device *dev)
284 1.3.6.2 yamt {
285 1.3.6.3 yamt struct sk_if_softc *sc_if = (struct sk_if_softc *)dev;
286 1.3.6.3 yamt struct mii_data *mii = &sc_if->sk_mii;
287 1.3.6.3 yamt struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
288 1.3.6.3 yamt int gpcr;
289 1.3.6.3 yamt
290 1.3.6.3 yamt gpcr = SK_YU_READ_2(sc_if, YUKON_GPCR);
291 1.3.6.3 yamt gpcr &= (YU_GPCR_TXEN | YU_GPCR_RXEN);
292 1.3.6.3 yamt
293 1.3.6.3 yamt if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) {
294 1.3.6.3 yamt /* Set speed. */
295 1.3.6.3 yamt gpcr |= YU_GPCR_SPEED_DIS;
296 1.3.6.3 yamt switch (IFM_SUBTYPE(mii->mii_media_active)) {
297 1.3.6.3 yamt case IFM_1000_SX:
298 1.3.6.3 yamt case IFM_1000_LX:
299 1.3.6.3 yamt case IFM_1000_CX:
300 1.3.6.3 yamt case IFM_1000_T:
301 1.3.6.3 yamt gpcr |= (YU_GPCR_GIG | YU_GPCR_SPEED);
302 1.3.6.3 yamt break;
303 1.3.6.3 yamt case IFM_100_TX:
304 1.3.6.3 yamt gpcr |= YU_GPCR_SPEED;
305 1.3.6.3 yamt break;
306 1.3.6.3 yamt }
307 1.3.6.3 yamt
308 1.3.6.3 yamt /* Set duplex. */
309 1.3.6.3 yamt gpcr |= YU_GPCR_DPLX_DIS;
310 1.3.6.3 yamt if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
311 1.3.6.3 yamt gpcr |= YU_GPCR_DUPLEX;
312 1.3.6.3 yamt
313 1.3.6.3 yamt /* Disable flow control. */
314 1.3.6.3 yamt gpcr |= YU_GPCR_FCTL_DIS;
315 1.3.6.3 yamt gpcr |= (YU_GPCR_FCTL_TX_DIS | YU_GPCR_FCTL_RX_DIS);
316 1.3.6.3 yamt }
317 1.3.6.3 yamt
318 1.3.6.3 yamt SK_YU_WRITE_2(sc_if, YUKON_GPCR, gpcr);
319 1.3.6.3 yamt
320 1.3.6.3 yamt DPRINTFN(9, ("msk_miibus_statchg: gpcr=%x\n",
321 1.3.6.2 yamt SK_YU_READ_2(((struct sk_if_softc *)dev), YUKON_GPCR)));
322 1.3.6.2 yamt }
323 1.3.6.2 yamt
324 1.3.6.2 yamt #define HASH_BITS 6
325 1.3.6.2 yamt
326 1.3.6.2 yamt void
327 1.3.6.2 yamt msk_setfilt(struct sk_if_softc *sc_if, caddr_t addr, int slot)
328 1.3.6.2 yamt {
329 1.3.6.2 yamt int base = XM_RXFILT_ENTRY(slot);
330 1.3.6.2 yamt
331 1.3.6.2 yamt SK_XM_WRITE_2(sc_if, base, *(u_int16_t *)(&addr[0]));
332 1.3.6.2 yamt SK_XM_WRITE_2(sc_if, base + 2, *(u_int16_t *)(&addr[2]));
333 1.3.6.2 yamt SK_XM_WRITE_2(sc_if, base + 4, *(u_int16_t *)(&addr[4]));
334 1.3.6.2 yamt }
335 1.3.6.2 yamt
336 1.3.6.2 yamt void
337 1.3.6.2 yamt msk_setmulti(struct sk_if_softc *sc_if)
338 1.3.6.2 yamt {
339 1.3.6.2 yamt struct ifnet *ifp= &sc_if->sk_ethercom.ec_if;
340 1.3.6.2 yamt u_int32_t hashes[2] = { 0, 0 };
341 1.3.6.2 yamt int h;
342 1.3.6.2 yamt struct ethercom *ec = &sc_if->sk_ethercom;
343 1.3.6.2 yamt struct ether_multi *enm;
344 1.3.6.2 yamt struct ether_multistep step;
345 1.3.6.3 yamt u_int16_t reg;
346 1.3.6.2 yamt
347 1.3.6.2 yamt /* First, zot all the existing filters. */
348 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH1, 0);
349 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH2, 0);
350 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH3, 0);
351 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH4, 0);
352 1.3.6.2 yamt
353 1.3.6.2 yamt
354 1.3.6.2 yamt /* Now program new ones. */
355 1.3.6.3 yamt reg = SK_YU_READ_2(sc_if, YUKON_RCR);
356 1.3.6.3 yamt reg |= YU_RCR_UFLEN;
357 1.3.6.2 yamt allmulti:
358 1.3.6.2 yamt if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
359 1.3.6.3 yamt if ((ifp->if_flags & IFF_PROMISC) != 0)
360 1.3.6.3 yamt reg &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
361 1.3.6.3 yamt else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
362 1.3.6.3 yamt hashes[0] = 0xFFFFFFFF;
363 1.3.6.3 yamt hashes[1] = 0xFFFFFFFF;
364 1.3.6.3 yamt }
365 1.3.6.2 yamt } else {
366 1.3.6.2 yamt /* First find the tail of the list. */
367 1.3.6.2 yamt ETHER_FIRST_MULTI(step, ec, enm);
368 1.3.6.2 yamt while (enm != NULL) {
369 1.3.6.2 yamt if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
370 1.3.6.2 yamt ETHER_ADDR_LEN)) {
371 1.3.6.2 yamt ifp->if_flags |= IFF_ALLMULTI;
372 1.3.6.2 yamt goto allmulti;
373 1.3.6.2 yamt }
374 1.3.6.3 yamt h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) &
375 1.3.6.3 yamt ((1 << HASH_BITS) - 1);
376 1.3.6.2 yamt if (h < 32)
377 1.3.6.2 yamt hashes[0] |= (1 << h);
378 1.3.6.2 yamt else
379 1.3.6.2 yamt hashes[1] |= (1 << (h - 32));
380 1.3.6.2 yamt
381 1.3.6.2 yamt ETHER_NEXT_MULTI(step, enm);
382 1.3.6.2 yamt }
383 1.3.6.3 yamt reg |= YU_RCR_MUFLEN;
384 1.3.6.2 yamt }
385 1.3.6.2 yamt
386 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
387 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
388 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
389 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
390 1.3.6.3 yamt SK_YU_WRITE_2(sc_if, YUKON_RCR, reg);
391 1.3.6.2 yamt }
392 1.3.6.2 yamt
393 1.3.6.2 yamt void
394 1.3.6.2 yamt msk_setpromisc(struct sk_if_softc *sc_if)
395 1.3.6.2 yamt {
396 1.3.6.2 yamt struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
397 1.3.6.2 yamt
398 1.3.6.2 yamt if (ifp->if_flags & IFF_PROMISC)
399 1.3.6.2 yamt SK_YU_CLRBIT_2(sc_if, YUKON_RCR,
400 1.3.6.2 yamt YU_RCR_UFLEN | YU_RCR_MUFLEN);
401 1.3.6.2 yamt else
402 1.3.6.2 yamt SK_YU_SETBIT_2(sc_if, YUKON_RCR,
403 1.3.6.2 yamt YU_RCR_UFLEN | YU_RCR_MUFLEN);
404 1.3.6.2 yamt }
405 1.3.6.2 yamt
406 1.3.6.2 yamt int
407 1.3.6.2 yamt msk_init_rx_ring(struct sk_if_softc *sc_if)
408 1.3.6.2 yamt {
409 1.3.6.2 yamt struct msk_chain_data *cd = &sc_if->sk_cdata;
410 1.3.6.2 yamt struct msk_ring_data *rd = sc_if->sk_rdata;
411 1.3.6.2 yamt int i, nexti;
412 1.3.6.2 yamt
413 1.3.6.2 yamt bzero((char *)rd->sk_rx_ring,
414 1.3.6.2 yamt sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
415 1.3.6.2 yamt
416 1.3.6.2 yamt for (i = 0; i < MSK_RX_RING_CNT; i++) {
417 1.3.6.2 yamt cd->sk_rx_chain[i].sk_le = &rd->sk_rx_ring[i];
418 1.3.6.2 yamt if (i == (MSK_RX_RING_CNT - 1))
419 1.3.6.2 yamt nexti = 0;
420 1.3.6.2 yamt else
421 1.3.6.2 yamt nexti = i + 1;
422 1.3.6.2 yamt cd->sk_rx_chain[i].sk_next = &cd->sk_rx_chain[nexti];
423 1.3.6.2 yamt }
424 1.3.6.2 yamt
425 1.3.6.2 yamt for (i = 0; i < MSK_RX_RING_CNT; i++) {
426 1.3.6.2 yamt if (msk_newbuf(sc_if, i, NULL,
427 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_jumbo_map) == ENOBUFS) {
428 1.3.6.2 yamt aprint_error("%s: failed alloc of %dth mbuf\n",
429 1.3.6.2 yamt sc_if->sk_dev.dv_xname, i);
430 1.3.6.2 yamt return (ENOBUFS);
431 1.3.6.2 yamt }
432 1.3.6.2 yamt }
433 1.3.6.2 yamt
434 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_prod = MSK_RX_RING_CNT - 1;
435 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_cons = 0;
436 1.3.6.2 yamt
437 1.3.6.2 yamt return (0);
438 1.3.6.2 yamt }
439 1.3.6.2 yamt
440 1.3.6.2 yamt int
441 1.3.6.2 yamt msk_init_tx_ring(struct sk_if_softc *sc_if)
442 1.3.6.2 yamt {
443 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
444 1.3.6.2 yamt struct msk_chain_data *cd = &sc_if->sk_cdata;
445 1.3.6.2 yamt struct msk_ring_data *rd = sc_if->sk_rdata;
446 1.3.6.2 yamt bus_dmamap_t dmamap;
447 1.3.6.2 yamt struct sk_txmap_entry *entry;
448 1.3.6.2 yamt int i, nexti;
449 1.3.6.2 yamt
450 1.3.6.2 yamt bzero((char *)sc_if->sk_rdata->sk_tx_ring,
451 1.3.6.2 yamt sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
452 1.3.6.2 yamt
453 1.3.6.2 yamt SIMPLEQ_INIT(&sc_if->sk_txmap_head);
454 1.3.6.2 yamt for (i = 0; i < MSK_TX_RING_CNT; i++) {
455 1.3.6.2 yamt cd->sk_tx_chain[i].sk_le = &rd->sk_tx_ring[i];
456 1.3.6.2 yamt if (i == (MSK_TX_RING_CNT - 1))
457 1.3.6.2 yamt nexti = 0;
458 1.3.6.2 yamt else
459 1.3.6.2 yamt nexti = i + 1;
460 1.3.6.2 yamt cd->sk_tx_chain[i].sk_next = &cd->sk_tx_chain[nexti];
461 1.3.6.2 yamt
462 1.3.6.2 yamt if (bus_dmamap_create(sc->sc_dmatag, SK_JLEN, SK_NTXSEG,
463 1.3.6.2 yamt SK_JLEN, 0, BUS_DMA_NOWAIT, &dmamap))
464 1.3.6.2 yamt return (ENOBUFS);
465 1.3.6.2 yamt
466 1.3.6.2 yamt entry = malloc(sizeof(*entry), M_DEVBUF, M_NOWAIT);
467 1.3.6.2 yamt if (!entry) {
468 1.3.6.2 yamt bus_dmamap_destroy(sc->sc_dmatag, dmamap);
469 1.3.6.2 yamt return (ENOBUFS);
470 1.3.6.2 yamt }
471 1.3.6.2 yamt entry->dmamap = dmamap;
472 1.3.6.2 yamt SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head, entry, link);
473 1.3.6.2 yamt }
474 1.3.6.2 yamt
475 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_prod = 0;
476 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_cons = 0;
477 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_cnt = 0;
478 1.3.6.2 yamt
479 1.3.6.2 yamt MSK_CDTXSYNC(sc_if, 0, MSK_TX_RING_CNT,
480 1.3.6.2 yamt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
481 1.3.6.2 yamt
482 1.3.6.2 yamt return (0);
483 1.3.6.2 yamt }
484 1.3.6.2 yamt
485 1.3.6.2 yamt int
486 1.3.6.2 yamt msk_newbuf(struct sk_if_softc *sc_if, int i, struct mbuf *m,
487 1.3.6.2 yamt bus_dmamap_t dmamap)
488 1.3.6.2 yamt {
489 1.3.6.2 yamt struct mbuf *m_new = NULL;
490 1.3.6.2 yamt struct sk_chain *c;
491 1.3.6.2 yamt struct msk_rx_desc *r;
492 1.3.6.2 yamt
493 1.3.6.2 yamt if (m == NULL) {
494 1.3.6.2 yamt caddr_t buf = NULL;
495 1.3.6.2 yamt
496 1.3.6.2 yamt MGETHDR(m_new, M_DONTWAIT, MT_DATA);
497 1.3.6.2 yamt if (m_new == NULL)
498 1.3.6.2 yamt return (ENOBUFS);
499 1.3.6.2 yamt
500 1.3.6.2 yamt /* Allocate the jumbo buffer */
501 1.3.6.2 yamt buf = msk_jalloc(sc_if);
502 1.3.6.2 yamt if (buf == NULL) {
503 1.3.6.2 yamt m_freem(m_new);
504 1.3.6.2 yamt DPRINTFN(1, ("%s jumbo allocation failed -- packet "
505 1.3.6.2 yamt "dropped!\n", sc_if->sk_ethercom.ec_if.if_xname));
506 1.3.6.2 yamt return (ENOBUFS);
507 1.3.6.2 yamt }
508 1.3.6.2 yamt
509 1.3.6.2 yamt /* Attach the buffer to the mbuf */
510 1.3.6.2 yamt m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
511 1.3.6.2 yamt MEXTADD(m_new, buf, SK_JLEN, 0, msk_jfree, sc_if);
512 1.3.6.2 yamt } else {
513 1.3.6.2 yamt /*
514 1.3.6.2 yamt * We're re-using a previously allocated mbuf;
515 1.3.6.2 yamt * be sure to re-init pointers and lengths to
516 1.3.6.2 yamt * default values.
517 1.3.6.2 yamt */
518 1.3.6.2 yamt m_new = m;
519 1.3.6.2 yamt m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
520 1.3.6.2 yamt m_new->m_data = m_new->m_ext.ext_buf;
521 1.3.6.2 yamt }
522 1.3.6.2 yamt m_adj(m_new, ETHER_ALIGN);
523 1.3.6.2 yamt
524 1.3.6.2 yamt c = &sc_if->sk_cdata.sk_rx_chain[i];
525 1.3.6.2 yamt r = c->sk_le;
526 1.3.6.2 yamt c->sk_mbuf = m_new;
527 1.3.6.2 yamt r->sk_addr = htole32(dmamap->dm_segs[0].ds_addr +
528 1.3.6.2 yamt (((vaddr_t)m_new->m_data
529 1.3.6.2 yamt - (vaddr_t)sc_if->sk_cdata.sk_jumbo_buf)));
530 1.3.6.2 yamt r->sk_len = htole16(SK_JLEN);
531 1.3.6.2 yamt r->sk_ctl = 0;
532 1.3.6.2 yamt r->sk_opcode = SK_Y2_RXOPC_PACKET | SK_Y2_RXOPC_OWN;
533 1.3.6.2 yamt
534 1.3.6.2 yamt MSK_CDRXSYNC(sc_if, i, BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
535 1.3.6.2 yamt
536 1.3.6.2 yamt return (0);
537 1.3.6.2 yamt }
538 1.3.6.2 yamt
539 1.3.6.2 yamt /*
540 1.3.6.2 yamt * Memory management for jumbo frames.
541 1.3.6.2 yamt */
542 1.3.6.2 yamt
543 1.3.6.2 yamt int
544 1.3.6.2 yamt msk_alloc_jumbo_mem(struct sk_if_softc *sc_if)
545 1.3.6.2 yamt {
546 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
547 1.3.6.2 yamt caddr_t ptr, kva;
548 1.3.6.2 yamt bus_dma_segment_t seg;
549 1.3.6.2 yamt int i, rseg, state, error;
550 1.3.6.2 yamt struct sk_jpool_entry *entry;
551 1.3.6.2 yamt
552 1.3.6.2 yamt state = error = 0;
553 1.3.6.2 yamt
554 1.3.6.2 yamt /* Grab a big chunk o' storage. */
555 1.3.6.2 yamt if (bus_dmamem_alloc(sc->sc_dmatag, MSK_JMEM, PAGE_SIZE, 0,
556 1.3.6.2 yamt &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
557 1.3.6.2 yamt aprint_error(": can't alloc rx buffers");
558 1.3.6.2 yamt return (ENOBUFS);
559 1.3.6.2 yamt }
560 1.3.6.2 yamt
561 1.3.6.2 yamt state = 1;
562 1.3.6.2 yamt if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg, MSK_JMEM, &kva,
563 1.3.6.2 yamt BUS_DMA_NOWAIT)) {
564 1.3.6.2 yamt aprint_error(": can't map dma buffers (%d bytes)", MSK_JMEM);
565 1.3.6.2 yamt error = ENOBUFS;
566 1.3.6.2 yamt goto out;
567 1.3.6.2 yamt }
568 1.3.6.2 yamt
569 1.3.6.2 yamt state = 2;
570 1.3.6.2 yamt if (bus_dmamap_create(sc->sc_dmatag, MSK_JMEM, 1, MSK_JMEM, 0,
571 1.3.6.2 yamt BUS_DMA_NOWAIT, &sc_if->sk_cdata.sk_rx_jumbo_map)) {
572 1.3.6.2 yamt aprint_error(": can't create dma map");
573 1.3.6.2 yamt error = ENOBUFS;
574 1.3.6.2 yamt goto out;
575 1.3.6.2 yamt }
576 1.3.6.2 yamt
577 1.3.6.2 yamt state = 3;
578 1.3.6.2 yamt if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map,
579 1.3.6.2 yamt kva, MSK_JMEM, NULL, BUS_DMA_NOWAIT)) {
580 1.3.6.2 yamt aprint_error(": can't load dma map");
581 1.3.6.2 yamt error = ENOBUFS;
582 1.3.6.2 yamt goto out;
583 1.3.6.2 yamt }
584 1.3.6.2 yamt
585 1.3.6.2 yamt state = 4;
586 1.3.6.2 yamt sc_if->sk_cdata.sk_jumbo_buf = (caddr_t)kva;
587 1.3.6.2 yamt DPRINTFN(1,("msk_jumbo_buf = %p\n", (caddr_t)sc_if->sk_cdata.sk_jumbo_buf));
588 1.3.6.2 yamt
589 1.3.6.2 yamt LIST_INIT(&sc_if->sk_jfree_listhead);
590 1.3.6.2 yamt LIST_INIT(&sc_if->sk_jinuse_listhead);
591 1.3.6.2 yamt
592 1.3.6.2 yamt /*
593 1.3.6.2 yamt * Now divide it up into 9K pieces and save the addresses
594 1.3.6.2 yamt * in an array.
595 1.3.6.2 yamt */
596 1.3.6.2 yamt ptr = sc_if->sk_cdata.sk_jumbo_buf;
597 1.3.6.2 yamt for (i = 0; i < MSK_JSLOTS; i++) {
598 1.3.6.2 yamt sc_if->sk_cdata.sk_jslots[i] = ptr;
599 1.3.6.2 yamt ptr += SK_JLEN;
600 1.3.6.2 yamt entry = malloc(sizeof(struct sk_jpool_entry),
601 1.3.6.2 yamt M_DEVBUF, M_NOWAIT);
602 1.3.6.2 yamt if (entry == NULL) {
603 1.3.6.3 yamt sc_if->sk_cdata.sk_jumbo_buf = NULL;
604 1.3.6.2 yamt aprint_error(": no memory for jumbo buffer queue!");
605 1.3.6.2 yamt error = ENOBUFS;
606 1.3.6.2 yamt goto out;
607 1.3.6.2 yamt }
608 1.3.6.2 yamt entry->slot = i;
609 1.3.6.3 yamt LIST_INSERT_HEAD(&sc_if->sk_jfree_listhead,
610 1.3.6.2 yamt entry, jpool_entries);
611 1.3.6.2 yamt }
612 1.3.6.2 yamt out:
613 1.3.6.2 yamt if (error != 0) {
614 1.3.6.2 yamt switch (state) {
615 1.3.6.2 yamt case 4:
616 1.3.6.2 yamt bus_dmamap_unload(sc->sc_dmatag,
617 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_jumbo_map);
618 1.3.6.2 yamt case 3:
619 1.3.6.2 yamt bus_dmamap_destroy(sc->sc_dmatag,
620 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_jumbo_map);
621 1.3.6.2 yamt case 2:
622 1.3.6.2 yamt bus_dmamem_unmap(sc->sc_dmatag, kva, MSK_JMEM);
623 1.3.6.2 yamt case 1:
624 1.3.6.2 yamt bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
625 1.3.6.2 yamt break;
626 1.3.6.2 yamt default:
627 1.3.6.2 yamt break;
628 1.3.6.2 yamt }
629 1.3.6.2 yamt }
630 1.3.6.2 yamt
631 1.3.6.2 yamt return (error);
632 1.3.6.2 yamt }
633 1.3.6.2 yamt
634 1.3.6.2 yamt /*
635 1.3.6.2 yamt * Allocate a jumbo buffer.
636 1.3.6.2 yamt */
637 1.3.6.2 yamt void *
638 1.3.6.2 yamt msk_jalloc(struct sk_if_softc *sc_if)
639 1.3.6.2 yamt {
640 1.3.6.2 yamt struct sk_jpool_entry *entry;
641 1.3.6.2 yamt
642 1.3.6.2 yamt entry = LIST_FIRST(&sc_if->sk_jfree_listhead);
643 1.3.6.2 yamt
644 1.3.6.2 yamt if (entry == NULL)
645 1.3.6.2 yamt return (NULL);
646 1.3.6.2 yamt
647 1.3.6.2 yamt LIST_REMOVE(entry, jpool_entries);
648 1.3.6.2 yamt LIST_INSERT_HEAD(&sc_if->sk_jinuse_listhead, entry, jpool_entries);
649 1.3.6.2 yamt return (sc_if->sk_cdata.sk_jslots[entry->slot]);
650 1.3.6.2 yamt }
651 1.3.6.2 yamt
652 1.3.6.2 yamt /*
653 1.3.6.2 yamt * Release a jumbo buffer.
654 1.3.6.2 yamt */
655 1.3.6.2 yamt void
656 1.3.6.2 yamt msk_jfree(struct mbuf *m, caddr_t buf, size_t size, void *arg)
657 1.3.6.2 yamt {
658 1.3.6.2 yamt struct sk_jpool_entry *entry;
659 1.3.6.2 yamt struct sk_if_softc *sc;
660 1.3.6.2 yamt int i, s;
661 1.3.6.2 yamt
662 1.3.6.2 yamt /* Extract the softc struct pointer. */
663 1.3.6.2 yamt sc = (struct sk_if_softc *)arg;
664 1.3.6.2 yamt
665 1.3.6.2 yamt if (sc == NULL)
666 1.3.6.2 yamt panic("msk_jfree: can't find softc pointer!");
667 1.3.6.2 yamt
668 1.3.6.2 yamt /* calculate the slot this buffer belongs to */
669 1.3.6.2 yamt i = ((vaddr_t)buf
670 1.3.6.2 yamt - (vaddr_t)sc->sk_cdata.sk_jumbo_buf) / SK_JLEN;
671 1.3.6.2 yamt
672 1.3.6.2 yamt if ((i < 0) || (i >= MSK_JSLOTS))
673 1.3.6.3 yamt panic("msk_jfree: asked to free buffer that we don't manage!");
674 1.3.6.2 yamt
675 1.3.6.2 yamt s = splvm();
676 1.3.6.2 yamt entry = LIST_FIRST(&sc->sk_jinuse_listhead);
677 1.3.6.2 yamt if (entry == NULL)
678 1.3.6.2 yamt panic("msk_jfree: buffer not in use!");
679 1.3.6.2 yamt entry->slot = i;
680 1.3.6.2 yamt LIST_REMOVE(entry, jpool_entries);
681 1.3.6.2 yamt LIST_INSERT_HEAD(&sc->sk_jfree_listhead, entry, jpool_entries);
682 1.3.6.2 yamt
683 1.3.6.2 yamt if (__predict_true(m != NULL))
684 1.3.6.2 yamt pool_cache_put(&mbpool_cache, m);
685 1.3.6.2 yamt splx(s);
686 1.3.6.2 yamt }
687 1.3.6.2 yamt
688 1.3.6.2 yamt /*
689 1.3.6.2 yamt * Set media options.
690 1.3.6.2 yamt */
691 1.3.6.2 yamt int
692 1.3.6.2 yamt msk_ifmedia_upd(struct ifnet *ifp)
693 1.3.6.2 yamt {
694 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
695 1.3.6.2 yamt
696 1.3.6.2 yamt mii_mediachg(&sc_if->sk_mii);
697 1.3.6.2 yamt return (0);
698 1.3.6.2 yamt }
699 1.3.6.2 yamt
700 1.3.6.2 yamt /*
701 1.3.6.2 yamt * Report current media status.
702 1.3.6.2 yamt */
703 1.3.6.2 yamt void
704 1.3.6.2 yamt msk_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
705 1.3.6.2 yamt {
706 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
707 1.3.6.2 yamt
708 1.3.6.2 yamt mii_pollstat(&sc_if->sk_mii);
709 1.3.6.2 yamt ifmr->ifm_active = sc_if->sk_mii.mii_media_active;
710 1.3.6.2 yamt ifmr->ifm_status = sc_if->sk_mii.mii_media_status;
711 1.3.6.2 yamt }
712 1.3.6.2 yamt
713 1.3.6.2 yamt int
714 1.3.6.2 yamt msk_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
715 1.3.6.2 yamt {
716 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
717 1.3.6.2 yamt struct ifreq *ifr = (struct ifreq *) data;
718 1.3.6.2 yamt struct mii_data *mii;
719 1.3.6.2 yamt int s, error = 0;
720 1.3.6.2 yamt
721 1.3.6.2 yamt s = splnet();
722 1.3.6.2 yamt
723 1.3.6.2 yamt switch(command) {
724 1.3.6.3 yamt case SIOCSIFMTU:
725 1.3.6.3 yamt if (ifr->ifr_mtu < ETHERMIN)
726 1.3.6.3 yamt return EINVAL;
727 1.3.6.3 yamt else if (sc_if->sk_softc->sk_type != SK_YUKON_FE) {
728 1.3.6.3 yamt if (ifr->ifr_mtu > SK_JUMBO_MTU)
729 1.3.6.3 yamt error = EINVAL;
730 1.3.6.3 yamt } else if (ifr->ifr_mtu > ETHERMTU)
731 1.3.6.3 yamt error = EINVAL;
732 1.3.6.3 yamt ifp->if_mtu = ifr->ifr_mtu;
733 1.3.6.3 yamt break;
734 1.3.6.2 yamt case SIOCGIFMEDIA:
735 1.3.6.2 yamt case SIOCSIFMEDIA:
736 1.3.6.2 yamt DPRINTFN(2,("msk_ioctl: SIOC[GS]IFMEDIA\n"));
737 1.3.6.2 yamt mii = &sc_if->sk_mii;
738 1.3.6.2 yamt error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
739 1.3.6.2 yamt DPRINTFN(2,("msk_ioctl: SIOC[GS]IFMEDIA done\n"));
740 1.3.6.2 yamt break;
741 1.3.6.2 yamt default:
742 1.3.6.2 yamt DPRINTFN(2, ("msk_ioctl ETHER\n"));
743 1.3.6.2 yamt error = ether_ioctl(ifp, command, data);
744 1.3.6.2 yamt
745 1.3.6.2 yamt if (error == ENETRESET) {
746 1.3.6.2 yamt /*
747 1.3.6.2 yamt * Multicast list has changed; set the hardware
748 1.3.6.2 yamt * filter accordingly.
749 1.3.6.2 yamt */
750 1.3.6.2 yamt if (ifp->if_flags & IFF_RUNNING)
751 1.3.6.2 yamt msk_setmulti(sc_if);
752 1.3.6.2 yamt error = 0;
753 1.3.6.2 yamt }
754 1.3.6.2 yamt break;
755 1.3.6.2 yamt }
756 1.3.6.2 yamt
757 1.3.6.2 yamt splx(s);
758 1.3.6.2 yamt return (error);
759 1.3.6.2 yamt }
760 1.3.6.2 yamt
761 1.3.6.2 yamt void
762 1.3.6.2 yamt msk_update_int_mod(struct sk_softc *sc)
763 1.3.6.2 yamt {
764 1.3.6.3 yamt u_int32_t imtimer_ticks;
765 1.3.6.2 yamt
766 1.3.6.2 yamt /*
767 1.3.6.2 yamt * Configure interrupt moderation. The moderation timer
768 1.3.6.2 yamt * defers interrupts specified in the interrupt moderation
769 1.3.6.2 yamt * timer mask based on the timeout specified in the interrupt
770 1.3.6.2 yamt * moderation timer init register. Each bit in the timer
771 1.3.6.2 yamt * register represents one tick, so to specify a timeout in
772 1.3.6.2 yamt * microseconds, we have to multiply by the correct number of
773 1.3.6.2 yamt * ticks-per-microsecond.
774 1.3.6.2 yamt */
775 1.3.6.2 yamt switch (sc->sk_type) {
776 1.3.6.2 yamt case SK_YUKON_EC:
777 1.3.6.3 yamt case SK_YUKON_EC_U:
778 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
779 1.3.6.3 yamt break;
780 1.3.6.3 yamt case SK_YUKON_FE:
781 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
782 1.3.6.3 yamt break;
783 1.3.6.3 yamt case SK_YUKON_XL:
784 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
785 1.3.6.2 yamt break;
786 1.3.6.2 yamt default:
787 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
788 1.3.6.2 yamt }
789 1.3.6.2 yamt aprint_verbose("%s: interrupt moderation is %d us\n",
790 1.3.6.2 yamt sc->sk_dev.dv_xname, sc->sk_int_mod);
791 1.3.6.2 yamt sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod));
792 1.3.6.2 yamt sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
793 1.3.6.2 yamt SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
794 1.3.6.2 yamt sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
795 1.3.6.2 yamt sc->sk_int_mod_pending = 0;
796 1.3.6.2 yamt }
797 1.3.6.2 yamt
798 1.3.6.2 yamt static int
799 1.3.6.2 yamt msk_lookup(const struct pci_attach_args *pa)
800 1.3.6.2 yamt {
801 1.3.6.2 yamt const struct msk_product *pmsk;
802 1.3.6.2 yamt
803 1.3.6.2 yamt for ( pmsk = &msk_products[0]; pmsk->msk_vendor != 0; pmsk++) {
804 1.3.6.2 yamt if (PCI_VENDOR(pa->pa_id) == pmsk->msk_vendor &&
805 1.3.6.2 yamt PCI_PRODUCT(pa->pa_id) == pmsk->msk_product)
806 1.3.6.2 yamt return 1;
807 1.3.6.2 yamt }
808 1.3.6.2 yamt return 0;
809 1.3.6.2 yamt }
810 1.3.6.2 yamt
811 1.3.6.2 yamt /*
812 1.3.6.2 yamt * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
813 1.3.6.2 yamt * IDs against our list and return a device name if we find a match.
814 1.3.6.2 yamt */
815 1.3.6.2 yamt int
816 1.3.6.2 yamt mskc_probe(struct device *parent, struct cfdata *match,
817 1.3.6.2 yamt void *aux)
818 1.3.6.2 yamt {
819 1.3.6.2 yamt struct pci_attach_args *pa = (struct pci_attach_args *)aux;
820 1.3.6.2 yamt
821 1.3.6.2 yamt return msk_lookup(pa);
822 1.3.6.2 yamt }
823 1.3.6.2 yamt
824 1.3.6.2 yamt /*
825 1.3.6.2 yamt * Force the GEnesis into reset, then bring it out of reset.
826 1.3.6.2 yamt */
827 1.3.6.2 yamt void msk_reset(struct sk_softc *sc)
828 1.3.6.2 yamt {
829 1.3.6.3 yamt u_int32_t imtimer_ticks, reg1;
830 1.3.6.2 yamt int reg;
831 1.3.6.2 yamt
832 1.3.6.2 yamt DPRINTFN(2, ("msk_reset\n"));
833 1.3.6.2 yamt
834 1.3.6.2 yamt CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_RESET);
835 1.3.6.2 yamt CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_RESET);
836 1.3.6.2 yamt
837 1.3.6.2 yamt DELAY(1000);
838 1.3.6.2 yamt CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_UNRESET);
839 1.3.6.2 yamt DELAY(2);
840 1.3.6.2 yamt CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
841 1.3.6.3 yamt sk_win_write_1(sc, SK_TESTCTL1, 2);
842 1.3.6.3 yamt
843 1.3.6.3 yamt reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
844 1.3.6.3 yamt if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
845 1.3.6.3 yamt reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
846 1.3.6.3 yamt else
847 1.3.6.3 yamt reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
848 1.3.6.3 yamt sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1), reg1);
849 1.3.6.3 yamt
850 1.3.6.3 yamt if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
851 1.3.6.3 yamt sk_win_write_1(sc, SK_Y2_CLKGATE,
852 1.3.6.3 yamt SK_Y2_CLKGATE_LINK1_GATE_DIS |
853 1.3.6.3 yamt SK_Y2_CLKGATE_LINK2_GATE_DIS |
854 1.3.6.3 yamt SK_Y2_CLKGATE_LINK1_CORE_DIS |
855 1.3.6.3 yamt SK_Y2_CLKGATE_LINK2_CORE_DIS |
856 1.3.6.3 yamt SK_Y2_CLKGATE_LINK1_PCI_DIS | SK_Y2_CLKGATE_LINK2_PCI_DIS);
857 1.3.6.3 yamt else
858 1.3.6.3 yamt sk_win_write_1(sc, SK_Y2_CLKGATE, 0);
859 1.3.6.3 yamt
860 1.3.6.3 yamt CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
861 1.3.6.3 yamt CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_SET);
862 1.3.6.3 yamt DELAY(1000);
863 1.3.6.2 yamt CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
864 1.3.6.3 yamt CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_CLEAR);
865 1.3.6.3 yamt
866 1.3.6.3 yamt sk_win_write_1(sc, SK_TESTCTL1, 1);
867 1.3.6.2 yamt
868 1.3.6.2 yamt DPRINTFN(2, ("msk_reset: sk_csr=%x\n", CSR_READ_1(sc, SK_CSR)));
869 1.3.6.2 yamt DPRINTFN(2, ("msk_reset: sk_link_ctrl=%x\n",
870 1.3.6.2 yamt CSR_READ_2(sc, SK_LINK_CTRL)));
871 1.3.6.2 yamt
872 1.3.6.2 yamt /* Disable ASF */
873 1.3.6.2 yamt CSR_WRITE_1(sc, SK_Y2_ASF_CSR, SK_Y2_ASF_RESET);
874 1.3.6.2 yamt CSR_WRITE_2(sc, SK_CSR, SK_CSR_ASF_OFF);
875 1.3.6.2 yamt
876 1.3.6.2 yamt /* Clear I2C IRQ noise */
877 1.3.6.2 yamt CSR_WRITE_4(sc, SK_I2CHWIRQ, 1);
878 1.3.6.2 yamt
879 1.3.6.2 yamt /* Disable hardware timer */
880 1.3.6.2 yamt CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_STOP);
881 1.3.6.2 yamt CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_IRQ_CLEAR);
882 1.3.6.2 yamt
883 1.3.6.2 yamt /* Disable descriptor polling */
884 1.3.6.2 yamt CSR_WRITE_4(sc, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
885 1.3.6.2 yamt
886 1.3.6.2 yamt /* Disable time stamps */
887 1.3.6.2 yamt CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_STOP);
888 1.3.6.2 yamt CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_IRQ_CLEAR);
889 1.3.6.2 yamt
890 1.3.6.2 yamt /* Enable RAM interface */
891 1.3.6.2 yamt sk_win_write_1(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
892 1.3.6.2 yamt for (reg = SK_TO0;reg <= SK_TO11; reg++)
893 1.3.6.2 yamt sk_win_write_1(sc, reg, 36);
894 1.3.6.3 yamt sk_win_write_1(sc, SK_RAMCTL + (SK_WIN_LEN / 2), SK_RAMCTL_UNRESET);
895 1.3.6.3 yamt for (reg = SK_TO0;reg <= SK_TO11; reg++)
896 1.3.6.3 yamt sk_win_write_1(sc, reg + (SK_WIN_LEN / 2), 36);
897 1.3.6.2 yamt
898 1.3.6.2 yamt /*
899 1.3.6.2 yamt * Configure interrupt moderation. The moderation timer
900 1.3.6.2 yamt * defers interrupts specified in the interrupt moderation
901 1.3.6.2 yamt * timer mask based on the timeout specified in the interrupt
902 1.3.6.2 yamt * moderation timer init register. Each bit in the timer
903 1.3.6.2 yamt * register represents one tick, so to specify a timeout in
904 1.3.6.2 yamt * microseconds, we have to multiply by the correct number of
905 1.3.6.2 yamt * ticks-per-microsecond.
906 1.3.6.2 yamt */
907 1.3.6.2 yamt switch (sc->sk_type) {
908 1.3.6.2 yamt case SK_YUKON_EC:
909 1.3.6.3 yamt case SK_YUKON_EC_U:
910 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
911 1.3.6.3 yamt break;
912 1.3.6.2 yamt case SK_YUKON_FE:
913 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
914 1.3.6.3 yamt break;
915 1.3.6.3 yamt case SK_YUKON_XL:
916 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
917 1.3.6.2 yamt break;
918 1.3.6.2 yamt default:
919 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
920 1.3.6.2 yamt }
921 1.3.6.2 yamt
922 1.3.6.2 yamt /* Reset status ring. */
923 1.3.6.2 yamt bzero((char *)sc->sk_status_ring,
924 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
925 1.3.6.2 yamt sc->sk_status_idx = 0;
926 1.3.6.2 yamt
927 1.3.6.2 yamt sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_RESET);
928 1.3.6.2 yamt sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_UNRESET);
929 1.3.6.2 yamt
930 1.3.6.2 yamt sk_win_write_2(sc, SK_STAT_BMU_LIDX, MSK_STATUS_RING_CNT - 1);
931 1.3.6.2 yamt sk_win_write_4(sc, SK_STAT_BMU_ADDRLO,
932 1.3.6.2 yamt sc->sk_status_map->dm_segs[0].ds_addr);
933 1.3.6.2 yamt sk_win_write_4(sc, SK_STAT_BMU_ADDRHI,
934 1.3.6.2 yamt (u_int64_t)sc->sk_status_map->dm_segs[0].ds_addr >> 32);
935 1.3.6.3 yamt if ((sc->sk_workaround & SK_STAT_BMU_FIFOIWM) != 0) {
936 1.3.6.3 yamt sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, SK_STAT_BMU_TXTHIDX_MSK);
937 1.3.6.3 yamt sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x21);
938 1.3.6.3 yamt sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x07);
939 1.3.6.3 yamt } else {
940 1.3.6.3 yamt sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, 0x000a);
941 1.3.6.3 yamt sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x10);
942 1.3.6.3 yamt sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM,
943 1.3.6.3 yamt ((sc->sk_workaround & SK_WA_4109) != 0) ? 0x10 : 0x04);
944 1.3.6.3 yamt sk_win_write_4(sc, SK_Y2_ISR_ITIMERINIT, 0x0190); /* 3.2us on Yukon-EC */
945 1.3.6.3 yamt }
946 1.3.6.2 yamt
947 1.3.6.2 yamt #if 0
948 1.3.6.2 yamt sk_win_write_4(sc, SK_Y2_LEV_ITIMERINIT, SK_IM_USECS(100));
949 1.3.6.2 yamt #endif
950 1.3.6.3 yamt sk_win_write_4(sc, SK_Y2_TX_ITIMERINIT, SK_IM_USECS(1000));
951 1.3.6.2 yamt
952 1.3.6.2 yamt sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_ON);
953 1.3.6.2 yamt
954 1.3.6.2 yamt sk_win_write_1(sc, SK_Y2_LEV_ITIMERCTL, SK_IMCTL_START);
955 1.3.6.2 yamt sk_win_write_1(sc, SK_Y2_TX_ITIMERCTL, SK_IMCTL_START);
956 1.3.6.2 yamt sk_win_write_1(sc, SK_Y2_ISR_ITIMERCTL, SK_IMCTL_START);
957 1.3.6.2 yamt
958 1.3.6.2 yamt msk_update_int_mod(sc);
959 1.3.6.2 yamt }
960 1.3.6.2 yamt
961 1.3.6.2 yamt int
962 1.3.6.2 yamt msk_probe(struct device *parent, struct cfdata *match,
963 1.3.6.2 yamt void *aux)
964 1.3.6.2 yamt {
965 1.3.6.2 yamt struct skc_attach_args *sa = aux;
966 1.3.6.2 yamt
967 1.3.6.2 yamt if (sa->skc_port != SK_PORT_A && sa->skc_port != SK_PORT_B)
968 1.3.6.2 yamt return (0);
969 1.3.6.2 yamt
970 1.3.6.2 yamt switch (sa->skc_type) {
971 1.3.6.2 yamt case SK_YUKON_XL:
972 1.3.6.2 yamt case SK_YUKON_EC_U:
973 1.3.6.2 yamt case SK_YUKON_EC:
974 1.3.6.2 yamt case SK_YUKON_FE:
975 1.3.6.2 yamt return (1);
976 1.3.6.2 yamt }
977 1.3.6.2 yamt
978 1.3.6.2 yamt return (0);
979 1.3.6.2 yamt }
980 1.3.6.2 yamt
981 1.3.6.2 yamt /*
982 1.3.6.2 yamt * Each XMAC chip is attached as a separate logical IP interface.
983 1.3.6.2 yamt * Single port cards will have only one logical interface of course.
984 1.3.6.2 yamt */
985 1.3.6.2 yamt void
986 1.3.6.2 yamt msk_attach(struct device *parent, struct device *self, void *aux)
987 1.3.6.2 yamt {
988 1.3.6.2 yamt struct sk_if_softc *sc_if = (struct sk_if_softc *) self;
989 1.3.6.2 yamt struct sk_softc *sc = (struct sk_softc *)parent;
990 1.3.6.2 yamt struct skc_attach_args *sa = aux;
991 1.3.6.2 yamt struct ifnet *ifp;
992 1.3.6.2 yamt caddr_t kva;
993 1.3.6.2 yamt bus_dma_segment_t seg;
994 1.3.6.2 yamt int i, rseg;
995 1.3.6.2 yamt u_int32_t chunk, val;
996 1.3.6.2 yamt
997 1.3.6.2 yamt sc_if->sk_port = sa->skc_port;
998 1.3.6.2 yamt sc_if->sk_softc = sc;
999 1.3.6.2 yamt sc->sk_if[sa->skc_port] = sc_if;
1000 1.3.6.2 yamt
1001 1.3.6.2 yamt DPRINTFN(2, ("begin msk_attach: port=%d\n", sc_if->sk_port));
1002 1.3.6.2 yamt
1003 1.3.6.2 yamt /*
1004 1.3.6.2 yamt * Get station address for this interface. Note that
1005 1.3.6.2 yamt * dual port cards actually come with three station
1006 1.3.6.2 yamt * addresses: one for each port, plus an extra. The
1007 1.3.6.2 yamt * extra one is used by the SysKonnect driver software
1008 1.3.6.2 yamt * as a 'virtual' station address for when both ports
1009 1.3.6.2 yamt * are operating in failover mode. Currently we don't
1010 1.3.6.2 yamt * use this extra address.
1011 1.3.6.2 yamt */
1012 1.3.6.2 yamt for (i = 0; i < ETHER_ADDR_LEN; i++)
1013 1.3.6.2 yamt sc_if->sk_enaddr[i] =
1014 1.3.6.2 yamt sk_win_read_1(sc, SK_MAC0_0 + (sa->skc_port * 8) + i);
1015 1.3.6.2 yamt
1016 1.3.6.2 yamt aprint_normal(": Ethernet address %s\n",
1017 1.3.6.2 yamt ether_sprintf(sc_if->sk_enaddr));
1018 1.3.6.2 yamt
1019 1.3.6.2 yamt /*
1020 1.3.6.2 yamt * Set up RAM buffer addresses. The NIC will have a certain
1021 1.3.6.2 yamt * amount of SRAM on it, somewhere between 512K and 2MB. We
1022 1.3.6.2 yamt * need to divide this up a) between the transmitter and
1023 1.3.6.2 yamt * receiver and b) between the two XMACs, if this is a
1024 1.3.6.2 yamt * dual port NIC. Our algorithm is to divide up the memory
1025 1.3.6.2 yamt * evenly so that everyone gets a fair share.
1026 1.3.6.2 yamt *
1027 1.3.6.2 yamt * Just to be contrary, Yukon2 appears to have separate memory
1028 1.3.6.2 yamt * for each MAC.
1029 1.3.6.2 yamt */
1030 1.3.6.2 yamt chunk = sc->sk_ramsize - (sc->sk_ramsize + 2) / 3;
1031 1.3.6.2 yamt val = sc->sk_rboff / sizeof(u_int64_t);
1032 1.3.6.2 yamt sc_if->sk_rx_ramstart = val;
1033 1.3.6.2 yamt val += (chunk / sizeof(u_int64_t));
1034 1.3.6.2 yamt sc_if->sk_rx_ramend = val - 1;
1035 1.3.6.2 yamt chunk = sc->sk_ramsize - chunk;
1036 1.3.6.2 yamt sc_if->sk_tx_ramstart = val;
1037 1.3.6.2 yamt val += (chunk / sizeof(u_int64_t));
1038 1.3.6.2 yamt sc_if->sk_tx_ramend = val - 1;
1039 1.3.6.2 yamt
1040 1.3.6.2 yamt DPRINTFN(2, ("msk_attach: rx_ramstart=%#x rx_ramend=%#x\n"
1041 1.3.6.2 yamt " tx_ramstart=%#x tx_ramend=%#x\n",
1042 1.3.6.2 yamt sc_if->sk_rx_ramstart, sc_if->sk_rx_ramend,
1043 1.3.6.2 yamt sc_if->sk_tx_ramstart, sc_if->sk_tx_ramend));
1044 1.3.6.2 yamt
1045 1.3.6.2 yamt /* Allocate the descriptor queues. */
1046 1.3.6.2 yamt if (bus_dmamem_alloc(sc->sc_dmatag, sizeof(struct msk_ring_data),
1047 1.3.6.2 yamt PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1048 1.3.6.2 yamt aprint_error(": can't alloc rx buffers\n");
1049 1.3.6.2 yamt goto fail;
1050 1.3.6.2 yamt }
1051 1.3.6.2 yamt if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg,
1052 1.3.6.2 yamt sizeof(struct msk_ring_data), &kva, BUS_DMA_NOWAIT)) {
1053 1.3.6.2 yamt aprint_error(": can't map dma buffers (%zu bytes)\n",
1054 1.3.6.2 yamt sizeof(struct msk_ring_data));
1055 1.3.6.2 yamt goto fail_1;
1056 1.3.6.2 yamt }
1057 1.3.6.2 yamt if (bus_dmamap_create(sc->sc_dmatag, sizeof(struct msk_ring_data), 1,
1058 1.3.6.2 yamt sizeof(struct msk_ring_data), 0, BUS_DMA_NOWAIT,
1059 1.3.6.2 yamt &sc_if->sk_ring_map)) {
1060 1.3.6.2 yamt aprint_error(": can't create dma map\n");
1061 1.3.6.2 yamt goto fail_2;
1062 1.3.6.2 yamt }
1063 1.3.6.2 yamt if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_ring_map, kva,
1064 1.3.6.2 yamt sizeof(struct msk_ring_data), NULL, BUS_DMA_NOWAIT)) {
1065 1.3.6.2 yamt aprint_error(": can't load dma map\n");
1066 1.3.6.2 yamt goto fail_3;
1067 1.3.6.2 yamt }
1068 1.3.6.2 yamt sc_if->sk_rdata = (struct msk_ring_data *)kva;
1069 1.3.6.2 yamt bzero(sc_if->sk_rdata, sizeof(struct msk_ring_data));
1070 1.3.6.2 yamt
1071 1.3.6.2 yamt ifp = &sc_if->sk_ethercom.ec_if;
1072 1.3.6.2 yamt /* Try to allocate memory for jumbo buffers. */
1073 1.3.6.2 yamt if (msk_alloc_jumbo_mem(sc_if)) {
1074 1.3.6.2 yamt aprint_error(": jumbo buffer allocation failed\n");
1075 1.3.6.2 yamt goto fail_3;
1076 1.3.6.2 yamt }
1077 1.3.6.2 yamt sc_if->sk_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU
1078 1.3.6.2 yamt | ETHERCAP_JUMBO_MTU;
1079 1.3.6.2 yamt
1080 1.3.6.2 yamt ifp->if_softc = sc_if;
1081 1.3.6.2 yamt ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1082 1.3.6.2 yamt ifp->if_ioctl = msk_ioctl;
1083 1.3.6.2 yamt ifp->if_start = msk_start;
1084 1.3.6.2 yamt ifp->if_stop = msk_stop;
1085 1.3.6.2 yamt ifp->if_init = msk_init;
1086 1.3.6.2 yamt ifp->if_watchdog = msk_watchdog;
1087 1.3.6.2 yamt ifp->if_baudrate = 1000000000;
1088 1.3.6.2 yamt IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
1089 1.3.6.2 yamt IFQ_SET_READY(&ifp->if_snd);
1090 1.3.6.2 yamt strcpy(ifp->if_xname, sc_if->sk_dev.dv_xname);
1091 1.3.6.2 yamt
1092 1.3.6.2 yamt /*
1093 1.3.6.2 yamt * Do miibus setup.
1094 1.3.6.2 yamt */
1095 1.3.6.2 yamt msk_init_yukon(sc_if);
1096 1.3.6.2 yamt
1097 1.3.6.2 yamt DPRINTFN(2, ("msk_attach: 1\n"));
1098 1.3.6.2 yamt
1099 1.3.6.2 yamt sc_if->sk_mii.mii_ifp = ifp;
1100 1.3.6.3 yamt sc_if->sk_mii.mii_readreg = msk_miibus_readreg;
1101 1.3.6.3 yamt sc_if->sk_mii.mii_writereg = msk_miibus_writereg;
1102 1.3.6.3 yamt sc_if->sk_mii.mii_statchg = msk_miibus_statchg;
1103 1.3.6.2 yamt
1104 1.3.6.2 yamt ifmedia_init(&sc_if->sk_mii.mii_media, 0,
1105 1.3.6.2 yamt msk_ifmedia_upd, msk_ifmedia_sts);
1106 1.3.6.2 yamt mii_attach(self, &sc_if->sk_mii, 0xffffffff, MII_PHY_ANY,
1107 1.3.6.3 yamt MII_OFFSET_ANY, MIIF_DOPAUSE|MIIF_FORCEANEG);
1108 1.3.6.2 yamt if (LIST_FIRST(&sc_if->sk_mii.mii_phys) == NULL) {
1109 1.3.6.2 yamt aprint_error("%s: no PHY found!\n", sc_if->sk_dev.dv_xname);
1110 1.3.6.2 yamt ifmedia_add(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL,
1111 1.3.6.2 yamt 0, NULL);
1112 1.3.6.2 yamt ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL);
1113 1.3.6.2 yamt } else
1114 1.3.6.2 yamt ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_AUTO);
1115 1.3.6.2 yamt
1116 1.3.6.2 yamt callout_init(&sc_if->sk_tick_ch);
1117 1.3.6.3 yamt callout_setfunc(&sc_if->sk_tick_ch, msk_tick, sc_if);
1118 1.3.6.2 yamt callout_schedule(&sc_if->sk_tick_ch, hz);
1119 1.3.6.2 yamt
1120 1.3.6.2 yamt /*
1121 1.3.6.2 yamt * Call MI attach routines.
1122 1.3.6.2 yamt */
1123 1.3.6.2 yamt if_attach(ifp);
1124 1.3.6.2 yamt ether_ifattach(ifp, sc_if->sk_enaddr);
1125 1.3.6.2 yamt
1126 1.3.6.2 yamt shutdownhook_establish(mskc_shutdown, sc);
1127 1.3.6.2 yamt
1128 1.3.6.2 yamt #if NRND > 0
1129 1.3.6.2 yamt rnd_attach_source(&sc->rnd_source, sc->sk_dev.dv_xname,
1130 1.3.6.2 yamt RND_TYPE_NET, 0);
1131 1.3.6.2 yamt #endif
1132 1.3.6.2 yamt
1133 1.3.6.2 yamt DPRINTFN(2, ("msk_attach: end\n"));
1134 1.3.6.2 yamt return;
1135 1.3.6.2 yamt
1136 1.3.6.2 yamt fail_3:
1137 1.3.6.2 yamt bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
1138 1.3.6.2 yamt fail_2:
1139 1.3.6.2 yamt bus_dmamem_unmap(sc->sc_dmatag, kva, sizeof(struct msk_ring_data));
1140 1.3.6.2 yamt fail_1:
1141 1.3.6.2 yamt bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
1142 1.3.6.2 yamt fail:
1143 1.3.6.2 yamt sc->sk_if[sa->skc_port] = NULL;
1144 1.3.6.2 yamt }
1145 1.3.6.2 yamt
1146 1.3.6.2 yamt int
1147 1.3.6.2 yamt mskcprint(void *aux, const char *pnp)
1148 1.3.6.2 yamt {
1149 1.3.6.2 yamt struct skc_attach_args *sa = aux;
1150 1.3.6.2 yamt
1151 1.3.6.2 yamt if (pnp)
1152 1.3.6.2 yamt aprint_normal("sk port %c at %s",
1153 1.3.6.2 yamt (sa->skc_port == SK_PORT_A) ? 'A' : 'B', pnp);
1154 1.3.6.2 yamt else
1155 1.3.6.2 yamt aprint_normal(" port %c", (sa->skc_port == SK_PORT_A) ? 'A' : 'B');
1156 1.3.6.2 yamt return (UNCONF);
1157 1.3.6.2 yamt }
1158 1.3.6.2 yamt
1159 1.3.6.2 yamt /*
1160 1.3.6.2 yamt * Attach the interface. Allocate softc structures, do ifmedia
1161 1.3.6.2 yamt * setup and ethernet/BPF attach.
1162 1.3.6.2 yamt */
1163 1.3.6.2 yamt void
1164 1.3.6.2 yamt mskc_attach(struct device *parent, struct device *self, void *aux)
1165 1.3.6.2 yamt {
1166 1.3.6.2 yamt struct sk_softc *sc = (struct sk_softc *)self;
1167 1.3.6.2 yamt struct pci_attach_args *pa = aux;
1168 1.3.6.2 yamt struct skc_attach_args skca;
1169 1.3.6.2 yamt pci_chipset_tag_t pc = pa->pa_pc;
1170 1.3.6.2 yamt pcireg_t command, memtype;
1171 1.3.6.2 yamt pci_intr_handle_t ih;
1172 1.3.6.2 yamt const char *intrstr = NULL;
1173 1.3.6.2 yamt bus_size_t size;
1174 1.3.6.2 yamt int rc, sk_nodenum;
1175 1.3.6.2 yamt u_int8_t hw, skrs;
1176 1.3.6.2 yamt const char *revstr = NULL;
1177 1.3.6.2 yamt const struct sysctlnode *node;
1178 1.3.6.2 yamt caddr_t kva;
1179 1.3.6.2 yamt bus_dma_segment_t seg;
1180 1.3.6.2 yamt int rseg;
1181 1.3.6.2 yamt
1182 1.3.6.2 yamt DPRINTFN(2, ("begin mskc_attach\n"));
1183 1.3.6.2 yamt
1184 1.3.6.2 yamt /*
1185 1.3.6.2 yamt * Handle power management nonsense.
1186 1.3.6.2 yamt */
1187 1.3.6.2 yamt command = pci_conf_read(pc, pa->pa_tag, SK_PCI_CAPID) & 0x000000FF;
1188 1.3.6.2 yamt
1189 1.3.6.2 yamt if (command == 0x01) {
1190 1.3.6.2 yamt command = pci_conf_read(pc, pa->pa_tag, SK_PCI_PWRMGMTCTRL);
1191 1.3.6.2 yamt if (command & SK_PSTATE_MASK) {
1192 1.3.6.2 yamt u_int32_t iobase, membase, irq;
1193 1.3.6.2 yamt
1194 1.3.6.2 yamt /* Save important PCI config data. */
1195 1.3.6.2 yamt iobase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOIO);
1196 1.3.6.2 yamt membase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOMEM);
1197 1.3.6.2 yamt irq = pci_conf_read(pc, pa->pa_tag, SK_PCI_INTLINE);
1198 1.3.6.2 yamt
1199 1.3.6.2 yamt /* Reset the power state. */
1200 1.3.6.2 yamt aprint_normal("%s chip is in D%d power mode "
1201 1.3.6.2 yamt "-- setting to D0\n", sc->sk_dev.dv_xname,
1202 1.3.6.2 yamt command & SK_PSTATE_MASK);
1203 1.3.6.2 yamt command &= 0xFFFFFFFC;
1204 1.3.6.2 yamt pci_conf_write(pc, pa->pa_tag,
1205 1.3.6.2 yamt SK_PCI_PWRMGMTCTRL, command);
1206 1.3.6.2 yamt
1207 1.3.6.2 yamt /* Restore PCI config data. */
1208 1.3.6.2 yamt pci_conf_write(pc, pa->pa_tag, SK_PCI_LOIO, iobase);
1209 1.3.6.2 yamt pci_conf_write(pc, pa->pa_tag, SK_PCI_LOMEM, membase);
1210 1.3.6.2 yamt pci_conf_write(pc, pa->pa_tag, SK_PCI_INTLINE, irq);
1211 1.3.6.2 yamt }
1212 1.3.6.2 yamt }
1213 1.3.6.2 yamt
1214 1.3.6.2 yamt /*
1215 1.3.6.2 yamt * Map control/status registers.
1216 1.3.6.2 yamt */
1217 1.3.6.2 yamt
1218 1.3.6.2 yamt memtype = pci_mapreg_type(pc, pa->pa_tag, SK_PCI_LOMEM);
1219 1.3.6.2 yamt switch (memtype) {
1220 1.3.6.2 yamt case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1221 1.3.6.2 yamt case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1222 1.3.6.2 yamt if (pci_mapreg_map(pa, SK_PCI_LOMEM,
1223 1.3.6.2 yamt memtype, 0, &sc->sk_btag, &sc->sk_bhandle,
1224 1.3.6.2 yamt NULL, &size) == 0)
1225 1.3.6.2 yamt break;
1226 1.3.6.2 yamt default:
1227 1.3.6.2 yamt aprint_error(": can't map mem space\n");
1228 1.3.6.2 yamt return;
1229 1.3.6.2 yamt }
1230 1.3.6.2 yamt
1231 1.3.6.2 yamt sc->sc_dmatag = pa->pa_dmat;
1232 1.3.6.2 yamt
1233 1.3.6.2 yamt sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
1234 1.3.6.2 yamt sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4);
1235 1.3.6.2 yamt
1236 1.3.6.2 yamt /* bail out here if chip is not recognized */
1237 1.3.6.3 yamt if (!(SK_IS_YUKON2(sc))) {
1238 1.3.6.2 yamt aprint_error(": unknown chip type: %d\n", sc->sk_type);
1239 1.3.6.2 yamt goto fail_1;
1240 1.3.6.2 yamt }
1241 1.3.6.2 yamt DPRINTFN(2, ("mskc_attach: allocate interrupt\n"));
1242 1.3.6.2 yamt
1243 1.3.6.2 yamt /* Allocate interrupt */
1244 1.3.6.2 yamt if (pci_intr_map(pa, &ih)) {
1245 1.3.6.2 yamt aprint_error(": couldn't map interrupt\n");
1246 1.3.6.2 yamt goto fail_1;
1247 1.3.6.2 yamt }
1248 1.3.6.2 yamt
1249 1.3.6.2 yamt intrstr = pci_intr_string(pc, ih);
1250 1.3.6.2 yamt sc->sk_intrhand = pci_intr_establish(pc, ih, IPL_NET, msk_intr, sc);
1251 1.3.6.2 yamt if (sc->sk_intrhand == NULL) {
1252 1.3.6.2 yamt aprint_error(": couldn't establish interrupt");
1253 1.3.6.2 yamt if (intrstr != NULL)
1254 1.3.6.2 yamt aprint_error(" at %s", intrstr);
1255 1.3.6.2 yamt aprint_error("\n");
1256 1.3.6.2 yamt goto fail_1;
1257 1.3.6.2 yamt }
1258 1.3.6.2 yamt
1259 1.3.6.2 yamt if (bus_dmamem_alloc(sc->sc_dmatag,
1260 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1261 1.3.6.2 yamt PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1262 1.3.6.2 yamt aprint_error(": can't alloc status buffers\n");
1263 1.3.6.2 yamt goto fail_2;
1264 1.3.6.2 yamt }
1265 1.3.6.2 yamt
1266 1.3.6.2 yamt if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg,
1267 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1268 1.3.6.2 yamt &kva, BUS_DMA_NOWAIT)) {
1269 1.3.6.2 yamt aprint_error(": can't map dma buffers (%zu bytes)\n",
1270 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
1271 1.3.6.2 yamt goto fail_3;
1272 1.3.6.2 yamt }
1273 1.3.6.2 yamt if (bus_dmamap_create(sc->sc_dmatag,
1274 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 1,
1275 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 0,
1276 1.3.6.2 yamt BUS_DMA_NOWAIT, &sc->sk_status_map)) {
1277 1.3.6.2 yamt aprint_error(": can't create dma map\n");
1278 1.3.6.2 yamt goto fail_4;
1279 1.3.6.2 yamt }
1280 1.3.6.2 yamt if (bus_dmamap_load(sc->sc_dmatag, sc->sk_status_map, kva,
1281 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1282 1.3.6.2 yamt NULL, BUS_DMA_NOWAIT)) {
1283 1.3.6.2 yamt aprint_error(": can't load dma map\n");
1284 1.3.6.2 yamt goto fail_5;
1285 1.3.6.2 yamt }
1286 1.3.6.2 yamt sc->sk_status_ring = (struct msk_status_desc *)kva;
1287 1.3.6.2 yamt bzero(sc->sk_status_ring,
1288 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
1289 1.3.6.2 yamt
1290 1.3.6.2 yamt /* Reset the adapter. */
1291 1.3.6.2 yamt msk_reset(sc);
1292 1.3.6.2 yamt
1293 1.3.6.2 yamt skrs = sk_win_read_1(sc, SK_EPROM0);
1294 1.3.6.2 yamt if (skrs == 0x00)
1295 1.3.6.2 yamt sc->sk_ramsize = 0x20000;
1296 1.3.6.2 yamt else
1297 1.3.6.2 yamt sc->sk_ramsize = skrs * (1<<12);
1298 1.3.6.2 yamt sc->sk_rboff = SK_RBOFF_0;
1299 1.3.6.2 yamt
1300 1.3.6.2 yamt DPRINTFN(2, ("mskc_attach: ramsize=%d (%dk), rboff=%d\n",
1301 1.3.6.2 yamt sc->sk_ramsize, sc->sk_ramsize / 1024,
1302 1.3.6.2 yamt sc->sk_rboff));
1303 1.3.6.2 yamt
1304 1.3.6.2 yamt switch (sc->sk_type) {
1305 1.3.6.2 yamt case SK_YUKON_XL:
1306 1.3.6.3 yamt sc->sk_name = "Yukon-2 XL";
1307 1.3.6.2 yamt break;
1308 1.3.6.2 yamt case SK_YUKON_EC_U:
1309 1.3.6.3 yamt sc->sk_name = "Yukon-2 EC Ultra";
1310 1.3.6.2 yamt break;
1311 1.3.6.2 yamt case SK_YUKON_EC:
1312 1.3.6.3 yamt sc->sk_name = "Yukon-2 EC";
1313 1.3.6.2 yamt break;
1314 1.3.6.2 yamt case SK_YUKON_FE:
1315 1.3.6.3 yamt sc->sk_name = "Yukon-2 FE";
1316 1.3.6.2 yamt break;
1317 1.3.6.2 yamt default:
1318 1.3.6.3 yamt sc->sk_name = "Yukon (Unknown)";
1319 1.3.6.2 yamt }
1320 1.3.6.2 yamt
1321 1.3.6.2 yamt if (sc->sk_type == SK_YUKON_XL) {
1322 1.3.6.2 yamt switch (sc->sk_rev) {
1323 1.3.6.2 yamt case SK_YUKON_XL_REV_A0:
1324 1.3.6.3 yamt sc->sk_workaround = 0;
1325 1.3.6.2 yamt revstr = "A0";
1326 1.3.6.2 yamt break;
1327 1.3.6.2 yamt case SK_YUKON_XL_REV_A1:
1328 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1329 1.3.6.2 yamt revstr = "A1";
1330 1.3.6.2 yamt break;
1331 1.3.6.2 yamt case SK_YUKON_XL_REV_A2:
1332 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1333 1.3.6.2 yamt revstr = "A2";
1334 1.3.6.2 yamt break;
1335 1.3.6.2 yamt case SK_YUKON_XL_REV_A3:
1336 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1337 1.3.6.2 yamt revstr = "A3";
1338 1.3.6.2 yamt break;
1339 1.3.6.2 yamt default:
1340 1.3.6.3 yamt sc->sk_workaround = 0;
1341 1.3.6.3 yamt break;
1342 1.3.6.2 yamt }
1343 1.3.6.2 yamt }
1344 1.3.6.2 yamt
1345 1.3.6.2 yamt if (sc->sk_type == SK_YUKON_EC) {
1346 1.3.6.2 yamt switch (sc->sk_rev) {
1347 1.3.6.2 yamt case SK_YUKON_EC_REV_A1:
1348 1.3.6.3 yamt sc->sk_workaround = SK_WA_43_418 | SK_WA_4109;
1349 1.3.6.2 yamt revstr = "A1";
1350 1.3.6.2 yamt break;
1351 1.3.6.2 yamt case SK_YUKON_EC_REV_A2:
1352 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1353 1.3.6.2 yamt revstr = "A2";
1354 1.3.6.2 yamt break;
1355 1.3.6.2 yamt case SK_YUKON_EC_REV_A3:
1356 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1357 1.3.6.2 yamt revstr = "A3";
1358 1.3.6.2 yamt break;
1359 1.3.6.2 yamt default:
1360 1.3.6.3 yamt sc->sk_workaround = 0;
1361 1.3.6.3 yamt break;
1362 1.3.6.3 yamt }
1363 1.3.6.3 yamt }
1364 1.3.6.3 yamt
1365 1.3.6.3 yamt if (sc->sk_type == SK_YUKON_FE) {
1366 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1367 1.3.6.3 yamt switch (sc->sk_rev) {
1368 1.3.6.3 yamt case SK_YUKON_FE_REV_A1:
1369 1.3.6.3 yamt revstr = "A1";
1370 1.3.6.3 yamt break;
1371 1.3.6.3 yamt case SK_YUKON_FE_REV_A2:
1372 1.3.6.3 yamt revstr = "A2";
1373 1.3.6.3 yamt break;
1374 1.3.6.3 yamt default:
1375 1.3.6.3 yamt sc->sk_workaround = 0;
1376 1.3.6.3 yamt break;
1377 1.3.6.2 yamt }
1378 1.3.6.2 yamt }
1379 1.3.6.2 yamt
1380 1.3.6.2 yamt if (sc->sk_type == SK_YUKON_EC_U) {
1381 1.3.6.3 yamt sc->sk_workaround = SK_WA_4109;
1382 1.3.6.2 yamt switch (sc->sk_rev) {
1383 1.3.6.2 yamt case SK_YUKON_EC_U_REV_A0:
1384 1.3.6.2 yamt revstr = "A0";
1385 1.3.6.2 yamt break;
1386 1.3.6.2 yamt case SK_YUKON_EC_U_REV_A1:
1387 1.3.6.2 yamt revstr = "A1";
1388 1.3.6.2 yamt break;
1389 1.3.6.3 yamt case SK_YUKON_EC_U_REV_B0:
1390 1.3.6.3 yamt revstr = "B0";
1391 1.3.6.3 yamt break;
1392 1.3.6.2 yamt default:
1393 1.3.6.3 yamt sc->sk_workaround = 0;
1394 1.3.6.3 yamt break;
1395 1.3.6.2 yamt }
1396 1.3.6.2 yamt }
1397 1.3.6.2 yamt
1398 1.3.6.2 yamt /* Announce the product name. */
1399 1.3.6.2 yamt aprint_normal(", %s", sc->sk_name);
1400 1.3.6.2 yamt if (revstr != NULL)
1401 1.3.6.2 yamt aprint_normal(" rev. %s", revstr);
1402 1.3.6.2 yamt aprint_normal(" (0x%x): %s\n", sc->sk_rev, intrstr);
1403 1.3.6.2 yamt
1404 1.3.6.2 yamt sc->sk_macs = 1;
1405 1.3.6.2 yamt
1406 1.3.6.2 yamt hw = sk_win_read_1(sc, SK_Y2_HWRES);
1407 1.3.6.2 yamt if ((hw & SK_Y2_HWRES_LINK_MASK) == SK_Y2_HWRES_LINK_DUAL) {
1408 1.3.6.2 yamt if ((sk_win_read_1(sc, SK_Y2_CLKGATE) &
1409 1.3.6.2 yamt SK_Y2_CLKGATE_LINK2_INACTIVE) == 0)
1410 1.3.6.2 yamt sc->sk_macs++;
1411 1.3.6.2 yamt }
1412 1.3.6.2 yamt
1413 1.3.6.2 yamt skca.skc_port = SK_PORT_A;
1414 1.3.6.2 yamt skca.skc_type = sc->sk_type;
1415 1.3.6.2 yamt skca.skc_rev = sc->sk_rev;
1416 1.3.6.2 yamt (void)config_found(&sc->sk_dev, &skca, mskcprint);
1417 1.3.6.2 yamt
1418 1.3.6.2 yamt if (sc->sk_macs > 1) {
1419 1.3.6.2 yamt skca.skc_port = SK_PORT_B;
1420 1.3.6.2 yamt skca.skc_type = sc->sk_type;
1421 1.3.6.2 yamt skca.skc_rev = sc->sk_rev;
1422 1.3.6.2 yamt (void)config_found(&sc->sk_dev, &skca, mskcprint);
1423 1.3.6.2 yamt }
1424 1.3.6.2 yamt
1425 1.3.6.2 yamt /* Turn on the 'driver is loaded' LED. */
1426 1.3.6.2 yamt CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
1427 1.3.6.2 yamt
1428 1.3.6.2 yamt /* skc sysctl setup */
1429 1.3.6.2 yamt
1430 1.3.6.2 yamt sc->sk_int_mod = SK_IM_DEFAULT;
1431 1.3.6.2 yamt sc->sk_int_mod_pending = 0;
1432 1.3.6.2 yamt
1433 1.3.6.2 yamt if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
1434 1.3.6.2 yamt 0, CTLTYPE_NODE, sc->sk_dev.dv_xname,
1435 1.3.6.2 yamt SYSCTL_DESCR("mskc per-controller controls"),
1436 1.3.6.2 yamt NULL, 0, NULL, 0, CTL_HW, msk_root_num, CTL_CREATE,
1437 1.3.6.2 yamt CTL_EOL)) != 0) {
1438 1.3.6.2 yamt aprint_normal("%s: couldn't create sysctl node\n",
1439 1.3.6.2 yamt sc->sk_dev.dv_xname);
1440 1.3.6.2 yamt goto fail_6;
1441 1.3.6.2 yamt }
1442 1.3.6.2 yamt
1443 1.3.6.2 yamt sk_nodenum = node->sysctl_num;
1444 1.3.6.2 yamt
1445 1.3.6.2 yamt /* interrupt moderation time in usecs */
1446 1.3.6.2 yamt if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
1447 1.3.6.2 yamt CTLFLAG_READWRITE,
1448 1.3.6.2 yamt CTLTYPE_INT, "int_mod",
1449 1.3.6.2 yamt SYSCTL_DESCR("msk interrupt moderation timer"),
1450 1.3.6.2 yamt msk_sysctl_handler, 0, sc,
1451 1.3.6.2 yamt 0, CTL_HW, msk_root_num, sk_nodenum, CTL_CREATE,
1452 1.3.6.2 yamt CTL_EOL)) != 0) {
1453 1.3.6.2 yamt aprint_normal("%s: couldn't create int_mod sysctl node\n",
1454 1.3.6.2 yamt sc->sk_dev.dv_xname);
1455 1.3.6.2 yamt goto fail_6;
1456 1.3.6.2 yamt }
1457 1.3.6.2 yamt
1458 1.3.6.2 yamt return;
1459 1.3.6.2 yamt
1460 1.3.6.2 yamt fail_6:
1461 1.3.6.2 yamt bus_dmamap_unload(sc->sc_dmatag, sc->sk_status_map);
1462 1.3.6.2 yamt fail_5:
1463 1.3.6.2 yamt bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
1464 1.3.6.2 yamt fail_4:
1465 1.3.6.2 yamt bus_dmamem_unmap(sc->sc_dmatag, kva,
1466 1.3.6.2 yamt MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
1467 1.3.6.2 yamt fail_3:
1468 1.3.6.2 yamt bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
1469 1.3.6.2 yamt fail_2:
1470 1.3.6.2 yamt pci_intr_disestablish(pc, sc->sk_intrhand);
1471 1.3.6.2 yamt fail_1:
1472 1.3.6.2 yamt bus_space_unmap(sc->sk_btag, sc->sk_bhandle, size);
1473 1.3.6.2 yamt }
1474 1.3.6.2 yamt
1475 1.3.6.2 yamt int
1476 1.3.6.2 yamt msk_encap(struct sk_if_softc *sc_if, struct mbuf *m_head, u_int32_t *txidx)
1477 1.3.6.2 yamt {
1478 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
1479 1.3.6.2 yamt struct msk_tx_desc *f = NULL;
1480 1.3.6.3 yamt u_int32_t frag, cur;
1481 1.3.6.2 yamt int i;
1482 1.3.6.2 yamt struct sk_txmap_entry *entry;
1483 1.3.6.2 yamt bus_dmamap_t txmap;
1484 1.3.6.2 yamt
1485 1.3.6.2 yamt DPRINTFN(2, ("msk_encap\n"));
1486 1.3.6.2 yamt
1487 1.3.6.2 yamt entry = SIMPLEQ_FIRST(&sc_if->sk_txmap_head);
1488 1.3.6.2 yamt if (entry == NULL) {
1489 1.3.6.2 yamt DPRINTFN(2, ("msk_encap: no txmap available\n"));
1490 1.3.6.2 yamt return (ENOBUFS);
1491 1.3.6.2 yamt }
1492 1.3.6.2 yamt txmap = entry->dmamap;
1493 1.3.6.2 yamt
1494 1.3.6.2 yamt cur = frag = *txidx;
1495 1.3.6.2 yamt
1496 1.3.6.2 yamt #ifdef MSK_DEBUG
1497 1.3.6.2 yamt if (mskdebug >= 2)
1498 1.3.6.2 yamt msk_dump_mbuf(m_head);
1499 1.3.6.2 yamt #endif
1500 1.3.6.2 yamt
1501 1.3.6.2 yamt /*
1502 1.3.6.2 yamt * Start packing the mbufs in this chain into
1503 1.3.6.2 yamt * the fragment pointers. Stop when we run out
1504 1.3.6.2 yamt * of fragments or hit the end of the mbuf chain.
1505 1.3.6.2 yamt */
1506 1.3.6.2 yamt if (bus_dmamap_load_mbuf(sc->sc_dmatag, txmap, m_head,
1507 1.3.6.2 yamt BUS_DMA_NOWAIT)) {
1508 1.3.6.2 yamt DPRINTFN(2, ("msk_encap: dmamap failed\n"));
1509 1.3.6.2 yamt return (ENOBUFS);
1510 1.3.6.2 yamt }
1511 1.3.6.2 yamt
1512 1.3.6.3 yamt if (txmap->dm_nsegs > (MSK_TX_RING_CNT - sc_if->sk_cdata.sk_tx_cnt - 2)) {
1513 1.3.6.3 yamt DPRINTFN(2, ("msk_encap: too few descriptors free\n"));
1514 1.3.6.3 yamt bus_dmamap_unload(sc->sc_dmatag, txmap);
1515 1.3.6.3 yamt return (ENOBUFS);
1516 1.3.6.3 yamt }
1517 1.3.6.3 yamt
1518 1.3.6.2 yamt DPRINTFN(2, ("msk_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
1519 1.3.6.2 yamt
1520 1.3.6.2 yamt /* Sync the DMA map. */
1521 1.3.6.2 yamt bus_dmamap_sync(sc->sc_dmatag, txmap, 0, txmap->dm_mapsize,
1522 1.3.6.2 yamt BUS_DMASYNC_PREWRITE);
1523 1.3.6.2 yamt
1524 1.3.6.2 yamt for (i = 0; i < txmap->dm_nsegs; i++) {
1525 1.3.6.2 yamt f = &sc_if->sk_rdata->sk_tx_ring[frag];
1526 1.3.6.2 yamt f->sk_addr = htole32(txmap->dm_segs[i].ds_addr);
1527 1.3.6.2 yamt f->sk_len = htole16(txmap->dm_segs[i].ds_len);
1528 1.3.6.2 yamt f->sk_ctl = 0;
1529 1.3.6.3 yamt if (i == 0)
1530 1.3.6.2 yamt f->sk_opcode = SK_Y2_TXOPC_PACKET;
1531 1.3.6.2 yamt else
1532 1.3.6.2 yamt f->sk_opcode = SK_Y2_TXOPC_BUFFER | SK_Y2_TXOPC_OWN;
1533 1.3.6.2 yamt cur = frag;
1534 1.3.6.2 yamt SK_INC(frag, MSK_TX_RING_CNT);
1535 1.3.6.2 yamt }
1536 1.3.6.2 yamt
1537 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_chain[cur].sk_mbuf = m_head;
1538 1.3.6.2 yamt SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
1539 1.3.6.2 yamt
1540 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_map[cur] = entry;
1541 1.3.6.2 yamt sc_if->sk_rdata->sk_tx_ring[cur].sk_ctl |= SK_Y2_TXCTL_LASTFRAG;
1542 1.3.6.2 yamt
1543 1.3.6.2 yamt /* Sync descriptors before handing to chip */
1544 1.3.6.2 yamt MSK_CDTXSYNC(sc_if, *txidx, txmap->dm_nsegs,
1545 1.3.6.2 yamt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1546 1.3.6.2 yamt
1547 1.3.6.2 yamt sc_if->sk_rdata->sk_tx_ring[*txidx].sk_opcode |= SK_Y2_TXOPC_OWN;
1548 1.3.6.2 yamt
1549 1.3.6.2 yamt /* Sync first descriptor to hand it off */
1550 1.3.6.2 yamt MSK_CDTXSYNC(sc_if, *txidx, 1,
1551 1.3.6.2 yamt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1552 1.3.6.2 yamt
1553 1.3.6.3 yamt sc_if->sk_cdata.sk_tx_cnt += txmap->dm_nsegs;
1554 1.3.6.2 yamt
1555 1.3.6.2 yamt #ifdef MSK_DEBUG
1556 1.3.6.2 yamt if (mskdebug >= 2) {
1557 1.3.6.2 yamt struct msk_tx_desc *le;
1558 1.3.6.2 yamt u_int32_t idx;
1559 1.3.6.2 yamt for (idx = *txidx; idx != frag; SK_INC(idx, MSK_TX_RING_CNT)) {
1560 1.3.6.2 yamt le = &sc_if->sk_rdata->sk_tx_ring[idx];
1561 1.3.6.2 yamt msk_dump_txdesc(le, idx);
1562 1.3.6.2 yamt }
1563 1.3.6.2 yamt }
1564 1.3.6.2 yamt #endif
1565 1.3.6.2 yamt
1566 1.3.6.2 yamt *txidx = frag;
1567 1.3.6.2 yamt
1568 1.3.6.2 yamt DPRINTFN(2, ("msk_encap: completed successfully\n"));
1569 1.3.6.2 yamt
1570 1.3.6.2 yamt return (0);
1571 1.3.6.2 yamt }
1572 1.3.6.2 yamt
1573 1.3.6.2 yamt void
1574 1.3.6.2 yamt msk_start(struct ifnet *ifp)
1575 1.3.6.2 yamt {
1576 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
1577 1.3.6.2 yamt struct mbuf *m_head = NULL;
1578 1.3.6.2 yamt u_int32_t idx = sc_if->sk_cdata.sk_tx_prod;
1579 1.3.6.2 yamt int pkts = 0;
1580 1.3.6.2 yamt
1581 1.3.6.2 yamt DPRINTFN(2, ("msk_start\n"));
1582 1.3.6.2 yamt
1583 1.3.6.2 yamt while (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf == NULL) {
1584 1.3.6.2 yamt IFQ_POLL(&ifp->if_snd, m_head);
1585 1.3.6.2 yamt if (m_head == NULL)
1586 1.3.6.2 yamt break;
1587 1.3.6.2 yamt
1588 1.3.6.2 yamt /*
1589 1.3.6.2 yamt * Pack the data into the transmit ring. If we
1590 1.3.6.2 yamt * don't have room, set the OACTIVE flag and wait
1591 1.3.6.2 yamt * for the NIC to drain the ring.
1592 1.3.6.2 yamt */
1593 1.3.6.2 yamt if (msk_encap(sc_if, m_head, &idx)) {
1594 1.3.6.2 yamt ifp->if_flags |= IFF_OACTIVE;
1595 1.3.6.2 yamt break;
1596 1.3.6.2 yamt }
1597 1.3.6.2 yamt
1598 1.3.6.2 yamt /* now we are committed to transmit the packet */
1599 1.3.6.2 yamt IFQ_DEQUEUE(&ifp->if_snd, m_head);
1600 1.3.6.2 yamt pkts++;
1601 1.3.6.2 yamt
1602 1.3.6.2 yamt /*
1603 1.3.6.2 yamt * If there's a BPF listener, bounce a copy of this frame
1604 1.3.6.2 yamt * to him.
1605 1.3.6.2 yamt */
1606 1.3.6.2 yamt #if NBPFILTER > 0
1607 1.3.6.2 yamt if (ifp->if_bpf)
1608 1.3.6.2 yamt bpf_mtap(ifp->if_bpf, m_head);
1609 1.3.6.2 yamt #endif
1610 1.3.6.2 yamt }
1611 1.3.6.2 yamt if (pkts == 0)
1612 1.3.6.2 yamt return;
1613 1.3.6.2 yamt
1614 1.3.6.2 yamt /* Transmit */
1615 1.3.6.2 yamt if (idx != sc_if->sk_cdata.sk_tx_prod) {
1616 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_prod = idx;
1617 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_PUTIDX, idx);
1618 1.3.6.2 yamt
1619 1.3.6.2 yamt /* Set a timeout in case the chip goes out to lunch. */
1620 1.3.6.2 yamt ifp->if_timer = 5;
1621 1.3.6.2 yamt }
1622 1.3.6.2 yamt }
1623 1.3.6.2 yamt
1624 1.3.6.2 yamt void
1625 1.3.6.2 yamt msk_watchdog(struct ifnet *ifp)
1626 1.3.6.2 yamt {
1627 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
1628 1.3.6.3 yamt u_int32_t reg;
1629 1.3.6.3 yamt int idx;
1630 1.3.6.2 yamt
1631 1.3.6.2 yamt /*
1632 1.3.6.2 yamt * Reclaim first as there is a possibility of losing Tx completion
1633 1.3.6.2 yamt * interrupts.
1634 1.3.6.2 yamt */
1635 1.3.6.3 yamt if (sc_if->sk_port == SK_PORT_A)
1636 1.3.6.3 yamt reg = SK_STAT_BMU_TXA1_RIDX;
1637 1.3.6.3 yamt else
1638 1.3.6.3 yamt reg = SK_STAT_BMU_TXA2_RIDX;
1639 1.3.6.3 yamt
1640 1.3.6.3 yamt idx = sk_win_read_2(sc_if->sk_softc, reg);
1641 1.3.6.3 yamt if (sc_if->sk_cdata.sk_tx_cons != idx) {
1642 1.3.6.3 yamt msk_txeof(sc_if, idx);
1643 1.3.6.3 yamt if (sc_if->sk_cdata.sk_tx_cnt != 0) {
1644 1.3.6.3 yamt aprint_error("%s: watchdog timeout\n", sc_if->sk_dev.dv_xname);
1645 1.3.6.3 yamt
1646 1.3.6.3 yamt ifp->if_oerrors++;
1647 1.3.6.3 yamt
1648 1.3.6.3 yamt /* XXX Resets both ports; we shouldn't do that. */
1649 1.3.6.3 yamt msk_reset(sc_if->sk_softc);
1650 1.3.6.3 yamt msk_init(ifp);
1651 1.3.6.3 yamt }
1652 1.3.6.2 yamt }
1653 1.3.6.2 yamt }
1654 1.3.6.2 yamt
1655 1.3.6.2 yamt void
1656 1.3.6.2 yamt mskc_shutdown(void *v)
1657 1.3.6.2 yamt {
1658 1.3.6.2 yamt struct sk_softc *sc = v;
1659 1.3.6.2 yamt
1660 1.3.6.2 yamt DPRINTFN(2, ("msk_shutdown\n"));
1661 1.3.6.2 yamt
1662 1.3.6.2 yamt /* Turn off the 'driver is loaded' LED. */
1663 1.3.6.2 yamt CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
1664 1.3.6.2 yamt
1665 1.3.6.2 yamt msk_reset(sc);
1666 1.3.6.2 yamt }
1667 1.3.6.2 yamt
1668 1.3.6.2 yamt __inline int
1669 1.3.6.2 yamt msk_rxvalid(struct sk_softc *sc, u_int32_t stat, u_int32_t len)
1670 1.3.6.2 yamt {
1671 1.3.6.2 yamt if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
1672 1.3.6.2 yamt YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
1673 1.3.6.2 yamt YU_RXSTAT_JABBER)) != 0 ||
1674 1.3.6.2 yamt (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
1675 1.3.6.2 yamt YU_RXSTAT_BYTES(stat) != len)
1676 1.3.6.2 yamt return (0);
1677 1.3.6.2 yamt
1678 1.3.6.2 yamt return (1);
1679 1.3.6.2 yamt }
1680 1.3.6.2 yamt
1681 1.3.6.2 yamt void
1682 1.3.6.2 yamt msk_rxeof(struct sk_if_softc *sc_if, u_int16_t len, u_int32_t rxstat)
1683 1.3.6.2 yamt {
1684 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
1685 1.3.6.2 yamt struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
1686 1.3.6.2 yamt struct mbuf *m;
1687 1.3.6.2 yamt struct sk_chain *cur_rx;
1688 1.3.6.2 yamt int cur, total_len = len;
1689 1.3.6.2 yamt bus_dmamap_t dmamap;
1690 1.3.6.2 yamt
1691 1.3.6.2 yamt DPRINTFN(2, ("msk_rxeof\n"));
1692 1.3.6.2 yamt
1693 1.3.6.2 yamt cur = sc_if->sk_cdata.sk_rx_cons;
1694 1.3.6.2 yamt SK_INC(sc_if->sk_cdata.sk_rx_cons, MSK_RX_RING_CNT);
1695 1.3.6.2 yamt SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
1696 1.3.6.2 yamt
1697 1.3.6.2 yamt /* Sync the descriptor */
1698 1.3.6.2 yamt MSK_CDRXSYNC(sc_if, cur, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1699 1.3.6.2 yamt
1700 1.3.6.2 yamt cur_rx = &sc_if->sk_cdata.sk_rx_chain[cur];
1701 1.3.6.2 yamt dmamap = sc_if->sk_cdata.sk_rx_jumbo_map;
1702 1.3.6.2 yamt
1703 1.3.6.2 yamt bus_dmamap_sync(sc_if->sk_softc->sc_dmatag, dmamap, 0,
1704 1.3.6.2 yamt dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1705 1.3.6.2 yamt
1706 1.3.6.2 yamt m = cur_rx->sk_mbuf;
1707 1.3.6.2 yamt cur_rx->sk_mbuf = NULL;
1708 1.3.6.2 yamt
1709 1.3.6.2 yamt if (total_len < SK_MIN_FRAMELEN ||
1710 1.3.6.2 yamt total_len > SK_JUMBO_FRAMELEN ||
1711 1.3.6.2 yamt msk_rxvalid(sc, rxstat, total_len) == 0) {
1712 1.3.6.2 yamt ifp->if_ierrors++;
1713 1.3.6.2 yamt msk_newbuf(sc_if, cur, m, dmamap);
1714 1.3.6.2 yamt return;
1715 1.3.6.2 yamt }
1716 1.3.6.2 yamt
1717 1.3.6.2 yamt /*
1718 1.3.6.2 yamt * Try to allocate a new jumbo buffer. If that fails, copy the
1719 1.3.6.2 yamt * packet to mbufs and put the jumbo buffer back in the ring
1720 1.3.6.2 yamt * so it can be re-used. If allocating mbufs fails, then we
1721 1.3.6.2 yamt * have to drop the packet.
1722 1.3.6.2 yamt */
1723 1.3.6.2 yamt if (msk_newbuf(sc_if, cur, NULL, dmamap) == ENOBUFS) {
1724 1.3.6.2 yamt struct mbuf *m0;
1725 1.3.6.2 yamt m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
1726 1.3.6.2 yamt total_len + ETHER_ALIGN, 0, ifp, NULL);
1727 1.3.6.2 yamt msk_newbuf(sc_if, cur, m, dmamap);
1728 1.3.6.2 yamt if (m0 == NULL) {
1729 1.3.6.2 yamt ifp->if_ierrors++;
1730 1.3.6.2 yamt return;
1731 1.3.6.2 yamt }
1732 1.3.6.2 yamt m_adj(m0, ETHER_ALIGN);
1733 1.3.6.2 yamt m = m0;
1734 1.3.6.2 yamt } else {
1735 1.3.6.2 yamt m->m_pkthdr.rcvif = ifp;
1736 1.3.6.2 yamt m->m_pkthdr.len = m->m_len = total_len;
1737 1.3.6.2 yamt }
1738 1.3.6.2 yamt
1739 1.3.6.2 yamt ifp->if_ipackets++;
1740 1.3.6.2 yamt
1741 1.3.6.2 yamt #if NBPFILTER > 0
1742 1.3.6.2 yamt if (ifp->if_bpf)
1743 1.3.6.2 yamt bpf_mtap(ifp->if_bpf, m);
1744 1.3.6.2 yamt #endif
1745 1.3.6.2 yamt
1746 1.3.6.2 yamt /* pass it on. */
1747 1.3.6.2 yamt (*ifp->if_input)(ifp, m);
1748 1.3.6.2 yamt }
1749 1.3.6.2 yamt
1750 1.3.6.2 yamt void
1751 1.3.6.3 yamt msk_txeof(struct sk_if_softc *sc_if, int idx)
1752 1.3.6.2 yamt {
1753 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
1754 1.3.6.2 yamt struct msk_tx_desc *cur_tx;
1755 1.3.6.2 yamt struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
1756 1.3.6.3 yamt u_int32_t sk_ctl;
1757 1.3.6.2 yamt struct sk_txmap_entry *entry;
1758 1.3.6.3 yamt int cons, prog;
1759 1.3.6.2 yamt
1760 1.3.6.2 yamt DPRINTFN(2, ("msk_txeof\n"));
1761 1.3.6.2 yamt
1762 1.3.6.2 yamt /*
1763 1.3.6.2 yamt * Go through our tx ring and free mbufs for those
1764 1.3.6.2 yamt * frames that have been sent.
1765 1.3.6.2 yamt */
1766 1.3.6.3 yamt cons = sc_if->sk_cdata.sk_tx_cons;
1767 1.3.6.3 yamt prog = 0;
1768 1.3.6.3 yamt while (cons != idx) {
1769 1.3.6.3 yamt if (sc_if->sk_cdata.sk_tx_cnt <= 0)
1770 1.3.6.3 yamt break;
1771 1.3.6.3 yamt prog++;
1772 1.3.6.3 yamt MSK_CDTXSYNC(sc_if, cons, 1,
1773 1.3.6.2 yamt BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1774 1.3.6.2 yamt
1775 1.3.6.3 yamt cur_tx = &sc_if->sk_rdata->sk_tx_ring[cons];
1776 1.3.6.3 yamt sk_ctl = cur_tx->sk_ctl;
1777 1.3.6.2 yamt #ifdef MSK_DEBUG
1778 1.3.6.2 yamt if (mskdebug >= 2)
1779 1.3.6.3 yamt msk_dump_txdesc(cur_tx, cons);
1780 1.3.6.2 yamt #endif
1781 1.3.6.3 yamt if (sk_ctl & SK_Y2_TXCTL_LASTFRAG)
1782 1.3.6.2 yamt ifp->if_opackets++;
1783 1.3.6.3 yamt if (sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf != NULL) {
1784 1.3.6.3 yamt entry = sc_if->sk_cdata.sk_tx_map[cons];
1785 1.3.6.2 yamt
1786 1.3.6.2 yamt bus_dmamap_sync(sc->sc_dmatag, entry->dmamap, 0,
1787 1.3.6.2 yamt entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1788 1.3.6.2 yamt
1789 1.3.6.2 yamt bus_dmamap_unload(sc->sc_dmatag, entry->dmamap);
1790 1.3.6.2 yamt SIMPLEQ_INSERT_TAIL(&sc_if->sk_txmap_head, entry,
1791 1.3.6.2 yamt link);
1792 1.3.6.3 yamt sc_if->sk_cdata.sk_tx_map[cons] = NULL;
1793 1.3.6.3 yamt m_freem(sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf);
1794 1.3.6.3 yamt sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf = NULL;
1795 1.3.6.2 yamt }
1796 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_cnt--;
1797 1.3.6.3 yamt SK_INC(cons, MSK_TX_RING_CNT);
1798 1.3.6.2 yamt }
1799 1.3.6.2 yamt ifp->if_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
1800 1.3.6.2 yamt
1801 1.3.6.2 yamt if (sc_if->sk_cdata.sk_tx_cnt < MSK_TX_RING_CNT - 2)
1802 1.3.6.2 yamt ifp->if_flags &= ~IFF_OACTIVE;
1803 1.3.6.2 yamt
1804 1.3.6.3 yamt if (prog > 0)
1805 1.3.6.3 yamt sc_if->sk_cdata.sk_tx_cons = cons;
1806 1.3.6.2 yamt }
1807 1.3.6.2 yamt
1808 1.3.6.2 yamt void
1809 1.3.6.3 yamt msk_tick(void *xsc_if)
1810 1.3.6.2 yamt {
1811 1.3.6.2 yamt struct sk_if_softc *sc_if = xsc_if;
1812 1.3.6.2 yamt struct mii_data *mii = &sc_if->sk_mii;
1813 1.3.6.2 yamt
1814 1.3.6.2 yamt mii_tick(mii);
1815 1.3.6.2 yamt callout_schedule(&sc_if->sk_tick_ch, hz);
1816 1.3.6.2 yamt }
1817 1.3.6.2 yamt
1818 1.3.6.2 yamt void
1819 1.3.6.2 yamt msk_intr_yukon(struct sk_if_softc *sc_if)
1820 1.3.6.2 yamt {
1821 1.3.6.2 yamt u_int8_t status;
1822 1.3.6.2 yamt
1823 1.3.6.2 yamt status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
1824 1.3.6.2 yamt /* RX overrun */
1825 1.3.6.2 yamt if ((status & SK_GMAC_INT_RX_OVER) != 0) {
1826 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
1827 1.3.6.2 yamt SK_RFCTL_RX_FIFO_OVER);
1828 1.3.6.2 yamt }
1829 1.3.6.2 yamt /* TX underrun */
1830 1.3.6.2 yamt if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
1831 1.3.6.3 yamt SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST,
1832 1.3.6.2 yamt SK_TFCTL_TX_FIFO_UNDER);
1833 1.3.6.2 yamt }
1834 1.3.6.2 yamt
1835 1.3.6.2 yamt DPRINTFN(2, ("msk_intr_yukon status=%#x\n", status));
1836 1.3.6.2 yamt }
1837 1.3.6.2 yamt
1838 1.3.6.2 yamt int
1839 1.3.6.2 yamt msk_intr(void *xsc)
1840 1.3.6.2 yamt {
1841 1.3.6.2 yamt struct sk_softc *sc = xsc;
1842 1.3.6.2 yamt struct sk_if_softc *sc_if0 = sc->sk_if[SK_PORT_A];
1843 1.3.6.2 yamt struct sk_if_softc *sc_if1 = sc->sk_if[SK_PORT_B];
1844 1.3.6.2 yamt struct ifnet *ifp0 = NULL, *ifp1 = NULL;
1845 1.3.6.2 yamt int claimed = 0;
1846 1.3.6.2 yamt u_int32_t status;
1847 1.3.6.2 yamt struct msk_status_desc *cur_st;
1848 1.3.6.2 yamt
1849 1.3.6.2 yamt status = CSR_READ_4(sc, SK_Y2_ISSR2);
1850 1.3.6.2 yamt if (status == 0) {
1851 1.3.6.2 yamt CSR_WRITE_4(sc, SK_Y2_ICR, 2);
1852 1.3.6.2 yamt return (0);
1853 1.3.6.2 yamt }
1854 1.3.6.2 yamt
1855 1.3.6.2 yamt status = CSR_READ_4(sc, SK_ISR);
1856 1.3.6.2 yamt
1857 1.3.6.2 yamt if (sc_if0 != NULL)
1858 1.3.6.2 yamt ifp0 = &sc_if0->sk_ethercom.ec_if;
1859 1.3.6.2 yamt if (sc_if1 != NULL)
1860 1.3.6.2 yamt ifp1 = &sc_if1->sk_ethercom.ec_if;
1861 1.3.6.2 yamt
1862 1.3.6.2 yamt if (sc_if0 && (status & SK_Y2_IMR_MAC1) &&
1863 1.3.6.2 yamt (ifp0->if_flags & IFF_RUNNING)) {
1864 1.3.6.2 yamt msk_intr_yukon(sc_if0);
1865 1.3.6.2 yamt }
1866 1.3.6.2 yamt
1867 1.3.6.2 yamt if (sc_if1 && (status & SK_Y2_IMR_MAC2) &&
1868 1.3.6.2 yamt (ifp1->if_flags & IFF_RUNNING)) {
1869 1.3.6.2 yamt msk_intr_yukon(sc_if1);
1870 1.3.6.2 yamt }
1871 1.3.6.2 yamt
1872 1.3.6.3 yamt MSK_CDSTSYNC(sc, sc->sk_status_idx,
1873 1.3.6.3 yamt BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1874 1.3.6.3 yamt cur_st = &sc->sk_status_ring[sc->sk_status_idx];
1875 1.3.6.3 yamt
1876 1.3.6.3 yamt while (cur_st->sk_opcode & SK_Y2_STOPC_OWN) {
1877 1.3.6.3 yamt cur_st->sk_opcode &= ~SK_Y2_STOPC_OWN;
1878 1.3.6.3 yamt switch (cur_st->sk_opcode) {
1879 1.3.6.2 yamt case SK_Y2_STOPC_RXSTAT:
1880 1.3.6.2 yamt msk_rxeof(sc->sk_if[cur_st->sk_link],
1881 1.3.6.2 yamt letoh16(cur_st->sk_len),
1882 1.3.6.2 yamt letoh32(cur_st->sk_status));
1883 1.3.6.2 yamt SK_IF_WRITE_2(sc->sk_if[cur_st->sk_link], 0,
1884 1.3.6.2 yamt SK_RXQ1_Y2_PREF_PUTIDX,
1885 1.3.6.2 yamt sc->sk_if[cur_st->sk_link]->sk_cdata.sk_rx_prod);
1886 1.3.6.2 yamt break;
1887 1.3.6.2 yamt case SK_Y2_STOPC_TXSTAT:
1888 1.3.6.3 yamt if (sc_if0)
1889 1.3.6.3 yamt msk_txeof(sc_if0,
1890 1.3.6.3 yamt letoh32(cur_st->sk_status)
1891 1.3.6.3 yamt & SK_Y2_ST_TXA1_MSKL);
1892 1.3.6.3 yamt if (sc_if1)
1893 1.3.6.3 yamt msk_txeof(sc_if1,
1894 1.3.6.3 yamt ((letoh32(cur_st->sk_status)
1895 1.3.6.3 yamt & SK_Y2_ST_TXA2_MSKL)
1896 1.3.6.3 yamt >> SK_Y2_ST_TXA2_SHIFTL)
1897 1.3.6.3 yamt | ((letoh16(cur_st->sk_len) & SK_Y2_ST_TXA2_MSKH) << SK_Y2_ST_TXA2_SHIFTH));
1898 1.3.6.2 yamt break;
1899 1.3.6.2 yamt default:
1900 1.3.6.2 yamt aprint_error("opcode=0x%x\n", cur_st->sk_opcode);
1901 1.3.6.2 yamt break;
1902 1.3.6.2 yamt }
1903 1.3.6.2 yamt SK_INC(sc->sk_status_idx, MSK_STATUS_RING_CNT);
1904 1.3.6.3 yamt
1905 1.3.6.3 yamt MSK_CDSTSYNC(sc, sc->sk_status_idx,
1906 1.3.6.3 yamt BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1907 1.3.6.3 yamt cur_st = &sc->sk_status_ring[sc->sk_status_idx];
1908 1.3.6.2 yamt }
1909 1.3.6.2 yamt
1910 1.3.6.2 yamt if (status & SK_Y2_IMR_BMU) {
1911 1.3.6.2 yamt CSR_WRITE_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_IRQ_CLEAR);
1912 1.3.6.2 yamt claimed = 1;
1913 1.3.6.2 yamt }
1914 1.3.6.2 yamt
1915 1.3.6.2 yamt CSR_WRITE_4(sc, SK_Y2_ICR, 2);
1916 1.3.6.2 yamt
1917 1.3.6.2 yamt if (ifp0 != NULL && !IFQ_IS_EMPTY(&ifp0->if_snd))
1918 1.3.6.2 yamt msk_start(ifp0);
1919 1.3.6.2 yamt if (ifp1 != NULL && !IFQ_IS_EMPTY(&ifp1->if_snd))
1920 1.3.6.2 yamt msk_start(ifp1);
1921 1.3.6.2 yamt
1922 1.3.6.2 yamt #if NRND > 0
1923 1.3.6.2 yamt if (RND_ENABLED(&sc->rnd_source))
1924 1.3.6.2 yamt rnd_add_uint32(&sc->rnd_source, status);
1925 1.3.6.2 yamt #endif
1926 1.3.6.2 yamt
1927 1.3.6.2 yamt if (sc->sk_int_mod_pending)
1928 1.3.6.2 yamt msk_update_int_mod(sc);
1929 1.3.6.2 yamt
1930 1.3.6.2 yamt return claimed;
1931 1.3.6.2 yamt }
1932 1.3.6.2 yamt
1933 1.3.6.2 yamt void
1934 1.3.6.2 yamt msk_init_yukon(struct sk_if_softc *sc_if)
1935 1.3.6.2 yamt {
1936 1.3.6.3 yamt u_int32_t v;
1937 1.3.6.2 yamt u_int16_t reg;
1938 1.3.6.2 yamt struct sk_softc *sc;
1939 1.3.6.2 yamt int i;
1940 1.3.6.2 yamt
1941 1.3.6.2 yamt sc = sc_if->sk_softc;
1942 1.3.6.2 yamt
1943 1.3.6.2 yamt DPRINTFN(2, ("msk_init_yukon: start: sk_csr=%#x\n",
1944 1.3.6.2 yamt CSR_READ_4(sc_if->sk_softc, SK_CSR)));
1945 1.3.6.2 yamt
1946 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 1\n"));
1947 1.3.6.2 yamt
1948 1.3.6.2 yamt /* GMAC and GPHY Reset */
1949 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
1950 1.3.6.3 yamt SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
1951 1.3.6.2 yamt DELAY(1000);
1952 1.3.6.2 yamt
1953 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 2\n"));
1954 1.3.6.2 yamt
1955 1.3.6.3 yamt SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_CLEAR);
1956 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
1957 1.3.6.2 yamt SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
1958 1.3.6.2 yamt
1959 1.3.6.2 yamt DPRINTFN(3, ("msk_init_yukon: gmac_ctrl=%#x\n",
1960 1.3.6.2 yamt SK_IF_READ_4(sc_if, 0, SK_GMAC_CTRL)));
1961 1.3.6.2 yamt
1962 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 3\n"));
1963 1.3.6.2 yamt
1964 1.3.6.2 yamt /* unused read of the interrupt source register */
1965 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 4\n"));
1966 1.3.6.2 yamt SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
1967 1.3.6.2 yamt
1968 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 4a\n"));
1969 1.3.6.2 yamt reg = SK_YU_READ_2(sc_if, YUKON_PAR);
1970 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
1971 1.3.6.2 yamt
1972 1.3.6.2 yamt /* MIB Counter Clear Mode set */
1973 1.3.6.2 yamt reg |= YU_PAR_MIB_CLR;
1974 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
1975 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 4b\n"));
1976 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
1977 1.3.6.2 yamt
1978 1.3.6.2 yamt /* MIB Counter Clear Mode clear */
1979 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 5\n"));
1980 1.3.6.2 yamt reg &= ~YU_PAR_MIB_CLR;
1981 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
1982 1.3.6.2 yamt
1983 1.3.6.2 yamt /* receive control reg */
1984 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 7\n"));
1985 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
1986 1.3.6.2 yamt
1987 1.3.6.3 yamt /* transmit control register */
1988 1.3.6.3 yamt SK_YU_WRITE_2(sc_if, YUKON_TCR, (0x04 << 10));
1989 1.3.6.3 yamt
1990 1.3.6.3 yamt /* transmit flow control register */
1991 1.3.6.3 yamt SK_YU_WRITE_2(sc_if, YUKON_TFCR, 0xffff);
1992 1.3.6.3 yamt
1993 1.3.6.2 yamt /* transmit parameter register */
1994 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 8\n"));
1995 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
1996 1.3.6.3 yamt YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1c) | 0x04);
1997 1.3.6.2 yamt
1998 1.3.6.2 yamt /* serial mode register */
1999 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 9\n"));
2000 1.3.6.3 yamt reg = YU_SMR_DATA_BLIND(0x1c) |
2001 1.3.6.3 yamt YU_SMR_MFL_VLAN |
2002 1.3.6.3 yamt YU_SMR_IPG_DATA(0x1e);
2003 1.3.6.3 yamt
2004 1.3.6.3 yamt if (sc->sk_type != SK_YUKON_FE)
2005 1.3.6.3 yamt reg |= YU_SMR_MFL_JUMBO;
2006 1.3.6.3 yamt
2007 1.3.6.3 yamt SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
2008 1.3.6.2 yamt
2009 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 10\n"));
2010 1.3.6.2 yamt /* Setup Yukon's address */
2011 1.3.6.2 yamt for (i = 0; i < 3; i++) {
2012 1.3.6.2 yamt /* Write Source Address 1 (unicast filter) */
2013 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
2014 1.3.6.2 yamt sc_if->sk_enaddr[i * 2] |
2015 1.3.6.2 yamt sc_if->sk_enaddr[i * 2 + 1] << 8);
2016 1.3.6.2 yamt }
2017 1.3.6.2 yamt
2018 1.3.6.2 yamt for (i = 0; i < 3; i++) {
2019 1.3.6.2 yamt reg = sk_win_read_2(sc_if->sk_softc,
2020 1.3.6.2 yamt SK_MAC1_0 + i * 2 + sc_if->sk_port * 8);
2021 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4, reg);
2022 1.3.6.2 yamt }
2023 1.3.6.2 yamt
2024 1.3.6.2 yamt /* Set promiscuous mode */
2025 1.3.6.2 yamt msk_setpromisc(sc_if);
2026 1.3.6.2 yamt
2027 1.3.6.2 yamt /* Set multicast filter */
2028 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 11\n"));
2029 1.3.6.2 yamt msk_setmulti(sc_if);
2030 1.3.6.2 yamt
2031 1.3.6.2 yamt /* enable interrupt mask for counter overflows */
2032 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: 12\n"));
2033 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
2034 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
2035 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
2036 1.3.6.2 yamt
2037 1.3.6.2 yamt /* Configure RX MAC FIFO Flush Mask */
2038 1.3.6.2 yamt v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
2039 1.3.6.2 yamt YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
2040 1.3.6.2 yamt YU_RXSTAT_JABBER;
2041 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
2042 1.3.6.2 yamt
2043 1.3.6.2 yamt /* Configure RX MAC FIFO */
2044 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
2045 1.3.6.3 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_OPERATION_ON |
2046 1.3.6.3 yamt SK_RFCTL_FIFO_FLUSH_ON);
2047 1.3.6.2 yamt
2048 1.3.6.2 yamt /* Increase flush threshould to 64 bytes */
2049 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
2050 1.3.6.2 yamt SK_RFCTL_FIFO_THRESHOLD + 1);
2051 1.3.6.2 yamt
2052 1.3.6.2 yamt /* Configure TX MAC FIFO */
2053 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
2054 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
2055 1.3.6.2 yamt
2056 1.3.6.2 yamt #if 1
2057 1.3.6.2 yamt SK_YU_WRITE_2(sc_if, YUKON_GPCR, YU_GPCR_TXEN | YU_GPCR_RXEN);
2058 1.3.6.2 yamt #endif
2059 1.3.6.2 yamt DPRINTFN(6, ("msk_init_yukon: end\n"));
2060 1.3.6.2 yamt }
2061 1.3.6.2 yamt
2062 1.3.6.2 yamt /*
2063 1.3.6.2 yamt * Note that to properly initialize any part of the GEnesis chip,
2064 1.3.6.2 yamt * you first have to take it out of reset mode.
2065 1.3.6.2 yamt */
2066 1.3.6.2 yamt int
2067 1.3.6.2 yamt msk_init(struct ifnet *ifp)
2068 1.3.6.2 yamt {
2069 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
2070 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
2071 1.3.6.2 yamt struct mii_data *mii = &sc_if->sk_mii;
2072 1.3.6.2 yamt int s;
2073 1.3.6.3 yamt uint32_t imr, imtimer_ticks;
2074 1.3.6.2 yamt
2075 1.3.6.2 yamt
2076 1.3.6.2 yamt DPRINTFN(2, ("msk_init\n"));
2077 1.3.6.2 yamt
2078 1.3.6.2 yamt s = splnet();
2079 1.3.6.2 yamt
2080 1.3.6.2 yamt /* Cancel pending I/O and free all RX/TX buffers. */
2081 1.3.6.2 yamt msk_stop(ifp,0);
2082 1.3.6.2 yamt
2083 1.3.6.2 yamt /* Configure I2C registers */
2084 1.3.6.2 yamt
2085 1.3.6.2 yamt /* Configure XMAC(s) */
2086 1.3.6.2 yamt msk_init_yukon(sc_if);
2087 1.3.6.2 yamt mii_mediachg(mii);
2088 1.3.6.2 yamt
2089 1.3.6.2 yamt /* Configure transmit arbiter(s) */
2090 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_ON);
2091 1.3.6.2 yamt #if 0
2092 1.3.6.2 yamt SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
2093 1.3.6.2 yamt #endif
2094 1.3.6.2 yamt
2095 1.3.6.2 yamt /* Configure RAMbuffers */
2096 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
2097 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
2098 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
2099 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
2100 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
2101 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
2102 1.3.6.2 yamt
2103 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_UNRESET);
2104 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_STORENFWD_ON);
2105 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_START, sc_if->sk_tx_ramstart);
2106 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_WR_PTR, sc_if->sk_tx_ramstart);
2107 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_RD_PTR, sc_if->sk_tx_ramstart);
2108 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_END, sc_if->sk_tx_ramend);
2109 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_ON);
2110 1.3.6.2 yamt
2111 1.3.6.2 yamt /* Configure BMUs */
2112 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000016);
2113 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000d28);
2114 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000080);
2115 1.3.6.3 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_WM, 0x0600); /* XXX ??? */
2116 1.3.6.2 yamt
2117 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000016);
2118 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000d28);
2119 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000080);
2120 1.3.6.3 yamt SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_WM, 0x0600); /* XXX ??? */
2121 1.3.6.2 yamt
2122 1.3.6.2 yamt /* Make sure the sync transmit queue is disabled. */
2123 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET);
2124 1.3.6.2 yamt
2125 1.3.6.2 yamt /* Init descriptors */
2126 1.3.6.2 yamt if (msk_init_rx_ring(sc_if) == ENOBUFS) {
2127 1.3.6.2 yamt aprint_error("%s: initialization failed: no "
2128 1.3.6.2 yamt "memory for rx buffers\n", sc_if->sk_dev.dv_xname);
2129 1.3.6.2 yamt msk_stop(ifp,0);
2130 1.3.6.2 yamt splx(s);
2131 1.3.6.2 yamt return ENOBUFS;
2132 1.3.6.2 yamt }
2133 1.3.6.2 yamt
2134 1.3.6.2 yamt if (msk_init_tx_ring(sc_if) == ENOBUFS) {
2135 1.3.6.2 yamt aprint_error("%s: initialization failed: no "
2136 1.3.6.2 yamt "memory for tx buffers\n", sc_if->sk_dev.dv_xname);
2137 1.3.6.2 yamt msk_stop(ifp,0);
2138 1.3.6.2 yamt splx(s);
2139 1.3.6.2 yamt return ENOBUFS;
2140 1.3.6.2 yamt }
2141 1.3.6.2 yamt
2142 1.3.6.2 yamt /* Set interrupt moderation if changed via sysctl. */
2143 1.3.6.2 yamt switch (sc->sk_type) {
2144 1.3.6.2 yamt case SK_YUKON_EC:
2145 1.3.6.3 yamt case SK_YUKON_EC_U:
2146 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
2147 1.3.6.3 yamt break;
2148 1.3.6.3 yamt case SK_YUKON_FE:
2149 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
2150 1.3.6.3 yamt break;
2151 1.3.6.3 yamt case SK_YUKON_XL:
2152 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
2153 1.3.6.2 yamt break;
2154 1.3.6.2 yamt default:
2155 1.3.6.3 yamt imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
2156 1.3.6.2 yamt }
2157 1.3.6.2 yamt imr = sk_win_read_4(sc, SK_IMTIMERINIT);
2158 1.3.6.2 yamt if (imr != SK_IM_USECS(sc->sk_int_mod)) {
2159 1.3.6.2 yamt sk_win_write_4(sc, SK_IMTIMERINIT,
2160 1.3.6.2 yamt SK_IM_USECS(sc->sk_int_mod));
2161 1.3.6.2 yamt aprint_verbose("%s: interrupt moderation is %d us\n",
2162 1.3.6.2 yamt sc->sk_dev.dv_xname, sc->sk_int_mod);
2163 1.3.6.2 yamt }
2164 1.3.6.2 yamt
2165 1.3.6.2 yamt /* Initialize prefetch engine. */
2166 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
2167 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000002);
2168 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_LIDX, MSK_RX_RING_CNT - 1);
2169 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRLO,
2170 1.3.6.2 yamt MSK_RX_RING_ADDR(sc_if, 0));
2171 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRHI,
2172 1.3.6.2 yamt (u_int64_t)MSK_RX_RING_ADDR(sc_if, 0) >> 32);
2173 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000008);
2174 1.3.6.2 yamt SK_IF_READ_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR);
2175 1.3.6.2 yamt
2176 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
2177 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000002);
2178 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_LIDX, MSK_TX_RING_CNT - 1);
2179 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRLO,
2180 1.3.6.2 yamt MSK_TX_RING_ADDR(sc_if, 0));
2181 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRHI,
2182 1.3.6.2 yamt (u_int64_t)MSK_TX_RING_ADDR(sc_if, 0) >> 32);
2183 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000008);
2184 1.3.6.2 yamt SK_IF_READ_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR);
2185 1.3.6.2 yamt
2186 1.3.6.2 yamt SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
2187 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_prod);
2188 1.3.6.2 yamt
2189 1.3.6.2 yamt /* Configure interrupt handling */
2190 1.3.6.2 yamt if (sc_if->sk_port == SK_PORT_A)
2191 1.3.6.2 yamt sc->sk_intrmask |= SK_Y2_INTRS1;
2192 1.3.6.2 yamt else
2193 1.3.6.2 yamt sc->sk_intrmask |= SK_Y2_INTRS2;
2194 1.3.6.2 yamt sc->sk_intrmask |= SK_Y2_IMR_BMU;
2195 1.3.6.2 yamt CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
2196 1.3.6.2 yamt
2197 1.3.6.2 yamt ifp->if_flags |= IFF_RUNNING;
2198 1.3.6.2 yamt ifp->if_flags &= ~IFF_OACTIVE;
2199 1.3.6.2 yamt
2200 1.3.6.2 yamt callout_schedule(&sc_if->sk_tick_ch, hz);
2201 1.3.6.2 yamt
2202 1.3.6.2 yamt splx(s);
2203 1.3.6.2 yamt return 0;
2204 1.3.6.2 yamt }
2205 1.3.6.2 yamt
2206 1.3.6.2 yamt void
2207 1.3.6.2 yamt msk_stop(struct ifnet *ifp, int disable)
2208 1.3.6.2 yamt {
2209 1.3.6.2 yamt struct sk_if_softc *sc_if = ifp->if_softc;
2210 1.3.6.2 yamt struct sk_softc *sc = sc_if->sk_softc;
2211 1.3.6.2 yamt struct sk_txmap_entry *dma;
2212 1.3.6.2 yamt int i;
2213 1.3.6.2 yamt
2214 1.3.6.2 yamt DPRINTFN(2, ("msk_stop\n"));
2215 1.3.6.2 yamt
2216 1.3.6.2 yamt callout_stop(&sc_if->sk_tick_ch);
2217 1.3.6.2 yamt
2218 1.3.6.2 yamt ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
2219 1.3.6.2 yamt
2220 1.3.6.2 yamt /* Stop transfer of Tx descriptors */
2221 1.3.6.2 yamt
2222 1.3.6.2 yamt /* Stop transfer of Rx descriptors */
2223 1.3.6.2 yamt
2224 1.3.6.2 yamt /* Turn off various components of this interface. */
2225 1.3.6.2 yamt SK_XM_SETBIT_2(sc_if, XM_GPIO, XM_GPIO_RESETMAC);
2226 1.3.6.2 yamt SK_IF_WRITE_1(sc_if,0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
2227 1.3.6.2 yamt SK_IF_WRITE_1(sc_if,0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
2228 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
2229 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
2230 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, SK_TXBMU_OFFLINE);
2231 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
2232 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
2233 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
2234 1.3.6.3 yamt SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_TXLEDCTL_COUNTER_STOP);
2235 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
2236 1.3.6.2 yamt SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
2237 1.3.6.2 yamt
2238 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
2239 1.3.6.2 yamt SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
2240 1.3.6.2 yamt
2241 1.3.6.2 yamt /* Disable interrupts */
2242 1.3.6.2 yamt if (sc_if->sk_port == SK_PORT_A)
2243 1.3.6.2 yamt sc->sk_intrmask &= ~SK_Y2_INTRS1;
2244 1.3.6.2 yamt else
2245 1.3.6.2 yamt sc->sk_intrmask &= ~SK_Y2_INTRS2;
2246 1.3.6.2 yamt CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
2247 1.3.6.2 yamt
2248 1.3.6.2 yamt SK_XM_READ_2(sc_if, XM_ISR);
2249 1.3.6.2 yamt SK_XM_WRITE_2(sc_if, XM_IMR, 0xFFFF);
2250 1.3.6.2 yamt
2251 1.3.6.2 yamt /* Free RX and TX mbufs still in the queues. */
2252 1.3.6.2 yamt for (i = 0; i < MSK_RX_RING_CNT; i++) {
2253 1.3.6.2 yamt if (sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf != NULL) {
2254 1.3.6.2 yamt m_freem(sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf);
2255 1.3.6.2 yamt sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf = NULL;
2256 1.3.6.2 yamt }
2257 1.3.6.2 yamt }
2258 1.3.6.2 yamt
2259 1.3.6.2 yamt for (i = 0; i < MSK_TX_RING_CNT; i++) {
2260 1.3.6.2 yamt if (sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf != NULL) {
2261 1.3.6.2 yamt m_freem(sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf);
2262 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf = NULL;
2263 1.3.6.2 yamt #if 1
2264 1.3.6.2 yamt SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head,
2265 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_map[i], link);
2266 1.3.6.2 yamt sc_if->sk_cdata.sk_tx_map[i] = 0;
2267 1.3.6.2 yamt #endif
2268 1.3.6.2 yamt }
2269 1.3.6.2 yamt }
2270 1.3.6.2 yamt
2271 1.3.6.2 yamt #if 1
2272 1.3.6.2 yamt while ((dma = SIMPLEQ_FIRST(&sc_if->sk_txmap_head))) {
2273 1.3.6.2 yamt SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
2274 1.3.6.2 yamt bus_dmamap_destroy(sc->sc_dmatag, dma->dmamap);
2275 1.3.6.2 yamt free(dma, M_DEVBUF);
2276 1.3.6.2 yamt }
2277 1.3.6.2 yamt #endif
2278 1.3.6.2 yamt }
2279 1.3.6.2 yamt
2280 1.3.6.2 yamt CFATTACH_DECL(mskc, sizeof(struct sk_softc), mskc_probe, mskc_attach,
2281 1.3.6.2 yamt NULL, NULL);
2282 1.3.6.2 yamt
2283 1.3.6.2 yamt CFATTACH_DECL(msk, sizeof(struct sk_if_softc), msk_probe, msk_attach,
2284 1.3.6.2 yamt NULL, NULL);
2285 1.3.6.2 yamt
2286 1.3.6.2 yamt #ifdef MSK_DEBUG
2287 1.3.6.2 yamt void
2288 1.3.6.2 yamt msk_dump_txdesc(struct msk_tx_desc *le, int idx)
2289 1.3.6.2 yamt {
2290 1.3.6.2 yamt #define DESC_PRINT(X) \
2291 1.3.6.2 yamt if (X) \
2292 1.3.6.2 yamt printf("txdesc[%d]." #X "=%#x\n", \
2293 1.3.6.2 yamt idx, X);
2294 1.3.6.2 yamt
2295 1.3.6.2 yamt DESC_PRINT(letoh32(le->sk_addr));
2296 1.3.6.2 yamt DESC_PRINT(letoh16(le->sk_len));
2297 1.3.6.2 yamt DESC_PRINT(le->sk_ctl);
2298 1.3.6.2 yamt DESC_PRINT(le->sk_opcode);
2299 1.3.6.2 yamt #undef DESC_PRINT
2300 1.3.6.2 yamt }
2301 1.3.6.2 yamt
2302 1.3.6.2 yamt void
2303 1.3.6.2 yamt msk_dump_bytes(const char *data, int len)
2304 1.3.6.2 yamt {
2305 1.3.6.2 yamt int c, i, j;
2306 1.3.6.2 yamt
2307 1.3.6.2 yamt for (i = 0; i < len; i += 16) {
2308 1.3.6.2 yamt printf("%08x ", i);
2309 1.3.6.2 yamt c = len - i;
2310 1.3.6.2 yamt if (c > 16) c = 16;
2311 1.3.6.2 yamt
2312 1.3.6.2 yamt for (j = 0; j < c; j++) {
2313 1.3.6.2 yamt printf("%02x ", data[i + j] & 0xff);
2314 1.3.6.2 yamt if ((j & 0xf) == 7 && j > 0)
2315 1.3.6.2 yamt printf(" ");
2316 1.3.6.2 yamt }
2317 1.3.6.2 yamt
2318 1.3.6.2 yamt for (; j < 16; j++)
2319 1.3.6.2 yamt printf(" ");
2320 1.3.6.2 yamt printf(" ");
2321 1.3.6.2 yamt
2322 1.3.6.2 yamt for (j = 0; j < c; j++) {
2323 1.3.6.2 yamt int ch = data[i + j] & 0xff;
2324 1.3.6.2 yamt printf("%c", ' ' <= ch && ch <= '~' ? ch : ' ');
2325 1.3.6.2 yamt }
2326 1.3.6.2 yamt
2327 1.3.6.2 yamt printf("\n");
2328 1.3.6.2 yamt
2329 1.3.6.2 yamt if (c < 16)
2330 1.3.6.2 yamt break;
2331 1.3.6.2 yamt }
2332 1.3.6.2 yamt }
2333 1.3.6.2 yamt
2334 1.3.6.2 yamt void
2335 1.3.6.2 yamt msk_dump_mbuf(struct mbuf *m)
2336 1.3.6.2 yamt {
2337 1.3.6.2 yamt int count = m->m_pkthdr.len;
2338 1.3.6.2 yamt
2339 1.3.6.2 yamt printf("m=%p, m->m_pkthdr.len=%d\n", m, m->m_pkthdr.len);
2340 1.3.6.2 yamt
2341 1.3.6.2 yamt while (count > 0 && m) {
2342 1.3.6.2 yamt printf("m=%p, m->m_data=%p, m->m_len=%d\n",
2343 1.3.6.2 yamt m, m->m_data, m->m_len);
2344 1.3.6.2 yamt msk_dump_bytes(mtod(m, char *), m->m_len);
2345 1.3.6.2 yamt
2346 1.3.6.2 yamt count -= m->m_len;
2347 1.3.6.2 yamt m = m->m_next;
2348 1.3.6.2 yamt }
2349 1.3.6.2 yamt }
2350 1.3.6.2 yamt #endif
2351 1.3.6.2 yamt
2352 1.3.6.2 yamt static int
2353 1.3.6.2 yamt msk_sysctl_handler(SYSCTLFN_ARGS)
2354 1.3.6.2 yamt {
2355 1.3.6.2 yamt int error, t;
2356 1.3.6.2 yamt struct sysctlnode node;
2357 1.3.6.2 yamt struct sk_softc *sc;
2358 1.3.6.2 yamt
2359 1.3.6.2 yamt node = *rnode;
2360 1.3.6.2 yamt sc = node.sysctl_data;
2361 1.3.6.2 yamt t = sc->sk_int_mod;
2362 1.3.6.2 yamt node.sysctl_data = &t;
2363 1.3.6.2 yamt error = sysctl_lookup(SYSCTLFN_CALL(&node));
2364 1.3.6.2 yamt if (error || newp == NULL)
2365 1.3.6.2 yamt return error;
2366 1.3.6.2 yamt
2367 1.3.6.2 yamt if (t < SK_IM_MIN || t > SK_IM_MAX)
2368 1.3.6.2 yamt return EINVAL;
2369 1.3.6.2 yamt
2370 1.3.6.2 yamt /* update the softc with sysctl-changed value, and mark
2371 1.3.6.2 yamt for hardware update */
2372 1.3.6.2 yamt sc->sk_int_mod = t;
2373 1.3.6.2 yamt sc->sk_int_mod_pending = 1;
2374 1.3.6.2 yamt return 0;
2375 1.3.6.2 yamt }
2376 1.3.6.2 yamt
2377 1.3.6.2 yamt /*
2378 1.3.6.2 yamt * Set up sysctl(3) MIB, hw.sk.* - Individual controllers will be
2379 1.3.6.2 yamt * set up in skc_attach()
2380 1.3.6.2 yamt */
2381 1.3.6.2 yamt SYSCTL_SETUP(sysctl_msk, "sysctl msk subtree setup")
2382 1.3.6.2 yamt {
2383 1.3.6.2 yamt int rc;
2384 1.3.6.2 yamt const struct sysctlnode *node;
2385 1.3.6.2 yamt
2386 1.3.6.2 yamt if ((rc = sysctl_createv(clog, 0, NULL, NULL,
2387 1.3.6.2 yamt 0, CTLTYPE_NODE, "hw", NULL,
2388 1.3.6.2 yamt NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) {
2389 1.3.6.2 yamt goto err;
2390 1.3.6.2 yamt }
2391 1.3.6.2 yamt
2392 1.3.6.2 yamt if ((rc = sysctl_createv(clog, 0, NULL, &node,
2393 1.3.6.2 yamt 0, CTLTYPE_NODE, "msk",
2394 1.3.6.2 yamt SYSCTL_DESCR("msk interface controls"),
2395 1.3.6.2 yamt NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
2396 1.3.6.2 yamt goto err;
2397 1.3.6.2 yamt }
2398 1.3.6.2 yamt
2399 1.3.6.2 yamt msk_root_num = node->sysctl_num;
2400 1.3.6.2 yamt return;
2401 1.3.6.2 yamt
2402 1.3.6.2 yamt err:
2403 1.3.6.2 yamt aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
2404 1.3.6.2 yamt }
2405