if_msk.c revision 1.46 1 1.46 tls /* $NetBSD: if_msk.c,v 1.46 2014/08/10 16:44:36 tls Exp $ */
2 1.5 msaitoh /* $OpenBSD: if_msk.c,v 1.42 2007/01/17 02:43:02 krw Exp $ */
3 1.1 riz
4 1.1 riz /*
5 1.1 riz * Copyright (c) 1997, 1998, 1999, 2000
6 1.1 riz * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
7 1.1 riz *
8 1.1 riz * Redistribution and use in source and binary forms, with or without
9 1.1 riz * modification, are permitted provided that the following conditions
10 1.1 riz * are met:
11 1.1 riz * 1. Redistributions of source code must retain the above copyright
12 1.1 riz * notice, this list of conditions and the following disclaimer.
13 1.1 riz * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 riz * notice, this list of conditions and the following disclaimer in the
15 1.1 riz * documentation and/or other materials provided with the distribution.
16 1.1 riz * 3. All advertising materials mentioning features or use of this software
17 1.1 riz * must display the following acknowledgement:
18 1.1 riz * This product includes software developed by Bill Paul.
19 1.1 riz * 4. Neither the name of the author nor the names of any co-contributors
20 1.1 riz * may be used to endorse or promote products derived from this software
21 1.1 riz * without specific prior written permission.
22 1.1 riz *
23 1.1 riz * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
24 1.1 riz * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 riz * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 riz * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
27 1.1 riz * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 riz * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 riz * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 riz * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 riz * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 riz * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
33 1.1 riz * THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 riz *
35 1.1 riz * $FreeBSD: /c/ncvs/src/sys/pci/if_sk.c,v 1.20 2000/04/22 02:16:37 wpaul Exp $
36 1.1 riz */
37 1.1 riz
38 1.1 riz /*
39 1.1 riz * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
40 1.1 riz *
41 1.1 riz * Permission to use, copy, modify, and distribute this software for any
42 1.1 riz * purpose with or without fee is hereby granted, provided that the above
43 1.1 riz * copyright notice and this permission notice appear in all copies.
44 1.1 riz *
45 1.1 riz * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
46 1.1 riz * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
47 1.1 riz * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
48 1.1 riz * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
49 1.1 riz * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
50 1.1 riz * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
51 1.1 riz * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
52 1.1 riz */
53 1.1 riz
54 1.10 dsl #include <sys/cdefs.h>
55 1.46 tls __KERNEL_RCSID(0, "$NetBSD: if_msk.c,v 1.46 2014/08/10 16:44:36 tls Exp $");
56 1.1 riz
57 1.1 riz #include <sys/param.h>
58 1.1 riz #include <sys/systm.h>
59 1.1 riz #include <sys/sockio.h>
60 1.1 riz #include <sys/mbuf.h>
61 1.1 riz #include <sys/malloc.h>
62 1.21 cube #include <sys/mutex.h>
63 1.1 riz #include <sys/kernel.h>
64 1.1 riz #include <sys/socket.h>
65 1.1 riz #include <sys/device.h>
66 1.1 riz #include <sys/queue.h>
67 1.1 riz #include <sys/callout.h>
68 1.1 riz #include <sys/sysctl.h>
69 1.1 riz #include <sys/endian.h>
70 1.1 riz #ifdef __NetBSD__
71 1.1 riz #define letoh16 htole16
72 1.1 riz #define letoh32 htole32
73 1.1 riz #endif
74 1.1 riz
75 1.1 riz #include <net/if.h>
76 1.1 riz #include <net/if_dl.h>
77 1.1 riz #include <net/if_types.h>
78 1.1 riz
79 1.1 riz #include <net/if_media.h>
80 1.1 riz
81 1.1 riz #include <net/bpf.h>
82 1.1 riz #include <sys/rnd.h>
83 1.1 riz
84 1.1 riz #include <dev/mii/mii.h>
85 1.1 riz #include <dev/mii/miivar.h>
86 1.1 riz #include <dev/mii/brgphyreg.h>
87 1.1 riz
88 1.1 riz #include <dev/pci/pcireg.h>
89 1.1 riz #include <dev/pci/pcivar.h>
90 1.1 riz #include <dev/pci/pcidevs.h>
91 1.1 riz
92 1.1 riz #include <dev/pci/if_skreg.h>
93 1.1 riz #include <dev/pci/if_mskvar.h>
94 1.1 riz
95 1.26 cegger int mskc_probe(device_t, cfdata_t, void *);
96 1.30 christos void mskc_attach(device_t, device_t, void *);
97 1.33 dyoung static bool mskc_suspend(device_t, const pmf_qual_t *);
98 1.33 dyoung static bool mskc_resume(device_t, const pmf_qual_t *);
99 1.26 cegger int msk_probe(device_t, cfdata_t, void *);
100 1.30 christos void msk_attach(device_t, device_t, void *);
101 1.1 riz int mskcprint(void *, const char *);
102 1.1 riz int msk_intr(void *);
103 1.1 riz void msk_intr_yukon(struct sk_if_softc *);
104 1.1 riz void msk_rxeof(struct sk_if_softc *, u_int16_t, u_int32_t);
105 1.6 msaitoh void msk_txeof(struct sk_if_softc *, int);
106 1.1 riz int msk_encap(struct sk_if_softc *, struct mbuf *, u_int32_t *);
107 1.1 riz void msk_start(struct ifnet *);
108 1.8 christos int msk_ioctl(struct ifnet *, u_long, void *);
109 1.1 riz int msk_init(struct ifnet *);
110 1.1 riz void msk_init_yukon(struct sk_if_softc *);
111 1.1 riz void msk_stop(struct ifnet *, int);
112 1.1 riz void msk_watchdog(struct ifnet *);
113 1.1 riz void msk_reset(struct sk_softc *);
114 1.1 riz int msk_newbuf(struct sk_if_softc *, int, struct mbuf *, bus_dmamap_t);
115 1.1 riz int msk_alloc_jumbo_mem(struct sk_if_softc *);
116 1.1 riz void *msk_jalloc(struct sk_if_softc *);
117 1.8 christos void msk_jfree(struct mbuf *, void *, size_t, void *);
118 1.1 riz int msk_init_rx_ring(struct sk_if_softc *);
119 1.1 riz int msk_init_tx_ring(struct sk_if_softc *);
120 1.1 riz
121 1.30 christos void msk_update_int_mod(struct sk_softc *, int);
122 1.1 riz
123 1.26 cegger int msk_miibus_readreg(device_t, int, int);
124 1.26 cegger void msk_miibus_writereg(device_t, int, int, int);
125 1.41 matt void msk_miibus_statchg(struct ifnet *);
126 1.1 riz
127 1.8 christos void msk_setfilt(struct sk_if_softc *, void *, int);
128 1.1 riz void msk_setmulti(struct sk_if_softc *);
129 1.1 riz void msk_setpromisc(struct sk_if_softc *);
130 1.5 msaitoh void msk_tick(void *);
131 1.1 riz
132 1.1 riz /* #define MSK_DEBUG 1 */
133 1.1 riz #ifdef MSK_DEBUG
134 1.1 riz #define DPRINTF(x) if (mskdebug) printf x
135 1.1 riz #define DPRINTFN(n,x) if (mskdebug >= (n)) printf x
136 1.1 riz int mskdebug = MSK_DEBUG;
137 1.1 riz
138 1.1 riz void msk_dump_txdesc(struct msk_tx_desc *, int);
139 1.1 riz void msk_dump_mbuf(struct mbuf *);
140 1.1 riz void msk_dump_bytes(const char *, int);
141 1.1 riz #else
142 1.1 riz #define DPRINTF(x)
143 1.1 riz #define DPRINTFN(n,x)
144 1.1 riz #endif
145 1.1 riz
146 1.1 riz static int msk_sysctl_handler(SYSCTLFN_PROTO);
147 1.1 riz static int msk_root_num;
148 1.1 riz
149 1.1 riz /* supported device vendors */
150 1.1 riz static const struct msk_product {
151 1.1 riz pci_vendor_id_t msk_vendor;
152 1.1 riz pci_product_id_t msk_product;
153 1.1 riz } msk_products[] = {
154 1.5 msaitoh { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE550SX },
155 1.5 msaitoh { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE560SX },
156 1.5 msaitoh { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DGE560T },
157 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_1 },
158 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C032 },
159 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C033 },
160 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C034 },
161 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C036 },
162 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C042 },
163 1.13 manu { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_C055 },
164 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8035 },
165 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8036 },
166 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8038 },
167 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8039 },
168 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8050 },
169 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8052 },
170 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8053 },
171 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8055 },
172 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKON_8056 },
173 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8021CU },
174 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8021X },
175 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8022CU },
176 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8022X },
177 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8061CU },
178 1.5 msaitoh { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8061X },
179 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8062CU },
180 1.1 riz { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_YUKONII_8062X },
181 1.1 riz { PCI_VENDOR_SCHNEIDERKOCH, PCI_PRODUCT_SCHNEIDERKOCH_SK_9SXX },
182 1.1 riz { PCI_VENDOR_SCHNEIDERKOCH, PCI_PRODUCT_SCHNEIDERKOCH_SK_9E21 }
183 1.1 riz };
184 1.1 riz
185 1.1 riz static inline u_int32_t
186 1.1 riz sk_win_read_4(struct sk_softc *sc, u_int32_t reg)
187 1.1 riz {
188 1.1 riz return CSR_READ_4(sc, reg);
189 1.1 riz }
190 1.1 riz
191 1.1 riz static inline u_int16_t
192 1.1 riz sk_win_read_2(struct sk_softc *sc, u_int32_t reg)
193 1.1 riz {
194 1.1 riz return CSR_READ_2(sc, reg);
195 1.1 riz }
196 1.1 riz
197 1.1 riz static inline u_int8_t
198 1.1 riz sk_win_read_1(struct sk_softc *sc, u_int32_t reg)
199 1.1 riz {
200 1.1 riz return CSR_READ_1(sc, reg);
201 1.1 riz }
202 1.1 riz
203 1.1 riz static inline void
204 1.1 riz sk_win_write_4(struct sk_softc *sc, u_int32_t reg, u_int32_t x)
205 1.1 riz {
206 1.1 riz CSR_WRITE_4(sc, reg, x);
207 1.1 riz }
208 1.1 riz
209 1.1 riz static inline void
210 1.1 riz sk_win_write_2(struct sk_softc *sc, u_int32_t reg, u_int16_t x)
211 1.1 riz {
212 1.1 riz CSR_WRITE_2(sc, reg, x);
213 1.1 riz }
214 1.1 riz
215 1.1 riz static inline void
216 1.1 riz sk_win_write_1(struct sk_softc *sc, u_int32_t reg, u_int8_t x)
217 1.1 riz {
218 1.1 riz CSR_WRITE_1(sc, reg, x);
219 1.1 riz }
220 1.1 riz
221 1.1 riz int
222 1.26 cegger msk_miibus_readreg(device_t dev, int phy, int reg)
223 1.1 riz {
224 1.27 cegger struct sk_if_softc *sc_if = device_private(dev);
225 1.1 riz u_int16_t val;
226 1.1 riz int i;
227 1.1 riz
228 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
229 1.1 riz YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
230 1.43 christos
231 1.1 riz for (i = 0; i < SK_TIMEOUT; i++) {
232 1.1 riz DELAY(1);
233 1.1 riz val = SK_YU_READ_2(sc_if, YUKON_SMICR);
234 1.1 riz if (val & YU_SMICR_READ_VALID)
235 1.1 riz break;
236 1.1 riz }
237 1.1 riz
238 1.1 riz if (i == SK_TIMEOUT) {
239 1.30 christos aprint_error_dev(sc_if->sk_dev, "phy failed to come ready\n");
240 1.1 riz return (0);
241 1.1 riz }
242 1.43 christos
243 1.5 msaitoh DPRINTFN(9, ("msk_miibus_readreg: i=%d, timeout=%d\n", i,
244 1.1 riz SK_TIMEOUT));
245 1.1 riz
246 1.1 riz val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
247 1.1 riz
248 1.5 msaitoh DPRINTFN(9, ("msk_miibus_readreg phy=%d, reg=%#x, val=%#x\n",
249 1.1 riz phy, reg, val));
250 1.1 riz
251 1.1 riz return (val);
252 1.1 riz }
253 1.1 riz
254 1.1 riz void
255 1.26 cegger msk_miibus_writereg(device_t dev, int phy, int reg, int val)
256 1.1 riz {
257 1.27 cegger struct sk_if_softc *sc_if = device_private(dev);
258 1.1 riz int i;
259 1.1 riz
260 1.5 msaitoh DPRINTFN(9, ("msk_miibus_writereg phy=%d reg=%#x val=%#x\n",
261 1.1 riz phy, reg, val));
262 1.1 riz
263 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
264 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
265 1.1 riz YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
266 1.1 riz
267 1.1 riz for (i = 0; i < SK_TIMEOUT; i++) {
268 1.1 riz DELAY(1);
269 1.4 msaitoh if (!(SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY))
270 1.1 riz break;
271 1.1 riz }
272 1.1 riz
273 1.1 riz if (i == SK_TIMEOUT)
274 1.30 christos aprint_error_dev(sc_if->sk_dev, "phy write timed out\n");
275 1.1 riz }
276 1.1 riz
277 1.1 riz void
278 1.41 matt msk_miibus_statchg(struct ifnet *ifp)
279 1.1 riz {
280 1.41 matt struct sk_if_softc *sc_if = ifp->if_softc;
281 1.5 msaitoh struct mii_data *mii = &sc_if->sk_mii;
282 1.5 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
283 1.5 msaitoh int gpcr;
284 1.5 msaitoh
285 1.5 msaitoh gpcr = SK_YU_READ_2(sc_if, YUKON_GPCR);
286 1.5 msaitoh gpcr &= (YU_GPCR_TXEN | YU_GPCR_RXEN);
287 1.5 msaitoh
288 1.5 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) {
289 1.5 msaitoh /* Set speed. */
290 1.5 msaitoh gpcr |= YU_GPCR_SPEED_DIS;
291 1.5 msaitoh switch (IFM_SUBTYPE(mii->mii_media_active)) {
292 1.5 msaitoh case IFM_1000_SX:
293 1.5 msaitoh case IFM_1000_LX:
294 1.5 msaitoh case IFM_1000_CX:
295 1.5 msaitoh case IFM_1000_T:
296 1.5 msaitoh gpcr |= (YU_GPCR_GIG | YU_GPCR_SPEED);
297 1.5 msaitoh break;
298 1.5 msaitoh case IFM_100_TX:
299 1.5 msaitoh gpcr |= YU_GPCR_SPEED;
300 1.5 msaitoh break;
301 1.5 msaitoh }
302 1.5 msaitoh
303 1.5 msaitoh /* Set duplex. */
304 1.5 msaitoh gpcr |= YU_GPCR_DPLX_DIS;
305 1.5 msaitoh if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
306 1.5 msaitoh gpcr |= YU_GPCR_DUPLEX;
307 1.5 msaitoh
308 1.5 msaitoh /* Disable flow control. */
309 1.5 msaitoh gpcr |= YU_GPCR_FCTL_DIS;
310 1.5 msaitoh gpcr |= (YU_GPCR_FCTL_TX_DIS | YU_GPCR_FCTL_RX_DIS);
311 1.5 msaitoh }
312 1.5 msaitoh
313 1.5 msaitoh SK_YU_WRITE_2(sc_if, YUKON_GPCR, gpcr);
314 1.5 msaitoh
315 1.5 msaitoh DPRINTFN(9, ("msk_miibus_statchg: gpcr=%x\n",
316 1.41 matt SK_YU_READ_2(sc_if, YUKON_GPCR)));
317 1.1 riz }
318 1.1 riz
319 1.1 riz #define HASH_BITS 6
320 1.43 christos
321 1.1 riz void
322 1.8 christos msk_setfilt(struct sk_if_softc *sc_if, void *addrv, int slot)
323 1.1 riz {
324 1.8 christos char *addr = addrv;
325 1.1 riz int base = XM_RXFILT_ENTRY(slot);
326 1.1 riz
327 1.1 riz SK_XM_WRITE_2(sc_if, base, *(u_int16_t *)(&addr[0]));
328 1.1 riz SK_XM_WRITE_2(sc_if, base + 2, *(u_int16_t *)(&addr[2]));
329 1.1 riz SK_XM_WRITE_2(sc_if, base + 4, *(u_int16_t *)(&addr[4]));
330 1.1 riz }
331 1.1 riz
332 1.1 riz void
333 1.1 riz msk_setmulti(struct sk_if_softc *sc_if)
334 1.1 riz {
335 1.1 riz struct ifnet *ifp= &sc_if->sk_ethercom.ec_if;
336 1.1 riz u_int32_t hashes[2] = { 0, 0 };
337 1.1 riz int h;
338 1.1 riz struct ethercom *ec = &sc_if->sk_ethercom;
339 1.1 riz struct ether_multi *enm;
340 1.1 riz struct ether_multistep step;
341 1.6 msaitoh u_int16_t reg;
342 1.1 riz
343 1.1 riz /* First, zot all the existing filters. */
344 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH1, 0);
345 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH2, 0);
346 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH3, 0);
347 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH4, 0);
348 1.1 riz
349 1.1 riz
350 1.1 riz /* Now program new ones. */
351 1.6 msaitoh reg = SK_YU_READ_2(sc_if, YUKON_RCR);
352 1.6 msaitoh reg |= YU_RCR_UFLEN;
353 1.1 riz allmulti:
354 1.1 riz if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
355 1.6 msaitoh if ((ifp->if_flags & IFF_PROMISC) != 0)
356 1.6 msaitoh reg &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
357 1.6 msaitoh else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
358 1.6 msaitoh hashes[0] = 0xFFFFFFFF;
359 1.6 msaitoh hashes[1] = 0xFFFFFFFF;
360 1.6 msaitoh }
361 1.1 riz } else {
362 1.1 riz /* First find the tail of the list. */
363 1.1 riz ETHER_FIRST_MULTI(step, ec, enm);
364 1.1 riz while (enm != NULL) {
365 1.23 cegger if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
366 1.1 riz ETHER_ADDR_LEN)) {
367 1.1 riz ifp->if_flags |= IFF_ALLMULTI;
368 1.1 riz goto allmulti;
369 1.1 riz }
370 1.5 msaitoh h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) &
371 1.5 msaitoh ((1 << HASH_BITS) - 1);
372 1.1 riz if (h < 32)
373 1.1 riz hashes[0] |= (1 << h);
374 1.1 riz else
375 1.1 riz hashes[1] |= (1 << (h - 32));
376 1.1 riz
377 1.1 riz ETHER_NEXT_MULTI(step, enm);
378 1.1 riz }
379 1.6 msaitoh reg |= YU_RCR_MUFLEN;
380 1.1 riz }
381 1.1 riz
382 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
383 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
384 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
385 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
386 1.6 msaitoh SK_YU_WRITE_2(sc_if, YUKON_RCR, reg);
387 1.1 riz }
388 1.1 riz
389 1.1 riz void
390 1.1 riz msk_setpromisc(struct sk_if_softc *sc_if)
391 1.1 riz {
392 1.1 riz struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
393 1.1 riz
394 1.1 riz if (ifp->if_flags & IFF_PROMISC)
395 1.1 riz SK_YU_CLRBIT_2(sc_if, YUKON_RCR,
396 1.1 riz YU_RCR_UFLEN | YU_RCR_MUFLEN);
397 1.1 riz else
398 1.1 riz SK_YU_SETBIT_2(sc_if, YUKON_RCR,
399 1.1 riz YU_RCR_UFLEN | YU_RCR_MUFLEN);
400 1.1 riz }
401 1.1 riz
402 1.1 riz int
403 1.1 riz msk_init_rx_ring(struct sk_if_softc *sc_if)
404 1.1 riz {
405 1.1 riz struct msk_chain_data *cd = &sc_if->sk_cdata;
406 1.1 riz struct msk_ring_data *rd = sc_if->sk_rdata;
407 1.1 riz int i, nexti;
408 1.1 riz
409 1.30 christos memset(rd->sk_rx_ring, 0, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
410 1.1 riz
411 1.1 riz for (i = 0; i < MSK_RX_RING_CNT; i++) {
412 1.1 riz cd->sk_rx_chain[i].sk_le = &rd->sk_rx_ring[i];
413 1.1 riz if (i == (MSK_RX_RING_CNT - 1))
414 1.1 riz nexti = 0;
415 1.1 riz else
416 1.1 riz nexti = i + 1;
417 1.1 riz cd->sk_rx_chain[i].sk_next = &cd->sk_rx_chain[nexti];
418 1.1 riz }
419 1.1 riz
420 1.1 riz for (i = 0; i < MSK_RX_RING_CNT; i++) {
421 1.1 riz if (msk_newbuf(sc_if, i, NULL,
422 1.1 riz sc_if->sk_cdata.sk_rx_jumbo_map) == ENOBUFS) {
423 1.30 christos aprint_error_dev(sc_if->sk_dev, "failed alloc of %dth mbuf\n", i);
424 1.1 riz return (ENOBUFS);
425 1.1 riz }
426 1.1 riz }
427 1.1 riz
428 1.1 riz sc_if->sk_cdata.sk_rx_prod = MSK_RX_RING_CNT - 1;
429 1.1 riz sc_if->sk_cdata.sk_rx_cons = 0;
430 1.1 riz
431 1.1 riz return (0);
432 1.1 riz }
433 1.1 riz
434 1.1 riz int
435 1.1 riz msk_init_tx_ring(struct sk_if_softc *sc_if)
436 1.1 riz {
437 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
438 1.1 riz struct msk_chain_data *cd = &sc_if->sk_cdata;
439 1.1 riz struct msk_ring_data *rd = sc_if->sk_rdata;
440 1.1 riz bus_dmamap_t dmamap;
441 1.1 riz struct sk_txmap_entry *entry;
442 1.1 riz int i, nexti;
443 1.1 riz
444 1.30 christos memset(sc_if->sk_rdata->sk_tx_ring, 0,
445 1.1 riz sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
446 1.1 riz
447 1.1 riz SIMPLEQ_INIT(&sc_if->sk_txmap_head);
448 1.1 riz for (i = 0; i < MSK_TX_RING_CNT; i++) {
449 1.1 riz cd->sk_tx_chain[i].sk_le = &rd->sk_tx_ring[i];
450 1.1 riz if (i == (MSK_TX_RING_CNT - 1))
451 1.1 riz nexti = 0;
452 1.1 riz else
453 1.1 riz nexti = i + 1;
454 1.1 riz cd->sk_tx_chain[i].sk_next = &cd->sk_tx_chain[nexti];
455 1.1 riz
456 1.1 riz if (bus_dmamap_create(sc->sc_dmatag, SK_JLEN, SK_NTXSEG,
457 1.1 riz SK_JLEN, 0, BUS_DMA_NOWAIT, &dmamap))
458 1.1 riz return (ENOBUFS);
459 1.1 riz
460 1.1 riz entry = malloc(sizeof(*entry), M_DEVBUF, M_NOWAIT);
461 1.1 riz if (!entry) {
462 1.1 riz bus_dmamap_destroy(sc->sc_dmatag, dmamap);
463 1.1 riz return (ENOBUFS);
464 1.1 riz }
465 1.1 riz entry->dmamap = dmamap;
466 1.1 riz SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head, entry, link);
467 1.1 riz }
468 1.1 riz
469 1.1 riz sc_if->sk_cdata.sk_tx_prod = 0;
470 1.1 riz sc_if->sk_cdata.sk_tx_cons = 0;
471 1.1 riz sc_if->sk_cdata.sk_tx_cnt = 0;
472 1.1 riz
473 1.1 riz MSK_CDTXSYNC(sc_if, 0, MSK_TX_RING_CNT,
474 1.1 riz BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
475 1.1 riz
476 1.1 riz return (0);
477 1.1 riz }
478 1.1 riz
479 1.1 riz int
480 1.1 riz msk_newbuf(struct sk_if_softc *sc_if, int i, struct mbuf *m,
481 1.1 riz bus_dmamap_t dmamap)
482 1.1 riz {
483 1.1 riz struct mbuf *m_new = NULL;
484 1.1 riz struct sk_chain *c;
485 1.1 riz struct msk_rx_desc *r;
486 1.1 riz
487 1.1 riz if (m == NULL) {
488 1.8 christos void *buf = NULL;
489 1.1 riz
490 1.1 riz MGETHDR(m_new, M_DONTWAIT, MT_DATA);
491 1.1 riz if (m_new == NULL)
492 1.1 riz return (ENOBUFS);
493 1.43 christos
494 1.1 riz /* Allocate the jumbo buffer */
495 1.1 riz buf = msk_jalloc(sc_if);
496 1.1 riz if (buf == NULL) {
497 1.1 riz m_freem(m_new);
498 1.1 riz DPRINTFN(1, ("%s jumbo allocation failed -- packet "
499 1.1 riz "dropped!\n", sc_if->sk_ethercom.ec_if.if_xname));
500 1.1 riz return (ENOBUFS);
501 1.1 riz }
502 1.1 riz
503 1.1 riz /* Attach the buffer to the mbuf */
504 1.1 riz m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
505 1.1 riz MEXTADD(m_new, buf, SK_JLEN, 0, msk_jfree, sc_if);
506 1.1 riz } else {
507 1.1 riz /*
508 1.1 riz * We're re-using a previously allocated mbuf;
509 1.1 riz * be sure to re-init pointers and lengths to
510 1.1 riz * default values.
511 1.1 riz */
512 1.1 riz m_new = m;
513 1.1 riz m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
514 1.1 riz m_new->m_data = m_new->m_ext.ext_buf;
515 1.1 riz }
516 1.1 riz m_adj(m_new, ETHER_ALIGN);
517 1.1 riz
518 1.1 riz c = &sc_if->sk_cdata.sk_rx_chain[i];
519 1.1 riz r = c->sk_le;
520 1.1 riz c->sk_mbuf = m_new;
521 1.1 riz r->sk_addr = htole32(dmamap->dm_segs[0].ds_addr +
522 1.1 riz (((vaddr_t)m_new->m_data
523 1.1 riz - (vaddr_t)sc_if->sk_cdata.sk_jumbo_buf)));
524 1.1 riz r->sk_len = htole16(SK_JLEN);
525 1.1 riz r->sk_ctl = 0;
526 1.1 riz r->sk_opcode = SK_Y2_RXOPC_PACKET | SK_Y2_RXOPC_OWN;
527 1.1 riz
528 1.1 riz MSK_CDRXSYNC(sc_if, i, BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
529 1.1 riz
530 1.1 riz return (0);
531 1.1 riz }
532 1.1 riz
533 1.1 riz /*
534 1.1 riz * Memory management for jumbo frames.
535 1.1 riz */
536 1.1 riz
537 1.1 riz int
538 1.1 riz msk_alloc_jumbo_mem(struct sk_if_softc *sc_if)
539 1.1 riz {
540 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
541 1.8 christos char *ptr, *kva;
542 1.1 riz bus_dma_segment_t seg;
543 1.1 riz int i, rseg, state, error;
544 1.1 riz struct sk_jpool_entry *entry;
545 1.1 riz
546 1.1 riz state = error = 0;
547 1.1 riz
548 1.1 riz /* Grab a big chunk o' storage. */
549 1.1 riz if (bus_dmamem_alloc(sc->sc_dmatag, MSK_JMEM, PAGE_SIZE, 0,
550 1.1 riz &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
551 1.1 riz aprint_error(": can't alloc rx buffers");
552 1.1 riz return (ENOBUFS);
553 1.1 riz }
554 1.1 riz
555 1.1 riz state = 1;
556 1.8 christos if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg, MSK_JMEM, (void **)&kva,
557 1.1 riz BUS_DMA_NOWAIT)) {
558 1.1 riz aprint_error(": can't map dma buffers (%d bytes)", MSK_JMEM);
559 1.1 riz error = ENOBUFS;
560 1.1 riz goto out;
561 1.1 riz }
562 1.1 riz
563 1.1 riz state = 2;
564 1.1 riz if (bus_dmamap_create(sc->sc_dmatag, MSK_JMEM, 1, MSK_JMEM, 0,
565 1.1 riz BUS_DMA_NOWAIT, &sc_if->sk_cdata.sk_rx_jumbo_map)) {
566 1.1 riz aprint_error(": can't create dma map");
567 1.1 riz error = ENOBUFS;
568 1.1 riz goto out;
569 1.1 riz }
570 1.1 riz
571 1.1 riz state = 3;
572 1.1 riz if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map,
573 1.1 riz kva, MSK_JMEM, NULL, BUS_DMA_NOWAIT)) {
574 1.1 riz aprint_error(": can't load dma map");
575 1.1 riz error = ENOBUFS;
576 1.1 riz goto out;
577 1.1 riz }
578 1.1 riz
579 1.1 riz state = 4;
580 1.8 christos sc_if->sk_cdata.sk_jumbo_buf = (void *)kva;
581 1.8 christos DPRINTFN(1,("msk_jumbo_buf = %p\n", (void *)sc_if->sk_cdata.sk_jumbo_buf));
582 1.1 riz
583 1.1 riz LIST_INIT(&sc_if->sk_jfree_listhead);
584 1.1 riz LIST_INIT(&sc_if->sk_jinuse_listhead);
585 1.21 cube mutex_init(&sc_if->sk_jpool_mtx, MUTEX_DEFAULT, IPL_NET);
586 1.1 riz
587 1.1 riz /*
588 1.1 riz * Now divide it up into 9K pieces and save the addresses
589 1.1 riz * in an array.
590 1.1 riz */
591 1.1 riz ptr = sc_if->sk_cdata.sk_jumbo_buf;
592 1.1 riz for (i = 0; i < MSK_JSLOTS; i++) {
593 1.1 riz sc_if->sk_cdata.sk_jslots[i] = ptr;
594 1.1 riz ptr += SK_JLEN;
595 1.1 riz entry = malloc(sizeof(struct sk_jpool_entry),
596 1.1 riz M_DEVBUF, M_NOWAIT);
597 1.1 riz if (entry == NULL) {
598 1.5 msaitoh sc_if->sk_cdata.sk_jumbo_buf = NULL;
599 1.1 riz aprint_error(": no memory for jumbo buffer queue!");
600 1.1 riz error = ENOBUFS;
601 1.1 riz goto out;
602 1.1 riz }
603 1.1 riz entry->slot = i;
604 1.5 msaitoh LIST_INSERT_HEAD(&sc_if->sk_jfree_listhead,
605 1.1 riz entry, jpool_entries);
606 1.1 riz }
607 1.1 riz out:
608 1.1 riz if (error != 0) {
609 1.1 riz switch (state) {
610 1.1 riz case 4:
611 1.1 riz bus_dmamap_unload(sc->sc_dmatag,
612 1.1 riz sc_if->sk_cdata.sk_rx_jumbo_map);
613 1.1 riz case 3:
614 1.1 riz bus_dmamap_destroy(sc->sc_dmatag,
615 1.1 riz sc_if->sk_cdata.sk_rx_jumbo_map);
616 1.1 riz case 2:
617 1.1 riz bus_dmamem_unmap(sc->sc_dmatag, kva, MSK_JMEM);
618 1.1 riz case 1:
619 1.1 riz bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
620 1.1 riz break;
621 1.1 riz default:
622 1.1 riz break;
623 1.1 riz }
624 1.1 riz }
625 1.1 riz
626 1.1 riz return (error);
627 1.1 riz }
628 1.1 riz
629 1.1 riz /*
630 1.1 riz * Allocate a jumbo buffer.
631 1.1 riz */
632 1.1 riz void *
633 1.1 riz msk_jalloc(struct sk_if_softc *sc_if)
634 1.1 riz {
635 1.1 riz struct sk_jpool_entry *entry;
636 1.1 riz
637 1.21 cube mutex_enter(&sc_if->sk_jpool_mtx);
638 1.1 riz entry = LIST_FIRST(&sc_if->sk_jfree_listhead);
639 1.1 riz
640 1.21 cube if (entry == NULL) {
641 1.21 cube mutex_exit(&sc_if->sk_jpool_mtx);
642 1.21 cube return NULL;
643 1.21 cube }
644 1.1 riz
645 1.1 riz LIST_REMOVE(entry, jpool_entries);
646 1.1 riz LIST_INSERT_HEAD(&sc_if->sk_jinuse_listhead, entry, jpool_entries);
647 1.21 cube mutex_exit(&sc_if->sk_jpool_mtx);
648 1.1 riz return (sc_if->sk_cdata.sk_jslots[entry->slot]);
649 1.1 riz }
650 1.1 riz
651 1.1 riz /*
652 1.1 riz * Release a jumbo buffer.
653 1.1 riz */
654 1.1 riz void
655 1.8 christos msk_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
656 1.1 riz {
657 1.1 riz struct sk_jpool_entry *entry;
658 1.1 riz struct sk_if_softc *sc;
659 1.21 cube int i;
660 1.1 riz
661 1.1 riz /* Extract the softc struct pointer. */
662 1.1 riz sc = (struct sk_if_softc *)arg;
663 1.1 riz
664 1.1 riz if (sc == NULL)
665 1.1 riz panic("msk_jfree: can't find softc pointer!");
666 1.1 riz
667 1.1 riz /* calculate the slot this buffer belongs to */
668 1.1 riz i = ((vaddr_t)buf
669 1.1 riz - (vaddr_t)sc->sk_cdata.sk_jumbo_buf) / SK_JLEN;
670 1.1 riz
671 1.1 riz if ((i < 0) || (i >= MSK_JSLOTS))
672 1.6 msaitoh panic("msk_jfree: asked to free buffer that we don't manage!");
673 1.1 riz
674 1.21 cube mutex_enter(&sc->sk_jpool_mtx);
675 1.1 riz entry = LIST_FIRST(&sc->sk_jinuse_listhead);
676 1.1 riz if (entry == NULL)
677 1.1 riz panic("msk_jfree: buffer not in use!");
678 1.1 riz entry->slot = i;
679 1.1 riz LIST_REMOVE(entry, jpool_entries);
680 1.1 riz LIST_INSERT_HEAD(&sc->sk_jfree_listhead, entry, jpool_entries);
681 1.21 cube mutex_exit(&sc->sk_jpool_mtx);
682 1.1 riz
683 1.1 riz if (__predict_true(m != NULL))
684 1.12 ad pool_cache_put(mb_cache, m);
685 1.1 riz }
686 1.1 riz
687 1.1 riz int
688 1.19 dyoung msk_ioctl(struct ifnet *ifp, u_long cmd, void *data)
689 1.1 riz {
690 1.1 riz struct sk_if_softc *sc_if = ifp->if_softc;
691 1.1 riz int s, error = 0;
692 1.1 riz
693 1.1 riz s = splnet();
694 1.1 riz
695 1.19 dyoung DPRINTFN(2, ("msk_ioctl ETHER\n"));
696 1.19 dyoung error = ether_ioctl(ifp, cmd, data);
697 1.1 riz
698 1.19 dyoung if (error == ENETRESET) {
699 1.19 dyoung error = 0;
700 1.19 dyoung if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
701 1.19 dyoung ;
702 1.19 dyoung else if (ifp->if_flags & IFF_RUNNING) {
703 1.1 riz /*
704 1.1 riz * Multicast list has changed; set the hardware
705 1.1 riz * filter accordingly.
706 1.1 riz */
707 1.19 dyoung msk_setmulti(sc_if);
708 1.1 riz }
709 1.1 riz }
710 1.1 riz
711 1.1 riz splx(s);
712 1.1 riz return (error);
713 1.1 riz }
714 1.1 riz
715 1.1 riz void
716 1.30 christos msk_update_int_mod(struct sk_softc *sc, int verbose)
717 1.1 riz {
718 1.5 msaitoh u_int32_t imtimer_ticks;
719 1.1 riz
720 1.1 riz /*
721 1.1 riz * Configure interrupt moderation. The moderation timer
722 1.1 riz * defers interrupts specified in the interrupt moderation
723 1.1 riz * timer mask based on the timeout specified in the interrupt
724 1.1 riz * moderation timer init register. Each bit in the timer
725 1.1 riz * register represents one tick, so to specify a timeout in
726 1.1 riz * microseconds, we have to multiply by the correct number of
727 1.1 riz * ticks-per-microsecond.
728 1.1 riz */
729 1.1 riz switch (sc->sk_type) {
730 1.1 riz case SK_YUKON_EC:
731 1.6 msaitoh case SK_YUKON_EC_U:
732 1.5 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
733 1.1 riz break;
734 1.6 msaitoh case SK_YUKON_FE:
735 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
736 1.6 msaitoh break;
737 1.6 msaitoh case SK_YUKON_XL:
738 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
739 1.6 msaitoh break;
740 1.1 riz default:
741 1.5 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
742 1.1 riz }
743 1.30 christos if (verbose)
744 1.30 christos aprint_verbose_dev(sc->sk_dev,
745 1.30 christos "interrupt moderation is %d us\n", sc->sk_int_mod);
746 1.1 riz sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod));
747 1.1 riz sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
748 1.1 riz SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
749 1.1 riz sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
750 1.1 riz sc->sk_int_mod_pending = 0;
751 1.1 riz }
752 1.1 riz
753 1.1 riz static int
754 1.1 riz msk_lookup(const struct pci_attach_args *pa)
755 1.1 riz {
756 1.1 riz const struct msk_product *pmsk;
757 1.1 riz
758 1.1 riz for ( pmsk = &msk_products[0]; pmsk->msk_vendor != 0; pmsk++) {
759 1.1 riz if (PCI_VENDOR(pa->pa_id) == pmsk->msk_vendor &&
760 1.1 riz PCI_PRODUCT(pa->pa_id) == pmsk->msk_product)
761 1.1 riz return 1;
762 1.1 riz }
763 1.1 riz return 0;
764 1.1 riz }
765 1.1 riz
766 1.1 riz /*
767 1.1 riz * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
768 1.1 riz * IDs against our list and return a device name if we find a match.
769 1.1 riz */
770 1.1 riz int
771 1.26 cegger mskc_probe(device_t parent, cfdata_t match, void *aux)
772 1.1 riz {
773 1.1 riz struct pci_attach_args *pa = (struct pci_attach_args *)aux;
774 1.1 riz
775 1.1 riz return msk_lookup(pa);
776 1.1 riz }
777 1.1 riz
778 1.1 riz /*
779 1.1 riz * Force the GEnesis into reset, then bring it out of reset.
780 1.1 riz */
781 1.1 riz void msk_reset(struct sk_softc *sc)
782 1.1 riz {
783 1.5 msaitoh u_int32_t imtimer_ticks, reg1;
784 1.1 riz int reg;
785 1.1 riz
786 1.1 riz DPRINTFN(2, ("msk_reset\n"));
787 1.1 riz
788 1.1 riz CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_RESET);
789 1.1 riz CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_RESET);
790 1.1 riz
791 1.1 riz DELAY(1000);
792 1.1 riz CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_UNRESET);
793 1.1 riz DELAY(2);
794 1.1 riz CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
795 1.5 msaitoh sk_win_write_1(sc, SK_TESTCTL1, 2);
796 1.5 msaitoh
797 1.5 msaitoh reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
798 1.5 msaitoh if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
799 1.5 msaitoh reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
800 1.5 msaitoh else
801 1.5 msaitoh reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
802 1.43 christos
803 1.22 chris if (sc->sk_type == SK_YUKON_EC_U) {
804 1.22 chris uint32_t our;
805 1.22 chris
806 1.22 chris CSR_WRITE_2(sc, SK_CSR, SK_CSR_WOL_ON);
807 1.43 christos
808 1.22 chris /* enable all clocks. */
809 1.22 chris sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG3), 0);
810 1.22 chris our = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4));
811 1.22 chris our &= (SK_Y2_REG4_FORCE_ASPM_REQUEST|
812 1.22 chris SK_Y2_REG4_ASPM_GPHY_LINK_DOWN|
813 1.22 chris SK_Y2_REG4_ASPM_INT_FIFO_EMPTY|
814 1.22 chris SK_Y2_REG4_ASPM_CLKRUN_REQUEST);
815 1.43 christos /* Set all bits to 0 except bits 15..12 */
816 1.22 chris sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4), our);
817 1.22 chris /* Set to default value */
818 1.22 chris sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG5), 0);
819 1.22 chris }
820 1.22 chris
821 1.22 chris /* release PHY from PowerDown/Coma mode. */
822 1.5 msaitoh sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1), reg1);
823 1.43 christos
824 1.5 msaitoh if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
825 1.5 msaitoh sk_win_write_1(sc, SK_Y2_CLKGATE,
826 1.5 msaitoh SK_Y2_CLKGATE_LINK1_GATE_DIS |
827 1.5 msaitoh SK_Y2_CLKGATE_LINK2_GATE_DIS |
828 1.5 msaitoh SK_Y2_CLKGATE_LINK1_CORE_DIS |
829 1.5 msaitoh SK_Y2_CLKGATE_LINK2_CORE_DIS |
830 1.5 msaitoh SK_Y2_CLKGATE_LINK1_PCI_DIS | SK_Y2_CLKGATE_LINK2_PCI_DIS);
831 1.5 msaitoh else
832 1.5 msaitoh sk_win_write_1(sc, SK_Y2_CLKGATE, 0);
833 1.43 christos
834 1.5 msaitoh CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
835 1.5 msaitoh CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_SET);
836 1.5 msaitoh DELAY(1000);
837 1.1 riz CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
838 1.5 msaitoh CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_CLEAR);
839 1.5 msaitoh
840 1.5 msaitoh sk_win_write_1(sc, SK_TESTCTL1, 1);
841 1.1 riz
842 1.1 riz DPRINTFN(2, ("msk_reset: sk_csr=%x\n", CSR_READ_1(sc, SK_CSR)));
843 1.1 riz DPRINTFN(2, ("msk_reset: sk_link_ctrl=%x\n",
844 1.1 riz CSR_READ_2(sc, SK_LINK_CTRL)));
845 1.1 riz
846 1.1 riz /* Disable ASF */
847 1.1 riz CSR_WRITE_1(sc, SK_Y2_ASF_CSR, SK_Y2_ASF_RESET);
848 1.1 riz CSR_WRITE_2(sc, SK_CSR, SK_CSR_ASF_OFF);
849 1.1 riz
850 1.1 riz /* Clear I2C IRQ noise */
851 1.1 riz CSR_WRITE_4(sc, SK_I2CHWIRQ, 1);
852 1.1 riz
853 1.1 riz /* Disable hardware timer */
854 1.1 riz CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_STOP);
855 1.1 riz CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_IRQ_CLEAR);
856 1.1 riz
857 1.1 riz /* Disable descriptor polling */
858 1.1 riz CSR_WRITE_4(sc, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
859 1.1 riz
860 1.1 riz /* Disable time stamps */
861 1.1 riz CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_STOP);
862 1.1 riz CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_IRQ_CLEAR);
863 1.1 riz
864 1.1 riz /* Enable RAM interface */
865 1.1 riz sk_win_write_1(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
866 1.1 riz for (reg = SK_TO0;reg <= SK_TO11; reg++)
867 1.1 riz sk_win_write_1(sc, reg, 36);
868 1.5 msaitoh sk_win_write_1(sc, SK_RAMCTL + (SK_WIN_LEN / 2), SK_RAMCTL_UNRESET);
869 1.5 msaitoh for (reg = SK_TO0;reg <= SK_TO11; reg++)
870 1.5 msaitoh sk_win_write_1(sc, reg + (SK_WIN_LEN / 2), 36);
871 1.1 riz
872 1.1 riz /*
873 1.1 riz * Configure interrupt moderation. The moderation timer
874 1.1 riz * defers interrupts specified in the interrupt moderation
875 1.1 riz * timer mask based on the timeout specified in the interrupt
876 1.1 riz * moderation timer init register. Each bit in the timer
877 1.1 riz * register represents one tick, so to specify a timeout in
878 1.1 riz * microseconds, we have to multiply by the correct number of
879 1.1 riz * ticks-per-microsecond.
880 1.1 riz */
881 1.1 riz switch (sc->sk_type) {
882 1.1 riz case SK_YUKON_EC:
883 1.6 msaitoh case SK_YUKON_EC_U:
884 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
885 1.6 msaitoh break;
886 1.6 msaitoh case SK_YUKON_FE:
887 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
888 1.6 msaitoh break;
889 1.1 riz case SK_YUKON_XL:
890 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
891 1.1 riz break;
892 1.1 riz default:
893 1.5 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
894 1.1 riz }
895 1.1 riz
896 1.1 riz /* Reset status ring. */
897 1.30 christos memset(sc->sk_status_ring, 0,
898 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
899 1.17 kiyohara bus_dmamap_sync(sc->sc_dmatag, sc->sk_status_map, 0,
900 1.17 kiyohara sc->sk_status_map->dm_mapsize, BUS_DMASYNC_PREREAD);
901 1.1 riz sc->sk_status_idx = 0;
902 1.17 kiyohara sc->sk_status_own_idx = 0;
903 1.1 riz
904 1.1 riz sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_RESET);
905 1.1 riz sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_UNRESET);
906 1.1 riz
907 1.1 riz sk_win_write_2(sc, SK_STAT_BMU_LIDX, MSK_STATUS_RING_CNT - 1);
908 1.1 riz sk_win_write_4(sc, SK_STAT_BMU_ADDRLO,
909 1.1 riz sc->sk_status_map->dm_segs[0].ds_addr);
910 1.1 riz sk_win_write_4(sc, SK_STAT_BMU_ADDRHI,
911 1.1 riz (u_int64_t)sc->sk_status_map->dm_segs[0].ds_addr >> 32);
912 1.6 msaitoh if ((sc->sk_workaround & SK_STAT_BMU_FIFOIWM) != 0) {
913 1.6 msaitoh sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, SK_STAT_BMU_TXTHIDX_MSK);
914 1.6 msaitoh sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x21);
915 1.6 msaitoh sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x07);
916 1.6 msaitoh } else {
917 1.6 msaitoh sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, 0x000a);
918 1.6 msaitoh sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x10);
919 1.6 msaitoh sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM,
920 1.6 msaitoh ((sc->sk_workaround & SK_WA_4109) != 0) ? 0x10 : 0x04);
921 1.6 msaitoh sk_win_write_4(sc, SK_Y2_ISR_ITIMERINIT, 0x0190); /* 3.2us on Yukon-EC */
922 1.6 msaitoh }
923 1.1 riz
924 1.1 riz #if 0
925 1.1 riz sk_win_write_4(sc, SK_Y2_LEV_ITIMERINIT, SK_IM_USECS(100));
926 1.6 msaitoh #endif
927 1.1 riz sk_win_write_4(sc, SK_Y2_TX_ITIMERINIT, SK_IM_USECS(1000));
928 1.1 riz
929 1.1 riz sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_ON);
930 1.1 riz
931 1.1 riz sk_win_write_1(sc, SK_Y2_LEV_ITIMERCTL, SK_IMCTL_START);
932 1.1 riz sk_win_write_1(sc, SK_Y2_TX_ITIMERCTL, SK_IMCTL_START);
933 1.1 riz sk_win_write_1(sc, SK_Y2_ISR_ITIMERCTL, SK_IMCTL_START);
934 1.1 riz
935 1.30 christos msk_update_int_mod(sc, 0);
936 1.1 riz }
937 1.1 riz
938 1.1 riz int
939 1.26 cegger msk_probe(device_t parent, cfdata_t match, void *aux)
940 1.1 riz {
941 1.1 riz struct skc_attach_args *sa = aux;
942 1.1 riz
943 1.1 riz if (sa->skc_port != SK_PORT_A && sa->skc_port != SK_PORT_B)
944 1.1 riz return (0);
945 1.1 riz
946 1.1 riz switch (sa->skc_type) {
947 1.1 riz case SK_YUKON_XL:
948 1.1 riz case SK_YUKON_EC_U:
949 1.1 riz case SK_YUKON_EC:
950 1.1 riz case SK_YUKON_FE:
951 1.1 riz return (1);
952 1.1 riz }
953 1.1 riz
954 1.1 riz return (0);
955 1.1 riz }
956 1.1 riz
957 1.20 joerg static bool
958 1.33 dyoung msk_resume(device_t dv, const pmf_qual_t *qual)
959 1.20 joerg {
960 1.20 joerg struct sk_if_softc *sc_if = device_private(dv);
961 1.43 christos
962 1.20 joerg msk_init_yukon(sc_if);
963 1.20 joerg return true;
964 1.20 joerg }
965 1.20 joerg
966 1.1 riz /*
967 1.1 riz * Each XMAC chip is attached as a separate logical IP interface.
968 1.1 riz * Single port cards will have only one logical interface of course.
969 1.1 riz */
970 1.1 riz void
971 1.26 cegger msk_attach(device_t parent, device_t self, void *aux)
972 1.1 riz {
973 1.27 cegger struct sk_if_softc *sc_if = device_private(self);
974 1.27 cegger struct sk_softc *sc = device_private(parent);
975 1.1 riz struct skc_attach_args *sa = aux;
976 1.1 riz struct ifnet *ifp;
977 1.8 christos void *kva;
978 1.1 riz bus_dma_segment_t seg;
979 1.1 riz int i, rseg;
980 1.1 riz u_int32_t chunk, val;
981 1.1 riz
982 1.30 christos sc_if->sk_dev = self;
983 1.1 riz sc_if->sk_port = sa->skc_port;
984 1.1 riz sc_if->sk_softc = sc;
985 1.1 riz sc->sk_if[sa->skc_port] = sc_if;
986 1.1 riz
987 1.1 riz DPRINTFN(2, ("begin msk_attach: port=%d\n", sc_if->sk_port));
988 1.1 riz
989 1.1 riz /*
990 1.1 riz * Get station address for this interface. Note that
991 1.1 riz * dual port cards actually come with three station
992 1.1 riz * addresses: one for each port, plus an extra. The
993 1.1 riz * extra one is used by the SysKonnect driver software
994 1.1 riz * as a 'virtual' station address for when both ports
995 1.1 riz * are operating in failover mode. Currently we don't
996 1.1 riz * use this extra address.
997 1.1 riz */
998 1.1 riz for (i = 0; i < ETHER_ADDR_LEN; i++)
999 1.1 riz sc_if->sk_enaddr[i] =
1000 1.1 riz sk_win_read_1(sc, SK_MAC0_0 + (sa->skc_port * 8) + i);
1001 1.1 riz
1002 1.1 riz aprint_normal(": Ethernet address %s\n",
1003 1.1 riz ether_sprintf(sc_if->sk_enaddr));
1004 1.1 riz
1005 1.1 riz /*
1006 1.1 riz * Set up RAM buffer addresses. The NIC will have a certain
1007 1.1 riz * amount of SRAM on it, somewhere between 512K and 2MB. We
1008 1.1 riz * need to divide this up a) between the transmitter and
1009 1.1 riz * receiver and b) between the two XMACs, if this is a
1010 1.1 riz * dual port NIC. Our algorithm is to divide up the memory
1011 1.1 riz * evenly so that everyone gets a fair share.
1012 1.1 riz *
1013 1.1 riz * Just to be contrary, Yukon2 appears to have separate memory
1014 1.1 riz * for each MAC.
1015 1.1 riz */
1016 1.1 riz chunk = sc->sk_ramsize - (sc->sk_ramsize + 2) / 3;
1017 1.1 riz val = sc->sk_rboff / sizeof(u_int64_t);
1018 1.1 riz sc_if->sk_rx_ramstart = val;
1019 1.1 riz val += (chunk / sizeof(u_int64_t));
1020 1.1 riz sc_if->sk_rx_ramend = val - 1;
1021 1.1 riz chunk = sc->sk_ramsize - chunk;
1022 1.1 riz sc_if->sk_tx_ramstart = val;
1023 1.1 riz val += (chunk / sizeof(u_int64_t));
1024 1.1 riz sc_if->sk_tx_ramend = val - 1;
1025 1.1 riz
1026 1.1 riz DPRINTFN(2, ("msk_attach: rx_ramstart=%#x rx_ramend=%#x\n"
1027 1.1 riz " tx_ramstart=%#x tx_ramend=%#x\n",
1028 1.1 riz sc_if->sk_rx_ramstart, sc_if->sk_rx_ramend,
1029 1.1 riz sc_if->sk_tx_ramstart, sc_if->sk_tx_ramend));
1030 1.1 riz
1031 1.1 riz /* Allocate the descriptor queues. */
1032 1.1 riz if (bus_dmamem_alloc(sc->sc_dmatag, sizeof(struct msk_ring_data),
1033 1.1 riz PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1034 1.1 riz aprint_error(": can't alloc rx buffers\n");
1035 1.1 riz goto fail;
1036 1.1 riz }
1037 1.1 riz if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg,
1038 1.1 riz sizeof(struct msk_ring_data), &kva, BUS_DMA_NOWAIT)) {
1039 1.1 riz aprint_error(": can't map dma buffers (%zu bytes)\n",
1040 1.1 riz sizeof(struct msk_ring_data));
1041 1.1 riz goto fail_1;
1042 1.1 riz }
1043 1.1 riz if (bus_dmamap_create(sc->sc_dmatag, sizeof(struct msk_ring_data), 1,
1044 1.1 riz sizeof(struct msk_ring_data), 0, BUS_DMA_NOWAIT,
1045 1.1 riz &sc_if->sk_ring_map)) {
1046 1.1 riz aprint_error(": can't create dma map\n");
1047 1.1 riz goto fail_2;
1048 1.1 riz }
1049 1.1 riz if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_ring_map, kva,
1050 1.1 riz sizeof(struct msk_ring_data), NULL, BUS_DMA_NOWAIT)) {
1051 1.1 riz aprint_error(": can't load dma map\n");
1052 1.1 riz goto fail_3;
1053 1.1 riz }
1054 1.1 riz sc_if->sk_rdata = (struct msk_ring_data *)kva;
1055 1.24 cegger memset(sc_if->sk_rdata, 0, sizeof(struct msk_ring_data));
1056 1.1 riz
1057 1.1 riz ifp = &sc_if->sk_ethercom.ec_if;
1058 1.1 riz /* Try to allocate memory for jumbo buffers. */
1059 1.1 riz if (msk_alloc_jumbo_mem(sc_if)) {
1060 1.1 riz aprint_error(": jumbo buffer allocation failed\n");
1061 1.1 riz goto fail_3;
1062 1.1 riz }
1063 1.19 dyoung sc_if->sk_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU;
1064 1.19 dyoung if (sc->sk_type != SK_YUKON_FE)
1065 1.19 dyoung sc_if->sk_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1066 1.1 riz
1067 1.1 riz ifp->if_softc = sc_if;
1068 1.1 riz ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1069 1.1 riz ifp->if_ioctl = msk_ioctl;
1070 1.1 riz ifp->if_start = msk_start;
1071 1.1 riz ifp->if_stop = msk_stop;
1072 1.1 riz ifp->if_init = msk_init;
1073 1.1 riz ifp->if_watchdog = msk_watchdog;
1074 1.1 riz ifp->if_baudrate = 1000000000;
1075 1.1 riz IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
1076 1.1 riz IFQ_SET_READY(&ifp->if_snd);
1077 1.30 christos strlcpy(ifp->if_xname, device_xname(sc_if->sk_dev), IFNAMSIZ);
1078 1.1 riz
1079 1.1 riz /*
1080 1.1 riz * Do miibus setup.
1081 1.1 riz */
1082 1.1 riz msk_init_yukon(sc_if);
1083 1.1 riz
1084 1.1 riz DPRINTFN(2, ("msk_attach: 1\n"));
1085 1.1 riz
1086 1.1 riz sc_if->sk_mii.mii_ifp = ifp;
1087 1.5 msaitoh sc_if->sk_mii.mii_readreg = msk_miibus_readreg;
1088 1.5 msaitoh sc_if->sk_mii.mii_writereg = msk_miibus_writereg;
1089 1.5 msaitoh sc_if->sk_mii.mii_statchg = msk_miibus_statchg;
1090 1.1 riz
1091 1.15 dyoung sc_if->sk_ethercom.ec_mii = &sc_if->sk_mii;
1092 1.1 riz ifmedia_init(&sc_if->sk_mii.mii_media, 0,
1093 1.15 dyoung ether_mediachange, ether_mediastatus);
1094 1.1 riz mii_attach(self, &sc_if->sk_mii, 0xffffffff, MII_PHY_ANY,
1095 1.5 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE|MIIF_FORCEANEG);
1096 1.1 riz if (LIST_FIRST(&sc_if->sk_mii.mii_phys) == NULL) {
1097 1.30 christos aprint_error_dev(sc_if->sk_dev, "no PHY found!\n");
1098 1.1 riz ifmedia_add(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL,
1099 1.1 riz 0, NULL);
1100 1.1 riz ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL);
1101 1.1 riz } else
1102 1.1 riz ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_AUTO);
1103 1.1 riz
1104 1.9 ad callout_init(&sc_if->sk_tick_ch, 0);
1105 1.5 msaitoh callout_setfunc(&sc_if->sk_tick_ch, msk_tick, sc_if);
1106 1.1 riz callout_schedule(&sc_if->sk_tick_ch, hz);
1107 1.1 riz
1108 1.1 riz /*
1109 1.1 riz * Call MI attach routines.
1110 1.1 riz */
1111 1.1 riz if_attach(ifp);
1112 1.1 riz ether_ifattach(ifp, sc_if->sk_enaddr);
1113 1.1 riz
1114 1.28 tsutsui if (pmf_device_register(self, NULL, msk_resume))
1115 1.28 tsutsui pmf_class_network_register(self, ifp);
1116 1.28 tsutsui else
1117 1.20 joerg aprint_error_dev(self, "couldn't establish power handler\n");
1118 1.1 riz
1119 1.30 christos rnd_attach_source(&sc->rnd_source, device_xname(sc->sk_dev),
1120 1.46 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
1121 1.1 riz
1122 1.1 riz DPRINTFN(2, ("msk_attach: end\n"));
1123 1.1 riz return;
1124 1.1 riz
1125 1.1 riz fail_3:
1126 1.1 riz bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
1127 1.1 riz fail_2:
1128 1.1 riz bus_dmamem_unmap(sc->sc_dmatag, kva, sizeof(struct msk_ring_data));
1129 1.1 riz fail_1:
1130 1.1 riz bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
1131 1.1 riz fail:
1132 1.1 riz sc->sk_if[sa->skc_port] = NULL;
1133 1.1 riz }
1134 1.1 riz
1135 1.1 riz int
1136 1.1 riz mskcprint(void *aux, const char *pnp)
1137 1.1 riz {
1138 1.1 riz struct skc_attach_args *sa = aux;
1139 1.1 riz
1140 1.1 riz if (pnp)
1141 1.1 riz aprint_normal("sk port %c at %s",
1142 1.1 riz (sa->skc_port == SK_PORT_A) ? 'A' : 'B', pnp);
1143 1.1 riz else
1144 1.1 riz aprint_normal(" port %c", (sa->skc_port == SK_PORT_A) ? 'A' : 'B');
1145 1.1 riz return (UNCONF);
1146 1.1 riz }
1147 1.1 riz
1148 1.1 riz /*
1149 1.1 riz * Attach the interface. Allocate softc structures, do ifmedia
1150 1.1 riz * setup and ethernet/BPF attach.
1151 1.1 riz */
1152 1.1 riz void
1153 1.26 cegger mskc_attach(device_t parent, device_t self, void *aux)
1154 1.1 riz {
1155 1.27 cegger struct sk_softc *sc = device_private(self);
1156 1.1 riz struct pci_attach_args *pa = aux;
1157 1.1 riz struct skc_attach_args skca;
1158 1.1 riz pci_chipset_tag_t pc = pa->pa_pc;
1159 1.1 riz pcireg_t command, memtype;
1160 1.1 riz pci_intr_handle_t ih;
1161 1.1 riz const char *intrstr = NULL;
1162 1.1 riz bus_size_t size;
1163 1.1 riz int rc, sk_nodenum;
1164 1.1 riz u_int8_t hw, skrs;
1165 1.1 riz const char *revstr = NULL;
1166 1.1 riz const struct sysctlnode *node;
1167 1.8 christos void *kva;
1168 1.1 riz bus_dma_segment_t seg;
1169 1.1 riz int rseg;
1170 1.45 christos char intrbuf[PCI_INTRSTR_LEN];
1171 1.1 riz
1172 1.1 riz DPRINTFN(2, ("begin mskc_attach\n"));
1173 1.1 riz
1174 1.30 christos sc->sk_dev = self;
1175 1.1 riz /*
1176 1.1 riz * Handle power management nonsense.
1177 1.1 riz */
1178 1.1 riz command = pci_conf_read(pc, pa->pa_tag, SK_PCI_CAPID) & 0x000000FF;
1179 1.1 riz
1180 1.1 riz if (command == 0x01) {
1181 1.1 riz command = pci_conf_read(pc, pa->pa_tag, SK_PCI_PWRMGMTCTRL);
1182 1.1 riz if (command & SK_PSTATE_MASK) {
1183 1.1 riz u_int32_t iobase, membase, irq;
1184 1.1 riz
1185 1.1 riz /* Save important PCI config data. */
1186 1.1 riz iobase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOIO);
1187 1.1 riz membase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOMEM);
1188 1.1 riz irq = pci_conf_read(pc, pa->pa_tag, SK_PCI_INTLINE);
1189 1.1 riz
1190 1.1 riz /* Reset the power state. */
1191 1.30 christos aprint_normal_dev(sc->sk_dev, "chip is in D%d power "
1192 1.30 christos "mode -- setting to D0\n",
1193 1.1 riz command & SK_PSTATE_MASK);
1194 1.1 riz command &= 0xFFFFFFFC;
1195 1.1 riz pci_conf_write(pc, pa->pa_tag,
1196 1.1 riz SK_PCI_PWRMGMTCTRL, command);
1197 1.1 riz
1198 1.1 riz /* Restore PCI config data. */
1199 1.1 riz pci_conf_write(pc, pa->pa_tag, SK_PCI_LOIO, iobase);
1200 1.1 riz pci_conf_write(pc, pa->pa_tag, SK_PCI_LOMEM, membase);
1201 1.1 riz pci_conf_write(pc, pa->pa_tag, SK_PCI_INTLINE, irq);
1202 1.1 riz }
1203 1.1 riz }
1204 1.1 riz
1205 1.1 riz /*
1206 1.1 riz * Map control/status registers.
1207 1.1 riz */
1208 1.1 riz
1209 1.1 riz memtype = pci_mapreg_type(pc, pa->pa_tag, SK_PCI_LOMEM);
1210 1.1 riz switch (memtype) {
1211 1.1 riz case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1212 1.1 riz case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1213 1.1 riz if (pci_mapreg_map(pa, SK_PCI_LOMEM,
1214 1.1 riz memtype, 0, &sc->sk_btag, &sc->sk_bhandle,
1215 1.29 matt NULL, &size) == 0) {
1216 1.1 riz break;
1217 1.29 matt }
1218 1.1 riz default:
1219 1.1 riz aprint_error(": can't map mem space\n");
1220 1.1 riz return;
1221 1.1 riz }
1222 1.1 riz
1223 1.1 riz sc->sc_dmatag = pa->pa_dmat;
1224 1.1 riz
1225 1.36 jakllsch command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1226 1.37 jakllsch command |= PCI_COMMAND_MASTER_ENABLE;
1227 1.36 jakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
1228 1.36 jakllsch
1229 1.1 riz sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
1230 1.1 riz sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4);
1231 1.1 riz
1232 1.1 riz /* bail out here if chip is not recognized */
1233 1.5 msaitoh if (!(SK_IS_YUKON2(sc))) {
1234 1.1 riz aprint_error(": unknown chip type: %d\n", sc->sk_type);
1235 1.1 riz goto fail_1;
1236 1.1 riz }
1237 1.1 riz DPRINTFN(2, ("mskc_attach: allocate interrupt\n"));
1238 1.1 riz
1239 1.1 riz /* Allocate interrupt */
1240 1.1 riz if (pci_intr_map(pa, &ih)) {
1241 1.1 riz aprint_error(": couldn't map interrupt\n");
1242 1.1 riz goto fail_1;
1243 1.1 riz }
1244 1.1 riz
1245 1.45 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
1246 1.1 riz sc->sk_intrhand = pci_intr_establish(pc, ih, IPL_NET, msk_intr, sc);
1247 1.1 riz if (sc->sk_intrhand == NULL) {
1248 1.1 riz aprint_error(": couldn't establish interrupt");
1249 1.1 riz if (intrstr != NULL)
1250 1.1 riz aprint_error(" at %s", intrstr);
1251 1.1 riz aprint_error("\n");
1252 1.1 riz goto fail_1;
1253 1.1 riz }
1254 1.1 riz
1255 1.1 riz if (bus_dmamem_alloc(sc->sc_dmatag,
1256 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1257 1.1 riz PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1258 1.1 riz aprint_error(": can't alloc status buffers\n");
1259 1.1 riz goto fail_2;
1260 1.1 riz }
1261 1.1 riz
1262 1.1 riz if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg,
1263 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1264 1.1 riz &kva, BUS_DMA_NOWAIT)) {
1265 1.1 riz aprint_error(": can't map dma buffers (%zu bytes)\n",
1266 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
1267 1.1 riz goto fail_3;
1268 1.1 riz }
1269 1.1 riz if (bus_dmamap_create(sc->sc_dmatag,
1270 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 1,
1271 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 0,
1272 1.1 riz BUS_DMA_NOWAIT, &sc->sk_status_map)) {
1273 1.1 riz aprint_error(": can't create dma map\n");
1274 1.1 riz goto fail_4;
1275 1.1 riz }
1276 1.1 riz if (bus_dmamap_load(sc->sc_dmatag, sc->sk_status_map, kva,
1277 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
1278 1.1 riz NULL, BUS_DMA_NOWAIT)) {
1279 1.1 riz aprint_error(": can't load dma map\n");
1280 1.1 riz goto fail_5;
1281 1.1 riz }
1282 1.1 riz sc->sk_status_ring = (struct msk_status_desc *)kva;
1283 1.1 riz
1284 1.30 christos
1285 1.30 christos sc->sk_int_mod = SK_IM_DEFAULT;
1286 1.30 christos sc->sk_int_mod_pending = 0;
1287 1.30 christos
1288 1.1 riz /* Reset the adapter. */
1289 1.1 riz msk_reset(sc);
1290 1.1 riz
1291 1.1 riz skrs = sk_win_read_1(sc, SK_EPROM0);
1292 1.1 riz if (skrs == 0x00)
1293 1.1 riz sc->sk_ramsize = 0x20000;
1294 1.1 riz else
1295 1.1 riz sc->sk_ramsize = skrs * (1<<12);
1296 1.1 riz sc->sk_rboff = SK_RBOFF_0;
1297 1.1 riz
1298 1.1 riz DPRINTFN(2, ("mskc_attach: ramsize=%d (%dk), rboff=%d\n",
1299 1.1 riz sc->sk_ramsize, sc->sk_ramsize / 1024,
1300 1.1 riz sc->sk_rboff));
1301 1.1 riz
1302 1.1 riz switch (sc->sk_type) {
1303 1.1 riz case SK_YUKON_XL:
1304 1.5 msaitoh sc->sk_name = "Yukon-2 XL";
1305 1.1 riz break;
1306 1.1 riz case SK_YUKON_EC_U:
1307 1.5 msaitoh sc->sk_name = "Yukon-2 EC Ultra";
1308 1.1 riz break;
1309 1.1 riz case SK_YUKON_EC:
1310 1.5 msaitoh sc->sk_name = "Yukon-2 EC";
1311 1.1 riz break;
1312 1.1 riz case SK_YUKON_FE:
1313 1.5 msaitoh sc->sk_name = "Yukon-2 FE";
1314 1.1 riz break;
1315 1.1 riz default:
1316 1.5 msaitoh sc->sk_name = "Yukon (Unknown)";
1317 1.1 riz }
1318 1.1 riz
1319 1.1 riz if (sc->sk_type == SK_YUKON_XL) {
1320 1.1 riz switch (sc->sk_rev) {
1321 1.1 riz case SK_YUKON_XL_REV_A0:
1322 1.6 msaitoh sc->sk_workaround = 0;
1323 1.1 riz revstr = "A0";
1324 1.1 riz break;
1325 1.1 riz case SK_YUKON_XL_REV_A1:
1326 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1327 1.1 riz revstr = "A1";
1328 1.1 riz break;
1329 1.1 riz case SK_YUKON_XL_REV_A2:
1330 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1331 1.1 riz revstr = "A2";
1332 1.1 riz break;
1333 1.1 riz case SK_YUKON_XL_REV_A3:
1334 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1335 1.1 riz revstr = "A3";
1336 1.1 riz break;
1337 1.1 riz default:
1338 1.6 msaitoh sc->sk_workaround = 0;
1339 1.6 msaitoh break;
1340 1.1 riz }
1341 1.1 riz }
1342 1.1 riz
1343 1.1 riz if (sc->sk_type == SK_YUKON_EC) {
1344 1.1 riz switch (sc->sk_rev) {
1345 1.1 riz case SK_YUKON_EC_REV_A1:
1346 1.6 msaitoh sc->sk_workaround = SK_WA_43_418 | SK_WA_4109;
1347 1.1 riz revstr = "A1";
1348 1.1 riz break;
1349 1.1 riz case SK_YUKON_EC_REV_A2:
1350 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1351 1.1 riz revstr = "A2";
1352 1.1 riz break;
1353 1.1 riz case SK_YUKON_EC_REV_A3:
1354 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1355 1.1 riz revstr = "A3";
1356 1.1 riz break;
1357 1.1 riz default:
1358 1.6 msaitoh sc->sk_workaround = 0;
1359 1.6 msaitoh break;
1360 1.6 msaitoh }
1361 1.6 msaitoh }
1362 1.6 msaitoh
1363 1.6 msaitoh if (sc->sk_type == SK_YUKON_FE) {
1364 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1365 1.6 msaitoh switch (sc->sk_rev) {
1366 1.6 msaitoh case SK_YUKON_FE_REV_A1:
1367 1.6 msaitoh revstr = "A1";
1368 1.6 msaitoh break;
1369 1.6 msaitoh case SK_YUKON_FE_REV_A2:
1370 1.6 msaitoh revstr = "A2";
1371 1.6 msaitoh break;
1372 1.6 msaitoh default:
1373 1.6 msaitoh sc->sk_workaround = 0;
1374 1.6 msaitoh break;
1375 1.1 riz }
1376 1.1 riz }
1377 1.1 riz
1378 1.1 riz if (sc->sk_type == SK_YUKON_EC_U) {
1379 1.6 msaitoh sc->sk_workaround = SK_WA_4109;
1380 1.1 riz switch (sc->sk_rev) {
1381 1.1 riz case SK_YUKON_EC_U_REV_A0:
1382 1.1 riz revstr = "A0";
1383 1.1 riz break;
1384 1.1 riz case SK_YUKON_EC_U_REV_A1:
1385 1.1 riz revstr = "A1";
1386 1.1 riz break;
1387 1.6 msaitoh case SK_YUKON_EC_U_REV_B0:
1388 1.6 msaitoh revstr = "B0";
1389 1.6 msaitoh break;
1390 1.1 riz default:
1391 1.6 msaitoh sc->sk_workaround = 0;
1392 1.6 msaitoh break;
1393 1.1 riz }
1394 1.1 riz }
1395 1.1 riz
1396 1.1 riz /* Announce the product name. */
1397 1.1 riz aprint_normal(", %s", sc->sk_name);
1398 1.1 riz if (revstr != NULL)
1399 1.1 riz aprint_normal(" rev. %s", revstr);
1400 1.1 riz aprint_normal(" (0x%x): %s\n", sc->sk_rev, intrstr);
1401 1.1 riz
1402 1.1 riz sc->sk_macs = 1;
1403 1.1 riz
1404 1.1 riz hw = sk_win_read_1(sc, SK_Y2_HWRES);
1405 1.1 riz if ((hw & SK_Y2_HWRES_LINK_MASK) == SK_Y2_HWRES_LINK_DUAL) {
1406 1.1 riz if ((sk_win_read_1(sc, SK_Y2_CLKGATE) &
1407 1.1 riz SK_Y2_CLKGATE_LINK2_INACTIVE) == 0)
1408 1.1 riz sc->sk_macs++;
1409 1.1 riz }
1410 1.1 riz
1411 1.1 riz skca.skc_port = SK_PORT_A;
1412 1.1 riz skca.skc_type = sc->sk_type;
1413 1.1 riz skca.skc_rev = sc->sk_rev;
1414 1.30 christos (void)config_found(sc->sk_dev, &skca, mskcprint);
1415 1.1 riz
1416 1.1 riz if (sc->sk_macs > 1) {
1417 1.1 riz skca.skc_port = SK_PORT_B;
1418 1.1 riz skca.skc_type = sc->sk_type;
1419 1.1 riz skca.skc_rev = sc->sk_rev;
1420 1.30 christos (void)config_found(sc->sk_dev, &skca, mskcprint);
1421 1.1 riz }
1422 1.1 riz
1423 1.1 riz /* Turn on the 'driver is loaded' LED. */
1424 1.1 riz CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
1425 1.1 riz
1426 1.1 riz /* skc sysctl setup */
1427 1.1 riz
1428 1.1 riz if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
1429 1.30 christos 0, CTLTYPE_NODE, device_xname(sc->sk_dev),
1430 1.1 riz SYSCTL_DESCR("mskc per-controller controls"),
1431 1.1 riz NULL, 0, NULL, 0, CTL_HW, msk_root_num, CTL_CREATE,
1432 1.1 riz CTL_EOL)) != 0) {
1433 1.30 christos aprint_normal_dev(sc->sk_dev, "couldn't create sysctl node\n");
1434 1.1 riz goto fail_6;
1435 1.1 riz }
1436 1.1 riz
1437 1.1 riz sk_nodenum = node->sysctl_num;
1438 1.1 riz
1439 1.1 riz /* interrupt moderation time in usecs */
1440 1.1 riz if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
1441 1.1 riz CTLFLAG_READWRITE,
1442 1.1 riz CTLTYPE_INT, "int_mod",
1443 1.1 riz SYSCTL_DESCR("msk interrupt moderation timer"),
1444 1.40 dsl msk_sysctl_handler, 0, (void *)sc,
1445 1.1 riz 0, CTL_HW, msk_root_num, sk_nodenum, CTL_CREATE,
1446 1.1 riz CTL_EOL)) != 0) {
1447 1.30 christos aprint_normal_dev(sc->sk_dev, "couldn't create int_mod sysctl node\n");
1448 1.1 riz goto fail_6;
1449 1.1 riz }
1450 1.1 riz
1451 1.20 joerg if (!pmf_device_register(self, mskc_suspend, mskc_resume))
1452 1.20 joerg aprint_error_dev(self, "couldn't establish power handler\n");
1453 1.20 joerg
1454 1.1 riz return;
1455 1.1 riz
1456 1.1 riz fail_6:
1457 1.1 riz bus_dmamap_unload(sc->sc_dmatag, sc->sk_status_map);
1458 1.1 riz fail_5:
1459 1.1 riz bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
1460 1.1 riz fail_4:
1461 1.43 christos bus_dmamem_unmap(sc->sc_dmatag, kva,
1462 1.1 riz MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
1463 1.1 riz fail_3:
1464 1.1 riz bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
1465 1.1 riz fail_2:
1466 1.1 riz pci_intr_disestablish(pc, sc->sk_intrhand);
1467 1.1 riz fail_1:
1468 1.1 riz bus_space_unmap(sc->sk_btag, sc->sk_bhandle, size);
1469 1.1 riz }
1470 1.1 riz
1471 1.1 riz int
1472 1.1 riz msk_encap(struct sk_if_softc *sc_if, struct mbuf *m_head, u_int32_t *txidx)
1473 1.1 riz {
1474 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
1475 1.1 riz struct msk_tx_desc *f = NULL;
1476 1.5 msaitoh u_int32_t frag, cur;
1477 1.1 riz int i;
1478 1.1 riz struct sk_txmap_entry *entry;
1479 1.1 riz bus_dmamap_t txmap;
1480 1.1 riz
1481 1.1 riz DPRINTFN(2, ("msk_encap\n"));
1482 1.1 riz
1483 1.1 riz entry = SIMPLEQ_FIRST(&sc_if->sk_txmap_head);
1484 1.1 riz if (entry == NULL) {
1485 1.1 riz DPRINTFN(2, ("msk_encap: no txmap available\n"));
1486 1.1 riz return (ENOBUFS);
1487 1.1 riz }
1488 1.1 riz txmap = entry->dmamap;
1489 1.1 riz
1490 1.1 riz cur = frag = *txidx;
1491 1.1 riz
1492 1.1 riz #ifdef MSK_DEBUG
1493 1.1 riz if (mskdebug >= 2)
1494 1.1 riz msk_dump_mbuf(m_head);
1495 1.1 riz #endif
1496 1.1 riz
1497 1.1 riz /*
1498 1.1 riz * Start packing the mbufs in this chain into
1499 1.1 riz * the fragment pointers. Stop when we run out
1500 1.1 riz * of fragments or hit the end of the mbuf chain.
1501 1.1 riz */
1502 1.1 riz if (bus_dmamap_load_mbuf(sc->sc_dmatag, txmap, m_head,
1503 1.1 riz BUS_DMA_NOWAIT)) {
1504 1.1 riz DPRINTFN(2, ("msk_encap: dmamap failed\n"));
1505 1.1 riz return (ENOBUFS);
1506 1.1 riz }
1507 1.1 riz
1508 1.5 msaitoh if (txmap->dm_nsegs > (MSK_TX_RING_CNT - sc_if->sk_cdata.sk_tx_cnt - 2)) {
1509 1.5 msaitoh DPRINTFN(2, ("msk_encap: too few descriptors free\n"));
1510 1.5 msaitoh bus_dmamap_unload(sc->sc_dmatag, txmap);
1511 1.5 msaitoh return (ENOBUFS);
1512 1.5 msaitoh }
1513 1.5 msaitoh
1514 1.1 riz DPRINTFN(2, ("msk_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
1515 1.1 riz
1516 1.1 riz /* Sync the DMA map. */
1517 1.1 riz bus_dmamap_sync(sc->sc_dmatag, txmap, 0, txmap->dm_mapsize,
1518 1.1 riz BUS_DMASYNC_PREWRITE);
1519 1.1 riz
1520 1.1 riz for (i = 0; i < txmap->dm_nsegs; i++) {
1521 1.1 riz f = &sc_if->sk_rdata->sk_tx_ring[frag];
1522 1.1 riz f->sk_addr = htole32(txmap->dm_segs[i].ds_addr);
1523 1.1 riz f->sk_len = htole16(txmap->dm_segs[i].ds_len);
1524 1.1 riz f->sk_ctl = 0;
1525 1.5 msaitoh if (i == 0)
1526 1.1 riz f->sk_opcode = SK_Y2_TXOPC_PACKET;
1527 1.1 riz else
1528 1.1 riz f->sk_opcode = SK_Y2_TXOPC_BUFFER | SK_Y2_TXOPC_OWN;
1529 1.1 riz cur = frag;
1530 1.1 riz SK_INC(frag, MSK_TX_RING_CNT);
1531 1.1 riz }
1532 1.1 riz
1533 1.1 riz sc_if->sk_cdata.sk_tx_chain[cur].sk_mbuf = m_head;
1534 1.1 riz SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
1535 1.1 riz
1536 1.1 riz sc_if->sk_cdata.sk_tx_map[cur] = entry;
1537 1.1 riz sc_if->sk_rdata->sk_tx_ring[cur].sk_ctl |= SK_Y2_TXCTL_LASTFRAG;
1538 1.1 riz
1539 1.1 riz /* Sync descriptors before handing to chip */
1540 1.1 riz MSK_CDTXSYNC(sc_if, *txidx, txmap->dm_nsegs,
1541 1.1 riz BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1542 1.1 riz
1543 1.1 riz sc_if->sk_rdata->sk_tx_ring[*txidx].sk_opcode |= SK_Y2_TXOPC_OWN;
1544 1.1 riz
1545 1.1 riz /* Sync first descriptor to hand it off */
1546 1.1 riz MSK_CDTXSYNC(sc_if, *txidx, 1,
1547 1.1 riz BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1548 1.1 riz
1549 1.5 msaitoh sc_if->sk_cdata.sk_tx_cnt += txmap->dm_nsegs;
1550 1.1 riz
1551 1.1 riz #ifdef MSK_DEBUG
1552 1.1 riz if (mskdebug >= 2) {
1553 1.1 riz struct msk_tx_desc *le;
1554 1.1 riz u_int32_t idx;
1555 1.1 riz for (idx = *txidx; idx != frag; SK_INC(idx, MSK_TX_RING_CNT)) {
1556 1.1 riz le = &sc_if->sk_rdata->sk_tx_ring[idx];
1557 1.1 riz msk_dump_txdesc(le, idx);
1558 1.1 riz }
1559 1.1 riz }
1560 1.1 riz #endif
1561 1.1 riz
1562 1.1 riz *txidx = frag;
1563 1.1 riz
1564 1.1 riz DPRINTFN(2, ("msk_encap: completed successfully\n"));
1565 1.1 riz
1566 1.1 riz return (0);
1567 1.1 riz }
1568 1.1 riz
1569 1.1 riz void
1570 1.1 riz msk_start(struct ifnet *ifp)
1571 1.1 riz {
1572 1.1 riz struct sk_if_softc *sc_if = ifp->if_softc;
1573 1.1 riz struct mbuf *m_head = NULL;
1574 1.1 riz u_int32_t idx = sc_if->sk_cdata.sk_tx_prod;
1575 1.1 riz int pkts = 0;
1576 1.1 riz
1577 1.1 riz DPRINTFN(2, ("msk_start\n"));
1578 1.1 riz
1579 1.1 riz while (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf == NULL) {
1580 1.1 riz IFQ_POLL(&ifp->if_snd, m_head);
1581 1.1 riz if (m_head == NULL)
1582 1.1 riz break;
1583 1.1 riz
1584 1.1 riz /*
1585 1.1 riz * Pack the data into the transmit ring. If we
1586 1.1 riz * don't have room, set the OACTIVE flag and wait
1587 1.1 riz * for the NIC to drain the ring.
1588 1.1 riz */
1589 1.1 riz if (msk_encap(sc_if, m_head, &idx)) {
1590 1.1 riz ifp->if_flags |= IFF_OACTIVE;
1591 1.1 riz break;
1592 1.1 riz }
1593 1.1 riz
1594 1.1 riz /* now we are committed to transmit the packet */
1595 1.1 riz IFQ_DEQUEUE(&ifp->if_snd, m_head);
1596 1.1 riz pkts++;
1597 1.1 riz
1598 1.1 riz /*
1599 1.1 riz * If there's a BPF listener, bounce a copy of this frame
1600 1.1 riz * to him.
1601 1.1 riz */
1602 1.35 joerg bpf_mtap(ifp, m_head);
1603 1.1 riz }
1604 1.1 riz if (pkts == 0)
1605 1.1 riz return;
1606 1.1 riz
1607 1.1 riz /* Transmit */
1608 1.1 riz if (idx != sc_if->sk_cdata.sk_tx_prod) {
1609 1.1 riz sc_if->sk_cdata.sk_tx_prod = idx;
1610 1.1 riz SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_PUTIDX, idx);
1611 1.1 riz
1612 1.1 riz /* Set a timeout in case the chip goes out to lunch. */
1613 1.1 riz ifp->if_timer = 5;
1614 1.1 riz }
1615 1.1 riz }
1616 1.1 riz
1617 1.1 riz void
1618 1.1 riz msk_watchdog(struct ifnet *ifp)
1619 1.1 riz {
1620 1.1 riz struct sk_if_softc *sc_if = ifp->if_softc;
1621 1.6 msaitoh u_int32_t reg;
1622 1.6 msaitoh int idx;
1623 1.1 riz
1624 1.1 riz /*
1625 1.1 riz * Reclaim first as there is a possibility of losing Tx completion
1626 1.1 riz * interrupts.
1627 1.1 riz */
1628 1.6 msaitoh if (sc_if->sk_port == SK_PORT_A)
1629 1.6 msaitoh reg = SK_STAT_BMU_TXA1_RIDX;
1630 1.6 msaitoh else
1631 1.6 msaitoh reg = SK_STAT_BMU_TXA2_RIDX;
1632 1.6 msaitoh
1633 1.6 msaitoh idx = sk_win_read_2(sc_if->sk_softc, reg);
1634 1.6 msaitoh if (sc_if->sk_cdata.sk_tx_cons != idx) {
1635 1.6 msaitoh msk_txeof(sc_if, idx);
1636 1.6 msaitoh if (sc_if->sk_cdata.sk_tx_cnt != 0) {
1637 1.30 christos aprint_error_dev(sc_if->sk_dev, "watchdog timeout\n");
1638 1.6 msaitoh
1639 1.6 msaitoh ifp->if_oerrors++;
1640 1.6 msaitoh
1641 1.6 msaitoh /* XXX Resets both ports; we shouldn't do that. */
1642 1.6 msaitoh msk_reset(sc_if->sk_softc);
1643 1.6 msaitoh msk_init(ifp);
1644 1.6 msaitoh }
1645 1.1 riz }
1646 1.1 riz }
1647 1.1 riz
1648 1.20 joerg static bool
1649 1.33 dyoung mskc_suspend(device_t dv, const pmf_qual_t *qual)
1650 1.1 riz {
1651 1.20 joerg struct sk_softc *sc = device_private(dv);
1652 1.1 riz
1653 1.20 joerg DPRINTFN(2, ("mskc_suspend\n"));
1654 1.1 riz
1655 1.1 riz /* Turn off the 'driver is loaded' LED. */
1656 1.1 riz CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
1657 1.1 riz
1658 1.20 joerg return true;
1659 1.20 joerg }
1660 1.20 joerg
1661 1.20 joerg static bool
1662 1.33 dyoung mskc_resume(device_t dv, const pmf_qual_t *qual)
1663 1.20 joerg {
1664 1.20 joerg struct sk_softc *sc = device_private(dv);
1665 1.20 joerg
1666 1.20 joerg DPRINTFN(2, ("mskc_resume\n"));
1667 1.20 joerg
1668 1.1 riz msk_reset(sc);
1669 1.20 joerg CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
1670 1.20 joerg
1671 1.20 joerg return true;
1672 1.1 riz }
1673 1.1 riz
1674 1.38 plunky static __inline int
1675 1.3 christos msk_rxvalid(struct sk_softc *sc, u_int32_t stat, u_int32_t len)
1676 1.1 riz {
1677 1.1 riz if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
1678 1.1 riz YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
1679 1.1 riz YU_RXSTAT_JABBER)) != 0 ||
1680 1.1 riz (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
1681 1.1 riz YU_RXSTAT_BYTES(stat) != len)
1682 1.1 riz return (0);
1683 1.1 riz
1684 1.1 riz return (1);
1685 1.1 riz }
1686 1.1 riz
1687 1.1 riz void
1688 1.1 riz msk_rxeof(struct sk_if_softc *sc_if, u_int16_t len, u_int32_t rxstat)
1689 1.1 riz {
1690 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
1691 1.1 riz struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
1692 1.1 riz struct mbuf *m;
1693 1.1 riz struct sk_chain *cur_rx;
1694 1.1 riz int cur, total_len = len;
1695 1.1 riz bus_dmamap_t dmamap;
1696 1.1 riz
1697 1.1 riz DPRINTFN(2, ("msk_rxeof\n"));
1698 1.1 riz
1699 1.1 riz cur = sc_if->sk_cdata.sk_rx_cons;
1700 1.1 riz SK_INC(sc_if->sk_cdata.sk_rx_cons, MSK_RX_RING_CNT);
1701 1.1 riz SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
1702 1.1 riz
1703 1.1 riz /* Sync the descriptor */
1704 1.1 riz MSK_CDRXSYNC(sc_if, cur, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1705 1.1 riz
1706 1.1 riz cur_rx = &sc_if->sk_cdata.sk_rx_chain[cur];
1707 1.42 riastrad if (cur_rx->sk_mbuf == NULL)
1708 1.42 riastrad return;
1709 1.42 riastrad
1710 1.1 riz dmamap = sc_if->sk_cdata.sk_rx_jumbo_map;
1711 1.1 riz bus_dmamap_sync(sc_if->sk_softc->sc_dmatag, dmamap, 0,
1712 1.1 riz dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1713 1.1 riz
1714 1.1 riz m = cur_rx->sk_mbuf;
1715 1.1 riz cur_rx->sk_mbuf = NULL;
1716 1.1 riz
1717 1.1 riz if (total_len < SK_MIN_FRAMELEN ||
1718 1.19 dyoung total_len > ETHER_MAX_LEN_JUMBO ||
1719 1.1 riz msk_rxvalid(sc, rxstat, total_len) == 0) {
1720 1.1 riz ifp->if_ierrors++;
1721 1.1 riz msk_newbuf(sc_if, cur, m, dmamap);
1722 1.1 riz return;
1723 1.1 riz }
1724 1.1 riz
1725 1.1 riz /*
1726 1.1 riz * Try to allocate a new jumbo buffer. If that fails, copy the
1727 1.1 riz * packet to mbufs and put the jumbo buffer back in the ring
1728 1.1 riz * so it can be re-used. If allocating mbufs fails, then we
1729 1.1 riz * have to drop the packet.
1730 1.1 riz */
1731 1.1 riz if (msk_newbuf(sc_if, cur, NULL, dmamap) == ENOBUFS) {
1732 1.1 riz struct mbuf *m0;
1733 1.1 riz m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
1734 1.1 riz total_len + ETHER_ALIGN, 0, ifp, NULL);
1735 1.1 riz msk_newbuf(sc_if, cur, m, dmamap);
1736 1.1 riz if (m0 == NULL) {
1737 1.1 riz ifp->if_ierrors++;
1738 1.1 riz return;
1739 1.1 riz }
1740 1.1 riz m_adj(m0, ETHER_ALIGN);
1741 1.1 riz m = m0;
1742 1.1 riz } else {
1743 1.1 riz m->m_pkthdr.rcvif = ifp;
1744 1.1 riz m->m_pkthdr.len = m->m_len = total_len;
1745 1.1 riz }
1746 1.1 riz
1747 1.1 riz ifp->if_ipackets++;
1748 1.1 riz
1749 1.35 joerg bpf_mtap(ifp, m);
1750 1.1 riz
1751 1.1 riz /* pass it on. */
1752 1.1 riz (*ifp->if_input)(ifp, m);
1753 1.1 riz }
1754 1.1 riz
1755 1.1 riz void
1756 1.6 msaitoh msk_txeof(struct sk_if_softc *sc_if, int idx)
1757 1.1 riz {
1758 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
1759 1.1 riz struct msk_tx_desc *cur_tx;
1760 1.1 riz struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
1761 1.6 msaitoh u_int32_t sk_ctl;
1762 1.1 riz struct sk_txmap_entry *entry;
1763 1.6 msaitoh int cons, prog;
1764 1.1 riz
1765 1.1 riz DPRINTFN(2, ("msk_txeof\n"));
1766 1.1 riz
1767 1.1 riz /*
1768 1.1 riz * Go through our tx ring and free mbufs for those
1769 1.1 riz * frames that have been sent.
1770 1.1 riz */
1771 1.6 msaitoh cons = sc_if->sk_cdata.sk_tx_cons;
1772 1.6 msaitoh prog = 0;
1773 1.6 msaitoh while (cons != idx) {
1774 1.6 msaitoh if (sc_if->sk_cdata.sk_tx_cnt <= 0)
1775 1.6 msaitoh break;
1776 1.6 msaitoh prog++;
1777 1.17 kiyohara cur_tx = &sc_if->sk_rdata->sk_tx_ring[cons];
1778 1.17 kiyohara
1779 1.6 msaitoh MSK_CDTXSYNC(sc_if, cons, 1,
1780 1.1 riz BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1781 1.5 msaitoh sk_ctl = cur_tx->sk_ctl;
1782 1.17 kiyohara MSK_CDTXSYNC(sc_if, cons, 1, BUS_DMASYNC_PREREAD);
1783 1.1 riz #ifdef MSK_DEBUG
1784 1.1 riz if (mskdebug >= 2)
1785 1.6 msaitoh msk_dump_txdesc(cur_tx, cons);
1786 1.1 riz #endif
1787 1.5 msaitoh if (sk_ctl & SK_Y2_TXCTL_LASTFRAG)
1788 1.1 riz ifp->if_opackets++;
1789 1.6 msaitoh if (sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf != NULL) {
1790 1.6 msaitoh entry = sc_if->sk_cdata.sk_tx_map[cons];
1791 1.1 riz
1792 1.1 riz bus_dmamap_sync(sc->sc_dmatag, entry->dmamap, 0,
1793 1.1 riz entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1794 1.1 riz
1795 1.1 riz bus_dmamap_unload(sc->sc_dmatag, entry->dmamap);
1796 1.1 riz SIMPLEQ_INSERT_TAIL(&sc_if->sk_txmap_head, entry,
1797 1.1 riz link);
1798 1.6 msaitoh sc_if->sk_cdata.sk_tx_map[cons] = NULL;
1799 1.6 msaitoh m_freem(sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf);
1800 1.6 msaitoh sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf = NULL;
1801 1.1 riz }
1802 1.1 riz sc_if->sk_cdata.sk_tx_cnt--;
1803 1.6 msaitoh SK_INC(cons, MSK_TX_RING_CNT);
1804 1.1 riz }
1805 1.1 riz ifp->if_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
1806 1.1 riz
1807 1.1 riz if (sc_if->sk_cdata.sk_tx_cnt < MSK_TX_RING_CNT - 2)
1808 1.1 riz ifp->if_flags &= ~IFF_OACTIVE;
1809 1.1 riz
1810 1.6 msaitoh if (prog > 0)
1811 1.6 msaitoh sc_if->sk_cdata.sk_tx_cons = cons;
1812 1.1 riz }
1813 1.1 riz
1814 1.1 riz void
1815 1.5 msaitoh msk_tick(void *xsc_if)
1816 1.1 riz {
1817 1.43 christos struct sk_if_softc *sc_if = xsc_if;
1818 1.1 riz struct mii_data *mii = &sc_if->sk_mii;
1819 1.29 matt uint16_t gpsr;
1820 1.22 chris int s;
1821 1.1 riz
1822 1.22 chris s = splnet();
1823 1.29 matt gpsr = SK_YU_READ_2(sc_if, YUKON_GPSR);
1824 1.29 matt if ((gpsr & YU_GPSR_MII_PHY_STC) != 0) {
1825 1.29 matt SK_YU_WRITE_2(sc_if, YUKON_GPSR, YU_GPSR_MII_PHY_STC);
1826 1.29 matt mii_tick(mii);
1827 1.29 matt }
1828 1.22 chris splx(s);
1829 1.22 chris
1830 1.1 riz callout_schedule(&sc_if->sk_tick_ch, hz);
1831 1.1 riz }
1832 1.1 riz
1833 1.1 riz void
1834 1.1 riz msk_intr_yukon(struct sk_if_softc *sc_if)
1835 1.1 riz {
1836 1.1 riz u_int8_t status;
1837 1.1 riz
1838 1.1 riz status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
1839 1.1 riz /* RX overrun */
1840 1.1 riz if ((status & SK_GMAC_INT_RX_OVER) != 0) {
1841 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
1842 1.1 riz SK_RFCTL_RX_FIFO_OVER);
1843 1.1 riz }
1844 1.1 riz /* TX underrun */
1845 1.1 riz if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
1846 1.6 msaitoh SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST,
1847 1.1 riz SK_TFCTL_TX_FIFO_UNDER);
1848 1.1 riz }
1849 1.1 riz
1850 1.1 riz DPRINTFN(2, ("msk_intr_yukon status=%#x\n", status));
1851 1.1 riz }
1852 1.1 riz
1853 1.1 riz int
1854 1.1 riz msk_intr(void *xsc)
1855 1.1 riz {
1856 1.1 riz struct sk_softc *sc = xsc;
1857 1.1 riz struct sk_if_softc *sc_if0 = sc->sk_if[SK_PORT_A];
1858 1.1 riz struct sk_if_softc *sc_if1 = sc->sk_if[SK_PORT_B];
1859 1.1 riz struct ifnet *ifp0 = NULL, *ifp1 = NULL;
1860 1.1 riz int claimed = 0;
1861 1.1 riz u_int32_t status;
1862 1.17 kiyohara uint32_t st_status;
1863 1.17 kiyohara uint16_t st_len;
1864 1.17 kiyohara uint8_t st_opcode, st_link;
1865 1.1 riz struct msk_status_desc *cur_st;
1866 1.1 riz
1867 1.1 riz status = CSR_READ_4(sc, SK_Y2_ISSR2);
1868 1.1 riz if (status == 0) {
1869 1.1 riz CSR_WRITE_4(sc, SK_Y2_ICR, 2);
1870 1.1 riz return (0);
1871 1.1 riz }
1872 1.1 riz
1873 1.1 riz status = CSR_READ_4(sc, SK_ISR);
1874 1.1 riz
1875 1.1 riz if (sc_if0 != NULL)
1876 1.1 riz ifp0 = &sc_if0->sk_ethercom.ec_if;
1877 1.1 riz if (sc_if1 != NULL)
1878 1.1 riz ifp1 = &sc_if1->sk_ethercom.ec_if;
1879 1.1 riz
1880 1.1 riz if (sc_if0 && (status & SK_Y2_IMR_MAC1) &&
1881 1.1 riz (ifp0->if_flags & IFF_RUNNING)) {
1882 1.1 riz msk_intr_yukon(sc_if0);
1883 1.1 riz }
1884 1.1 riz
1885 1.1 riz if (sc_if1 && (status & SK_Y2_IMR_MAC2) &&
1886 1.1 riz (ifp1->if_flags & IFF_RUNNING)) {
1887 1.1 riz msk_intr_yukon(sc_if1);
1888 1.1 riz }
1889 1.1 riz
1890 1.17 kiyohara for (;;) {
1891 1.17 kiyohara cur_st = &sc->sk_status_ring[sc->sk_status_idx];
1892 1.17 kiyohara MSK_CDSTSYNC(sc, sc->sk_status_idx,
1893 1.17 kiyohara BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1894 1.17 kiyohara st_opcode = cur_st->sk_opcode;
1895 1.17 kiyohara if ((st_opcode & SK_Y2_STOPC_OWN) == 0) {
1896 1.17 kiyohara MSK_CDSTSYNC(sc, sc->sk_status_idx,
1897 1.17 kiyohara BUS_DMASYNC_PREREAD);
1898 1.17 kiyohara break;
1899 1.17 kiyohara }
1900 1.17 kiyohara st_status = le32toh(cur_st->sk_status);
1901 1.17 kiyohara st_len = le16toh(cur_st->sk_len);
1902 1.17 kiyohara st_link = cur_st->sk_link;
1903 1.17 kiyohara st_opcode &= ~SK_Y2_STOPC_OWN;
1904 1.5 msaitoh
1905 1.17 kiyohara switch (st_opcode) {
1906 1.1 riz case SK_Y2_STOPC_RXSTAT:
1907 1.17 kiyohara msk_rxeof(sc->sk_if[st_link], st_len, st_status);
1908 1.17 kiyohara SK_IF_WRITE_2(sc->sk_if[st_link], 0,
1909 1.1 riz SK_RXQ1_Y2_PREF_PUTIDX,
1910 1.17 kiyohara sc->sk_if[st_link]->sk_cdata.sk_rx_prod);
1911 1.1 riz break;
1912 1.1 riz case SK_Y2_STOPC_TXSTAT:
1913 1.5 msaitoh if (sc_if0)
1914 1.17 kiyohara msk_txeof(sc_if0, st_status
1915 1.6 msaitoh & SK_Y2_ST_TXA1_MSKL);
1916 1.5 msaitoh if (sc_if1)
1917 1.6 msaitoh msk_txeof(sc_if1,
1918 1.17 kiyohara ((st_status & SK_Y2_ST_TXA2_MSKL)
1919 1.6 msaitoh >> SK_Y2_ST_TXA2_SHIFTL)
1920 1.17 kiyohara | ((st_len & SK_Y2_ST_TXA2_MSKH) << SK_Y2_ST_TXA2_SHIFTH));
1921 1.1 riz break;
1922 1.1 riz default:
1923 1.17 kiyohara aprint_error("opcode=0x%x\n", st_opcode);
1924 1.1 riz break;
1925 1.1 riz }
1926 1.1 riz SK_INC(sc->sk_status_idx, MSK_STATUS_RING_CNT);
1927 1.17 kiyohara }
1928 1.5 msaitoh
1929 1.17 kiyohara #define MSK_STATUS_RING_OWN_CNT(sc) \
1930 1.17 kiyohara (((sc)->sk_status_idx + MSK_STATUS_RING_CNT - \
1931 1.17 kiyohara (sc)->sk_status_own_idx) % MSK_STATUS_RING_CNT)
1932 1.17 kiyohara
1933 1.17 kiyohara while (MSK_STATUS_RING_OWN_CNT(sc) > MSK_STATUS_RING_CNT / 2) {
1934 1.17 kiyohara cur_st = &sc->sk_status_ring[sc->sk_status_own_idx];
1935 1.17 kiyohara cur_st->sk_opcode &= ~SK_Y2_STOPC_OWN;
1936 1.17 kiyohara MSK_CDSTSYNC(sc, sc->sk_status_own_idx,
1937 1.17 kiyohara BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1938 1.17 kiyohara
1939 1.17 kiyohara SK_INC(sc->sk_status_own_idx, MSK_STATUS_RING_CNT);
1940 1.1 riz }
1941 1.1 riz
1942 1.1 riz if (status & SK_Y2_IMR_BMU) {
1943 1.1 riz CSR_WRITE_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_IRQ_CLEAR);
1944 1.1 riz claimed = 1;
1945 1.1 riz }
1946 1.1 riz
1947 1.1 riz CSR_WRITE_4(sc, SK_Y2_ICR, 2);
1948 1.1 riz
1949 1.1 riz if (ifp0 != NULL && !IFQ_IS_EMPTY(&ifp0->if_snd))
1950 1.1 riz msk_start(ifp0);
1951 1.1 riz if (ifp1 != NULL && !IFQ_IS_EMPTY(&ifp1->if_snd))
1952 1.1 riz msk_start(ifp1);
1953 1.1 riz
1954 1.39 tls rnd_add_uint32(&sc->rnd_source, status);
1955 1.1 riz
1956 1.1 riz if (sc->sk_int_mod_pending)
1957 1.30 christos msk_update_int_mod(sc, 1);
1958 1.1 riz
1959 1.1 riz return claimed;
1960 1.1 riz }
1961 1.1 riz
1962 1.1 riz void
1963 1.1 riz msk_init_yukon(struct sk_if_softc *sc_if)
1964 1.1 riz {
1965 1.5 msaitoh u_int32_t v;
1966 1.1 riz u_int16_t reg;
1967 1.1 riz struct sk_softc *sc;
1968 1.1 riz int i;
1969 1.1 riz
1970 1.1 riz sc = sc_if->sk_softc;
1971 1.1 riz
1972 1.1 riz DPRINTFN(2, ("msk_init_yukon: start: sk_csr=%#x\n",
1973 1.1 riz CSR_READ_4(sc_if->sk_softc, SK_CSR)));
1974 1.1 riz
1975 1.1 riz DPRINTFN(6, ("msk_init_yukon: 1\n"));
1976 1.1 riz
1977 1.1 riz /* GMAC and GPHY Reset */
1978 1.5 msaitoh SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
1979 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
1980 1.1 riz DELAY(1000);
1981 1.1 riz
1982 1.1 riz DPRINTFN(6, ("msk_init_yukon: 2\n"));
1983 1.1 riz
1984 1.5 msaitoh SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_CLEAR);
1985 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
1986 1.1 riz SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
1987 1.1 riz
1988 1.1 riz DPRINTFN(3, ("msk_init_yukon: gmac_ctrl=%#x\n",
1989 1.1 riz SK_IF_READ_4(sc_if, 0, SK_GMAC_CTRL)));
1990 1.1 riz
1991 1.1 riz DPRINTFN(6, ("msk_init_yukon: 3\n"));
1992 1.1 riz
1993 1.1 riz /* unused read of the interrupt source register */
1994 1.1 riz DPRINTFN(6, ("msk_init_yukon: 4\n"));
1995 1.1 riz SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
1996 1.1 riz
1997 1.1 riz DPRINTFN(6, ("msk_init_yukon: 4a\n"));
1998 1.1 riz reg = SK_YU_READ_2(sc_if, YUKON_PAR);
1999 1.1 riz DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
2000 1.1 riz
2001 1.1 riz /* MIB Counter Clear Mode set */
2002 1.1 riz reg |= YU_PAR_MIB_CLR;
2003 1.1 riz DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
2004 1.1 riz DPRINTFN(6, ("msk_init_yukon: 4b\n"));
2005 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
2006 1.1 riz
2007 1.1 riz /* MIB Counter Clear Mode clear */
2008 1.1 riz DPRINTFN(6, ("msk_init_yukon: 5\n"));
2009 1.1 riz reg &= ~YU_PAR_MIB_CLR;
2010 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
2011 1.1 riz
2012 1.1 riz /* receive control reg */
2013 1.1 riz DPRINTFN(6, ("msk_init_yukon: 7\n"));
2014 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
2015 1.1 riz
2016 1.6 msaitoh /* transmit control register */
2017 1.6 msaitoh SK_YU_WRITE_2(sc_if, YUKON_TCR, (0x04 << 10));
2018 1.6 msaitoh
2019 1.6 msaitoh /* transmit flow control register */
2020 1.6 msaitoh SK_YU_WRITE_2(sc_if, YUKON_TFCR, 0xffff);
2021 1.6 msaitoh
2022 1.1 riz /* transmit parameter register */
2023 1.1 riz DPRINTFN(6, ("msk_init_yukon: 8\n"));
2024 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
2025 1.6 msaitoh YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1c) | 0x04);
2026 1.1 riz
2027 1.1 riz /* serial mode register */
2028 1.1 riz DPRINTFN(6, ("msk_init_yukon: 9\n"));
2029 1.5 msaitoh reg = YU_SMR_DATA_BLIND(0x1c) |
2030 1.5 msaitoh YU_SMR_MFL_VLAN |
2031 1.5 msaitoh YU_SMR_IPG_DATA(0x1e);
2032 1.5 msaitoh
2033 1.5 msaitoh if (sc->sk_type != SK_YUKON_FE)
2034 1.5 msaitoh reg |= YU_SMR_MFL_JUMBO;
2035 1.5 msaitoh
2036 1.5 msaitoh SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
2037 1.1 riz
2038 1.1 riz DPRINTFN(6, ("msk_init_yukon: 10\n"));
2039 1.1 riz /* Setup Yukon's address */
2040 1.1 riz for (i = 0; i < 3; i++) {
2041 1.1 riz /* Write Source Address 1 (unicast filter) */
2042 1.43 christos SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
2043 1.1 riz sc_if->sk_enaddr[i * 2] |
2044 1.1 riz sc_if->sk_enaddr[i * 2 + 1] << 8);
2045 1.1 riz }
2046 1.1 riz
2047 1.1 riz for (i = 0; i < 3; i++) {
2048 1.1 riz reg = sk_win_read_2(sc_if->sk_softc,
2049 1.1 riz SK_MAC1_0 + i * 2 + sc_if->sk_port * 8);
2050 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4, reg);
2051 1.1 riz }
2052 1.1 riz
2053 1.1 riz /* Set promiscuous mode */
2054 1.1 riz msk_setpromisc(sc_if);
2055 1.1 riz
2056 1.1 riz /* Set multicast filter */
2057 1.1 riz DPRINTFN(6, ("msk_init_yukon: 11\n"));
2058 1.1 riz msk_setmulti(sc_if);
2059 1.1 riz
2060 1.1 riz /* enable interrupt mask for counter overflows */
2061 1.1 riz DPRINTFN(6, ("msk_init_yukon: 12\n"));
2062 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
2063 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
2064 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
2065 1.1 riz
2066 1.1 riz /* Configure RX MAC FIFO Flush Mask */
2067 1.1 riz v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
2068 1.1 riz YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
2069 1.1 riz YU_RXSTAT_JABBER;
2070 1.1 riz SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
2071 1.1 riz
2072 1.1 riz /* Configure RX MAC FIFO */
2073 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
2074 1.7 msaitoh SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_OPERATION_ON |
2075 1.7 msaitoh SK_RFCTL_FIFO_FLUSH_ON);
2076 1.1 riz
2077 1.1 riz /* Increase flush threshould to 64 bytes */
2078 1.1 riz SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
2079 1.1 riz SK_RFCTL_FIFO_THRESHOLD + 1);
2080 1.1 riz
2081 1.1 riz /* Configure TX MAC FIFO */
2082 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
2083 1.1 riz SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
2084 1.1 riz
2085 1.1 riz #if 1
2086 1.1 riz SK_YU_WRITE_2(sc_if, YUKON_GPCR, YU_GPCR_TXEN | YU_GPCR_RXEN);
2087 1.1 riz #endif
2088 1.1 riz DPRINTFN(6, ("msk_init_yukon: end\n"));
2089 1.1 riz }
2090 1.1 riz
2091 1.1 riz /*
2092 1.1 riz * Note that to properly initialize any part of the GEnesis chip,
2093 1.1 riz * you first have to take it out of reset mode.
2094 1.1 riz */
2095 1.1 riz int
2096 1.1 riz msk_init(struct ifnet *ifp)
2097 1.1 riz {
2098 1.1 riz struct sk_if_softc *sc_if = ifp->if_softc;
2099 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
2100 1.15 dyoung int rc = 0, s;
2101 1.5 msaitoh uint32_t imr, imtimer_ticks;
2102 1.1 riz
2103 1.1 riz
2104 1.1 riz DPRINTFN(2, ("msk_init\n"));
2105 1.1 riz
2106 1.1 riz s = splnet();
2107 1.1 riz
2108 1.1 riz /* Cancel pending I/O and free all RX/TX buffers. */
2109 1.1 riz msk_stop(ifp,0);
2110 1.1 riz
2111 1.1 riz /* Configure I2C registers */
2112 1.1 riz
2113 1.1 riz /* Configure XMAC(s) */
2114 1.1 riz msk_init_yukon(sc_if);
2115 1.15 dyoung if ((rc = ether_mediachange(ifp)) != 0)
2116 1.15 dyoung goto out;
2117 1.1 riz
2118 1.1 riz /* Configure transmit arbiter(s) */
2119 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_ON);
2120 1.1 riz #if 0
2121 1.1 riz SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
2122 1.1 riz #endif
2123 1.1 riz
2124 1.1 riz /* Configure RAMbuffers */
2125 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
2126 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
2127 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
2128 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
2129 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
2130 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
2131 1.1 riz
2132 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_UNRESET);
2133 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_STORENFWD_ON);
2134 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_START, sc_if->sk_tx_ramstart);
2135 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_WR_PTR, sc_if->sk_tx_ramstart);
2136 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_RD_PTR, sc_if->sk_tx_ramstart);
2137 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_END, sc_if->sk_tx_ramend);
2138 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_ON);
2139 1.1 riz
2140 1.1 riz /* Configure BMUs */
2141 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000016);
2142 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000d28);
2143 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000080);
2144 1.6 msaitoh SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_WM, 0x0600); /* XXX ??? */
2145 1.1 riz
2146 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000016);
2147 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000d28);
2148 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000080);
2149 1.6 msaitoh SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_WM, 0x0600); /* XXX ??? */
2150 1.1 riz
2151 1.1 riz /* Make sure the sync transmit queue is disabled. */
2152 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET);
2153 1.1 riz
2154 1.1 riz /* Init descriptors */
2155 1.1 riz if (msk_init_rx_ring(sc_if) == ENOBUFS) {
2156 1.30 christos aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
2157 1.18 cegger "memory for rx buffers\n");
2158 1.1 riz msk_stop(ifp,0);
2159 1.1 riz splx(s);
2160 1.1 riz return ENOBUFS;
2161 1.1 riz }
2162 1.1 riz
2163 1.1 riz if (msk_init_tx_ring(sc_if) == ENOBUFS) {
2164 1.30 christos aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
2165 1.18 cegger "memory for tx buffers\n");
2166 1.1 riz msk_stop(ifp,0);
2167 1.1 riz splx(s);
2168 1.1 riz return ENOBUFS;
2169 1.1 riz }
2170 1.1 riz
2171 1.1 riz /* Set interrupt moderation if changed via sysctl. */
2172 1.1 riz switch (sc->sk_type) {
2173 1.1 riz case SK_YUKON_EC:
2174 1.6 msaitoh case SK_YUKON_EC_U:
2175 1.5 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
2176 1.1 riz break;
2177 1.6 msaitoh case SK_YUKON_FE:
2178 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
2179 1.6 msaitoh break;
2180 1.6 msaitoh case SK_YUKON_XL:
2181 1.6 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
2182 1.6 msaitoh break;
2183 1.1 riz default:
2184 1.5 msaitoh imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
2185 1.1 riz }
2186 1.1 riz imr = sk_win_read_4(sc, SK_IMTIMERINIT);
2187 1.1 riz if (imr != SK_IM_USECS(sc->sk_int_mod)) {
2188 1.1 riz sk_win_write_4(sc, SK_IMTIMERINIT,
2189 1.1 riz SK_IM_USECS(sc->sk_int_mod));
2190 1.30 christos aprint_verbose_dev(sc->sk_dev,
2191 1.34 tnn "interrupt moderation is %d us\n", sc->sk_int_mod);
2192 1.1 riz }
2193 1.1 riz
2194 1.1 riz /* Initialize prefetch engine. */
2195 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
2196 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000002);
2197 1.1 riz SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_LIDX, MSK_RX_RING_CNT - 1);
2198 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRLO,
2199 1.1 riz MSK_RX_RING_ADDR(sc_if, 0));
2200 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRHI,
2201 1.1 riz (u_int64_t)MSK_RX_RING_ADDR(sc_if, 0) >> 32);
2202 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000008);
2203 1.1 riz SK_IF_READ_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR);
2204 1.1 riz
2205 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
2206 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000002);
2207 1.1 riz SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_LIDX, MSK_TX_RING_CNT - 1);
2208 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRLO,
2209 1.1 riz MSK_TX_RING_ADDR(sc_if, 0));
2210 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRHI,
2211 1.1 riz (u_int64_t)MSK_TX_RING_ADDR(sc_if, 0) >> 32);
2212 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000008);
2213 1.1 riz SK_IF_READ_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR);
2214 1.1 riz
2215 1.1 riz SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
2216 1.1 riz sc_if->sk_cdata.sk_rx_prod);
2217 1.1 riz
2218 1.1 riz /* Configure interrupt handling */
2219 1.1 riz if (sc_if->sk_port == SK_PORT_A)
2220 1.1 riz sc->sk_intrmask |= SK_Y2_INTRS1;
2221 1.1 riz else
2222 1.1 riz sc->sk_intrmask |= SK_Y2_INTRS2;
2223 1.1 riz sc->sk_intrmask |= SK_Y2_IMR_BMU;
2224 1.1 riz CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
2225 1.1 riz
2226 1.1 riz ifp->if_flags |= IFF_RUNNING;
2227 1.1 riz ifp->if_flags &= ~IFF_OACTIVE;
2228 1.1 riz
2229 1.1 riz callout_schedule(&sc_if->sk_tick_ch, hz);
2230 1.1 riz
2231 1.15 dyoung out:
2232 1.1 riz splx(s);
2233 1.15 dyoung return rc;
2234 1.1 riz }
2235 1.1 riz
2236 1.1 riz void
2237 1.3 christos msk_stop(struct ifnet *ifp, int disable)
2238 1.1 riz {
2239 1.1 riz struct sk_if_softc *sc_if = ifp->if_softc;
2240 1.1 riz struct sk_softc *sc = sc_if->sk_softc;
2241 1.1 riz struct sk_txmap_entry *dma;
2242 1.1 riz int i;
2243 1.1 riz
2244 1.1 riz DPRINTFN(2, ("msk_stop\n"));
2245 1.1 riz
2246 1.1 riz callout_stop(&sc_if->sk_tick_ch);
2247 1.1 riz
2248 1.1 riz ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
2249 1.1 riz
2250 1.1 riz /* Stop transfer of Tx descriptors */
2251 1.1 riz
2252 1.1 riz /* Stop transfer of Rx descriptors */
2253 1.1 riz
2254 1.1 riz /* Turn off various components of this interface. */
2255 1.1 riz SK_XM_SETBIT_2(sc_if, XM_GPIO, XM_GPIO_RESETMAC);
2256 1.1 riz SK_IF_WRITE_1(sc_if,0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
2257 1.1 riz SK_IF_WRITE_1(sc_if,0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
2258 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
2259 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
2260 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, SK_TXBMU_OFFLINE);
2261 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
2262 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
2263 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
2264 1.5 msaitoh SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_TXLEDCTL_COUNTER_STOP);
2265 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
2266 1.1 riz SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
2267 1.1 riz
2268 1.1 riz SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
2269 1.1 riz SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
2270 1.1 riz
2271 1.1 riz /* Disable interrupts */
2272 1.1 riz if (sc_if->sk_port == SK_PORT_A)
2273 1.1 riz sc->sk_intrmask &= ~SK_Y2_INTRS1;
2274 1.1 riz else
2275 1.1 riz sc->sk_intrmask &= ~SK_Y2_INTRS2;
2276 1.1 riz CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
2277 1.1 riz
2278 1.1 riz SK_XM_READ_2(sc_if, XM_ISR);
2279 1.1 riz SK_XM_WRITE_2(sc_if, XM_IMR, 0xFFFF);
2280 1.1 riz
2281 1.1 riz /* Free RX and TX mbufs still in the queues. */
2282 1.1 riz for (i = 0; i < MSK_RX_RING_CNT; i++) {
2283 1.1 riz if (sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf != NULL) {
2284 1.1 riz m_freem(sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf);
2285 1.1 riz sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf = NULL;
2286 1.1 riz }
2287 1.1 riz }
2288 1.1 riz
2289 1.1 riz for (i = 0; i < MSK_TX_RING_CNT; i++) {
2290 1.1 riz if (sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf != NULL) {
2291 1.1 riz m_freem(sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf);
2292 1.1 riz sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf = NULL;
2293 1.1 riz #if 1
2294 1.1 riz SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head,
2295 1.1 riz sc_if->sk_cdata.sk_tx_map[i], link);
2296 1.1 riz sc_if->sk_cdata.sk_tx_map[i] = 0;
2297 1.1 riz #endif
2298 1.1 riz }
2299 1.1 riz }
2300 1.1 riz
2301 1.1 riz #if 1
2302 1.1 riz while ((dma = SIMPLEQ_FIRST(&sc_if->sk_txmap_head))) {
2303 1.1 riz SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
2304 1.1 riz bus_dmamap_destroy(sc->sc_dmatag, dma->dmamap);
2305 1.1 riz free(dma, M_DEVBUF);
2306 1.1 riz }
2307 1.1 riz #endif
2308 1.1 riz }
2309 1.1 riz
2310 1.30 christos CFATTACH_DECL_NEW(mskc, sizeof(struct sk_softc), mskc_probe, mskc_attach,
2311 1.1 riz NULL, NULL);
2312 1.1 riz
2313 1.30 christos CFATTACH_DECL_NEW(msk, sizeof(struct sk_if_softc), msk_probe, msk_attach,
2314 1.1 riz NULL, NULL);
2315 1.1 riz
2316 1.1 riz #ifdef MSK_DEBUG
2317 1.1 riz void
2318 1.1 riz msk_dump_txdesc(struct msk_tx_desc *le, int idx)
2319 1.1 riz {
2320 1.1 riz #define DESC_PRINT(X) \
2321 1.1 riz if (X) \
2322 1.1 riz printf("txdesc[%d]." #X "=%#x\n", \
2323 1.1 riz idx, X);
2324 1.1 riz
2325 1.1 riz DESC_PRINT(letoh32(le->sk_addr));
2326 1.1 riz DESC_PRINT(letoh16(le->sk_len));
2327 1.1 riz DESC_PRINT(le->sk_ctl);
2328 1.1 riz DESC_PRINT(le->sk_opcode);
2329 1.1 riz #undef DESC_PRINT
2330 1.1 riz }
2331 1.1 riz
2332 1.1 riz void
2333 1.1 riz msk_dump_bytes(const char *data, int len)
2334 1.1 riz {
2335 1.1 riz int c, i, j;
2336 1.1 riz
2337 1.1 riz for (i = 0; i < len; i += 16) {
2338 1.1 riz printf("%08x ", i);
2339 1.1 riz c = len - i;
2340 1.1 riz if (c > 16) c = 16;
2341 1.1 riz
2342 1.1 riz for (j = 0; j < c; j++) {
2343 1.1 riz printf("%02x ", data[i + j] & 0xff);
2344 1.1 riz if ((j & 0xf) == 7 && j > 0)
2345 1.1 riz printf(" ");
2346 1.1 riz }
2347 1.43 christos
2348 1.1 riz for (; j < 16; j++)
2349 1.1 riz printf(" ");
2350 1.1 riz printf(" ");
2351 1.1 riz
2352 1.1 riz for (j = 0; j < c; j++) {
2353 1.1 riz int ch = data[i + j] & 0xff;
2354 1.1 riz printf("%c", ' ' <= ch && ch <= '~' ? ch : ' ');
2355 1.1 riz }
2356 1.43 christos
2357 1.1 riz printf("\n");
2358 1.43 christos
2359 1.1 riz if (c < 16)
2360 1.1 riz break;
2361 1.1 riz }
2362 1.1 riz }
2363 1.1 riz
2364 1.1 riz void
2365 1.1 riz msk_dump_mbuf(struct mbuf *m)
2366 1.1 riz {
2367 1.1 riz int count = m->m_pkthdr.len;
2368 1.1 riz
2369 1.1 riz printf("m=%p, m->m_pkthdr.len=%d\n", m, m->m_pkthdr.len);
2370 1.1 riz
2371 1.1 riz while (count > 0 && m) {
2372 1.1 riz printf("m=%p, m->m_data=%p, m->m_len=%d\n",
2373 1.1 riz m, m->m_data, m->m_len);
2374 1.1 riz msk_dump_bytes(mtod(m, char *), m->m_len);
2375 1.1 riz
2376 1.1 riz count -= m->m_len;
2377 1.1 riz m = m->m_next;
2378 1.1 riz }
2379 1.1 riz }
2380 1.1 riz #endif
2381 1.1 riz
2382 1.1 riz static int
2383 1.1 riz msk_sysctl_handler(SYSCTLFN_ARGS)
2384 1.1 riz {
2385 1.1 riz int error, t;
2386 1.1 riz struct sysctlnode node;
2387 1.1 riz struct sk_softc *sc;
2388 1.1 riz
2389 1.1 riz node = *rnode;
2390 1.1 riz sc = node.sysctl_data;
2391 1.1 riz t = sc->sk_int_mod;
2392 1.1 riz node.sysctl_data = &t;
2393 1.1 riz error = sysctl_lookup(SYSCTLFN_CALL(&node));
2394 1.1 riz if (error || newp == NULL)
2395 1.1 riz return error;
2396 1.1 riz
2397 1.1 riz if (t < SK_IM_MIN || t > SK_IM_MAX)
2398 1.1 riz return EINVAL;
2399 1.1 riz
2400 1.1 riz /* update the softc with sysctl-changed value, and mark
2401 1.1 riz for hardware update */
2402 1.1 riz sc->sk_int_mod = t;
2403 1.1 riz sc->sk_int_mod_pending = 1;
2404 1.1 riz return 0;
2405 1.1 riz }
2406 1.1 riz
2407 1.1 riz /*
2408 1.1 riz * Set up sysctl(3) MIB, hw.sk.* - Individual controllers will be
2409 1.1 riz * set up in skc_attach()
2410 1.1 riz */
2411 1.1 riz SYSCTL_SETUP(sysctl_msk, "sysctl msk subtree setup")
2412 1.1 riz {
2413 1.1 riz int rc;
2414 1.1 riz const struct sysctlnode *node;
2415 1.1 riz
2416 1.1 riz if ((rc = sysctl_createv(clog, 0, NULL, &node,
2417 1.1 riz 0, CTLTYPE_NODE, "msk",
2418 1.1 riz SYSCTL_DESCR("msk interface controls"),
2419 1.1 riz NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
2420 1.1 riz goto err;
2421 1.1 riz }
2422 1.1 riz
2423 1.1 riz msk_root_num = node->sysctl_num;
2424 1.1 riz return;
2425 1.1 riz
2426 1.1 riz err:
2427 1.1 riz aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
2428 1.1 riz }
2429