Home | History | Annotate | Line # | Download | only in pci
if_msk.c revision 1.55.2.1
      1  1.55.2.1  pgoyette /* $NetBSD: if_msk.c,v 1.55.2.1 2018/06/25 07:25:52 pgoyette Exp $ */
      2  1.55.2.1  pgoyette /*	$OpenBSD: if_msk.c,v 1.65 2008/09/10 14:01:22 blambert Exp $ */
      3       1.1       riz 
      4       1.1       riz /*
      5       1.1       riz  * Copyright (c) 1997, 1998, 1999, 2000
      6       1.1       riz  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      7       1.1       riz  *
      8       1.1       riz  * Redistribution and use in source and binary forms, with or without
      9       1.1       riz  * modification, are permitted provided that the following conditions
     10       1.1       riz  * are met:
     11       1.1       riz  * 1. Redistributions of source code must retain the above copyright
     12       1.1       riz  *    notice, this list of conditions and the following disclaimer.
     13       1.1       riz  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       riz  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       riz  *    documentation and/or other materials provided with the distribution.
     16       1.1       riz  * 3. All advertising materials mentioning features or use of this software
     17       1.1       riz  *    must display the following acknowledgement:
     18       1.1       riz  *	This product includes software developed by Bill Paul.
     19       1.1       riz  * 4. Neither the name of the author nor the names of any co-contributors
     20       1.1       riz  *    may be used to endorse or promote products derived from this software
     21       1.1       riz  *    without specific prior written permission.
     22       1.1       riz  *
     23       1.1       riz  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     24       1.1       riz  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1       riz  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1       riz  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     27       1.1       riz  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28       1.1       riz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29       1.1       riz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30       1.1       riz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31       1.1       riz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32       1.1       riz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     33       1.1       riz  * THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1       riz  *
     35       1.1       riz  * $FreeBSD: /c/ncvs/src/sys/pci/if_sk.c,v 1.20 2000/04/22 02:16:37 wpaul Exp $
     36       1.1       riz  */
     37       1.1       riz 
     38       1.1       riz /*
     39       1.1       riz  * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
     40       1.1       riz  *
     41       1.1       riz  * Permission to use, copy, modify, and distribute this software for any
     42       1.1       riz  * purpose with or without fee is hereby granted, provided that the above
     43       1.1       riz  * copyright notice and this permission notice appear in all copies.
     44       1.1       riz  *
     45       1.1       riz  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     46       1.1       riz  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     47       1.1       riz  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     48       1.1       riz  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     49       1.1       riz  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     50       1.1       riz  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     51       1.1       riz  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     52       1.1       riz  */
     53       1.1       riz 
     54      1.10       dsl #include <sys/cdefs.h>
     55  1.55.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: if_msk.c,v 1.55.2.1 2018/06/25 07:25:52 pgoyette Exp $");
     56       1.1       riz 
     57       1.1       riz #include <sys/param.h>
     58       1.1       riz #include <sys/systm.h>
     59       1.1       riz #include <sys/sockio.h>
     60       1.1       riz #include <sys/mbuf.h>
     61       1.1       riz #include <sys/malloc.h>
     62      1.21      cube #include <sys/mutex.h>
     63       1.1       riz #include <sys/kernel.h>
     64       1.1       riz #include <sys/socket.h>
     65       1.1       riz #include <sys/device.h>
     66       1.1       riz #include <sys/queue.h>
     67       1.1       riz #include <sys/callout.h>
     68       1.1       riz #include <sys/sysctl.h>
     69       1.1       riz #include <sys/endian.h>
     70       1.1       riz #ifdef __NetBSD__
     71       1.1       riz  #define letoh16 htole16
     72       1.1       riz  #define letoh32 htole32
     73       1.1       riz #endif
     74       1.1       riz 
     75       1.1       riz #include <net/if.h>
     76       1.1       riz #include <net/if_dl.h>
     77       1.1       riz #include <net/if_types.h>
     78       1.1       riz 
     79       1.1       riz #include <net/if_media.h>
     80       1.1       riz 
     81       1.1       riz #include <net/bpf.h>
     82      1.48  riastrad #include <sys/rndsource.h>
     83       1.1       riz 
     84       1.1       riz #include <dev/mii/mii.h>
     85       1.1       riz #include <dev/mii/miivar.h>
     86       1.1       riz #include <dev/mii/brgphyreg.h>
     87       1.1       riz 
     88       1.1       riz #include <dev/pci/pcireg.h>
     89       1.1       riz #include <dev/pci/pcivar.h>
     90       1.1       riz #include <dev/pci/pcidevs.h>
     91       1.1       riz 
     92       1.1       riz #include <dev/pci/if_skreg.h>
     93       1.1       riz #include <dev/pci/if_mskvar.h>
     94       1.1       riz 
     95      1.26    cegger int mskc_probe(device_t, cfdata_t, void *);
     96      1.30  christos void mskc_attach(device_t, device_t, void *);
     97  1.55.2.1  pgoyette int mskc_detach(device_t, int);
     98  1.55.2.1  pgoyette void mskc_reset(struct sk_softc *);
     99      1.33    dyoung static bool mskc_suspend(device_t, const pmf_qual_t *);
    100      1.33    dyoung static bool mskc_resume(device_t, const pmf_qual_t *);
    101      1.26    cegger int msk_probe(device_t, cfdata_t, void *);
    102      1.30  christos void msk_attach(device_t, device_t, void *);
    103  1.55.2.1  pgoyette int msk_detach(device_t, int);
    104  1.55.2.1  pgoyette void msk_reset(struct sk_if_softc *);
    105       1.1       riz int mskcprint(void *, const char *);
    106       1.1       riz int msk_intr(void *);
    107       1.1       riz void msk_intr_yukon(struct sk_if_softc *);
    108       1.1       riz void msk_rxeof(struct sk_if_softc *, u_int16_t, u_int32_t);
    109       1.6   msaitoh void msk_txeof(struct sk_if_softc *, int);
    110       1.1       riz int msk_encap(struct sk_if_softc *, struct mbuf *, u_int32_t *);
    111       1.1       riz void msk_start(struct ifnet *);
    112       1.8  christos int msk_ioctl(struct ifnet *, u_long, void *);
    113       1.1       riz int msk_init(struct ifnet *);
    114       1.1       riz void msk_init_yukon(struct sk_if_softc *);
    115       1.1       riz void msk_stop(struct ifnet *, int);
    116       1.1       riz void msk_watchdog(struct ifnet *);
    117       1.1       riz int msk_newbuf(struct sk_if_softc *, int, struct mbuf *, bus_dmamap_t);
    118       1.1       riz int msk_alloc_jumbo_mem(struct sk_if_softc *);
    119       1.1       riz void *msk_jalloc(struct sk_if_softc *);
    120       1.8  christos void msk_jfree(struct mbuf *, void *, size_t, void *);
    121       1.1       riz int msk_init_rx_ring(struct sk_if_softc *);
    122       1.1       riz int msk_init_tx_ring(struct sk_if_softc *);
    123       1.1       riz 
    124      1.30  christos void msk_update_int_mod(struct sk_softc *, int);
    125       1.1       riz 
    126      1.26    cegger int msk_miibus_readreg(device_t, int, int);
    127      1.26    cegger void msk_miibus_writereg(device_t, int, int, int);
    128      1.41      matt void msk_miibus_statchg(struct ifnet *);
    129       1.1       riz 
    130       1.1       riz void msk_setmulti(struct sk_if_softc *);
    131       1.1       riz void msk_setpromisc(struct sk_if_softc *);
    132       1.5   msaitoh void msk_tick(void *);
    133       1.1       riz 
    134       1.1       riz /* #define MSK_DEBUG 1 */
    135       1.1       riz #ifdef MSK_DEBUG
    136       1.1       riz #define DPRINTF(x)	if (mskdebug) printf x
    137       1.1       riz #define DPRINTFN(n,x)	if (mskdebug >= (n)) printf x
    138       1.1       riz int	mskdebug = MSK_DEBUG;
    139       1.1       riz 
    140       1.1       riz void msk_dump_txdesc(struct msk_tx_desc *, int);
    141       1.1       riz void msk_dump_mbuf(struct mbuf *);
    142       1.1       riz void msk_dump_bytes(const char *, int);
    143       1.1       riz #else
    144       1.1       riz #define DPRINTF(x)
    145       1.1       riz #define DPRINTFN(n,x)
    146       1.1       riz #endif
    147       1.1       riz 
    148       1.1       riz static int msk_sysctl_handler(SYSCTLFN_PROTO);
    149       1.1       riz static int msk_root_num;
    150       1.1       riz 
    151       1.1       riz /* supported device vendors */
    152       1.1       riz static const struct msk_product {
    153  1.55.2.1  pgoyette 	pci_vendor_id_t         msk_vendor;
    154  1.55.2.1  pgoyette 	pci_product_id_t        msk_product;
    155       1.1       riz } msk_products[] = {
    156       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550SX },
    157  1.55.2.1  pgoyette 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550T_B1 },
    158       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560SX },
    159       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560T },
    160  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021CU },
    161  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021X },
    162  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022CU },
    163  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022X },
    164       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8035 },
    165       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8036 },
    166       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8038 },
    167       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8039 },
    168      1.47  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040 },
    169  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040T },
    170  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8042 },
    171  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8048 },
    172       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8050 },
    173       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8052 },
    174       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8053 },
    175       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055 },
    176  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055_2 },
    177       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8056 },
    178  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8057 },
    179      1.55  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8058 },
    180  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8059 },
    181       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061CU },
    182       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061X },
    183       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062CU },
    184       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062X },
    185  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8070 },
    186  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8071 },
    187  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8072 },
    188  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8075 },
    189  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8079 },
    190  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C032 },
    191  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C033 },
    192  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C034 },
    193  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C036 },
    194  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C042 },
    195       1.1       riz 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9SXX },
    196       1.1       riz 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9E21 }
    197       1.1       riz };
    198       1.1       riz 
    199       1.1       riz static inline u_int32_t
    200       1.1       riz sk_win_read_4(struct sk_softc *sc, u_int32_t reg)
    201       1.1       riz {
    202       1.1       riz 	return CSR_READ_4(sc, reg);
    203       1.1       riz }
    204       1.1       riz 
    205       1.1       riz static inline u_int16_t
    206       1.1       riz sk_win_read_2(struct sk_softc *sc, u_int32_t reg)
    207       1.1       riz {
    208       1.1       riz 	return CSR_READ_2(sc, reg);
    209       1.1       riz }
    210       1.1       riz 
    211       1.1       riz static inline u_int8_t
    212       1.1       riz sk_win_read_1(struct sk_softc *sc, u_int32_t reg)
    213       1.1       riz {
    214       1.1       riz 	return CSR_READ_1(sc, reg);
    215       1.1       riz }
    216       1.1       riz 
    217       1.1       riz static inline void
    218       1.1       riz sk_win_write_4(struct sk_softc *sc, u_int32_t reg, u_int32_t x)
    219       1.1       riz {
    220       1.1       riz 	CSR_WRITE_4(sc, reg, x);
    221       1.1       riz }
    222       1.1       riz 
    223       1.1       riz static inline void
    224       1.1       riz sk_win_write_2(struct sk_softc *sc, u_int32_t reg, u_int16_t x)
    225       1.1       riz {
    226       1.1       riz 	CSR_WRITE_2(sc, reg, x);
    227       1.1       riz }
    228       1.1       riz 
    229       1.1       riz static inline void
    230       1.1       riz sk_win_write_1(struct sk_softc *sc, u_int32_t reg, u_int8_t x)
    231       1.1       riz {
    232       1.1       riz 	CSR_WRITE_1(sc, reg, x);
    233       1.1       riz }
    234       1.1       riz 
    235       1.1       riz int
    236      1.26    cegger msk_miibus_readreg(device_t dev, int phy, int reg)
    237       1.1       riz {
    238      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    239       1.1       riz 	u_int16_t val;
    240       1.1       riz 	int i;
    241       1.1       riz 
    242  1.55.2.1  pgoyette 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    243       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
    244  1.55.2.1  pgoyette 
    245       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    246       1.1       riz 		DELAY(1);
    247       1.1       riz 		val = SK_YU_READ_2(sc_if, YUKON_SMICR);
    248       1.1       riz 		if (val & YU_SMICR_READ_VALID)
    249       1.1       riz 			break;
    250       1.1       riz 	}
    251       1.1       riz 
    252       1.1       riz 	if (i == SK_TIMEOUT) {
    253      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy failed to come ready\n");
    254       1.1       riz 		return (0);
    255       1.1       riz 	}
    256  1.55.2.1  pgoyette 
    257       1.5   msaitoh  	DPRINTFN(9, ("msk_miibus_readreg: i=%d, timeout=%d\n", i,
    258       1.1       riz 		     SK_TIMEOUT));
    259       1.1       riz 
    260  1.55.2.1  pgoyette 	val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
    261       1.1       riz 
    262       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_readreg phy=%d, reg=%#x, val=%#x\n",
    263       1.1       riz 		     phy, reg, val));
    264       1.1       riz 
    265       1.1       riz 	return (val);
    266       1.1       riz }
    267       1.1       riz 
    268       1.1       riz void
    269      1.26    cegger msk_miibus_writereg(device_t dev, int phy, int reg, int val)
    270       1.1       riz {
    271      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    272       1.1       riz 	int i;
    273       1.1       riz 
    274       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_writereg phy=%d reg=%#x val=%#x\n",
    275       1.1       riz 		     phy, reg, val));
    276       1.1       riz 
    277       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
    278       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    279       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
    280       1.1       riz 
    281       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    282       1.1       riz 		DELAY(1);
    283       1.4   msaitoh 		if (!(SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY))
    284       1.1       riz 			break;
    285       1.1       riz 	}
    286       1.1       riz 
    287       1.1       riz 	if (i == SK_TIMEOUT)
    288      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy write timed out\n");
    289       1.1       riz }
    290       1.1       riz 
    291       1.1       riz void
    292      1.41      matt msk_miibus_statchg(struct ifnet *ifp)
    293       1.1       riz {
    294      1.41      matt 	struct sk_if_softc *sc_if = ifp->if_softc;
    295       1.5   msaitoh 	struct mii_data *mii = &sc_if->sk_mii;
    296       1.5   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    297       1.5   msaitoh 	int gpcr;
    298       1.5   msaitoh 
    299       1.5   msaitoh 	gpcr = SK_YU_READ_2(sc_if, YUKON_GPCR);
    300       1.5   msaitoh 	gpcr &= (YU_GPCR_TXEN | YU_GPCR_RXEN);
    301       1.5   msaitoh 
    302  1.55.2.1  pgoyette 	if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO ||
    303  1.55.2.1  pgoyette 	    sc_if->sk_softc->sk_type == SK_YUKON_FE_P) {
    304       1.5   msaitoh 		/* Set speed. */
    305       1.5   msaitoh 		gpcr |= YU_GPCR_SPEED_DIS;
    306       1.5   msaitoh 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    307       1.5   msaitoh 		case IFM_1000_SX:
    308       1.5   msaitoh 		case IFM_1000_LX:
    309       1.5   msaitoh 		case IFM_1000_CX:
    310       1.5   msaitoh 		case IFM_1000_T:
    311       1.5   msaitoh 			gpcr |= (YU_GPCR_GIG | YU_GPCR_SPEED);
    312       1.5   msaitoh 			break;
    313       1.5   msaitoh 		case IFM_100_TX:
    314       1.5   msaitoh 			gpcr |= YU_GPCR_SPEED;
    315       1.5   msaitoh 			break;
    316       1.5   msaitoh 		}
    317       1.5   msaitoh 
    318       1.5   msaitoh 		/* Set duplex. */
    319       1.5   msaitoh 		gpcr |= YU_GPCR_DPLX_DIS;
    320       1.5   msaitoh 		if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
    321       1.5   msaitoh 			gpcr |= YU_GPCR_DUPLEX;
    322       1.5   msaitoh 
    323       1.5   msaitoh 		/* Disable flow control. */
    324       1.5   msaitoh 		gpcr |= YU_GPCR_FCTL_DIS;
    325       1.5   msaitoh 		gpcr |= (YU_GPCR_FCTL_TX_DIS | YU_GPCR_FCTL_RX_DIS);
    326       1.5   msaitoh 	}
    327       1.5   msaitoh 
    328       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, gpcr);
    329       1.5   msaitoh 
    330       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_statchg: gpcr=%x\n",
    331      1.41      matt 		     SK_YU_READ_2(sc_if, YUKON_GPCR)));
    332       1.1       riz }
    333       1.1       riz 
    334       1.1       riz void
    335       1.1       riz msk_setmulti(struct sk_if_softc *sc_if)
    336       1.1       riz {
    337       1.1       riz 	struct ifnet *ifp= &sc_if->sk_ethercom.ec_if;
    338       1.1       riz 	u_int32_t hashes[2] = { 0, 0 };
    339       1.1       riz 	int h;
    340       1.1       riz 	struct ethercom *ec = &sc_if->sk_ethercom;
    341       1.1       riz 	struct ether_multi *enm;
    342       1.1       riz 	struct ether_multistep step;
    343       1.6   msaitoh 	u_int16_t reg;
    344       1.1       riz 
    345       1.1       riz 	/* First, zot all the existing filters. */
    346       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, 0);
    347       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, 0);
    348       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, 0);
    349       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, 0);
    350       1.1       riz 
    351       1.1       riz 
    352       1.1       riz 	/* Now program new ones. */
    353       1.6   msaitoh 	reg = SK_YU_READ_2(sc_if, YUKON_RCR);
    354       1.6   msaitoh 	reg |= YU_RCR_UFLEN;
    355       1.1       riz allmulti:
    356       1.1       riz 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    357       1.6   msaitoh 		if ((ifp->if_flags & IFF_PROMISC) != 0)
    358       1.6   msaitoh 			reg &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
    359       1.6   msaitoh 		else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
    360       1.6   msaitoh 			hashes[0] = 0xFFFFFFFF;
    361       1.6   msaitoh 			hashes[1] = 0xFFFFFFFF;
    362       1.6   msaitoh 		}
    363       1.1       riz 	} else {
    364       1.1       riz 		/* First find the tail of the list. */
    365       1.1       riz 		ETHER_FIRST_MULTI(step, ec, enm);
    366       1.1       riz 		while (enm != NULL) {
    367      1.23    cegger 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    368       1.1       riz 				 ETHER_ADDR_LEN)) {
    369       1.1       riz 				ifp->if_flags |= IFF_ALLMULTI;
    370       1.1       riz 				goto allmulti;
    371       1.1       riz 			}
    372       1.5   msaitoh 			h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) &
    373  1.55.2.1  pgoyette 			    ((1 << SK_HASH_BITS) - 1);
    374       1.1       riz 			if (h < 32)
    375       1.1       riz 				hashes[0] |= (1 << h);
    376       1.1       riz 			else
    377       1.1       riz 				hashes[1] |= (1 << (h - 32));
    378       1.1       riz 
    379       1.1       riz 			ETHER_NEXT_MULTI(step, enm);
    380       1.1       riz 		}
    381       1.6   msaitoh 		reg |= YU_RCR_MUFLEN;
    382       1.1       riz 	}
    383       1.1       riz 
    384       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
    385       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
    386       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
    387       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
    388       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_RCR, reg);
    389       1.1       riz }
    390       1.1       riz 
    391       1.1       riz void
    392       1.1       riz msk_setpromisc(struct sk_if_softc *sc_if)
    393       1.1       riz {
    394       1.1       riz 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
    395       1.1       riz 
    396       1.1       riz 	if (ifp->if_flags & IFF_PROMISC)
    397       1.1       riz 		SK_YU_CLRBIT_2(sc_if, YUKON_RCR,
    398       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    399       1.1       riz 	else
    400       1.1       riz 		SK_YU_SETBIT_2(sc_if, YUKON_RCR,
    401       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    402       1.1       riz }
    403       1.1       riz 
    404       1.1       riz int
    405       1.1       riz msk_init_rx_ring(struct sk_if_softc *sc_if)
    406       1.1       riz {
    407       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    408       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    409       1.1       riz 	int			i, nexti;
    410       1.1       riz 
    411      1.30  christos 	memset(rd->sk_rx_ring, 0, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
    412       1.1       riz 
    413       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
    414       1.1       riz 		cd->sk_rx_chain[i].sk_le = &rd->sk_rx_ring[i];
    415       1.1       riz 		if (i == (MSK_RX_RING_CNT - 1))
    416       1.1       riz 			nexti = 0;
    417       1.1       riz 		else
    418       1.1       riz 			nexti = i + 1;
    419       1.1       riz 		cd->sk_rx_chain[i].sk_next = &cd->sk_rx_chain[nexti];
    420       1.1       riz 	}
    421       1.1       riz 
    422       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
    423       1.1       riz 		if (msk_newbuf(sc_if, i, NULL,
    424       1.1       riz 		    sc_if->sk_cdata.sk_rx_jumbo_map) == ENOBUFS) {
    425      1.30  christos 			aprint_error_dev(sc_if->sk_dev, "failed alloc of %dth mbuf\n", i);
    426       1.1       riz 			return (ENOBUFS);
    427       1.1       riz 		}
    428       1.1       riz 	}
    429       1.1       riz 
    430       1.1       riz 	sc_if->sk_cdata.sk_rx_prod = MSK_RX_RING_CNT - 1;
    431       1.1       riz 	sc_if->sk_cdata.sk_rx_cons = 0;
    432       1.1       riz 
    433       1.1       riz 	return (0);
    434       1.1       riz }
    435       1.1       riz 
    436       1.1       riz int
    437       1.1       riz msk_init_tx_ring(struct sk_if_softc *sc_if)
    438       1.1       riz {
    439       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    440       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    441       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    442       1.1       riz 	bus_dmamap_t		dmamap;
    443       1.1       riz 	struct sk_txmap_entry	*entry;
    444       1.1       riz 	int			i, nexti;
    445       1.1       riz 
    446  1.55.2.1  pgoyette 	memset(rd->sk_tx_ring, 0, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
    447       1.1       riz 
    448       1.1       riz 	SIMPLEQ_INIT(&sc_if->sk_txmap_head);
    449       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
    450       1.1       riz 		cd->sk_tx_chain[i].sk_le = &rd->sk_tx_ring[i];
    451       1.1       riz 		if (i == (MSK_TX_RING_CNT - 1))
    452       1.1       riz 			nexti = 0;
    453       1.1       riz 		else
    454       1.1       riz 			nexti = i + 1;
    455       1.1       riz 		cd->sk_tx_chain[i].sk_next = &cd->sk_tx_chain[nexti];
    456       1.1       riz 
    457       1.1       riz 		if (bus_dmamap_create(sc->sc_dmatag, SK_JLEN, SK_NTXSEG,
    458       1.1       riz 		   SK_JLEN, 0, BUS_DMA_NOWAIT, &dmamap))
    459       1.1       riz 			return (ENOBUFS);
    460       1.1       riz 
    461       1.1       riz 		entry = malloc(sizeof(*entry), M_DEVBUF, M_NOWAIT);
    462       1.1       riz 		if (!entry) {
    463       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag, dmamap);
    464       1.1       riz 			return (ENOBUFS);
    465       1.1       riz 		}
    466       1.1       riz 		entry->dmamap = dmamap;
    467       1.1       riz 		SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head, entry, link);
    468       1.1       riz 	}
    469       1.1       riz 
    470       1.1       riz 	sc_if->sk_cdata.sk_tx_prod = 0;
    471       1.1       riz 	sc_if->sk_cdata.sk_tx_cons = 0;
    472       1.1       riz 	sc_if->sk_cdata.sk_tx_cnt = 0;
    473       1.1       riz 
    474       1.1       riz 	MSK_CDTXSYNC(sc_if, 0, MSK_TX_RING_CNT,
    475       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    476       1.1       riz 
    477       1.1       riz 	return (0);
    478       1.1       riz }
    479       1.1       riz 
    480       1.1       riz int
    481       1.1       riz msk_newbuf(struct sk_if_softc *sc_if, int i, struct mbuf *m,
    482       1.1       riz 	  bus_dmamap_t dmamap)
    483       1.1       riz {
    484       1.1       riz 	struct mbuf		*m_new = NULL;
    485       1.1       riz 	struct sk_chain		*c;
    486       1.1       riz 	struct msk_rx_desc	*r;
    487       1.1       riz 
    488       1.1       riz 	if (m == NULL) {
    489       1.8  christos 		void *buf = NULL;
    490       1.1       riz 
    491       1.1       riz 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    492       1.1       riz 		if (m_new == NULL)
    493       1.1       riz 			return (ENOBUFS);
    494  1.55.2.1  pgoyette 
    495       1.1       riz 		/* Allocate the jumbo buffer */
    496       1.1       riz 		buf = msk_jalloc(sc_if);
    497       1.1       riz 		if (buf == NULL) {
    498       1.1       riz 			m_freem(m_new);
    499       1.1       riz 			DPRINTFN(1, ("%s jumbo allocation failed -- packet "
    500       1.1       riz 			    "dropped!\n", sc_if->sk_ethercom.ec_if.if_xname));
    501       1.1       riz 			return (ENOBUFS);
    502       1.1       riz 		}
    503       1.1       riz 
    504       1.1       riz 		/* Attach the buffer to the mbuf */
    505       1.1       riz 		m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
    506       1.1       riz 		MEXTADD(m_new, buf, SK_JLEN, 0, msk_jfree, sc_if);
    507       1.1       riz 	} else {
    508       1.1       riz 		/*
    509       1.1       riz 	 	 * We're re-using a previously allocated mbuf;
    510       1.1       riz 		 * be sure to re-init pointers and lengths to
    511       1.1       riz 		 * default values.
    512       1.1       riz 		 */
    513       1.1       riz 		m_new = m;
    514       1.1       riz 		m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
    515       1.1       riz 		m_new->m_data = m_new->m_ext.ext_buf;
    516       1.1       riz 	}
    517       1.1       riz 	m_adj(m_new, ETHER_ALIGN);
    518       1.1       riz 
    519       1.1       riz 	c = &sc_if->sk_cdata.sk_rx_chain[i];
    520       1.1       riz 	r = c->sk_le;
    521       1.1       riz 	c->sk_mbuf = m_new;
    522       1.1       riz 	r->sk_addr = htole32(dmamap->dm_segs[0].ds_addr +
    523       1.1       riz 	    (((vaddr_t)m_new->m_data
    524  1.55.2.1  pgoyette 	    - (vaddr_t)sc_if->sk_cdata.sk_jumbo_buf)));
    525       1.1       riz 	r->sk_len = htole16(SK_JLEN);
    526       1.1       riz 	r->sk_ctl = 0;
    527       1.1       riz 	r->sk_opcode = SK_Y2_RXOPC_PACKET | SK_Y2_RXOPC_OWN;
    528       1.1       riz 
    529       1.1       riz 	MSK_CDRXSYNC(sc_if, i, BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    530       1.1       riz 
    531       1.1       riz 	return (0);
    532       1.1       riz }
    533       1.1       riz 
    534       1.1       riz /*
    535       1.1       riz  * Memory management for jumbo frames.
    536       1.1       riz  */
    537       1.1       riz 
    538       1.1       riz int
    539       1.1       riz msk_alloc_jumbo_mem(struct sk_if_softc *sc_if)
    540       1.1       riz {
    541       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    542       1.8  christos 	char *ptr, *kva;
    543       1.1       riz 	bus_dma_segment_t	seg;
    544       1.1       riz 	int		i, rseg, state, error;
    545       1.1       riz 	struct sk_jpool_entry   *entry;
    546       1.1       riz 
    547       1.1       riz 	state = error = 0;
    548       1.1       riz 
    549       1.1       riz 	/* Grab a big chunk o' storage. */
    550       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, MSK_JMEM, PAGE_SIZE, 0,
    551       1.1       riz 			     &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    552       1.1       riz 		aprint_error(": can't alloc rx buffers");
    553       1.1       riz 		return (ENOBUFS);
    554       1.1       riz 	}
    555       1.1       riz 
    556       1.1       riz 	state = 1;
    557       1.8  christos 	if (bus_dmamem_map(sc->sc_dmatag, &seg, rseg, MSK_JMEM, (void **)&kva,
    558       1.1       riz 			   BUS_DMA_NOWAIT)) {
    559       1.1       riz 		aprint_error(": can't map dma buffers (%d bytes)", MSK_JMEM);
    560       1.1       riz 		error = ENOBUFS;
    561       1.1       riz 		goto out;
    562       1.1       riz 	}
    563       1.1       riz 
    564       1.1       riz 	state = 2;
    565       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, MSK_JMEM, 1, MSK_JMEM, 0,
    566       1.1       riz 	    BUS_DMA_NOWAIT, &sc_if->sk_cdata.sk_rx_jumbo_map)) {
    567       1.1       riz 		aprint_error(": can't create dma map");
    568       1.1       riz 		error = ENOBUFS;
    569       1.1       riz 		goto out;
    570       1.1       riz 	}
    571       1.1       riz 
    572       1.1       riz 	state = 3;
    573       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map,
    574       1.1       riz 			    kva, MSK_JMEM, NULL, BUS_DMA_NOWAIT)) {
    575       1.1       riz 		aprint_error(": can't load dma map");
    576       1.1       riz 		error = ENOBUFS;
    577       1.1       riz 		goto out;
    578       1.1       riz 	}
    579       1.1       riz 
    580       1.1       riz 	state = 4;
    581       1.8  christos 	sc_if->sk_cdata.sk_jumbo_buf = (void *)kva;
    582       1.8  christos 	DPRINTFN(1,("msk_jumbo_buf = %p\n", (void *)sc_if->sk_cdata.sk_jumbo_buf));
    583       1.1       riz 
    584       1.1       riz 	LIST_INIT(&sc_if->sk_jfree_listhead);
    585       1.1       riz 	LIST_INIT(&sc_if->sk_jinuse_listhead);
    586      1.21      cube 	mutex_init(&sc_if->sk_jpool_mtx, MUTEX_DEFAULT, IPL_NET);
    587       1.1       riz 
    588       1.1       riz 	/*
    589       1.1       riz 	 * Now divide it up into 9K pieces and save the addresses
    590       1.1       riz 	 * in an array.
    591       1.1       riz 	 */
    592       1.1       riz 	ptr = sc_if->sk_cdata.sk_jumbo_buf;
    593       1.1       riz 	for (i = 0; i < MSK_JSLOTS; i++) {
    594       1.1       riz 		sc_if->sk_cdata.sk_jslots[i] = ptr;
    595       1.1       riz 		ptr += SK_JLEN;
    596       1.1       riz 		entry = malloc(sizeof(struct sk_jpool_entry),
    597       1.1       riz 		    M_DEVBUF, M_NOWAIT);
    598       1.1       riz 		if (entry == NULL) {
    599       1.5   msaitoh 			sc_if->sk_cdata.sk_jumbo_buf = NULL;
    600       1.1       riz 			aprint_error(": no memory for jumbo buffer queue!");
    601       1.1       riz 			error = ENOBUFS;
    602       1.1       riz 			goto out;
    603       1.1       riz 		}
    604       1.1       riz 		entry->slot = i;
    605       1.5   msaitoh 		LIST_INSERT_HEAD(&sc_if->sk_jfree_listhead,
    606       1.1       riz 				 entry, jpool_entries);
    607       1.1       riz 	}
    608       1.1       riz out:
    609       1.1       riz 	if (error != 0) {
    610       1.1       riz 		switch (state) {
    611       1.1       riz 		case 4:
    612       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag,
    613       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    614       1.1       riz 		case 3:
    615       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag,
    616       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    617       1.1       riz 		case 2:
    618       1.1       riz 			bus_dmamem_unmap(sc->sc_dmatag, kva, MSK_JMEM);
    619       1.1       riz 		case 1:
    620       1.1       riz 			bus_dmamem_free(sc->sc_dmatag, &seg, rseg);
    621       1.1       riz 			break;
    622       1.1       riz 		default:
    623       1.1       riz 			break;
    624       1.1       riz 		}
    625       1.1       riz 	}
    626       1.1       riz 
    627      1.52  christos 	return error;
    628       1.1       riz }
    629       1.1       riz 
    630       1.1       riz /*
    631       1.1       riz  * Allocate a jumbo buffer.
    632       1.1       riz  */
    633       1.1       riz void *
    634       1.1       riz msk_jalloc(struct sk_if_softc *sc_if)
    635       1.1       riz {
    636       1.1       riz 	struct sk_jpool_entry   *entry;
    637       1.1       riz 
    638      1.21      cube 	mutex_enter(&sc_if->sk_jpool_mtx);
    639       1.1       riz 	entry = LIST_FIRST(&sc_if->sk_jfree_listhead);
    640       1.1       riz 
    641      1.21      cube 	if (entry == NULL) {
    642      1.21      cube 		mutex_exit(&sc_if->sk_jpool_mtx);
    643      1.21      cube 		return NULL;
    644      1.21      cube 	}
    645       1.1       riz 
    646       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    647       1.1       riz 	LIST_INSERT_HEAD(&sc_if->sk_jinuse_listhead, entry, jpool_entries);
    648      1.21      cube 	mutex_exit(&sc_if->sk_jpool_mtx);
    649       1.1       riz 	return (sc_if->sk_cdata.sk_jslots[entry->slot]);
    650       1.1       riz }
    651       1.1       riz 
    652       1.1       riz /*
    653       1.1       riz  * Release a jumbo buffer.
    654       1.1       riz  */
    655       1.1       riz void
    656       1.8  christos msk_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
    657       1.1       riz {
    658       1.1       riz 	struct sk_jpool_entry *entry;
    659       1.1       riz 	struct sk_if_softc *sc;
    660      1.21      cube 	int i;
    661       1.1       riz 
    662       1.1       riz 	/* Extract the softc struct pointer. */
    663       1.1       riz 	sc = (struct sk_if_softc *)arg;
    664       1.1       riz 
    665       1.1       riz 	if (sc == NULL)
    666       1.1       riz 		panic("msk_jfree: can't find softc pointer!");
    667       1.1       riz 
    668       1.1       riz 	/* calculate the slot this buffer belongs to */
    669       1.1       riz 	i = ((vaddr_t)buf
    670       1.1       riz 	     - (vaddr_t)sc->sk_cdata.sk_jumbo_buf) / SK_JLEN;
    671       1.1       riz 
    672       1.1       riz 	if ((i < 0) || (i >= MSK_JSLOTS))
    673       1.6   msaitoh 		panic("msk_jfree: asked to free buffer that we don't manage!");
    674       1.1       riz 
    675      1.21      cube 	mutex_enter(&sc->sk_jpool_mtx);
    676       1.1       riz 	entry = LIST_FIRST(&sc->sk_jinuse_listhead);
    677       1.1       riz 	if (entry == NULL)
    678       1.1       riz 		panic("msk_jfree: buffer not in use!");
    679       1.1       riz 	entry->slot = i;
    680       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    681       1.1       riz 	LIST_INSERT_HEAD(&sc->sk_jfree_listhead, entry, jpool_entries);
    682      1.21      cube 	mutex_exit(&sc->sk_jpool_mtx);
    683       1.1       riz 
    684       1.1       riz 	if (__predict_true(m != NULL))
    685      1.12        ad 		pool_cache_put(mb_cache, m);
    686       1.1       riz }
    687       1.1       riz 
    688       1.1       riz int
    689      1.19    dyoung msk_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    690       1.1       riz {
    691      1.52  christos 	struct sk_if_softc *sc = ifp->if_softc;
    692      1.52  christos 	int s, error;
    693       1.1       riz 
    694       1.1       riz 	s = splnet();
    695       1.1       riz 
    696      1.19    dyoung 	DPRINTFN(2, ("msk_ioctl ETHER\n"));
    697      1.52  christos 	switch (cmd) {
    698      1.52  christos 	case SIOCSIFFLAGS:
    699      1.52  christos 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    700      1.52  christos 			break;
    701       1.1       riz 
    702      1.52  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
    703      1.52  christos 		case IFF_RUNNING:
    704      1.52  christos 			msk_stop(ifp, 1);
    705      1.52  christos 			break;
    706      1.52  christos 		case IFF_UP:
    707      1.52  christos 			msk_init(ifp);
    708      1.52  christos 			break;
    709      1.52  christos 		case IFF_UP | IFF_RUNNING:
    710      1.52  christos 			if ((ifp->if_flags ^ sc->sk_if_flags) == IFF_PROMISC) {
    711      1.52  christos 				msk_setpromisc(sc);
    712      1.52  christos 				msk_setmulti(sc);
    713      1.52  christos 			} else
    714      1.52  christos 				msk_init(ifp);
    715      1.52  christos 			break;
    716       1.1       riz 		}
    717      1.52  christos 		sc->sk_if_flags = ifp->if_flags;
    718      1.52  christos 		break;
    719      1.52  christos 	default:
    720      1.52  christos 		error = ether_ioctl(ifp, cmd, data);
    721      1.52  christos 		if (error == ENETRESET) {
    722      1.52  christos 			error = 0;
    723      1.52  christos 			if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    724      1.52  christos 				;
    725      1.52  christos 			else if (ifp->if_flags & IFF_RUNNING) {
    726      1.52  christos 				/*
    727      1.52  christos 				 * Multicast list has changed; set the hardware
    728      1.52  christos 				 * filter accordingly.
    729      1.52  christos 				 */
    730      1.52  christos 				msk_setmulti(sc);
    731      1.52  christos 			}
    732      1.52  christos 		}
    733      1.52  christos 		break;
    734       1.1       riz 	}
    735       1.1       riz 
    736       1.1       riz 	splx(s);
    737      1.52  christos 	return error;
    738       1.1       riz }
    739       1.1       riz 
    740       1.1       riz void
    741      1.30  christos msk_update_int_mod(struct sk_softc *sc, int verbose)
    742       1.1       riz {
    743       1.5   msaitoh 	u_int32_t imtimer_ticks;
    744       1.1       riz 
    745       1.1       riz 	/*
    746       1.1       riz  	 * Configure interrupt moderation. The moderation timer
    747       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    748       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    749       1.1       riz 	 * moderation timer init register. Each bit in the timer
    750       1.1       riz 	 * register represents one tick, so to specify a timeout in
    751       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    752       1.1       riz 	 * ticks-per-microsecond.
    753       1.1       riz 	 */
    754       1.1       riz 	switch (sc->sk_type) {
    755       1.1       riz 	case SK_YUKON_EC:
    756       1.6   msaitoh 	case SK_YUKON_EC_U:
    757  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    758  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
    759  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
    760  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
    761  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
    762  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
    763       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
    764       1.1       riz 		break;
    765       1.6   msaitoh 	case SK_YUKON_FE:
    766       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
    767       1.6   msaitoh 		break;
    768       1.6   msaitoh 	case SK_YUKON_XL:
    769       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
    770       1.6   msaitoh 		break;
    771       1.1       riz 	default:
    772       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
    773       1.1       riz 	}
    774      1.30  christos 	if (verbose)
    775      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
    776      1.30  christos 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
    777  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod));
    778  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
    779       1.1       riz 	    SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
    780  1.55.2.1  pgoyette 	sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
    781       1.1       riz 	sc->sk_int_mod_pending = 0;
    782       1.1       riz }
    783       1.1       riz 
    784       1.1       riz static int
    785       1.1       riz msk_lookup(const struct pci_attach_args *pa)
    786       1.1       riz {
    787       1.1       riz 	const struct msk_product *pmsk;
    788       1.1       riz 
    789       1.1       riz 	for ( pmsk = &msk_products[0]; pmsk->msk_vendor != 0; pmsk++) {
    790       1.1       riz 		if (PCI_VENDOR(pa->pa_id) == pmsk->msk_vendor &&
    791       1.1       riz 		    PCI_PRODUCT(pa->pa_id) == pmsk->msk_product)
    792       1.1       riz 			return 1;
    793       1.1       riz 	}
    794       1.1       riz 	return 0;
    795       1.1       riz }
    796       1.1       riz 
    797       1.1       riz /*
    798       1.1       riz  * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
    799       1.1       riz  * IDs against our list and return a device name if we find a match.
    800       1.1       riz  */
    801       1.1       riz int
    802      1.26    cegger mskc_probe(device_t parent, cfdata_t match, void *aux)
    803       1.1       riz {
    804       1.1       riz 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    805       1.1       riz 
    806       1.1       riz 	return msk_lookup(pa);
    807       1.1       riz }
    808       1.1       riz 
    809       1.1       riz /*
    810       1.1       riz  * Force the GEnesis into reset, then bring it out of reset.
    811       1.1       riz  */
    812  1.55.2.1  pgoyette void
    813  1.55.2.1  pgoyette mskc_reset(struct sk_softc *sc)
    814       1.1       riz {
    815       1.5   msaitoh 	u_int32_t imtimer_ticks, reg1;
    816       1.1       riz 	int reg;
    817       1.1       riz 
    818  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset\n"));
    819       1.1       riz 
    820       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_RESET);
    821       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_RESET);
    822       1.1       riz 
    823       1.1       riz 	DELAY(1000);
    824       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_UNRESET);
    825       1.1       riz 	DELAY(2);
    826       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
    827       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 2);
    828       1.5   msaitoh 
    829       1.5   msaitoh 	reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
    830       1.5   msaitoh 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    831       1.5   msaitoh 		reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    832       1.5   msaitoh 	else
    833       1.5   msaitoh 		reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    834      1.43  christos 
    835  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EC_U || sc->sk_type == SK_YUKON_EX ||
    836  1.55.2.1  pgoyette 	    sc->sk_type >= SK_YUKON_FE_P) {
    837      1.22     chris 		uint32_t our;
    838      1.22     chris 
    839      1.22     chris 		CSR_WRITE_2(sc, SK_CSR, SK_CSR_WOL_ON);
    840  1.55.2.1  pgoyette 
    841      1.22     chris 		/* enable all clocks. */
    842      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG3), 0);
    843      1.22     chris 		our = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4));
    844      1.22     chris 		our &= (SK_Y2_REG4_FORCE_ASPM_REQUEST|
    845      1.22     chris 			SK_Y2_REG4_ASPM_GPHY_LINK_DOWN|
    846      1.22     chris 			SK_Y2_REG4_ASPM_INT_FIFO_EMPTY|
    847      1.22     chris 			SK_Y2_REG4_ASPM_CLKRUN_REQUEST);
    848      1.43  christos 		/* Set all bits to 0 except bits 15..12 */
    849      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4), our);
    850      1.22     chris 		/* Set to default value */
    851      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG5), 0);
    852      1.22     chris 	}
    853      1.22     chris 
    854      1.22     chris 	/* release PHY from PowerDown/Coma mode. */
    855  1.55.2.1  pgoyette 	reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
    856  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    857  1.55.2.1  pgoyette 		reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    858  1.55.2.1  pgoyette 	else
    859  1.55.2.1  pgoyette 		reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    860       1.5   msaitoh 	sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1), reg1);
    861      1.43  christos 
    862       1.5   msaitoh 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    863       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE,
    864       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_GATE_DIS |
    865       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_GATE_DIS |
    866       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_CORE_DIS |
    867       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_CORE_DIS |
    868       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_PCI_DIS | SK_Y2_CLKGATE_LINK2_PCI_DIS);
    869       1.5   msaitoh 	else
    870       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE, 0);
    871      1.43  christos 
    872       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
    873       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_SET);
    874       1.5   msaitoh 	DELAY(1000);
    875       1.1       riz 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
    876       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_CLEAR);
    877       1.5   msaitoh 
    878  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX || sc->sk_type == SK_YUKON_SUPR) {
    879  1.55.2.1  pgoyette 		CSR_WRITE_2(sc, SK_GMAC_CTRL, SK_GMAC_BYP_MACSECRX |
    880  1.55.2.1  pgoyette 		    SK_GMAC_BYP_MACSECTX | SK_GMAC_BYP_RETR_FIFO);
    881  1.55.2.1  pgoyette 	}
    882  1.55.2.1  pgoyette 
    883       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 1);
    884       1.1       riz 
    885  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_csr=%x\n", CSR_READ_1(sc, SK_CSR)));
    886  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_link_ctrl=%x\n",
    887       1.1       riz 		     CSR_READ_2(sc, SK_LINK_CTRL)));
    888       1.1       riz 
    889       1.1       riz 	/* Disable ASF */
    890       1.1       riz 	CSR_WRITE_1(sc, SK_Y2_ASF_CSR, SK_Y2_ASF_RESET);
    891       1.1       riz 	CSR_WRITE_2(sc, SK_CSR, SK_CSR_ASF_OFF);
    892       1.1       riz 
    893       1.1       riz 	/* Clear I2C IRQ noise */
    894       1.1       riz 	CSR_WRITE_4(sc, SK_I2CHWIRQ, 1);
    895       1.1       riz 
    896       1.1       riz 	/* Disable hardware timer */
    897       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_STOP);
    898       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_IRQ_CLEAR);
    899       1.1       riz 
    900       1.1       riz 	/* Disable descriptor polling */
    901       1.1       riz 	CSR_WRITE_4(sc, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
    902       1.1       riz 
    903       1.1       riz 	/* Disable time stamps */
    904       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_STOP);
    905       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_IRQ_CLEAR);
    906       1.1       riz 
    907       1.1       riz 	/* Enable RAM interface */
    908       1.1       riz 	sk_win_write_1(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
    909       1.1       riz 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    910       1.1       riz 		sk_win_write_1(sc, reg, 36);
    911       1.5   msaitoh 	sk_win_write_1(sc, SK_RAMCTL + (SK_WIN_LEN / 2), SK_RAMCTL_UNRESET);
    912       1.5   msaitoh 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    913       1.5   msaitoh 		sk_win_write_1(sc, reg + (SK_WIN_LEN / 2), 36);
    914       1.1       riz 
    915       1.1       riz 	/*
    916       1.1       riz 	 * Configure interrupt moderation. The moderation timer
    917       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    918       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    919       1.1       riz 	 * moderation timer init register. Each bit in the timer
    920       1.1       riz 	 * register represents one tick, so to specify a timeout in
    921       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    922       1.1       riz 	 * ticks-per-microsecond.
    923       1.1       riz 	 */
    924       1.1       riz 	switch (sc->sk_type) {
    925       1.1       riz 	case SK_YUKON_EC:
    926       1.6   msaitoh 	case SK_YUKON_EC_U:
    927  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    928  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
    929  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
    930  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
    931  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
    932  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
    933       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
    934       1.6   msaitoh 		break;
    935       1.6   msaitoh 	case SK_YUKON_FE:
    936       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
    937       1.6   msaitoh 		break;
    938  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
    939  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
    940  1.55.2.1  pgoyette 		break;
    941       1.1       riz 	case SK_YUKON_XL:
    942       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
    943       1.1       riz 		break;
    944       1.1       riz 	default:
    945       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
    946  1.55.2.1  pgoyette 		break;
    947       1.1       riz 	}
    948       1.1       riz 
    949       1.1       riz 	/* Reset status ring. */
    950      1.30  christos 	memset(sc->sk_status_ring, 0,
    951       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
    952      1.17  kiyohara 	bus_dmamap_sync(sc->sc_dmatag, sc->sk_status_map, 0,
    953      1.17  kiyohara 	    sc->sk_status_map->dm_mapsize, BUS_DMASYNC_PREREAD);
    954       1.1       riz 	sc->sk_status_idx = 0;
    955      1.17  kiyohara 	sc->sk_status_own_idx = 0;
    956       1.1       riz 
    957       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_RESET);
    958       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_UNRESET);
    959       1.1       riz 
    960       1.1       riz 	sk_win_write_2(sc, SK_STAT_BMU_LIDX, MSK_STATUS_RING_CNT - 1);
    961       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRLO,
    962       1.1       riz 	    sc->sk_status_map->dm_segs[0].ds_addr);
    963       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRHI,
    964       1.1       riz 	    (u_int64_t)sc->sk_status_map->dm_segs[0].ds_addr >> 32);
    965       1.6   msaitoh 	if ((sc->sk_workaround & SK_STAT_BMU_FIFOIWM) != 0) {
    966       1.6   msaitoh 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, SK_STAT_BMU_TXTHIDX_MSK);
    967       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x21);
    968       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x07);
    969       1.6   msaitoh 	} else {
    970       1.6   msaitoh 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, 0x000a);
    971       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x10);
    972       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM,
    973       1.6   msaitoh 		    ((sc->sk_workaround & SK_WA_4109) != 0) ? 0x10 : 0x04);
    974       1.6   msaitoh 		sk_win_write_4(sc, SK_Y2_ISR_ITIMERINIT, 0x0190); /* 3.2us on Yukon-EC */
    975       1.6   msaitoh 	}
    976       1.1       riz 
    977       1.1       riz #if 0
    978       1.1       riz 	sk_win_write_4(sc, SK_Y2_LEV_ITIMERINIT, SK_IM_USECS(100));
    979       1.6   msaitoh #endif
    980       1.1       riz 	sk_win_write_4(sc, SK_Y2_TX_ITIMERINIT, SK_IM_USECS(1000));
    981       1.1       riz 
    982       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_ON);
    983       1.1       riz 
    984       1.1       riz 	sk_win_write_1(sc, SK_Y2_LEV_ITIMERCTL, SK_IMCTL_START);
    985       1.1       riz 	sk_win_write_1(sc, SK_Y2_TX_ITIMERCTL, SK_IMCTL_START);
    986       1.1       riz 	sk_win_write_1(sc, SK_Y2_ISR_ITIMERCTL, SK_IMCTL_START);
    987       1.1       riz 
    988      1.30  christos 	msk_update_int_mod(sc, 0);
    989       1.1       riz }
    990       1.1       riz 
    991       1.1       riz int
    992      1.26    cegger msk_probe(device_t parent, cfdata_t match, void *aux)
    993       1.1       riz {
    994       1.1       riz 	struct skc_attach_args *sa = aux;
    995       1.1       riz 
    996       1.1       riz 	if (sa->skc_port != SK_PORT_A && sa->skc_port != SK_PORT_B)
    997       1.1       riz 		return (0);
    998       1.1       riz 
    999       1.1       riz 	switch (sa->skc_type) {
   1000       1.1       riz 	case SK_YUKON_XL:
   1001       1.1       riz 	case SK_YUKON_EC_U:
   1002  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1003       1.1       riz 	case SK_YUKON_EC:
   1004       1.1       riz 	case SK_YUKON_FE:
   1005      1.47  christos 	case SK_YUKON_FE_P:
   1006  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1007  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1008  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1009  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1010  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1011       1.1       riz 		return (1);
   1012       1.1       riz 	}
   1013       1.1       riz 
   1014       1.1       riz 	return (0);
   1015       1.1       riz }
   1016       1.1       riz 
   1017  1.55.2.1  pgoyette void
   1018  1.55.2.1  pgoyette msk_reset(struct sk_if_softc *sc_if)
   1019  1.55.2.1  pgoyette {
   1020  1.55.2.1  pgoyette 	/* GMAC and GPHY Reset */
   1021  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
   1022  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
   1023  1.55.2.1  pgoyette 	DELAY(1000);
   1024  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_CLEAR);
   1025  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
   1026  1.55.2.1  pgoyette 		      SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
   1027  1.55.2.1  pgoyette }
   1028  1.55.2.1  pgoyette 
   1029      1.20     joerg static bool
   1030      1.33    dyoung msk_resume(device_t dv, const pmf_qual_t *qual)
   1031      1.20     joerg {
   1032      1.20     joerg 	struct sk_if_softc *sc_if = device_private(dv);
   1033      1.43  christos 
   1034      1.20     joerg 	msk_init_yukon(sc_if);
   1035      1.20     joerg 	return true;
   1036      1.20     joerg }
   1037      1.20     joerg 
   1038       1.1       riz /*
   1039       1.1       riz  * Each XMAC chip is attached as a separate logical IP interface.
   1040       1.1       riz  * Single port cards will have only one logical interface of course.
   1041       1.1       riz  */
   1042       1.1       riz void
   1043      1.26    cegger msk_attach(device_t parent, device_t self, void *aux)
   1044       1.1       riz {
   1045      1.27    cegger 	struct sk_if_softc *sc_if = device_private(self);
   1046      1.27    cegger 	struct sk_softc *sc = device_private(parent);
   1047       1.1       riz 	struct skc_attach_args *sa = aux;
   1048       1.1       riz 	struct ifnet *ifp;
   1049       1.8  christos 	void *kva;
   1050  1.55.2.1  pgoyette 	int i;
   1051  1.55.2.1  pgoyette 	u_int32_t chunk;
   1052  1.55.2.1  pgoyette 	int mii_flags;
   1053       1.1       riz 
   1054      1.30  christos 	sc_if->sk_dev = self;
   1055       1.1       riz 	sc_if->sk_port = sa->skc_port;
   1056       1.1       riz 	sc_if->sk_softc = sc;
   1057       1.1       riz 	sc->sk_if[sa->skc_port] = sc_if;
   1058       1.1       riz 
   1059       1.1       riz 	DPRINTFN(2, ("begin msk_attach: port=%d\n", sc_if->sk_port));
   1060       1.1       riz 
   1061       1.1       riz 	/*
   1062       1.1       riz 	 * Get station address for this interface. Note that
   1063       1.1       riz 	 * dual port cards actually come with three station
   1064       1.1       riz 	 * addresses: one for each port, plus an extra. The
   1065       1.1       riz 	 * extra one is used by the SysKonnect driver software
   1066       1.1       riz 	 * as a 'virtual' station address for when both ports
   1067       1.1       riz 	 * are operating in failover mode. Currently we don't
   1068       1.1       riz 	 * use this extra address.
   1069       1.1       riz 	 */
   1070       1.1       riz 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1071       1.1       riz 		sc_if->sk_enaddr[i] =
   1072       1.1       riz 		    sk_win_read_1(sc, SK_MAC0_0 + (sa->skc_port * 8) + i);
   1073       1.1       riz 
   1074       1.1       riz 	aprint_normal(": Ethernet address %s\n",
   1075       1.1       riz 	    ether_sprintf(sc_if->sk_enaddr));
   1076       1.1       riz 
   1077       1.1       riz 	/*
   1078  1.55.2.1  pgoyette 	 * Set up RAM buffer addresses. The Yukon2 has a small amount
   1079  1.55.2.1  pgoyette 	 * of SRAM on it, somewhere between 4K and 48K.  We need to
   1080  1.55.2.1  pgoyette 	 * divide this up between the transmitter and receiver.  We
   1081  1.55.2.1  pgoyette 	 * give the receiver 2/3 of the memory (rounded down), and the
   1082  1.55.2.1  pgoyette 	 * transmitter whatever remains.
   1083       1.1       riz 	 */
   1084  1.55.2.1  pgoyette 	chunk = (2 * (sc->sk_ramsize / sizeof(u_int64_t)) / 3) & ~0xff;
   1085  1.55.2.1  pgoyette 	sc_if->sk_rx_ramstart = 0;
   1086  1.55.2.1  pgoyette 	sc_if->sk_rx_ramend = sc_if->sk_rx_ramstart + chunk - 1;
   1087  1.55.2.1  pgoyette 	chunk = (sc->sk_ramsize / sizeof(u_int64_t)) - chunk;
   1088  1.55.2.1  pgoyette 	sc_if->sk_tx_ramstart = sc_if->sk_rx_ramend + 1;
   1089  1.55.2.1  pgoyette 	sc_if->sk_tx_ramend = sc_if->sk_tx_ramstart + chunk - 1;
   1090       1.1       riz 
   1091       1.1       riz 	DPRINTFN(2, ("msk_attach: rx_ramstart=%#x rx_ramend=%#x\n"
   1092       1.1       riz 		     "           tx_ramstart=%#x tx_ramend=%#x\n",
   1093       1.1       riz 		     sc_if->sk_rx_ramstart, sc_if->sk_rx_ramend,
   1094       1.1       riz 		     sc_if->sk_tx_ramstart, sc_if->sk_tx_ramend));
   1095       1.1       riz 
   1096       1.1       riz 	/* Allocate the descriptor queues. */
   1097       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, sizeof(struct msk_ring_data),
   1098  1.55.2.1  pgoyette 	    PAGE_SIZE, 0, &sc_if->sk_ring_seg, 1, &sc_if->sk_ring_nseg,
   1099  1.55.2.1  pgoyette 	    BUS_DMA_NOWAIT)) {
   1100       1.1       riz 		aprint_error(": can't alloc rx buffers\n");
   1101       1.1       riz 		goto fail;
   1102       1.1       riz 	}
   1103  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag, &sc_if->sk_ring_seg,
   1104  1.55.2.1  pgoyette 	    sc_if->sk_ring_nseg,
   1105       1.1       riz 	    sizeof(struct msk_ring_data), &kva, BUS_DMA_NOWAIT)) {
   1106       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1107       1.1       riz 		       sizeof(struct msk_ring_data));
   1108       1.1       riz 		goto fail_1;
   1109       1.1       riz 	}
   1110       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, sizeof(struct msk_ring_data), 1,
   1111       1.1       riz 	    sizeof(struct msk_ring_data), 0, BUS_DMA_NOWAIT,
   1112  1.55.2.1  pgoyette 	    &sc_if->sk_ring_map)) {
   1113       1.1       riz 		aprint_error(": can't create dma map\n");
   1114       1.1       riz 		goto fail_2;
   1115       1.1       riz 	}
   1116       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_ring_map, kva,
   1117       1.1       riz 	    sizeof(struct msk_ring_data), NULL, BUS_DMA_NOWAIT)) {
   1118       1.1       riz 		aprint_error(": can't load dma map\n");
   1119       1.1       riz 		goto fail_3;
   1120       1.1       riz 	}
   1121  1.55.2.1  pgoyette 	sc_if->sk_rdata = (struct msk_ring_data *)kva;
   1122      1.24    cegger 	memset(sc_if->sk_rdata, 0, sizeof(struct msk_ring_data));
   1123       1.1       riz 
   1124       1.1       riz 	ifp = &sc_if->sk_ethercom.ec_if;
   1125       1.1       riz 	/* Try to allocate memory for jumbo buffers. */
   1126       1.1       riz 	if (msk_alloc_jumbo_mem(sc_if)) {
   1127       1.1       riz 		aprint_error(": jumbo buffer allocation failed\n");
   1128       1.1       riz 		goto fail_3;
   1129       1.1       riz 	}
   1130      1.19    dyoung 	sc_if->sk_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU;
   1131      1.19    dyoung 	if (sc->sk_type != SK_YUKON_FE)
   1132      1.19    dyoung 		sc_if->sk_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1133       1.1       riz 
   1134       1.1       riz 	ifp->if_softc = sc_if;
   1135       1.1       riz 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1136       1.1       riz 	ifp->if_ioctl = msk_ioctl;
   1137       1.1       riz 	ifp->if_start = msk_start;
   1138       1.1       riz 	ifp->if_stop = msk_stop;
   1139       1.1       riz 	ifp->if_init = msk_init;
   1140       1.1       riz 	ifp->if_watchdog = msk_watchdog;
   1141       1.1       riz 	ifp->if_baudrate = 1000000000;
   1142       1.1       riz 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
   1143       1.1       riz 	IFQ_SET_READY(&ifp->if_snd);
   1144      1.30  christos 	strlcpy(ifp->if_xname, device_xname(sc_if->sk_dev), IFNAMSIZ);
   1145       1.1       riz 
   1146  1.55.2.1  pgoyette 	msk_reset(sc_if);
   1147  1.55.2.1  pgoyette 
   1148       1.1       riz 	/*
   1149       1.1       riz 	 * Do miibus setup.
   1150       1.1       riz 	 */
   1151       1.1       riz 	msk_init_yukon(sc_if);
   1152       1.1       riz 
   1153       1.1       riz  	DPRINTFN(2, ("msk_attach: 1\n"));
   1154       1.1       riz 
   1155       1.1       riz 	sc_if->sk_mii.mii_ifp = ifp;
   1156       1.5   msaitoh 	sc_if->sk_mii.mii_readreg = msk_miibus_readreg;
   1157       1.5   msaitoh 	sc_if->sk_mii.mii_writereg = msk_miibus_writereg;
   1158       1.5   msaitoh 	sc_if->sk_mii.mii_statchg = msk_miibus_statchg;
   1159       1.1       riz 
   1160      1.15    dyoung 	sc_if->sk_ethercom.ec_mii = &sc_if->sk_mii;
   1161       1.1       riz 	ifmedia_init(&sc_if->sk_mii.mii_media, 0,
   1162      1.15    dyoung 	    ether_mediachange, ether_mediastatus);
   1163  1.55.2.1  pgoyette 	mii_flags = MIIF_DOPAUSE;
   1164  1.55.2.1  pgoyette 	if (sc->sk_fibertype)
   1165  1.55.2.1  pgoyette 		mii_flags |= MIIF_HAVEFIBER;
   1166  1.55.2.1  pgoyette 	mii_attach(self, &sc_if->sk_mii, 0xffffffff, 0,
   1167  1.55.2.1  pgoyette 	    MII_OFFSET_ANY, mii_flags);
   1168       1.1       riz 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) == NULL) {
   1169      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "no PHY found!\n");
   1170       1.1       riz 		ifmedia_add(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL,
   1171       1.1       riz 			    0, NULL);
   1172       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL);
   1173       1.1       riz 	} else
   1174       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1175       1.1       riz 
   1176       1.9        ad 	callout_init(&sc_if->sk_tick_ch, 0);
   1177       1.5   msaitoh 	callout_setfunc(&sc_if->sk_tick_ch, msk_tick, sc_if);
   1178       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   1179       1.1       riz 
   1180       1.1       riz 	/*
   1181       1.1       riz 	 * Call MI attach routines.
   1182       1.1       riz 	 */
   1183       1.1       riz 	if_attach(ifp);
   1184      1.53     ozaki 	if_deferred_start_init(ifp, NULL);
   1185       1.1       riz 	ether_ifattach(ifp, sc_if->sk_enaddr);
   1186       1.1       riz 
   1187      1.28   tsutsui 	if (pmf_device_register(self, NULL, msk_resume))
   1188      1.28   tsutsui 		pmf_class_network_register(self, ifp);
   1189      1.28   tsutsui 	else
   1190      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1191       1.1       riz 
   1192      1.30  christos 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sk_dev),
   1193      1.46       tls 		RND_TYPE_NET, RND_FLAG_DEFAULT);
   1194       1.1       riz 
   1195       1.1       riz 	DPRINTFN(2, ("msk_attach: end\n"));
   1196       1.1       riz 	return;
   1197       1.1       riz 
   1198       1.1       riz fail_3:
   1199       1.1       riz 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1200       1.1       riz fail_2:
   1201       1.1       riz 	bus_dmamem_unmap(sc->sc_dmatag, kva, sizeof(struct msk_ring_data));
   1202       1.1       riz fail_1:
   1203  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag, &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1204       1.1       riz fail:
   1205       1.1       riz 	sc->sk_if[sa->skc_port] = NULL;
   1206       1.1       riz }
   1207       1.1       riz 
   1208       1.1       riz int
   1209  1.55.2.1  pgoyette msk_detach(device_t self, int flags)
   1210  1.55.2.1  pgoyette {
   1211  1.55.2.1  pgoyette 	struct sk_if_softc *sc_if = (struct sk_if_softc *)self;
   1212  1.55.2.1  pgoyette 	struct sk_softc *sc = sc_if->sk_softc;
   1213  1.55.2.1  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   1214  1.55.2.1  pgoyette 
   1215  1.55.2.1  pgoyette 	if (sc->sk_if[sc_if->sk_port] == NULL)
   1216  1.55.2.1  pgoyette 		return (0);
   1217  1.55.2.1  pgoyette 
   1218  1.55.2.1  pgoyette 	rnd_detach_source(&sc->rnd_source);
   1219  1.55.2.1  pgoyette 
   1220  1.55.2.1  pgoyette 	callout_halt(&sc_if->sk_tick_ch, NULL);
   1221  1.55.2.1  pgoyette 	callout_destroy(&sc_if->sk_tick_ch);
   1222  1.55.2.1  pgoyette 
   1223  1.55.2.1  pgoyette 	/* Detach any PHYs we might have. */
   1224  1.55.2.1  pgoyette 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) != NULL)
   1225  1.55.2.1  pgoyette 		mii_detach(&sc_if->sk_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1226  1.55.2.1  pgoyette 
   1227  1.55.2.1  pgoyette 	/* Delete any remaining media. */
   1228  1.55.2.1  pgoyette 	ifmedia_delete_instance(&sc_if->sk_mii.mii_media, IFM_INST_ANY);
   1229  1.55.2.1  pgoyette 
   1230  1.55.2.1  pgoyette 	pmf_device_deregister(self);
   1231  1.55.2.1  pgoyette 
   1232  1.55.2.1  pgoyette 	ether_ifdetach(ifp);
   1233  1.55.2.1  pgoyette 	if_detach(ifp);
   1234  1.55.2.1  pgoyette 
   1235  1.55.2.1  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1236  1.55.2.1  pgoyette 	bus_dmamem_unmap(sc->sc_dmatag, sc_if->sk_rdata,
   1237  1.55.2.1  pgoyette 	    sizeof(struct msk_ring_data));
   1238  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1239  1.55.2.1  pgoyette 	    &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1240  1.55.2.1  pgoyette 	sc->sk_if[sc_if->sk_port] = NULL;
   1241  1.55.2.1  pgoyette 
   1242  1.55.2.1  pgoyette 	return (0);
   1243  1.55.2.1  pgoyette }
   1244  1.55.2.1  pgoyette 
   1245  1.55.2.1  pgoyette int
   1246       1.1       riz mskcprint(void *aux, const char *pnp)
   1247       1.1       riz {
   1248       1.1       riz 	struct skc_attach_args *sa = aux;
   1249       1.1       riz 
   1250       1.1       riz 	if (pnp)
   1251  1.55.2.1  pgoyette 		aprint_normal("msk port %c at %s",
   1252       1.1       riz 		    (sa->skc_port == SK_PORT_A) ? 'A' : 'B', pnp);
   1253       1.1       riz 	else
   1254       1.1       riz 		aprint_normal(" port %c", (sa->skc_port == SK_PORT_A) ? 'A' : 'B');
   1255       1.1       riz 	return (UNCONF);
   1256       1.1       riz }
   1257       1.1       riz 
   1258       1.1       riz /*
   1259       1.1       riz  * Attach the interface. Allocate softc structures, do ifmedia
   1260       1.1       riz  * setup and ethernet/BPF attach.
   1261       1.1       riz  */
   1262       1.1       riz void
   1263      1.26    cegger mskc_attach(device_t parent, device_t self, void *aux)
   1264       1.1       riz {
   1265      1.27    cegger 	struct sk_softc *sc = device_private(self);
   1266       1.1       riz 	struct pci_attach_args *pa = aux;
   1267       1.1       riz 	struct skc_attach_args skca;
   1268       1.1       riz 	pci_chipset_tag_t pc = pa->pa_pc;
   1269       1.1       riz 	pcireg_t command, memtype;
   1270       1.1       riz 	pci_intr_handle_t ih;
   1271       1.1       riz 	const char *intrstr = NULL;
   1272       1.1       riz 	bus_size_t size;
   1273       1.1       riz 	int rc, sk_nodenum;
   1274  1.55.2.1  pgoyette 	u_int8_t hw, pmd;
   1275       1.1       riz 	const char *revstr = NULL;
   1276       1.1       riz 	const struct sysctlnode *node;
   1277       1.8  christos 	void *kva;
   1278      1.45  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1279       1.1       riz 
   1280       1.1       riz 	DPRINTFN(2, ("begin mskc_attach\n"));
   1281       1.1       riz 
   1282      1.30  christos 	sc->sk_dev = self;
   1283       1.1       riz 	/*
   1284       1.1       riz 	 * Handle power management nonsense.
   1285       1.1       riz 	 */
   1286       1.1       riz 	command = pci_conf_read(pc, pa->pa_tag, SK_PCI_CAPID) & 0x000000FF;
   1287       1.1       riz 
   1288       1.1       riz 	if (command == 0x01) {
   1289       1.1       riz 		command = pci_conf_read(pc, pa->pa_tag, SK_PCI_PWRMGMTCTRL);
   1290       1.1       riz 		if (command & SK_PSTATE_MASK) {
   1291       1.1       riz 			u_int32_t		iobase, membase, irq;
   1292       1.1       riz 
   1293       1.1       riz 			/* Save important PCI config data. */
   1294       1.1       riz 			iobase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOIO);
   1295       1.1       riz 			membase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOMEM);
   1296       1.1       riz 			irq = pci_conf_read(pc, pa->pa_tag, SK_PCI_INTLINE);
   1297       1.1       riz 
   1298       1.1       riz 			/* Reset the power state. */
   1299      1.30  christos 			aprint_normal_dev(sc->sk_dev, "chip is in D%d power "
   1300      1.30  christos 			    "mode -- setting to D0\n",
   1301       1.1       riz 			    command & SK_PSTATE_MASK);
   1302       1.1       riz 			command &= 0xFFFFFFFC;
   1303       1.1       riz 			pci_conf_write(pc, pa->pa_tag,
   1304       1.1       riz 			    SK_PCI_PWRMGMTCTRL, command);
   1305       1.1       riz 
   1306       1.1       riz 			/* Restore PCI config data. */
   1307       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOIO, iobase);
   1308       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOMEM, membase);
   1309       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_INTLINE, irq);
   1310       1.1       riz 		}
   1311       1.1       riz 	}
   1312       1.1       riz 
   1313       1.1       riz 	/*
   1314       1.1       riz 	 * Map control/status registers.
   1315       1.1       riz 	 */
   1316       1.1       riz 	memtype = pci_mapreg_type(pc, pa->pa_tag, SK_PCI_LOMEM);
   1317  1.55.2.1  pgoyette 	if (pci_mapreg_map(pa, SK_PCI_LOMEM, memtype, 0, &sc->sk_btag,
   1318  1.55.2.1  pgoyette 	    &sc->sk_bhandle, NULL, &size)) {
   1319       1.1       riz 		aprint_error(": can't map mem space\n");
   1320       1.1       riz 		return;
   1321       1.1       riz 	}
   1322       1.1       riz 
   1323       1.1       riz 	sc->sc_dmatag = pa->pa_dmat;
   1324       1.1       riz 
   1325      1.36  jakllsch 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1326      1.37  jakllsch 	command |= PCI_COMMAND_MASTER_ENABLE;
   1327      1.36  jakllsch 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
   1328      1.36  jakllsch 
   1329       1.1       riz 	sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
   1330       1.1       riz 	sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4);
   1331       1.1       riz 
   1332       1.1       riz 	/* bail out here if chip is not recognized */
   1333       1.5   msaitoh 	if (!(SK_IS_YUKON2(sc))) {
   1334       1.1       riz 		aprint_error(": unknown chip type: %d\n", sc->sk_type);
   1335       1.1       riz 		goto fail_1;
   1336       1.1       riz 	}
   1337       1.1       riz 	DPRINTFN(2, ("mskc_attach: allocate interrupt\n"));
   1338       1.1       riz 
   1339       1.1       riz 	/* Allocate interrupt */
   1340       1.1       riz 	if (pci_intr_map(pa, &ih)) {
   1341       1.1       riz 		aprint_error(": couldn't map interrupt\n");
   1342       1.1       riz 		goto fail_1;
   1343       1.1       riz 	}
   1344       1.1       riz 
   1345      1.45  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1346       1.1       riz 	sc->sk_intrhand = pci_intr_establish(pc, ih, IPL_NET, msk_intr, sc);
   1347       1.1       riz 	if (sc->sk_intrhand == NULL) {
   1348       1.1       riz 		aprint_error(": couldn't establish interrupt");
   1349       1.1       riz 		if (intrstr != NULL)
   1350       1.1       riz 			aprint_error(" at %s", intrstr);
   1351       1.1       riz 		aprint_error("\n");
   1352       1.1       riz 		goto fail_1;
   1353       1.1       riz 	}
   1354  1.55.2.1  pgoyette 	sc->sk_pc = pc;
   1355       1.1       riz 
   1356       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag,
   1357  1.55.2.1  pgoyette 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), PAGE_SIZE,
   1358  1.55.2.1  pgoyette 	    0, &sc->sk_status_seg, 1, &sc->sk_status_nseg, BUS_DMA_NOWAIT)) {
   1359       1.1       riz 		aprint_error(": can't alloc status buffers\n");
   1360       1.1       riz 		goto fail_2;
   1361       1.1       riz 	}
   1362       1.1       riz 
   1363  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag,
   1364  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg,
   1365       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1366       1.1       riz 	    &kva, BUS_DMA_NOWAIT)) {
   1367       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1368       1.1       riz 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1369       1.1       riz 		goto fail_3;
   1370       1.1       riz 	}
   1371       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag,
   1372       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 1,
   1373       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 0,
   1374       1.1       riz 	    BUS_DMA_NOWAIT, &sc->sk_status_map)) {
   1375       1.1       riz 		aprint_error(": can't create dma map\n");
   1376       1.1       riz 		goto fail_4;
   1377       1.1       riz 	}
   1378       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc->sk_status_map, kva,
   1379       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1380       1.1       riz 	    NULL, BUS_DMA_NOWAIT)) {
   1381       1.1       riz 		aprint_error(": can't load dma map\n");
   1382       1.1       riz 		goto fail_5;
   1383       1.1       riz 	}
   1384       1.1       riz 	sc->sk_status_ring = (struct msk_status_desc *)kva;
   1385       1.1       riz 
   1386      1.30  christos 	sc->sk_int_mod = SK_IM_DEFAULT;
   1387      1.30  christos 	sc->sk_int_mod_pending = 0;
   1388      1.30  christos 
   1389       1.1       riz 	/* Reset the adapter. */
   1390  1.55.2.1  pgoyette 	mskc_reset(sc);
   1391       1.1       riz 
   1392  1.55.2.1  pgoyette 	sc->sk_ramsize = sk_win_read_1(sc, SK_EPROM0) * 4096;
   1393  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_attach: ramsize=%dK\n", sc->sk_ramsize / 1024));
   1394       1.1       riz 
   1395  1.55.2.1  pgoyette 	pmd = sk_win_read_1(sc, SK_PMDTYPE);
   1396  1.55.2.1  pgoyette 	if (pmd == 'L' || pmd == 'S' || pmd == 'P')
   1397  1.55.2.1  pgoyette 		sc->sk_fibertype = 1;
   1398       1.1       riz 
   1399       1.1       riz 	switch (sc->sk_type) {
   1400       1.1       riz 	case SK_YUKON_XL:
   1401       1.5   msaitoh 		sc->sk_name = "Yukon-2 XL";
   1402       1.1       riz 		break;
   1403       1.1       riz 	case SK_YUKON_EC_U:
   1404       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC Ultra";
   1405       1.1       riz 		break;
   1406  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1407  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Extreme";
   1408  1.55.2.1  pgoyette 		break;
   1409       1.1       riz 	case SK_YUKON_EC:
   1410       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC";
   1411       1.1       riz 		break;
   1412       1.1       riz 	case SK_YUKON_FE:
   1413       1.5   msaitoh 		sc->sk_name = "Yukon-2 FE";
   1414       1.1       riz 		break;
   1415  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   1416  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 FE+";
   1417  1.55.2.1  pgoyette 		break;
   1418  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1419  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Supreme";
   1420  1.55.2.1  pgoyette 		break;
   1421  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1422  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Ultra 2";
   1423  1.55.2.1  pgoyette 		break;
   1424  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1425  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima";
   1426  1.55.2.1  pgoyette 		break;
   1427  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1428  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima Prime";
   1429  1.55.2.1  pgoyette 		break;
   1430  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1431  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima 2";
   1432  1.55.2.1  pgoyette 		break;
   1433       1.1       riz 	default:
   1434       1.5   msaitoh 		sc->sk_name = "Yukon (Unknown)";
   1435       1.1       riz 	}
   1436       1.1       riz 
   1437       1.1       riz 	if (sc->sk_type == SK_YUKON_XL) {
   1438       1.1       riz 		switch (sc->sk_rev) {
   1439       1.1       riz 		case SK_YUKON_XL_REV_A0:
   1440       1.6   msaitoh 			sc->sk_workaround = 0;
   1441       1.1       riz 			revstr = "A0";
   1442       1.1       riz 			break;
   1443       1.1       riz 		case SK_YUKON_XL_REV_A1:
   1444       1.6   msaitoh 			sc->sk_workaround = SK_WA_4109;
   1445       1.1       riz 			revstr = "A1";
   1446       1.1       riz 			break;
   1447       1.1       riz 		case SK_YUKON_XL_REV_A2:
   1448       1.6   msaitoh 			sc->sk_workaround = SK_WA_4109;
   1449       1.1       riz 			revstr = "A2";
   1450       1.1       riz 			break;
   1451       1.1       riz 		case SK_YUKON_XL_REV_A3:
   1452       1.6   msaitoh 			sc->sk_workaround = SK_WA_4109;
   1453       1.1       riz 			revstr = "A3";
   1454       1.1       riz 			break;
   1455       1.1       riz 		default:
   1456       1.6   msaitoh 			sc->sk_workaround = 0;
   1457       1.6   msaitoh 			break;
   1458       1.1       riz 		}
   1459       1.1       riz 	}
   1460       1.1       riz 
   1461       1.1       riz 	if (sc->sk_type == SK_YUKON_EC) {
   1462       1.1       riz 		switch (sc->sk_rev) {
   1463       1.1       riz 		case SK_YUKON_EC_REV_A1:
   1464       1.6   msaitoh 			sc->sk_workaround = SK_WA_43_418 | SK_WA_4109;
   1465       1.1       riz 			revstr = "A1";
   1466       1.1       riz 			break;
   1467       1.1       riz 		case SK_YUKON_EC_REV_A2:
   1468       1.6   msaitoh 			sc->sk_workaround = SK_WA_4109;
   1469       1.1       riz 			revstr = "A2";
   1470       1.1       riz 			break;
   1471       1.1       riz 		case SK_YUKON_EC_REV_A3:
   1472       1.6   msaitoh 			sc->sk_workaround = SK_WA_4109;
   1473       1.1       riz 			revstr = "A3";
   1474       1.1       riz 			break;
   1475       1.1       riz 		default:
   1476       1.6   msaitoh 			sc->sk_workaround = 0;
   1477       1.6   msaitoh 			break;
   1478       1.6   msaitoh 		}
   1479       1.6   msaitoh 	}
   1480       1.6   msaitoh 
   1481       1.6   msaitoh 	if (sc->sk_type == SK_YUKON_FE) {
   1482       1.6   msaitoh 		sc->sk_workaround = SK_WA_4109;
   1483       1.6   msaitoh 		switch (sc->sk_rev) {
   1484       1.6   msaitoh 		case SK_YUKON_FE_REV_A1:
   1485       1.6   msaitoh 			revstr = "A1";
   1486       1.6   msaitoh 			break;
   1487       1.6   msaitoh 		case SK_YUKON_FE_REV_A2:
   1488       1.6   msaitoh 			revstr = "A2";
   1489       1.6   msaitoh 			break;
   1490       1.6   msaitoh 		default:
   1491       1.6   msaitoh 			sc->sk_workaround = 0;
   1492       1.6   msaitoh 			break;
   1493       1.1       riz 		}
   1494       1.1       riz 	}
   1495       1.1       riz 
   1496       1.1       riz 	if (sc->sk_type == SK_YUKON_EC_U) {
   1497       1.6   msaitoh 		sc->sk_workaround = SK_WA_4109;
   1498       1.1       riz 		switch (sc->sk_rev) {
   1499       1.1       riz 		case SK_YUKON_EC_U_REV_A0:
   1500       1.1       riz 			revstr = "A0";
   1501       1.1       riz 			break;
   1502       1.1       riz 		case SK_YUKON_EC_U_REV_A1:
   1503       1.1       riz 			revstr = "A1";
   1504       1.1       riz 			break;
   1505       1.6   msaitoh 		case SK_YUKON_EC_U_REV_B0:
   1506       1.6   msaitoh 			revstr = "B0";
   1507       1.6   msaitoh 			break;
   1508  1.55.2.1  pgoyette 		case SK_YUKON_EC_U_REV_B1:
   1509  1.55.2.1  pgoyette 			revstr = "B1";
   1510  1.55.2.1  pgoyette 			break;
   1511       1.1       riz 		default:
   1512       1.6   msaitoh 			sc->sk_workaround = 0;
   1513       1.6   msaitoh 			break;
   1514       1.1       riz 		}
   1515       1.1       riz 	}
   1516       1.1       riz 
   1517  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE) {
   1518  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1519  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A1:
   1520  1.55.2.1  pgoyette 			revstr = "A1";
   1521  1.55.2.1  pgoyette 			break;
   1522  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A2:
   1523  1.55.2.1  pgoyette 			revstr = "A2";
   1524  1.55.2.1  pgoyette 			break;
   1525  1.55.2.1  pgoyette 		default:
   1526  1.55.2.1  pgoyette 			;
   1527  1.55.2.1  pgoyette 		}
   1528  1.55.2.1  pgoyette 	}
   1529  1.55.2.1  pgoyette 
   1530  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE_P && sc->sk_rev == SK_YUKON_FE_P_REV_A0)
   1531  1.55.2.1  pgoyette 		revstr = "A0";
   1532  1.55.2.1  pgoyette 
   1533  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX) {
   1534  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1535  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_A0:
   1536  1.55.2.1  pgoyette 			revstr = "A0";
   1537  1.55.2.1  pgoyette 			break;
   1538  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_B0:
   1539  1.55.2.1  pgoyette 			revstr = "B0";
   1540  1.55.2.1  pgoyette 			break;
   1541  1.55.2.1  pgoyette 		default:
   1542  1.55.2.1  pgoyette 			;
   1543  1.55.2.1  pgoyette 		}
   1544  1.55.2.1  pgoyette 	}
   1545  1.55.2.1  pgoyette 
   1546  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_SUPR) {
   1547  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1548  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_A0:
   1549  1.55.2.1  pgoyette 			revstr = "A0";
   1550  1.55.2.1  pgoyette 			break;
   1551  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B0:
   1552  1.55.2.1  pgoyette 			revstr = "B0";
   1553  1.55.2.1  pgoyette 			break;
   1554  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B1:
   1555  1.55.2.1  pgoyette 			revstr = "B1";
   1556  1.55.2.1  pgoyette 			break;
   1557  1.55.2.1  pgoyette 		default:
   1558  1.55.2.1  pgoyette 			;
   1559  1.55.2.1  pgoyette 		}
   1560  1.55.2.1  pgoyette 	}
   1561  1.55.2.1  pgoyette 
   1562  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_PRM) {
   1563  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1564  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_Z1:
   1565  1.55.2.1  pgoyette 			revstr = "Z1";
   1566  1.55.2.1  pgoyette 			break;
   1567  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_A0:
   1568  1.55.2.1  pgoyette 			revstr = "A0";
   1569  1.55.2.1  pgoyette 			break;
   1570  1.55.2.1  pgoyette 		default:
   1571  1.55.2.1  pgoyette 			;
   1572  1.55.2.1  pgoyette 		}
   1573  1.55.2.1  pgoyette 	}
   1574  1.55.2.1  pgoyette 
   1575       1.1       riz 	/* Announce the product name. */
   1576       1.1       riz 	aprint_normal(", %s", sc->sk_name);
   1577       1.1       riz 	if (revstr != NULL)
   1578       1.1       riz 		aprint_normal(" rev. %s", revstr);
   1579       1.1       riz 	aprint_normal(" (0x%x): %s\n", sc->sk_rev, intrstr);
   1580       1.1       riz 
   1581       1.1       riz 	sc->sk_macs = 1;
   1582       1.1       riz 
   1583       1.1       riz 	hw = sk_win_read_1(sc, SK_Y2_HWRES);
   1584       1.1       riz 	if ((hw & SK_Y2_HWRES_LINK_MASK) == SK_Y2_HWRES_LINK_DUAL) {
   1585       1.1       riz 		if ((sk_win_read_1(sc, SK_Y2_CLKGATE) &
   1586       1.1       riz 		    SK_Y2_CLKGATE_LINK2_INACTIVE) == 0)
   1587       1.1       riz 			sc->sk_macs++;
   1588       1.1       riz 	}
   1589       1.1       riz 
   1590       1.1       riz 	skca.skc_port = SK_PORT_A;
   1591       1.1       riz 	skca.skc_type = sc->sk_type;
   1592       1.1       riz 	skca.skc_rev = sc->sk_rev;
   1593      1.30  christos 	(void)config_found(sc->sk_dev, &skca, mskcprint);
   1594       1.1       riz 
   1595       1.1       riz 	if (sc->sk_macs > 1) {
   1596       1.1       riz 		skca.skc_port = SK_PORT_B;
   1597       1.1       riz 		skca.skc_type = sc->sk_type;
   1598       1.1       riz 		skca.skc_rev = sc->sk_rev;
   1599      1.30  christos 		(void)config_found(sc->sk_dev, &skca, mskcprint);
   1600       1.1       riz 	}
   1601       1.1       riz 
   1602       1.1       riz 	/* Turn on the 'driver is loaded' LED. */
   1603       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   1604       1.1       riz 
   1605       1.1       riz 	/* skc sysctl setup */
   1606       1.1       riz 
   1607       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1608      1.30  christos 	    0, CTLTYPE_NODE, device_xname(sc->sk_dev),
   1609       1.1       riz 	    SYSCTL_DESCR("mskc per-controller controls"),
   1610       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, msk_root_num, CTL_CREATE,
   1611       1.1       riz 	    CTL_EOL)) != 0) {
   1612      1.30  christos 		aprint_normal_dev(sc->sk_dev, "couldn't create sysctl node\n");
   1613       1.1       riz 		goto fail_6;
   1614       1.1       riz 	}
   1615       1.1       riz 
   1616       1.1       riz 	sk_nodenum = node->sysctl_num;
   1617       1.1       riz 
   1618       1.1       riz 	/* interrupt moderation time in usecs */
   1619       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1620       1.1       riz 	    CTLFLAG_READWRITE,
   1621       1.1       riz 	    CTLTYPE_INT, "int_mod",
   1622       1.1       riz 	    SYSCTL_DESCR("msk interrupt moderation timer"),
   1623      1.40       dsl 	    msk_sysctl_handler, 0, (void *)sc,
   1624       1.1       riz 	    0, CTL_HW, msk_root_num, sk_nodenum, CTL_CREATE,
   1625       1.1       riz 	    CTL_EOL)) != 0) {
   1626      1.30  christos 		aprint_normal_dev(sc->sk_dev, "couldn't create int_mod sysctl node\n");
   1627       1.1       riz 		goto fail_6;
   1628       1.1       riz 	}
   1629       1.1       riz 
   1630      1.20     joerg 	if (!pmf_device_register(self, mskc_suspend, mskc_resume))
   1631      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1632      1.20     joerg 
   1633       1.1       riz 	return;
   1634       1.1       riz 
   1635       1.1       riz  fail_6:
   1636       1.1       riz 	bus_dmamap_unload(sc->sc_dmatag, sc->sk_status_map);
   1637       1.1       riz fail_5:
   1638       1.1       riz 	bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1639       1.1       riz fail_4:
   1640      1.43  christos 	bus_dmamem_unmap(sc->sc_dmatag, kva,
   1641       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1642       1.1       riz fail_3:
   1643  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1644  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg);
   1645  1.55.2.1  pgoyette 	sc->sk_status_nseg = 0;
   1646       1.1       riz fail_2:
   1647       1.1       riz 	pci_intr_disestablish(pc, sc->sk_intrhand);
   1648  1.55.2.1  pgoyette 	sc->sk_intrhand = NULL;
   1649       1.1       riz fail_1:
   1650       1.1       riz 	bus_space_unmap(sc->sk_btag, sc->sk_bhandle, size);
   1651  1.55.2.1  pgoyette 	sc->sk_bsize = 0;
   1652  1.55.2.1  pgoyette }
   1653  1.55.2.1  pgoyette 
   1654  1.55.2.1  pgoyette int
   1655  1.55.2.1  pgoyette mskc_detach(device_t self, int flags)
   1656  1.55.2.1  pgoyette {
   1657  1.55.2.1  pgoyette 	struct sk_softc *sc = (struct sk_softc *)self;
   1658  1.55.2.1  pgoyette 	int rv;
   1659  1.55.2.1  pgoyette 
   1660  1.55.2.1  pgoyette 	rv = config_detach_children(self, flags);
   1661  1.55.2.1  pgoyette 	if (rv != 0)
   1662  1.55.2.1  pgoyette 		return (rv);
   1663  1.55.2.1  pgoyette 
   1664  1.55.2.1  pgoyette 	if (sc->sk_status_nseg > 0) {
   1665  1.55.2.1  pgoyette 		bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1666  1.55.2.1  pgoyette 		bus_dmamem_unmap(sc->sc_dmatag, sc->sk_status_ring,
   1667  1.55.2.1  pgoyette 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1668  1.55.2.1  pgoyette 		bus_dmamem_free(sc->sc_dmatag,
   1669  1.55.2.1  pgoyette 		    &sc->sk_status_seg, sc->sk_status_nseg);
   1670  1.55.2.1  pgoyette 	}
   1671  1.55.2.1  pgoyette 
   1672  1.55.2.1  pgoyette 	if (sc->sk_intrhand)
   1673  1.55.2.1  pgoyette 		pci_intr_disestablish(sc->sk_pc, sc->sk_intrhand);
   1674  1.55.2.1  pgoyette 
   1675  1.55.2.1  pgoyette 	if (sc->sk_bsize > 0)
   1676  1.55.2.1  pgoyette 		bus_space_unmap(sc->sk_btag, sc->sk_bhandle, sc->sk_bsize);
   1677  1.55.2.1  pgoyette 
   1678  1.55.2.1  pgoyette 	return(0);
   1679       1.1       riz }
   1680       1.1       riz 
   1681       1.1       riz int
   1682       1.1       riz msk_encap(struct sk_if_softc *sc_if, struct mbuf *m_head, u_int32_t *txidx)
   1683       1.1       riz {
   1684       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1685       1.1       riz 	struct msk_tx_desc		*f = NULL;
   1686       1.5   msaitoh 	u_int32_t		frag, cur;
   1687       1.1       riz 	int			i;
   1688       1.1       riz 	struct sk_txmap_entry	*entry;
   1689       1.1       riz 	bus_dmamap_t		txmap;
   1690       1.1       riz 
   1691       1.1       riz 	DPRINTFN(2, ("msk_encap\n"));
   1692       1.1       riz 
   1693       1.1       riz 	entry = SIMPLEQ_FIRST(&sc_if->sk_txmap_head);
   1694       1.1       riz 	if (entry == NULL) {
   1695       1.1       riz 		DPRINTFN(2, ("msk_encap: no txmap available\n"));
   1696       1.1       riz 		return (ENOBUFS);
   1697       1.1       riz 	}
   1698       1.1       riz 	txmap = entry->dmamap;
   1699       1.1       riz 
   1700       1.1       riz 	cur = frag = *txidx;
   1701       1.1       riz 
   1702       1.1       riz #ifdef MSK_DEBUG
   1703       1.1       riz 	if (mskdebug >= 2)
   1704       1.1       riz 		msk_dump_mbuf(m_head);
   1705       1.1       riz #endif
   1706       1.1       riz 
   1707       1.1       riz 	/*
   1708       1.1       riz 	 * Start packing the mbufs in this chain into
   1709       1.1       riz 	 * the fragment pointers. Stop when we run out
   1710       1.1       riz 	 * of fragments or hit the end of the mbuf chain.
   1711       1.1       riz 	 */
   1712       1.1       riz 	if (bus_dmamap_load_mbuf(sc->sc_dmatag, txmap, m_head,
   1713       1.1       riz 	    BUS_DMA_NOWAIT)) {
   1714       1.1       riz 		DPRINTFN(2, ("msk_encap: dmamap failed\n"));
   1715       1.1       riz 		return (ENOBUFS);
   1716       1.1       riz 	}
   1717       1.1       riz 
   1718       1.5   msaitoh 	if (txmap->dm_nsegs > (MSK_TX_RING_CNT - sc_if->sk_cdata.sk_tx_cnt - 2)) {
   1719       1.5   msaitoh 		DPRINTFN(2, ("msk_encap: too few descriptors free\n"));
   1720       1.5   msaitoh 		bus_dmamap_unload(sc->sc_dmatag, txmap);
   1721       1.5   msaitoh 		return (ENOBUFS);
   1722       1.5   msaitoh 	}
   1723       1.5   msaitoh 
   1724       1.1       riz 	DPRINTFN(2, ("msk_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
   1725       1.1       riz 
   1726       1.1       riz 	/* Sync the DMA map. */
   1727       1.1       riz 	bus_dmamap_sync(sc->sc_dmatag, txmap, 0, txmap->dm_mapsize,
   1728       1.1       riz 	    BUS_DMASYNC_PREWRITE);
   1729       1.1       riz 
   1730       1.1       riz 	for (i = 0; i < txmap->dm_nsegs; i++) {
   1731       1.1       riz 		f = &sc_if->sk_rdata->sk_tx_ring[frag];
   1732       1.1       riz 		f->sk_addr = htole32(txmap->dm_segs[i].ds_addr);
   1733       1.1       riz 		f->sk_len = htole16(txmap->dm_segs[i].ds_len);
   1734       1.1       riz 		f->sk_ctl = 0;
   1735       1.5   msaitoh 		if (i == 0)
   1736       1.1       riz 			f->sk_opcode = SK_Y2_TXOPC_PACKET;
   1737       1.1       riz 		else
   1738       1.1       riz 			f->sk_opcode = SK_Y2_TXOPC_BUFFER | SK_Y2_TXOPC_OWN;
   1739       1.1       riz 		cur = frag;
   1740       1.1       riz 		SK_INC(frag, MSK_TX_RING_CNT);
   1741       1.1       riz 	}
   1742       1.1       riz 
   1743       1.1       riz 	sc_if->sk_cdata.sk_tx_chain[cur].sk_mbuf = m_head;
   1744       1.1       riz 	SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   1745       1.1       riz 
   1746       1.1       riz 	sc_if->sk_cdata.sk_tx_map[cur] = entry;
   1747       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[cur].sk_ctl |= SK_Y2_TXCTL_LASTFRAG;
   1748       1.1       riz 
   1749       1.1       riz 	/* Sync descriptors before handing to chip */
   1750       1.1       riz 	MSK_CDTXSYNC(sc_if, *txidx, txmap->dm_nsegs,
   1751  1.55.2.1  pgoyette 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1752       1.1       riz 
   1753       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[*txidx].sk_opcode |= SK_Y2_TXOPC_OWN;
   1754       1.1       riz 
   1755       1.1       riz 	/* Sync first descriptor to hand it off */
   1756       1.1       riz 	MSK_CDTXSYNC(sc_if, *txidx, 1,
   1757       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1758       1.1       riz 
   1759       1.5   msaitoh 	sc_if->sk_cdata.sk_tx_cnt += txmap->dm_nsegs;
   1760       1.1       riz 
   1761       1.1       riz #ifdef MSK_DEBUG
   1762       1.1       riz 	if (mskdebug >= 2) {
   1763       1.1       riz 		struct msk_tx_desc *le;
   1764       1.1       riz 		u_int32_t idx;
   1765       1.1       riz 		for (idx = *txidx; idx != frag; SK_INC(idx, MSK_TX_RING_CNT)) {
   1766       1.1       riz 			le = &sc_if->sk_rdata->sk_tx_ring[idx];
   1767       1.1       riz 			msk_dump_txdesc(le, idx);
   1768       1.1       riz 		}
   1769       1.1       riz 	}
   1770       1.1       riz #endif
   1771       1.1       riz 
   1772       1.1       riz 	*txidx = frag;
   1773       1.1       riz 
   1774       1.1       riz 	DPRINTFN(2, ("msk_encap: completed successfully\n"));
   1775       1.1       riz 
   1776       1.1       riz 	return (0);
   1777       1.1       riz }
   1778       1.1       riz 
   1779       1.1       riz void
   1780       1.1       riz msk_start(struct ifnet *ifp)
   1781       1.1       riz {
   1782  1.55.2.1  pgoyette 	struct sk_if_softc	*sc_if = ifp->if_softc;
   1783  1.55.2.1  pgoyette 	struct mbuf		*m_head = NULL;
   1784  1.55.2.1  pgoyette 	u_int32_t		idx = sc_if->sk_cdata.sk_tx_prod;
   1785       1.1       riz 	int			pkts = 0;
   1786       1.1       riz 
   1787       1.1       riz 	DPRINTFN(2, ("msk_start\n"));
   1788       1.1       riz 
   1789       1.1       riz 	while (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf == NULL) {
   1790       1.1       riz 		IFQ_POLL(&ifp->if_snd, m_head);
   1791       1.1       riz 		if (m_head == NULL)
   1792       1.1       riz 			break;
   1793       1.1       riz 
   1794       1.1       riz 		/*
   1795       1.1       riz 		 * Pack the data into the transmit ring. If we
   1796       1.1       riz 		 * don't have room, set the OACTIVE flag and wait
   1797       1.1       riz 		 * for the NIC to drain the ring.
   1798       1.1       riz 		 */
   1799       1.1       riz 		if (msk_encap(sc_if, m_head, &idx)) {
   1800       1.1       riz 			ifp->if_flags |= IFF_OACTIVE;
   1801       1.1       riz 			break;
   1802       1.1       riz 		}
   1803       1.1       riz 
   1804       1.1       riz 		/* now we are committed to transmit the packet */
   1805       1.1       riz 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   1806       1.1       riz 		pkts++;
   1807       1.1       riz 
   1808       1.1       riz 		/*
   1809       1.1       riz 		 * If there's a BPF listener, bounce a copy of this frame
   1810       1.1       riz 		 * to him.
   1811       1.1       riz 		 */
   1812      1.35     joerg 		bpf_mtap(ifp, m_head);
   1813       1.1       riz 	}
   1814       1.1       riz 	if (pkts == 0)
   1815       1.1       riz 		return;
   1816       1.1       riz 
   1817       1.1       riz 	/* Transmit */
   1818       1.1       riz 	if (idx != sc_if->sk_cdata.sk_tx_prod) {
   1819       1.1       riz 		sc_if->sk_cdata.sk_tx_prod = idx;
   1820       1.1       riz 		SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_PUTIDX, idx);
   1821       1.1       riz 
   1822       1.1       riz 		/* Set a timeout in case the chip goes out to lunch. */
   1823       1.1       riz 		ifp->if_timer = 5;
   1824       1.1       riz 	}
   1825       1.1       riz }
   1826       1.1       riz 
   1827       1.1       riz void
   1828       1.1       riz msk_watchdog(struct ifnet *ifp)
   1829       1.1       riz {
   1830       1.1       riz 	struct sk_if_softc *sc_if = ifp->if_softc;
   1831       1.6   msaitoh 	u_int32_t reg;
   1832       1.6   msaitoh 	int idx;
   1833       1.1       riz 
   1834       1.1       riz 	/*
   1835       1.1       riz 	 * Reclaim first as there is a possibility of losing Tx completion
   1836       1.1       riz 	 * interrupts.
   1837       1.1       riz 	 */
   1838       1.6   msaitoh 	if (sc_if->sk_port == SK_PORT_A)
   1839       1.6   msaitoh 		reg = SK_STAT_BMU_TXA1_RIDX;
   1840       1.6   msaitoh 	else
   1841       1.6   msaitoh 		reg = SK_STAT_BMU_TXA2_RIDX;
   1842       1.6   msaitoh 
   1843       1.6   msaitoh 	idx = sk_win_read_2(sc_if->sk_softc, reg);
   1844       1.6   msaitoh 	if (sc_if->sk_cdata.sk_tx_cons != idx) {
   1845       1.6   msaitoh 		msk_txeof(sc_if, idx);
   1846       1.6   msaitoh 		if (sc_if->sk_cdata.sk_tx_cnt != 0) {
   1847      1.30  christos 			aprint_error_dev(sc_if->sk_dev, "watchdog timeout\n");
   1848       1.6   msaitoh 
   1849       1.6   msaitoh 			ifp->if_oerrors++;
   1850       1.6   msaitoh 
   1851       1.6   msaitoh 			/* XXX Resets both ports; we shouldn't do that. */
   1852  1.55.2.1  pgoyette 			mskc_reset(sc_if->sk_softc);
   1853  1.55.2.1  pgoyette 			msk_reset(sc_if);
   1854       1.6   msaitoh 			msk_init(ifp);
   1855       1.6   msaitoh 		}
   1856       1.1       riz 	}
   1857       1.1       riz }
   1858       1.1       riz 
   1859      1.20     joerg static bool
   1860      1.33    dyoung mskc_suspend(device_t dv, const pmf_qual_t *qual)
   1861       1.1       riz {
   1862      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   1863       1.1       riz 
   1864      1.20     joerg 	DPRINTFN(2, ("mskc_suspend\n"));
   1865       1.1       riz 
   1866       1.1       riz 	/* Turn off the 'driver is loaded' LED. */
   1867       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
   1868       1.1       riz 
   1869      1.20     joerg 	return true;
   1870      1.20     joerg }
   1871      1.20     joerg 
   1872      1.20     joerg static bool
   1873      1.33    dyoung mskc_resume(device_t dv, const pmf_qual_t *qual)
   1874      1.20     joerg {
   1875      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   1876      1.20     joerg 
   1877      1.20     joerg 	DPRINTFN(2, ("mskc_resume\n"));
   1878      1.20     joerg 
   1879  1.55.2.1  pgoyette 	mskc_reset(sc);
   1880      1.20     joerg 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   1881      1.20     joerg 
   1882      1.20     joerg 	return true;
   1883       1.1       riz }
   1884       1.1       riz 
   1885      1.38    plunky static __inline int
   1886       1.3  christos msk_rxvalid(struct sk_softc *sc, u_int32_t stat, u_int32_t len)
   1887       1.1       riz {
   1888       1.1       riz 	if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
   1889       1.1       riz 	    YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
   1890       1.1       riz 	    YU_RXSTAT_JABBER)) != 0 ||
   1891       1.1       riz 	    (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
   1892       1.1       riz 	    YU_RXSTAT_BYTES(stat) != len)
   1893       1.1       riz 		return (0);
   1894       1.1       riz 
   1895       1.1       riz 	return (1);
   1896       1.1       riz }
   1897       1.1       riz 
   1898       1.1       riz void
   1899       1.1       riz msk_rxeof(struct sk_if_softc *sc_if, u_int16_t len, u_int32_t rxstat)
   1900       1.1       riz {
   1901       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1902       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   1903       1.1       riz 	struct mbuf		*m;
   1904       1.1       riz 	struct sk_chain		*cur_rx;
   1905       1.1       riz 	int			cur, total_len = len;
   1906       1.1       riz 	bus_dmamap_t		dmamap;
   1907       1.1       riz 
   1908       1.1       riz 	DPRINTFN(2, ("msk_rxeof\n"));
   1909       1.1       riz 
   1910       1.1       riz 	cur = sc_if->sk_cdata.sk_rx_cons;
   1911       1.1       riz 	SK_INC(sc_if->sk_cdata.sk_rx_cons, MSK_RX_RING_CNT);
   1912       1.1       riz 	SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
   1913       1.1       riz 
   1914       1.1       riz 	/* Sync the descriptor */
   1915       1.1       riz 	MSK_CDRXSYNC(sc_if, cur, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1916       1.1       riz 
   1917       1.1       riz 	cur_rx = &sc_if->sk_cdata.sk_rx_chain[cur];
   1918      1.42  riastrad 	if (cur_rx->sk_mbuf == NULL)
   1919      1.42  riastrad 		return;
   1920      1.42  riastrad 
   1921       1.1       riz 	dmamap = sc_if->sk_cdata.sk_rx_jumbo_map;
   1922       1.1       riz 	bus_dmamap_sync(sc_if->sk_softc->sc_dmatag, dmamap, 0,
   1923       1.1       riz 	    dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1924       1.1       riz 
   1925       1.1       riz 	m = cur_rx->sk_mbuf;
   1926       1.1       riz 	cur_rx->sk_mbuf = NULL;
   1927       1.1       riz 
   1928       1.1       riz 	if (total_len < SK_MIN_FRAMELEN ||
   1929      1.19    dyoung 	    total_len > ETHER_MAX_LEN_JUMBO ||
   1930       1.1       riz 	    msk_rxvalid(sc, rxstat, total_len) == 0) {
   1931       1.1       riz 		ifp->if_ierrors++;
   1932       1.1       riz 		msk_newbuf(sc_if, cur, m, dmamap);
   1933       1.1       riz 		return;
   1934       1.1       riz 	}
   1935       1.1       riz 
   1936       1.1       riz 	/*
   1937       1.1       riz 	 * Try to allocate a new jumbo buffer. If that fails, copy the
   1938       1.1       riz 	 * packet to mbufs and put the jumbo buffer back in the ring
   1939       1.1       riz 	 * so it can be re-used. If allocating mbufs fails, then we
   1940       1.1       riz 	 * have to drop the packet.
   1941       1.1       riz 	 */
   1942       1.1       riz 	if (msk_newbuf(sc_if, cur, NULL, dmamap) == ENOBUFS) {
   1943       1.1       riz 		struct mbuf		*m0;
   1944       1.1       riz 		m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
   1945       1.1       riz 		    total_len + ETHER_ALIGN, 0, ifp, NULL);
   1946       1.1       riz 		msk_newbuf(sc_if, cur, m, dmamap);
   1947       1.1       riz 		if (m0 == NULL) {
   1948       1.1       riz 			ifp->if_ierrors++;
   1949       1.1       riz 			return;
   1950       1.1       riz 		}
   1951       1.1       riz 		m_adj(m0, ETHER_ALIGN);
   1952       1.1       riz 		m = m0;
   1953       1.1       riz 	} else {
   1954      1.51     ozaki 		m_set_rcvif(m, ifp);
   1955       1.1       riz 		m->m_pkthdr.len = m->m_len = total_len;
   1956       1.1       riz 	}
   1957       1.1       riz 
   1958       1.1       riz 	/* pass it on. */
   1959      1.49     ozaki 	if_percpuq_enqueue(ifp->if_percpuq, m);
   1960       1.1       riz }
   1961       1.1       riz 
   1962       1.1       riz void
   1963       1.6   msaitoh msk_txeof(struct sk_if_softc *sc_if, int idx)
   1964       1.1       riz {
   1965       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1966       1.1       riz 	struct msk_tx_desc	*cur_tx;
   1967       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   1968       1.6   msaitoh 	u_int32_t		sk_ctl;
   1969       1.1       riz 	struct sk_txmap_entry	*entry;
   1970       1.6   msaitoh 	int			cons, prog;
   1971       1.1       riz 
   1972       1.1       riz 	DPRINTFN(2, ("msk_txeof\n"));
   1973       1.1       riz 
   1974       1.1       riz 	/*
   1975       1.1       riz 	 * Go through our tx ring and free mbufs for those
   1976       1.1       riz 	 * frames that have been sent.
   1977       1.1       riz 	 */
   1978       1.6   msaitoh 	cons = sc_if->sk_cdata.sk_tx_cons;
   1979       1.6   msaitoh 	prog = 0;
   1980       1.6   msaitoh 	while (cons != idx) {
   1981       1.6   msaitoh 		if (sc_if->sk_cdata.sk_tx_cnt <= 0)
   1982       1.6   msaitoh 			break;
   1983       1.6   msaitoh 		prog++;
   1984      1.17  kiyohara 		cur_tx = &sc_if->sk_rdata->sk_tx_ring[cons];
   1985      1.17  kiyohara 
   1986       1.6   msaitoh 		MSK_CDTXSYNC(sc_if, cons, 1,
   1987       1.1       riz 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1988       1.5   msaitoh 		sk_ctl = cur_tx->sk_ctl;
   1989      1.17  kiyohara 		MSK_CDTXSYNC(sc_if, cons, 1, BUS_DMASYNC_PREREAD);
   1990       1.1       riz #ifdef MSK_DEBUG
   1991       1.1       riz 		if (mskdebug >= 2)
   1992       1.6   msaitoh 			msk_dump_txdesc(cur_tx, cons);
   1993       1.1       riz #endif
   1994       1.5   msaitoh 		if (sk_ctl & SK_Y2_TXCTL_LASTFRAG)
   1995       1.1       riz 			ifp->if_opackets++;
   1996       1.6   msaitoh 		if (sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf != NULL) {
   1997       1.6   msaitoh 			entry = sc_if->sk_cdata.sk_tx_map[cons];
   1998       1.1       riz 
   1999       1.1       riz 			bus_dmamap_sync(sc->sc_dmatag, entry->dmamap, 0,
   2000       1.1       riz 			    entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2001       1.1       riz 
   2002       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag, entry->dmamap);
   2003       1.1       riz 			SIMPLEQ_INSERT_TAIL(&sc_if->sk_txmap_head, entry,
   2004       1.1       riz 					  link);
   2005       1.6   msaitoh 			sc_if->sk_cdata.sk_tx_map[cons] = NULL;
   2006       1.6   msaitoh 			m_freem(sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf);
   2007       1.6   msaitoh 			sc_if->sk_cdata.sk_tx_chain[cons].sk_mbuf = NULL;
   2008       1.1       riz 		}
   2009       1.1       riz 		sc_if->sk_cdata.sk_tx_cnt--;
   2010       1.6   msaitoh 		SK_INC(cons, MSK_TX_RING_CNT);
   2011       1.1       riz 	}
   2012       1.1       riz 	ifp->if_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
   2013       1.1       riz 
   2014       1.1       riz 	if (sc_if->sk_cdata.sk_tx_cnt < MSK_TX_RING_CNT - 2)
   2015       1.1       riz 		ifp->if_flags &= ~IFF_OACTIVE;
   2016       1.1       riz 
   2017       1.6   msaitoh 	if (prog > 0)
   2018       1.6   msaitoh 		sc_if->sk_cdata.sk_tx_cons = cons;
   2019       1.1       riz }
   2020       1.1       riz 
   2021       1.1       riz void
   2022       1.5   msaitoh msk_tick(void *xsc_if)
   2023       1.1       riz {
   2024  1.55.2.1  pgoyette 	struct sk_if_softc *sc_if = xsc_if;
   2025       1.1       riz 	struct mii_data *mii = &sc_if->sk_mii;
   2026      1.22     chris 	int s;
   2027       1.1       riz 
   2028      1.22     chris 	s = splnet();
   2029  1.55.2.1  pgoyette 	mii_tick(mii);
   2030      1.22     chris 	splx(s);
   2031      1.22     chris 
   2032       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2033       1.1       riz }
   2034       1.1       riz 
   2035       1.1       riz void
   2036       1.1       riz msk_intr_yukon(struct sk_if_softc *sc_if)
   2037       1.1       riz {
   2038       1.1       riz 	u_int8_t status;
   2039       1.1       riz 
   2040       1.1       riz 	status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
   2041       1.1       riz 	/* RX overrun */
   2042       1.1       riz 	if ((status & SK_GMAC_INT_RX_OVER) != 0) {
   2043       1.1       riz 		SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
   2044       1.1       riz 		    SK_RFCTL_RX_FIFO_OVER);
   2045       1.1       riz 	}
   2046       1.1       riz 	/* TX underrun */
   2047       1.1       riz 	if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
   2048       1.6   msaitoh 		SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST,
   2049       1.1       riz 		    SK_TFCTL_TX_FIFO_UNDER);
   2050       1.1       riz 	}
   2051       1.1       riz 
   2052       1.1       riz 	DPRINTFN(2, ("msk_intr_yukon status=%#x\n", status));
   2053       1.1       riz }
   2054       1.1       riz 
   2055       1.1       riz int
   2056       1.1       riz msk_intr(void *xsc)
   2057       1.1       riz {
   2058       1.1       riz 	struct sk_softc		*sc = xsc;
   2059       1.1       riz 	struct sk_if_softc	*sc_if0 = sc->sk_if[SK_PORT_A];
   2060       1.1       riz 	struct sk_if_softc	*sc_if1 = sc->sk_if[SK_PORT_B];
   2061       1.1       riz 	struct ifnet		*ifp0 = NULL, *ifp1 = NULL;
   2062       1.1       riz 	int			claimed = 0;
   2063       1.1       riz 	u_int32_t		status;
   2064      1.17  kiyohara 	uint32_t		st_status;
   2065      1.17  kiyohara 	uint16_t		st_len;
   2066      1.17  kiyohara 	uint8_t			st_opcode, st_link;
   2067       1.1       riz 	struct msk_status_desc	*cur_st;
   2068       1.1       riz 
   2069       1.1       riz 	status = CSR_READ_4(sc, SK_Y2_ISSR2);
   2070       1.1       riz 	if (status == 0) {
   2071       1.1       riz 		CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2072       1.1       riz 		return (0);
   2073       1.1       riz 	}
   2074       1.1       riz 
   2075       1.1       riz 	status = CSR_READ_4(sc, SK_ISR);
   2076       1.1       riz 
   2077       1.1       riz 	if (sc_if0 != NULL)
   2078       1.1       riz 		ifp0 = &sc_if0->sk_ethercom.ec_if;
   2079       1.1       riz 	if (sc_if1 != NULL)
   2080       1.1       riz 		ifp1 = &sc_if1->sk_ethercom.ec_if;
   2081       1.1       riz 
   2082       1.1       riz 	if (sc_if0 && (status & SK_Y2_IMR_MAC1) &&
   2083       1.1       riz 	    (ifp0->if_flags & IFF_RUNNING)) {
   2084       1.1       riz 		msk_intr_yukon(sc_if0);
   2085       1.1       riz 	}
   2086       1.1       riz 
   2087       1.1       riz 	if (sc_if1 && (status & SK_Y2_IMR_MAC2) &&
   2088       1.1       riz 	    (ifp1->if_flags & IFF_RUNNING)) {
   2089       1.1       riz 		msk_intr_yukon(sc_if1);
   2090       1.1       riz 	}
   2091       1.1       riz 
   2092      1.17  kiyohara 	for (;;) {
   2093      1.17  kiyohara 		cur_st = &sc->sk_status_ring[sc->sk_status_idx];
   2094      1.17  kiyohara 		MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2095      1.17  kiyohara 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2096      1.17  kiyohara 		st_opcode = cur_st->sk_opcode;
   2097      1.17  kiyohara 		if ((st_opcode & SK_Y2_STOPC_OWN) == 0) {
   2098      1.17  kiyohara 			MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2099      1.17  kiyohara 			    BUS_DMASYNC_PREREAD);
   2100      1.17  kiyohara 			break;
   2101      1.17  kiyohara 		}
   2102      1.17  kiyohara 		st_status = le32toh(cur_st->sk_status);
   2103      1.17  kiyohara 		st_len = le16toh(cur_st->sk_len);
   2104      1.17  kiyohara 		st_link = cur_st->sk_link;
   2105      1.17  kiyohara 		st_opcode &= ~SK_Y2_STOPC_OWN;
   2106       1.5   msaitoh 
   2107      1.17  kiyohara 		switch (st_opcode) {
   2108       1.1       riz 		case SK_Y2_STOPC_RXSTAT:
   2109      1.17  kiyohara 			msk_rxeof(sc->sk_if[st_link], st_len, st_status);
   2110      1.17  kiyohara 			SK_IF_WRITE_2(sc->sk_if[st_link], 0,
   2111       1.1       riz 			    SK_RXQ1_Y2_PREF_PUTIDX,
   2112      1.17  kiyohara 			    sc->sk_if[st_link]->sk_cdata.sk_rx_prod);
   2113       1.1       riz 			break;
   2114       1.1       riz 		case SK_Y2_STOPC_TXSTAT:
   2115       1.5   msaitoh 			if (sc_if0)
   2116      1.17  kiyohara 				msk_txeof(sc_if0, st_status
   2117       1.6   msaitoh 				    & SK_Y2_ST_TXA1_MSKL);
   2118       1.5   msaitoh 			if (sc_if1)
   2119       1.6   msaitoh 				msk_txeof(sc_if1,
   2120      1.17  kiyohara 				    ((st_status & SK_Y2_ST_TXA2_MSKL)
   2121       1.6   msaitoh 					>> SK_Y2_ST_TXA2_SHIFTL)
   2122      1.17  kiyohara 				    | ((st_len & SK_Y2_ST_TXA2_MSKH) << SK_Y2_ST_TXA2_SHIFTH));
   2123       1.1       riz 			break;
   2124       1.1       riz 		default:
   2125      1.17  kiyohara 			aprint_error("opcode=0x%x\n", st_opcode);
   2126       1.1       riz 			break;
   2127       1.1       riz 		}
   2128       1.1       riz 		SK_INC(sc->sk_status_idx, MSK_STATUS_RING_CNT);
   2129      1.17  kiyohara 	}
   2130       1.5   msaitoh 
   2131      1.17  kiyohara #define MSK_STATUS_RING_OWN_CNT(sc)			\
   2132      1.17  kiyohara 	(((sc)->sk_status_idx + MSK_STATUS_RING_CNT -	\
   2133      1.17  kiyohara 	    (sc)->sk_status_own_idx) % MSK_STATUS_RING_CNT)
   2134      1.17  kiyohara 
   2135      1.17  kiyohara 	while (MSK_STATUS_RING_OWN_CNT(sc) > MSK_STATUS_RING_CNT / 2) {
   2136      1.17  kiyohara 		cur_st = &sc->sk_status_ring[sc->sk_status_own_idx];
   2137      1.17  kiyohara 		cur_st->sk_opcode &= ~SK_Y2_STOPC_OWN;
   2138      1.17  kiyohara 		MSK_CDSTSYNC(sc, sc->sk_status_own_idx,
   2139      1.17  kiyohara 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2140      1.17  kiyohara 
   2141      1.17  kiyohara 		SK_INC(sc->sk_status_own_idx, MSK_STATUS_RING_CNT);
   2142       1.1       riz 	}
   2143       1.1       riz 
   2144       1.1       riz 	if (status & SK_Y2_IMR_BMU) {
   2145       1.1       riz 		CSR_WRITE_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_IRQ_CLEAR);
   2146       1.1       riz 		claimed = 1;
   2147       1.1       riz 	}
   2148       1.1       riz 
   2149       1.1       riz 	CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2150       1.1       riz 
   2151      1.53     ozaki 	if (ifp0 != NULL)
   2152      1.53     ozaki 		if_schedule_deferred_start(ifp0);
   2153      1.53     ozaki 	if (ifp1 != NULL)
   2154      1.53     ozaki 		if_schedule_deferred_start(ifp1);
   2155       1.1       riz 
   2156      1.39       tls 	rnd_add_uint32(&sc->rnd_source, status);
   2157       1.1       riz 
   2158       1.1       riz 	if (sc->sk_int_mod_pending)
   2159      1.30  christos 		msk_update_int_mod(sc, 1);
   2160       1.1       riz 
   2161       1.1       riz 	return claimed;
   2162       1.1       riz }
   2163       1.1       riz 
   2164       1.1       riz void
   2165       1.1       riz msk_init_yukon(struct sk_if_softc *sc_if)
   2166       1.1       riz {
   2167       1.5   msaitoh 	u_int32_t		v;
   2168       1.1       riz 	u_int16_t		reg;
   2169       1.1       riz 	struct sk_softc		*sc;
   2170       1.1       riz 	int			i;
   2171       1.1       riz 
   2172       1.1       riz 	sc = sc_if->sk_softc;
   2173       1.1       riz 
   2174       1.1       riz 	DPRINTFN(2, ("msk_init_yukon: start: sk_csr=%#x\n",
   2175       1.1       riz 		     CSR_READ_4(sc_if->sk_softc, SK_CSR)));
   2176       1.1       riz 
   2177       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 1\n"));
   2178       1.1       riz 
   2179       1.1       riz 	DPRINTFN(3, ("msk_init_yukon: gmac_ctrl=%#x\n",
   2180       1.1       riz 		     SK_IF_READ_4(sc_if, 0, SK_GMAC_CTRL)));
   2181       1.1       riz 
   2182       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 3\n"));
   2183       1.1       riz 
   2184       1.1       riz 	/* unused read of the interrupt source register */
   2185       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4\n"));
   2186       1.1       riz 	SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
   2187       1.1       riz 
   2188       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4a\n"));
   2189       1.1       riz 	reg = SK_YU_READ_2(sc_if, YUKON_PAR);
   2190       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2191       1.1       riz 
   2192       1.1       riz 	/* MIB Counter Clear Mode set */
   2193  1.55.2.1  pgoyette 	reg |= YU_PAR_MIB_CLR;
   2194       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2195       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4b\n"));
   2196       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2197       1.1       riz 
   2198       1.1       riz 	/* MIB Counter Clear Mode clear */
   2199       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 5\n"));
   2200  1.55.2.1  pgoyette 	reg &= ~YU_PAR_MIB_CLR;
   2201       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2202       1.1       riz 
   2203       1.1       riz 	/* receive control reg */
   2204       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 7\n"));
   2205       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
   2206       1.1       riz 
   2207       1.6   msaitoh 	/* transmit control register */
   2208       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TCR, (0x04 << 10));
   2209       1.6   msaitoh 
   2210       1.6   msaitoh 	/* transmit flow control register */
   2211       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TFCR, 0xffff);
   2212       1.6   msaitoh 
   2213       1.1       riz 	/* transmit parameter register */
   2214       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 8\n"));
   2215       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
   2216       1.6   msaitoh 		      YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1c) | 0x04);
   2217       1.1       riz 
   2218       1.1       riz 	/* serial mode register */
   2219       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 9\n"));
   2220       1.5   msaitoh 	reg = YU_SMR_DATA_BLIND(0x1c) |
   2221       1.5   msaitoh 	      YU_SMR_MFL_VLAN |
   2222       1.5   msaitoh 	      YU_SMR_IPG_DATA(0x1e);
   2223       1.5   msaitoh 
   2224  1.55.2.1  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   2225  1.55.2.1  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   2226       1.5   msaitoh 		reg |= YU_SMR_MFL_JUMBO;
   2227       1.5   msaitoh 
   2228       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
   2229       1.1       riz 
   2230       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 10\n"));
   2231      1.50  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   2232      1.50  pgoyette 	/* msk_attach calls me before ether_ifattach so check null */
   2233      1.50  pgoyette 	if (ifp != NULL && ifp->if_sadl != NULL)
   2234      1.50  pgoyette 		memcpy(sc_if->sk_enaddr, CLLADDR(ifp->if_sadl),
   2235      1.50  pgoyette 		    sizeof(sc_if->sk_enaddr));
   2236       1.1       riz 	/* Setup Yukon's address */
   2237       1.1       riz 	for (i = 0; i < 3; i++) {
   2238       1.1       riz 		/* Write Source Address 1 (unicast filter) */
   2239      1.43  christos 		SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
   2240       1.1       riz 			      sc_if->sk_enaddr[i * 2] |
   2241       1.1       riz 			      sc_if->sk_enaddr[i * 2 + 1] << 8);
   2242       1.1       riz 	}
   2243       1.1       riz 
   2244       1.1       riz 	for (i = 0; i < 3; i++) {
   2245       1.1       riz 		reg = sk_win_read_2(sc_if->sk_softc,
   2246       1.1       riz 				    SK_MAC1_0 + i * 2 + sc_if->sk_port * 8);
   2247       1.1       riz 		SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4, reg);
   2248       1.1       riz 	}
   2249       1.1       riz 
   2250       1.1       riz 	/* Set promiscuous mode */
   2251       1.1       riz 	msk_setpromisc(sc_if);
   2252       1.1       riz 
   2253       1.1       riz 	/* Set multicast filter */
   2254       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 11\n"));
   2255       1.1       riz 	msk_setmulti(sc_if);
   2256       1.1       riz 
   2257       1.1       riz 	/* enable interrupt mask for counter overflows */
   2258       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 12\n"));
   2259       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
   2260       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
   2261       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
   2262       1.1       riz 
   2263       1.1       riz 	/* Configure RX MAC FIFO Flush Mask */
   2264       1.1       riz 	v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
   2265       1.1       riz 	    YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
   2266       1.1       riz 	    YU_RXSTAT_JABBER;
   2267       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
   2268       1.1       riz 
   2269       1.1       riz 	/* Configure RX MAC FIFO */
   2270       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
   2271       1.7   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_OPERATION_ON |
   2272       1.7   msaitoh 	    SK_RFCTL_FIFO_FLUSH_ON);
   2273       1.1       riz 
   2274       1.1       riz 	/* Increase flush threshould to 64 bytes */
   2275       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
   2276       1.1       riz 	    SK_RFCTL_FIFO_THRESHOLD + 1);
   2277       1.1       riz 
   2278       1.1       riz 	/* Configure TX MAC FIFO */
   2279       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
   2280       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
   2281       1.1       riz 
   2282       1.1       riz #if 1
   2283       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, YU_GPCR_TXEN | YU_GPCR_RXEN);
   2284       1.1       riz #endif
   2285       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: end\n"));
   2286       1.1       riz }
   2287       1.1       riz 
   2288       1.1       riz /*
   2289       1.1       riz  * Note that to properly initialize any part of the GEnesis chip,
   2290       1.1       riz  * you first have to take it out of reset mode.
   2291       1.1       riz  */
   2292       1.1       riz int
   2293       1.1       riz msk_init(struct ifnet *ifp)
   2294       1.1       riz {
   2295       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2296       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2297      1.15    dyoung 	int			rc = 0, s;
   2298       1.5   msaitoh 	uint32_t		imr, imtimer_ticks;
   2299       1.1       riz 
   2300       1.1       riz 
   2301       1.1       riz 	DPRINTFN(2, ("msk_init\n"));
   2302       1.1       riz 
   2303       1.1       riz 	s = splnet();
   2304       1.1       riz 
   2305       1.1       riz 	/* Cancel pending I/O and free all RX/TX buffers. */
   2306  1.55.2.1  pgoyette 	msk_stop(ifp, 0);
   2307       1.1       riz 
   2308       1.1       riz 	/* Configure I2C registers */
   2309       1.1       riz 
   2310       1.1       riz 	/* Configure XMAC(s) */
   2311       1.1       riz 	msk_init_yukon(sc_if);
   2312      1.15    dyoung 	if ((rc = ether_mediachange(ifp)) != 0)
   2313      1.15    dyoung 		goto out;
   2314       1.1       riz 
   2315       1.1       riz 	/* Configure transmit arbiter(s) */
   2316       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_ON);
   2317       1.1       riz #if 0
   2318       1.1       riz 	    SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
   2319       1.1       riz #endif
   2320       1.1       riz 
   2321       1.1       riz 	/* Configure RAMbuffers */
   2322       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
   2323       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
   2324       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
   2325       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
   2326       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
   2327       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
   2328       1.1       riz 
   2329       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_UNRESET);
   2330       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_STORENFWD_ON);
   2331       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_START, sc_if->sk_tx_ramstart);
   2332       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_WR_PTR, sc_if->sk_tx_ramstart);
   2333       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_RD_PTR, sc_if->sk_tx_ramstart);
   2334       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_END, sc_if->sk_tx_ramend);
   2335       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_ON);
   2336       1.1       riz 
   2337       1.1       riz 	/* Configure BMUs */
   2338       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000016);
   2339       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000d28);
   2340       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000080);
   2341       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_WM, 0x0600);	/* XXX ??? */
   2342       1.1       riz 
   2343       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000016);
   2344       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000d28);
   2345       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000080);
   2346       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_WM, 0x0600);	/* XXX ??? */
   2347       1.1       riz 
   2348       1.1       riz 	/* Make sure the sync transmit queue is disabled. */
   2349       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET);
   2350       1.1       riz 
   2351       1.1       riz 	/* Init descriptors */
   2352       1.1       riz 	if (msk_init_rx_ring(sc_if) == ENOBUFS) {
   2353      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2354      1.18    cegger 		    "memory for rx buffers\n");
   2355  1.55.2.1  pgoyette 		msk_stop(ifp, 0);
   2356       1.1       riz 		splx(s);
   2357       1.1       riz 		return ENOBUFS;
   2358       1.1       riz 	}
   2359       1.1       riz 
   2360       1.1       riz 	if (msk_init_tx_ring(sc_if) == ENOBUFS) {
   2361      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2362      1.18    cegger 		    "memory for tx buffers\n");
   2363  1.55.2.1  pgoyette 		msk_stop(ifp, 0);
   2364       1.1       riz 		splx(s);
   2365       1.1       riz 		return ENOBUFS;
   2366       1.1       riz 	}
   2367       1.1       riz 
   2368       1.1       riz 	/* Set interrupt moderation if changed via sysctl. */
   2369       1.1       riz 	switch (sc->sk_type) {
   2370       1.1       riz 	case SK_YUKON_EC:
   2371       1.6   msaitoh 	case SK_YUKON_EC_U:
   2372  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   2373  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   2374  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   2375  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   2376  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   2377  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   2378       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
   2379       1.1       riz 		break;
   2380       1.6   msaitoh 	case SK_YUKON_FE:
   2381       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
   2382       1.6   msaitoh 		break;
   2383  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   2384  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
   2385  1.55.2.1  pgoyette 		break;
   2386       1.6   msaitoh 	case SK_YUKON_XL:
   2387       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
   2388       1.6   msaitoh 		break;
   2389       1.1       riz 	default:
   2390       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
   2391       1.1       riz 	}
   2392       1.1       riz 	imr = sk_win_read_4(sc, SK_IMTIMERINIT);
   2393       1.1       riz 	if (imr != SK_IM_USECS(sc->sk_int_mod)) {
   2394       1.1       riz 		sk_win_write_4(sc, SK_IMTIMERINIT,
   2395       1.1       riz 		    SK_IM_USECS(sc->sk_int_mod));
   2396      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
   2397      1.34       tnn 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
   2398       1.1       riz 	}
   2399       1.1       riz 
   2400       1.1       riz 	/* Initialize prefetch engine. */
   2401       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2402       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000002);
   2403       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_LIDX, MSK_RX_RING_CNT - 1);
   2404       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRLO,
   2405       1.1       riz 	    MSK_RX_RING_ADDR(sc_if, 0));
   2406       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRHI,
   2407       1.1       riz 	    (u_int64_t)MSK_RX_RING_ADDR(sc_if, 0) >> 32);
   2408       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000008);
   2409       1.1       riz 	SK_IF_READ_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR);
   2410       1.1       riz 
   2411       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2412       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000002);
   2413       1.1       riz 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_LIDX, MSK_TX_RING_CNT - 1);
   2414       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRLO,
   2415       1.1       riz 	    MSK_TX_RING_ADDR(sc_if, 0));
   2416       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRHI,
   2417       1.1       riz 	    (u_int64_t)MSK_TX_RING_ADDR(sc_if, 0) >> 32);
   2418       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000008);
   2419       1.1       riz 	SK_IF_READ_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR);
   2420       1.1       riz 
   2421       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
   2422       1.1       riz 	    sc_if->sk_cdata.sk_rx_prod);
   2423       1.1       riz 
   2424       1.1       riz 	/* Configure interrupt handling */
   2425       1.1       riz 	if (sc_if->sk_port == SK_PORT_A)
   2426       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS1;
   2427       1.1       riz 	else
   2428       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS2;
   2429       1.1       riz 	sc->sk_intrmask |= SK_Y2_IMR_BMU;
   2430       1.1       riz 	CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2431       1.1       riz 
   2432       1.1       riz 	ifp->if_flags |= IFF_RUNNING;
   2433       1.1       riz 	ifp->if_flags &= ~IFF_OACTIVE;
   2434       1.1       riz 
   2435       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2436       1.1       riz 
   2437      1.15    dyoung out:
   2438       1.1       riz 	splx(s);
   2439      1.15    dyoung 	return rc;
   2440       1.1       riz }
   2441       1.1       riz 
   2442       1.1       riz void
   2443       1.3  christos msk_stop(struct ifnet *ifp, int disable)
   2444       1.1       riz {
   2445       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2446       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2447       1.1       riz 	struct sk_txmap_entry	*dma;
   2448       1.1       riz 	int			i;
   2449       1.1       riz 
   2450       1.1       riz 	DPRINTFN(2, ("msk_stop\n"));
   2451       1.1       riz 
   2452       1.1       riz 	callout_stop(&sc_if->sk_tick_ch);
   2453       1.1       riz 
   2454       1.1       riz 	ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
   2455       1.1       riz 
   2456       1.1       riz 	/* Stop transfer of Tx descriptors */
   2457       1.1       riz 
   2458       1.1       riz 	/* Stop transfer of Rx descriptors */
   2459       1.1       riz 
   2460       1.1       riz 	/* Turn off various components of this interface. */
   2461       1.1       riz 	SK_XM_SETBIT_2(sc_if, XM_GPIO, XM_GPIO_RESETMAC);
   2462       1.1       riz 	SK_IF_WRITE_1(sc_if,0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
   2463       1.1       riz 	SK_IF_WRITE_1(sc_if,0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
   2464       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
   2465       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2466       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, SK_TXBMU_OFFLINE);
   2467       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2468       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
   2469       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
   2470       1.5   msaitoh 	SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_TXLEDCTL_COUNTER_STOP);
   2471       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
   2472       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
   2473       1.1       riz 
   2474       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2475       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2476       1.1       riz 
   2477       1.1       riz 	/* Disable interrupts */
   2478       1.1       riz 	if (sc_if->sk_port == SK_PORT_A)
   2479       1.1       riz 		sc->sk_intrmask &= ~SK_Y2_INTRS1;
   2480       1.1       riz 	else
   2481       1.1       riz 		sc->sk_intrmask &= ~SK_Y2_INTRS2;
   2482       1.1       riz 	CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2483       1.1       riz 
   2484       1.1       riz 	SK_XM_READ_2(sc_if, XM_ISR);
   2485       1.1       riz 	SK_XM_WRITE_2(sc_if, XM_IMR, 0xFFFF);
   2486       1.1       riz 
   2487       1.1       riz 	/* Free RX and TX mbufs still in the queues. */
   2488       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
   2489       1.1       riz 		if (sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf != NULL) {
   2490       1.1       riz 			m_freem(sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf);
   2491       1.1       riz 			sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf = NULL;
   2492       1.1       riz 		}
   2493       1.1       riz 	}
   2494       1.1       riz 
   2495       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
   2496       1.1       riz 		if (sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf != NULL) {
   2497       1.1       riz 			m_freem(sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf);
   2498       1.1       riz 			sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf = NULL;
   2499       1.1       riz #if 1
   2500       1.1       riz 			SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head,
   2501       1.1       riz 			    sc_if->sk_cdata.sk_tx_map[i], link);
   2502       1.1       riz 			sc_if->sk_cdata.sk_tx_map[i] = 0;
   2503       1.1       riz #endif
   2504       1.1       riz 		}
   2505       1.1       riz 	}
   2506       1.1       riz 
   2507       1.1       riz #if 1
   2508       1.1       riz 	while ((dma = SIMPLEQ_FIRST(&sc_if->sk_txmap_head))) {
   2509       1.1       riz 		SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   2510       1.1       riz 		bus_dmamap_destroy(sc->sc_dmatag, dma->dmamap);
   2511       1.1       riz 		free(dma, M_DEVBUF);
   2512       1.1       riz 	}
   2513       1.1       riz #endif
   2514       1.1       riz }
   2515       1.1       riz 
   2516      1.30  christos CFATTACH_DECL_NEW(mskc, sizeof(struct sk_softc), mskc_probe, mskc_attach,
   2517  1.55.2.1  pgoyette 	mskc_detach, NULL);
   2518       1.1       riz 
   2519      1.30  christos CFATTACH_DECL_NEW(msk, sizeof(struct sk_if_softc), msk_probe, msk_attach,
   2520  1.55.2.1  pgoyette 	msk_detach, NULL);
   2521       1.1       riz 
   2522       1.1       riz #ifdef MSK_DEBUG
   2523       1.1       riz void
   2524       1.1       riz msk_dump_txdesc(struct msk_tx_desc *le, int idx)
   2525       1.1       riz {
   2526       1.1       riz #define DESC_PRINT(X)					\
   2527       1.1       riz 	if (X)					\
   2528       1.1       riz 		printf("txdesc[%d]." #X "=%#x\n",	\
   2529       1.1       riz 		       idx, X);
   2530       1.1       riz 
   2531       1.1       riz 	DESC_PRINT(letoh32(le->sk_addr));
   2532       1.1       riz 	DESC_PRINT(letoh16(le->sk_len));
   2533       1.1       riz 	DESC_PRINT(le->sk_ctl);
   2534       1.1       riz 	DESC_PRINT(le->sk_opcode);
   2535       1.1       riz #undef DESC_PRINT
   2536       1.1       riz }
   2537       1.1       riz 
   2538       1.1       riz void
   2539       1.1       riz msk_dump_bytes(const char *data, int len)
   2540       1.1       riz {
   2541       1.1       riz 	int c, i, j;
   2542       1.1       riz 
   2543       1.1       riz 	for (i = 0; i < len; i += 16) {
   2544       1.1       riz 		printf("%08x  ", i);
   2545       1.1       riz 		c = len - i;
   2546       1.1       riz 		if (c > 16) c = 16;
   2547       1.1       riz 
   2548       1.1       riz 		for (j = 0; j < c; j++) {
   2549       1.1       riz 			printf("%02x ", data[i + j] & 0xff);
   2550       1.1       riz 			if ((j & 0xf) == 7 && j > 0)
   2551       1.1       riz 				printf(" ");
   2552       1.1       riz 		}
   2553  1.55.2.1  pgoyette 
   2554       1.1       riz 		for (; j < 16; j++)
   2555       1.1       riz 			printf("   ");
   2556       1.1       riz 		printf("  ");
   2557       1.1       riz 
   2558       1.1       riz 		for (j = 0; j < c; j++) {
   2559       1.1       riz 			int ch = data[i + j] & 0xff;
   2560       1.1       riz 			printf("%c", ' ' <= ch && ch <= '~' ? ch : ' ');
   2561       1.1       riz 		}
   2562  1.55.2.1  pgoyette 
   2563       1.1       riz 		printf("\n");
   2564  1.55.2.1  pgoyette 
   2565       1.1       riz 		if (c < 16)
   2566       1.1       riz 			break;
   2567       1.1       riz 	}
   2568       1.1       riz }
   2569       1.1       riz 
   2570       1.1       riz void
   2571       1.1       riz msk_dump_mbuf(struct mbuf *m)
   2572       1.1       riz {
   2573       1.1       riz 	int count = m->m_pkthdr.len;
   2574       1.1       riz 
   2575       1.1       riz 	printf("m=%p, m->m_pkthdr.len=%d\n", m, m->m_pkthdr.len);
   2576       1.1       riz 
   2577       1.1       riz 	while (count > 0 && m) {
   2578       1.1       riz 		printf("m=%p, m->m_data=%p, m->m_len=%d\n",
   2579       1.1       riz 		       m, m->m_data, m->m_len);
   2580       1.1       riz 		msk_dump_bytes(mtod(m, char *), m->m_len);
   2581       1.1       riz 
   2582       1.1       riz 		count -= m->m_len;
   2583       1.1       riz 		m = m->m_next;
   2584       1.1       riz 	}
   2585       1.1       riz }
   2586       1.1       riz #endif
   2587       1.1       riz 
   2588       1.1       riz static int
   2589       1.1       riz msk_sysctl_handler(SYSCTLFN_ARGS)
   2590       1.1       riz {
   2591       1.1       riz 	int error, t;
   2592       1.1       riz 	struct sysctlnode node;
   2593       1.1       riz 	struct sk_softc *sc;
   2594       1.1       riz 
   2595       1.1       riz 	node = *rnode;
   2596       1.1       riz 	sc = node.sysctl_data;
   2597       1.1       riz 	t = sc->sk_int_mod;
   2598       1.1       riz 	node.sysctl_data = &t;
   2599       1.1       riz 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   2600       1.1       riz 	if (error || newp == NULL)
   2601       1.1       riz 		return error;
   2602       1.1       riz 
   2603       1.1       riz 	if (t < SK_IM_MIN || t > SK_IM_MAX)
   2604       1.1       riz 		return EINVAL;
   2605       1.1       riz 
   2606       1.1       riz 	/* update the softc with sysctl-changed value, and mark
   2607       1.1       riz 	   for hardware update */
   2608       1.1       riz 	sc->sk_int_mod = t;
   2609       1.1       riz 	sc->sk_int_mod_pending = 1;
   2610       1.1       riz 	return 0;
   2611       1.1       riz }
   2612       1.1       riz 
   2613       1.1       riz /*
   2614       1.1       riz  * Set up sysctl(3) MIB, hw.sk.* - Individual controllers will be
   2615       1.1       riz  * set up in skc_attach()
   2616       1.1       riz  */
   2617       1.1       riz SYSCTL_SETUP(sysctl_msk, "sysctl msk subtree setup")
   2618       1.1       riz {
   2619       1.1       riz 	int rc;
   2620       1.1       riz 	const struct sysctlnode *node;
   2621       1.1       riz 
   2622       1.1       riz 	if ((rc = sysctl_createv(clog, 0, NULL, &node,
   2623       1.1       riz 	    0, CTLTYPE_NODE, "msk",
   2624       1.1       riz 	    SYSCTL_DESCR("msk interface controls"),
   2625       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
   2626       1.1       riz 		goto err;
   2627       1.1       riz 	}
   2628       1.1       riz 
   2629       1.1       riz 	msk_root_num = node->sysctl_num;
   2630       1.1       riz 	return;
   2631       1.1       riz 
   2632       1.1       riz err:
   2633       1.1       riz 	aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
   2634       1.1       riz }
   2635