Home | History | Annotate | Line # | Download | only in pci
if_msk.c revision 1.55.2.3
      1  1.55.2.3  pgoyette /* $NetBSD: if_msk.c,v 1.55.2.3 2018/09/06 06:55:51 pgoyette Exp $ */
      2  1.55.2.2  pgoyette /*	$OpenBSD: if_msk.c,v 1.79 2009/10/15 17:54:56 deraadt Exp $	*/
      3       1.1       riz 
      4       1.1       riz /*
      5       1.1       riz  * Copyright (c) 1997, 1998, 1999, 2000
      6       1.1       riz  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      7       1.1       riz  *
      8       1.1       riz  * Redistribution and use in source and binary forms, with or without
      9       1.1       riz  * modification, are permitted provided that the following conditions
     10       1.1       riz  * are met:
     11       1.1       riz  * 1. Redistributions of source code must retain the above copyright
     12       1.1       riz  *    notice, this list of conditions and the following disclaimer.
     13       1.1       riz  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       riz  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       riz  *    documentation and/or other materials provided with the distribution.
     16       1.1       riz  * 3. All advertising materials mentioning features or use of this software
     17       1.1       riz  *    must display the following acknowledgement:
     18       1.1       riz  *	This product includes software developed by Bill Paul.
     19       1.1       riz  * 4. Neither the name of the author nor the names of any co-contributors
     20       1.1       riz  *    may be used to endorse or promote products derived from this software
     21       1.1       riz  *    without specific prior written permission.
     22       1.1       riz  *
     23       1.1       riz  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     24       1.1       riz  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1       riz  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1       riz  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     27       1.1       riz  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28       1.1       riz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29       1.1       riz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30       1.1       riz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31       1.1       riz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32       1.1       riz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     33       1.1       riz  * THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1       riz  *
     35       1.1       riz  * $FreeBSD: /c/ncvs/src/sys/pci/if_sk.c,v 1.20 2000/04/22 02:16:37 wpaul Exp $
     36       1.1       riz  */
     37       1.1       riz 
     38       1.1       riz /*
     39       1.1       riz  * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
     40       1.1       riz  *
     41       1.1       riz  * Permission to use, copy, modify, and distribute this software for any
     42       1.1       riz  * purpose with or without fee is hereby granted, provided that the above
     43       1.1       riz  * copyright notice and this permission notice appear in all copies.
     44       1.1       riz  *
     45       1.1       riz  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     46       1.1       riz  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     47       1.1       riz  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     48       1.1       riz  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     49       1.1       riz  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     50       1.1       riz  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     51       1.1       riz  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     52       1.1       riz  */
     53       1.1       riz 
     54      1.10       dsl #include <sys/cdefs.h>
     55  1.55.2.3  pgoyette __KERNEL_RCSID(0, "$NetBSD: if_msk.c,v 1.55.2.3 2018/09/06 06:55:51 pgoyette Exp $");
     56       1.1       riz 
     57       1.1       riz #include <sys/param.h>
     58       1.1       riz #include <sys/systm.h>
     59       1.1       riz #include <sys/sockio.h>
     60       1.1       riz #include <sys/mbuf.h>
     61       1.1       riz #include <sys/malloc.h>
     62      1.21      cube #include <sys/mutex.h>
     63       1.1       riz #include <sys/kernel.h>
     64       1.1       riz #include <sys/socket.h>
     65       1.1       riz #include <sys/device.h>
     66       1.1       riz #include <sys/queue.h>
     67       1.1       riz #include <sys/callout.h>
     68       1.1       riz #include <sys/sysctl.h>
     69       1.1       riz #include <sys/endian.h>
     70       1.1       riz #ifdef __NetBSD__
     71       1.1       riz  #define letoh16 htole16
     72       1.1       riz  #define letoh32 htole32
     73       1.1       riz #endif
     74       1.1       riz 
     75       1.1       riz #include <net/if.h>
     76       1.1       riz #include <net/if_dl.h>
     77       1.1       riz #include <net/if_types.h>
     78       1.1       riz 
     79       1.1       riz #include <net/if_media.h>
     80       1.1       riz 
     81       1.1       riz #include <net/bpf.h>
     82      1.48  riastrad #include <sys/rndsource.h>
     83       1.1       riz 
     84       1.1       riz #include <dev/mii/mii.h>
     85       1.1       riz #include <dev/mii/miivar.h>
     86       1.1       riz #include <dev/mii/brgphyreg.h>
     87       1.1       riz 
     88       1.1       riz #include <dev/pci/pcireg.h>
     89       1.1       riz #include <dev/pci/pcivar.h>
     90       1.1       riz #include <dev/pci/pcidevs.h>
     91       1.1       riz 
     92       1.1       riz #include <dev/pci/if_skreg.h>
     93       1.1       riz #include <dev/pci/if_mskvar.h>
     94       1.1       riz 
     95      1.26    cegger int mskc_probe(device_t, cfdata_t, void *);
     96      1.30  christos void mskc_attach(device_t, device_t, void *);
     97  1.55.2.1  pgoyette int mskc_detach(device_t, int);
     98  1.55.2.1  pgoyette void mskc_reset(struct sk_softc *);
     99      1.33    dyoung static bool mskc_suspend(device_t, const pmf_qual_t *);
    100      1.33    dyoung static bool mskc_resume(device_t, const pmf_qual_t *);
    101      1.26    cegger int msk_probe(device_t, cfdata_t, void *);
    102      1.30  christos void msk_attach(device_t, device_t, void *);
    103  1.55.2.1  pgoyette int msk_detach(device_t, int);
    104  1.55.2.1  pgoyette void msk_reset(struct sk_if_softc *);
    105       1.1       riz int mskcprint(void *, const char *);
    106       1.1       riz int msk_intr(void *);
    107       1.1       riz void msk_intr_yukon(struct sk_if_softc *);
    108       1.1       riz void msk_rxeof(struct sk_if_softc *, u_int16_t, u_int32_t);
    109  1.55.2.2  pgoyette void msk_txeof(struct sk_if_softc *);
    110       1.1       riz int msk_encap(struct sk_if_softc *, struct mbuf *, u_int32_t *);
    111       1.1       riz void msk_start(struct ifnet *);
    112       1.8  christos int msk_ioctl(struct ifnet *, u_long, void *);
    113       1.1       riz int msk_init(struct ifnet *);
    114       1.1       riz void msk_init_yukon(struct sk_if_softc *);
    115       1.1       riz void msk_stop(struct ifnet *, int);
    116       1.1       riz void msk_watchdog(struct ifnet *);
    117  1.55.2.2  pgoyette int msk_newbuf(struct sk_if_softc *, bus_dmamap_t);
    118       1.1       riz int msk_alloc_jumbo_mem(struct sk_if_softc *);
    119       1.1       riz void *msk_jalloc(struct sk_if_softc *);
    120       1.8  christos void msk_jfree(struct mbuf *, void *, size_t, void *);
    121       1.1       riz int msk_init_rx_ring(struct sk_if_softc *);
    122       1.1       riz int msk_init_tx_ring(struct sk_if_softc *);
    123  1.55.2.2  pgoyette void msk_fill_rx_ring(struct sk_if_softc *);
    124       1.1       riz 
    125      1.30  christos void msk_update_int_mod(struct sk_softc *, int);
    126       1.1       riz 
    127      1.26    cegger int msk_miibus_readreg(device_t, int, int);
    128      1.26    cegger void msk_miibus_writereg(device_t, int, int, int);
    129      1.41      matt void msk_miibus_statchg(struct ifnet *);
    130       1.1       riz 
    131       1.1       riz void msk_setmulti(struct sk_if_softc *);
    132       1.1       riz void msk_setpromisc(struct sk_if_softc *);
    133       1.5   msaitoh void msk_tick(void *);
    134  1.55.2.2  pgoyette static void msk_fill_rx_tick(void *);
    135       1.1       riz 
    136       1.1       riz /* #define MSK_DEBUG 1 */
    137       1.1       riz #ifdef MSK_DEBUG
    138       1.1       riz #define DPRINTF(x)	if (mskdebug) printf x
    139       1.1       riz #define DPRINTFN(n,x)	if (mskdebug >= (n)) printf x
    140       1.1       riz int	mskdebug = MSK_DEBUG;
    141       1.1       riz 
    142       1.1       riz void msk_dump_txdesc(struct msk_tx_desc *, int);
    143       1.1       riz void msk_dump_mbuf(struct mbuf *);
    144       1.1       riz void msk_dump_bytes(const char *, int);
    145       1.1       riz #else
    146       1.1       riz #define DPRINTF(x)
    147       1.1       riz #define DPRINTFN(n,x)
    148       1.1       riz #endif
    149       1.1       riz 
    150       1.1       riz static int msk_sysctl_handler(SYSCTLFN_PROTO);
    151       1.1       riz static int msk_root_num;
    152       1.1       riz 
    153       1.1       riz /* supported device vendors */
    154       1.1       riz static const struct msk_product {
    155  1.55.2.1  pgoyette 	pci_vendor_id_t         msk_vendor;
    156  1.55.2.1  pgoyette 	pci_product_id_t        msk_product;
    157       1.1       riz } msk_products[] = {
    158       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550SX },
    159  1.55.2.1  pgoyette 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550T_B1 },
    160       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560SX },
    161       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560T },
    162  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021CU },
    163  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021X },
    164  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022CU },
    165  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022X },
    166       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8035 },
    167       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8036 },
    168       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8038 },
    169       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8039 },
    170      1.47  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040 },
    171  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040T },
    172  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8042 },
    173  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8048 },
    174       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8050 },
    175       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8052 },
    176       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8053 },
    177       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055 },
    178  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055_2 },
    179       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8056 },
    180  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8057 },
    181      1.55  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8058 },
    182  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8059 },
    183       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061CU },
    184       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061X },
    185       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062CU },
    186       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062X },
    187  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8070 },
    188  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8071 },
    189  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8072 },
    190  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8075 },
    191  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8079 },
    192  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C032 },
    193  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C033 },
    194  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C034 },
    195  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C036 },
    196  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C042 },
    197       1.1       riz 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9SXX },
    198  1.55.2.3  pgoyette 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9E21 },
    199  1.55.2.3  pgoyette 	{ 0,				0 }
    200       1.1       riz };
    201       1.1       riz 
    202       1.1       riz static inline u_int32_t
    203       1.1       riz sk_win_read_4(struct sk_softc *sc, u_int32_t reg)
    204       1.1       riz {
    205       1.1       riz 	return CSR_READ_4(sc, reg);
    206       1.1       riz }
    207       1.1       riz 
    208       1.1       riz static inline u_int16_t
    209       1.1       riz sk_win_read_2(struct sk_softc *sc, u_int32_t reg)
    210       1.1       riz {
    211       1.1       riz 	return CSR_READ_2(sc, reg);
    212       1.1       riz }
    213       1.1       riz 
    214       1.1       riz static inline u_int8_t
    215       1.1       riz sk_win_read_1(struct sk_softc *sc, u_int32_t reg)
    216       1.1       riz {
    217       1.1       riz 	return CSR_READ_1(sc, reg);
    218       1.1       riz }
    219       1.1       riz 
    220       1.1       riz static inline void
    221       1.1       riz sk_win_write_4(struct sk_softc *sc, u_int32_t reg, u_int32_t x)
    222       1.1       riz {
    223       1.1       riz 	CSR_WRITE_4(sc, reg, x);
    224       1.1       riz }
    225       1.1       riz 
    226       1.1       riz static inline void
    227       1.1       riz sk_win_write_2(struct sk_softc *sc, u_int32_t reg, u_int16_t x)
    228       1.1       riz {
    229       1.1       riz 	CSR_WRITE_2(sc, reg, x);
    230       1.1       riz }
    231       1.1       riz 
    232       1.1       riz static inline void
    233       1.1       riz sk_win_write_1(struct sk_softc *sc, u_int32_t reg, u_int8_t x)
    234       1.1       riz {
    235       1.1       riz 	CSR_WRITE_1(sc, reg, x);
    236       1.1       riz }
    237       1.1       riz 
    238       1.1       riz int
    239      1.26    cegger msk_miibus_readreg(device_t dev, int phy, int reg)
    240       1.1       riz {
    241      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    242       1.1       riz 	u_int16_t val;
    243       1.1       riz 	int i;
    244       1.1       riz 
    245  1.55.2.1  pgoyette 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    246       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
    247  1.55.2.1  pgoyette 
    248       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    249       1.1       riz 		DELAY(1);
    250       1.1       riz 		val = SK_YU_READ_2(sc_if, YUKON_SMICR);
    251       1.1       riz 		if (val & YU_SMICR_READ_VALID)
    252       1.1       riz 			break;
    253       1.1       riz 	}
    254       1.1       riz 
    255       1.1       riz 	if (i == SK_TIMEOUT) {
    256      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy failed to come ready\n");
    257       1.1       riz 		return (0);
    258       1.1       riz 	}
    259  1.55.2.1  pgoyette 
    260       1.5   msaitoh  	DPRINTFN(9, ("msk_miibus_readreg: i=%d, timeout=%d\n", i,
    261       1.1       riz 		     SK_TIMEOUT));
    262       1.1       riz 
    263  1.55.2.1  pgoyette 	val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
    264       1.1       riz 
    265       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_readreg phy=%d, reg=%#x, val=%#x\n",
    266       1.1       riz 		     phy, reg, val));
    267       1.1       riz 
    268       1.1       riz 	return (val);
    269       1.1       riz }
    270       1.1       riz 
    271       1.1       riz void
    272      1.26    cegger msk_miibus_writereg(device_t dev, int phy, int reg, int val)
    273       1.1       riz {
    274      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    275       1.1       riz 	int i;
    276       1.1       riz 
    277       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_writereg phy=%d reg=%#x val=%#x\n",
    278       1.1       riz 		     phy, reg, val));
    279       1.1       riz 
    280       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
    281       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    282       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
    283       1.1       riz 
    284       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    285       1.1       riz 		DELAY(1);
    286       1.4   msaitoh 		if (!(SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY))
    287       1.1       riz 			break;
    288       1.1       riz 	}
    289       1.1       riz 
    290       1.1       riz 	if (i == SK_TIMEOUT)
    291      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy write timed out\n");
    292       1.1       riz }
    293       1.1       riz 
    294       1.1       riz void
    295      1.41      matt msk_miibus_statchg(struct ifnet *ifp)
    296       1.1       riz {
    297      1.41      matt 	struct sk_if_softc *sc_if = ifp->if_softc;
    298       1.5   msaitoh 	struct mii_data *mii = &sc_if->sk_mii;
    299       1.5   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    300       1.5   msaitoh 	int gpcr;
    301       1.5   msaitoh 
    302       1.5   msaitoh 	gpcr = SK_YU_READ_2(sc_if, YUKON_GPCR);
    303       1.5   msaitoh 	gpcr &= (YU_GPCR_TXEN | YU_GPCR_RXEN);
    304       1.5   msaitoh 
    305  1.55.2.1  pgoyette 	if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO ||
    306  1.55.2.1  pgoyette 	    sc_if->sk_softc->sk_type == SK_YUKON_FE_P) {
    307       1.5   msaitoh 		/* Set speed. */
    308       1.5   msaitoh 		gpcr |= YU_GPCR_SPEED_DIS;
    309       1.5   msaitoh 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    310       1.5   msaitoh 		case IFM_1000_SX:
    311       1.5   msaitoh 		case IFM_1000_LX:
    312       1.5   msaitoh 		case IFM_1000_CX:
    313       1.5   msaitoh 		case IFM_1000_T:
    314       1.5   msaitoh 			gpcr |= (YU_GPCR_GIG | YU_GPCR_SPEED);
    315       1.5   msaitoh 			break;
    316       1.5   msaitoh 		case IFM_100_TX:
    317       1.5   msaitoh 			gpcr |= YU_GPCR_SPEED;
    318       1.5   msaitoh 			break;
    319       1.5   msaitoh 		}
    320       1.5   msaitoh 
    321       1.5   msaitoh 		/* Set duplex. */
    322       1.5   msaitoh 		gpcr |= YU_GPCR_DPLX_DIS;
    323       1.5   msaitoh 		if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
    324       1.5   msaitoh 			gpcr |= YU_GPCR_DUPLEX;
    325       1.5   msaitoh 
    326       1.5   msaitoh 		/* Disable flow control. */
    327       1.5   msaitoh 		gpcr |= YU_GPCR_FCTL_DIS;
    328       1.5   msaitoh 		gpcr |= (YU_GPCR_FCTL_TX_DIS | YU_GPCR_FCTL_RX_DIS);
    329       1.5   msaitoh 	}
    330       1.5   msaitoh 
    331       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, gpcr);
    332       1.5   msaitoh 
    333       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_statchg: gpcr=%x\n",
    334      1.41      matt 		     SK_YU_READ_2(sc_if, YUKON_GPCR)));
    335       1.1       riz }
    336       1.1       riz 
    337       1.1       riz void
    338       1.1       riz msk_setmulti(struct sk_if_softc *sc_if)
    339       1.1       riz {
    340       1.1       riz 	struct ifnet *ifp= &sc_if->sk_ethercom.ec_if;
    341       1.1       riz 	u_int32_t hashes[2] = { 0, 0 };
    342       1.1       riz 	int h;
    343       1.1       riz 	struct ethercom *ec = &sc_if->sk_ethercom;
    344       1.1       riz 	struct ether_multi *enm;
    345       1.1       riz 	struct ether_multistep step;
    346       1.6   msaitoh 	u_int16_t reg;
    347       1.1       riz 
    348       1.1       riz 	/* First, zot all the existing filters. */
    349       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, 0);
    350       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, 0);
    351       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, 0);
    352       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, 0);
    353       1.1       riz 
    354       1.1       riz 
    355       1.1       riz 	/* Now program new ones. */
    356       1.6   msaitoh 	reg = SK_YU_READ_2(sc_if, YUKON_RCR);
    357       1.6   msaitoh 	reg |= YU_RCR_UFLEN;
    358       1.1       riz allmulti:
    359       1.1       riz 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    360       1.6   msaitoh 		if ((ifp->if_flags & IFF_PROMISC) != 0)
    361       1.6   msaitoh 			reg &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
    362       1.6   msaitoh 		else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
    363       1.6   msaitoh 			hashes[0] = 0xFFFFFFFF;
    364       1.6   msaitoh 			hashes[1] = 0xFFFFFFFF;
    365       1.6   msaitoh 		}
    366       1.1       riz 	} else {
    367       1.1       riz 		/* First find the tail of the list. */
    368       1.1       riz 		ETHER_FIRST_MULTI(step, ec, enm);
    369       1.1       riz 		while (enm != NULL) {
    370      1.23    cegger 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    371       1.1       riz 				 ETHER_ADDR_LEN)) {
    372       1.1       riz 				ifp->if_flags |= IFF_ALLMULTI;
    373       1.1       riz 				goto allmulti;
    374       1.1       riz 			}
    375       1.5   msaitoh 			h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) &
    376  1.55.2.1  pgoyette 			    ((1 << SK_HASH_BITS) - 1);
    377       1.1       riz 			if (h < 32)
    378       1.1       riz 				hashes[0] |= (1 << h);
    379       1.1       riz 			else
    380       1.1       riz 				hashes[1] |= (1 << (h - 32));
    381       1.1       riz 
    382       1.1       riz 			ETHER_NEXT_MULTI(step, enm);
    383       1.1       riz 		}
    384       1.6   msaitoh 		reg |= YU_RCR_MUFLEN;
    385       1.1       riz 	}
    386       1.1       riz 
    387       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
    388       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
    389       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
    390       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
    391       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_RCR, reg);
    392       1.1       riz }
    393       1.1       riz 
    394       1.1       riz void
    395       1.1       riz msk_setpromisc(struct sk_if_softc *sc_if)
    396       1.1       riz {
    397       1.1       riz 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
    398       1.1       riz 
    399       1.1       riz 	if (ifp->if_flags & IFF_PROMISC)
    400       1.1       riz 		SK_YU_CLRBIT_2(sc_if, YUKON_RCR,
    401       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    402       1.1       riz 	else
    403       1.1       riz 		SK_YU_SETBIT_2(sc_if, YUKON_RCR,
    404       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    405       1.1       riz }
    406       1.1       riz 
    407       1.1       riz int
    408       1.1       riz msk_init_rx_ring(struct sk_if_softc *sc_if)
    409       1.1       riz {
    410       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    411       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    412       1.1       riz 	int			i, nexti;
    413       1.1       riz 
    414      1.30  christos 	memset(rd->sk_rx_ring, 0, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
    415       1.1       riz 
    416       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
    417       1.1       riz 		cd->sk_rx_chain[i].sk_le = &rd->sk_rx_ring[i];
    418       1.1       riz 		if (i == (MSK_RX_RING_CNT - 1))
    419       1.1       riz 			nexti = 0;
    420       1.1       riz 		else
    421       1.1       riz 			nexti = i + 1;
    422       1.1       riz 		cd->sk_rx_chain[i].sk_next = &cd->sk_rx_chain[nexti];
    423       1.1       riz 	}
    424       1.1       riz 
    425  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_prod = 0;
    426       1.1       riz 	sc_if->sk_cdata.sk_rx_cons = 0;
    427  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt = 0;
    428       1.1       riz 
    429  1.55.2.2  pgoyette 	msk_fill_rx_ring(sc_if);
    430       1.1       riz 	return (0);
    431       1.1       riz }
    432       1.1       riz 
    433       1.1       riz int
    434       1.1       riz msk_init_tx_ring(struct sk_if_softc *sc_if)
    435       1.1       riz {
    436       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    437       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    438       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    439       1.1       riz 	bus_dmamap_t		dmamap;
    440       1.1       riz 	struct sk_txmap_entry	*entry;
    441       1.1       riz 	int			i, nexti;
    442       1.1       riz 
    443  1.55.2.1  pgoyette 	memset(rd->sk_tx_ring, 0, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
    444       1.1       riz 
    445       1.1       riz 	SIMPLEQ_INIT(&sc_if->sk_txmap_head);
    446       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
    447       1.1       riz 		cd->sk_tx_chain[i].sk_le = &rd->sk_tx_ring[i];
    448       1.1       riz 		if (i == (MSK_TX_RING_CNT - 1))
    449       1.1       riz 			nexti = 0;
    450       1.1       riz 		else
    451       1.1       riz 			nexti = i + 1;
    452       1.1       riz 		cd->sk_tx_chain[i].sk_next = &cd->sk_tx_chain[nexti];
    453       1.1       riz 
    454       1.1       riz 		if (bus_dmamap_create(sc->sc_dmatag, SK_JLEN, SK_NTXSEG,
    455       1.1       riz 		   SK_JLEN, 0, BUS_DMA_NOWAIT, &dmamap))
    456       1.1       riz 			return (ENOBUFS);
    457       1.1       riz 
    458       1.1       riz 		entry = malloc(sizeof(*entry), M_DEVBUF, M_NOWAIT);
    459       1.1       riz 		if (!entry) {
    460       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag, dmamap);
    461       1.1       riz 			return (ENOBUFS);
    462       1.1       riz 		}
    463       1.1       riz 		entry->dmamap = dmamap;
    464       1.1       riz 		SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head, entry, link);
    465       1.1       riz 	}
    466       1.1       riz 
    467       1.1       riz 	sc_if->sk_cdata.sk_tx_prod = 0;
    468       1.1       riz 	sc_if->sk_cdata.sk_tx_cons = 0;
    469       1.1       riz 	sc_if->sk_cdata.sk_tx_cnt = 0;
    470       1.1       riz 
    471       1.1       riz 	MSK_CDTXSYNC(sc_if, 0, MSK_TX_RING_CNT,
    472       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    473       1.1       riz 
    474       1.1       riz 	return (0);
    475       1.1       riz }
    476       1.1       riz 
    477       1.1       riz int
    478  1.55.2.2  pgoyette msk_newbuf(struct sk_if_softc *sc_if, bus_dmamap_t dmamap)
    479       1.1       riz {
    480       1.1       riz 	struct mbuf		*m_new = NULL;
    481       1.1       riz 	struct sk_chain		*c;
    482       1.1       riz 	struct msk_rx_desc	*r;
    483  1.55.2.2  pgoyette 	void *buf = NULL;
    484       1.1       riz 
    485  1.55.2.2  pgoyette 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    486  1.55.2.2  pgoyette 	if (m_new == NULL)
    487  1.55.2.2  pgoyette 		return (ENOBUFS);
    488       1.1       riz 
    489  1.55.2.2  pgoyette 	/* Allocate the jumbo buffer */
    490  1.55.2.2  pgoyette 	buf = msk_jalloc(sc_if);
    491  1.55.2.2  pgoyette 	if (buf == NULL) {
    492  1.55.2.2  pgoyette 		m_freem(m_new);
    493  1.55.2.2  pgoyette 		DPRINTFN(1, ("%s jumbo allocation failed -- packet "
    494  1.55.2.2  pgoyette 		    "dropped!\n", sc_if->sk_ethercom.ec_if.if_xname));
    495  1.55.2.2  pgoyette 		return (ENOBUFS);
    496  1.55.2.2  pgoyette 	}
    497  1.55.2.1  pgoyette 
    498  1.55.2.2  pgoyette 	/* Attach the buffer to the mbuf */
    499  1.55.2.2  pgoyette 	m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
    500  1.55.2.2  pgoyette 	MEXTADD(m_new, buf, SK_JLEN, 0, msk_jfree, sc_if);
    501       1.1       riz 
    502       1.1       riz 	m_adj(m_new, ETHER_ALIGN);
    503       1.1       riz 
    504  1.55.2.2  pgoyette 	c = &sc_if->sk_cdata.sk_rx_chain[sc_if->sk_cdata.sk_rx_prod];
    505       1.1       riz 	r = c->sk_le;
    506       1.1       riz 	c->sk_mbuf = m_new;
    507       1.1       riz 	r->sk_addr = htole32(dmamap->dm_segs[0].ds_addr +
    508       1.1       riz 	    (((vaddr_t)m_new->m_data
    509  1.55.2.1  pgoyette 	    - (vaddr_t)sc_if->sk_cdata.sk_jumbo_buf)));
    510       1.1       riz 	r->sk_len = htole16(SK_JLEN);
    511       1.1       riz 	r->sk_ctl = 0;
    512       1.1       riz 	r->sk_opcode = SK_Y2_RXOPC_PACKET | SK_Y2_RXOPC_OWN;
    513       1.1       riz 
    514  1.55.2.2  pgoyette 	MSK_CDRXSYNC(sc_if, sc_if->sk_cdata.sk_rx_prod,
    515  1.55.2.2  pgoyette 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    516  1.55.2.2  pgoyette 
    517  1.55.2.2  pgoyette 	SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
    518  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt++;
    519       1.1       riz 
    520       1.1       riz 	return (0);
    521       1.1       riz }
    522       1.1       riz 
    523       1.1       riz /*
    524       1.1       riz  * Memory management for jumbo frames.
    525       1.1       riz  */
    526       1.1       riz 
    527       1.1       riz int
    528       1.1       riz msk_alloc_jumbo_mem(struct sk_if_softc *sc_if)
    529       1.1       riz {
    530       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    531       1.8  christos 	char *ptr, *kva;
    532  1.55.2.2  pgoyette 	int		i, state, error;
    533       1.1       riz 	struct sk_jpool_entry   *entry;
    534       1.1       riz 
    535       1.1       riz 	state = error = 0;
    536       1.1       riz 
    537       1.1       riz 	/* Grab a big chunk o' storage. */
    538       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, MSK_JMEM, PAGE_SIZE, 0,
    539  1.55.2.2  pgoyette 	     &sc_if->sk_cdata.sk_jumbo_seg, 1, &sc_if->sk_cdata.sk_jumbo_nseg,
    540  1.55.2.2  pgoyette 	     BUS_DMA_NOWAIT)) {
    541       1.1       riz 		aprint_error(": can't alloc rx buffers");
    542       1.1       riz 		return (ENOBUFS);
    543       1.1       riz 	}
    544       1.1       riz 
    545       1.1       riz 	state = 1;
    546  1.55.2.2  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag, &sc_if->sk_cdata.sk_jumbo_seg,
    547  1.55.2.2  pgoyette 	    sc_if->sk_cdata.sk_jumbo_nseg, MSK_JMEM, (void **)&kva,
    548  1.55.2.2  pgoyette 	    BUS_DMA_NOWAIT)) {
    549       1.1       riz 		aprint_error(": can't map dma buffers (%d bytes)", MSK_JMEM);
    550       1.1       riz 		error = ENOBUFS;
    551       1.1       riz 		goto out;
    552       1.1       riz 	}
    553       1.1       riz 
    554       1.1       riz 	state = 2;
    555       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, MSK_JMEM, 1, MSK_JMEM, 0,
    556       1.1       riz 	    BUS_DMA_NOWAIT, &sc_if->sk_cdata.sk_rx_jumbo_map)) {
    557       1.1       riz 		aprint_error(": can't create dma map");
    558       1.1       riz 		error = ENOBUFS;
    559       1.1       riz 		goto out;
    560       1.1       riz 	}
    561       1.1       riz 
    562       1.1       riz 	state = 3;
    563       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map,
    564       1.1       riz 			    kva, MSK_JMEM, NULL, BUS_DMA_NOWAIT)) {
    565       1.1       riz 		aprint_error(": can't load dma map");
    566       1.1       riz 		error = ENOBUFS;
    567       1.1       riz 		goto out;
    568       1.1       riz 	}
    569       1.1       riz 
    570       1.1       riz 	state = 4;
    571       1.8  christos 	sc_if->sk_cdata.sk_jumbo_buf = (void *)kva;
    572       1.8  christos 	DPRINTFN(1,("msk_jumbo_buf = %p\n", (void *)sc_if->sk_cdata.sk_jumbo_buf));
    573       1.1       riz 
    574       1.1       riz 	LIST_INIT(&sc_if->sk_jfree_listhead);
    575       1.1       riz 	LIST_INIT(&sc_if->sk_jinuse_listhead);
    576      1.21      cube 	mutex_init(&sc_if->sk_jpool_mtx, MUTEX_DEFAULT, IPL_NET);
    577       1.1       riz 
    578       1.1       riz 	/*
    579       1.1       riz 	 * Now divide it up into 9K pieces and save the addresses
    580       1.1       riz 	 * in an array.
    581       1.1       riz 	 */
    582       1.1       riz 	ptr = sc_if->sk_cdata.sk_jumbo_buf;
    583       1.1       riz 	for (i = 0; i < MSK_JSLOTS; i++) {
    584       1.1       riz 		sc_if->sk_cdata.sk_jslots[i] = ptr;
    585       1.1       riz 		ptr += SK_JLEN;
    586       1.1       riz 		entry = malloc(sizeof(struct sk_jpool_entry),
    587       1.1       riz 		    M_DEVBUF, M_NOWAIT);
    588       1.1       riz 		if (entry == NULL) {
    589       1.5   msaitoh 			sc_if->sk_cdata.sk_jumbo_buf = NULL;
    590       1.1       riz 			aprint_error(": no memory for jumbo buffer queue!");
    591       1.1       riz 			error = ENOBUFS;
    592       1.1       riz 			goto out;
    593       1.1       riz 		}
    594       1.1       riz 		entry->slot = i;
    595       1.5   msaitoh 		LIST_INSERT_HEAD(&sc_if->sk_jfree_listhead,
    596       1.1       riz 				 entry, jpool_entries);
    597       1.1       riz 	}
    598       1.1       riz out:
    599       1.1       riz 	if (error != 0) {
    600       1.1       riz 		switch (state) {
    601       1.1       riz 		case 4:
    602       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag,
    603       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    604       1.1       riz 		case 3:
    605       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag,
    606       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    607       1.1       riz 		case 2:
    608       1.1       riz 			bus_dmamem_unmap(sc->sc_dmatag, kva, MSK_JMEM);
    609       1.1       riz 		case 1:
    610  1.55.2.2  pgoyette 			bus_dmamem_free(sc->sc_dmatag,
    611  1.55.2.2  pgoyette 			    &sc_if->sk_cdata.sk_jumbo_seg,
    612  1.55.2.2  pgoyette 			    sc_if->sk_cdata.sk_jumbo_nseg);
    613       1.1       riz 			break;
    614       1.1       riz 		default:
    615       1.1       riz 			break;
    616       1.1       riz 		}
    617       1.1       riz 	}
    618       1.1       riz 
    619      1.52  christos 	return error;
    620       1.1       riz }
    621       1.1       riz 
    622  1.55.2.2  pgoyette static void
    623  1.55.2.2  pgoyette msk_free_jumbo_mem(struct sk_if_softc *sc_if)
    624  1.55.2.2  pgoyette {
    625  1.55.2.2  pgoyette 	struct sk_softc		*sc = sc_if->sk_softc;
    626  1.55.2.2  pgoyette 
    627  1.55.2.2  pgoyette 	bus_dmamap_unload(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map);
    628  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map);
    629  1.55.2.2  pgoyette 	bus_dmamem_unmap(sc->sc_dmatag, sc_if->sk_cdata.sk_jumbo_buf, MSK_JMEM);
    630  1.55.2.2  pgoyette 	bus_dmamem_free(sc->sc_dmatag, &sc_if->sk_cdata.sk_jumbo_seg,
    631  1.55.2.2  pgoyette 	    sc_if->sk_cdata.sk_jumbo_nseg);
    632  1.55.2.2  pgoyette }
    633  1.55.2.2  pgoyette 
    634       1.1       riz /*
    635       1.1       riz  * Allocate a jumbo buffer.
    636       1.1       riz  */
    637       1.1       riz void *
    638       1.1       riz msk_jalloc(struct sk_if_softc *sc_if)
    639       1.1       riz {
    640       1.1       riz 	struct sk_jpool_entry   *entry;
    641       1.1       riz 
    642      1.21      cube 	mutex_enter(&sc_if->sk_jpool_mtx);
    643       1.1       riz 	entry = LIST_FIRST(&sc_if->sk_jfree_listhead);
    644       1.1       riz 
    645      1.21      cube 	if (entry == NULL) {
    646      1.21      cube 		mutex_exit(&sc_if->sk_jpool_mtx);
    647      1.21      cube 		return NULL;
    648      1.21      cube 	}
    649       1.1       riz 
    650       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    651       1.1       riz 	LIST_INSERT_HEAD(&sc_if->sk_jinuse_listhead, entry, jpool_entries);
    652      1.21      cube 	mutex_exit(&sc_if->sk_jpool_mtx);
    653       1.1       riz 	return (sc_if->sk_cdata.sk_jslots[entry->slot]);
    654       1.1       riz }
    655       1.1       riz 
    656       1.1       riz /*
    657       1.1       riz  * Release a jumbo buffer.
    658       1.1       riz  */
    659       1.1       riz void
    660       1.8  christos msk_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
    661       1.1       riz {
    662       1.1       riz 	struct sk_jpool_entry *entry;
    663       1.1       riz 	struct sk_if_softc *sc;
    664      1.21      cube 	int i;
    665       1.1       riz 
    666       1.1       riz 	/* Extract the softc struct pointer. */
    667       1.1       riz 	sc = (struct sk_if_softc *)arg;
    668       1.1       riz 
    669       1.1       riz 	if (sc == NULL)
    670       1.1       riz 		panic("msk_jfree: can't find softc pointer!");
    671       1.1       riz 
    672       1.1       riz 	/* calculate the slot this buffer belongs to */
    673       1.1       riz 	i = ((vaddr_t)buf
    674       1.1       riz 	     - (vaddr_t)sc->sk_cdata.sk_jumbo_buf) / SK_JLEN;
    675       1.1       riz 
    676       1.1       riz 	if ((i < 0) || (i >= MSK_JSLOTS))
    677       1.6   msaitoh 		panic("msk_jfree: asked to free buffer that we don't manage!");
    678       1.1       riz 
    679      1.21      cube 	mutex_enter(&sc->sk_jpool_mtx);
    680       1.1       riz 	entry = LIST_FIRST(&sc->sk_jinuse_listhead);
    681       1.1       riz 	if (entry == NULL)
    682       1.1       riz 		panic("msk_jfree: buffer not in use!");
    683       1.1       riz 	entry->slot = i;
    684       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    685       1.1       riz 	LIST_INSERT_HEAD(&sc->sk_jfree_listhead, entry, jpool_entries);
    686      1.21      cube 	mutex_exit(&sc->sk_jpool_mtx);
    687       1.1       riz 
    688       1.1       riz 	if (__predict_true(m != NULL))
    689      1.12        ad 		pool_cache_put(mb_cache, m);
    690  1.55.2.2  pgoyette 
    691  1.55.2.2  pgoyette 	/* Now that we know we have a free RX buffer, refill if running out */
    692  1.55.2.2  pgoyette 	if ((sc->sk_ethercom.ec_if.if_flags & IFF_RUNNING) != 0
    693  1.55.2.2  pgoyette 	    && sc->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT/3))
    694  1.55.2.2  pgoyette 		callout_schedule(&sc->sk_tick_rx, 0);
    695       1.1       riz }
    696       1.1       riz 
    697       1.1       riz int
    698      1.19    dyoung msk_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    699       1.1       riz {
    700      1.52  christos 	struct sk_if_softc *sc = ifp->if_softc;
    701      1.52  christos 	int s, error;
    702       1.1       riz 
    703       1.1       riz 	s = splnet();
    704       1.1       riz 
    705      1.19    dyoung 	DPRINTFN(2, ("msk_ioctl ETHER\n"));
    706      1.52  christos 	switch (cmd) {
    707      1.52  christos 	case SIOCSIFFLAGS:
    708      1.52  christos 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    709      1.52  christos 			break;
    710       1.1       riz 
    711      1.52  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
    712      1.52  christos 		case IFF_RUNNING:
    713      1.52  christos 			msk_stop(ifp, 1);
    714      1.52  christos 			break;
    715      1.52  christos 		case IFF_UP:
    716      1.52  christos 			msk_init(ifp);
    717      1.52  christos 			break;
    718      1.52  christos 		case IFF_UP | IFF_RUNNING:
    719      1.52  christos 			if ((ifp->if_flags ^ sc->sk_if_flags) == IFF_PROMISC) {
    720      1.52  christos 				msk_setpromisc(sc);
    721      1.52  christos 				msk_setmulti(sc);
    722      1.52  christos 			} else
    723      1.52  christos 				msk_init(ifp);
    724      1.52  christos 			break;
    725       1.1       riz 		}
    726      1.52  christos 		sc->sk_if_flags = ifp->if_flags;
    727      1.52  christos 		break;
    728      1.52  christos 	default:
    729      1.52  christos 		error = ether_ioctl(ifp, cmd, data);
    730      1.52  christos 		if (error == ENETRESET) {
    731      1.52  christos 			error = 0;
    732      1.52  christos 			if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    733      1.52  christos 				;
    734      1.52  christos 			else if (ifp->if_flags & IFF_RUNNING) {
    735      1.52  christos 				/*
    736      1.52  christos 				 * Multicast list has changed; set the hardware
    737      1.52  christos 				 * filter accordingly.
    738      1.52  christos 				 */
    739      1.52  christos 				msk_setmulti(sc);
    740      1.52  christos 			}
    741      1.52  christos 		}
    742      1.52  christos 		break;
    743       1.1       riz 	}
    744       1.1       riz 
    745       1.1       riz 	splx(s);
    746      1.52  christos 	return error;
    747       1.1       riz }
    748       1.1       riz 
    749       1.1       riz void
    750      1.30  christos msk_update_int_mod(struct sk_softc *sc, int verbose)
    751       1.1       riz {
    752       1.5   msaitoh 	u_int32_t imtimer_ticks;
    753       1.1       riz 
    754       1.1       riz 	/*
    755       1.1       riz  	 * Configure interrupt moderation. The moderation timer
    756       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    757       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    758       1.1       riz 	 * moderation timer init register. Each bit in the timer
    759       1.1       riz 	 * register represents one tick, so to specify a timeout in
    760       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    761       1.1       riz 	 * ticks-per-microsecond.
    762       1.1       riz 	 */
    763       1.1       riz 	switch (sc->sk_type) {
    764       1.1       riz 	case SK_YUKON_EC:
    765       1.6   msaitoh 	case SK_YUKON_EC_U:
    766  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    767  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
    768  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
    769  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
    770  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
    771  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
    772       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
    773       1.1       riz 		break;
    774       1.6   msaitoh 	case SK_YUKON_FE:
    775       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
    776       1.6   msaitoh 		break;
    777  1.55.2.2  pgoyette 	case SK_YUKON_FE_P:
    778  1.55.2.2  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
    779  1.55.2.2  pgoyette 		break;
    780       1.6   msaitoh 	case SK_YUKON_XL:
    781       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
    782       1.6   msaitoh 		break;
    783       1.1       riz 	default:
    784       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
    785       1.1       riz 	}
    786      1.30  christos 	if (verbose)
    787      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
    788      1.30  christos 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
    789  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod));
    790  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
    791       1.1       riz 	    SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
    792  1.55.2.1  pgoyette 	sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
    793       1.1       riz 	sc->sk_int_mod_pending = 0;
    794       1.1       riz }
    795       1.1       riz 
    796       1.1       riz static int
    797       1.1       riz msk_lookup(const struct pci_attach_args *pa)
    798       1.1       riz {
    799       1.1       riz 	const struct msk_product *pmsk;
    800       1.1       riz 
    801       1.1       riz 	for ( pmsk = &msk_products[0]; pmsk->msk_vendor != 0; pmsk++) {
    802       1.1       riz 		if (PCI_VENDOR(pa->pa_id) == pmsk->msk_vendor &&
    803       1.1       riz 		    PCI_PRODUCT(pa->pa_id) == pmsk->msk_product)
    804       1.1       riz 			return 1;
    805       1.1       riz 	}
    806       1.1       riz 	return 0;
    807       1.1       riz }
    808       1.1       riz 
    809       1.1       riz /*
    810       1.1       riz  * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
    811       1.1       riz  * IDs against our list and return a device name if we find a match.
    812       1.1       riz  */
    813       1.1       riz int
    814      1.26    cegger mskc_probe(device_t parent, cfdata_t match, void *aux)
    815       1.1       riz {
    816       1.1       riz 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    817       1.1       riz 
    818       1.1       riz 	return msk_lookup(pa);
    819       1.1       riz }
    820       1.1       riz 
    821       1.1       riz /*
    822       1.1       riz  * Force the GEnesis into reset, then bring it out of reset.
    823       1.1       riz  */
    824  1.55.2.1  pgoyette void
    825  1.55.2.1  pgoyette mskc_reset(struct sk_softc *sc)
    826       1.1       riz {
    827       1.5   msaitoh 	u_int32_t imtimer_ticks, reg1;
    828       1.1       riz 	int reg;
    829       1.1       riz 
    830  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset\n"));
    831       1.1       riz 
    832       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_RESET);
    833       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_RESET);
    834       1.1       riz 
    835       1.1       riz 	DELAY(1000);
    836       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_UNRESET);
    837       1.1       riz 	DELAY(2);
    838       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
    839       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 2);
    840       1.5   msaitoh 
    841  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EC_U || sc->sk_type == SK_YUKON_EX ||
    842  1.55.2.1  pgoyette 	    sc->sk_type >= SK_YUKON_FE_P) {
    843      1.22     chris 		uint32_t our;
    844      1.22     chris 
    845      1.22     chris 		CSR_WRITE_2(sc, SK_CSR, SK_CSR_WOL_ON);
    846  1.55.2.1  pgoyette 
    847      1.22     chris 		/* enable all clocks. */
    848      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG3), 0);
    849      1.22     chris 		our = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4));
    850      1.22     chris 		our &= (SK_Y2_REG4_FORCE_ASPM_REQUEST|
    851      1.22     chris 			SK_Y2_REG4_ASPM_GPHY_LINK_DOWN|
    852      1.22     chris 			SK_Y2_REG4_ASPM_INT_FIFO_EMPTY|
    853      1.22     chris 			SK_Y2_REG4_ASPM_CLKRUN_REQUEST);
    854      1.43  christos 		/* Set all bits to 0 except bits 15..12 */
    855      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4), our);
    856      1.22     chris 		/* Set to default value */
    857      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG5), 0);
    858  1.55.2.2  pgoyette 
    859  1.55.2.2  pgoyette 		/*
    860  1.55.2.2  pgoyette 		 * Disable status race, workaround for Yukon EC Ultra &
    861  1.55.2.2  pgoyette 		 * Yukon EX.
    862  1.55.2.2  pgoyette 		 */
    863  1.55.2.2  pgoyette 		reg1 = sk_win_read_4(sc, SK_GPIO);
    864  1.55.2.2  pgoyette 		reg1 |= SK_Y2_GPIO_STAT_RACE_DIS;
    865  1.55.2.2  pgoyette 		sk_win_write_4(sc, SK_GPIO, reg1);
    866  1.55.2.2  pgoyette 		sk_win_read_4(sc, SK_GPIO);
    867      1.22     chris 	}
    868      1.22     chris 
    869      1.22     chris 	/* release PHY from PowerDown/Coma mode. */
    870  1.55.2.1  pgoyette 	reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
    871  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    872  1.55.2.1  pgoyette 		reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    873  1.55.2.1  pgoyette 	else
    874  1.55.2.1  pgoyette 		reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    875       1.5   msaitoh 	sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1), reg1);
    876      1.43  christos 
    877       1.5   msaitoh 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    878       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE,
    879       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_GATE_DIS |
    880       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_GATE_DIS |
    881       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_CORE_DIS |
    882       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_CORE_DIS |
    883       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_PCI_DIS | SK_Y2_CLKGATE_LINK2_PCI_DIS);
    884       1.5   msaitoh 	else
    885       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE, 0);
    886      1.43  christos 
    887       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
    888       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_SET);
    889       1.5   msaitoh 	DELAY(1000);
    890       1.1       riz 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
    891       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_CLEAR);
    892       1.5   msaitoh 
    893  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX || sc->sk_type == SK_YUKON_SUPR) {
    894  1.55.2.1  pgoyette 		CSR_WRITE_2(sc, SK_GMAC_CTRL, SK_GMAC_BYP_MACSECRX |
    895  1.55.2.1  pgoyette 		    SK_GMAC_BYP_MACSECTX | SK_GMAC_BYP_RETR_FIFO);
    896  1.55.2.1  pgoyette 	}
    897  1.55.2.1  pgoyette 
    898       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 1);
    899       1.1       riz 
    900  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_csr=%x\n", CSR_READ_1(sc, SK_CSR)));
    901  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_link_ctrl=%x\n",
    902       1.1       riz 		     CSR_READ_2(sc, SK_LINK_CTRL)));
    903       1.1       riz 
    904       1.1       riz 	/* Disable ASF */
    905       1.1       riz 	CSR_WRITE_1(sc, SK_Y2_ASF_CSR, SK_Y2_ASF_RESET);
    906       1.1       riz 	CSR_WRITE_2(sc, SK_CSR, SK_CSR_ASF_OFF);
    907       1.1       riz 
    908       1.1       riz 	/* Clear I2C IRQ noise */
    909       1.1       riz 	CSR_WRITE_4(sc, SK_I2CHWIRQ, 1);
    910       1.1       riz 
    911       1.1       riz 	/* Disable hardware timer */
    912       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_STOP);
    913       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_IRQ_CLEAR);
    914       1.1       riz 
    915       1.1       riz 	/* Disable descriptor polling */
    916       1.1       riz 	CSR_WRITE_4(sc, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
    917       1.1       riz 
    918       1.1       riz 	/* Disable time stamps */
    919       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_STOP);
    920       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_IRQ_CLEAR);
    921       1.1       riz 
    922       1.1       riz 	/* Enable RAM interface */
    923       1.1       riz 	sk_win_write_1(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
    924       1.1       riz 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    925       1.1       riz 		sk_win_write_1(sc, reg, 36);
    926       1.5   msaitoh 	sk_win_write_1(sc, SK_RAMCTL + (SK_WIN_LEN / 2), SK_RAMCTL_UNRESET);
    927       1.5   msaitoh 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    928       1.5   msaitoh 		sk_win_write_1(sc, reg + (SK_WIN_LEN / 2), 36);
    929       1.1       riz 
    930       1.1       riz 	/*
    931       1.1       riz 	 * Configure interrupt moderation. The moderation timer
    932       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    933       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    934       1.1       riz 	 * moderation timer init register. Each bit in the timer
    935       1.1       riz 	 * register represents one tick, so to specify a timeout in
    936       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    937       1.1       riz 	 * ticks-per-microsecond.
    938       1.1       riz 	 */
    939       1.1       riz 	switch (sc->sk_type) {
    940       1.1       riz 	case SK_YUKON_EC:
    941       1.6   msaitoh 	case SK_YUKON_EC_U:
    942  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    943  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
    944  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
    945  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
    946  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
    947  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
    948       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
    949       1.6   msaitoh 		break;
    950       1.6   msaitoh 	case SK_YUKON_FE:
    951       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
    952       1.6   msaitoh 		break;
    953  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
    954  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
    955  1.55.2.1  pgoyette 		break;
    956       1.1       riz 	case SK_YUKON_XL:
    957       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
    958       1.1       riz 		break;
    959       1.1       riz 	default:
    960       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
    961  1.55.2.1  pgoyette 		break;
    962       1.1       riz 	}
    963       1.1       riz 
    964       1.1       riz 	/* Reset status ring. */
    965      1.30  christos 	memset(sc->sk_status_ring, 0,
    966       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
    967      1.17  kiyohara 	bus_dmamap_sync(sc->sc_dmatag, sc->sk_status_map, 0,
    968      1.17  kiyohara 	    sc->sk_status_map->dm_mapsize, BUS_DMASYNC_PREREAD);
    969       1.1       riz 	sc->sk_status_idx = 0;
    970       1.1       riz 
    971       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_RESET);
    972       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_UNRESET);
    973       1.1       riz 
    974       1.1       riz 	sk_win_write_2(sc, SK_STAT_BMU_LIDX, MSK_STATUS_RING_CNT - 1);
    975       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRLO,
    976       1.1       riz 	    sc->sk_status_map->dm_segs[0].ds_addr);
    977       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRHI,
    978       1.1       riz 	    (u_int64_t)sc->sk_status_map->dm_segs[0].ds_addr >> 32);
    979  1.55.2.2  pgoyette 	if (sc->sk_type == SK_YUKON_EC &&
    980  1.55.2.2  pgoyette 	    sc->sk_rev == SK_YUKON_EC_REV_A1) {
    981  1.55.2.2  pgoyette 		/* WA for dev. #4.3 */
    982       1.6   msaitoh 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, SK_STAT_BMU_TXTHIDX_MSK);
    983  1.55.2.2  pgoyette 		/* WA for dev. #4.18 */
    984       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x21);
    985       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x07);
    986       1.6   msaitoh 	} else {
    987       1.6   msaitoh 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, 0x000a);
    988       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x10);
    989  1.55.2.2  pgoyette 		if (sc->sk_type == SK_YUKON_XL)
    990  1.55.2.2  pgoyette 			sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x04);
    991  1.55.2.2  pgoyette 		else
    992  1.55.2.2  pgoyette 			sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x10);
    993       1.6   msaitoh 		sk_win_write_4(sc, SK_Y2_ISR_ITIMERINIT, 0x0190); /* 3.2us on Yukon-EC */
    994       1.6   msaitoh 	}
    995       1.1       riz 
    996       1.1       riz #if 0
    997       1.1       riz 	sk_win_write_4(sc, SK_Y2_LEV_ITIMERINIT, SK_IM_USECS(100));
    998       1.6   msaitoh #endif
    999       1.1       riz 	sk_win_write_4(sc, SK_Y2_TX_ITIMERINIT, SK_IM_USECS(1000));
   1000       1.1       riz 
   1001  1.55.2.2  pgoyette 	/* Enable status unit. */
   1002       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_ON);
   1003       1.1       riz 
   1004       1.1       riz 	sk_win_write_1(sc, SK_Y2_LEV_ITIMERCTL, SK_IMCTL_START);
   1005       1.1       riz 	sk_win_write_1(sc, SK_Y2_TX_ITIMERCTL, SK_IMCTL_START);
   1006       1.1       riz 	sk_win_write_1(sc, SK_Y2_ISR_ITIMERCTL, SK_IMCTL_START);
   1007       1.1       riz 
   1008      1.30  christos 	msk_update_int_mod(sc, 0);
   1009       1.1       riz }
   1010       1.1       riz 
   1011       1.1       riz int
   1012      1.26    cegger msk_probe(device_t parent, cfdata_t match, void *aux)
   1013       1.1       riz {
   1014       1.1       riz 	struct skc_attach_args *sa = aux;
   1015       1.1       riz 
   1016       1.1       riz 	if (sa->skc_port != SK_PORT_A && sa->skc_port != SK_PORT_B)
   1017       1.1       riz 		return (0);
   1018       1.1       riz 
   1019       1.1       riz 	switch (sa->skc_type) {
   1020       1.1       riz 	case SK_YUKON_XL:
   1021       1.1       riz 	case SK_YUKON_EC_U:
   1022  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1023       1.1       riz 	case SK_YUKON_EC:
   1024       1.1       riz 	case SK_YUKON_FE:
   1025      1.47  christos 	case SK_YUKON_FE_P:
   1026  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1027  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1028  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1029  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1030  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1031       1.1       riz 		return (1);
   1032       1.1       riz 	}
   1033       1.1       riz 
   1034       1.1       riz 	return (0);
   1035       1.1       riz }
   1036       1.1       riz 
   1037  1.55.2.1  pgoyette void
   1038  1.55.2.1  pgoyette msk_reset(struct sk_if_softc *sc_if)
   1039  1.55.2.1  pgoyette {
   1040  1.55.2.1  pgoyette 	/* GMAC and GPHY Reset */
   1041  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
   1042  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
   1043  1.55.2.1  pgoyette 	DELAY(1000);
   1044  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_CLEAR);
   1045  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
   1046  1.55.2.1  pgoyette 		      SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
   1047  1.55.2.1  pgoyette }
   1048  1.55.2.1  pgoyette 
   1049      1.20     joerg static bool
   1050      1.33    dyoung msk_resume(device_t dv, const pmf_qual_t *qual)
   1051      1.20     joerg {
   1052      1.20     joerg 	struct sk_if_softc *sc_if = device_private(dv);
   1053      1.43  christos 
   1054      1.20     joerg 	msk_init_yukon(sc_if);
   1055      1.20     joerg 	return true;
   1056      1.20     joerg }
   1057      1.20     joerg 
   1058       1.1       riz /*
   1059       1.1       riz  * Each XMAC chip is attached as a separate logical IP interface.
   1060       1.1       riz  * Single port cards will have only one logical interface of course.
   1061       1.1       riz  */
   1062       1.1       riz void
   1063      1.26    cegger msk_attach(device_t parent, device_t self, void *aux)
   1064       1.1       riz {
   1065      1.27    cegger 	struct sk_if_softc *sc_if = device_private(self);
   1066      1.27    cegger 	struct sk_softc *sc = device_private(parent);
   1067       1.1       riz 	struct skc_attach_args *sa = aux;
   1068       1.1       riz 	struct ifnet *ifp;
   1069       1.8  christos 	void *kva;
   1070  1.55.2.1  pgoyette 	int i;
   1071  1.55.2.1  pgoyette 	u_int32_t chunk;
   1072  1.55.2.1  pgoyette 	int mii_flags;
   1073       1.1       riz 
   1074      1.30  christos 	sc_if->sk_dev = self;
   1075       1.1       riz 	sc_if->sk_port = sa->skc_port;
   1076       1.1       riz 	sc_if->sk_softc = sc;
   1077       1.1       riz 	sc->sk_if[sa->skc_port] = sc_if;
   1078       1.1       riz 
   1079       1.1       riz 	DPRINTFN(2, ("begin msk_attach: port=%d\n", sc_if->sk_port));
   1080       1.1       riz 
   1081       1.1       riz 	/*
   1082       1.1       riz 	 * Get station address for this interface. Note that
   1083       1.1       riz 	 * dual port cards actually come with three station
   1084       1.1       riz 	 * addresses: one for each port, plus an extra. The
   1085       1.1       riz 	 * extra one is used by the SysKonnect driver software
   1086       1.1       riz 	 * as a 'virtual' station address for when both ports
   1087       1.1       riz 	 * are operating in failover mode. Currently we don't
   1088       1.1       riz 	 * use this extra address.
   1089       1.1       riz 	 */
   1090       1.1       riz 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1091       1.1       riz 		sc_if->sk_enaddr[i] =
   1092       1.1       riz 		    sk_win_read_1(sc, SK_MAC0_0 + (sa->skc_port * 8) + i);
   1093       1.1       riz 
   1094       1.1       riz 	aprint_normal(": Ethernet address %s\n",
   1095       1.1       riz 	    ether_sprintf(sc_if->sk_enaddr));
   1096       1.1       riz 
   1097       1.1       riz 	/*
   1098  1.55.2.1  pgoyette 	 * Set up RAM buffer addresses. The Yukon2 has a small amount
   1099  1.55.2.1  pgoyette 	 * of SRAM on it, somewhere between 4K and 48K.  We need to
   1100  1.55.2.1  pgoyette 	 * divide this up between the transmitter and receiver.  We
   1101  1.55.2.1  pgoyette 	 * give the receiver 2/3 of the memory (rounded down), and the
   1102  1.55.2.1  pgoyette 	 * transmitter whatever remains.
   1103       1.1       riz 	 */
   1104  1.55.2.1  pgoyette 	chunk = (2 * (sc->sk_ramsize / sizeof(u_int64_t)) / 3) & ~0xff;
   1105  1.55.2.1  pgoyette 	sc_if->sk_rx_ramstart = 0;
   1106  1.55.2.1  pgoyette 	sc_if->sk_rx_ramend = sc_if->sk_rx_ramstart + chunk - 1;
   1107  1.55.2.1  pgoyette 	chunk = (sc->sk_ramsize / sizeof(u_int64_t)) - chunk;
   1108  1.55.2.1  pgoyette 	sc_if->sk_tx_ramstart = sc_if->sk_rx_ramend + 1;
   1109  1.55.2.1  pgoyette 	sc_if->sk_tx_ramend = sc_if->sk_tx_ramstart + chunk - 1;
   1110       1.1       riz 
   1111       1.1       riz 	DPRINTFN(2, ("msk_attach: rx_ramstart=%#x rx_ramend=%#x\n"
   1112       1.1       riz 		     "           tx_ramstart=%#x tx_ramend=%#x\n",
   1113       1.1       riz 		     sc_if->sk_rx_ramstart, sc_if->sk_rx_ramend,
   1114       1.1       riz 		     sc_if->sk_tx_ramstart, sc_if->sk_tx_ramend));
   1115       1.1       riz 
   1116       1.1       riz 	/* Allocate the descriptor queues. */
   1117       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, sizeof(struct msk_ring_data),
   1118  1.55.2.1  pgoyette 	    PAGE_SIZE, 0, &sc_if->sk_ring_seg, 1, &sc_if->sk_ring_nseg,
   1119  1.55.2.1  pgoyette 	    BUS_DMA_NOWAIT)) {
   1120       1.1       riz 		aprint_error(": can't alloc rx buffers\n");
   1121       1.1       riz 		goto fail;
   1122       1.1       riz 	}
   1123  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag, &sc_if->sk_ring_seg,
   1124  1.55.2.1  pgoyette 	    sc_if->sk_ring_nseg,
   1125       1.1       riz 	    sizeof(struct msk_ring_data), &kva, BUS_DMA_NOWAIT)) {
   1126       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1127       1.1       riz 		       sizeof(struct msk_ring_data));
   1128       1.1       riz 		goto fail_1;
   1129       1.1       riz 	}
   1130       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, sizeof(struct msk_ring_data), 1,
   1131       1.1       riz 	    sizeof(struct msk_ring_data), 0, BUS_DMA_NOWAIT,
   1132  1.55.2.1  pgoyette 	    &sc_if->sk_ring_map)) {
   1133       1.1       riz 		aprint_error(": can't create dma map\n");
   1134       1.1       riz 		goto fail_2;
   1135       1.1       riz 	}
   1136       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_ring_map, kva,
   1137       1.1       riz 	    sizeof(struct msk_ring_data), NULL, BUS_DMA_NOWAIT)) {
   1138       1.1       riz 		aprint_error(": can't load dma map\n");
   1139       1.1       riz 		goto fail_3;
   1140       1.1       riz 	}
   1141  1.55.2.1  pgoyette 	sc_if->sk_rdata = (struct msk_ring_data *)kva;
   1142      1.24    cegger 	memset(sc_if->sk_rdata, 0, sizeof(struct msk_ring_data));
   1143       1.1       riz 
   1144  1.55.2.2  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   1145  1.55.2.2  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   1146  1.55.2.2  pgoyette 		sc_if->sk_pktlen = SK_JLEN;
   1147  1.55.2.2  pgoyette 	else
   1148  1.55.2.2  pgoyette 		sc_if->sk_pktlen = MCLBYTES;
   1149  1.55.2.2  pgoyette 
   1150       1.1       riz 	/* Try to allocate memory for jumbo buffers. */
   1151       1.1       riz 	if (msk_alloc_jumbo_mem(sc_if)) {
   1152       1.1       riz 		aprint_error(": jumbo buffer allocation failed\n");
   1153       1.1       riz 		goto fail_3;
   1154       1.1       riz 	}
   1155  1.55.2.2  pgoyette 
   1156      1.19    dyoung 	sc_if->sk_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU;
   1157  1.55.2.2  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   1158  1.55.2.2  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   1159      1.19    dyoung 		sc_if->sk_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1160       1.1       riz 
   1161  1.55.2.2  pgoyette 	ifp = &sc_if->sk_ethercom.ec_if;
   1162       1.1       riz 	ifp->if_softc = sc_if;
   1163       1.1       riz 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1164       1.1       riz 	ifp->if_ioctl = msk_ioctl;
   1165       1.1       riz 	ifp->if_start = msk_start;
   1166       1.1       riz 	ifp->if_stop = msk_stop;
   1167       1.1       riz 	ifp->if_init = msk_init;
   1168       1.1       riz 	ifp->if_watchdog = msk_watchdog;
   1169       1.1       riz 	ifp->if_baudrate = 1000000000;
   1170       1.1       riz 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
   1171       1.1       riz 	IFQ_SET_READY(&ifp->if_snd);
   1172      1.30  christos 	strlcpy(ifp->if_xname, device_xname(sc_if->sk_dev), IFNAMSIZ);
   1173       1.1       riz 
   1174  1.55.2.1  pgoyette 	msk_reset(sc_if);
   1175  1.55.2.1  pgoyette 
   1176       1.1       riz 	/*
   1177       1.1       riz 	 * Do miibus setup.
   1178       1.1       riz 	 */
   1179       1.1       riz 	msk_init_yukon(sc_if);
   1180       1.1       riz 
   1181       1.1       riz  	DPRINTFN(2, ("msk_attach: 1\n"));
   1182       1.1       riz 
   1183       1.1       riz 	sc_if->sk_mii.mii_ifp = ifp;
   1184       1.5   msaitoh 	sc_if->sk_mii.mii_readreg = msk_miibus_readreg;
   1185       1.5   msaitoh 	sc_if->sk_mii.mii_writereg = msk_miibus_writereg;
   1186       1.5   msaitoh 	sc_if->sk_mii.mii_statchg = msk_miibus_statchg;
   1187       1.1       riz 
   1188      1.15    dyoung 	sc_if->sk_ethercom.ec_mii = &sc_if->sk_mii;
   1189       1.1       riz 	ifmedia_init(&sc_if->sk_mii.mii_media, 0,
   1190      1.15    dyoung 	    ether_mediachange, ether_mediastatus);
   1191  1.55.2.1  pgoyette 	mii_flags = MIIF_DOPAUSE;
   1192  1.55.2.1  pgoyette 	if (sc->sk_fibertype)
   1193  1.55.2.1  pgoyette 		mii_flags |= MIIF_HAVEFIBER;
   1194  1.55.2.1  pgoyette 	mii_attach(self, &sc_if->sk_mii, 0xffffffff, 0,
   1195  1.55.2.1  pgoyette 	    MII_OFFSET_ANY, mii_flags);
   1196       1.1       riz 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) == NULL) {
   1197      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "no PHY found!\n");
   1198       1.1       riz 		ifmedia_add(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL,
   1199       1.1       riz 			    0, NULL);
   1200       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL);
   1201       1.1       riz 	} else
   1202       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1203       1.1       riz 
   1204       1.9        ad 	callout_init(&sc_if->sk_tick_ch, 0);
   1205       1.5   msaitoh 	callout_setfunc(&sc_if->sk_tick_ch, msk_tick, sc_if);
   1206       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   1207       1.1       riz 
   1208  1.55.2.2  pgoyette 	callout_init(&sc_if->sk_tick_rx, 0);
   1209  1.55.2.2  pgoyette 	callout_setfunc(&sc_if->sk_tick_rx, msk_fill_rx_tick, sc_if);
   1210  1.55.2.2  pgoyette 
   1211       1.1       riz 	/*
   1212       1.1       riz 	 * Call MI attach routines.
   1213       1.1       riz 	 */
   1214       1.1       riz 	if_attach(ifp);
   1215      1.53     ozaki 	if_deferred_start_init(ifp, NULL);
   1216       1.1       riz 	ether_ifattach(ifp, sc_if->sk_enaddr);
   1217       1.1       riz 
   1218      1.28   tsutsui 	if (pmf_device_register(self, NULL, msk_resume))
   1219      1.28   tsutsui 		pmf_class_network_register(self, ifp);
   1220      1.28   tsutsui 	else
   1221      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1222       1.1       riz 
   1223  1.55.2.2  pgoyette 	if (sc->rnd_attached++ == 0) {
   1224  1.55.2.2  pgoyette 		rnd_attach_source(&sc->rnd_source, device_xname(sc->sk_dev),
   1225  1.55.2.2  pgoyette 			RND_TYPE_NET, RND_FLAG_DEFAULT);
   1226  1.55.2.2  pgoyette 	}
   1227       1.1       riz 
   1228       1.1       riz 	DPRINTFN(2, ("msk_attach: end\n"));
   1229       1.1       riz 	return;
   1230       1.1       riz 
   1231       1.1       riz fail_3:
   1232       1.1       riz 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1233       1.1       riz fail_2:
   1234       1.1       riz 	bus_dmamem_unmap(sc->sc_dmatag, kva, sizeof(struct msk_ring_data));
   1235       1.1       riz fail_1:
   1236  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag, &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1237       1.1       riz fail:
   1238       1.1       riz 	sc->sk_if[sa->skc_port] = NULL;
   1239       1.1       riz }
   1240       1.1       riz 
   1241       1.1       riz int
   1242  1.55.2.1  pgoyette msk_detach(device_t self, int flags)
   1243  1.55.2.1  pgoyette {
   1244  1.55.2.2  pgoyette 	struct sk_if_softc *sc_if = device_private(self);
   1245  1.55.2.1  pgoyette 	struct sk_softc *sc = sc_if->sk_softc;
   1246  1.55.2.1  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   1247  1.55.2.1  pgoyette 
   1248  1.55.2.1  pgoyette 	if (sc->sk_if[sc_if->sk_port] == NULL)
   1249  1.55.2.1  pgoyette 		return (0);
   1250  1.55.2.1  pgoyette 
   1251  1.55.2.2  pgoyette 	msk_stop(ifp, 0);
   1252  1.55.2.2  pgoyette 
   1253  1.55.2.2  pgoyette 	if (--sc->rnd_attached == 0)
   1254  1.55.2.2  pgoyette 		rnd_detach_source(&sc->rnd_source);
   1255  1.55.2.1  pgoyette 
   1256  1.55.2.1  pgoyette 	callout_halt(&sc_if->sk_tick_ch, NULL);
   1257  1.55.2.1  pgoyette 	callout_destroy(&sc_if->sk_tick_ch);
   1258  1.55.2.1  pgoyette 
   1259  1.55.2.2  pgoyette 	callout_halt(&sc_if->sk_tick_rx, NULL);
   1260  1.55.2.2  pgoyette 	callout_destroy(&sc_if->sk_tick_rx);
   1261  1.55.2.2  pgoyette 
   1262  1.55.2.1  pgoyette 	/* Detach any PHYs we might have. */
   1263  1.55.2.1  pgoyette 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) != NULL)
   1264  1.55.2.1  pgoyette 		mii_detach(&sc_if->sk_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1265  1.55.2.1  pgoyette 
   1266  1.55.2.1  pgoyette 	/* Delete any remaining media. */
   1267  1.55.2.1  pgoyette 	ifmedia_delete_instance(&sc_if->sk_mii.mii_media, IFM_INST_ANY);
   1268  1.55.2.1  pgoyette 
   1269  1.55.2.1  pgoyette 	pmf_device_deregister(self);
   1270  1.55.2.1  pgoyette 
   1271  1.55.2.1  pgoyette 	ether_ifdetach(ifp);
   1272  1.55.2.1  pgoyette 	if_detach(ifp);
   1273  1.55.2.1  pgoyette 
   1274  1.55.2.2  pgoyette 	msk_free_jumbo_mem(sc_if);
   1275  1.55.2.2  pgoyette 
   1276  1.55.2.1  pgoyette 	bus_dmamem_unmap(sc->sc_dmatag, sc_if->sk_rdata,
   1277  1.55.2.1  pgoyette 	    sizeof(struct msk_ring_data));
   1278  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1279  1.55.2.1  pgoyette 	    &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1280  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1281  1.55.2.1  pgoyette 	sc->sk_if[sc_if->sk_port] = NULL;
   1282  1.55.2.1  pgoyette 
   1283  1.55.2.1  pgoyette 	return (0);
   1284  1.55.2.1  pgoyette }
   1285  1.55.2.1  pgoyette 
   1286  1.55.2.1  pgoyette int
   1287       1.1       riz mskcprint(void *aux, const char *pnp)
   1288       1.1       riz {
   1289       1.1       riz 	struct skc_attach_args *sa = aux;
   1290       1.1       riz 
   1291       1.1       riz 	if (pnp)
   1292  1.55.2.1  pgoyette 		aprint_normal("msk port %c at %s",
   1293       1.1       riz 		    (sa->skc_port == SK_PORT_A) ? 'A' : 'B', pnp);
   1294       1.1       riz 	else
   1295       1.1       riz 		aprint_normal(" port %c", (sa->skc_port == SK_PORT_A) ? 'A' : 'B');
   1296       1.1       riz 	return (UNCONF);
   1297       1.1       riz }
   1298       1.1       riz 
   1299       1.1       riz /*
   1300       1.1       riz  * Attach the interface. Allocate softc structures, do ifmedia
   1301       1.1       riz  * setup and ethernet/BPF attach.
   1302       1.1       riz  */
   1303       1.1       riz void
   1304      1.26    cegger mskc_attach(device_t parent, device_t self, void *aux)
   1305       1.1       riz {
   1306      1.27    cegger 	struct sk_softc *sc = device_private(self);
   1307       1.1       riz 	struct pci_attach_args *pa = aux;
   1308       1.1       riz 	struct skc_attach_args skca;
   1309       1.1       riz 	pci_chipset_tag_t pc = pa->pa_pc;
   1310       1.1       riz 	pcireg_t command, memtype;
   1311       1.1       riz 	pci_intr_handle_t ih;
   1312       1.1       riz 	const char *intrstr = NULL;
   1313       1.1       riz 	bus_size_t size;
   1314       1.1       riz 	int rc, sk_nodenum;
   1315  1.55.2.1  pgoyette 	u_int8_t hw, pmd;
   1316       1.1       riz 	const char *revstr = NULL;
   1317       1.1       riz 	const struct sysctlnode *node;
   1318       1.8  christos 	void *kva;
   1319      1.45  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1320       1.1       riz 
   1321       1.1       riz 	DPRINTFN(2, ("begin mskc_attach\n"));
   1322       1.1       riz 
   1323      1.30  christos 	sc->sk_dev = self;
   1324       1.1       riz 	/*
   1325       1.1       riz 	 * Handle power management nonsense.
   1326       1.1       riz 	 */
   1327       1.1       riz 	command = pci_conf_read(pc, pa->pa_tag, SK_PCI_CAPID) & 0x000000FF;
   1328       1.1       riz 
   1329       1.1       riz 	if (command == 0x01) {
   1330       1.1       riz 		command = pci_conf_read(pc, pa->pa_tag, SK_PCI_PWRMGMTCTRL);
   1331       1.1       riz 		if (command & SK_PSTATE_MASK) {
   1332       1.1       riz 			u_int32_t		iobase, membase, irq;
   1333       1.1       riz 
   1334       1.1       riz 			/* Save important PCI config data. */
   1335       1.1       riz 			iobase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOIO);
   1336       1.1       riz 			membase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOMEM);
   1337       1.1       riz 			irq = pci_conf_read(pc, pa->pa_tag, SK_PCI_INTLINE);
   1338       1.1       riz 
   1339       1.1       riz 			/* Reset the power state. */
   1340      1.30  christos 			aprint_normal_dev(sc->sk_dev, "chip is in D%d power "
   1341      1.30  christos 			    "mode -- setting to D0\n",
   1342       1.1       riz 			    command & SK_PSTATE_MASK);
   1343       1.1       riz 			command &= 0xFFFFFFFC;
   1344       1.1       riz 			pci_conf_write(pc, pa->pa_tag,
   1345       1.1       riz 			    SK_PCI_PWRMGMTCTRL, command);
   1346       1.1       riz 
   1347       1.1       riz 			/* Restore PCI config data. */
   1348       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOIO, iobase);
   1349       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOMEM, membase);
   1350       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_INTLINE, irq);
   1351       1.1       riz 		}
   1352       1.1       riz 	}
   1353       1.1       riz 
   1354       1.1       riz 	/*
   1355       1.1       riz 	 * Map control/status registers.
   1356       1.1       riz 	 */
   1357       1.1       riz 	memtype = pci_mapreg_type(pc, pa->pa_tag, SK_PCI_LOMEM);
   1358  1.55.2.1  pgoyette 	if (pci_mapreg_map(pa, SK_PCI_LOMEM, memtype, 0, &sc->sk_btag,
   1359  1.55.2.1  pgoyette 	    &sc->sk_bhandle, NULL, &size)) {
   1360       1.1       riz 		aprint_error(": can't map mem space\n");
   1361       1.1       riz 		return;
   1362       1.1       riz 	}
   1363       1.1       riz 
   1364       1.1       riz 	sc->sc_dmatag = pa->pa_dmat;
   1365       1.1       riz 
   1366      1.36  jakllsch 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1367      1.37  jakllsch 	command |= PCI_COMMAND_MASTER_ENABLE;
   1368      1.36  jakllsch 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
   1369      1.36  jakllsch 
   1370       1.1       riz 	sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
   1371       1.1       riz 	sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4);
   1372       1.1       riz 
   1373       1.1       riz 	/* bail out here if chip is not recognized */
   1374       1.5   msaitoh 	if (!(SK_IS_YUKON2(sc))) {
   1375       1.1       riz 		aprint_error(": unknown chip type: %d\n", sc->sk_type);
   1376       1.1       riz 		goto fail_1;
   1377       1.1       riz 	}
   1378       1.1       riz 	DPRINTFN(2, ("mskc_attach: allocate interrupt\n"));
   1379       1.1       riz 
   1380       1.1       riz 	/* Allocate interrupt */
   1381       1.1       riz 	if (pci_intr_map(pa, &ih)) {
   1382       1.1       riz 		aprint_error(": couldn't map interrupt\n");
   1383       1.1       riz 		goto fail_1;
   1384       1.1       riz 	}
   1385       1.1       riz 
   1386      1.45  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1387  1.55.2.2  pgoyette 	sc->sk_intrhand = pci_intr_establish_xname(pc, ih, IPL_NET, msk_intr,
   1388  1.55.2.2  pgoyette 	    sc, device_xname(sc->sk_dev));
   1389       1.1       riz 	if (sc->sk_intrhand == NULL) {
   1390       1.1       riz 		aprint_error(": couldn't establish interrupt");
   1391       1.1       riz 		if (intrstr != NULL)
   1392       1.1       riz 			aprint_error(" at %s", intrstr);
   1393       1.1       riz 		aprint_error("\n");
   1394       1.1       riz 		goto fail_1;
   1395       1.1       riz 	}
   1396  1.55.2.1  pgoyette 	sc->sk_pc = pc;
   1397       1.1       riz 
   1398       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag,
   1399  1.55.2.2  pgoyette 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1400  1.55.2.2  pgoyette 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1401  1.55.2.1  pgoyette 	    0, &sc->sk_status_seg, 1, &sc->sk_status_nseg, BUS_DMA_NOWAIT)) {
   1402       1.1       riz 		aprint_error(": can't alloc status buffers\n");
   1403       1.1       riz 		goto fail_2;
   1404       1.1       riz 	}
   1405       1.1       riz 
   1406  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag,
   1407  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg,
   1408       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1409       1.1       riz 	    &kva, BUS_DMA_NOWAIT)) {
   1410       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1411       1.1       riz 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1412       1.1       riz 		goto fail_3;
   1413       1.1       riz 	}
   1414       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag,
   1415       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 1,
   1416       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 0,
   1417       1.1       riz 	    BUS_DMA_NOWAIT, &sc->sk_status_map)) {
   1418       1.1       riz 		aprint_error(": can't create dma map\n");
   1419       1.1       riz 		goto fail_4;
   1420       1.1       riz 	}
   1421       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc->sk_status_map, kva,
   1422       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1423       1.1       riz 	    NULL, BUS_DMA_NOWAIT)) {
   1424       1.1       riz 		aprint_error(": can't load dma map\n");
   1425       1.1       riz 		goto fail_5;
   1426       1.1       riz 	}
   1427       1.1       riz 	sc->sk_status_ring = (struct msk_status_desc *)kva;
   1428       1.1       riz 
   1429      1.30  christos 	sc->sk_int_mod = SK_IM_DEFAULT;
   1430      1.30  christos 	sc->sk_int_mod_pending = 0;
   1431      1.30  christos 
   1432       1.1       riz 	/* Reset the adapter. */
   1433  1.55.2.1  pgoyette 	mskc_reset(sc);
   1434       1.1       riz 
   1435  1.55.2.1  pgoyette 	sc->sk_ramsize = sk_win_read_1(sc, SK_EPROM0) * 4096;
   1436  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_attach: ramsize=%dK\n", sc->sk_ramsize / 1024));
   1437       1.1       riz 
   1438  1.55.2.1  pgoyette 	pmd = sk_win_read_1(sc, SK_PMDTYPE);
   1439  1.55.2.1  pgoyette 	if (pmd == 'L' || pmd == 'S' || pmd == 'P')
   1440  1.55.2.1  pgoyette 		sc->sk_fibertype = 1;
   1441       1.1       riz 
   1442       1.1       riz 	switch (sc->sk_type) {
   1443       1.1       riz 	case SK_YUKON_XL:
   1444       1.5   msaitoh 		sc->sk_name = "Yukon-2 XL";
   1445       1.1       riz 		break;
   1446       1.1       riz 	case SK_YUKON_EC_U:
   1447       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC Ultra";
   1448       1.1       riz 		break;
   1449  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1450  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Extreme";
   1451  1.55.2.1  pgoyette 		break;
   1452       1.1       riz 	case SK_YUKON_EC:
   1453       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC";
   1454       1.1       riz 		break;
   1455       1.1       riz 	case SK_YUKON_FE:
   1456       1.5   msaitoh 		sc->sk_name = "Yukon-2 FE";
   1457       1.1       riz 		break;
   1458  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   1459  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 FE+";
   1460  1.55.2.1  pgoyette 		break;
   1461  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1462  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Supreme";
   1463  1.55.2.1  pgoyette 		break;
   1464  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1465  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Ultra 2";
   1466  1.55.2.1  pgoyette 		break;
   1467  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1468  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima";
   1469  1.55.2.1  pgoyette 		break;
   1470  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1471  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima Prime";
   1472  1.55.2.1  pgoyette 		break;
   1473  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1474  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima 2";
   1475  1.55.2.1  pgoyette 		break;
   1476       1.1       riz 	default:
   1477       1.5   msaitoh 		sc->sk_name = "Yukon (Unknown)";
   1478       1.1       riz 	}
   1479       1.1       riz 
   1480       1.1       riz 	if (sc->sk_type == SK_YUKON_XL) {
   1481       1.1       riz 		switch (sc->sk_rev) {
   1482       1.1       riz 		case SK_YUKON_XL_REV_A0:
   1483       1.1       riz 			revstr = "A0";
   1484       1.1       riz 			break;
   1485       1.1       riz 		case SK_YUKON_XL_REV_A1:
   1486       1.1       riz 			revstr = "A1";
   1487       1.1       riz 			break;
   1488       1.1       riz 		case SK_YUKON_XL_REV_A2:
   1489       1.1       riz 			revstr = "A2";
   1490       1.1       riz 			break;
   1491       1.1       riz 		case SK_YUKON_XL_REV_A3:
   1492       1.1       riz 			revstr = "A3";
   1493       1.1       riz 			break;
   1494       1.1       riz 		default:
   1495       1.6   msaitoh 			break;
   1496       1.1       riz 		}
   1497       1.1       riz 	}
   1498       1.1       riz 
   1499       1.1       riz 	if (sc->sk_type == SK_YUKON_EC) {
   1500       1.1       riz 		switch (sc->sk_rev) {
   1501       1.1       riz 		case SK_YUKON_EC_REV_A1:
   1502       1.1       riz 			revstr = "A1";
   1503       1.1       riz 			break;
   1504       1.1       riz 		case SK_YUKON_EC_REV_A2:
   1505       1.1       riz 			revstr = "A2";
   1506       1.1       riz 			break;
   1507       1.1       riz 		case SK_YUKON_EC_REV_A3:
   1508       1.1       riz 			revstr = "A3";
   1509       1.1       riz 			break;
   1510       1.1       riz 		default:
   1511       1.6   msaitoh 			break;
   1512       1.6   msaitoh 		}
   1513       1.6   msaitoh 	}
   1514       1.6   msaitoh 
   1515       1.6   msaitoh 	if (sc->sk_type == SK_YUKON_FE) {
   1516       1.6   msaitoh 		switch (sc->sk_rev) {
   1517       1.6   msaitoh 		case SK_YUKON_FE_REV_A1:
   1518       1.6   msaitoh 			revstr = "A1";
   1519       1.6   msaitoh 			break;
   1520       1.6   msaitoh 		case SK_YUKON_FE_REV_A2:
   1521       1.6   msaitoh 			revstr = "A2";
   1522       1.6   msaitoh 			break;
   1523       1.6   msaitoh 		default:
   1524       1.6   msaitoh 			break;
   1525       1.1       riz 		}
   1526       1.1       riz 	}
   1527       1.1       riz 
   1528       1.1       riz 	if (sc->sk_type == SK_YUKON_EC_U) {
   1529       1.1       riz 		switch (sc->sk_rev) {
   1530       1.1       riz 		case SK_YUKON_EC_U_REV_A0:
   1531       1.1       riz 			revstr = "A0";
   1532       1.1       riz 			break;
   1533       1.1       riz 		case SK_YUKON_EC_U_REV_A1:
   1534       1.1       riz 			revstr = "A1";
   1535       1.1       riz 			break;
   1536       1.6   msaitoh 		case SK_YUKON_EC_U_REV_B0:
   1537       1.6   msaitoh 			revstr = "B0";
   1538       1.6   msaitoh 			break;
   1539  1.55.2.1  pgoyette 		case SK_YUKON_EC_U_REV_B1:
   1540  1.55.2.1  pgoyette 			revstr = "B1";
   1541  1.55.2.1  pgoyette 			break;
   1542       1.1       riz 		default:
   1543       1.6   msaitoh 			break;
   1544       1.1       riz 		}
   1545       1.1       riz 	}
   1546       1.1       riz 
   1547  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE) {
   1548  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1549  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A1:
   1550  1.55.2.1  pgoyette 			revstr = "A1";
   1551  1.55.2.1  pgoyette 			break;
   1552  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A2:
   1553  1.55.2.1  pgoyette 			revstr = "A2";
   1554  1.55.2.1  pgoyette 			break;
   1555  1.55.2.1  pgoyette 		default:
   1556  1.55.2.1  pgoyette 			;
   1557  1.55.2.1  pgoyette 		}
   1558  1.55.2.1  pgoyette 	}
   1559  1.55.2.1  pgoyette 
   1560  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE_P && sc->sk_rev == SK_YUKON_FE_P_REV_A0)
   1561  1.55.2.1  pgoyette 		revstr = "A0";
   1562  1.55.2.1  pgoyette 
   1563  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX) {
   1564  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1565  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_A0:
   1566  1.55.2.1  pgoyette 			revstr = "A0";
   1567  1.55.2.1  pgoyette 			break;
   1568  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_B0:
   1569  1.55.2.1  pgoyette 			revstr = "B0";
   1570  1.55.2.1  pgoyette 			break;
   1571  1.55.2.1  pgoyette 		default:
   1572  1.55.2.1  pgoyette 			;
   1573  1.55.2.1  pgoyette 		}
   1574  1.55.2.1  pgoyette 	}
   1575  1.55.2.1  pgoyette 
   1576  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_SUPR) {
   1577  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1578  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_A0:
   1579  1.55.2.1  pgoyette 			revstr = "A0";
   1580  1.55.2.1  pgoyette 			break;
   1581  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B0:
   1582  1.55.2.1  pgoyette 			revstr = "B0";
   1583  1.55.2.1  pgoyette 			break;
   1584  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B1:
   1585  1.55.2.1  pgoyette 			revstr = "B1";
   1586  1.55.2.1  pgoyette 			break;
   1587  1.55.2.1  pgoyette 		default:
   1588  1.55.2.1  pgoyette 			;
   1589  1.55.2.1  pgoyette 		}
   1590  1.55.2.1  pgoyette 	}
   1591  1.55.2.1  pgoyette 
   1592  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_PRM) {
   1593  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1594  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_Z1:
   1595  1.55.2.1  pgoyette 			revstr = "Z1";
   1596  1.55.2.1  pgoyette 			break;
   1597  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_A0:
   1598  1.55.2.1  pgoyette 			revstr = "A0";
   1599  1.55.2.1  pgoyette 			break;
   1600  1.55.2.1  pgoyette 		default:
   1601  1.55.2.1  pgoyette 			;
   1602  1.55.2.1  pgoyette 		}
   1603  1.55.2.1  pgoyette 	}
   1604  1.55.2.1  pgoyette 
   1605       1.1       riz 	/* Announce the product name. */
   1606       1.1       riz 	aprint_normal(", %s", sc->sk_name);
   1607       1.1       riz 	if (revstr != NULL)
   1608       1.1       riz 		aprint_normal(" rev. %s", revstr);
   1609       1.1       riz 	aprint_normal(" (0x%x): %s\n", sc->sk_rev, intrstr);
   1610       1.1       riz 
   1611       1.1       riz 	sc->sk_macs = 1;
   1612       1.1       riz 
   1613       1.1       riz 	hw = sk_win_read_1(sc, SK_Y2_HWRES);
   1614       1.1       riz 	if ((hw & SK_Y2_HWRES_LINK_MASK) == SK_Y2_HWRES_LINK_DUAL) {
   1615       1.1       riz 		if ((sk_win_read_1(sc, SK_Y2_CLKGATE) &
   1616       1.1       riz 		    SK_Y2_CLKGATE_LINK2_INACTIVE) == 0)
   1617       1.1       riz 			sc->sk_macs++;
   1618       1.1       riz 	}
   1619       1.1       riz 
   1620       1.1       riz 	skca.skc_port = SK_PORT_A;
   1621       1.1       riz 	skca.skc_type = sc->sk_type;
   1622       1.1       riz 	skca.skc_rev = sc->sk_rev;
   1623      1.30  christos 	(void)config_found(sc->sk_dev, &skca, mskcprint);
   1624       1.1       riz 
   1625       1.1       riz 	if (sc->sk_macs > 1) {
   1626       1.1       riz 		skca.skc_port = SK_PORT_B;
   1627       1.1       riz 		skca.skc_type = sc->sk_type;
   1628       1.1       riz 		skca.skc_rev = sc->sk_rev;
   1629      1.30  christos 		(void)config_found(sc->sk_dev, &skca, mskcprint);
   1630       1.1       riz 	}
   1631       1.1       riz 
   1632       1.1       riz 	/* Turn on the 'driver is loaded' LED. */
   1633       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   1634       1.1       riz 
   1635       1.1       riz 	/* skc sysctl setup */
   1636       1.1       riz 
   1637       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1638      1.30  christos 	    0, CTLTYPE_NODE, device_xname(sc->sk_dev),
   1639       1.1       riz 	    SYSCTL_DESCR("mskc per-controller controls"),
   1640       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, msk_root_num, CTL_CREATE,
   1641       1.1       riz 	    CTL_EOL)) != 0) {
   1642      1.30  christos 		aprint_normal_dev(sc->sk_dev, "couldn't create sysctl node\n");
   1643       1.1       riz 		goto fail_6;
   1644       1.1       riz 	}
   1645       1.1       riz 
   1646       1.1       riz 	sk_nodenum = node->sysctl_num;
   1647       1.1       riz 
   1648       1.1       riz 	/* interrupt moderation time in usecs */
   1649       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1650       1.1       riz 	    CTLFLAG_READWRITE,
   1651       1.1       riz 	    CTLTYPE_INT, "int_mod",
   1652       1.1       riz 	    SYSCTL_DESCR("msk interrupt moderation timer"),
   1653      1.40       dsl 	    msk_sysctl_handler, 0, (void *)sc,
   1654       1.1       riz 	    0, CTL_HW, msk_root_num, sk_nodenum, CTL_CREATE,
   1655       1.1       riz 	    CTL_EOL)) != 0) {
   1656      1.30  christos 		aprint_normal_dev(sc->sk_dev, "couldn't create int_mod sysctl node\n");
   1657       1.1       riz 		goto fail_6;
   1658       1.1       riz 	}
   1659       1.1       riz 
   1660      1.20     joerg 	if (!pmf_device_register(self, mskc_suspend, mskc_resume))
   1661      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1662      1.20     joerg 
   1663       1.1       riz 	return;
   1664       1.1       riz 
   1665  1.55.2.2  pgoyette fail_6:
   1666       1.1       riz 	bus_dmamap_unload(sc->sc_dmatag, sc->sk_status_map);
   1667       1.1       riz fail_4:
   1668      1.43  christos 	bus_dmamem_unmap(sc->sc_dmatag, kva,
   1669       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1670       1.1       riz fail_3:
   1671  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1672  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg);
   1673  1.55.2.1  pgoyette 	sc->sk_status_nseg = 0;
   1674  1.55.2.2  pgoyette fail_5:
   1675  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1676       1.1       riz fail_2:
   1677       1.1       riz 	pci_intr_disestablish(pc, sc->sk_intrhand);
   1678  1.55.2.1  pgoyette 	sc->sk_intrhand = NULL;
   1679       1.1       riz fail_1:
   1680       1.1       riz 	bus_space_unmap(sc->sk_btag, sc->sk_bhandle, size);
   1681  1.55.2.1  pgoyette 	sc->sk_bsize = 0;
   1682  1.55.2.1  pgoyette }
   1683  1.55.2.1  pgoyette 
   1684  1.55.2.1  pgoyette int
   1685  1.55.2.1  pgoyette mskc_detach(device_t self, int flags)
   1686  1.55.2.1  pgoyette {
   1687  1.55.2.2  pgoyette 	struct sk_softc *sc = device_private(self);
   1688  1.55.2.1  pgoyette 	int rv;
   1689  1.55.2.1  pgoyette 
   1690  1.55.2.2  pgoyette 	if (sc->sk_intrhand)
   1691  1.55.2.2  pgoyette 		pci_intr_disestablish(sc->sk_pc, sc->sk_intrhand);
   1692  1.55.2.2  pgoyette 
   1693  1.55.2.1  pgoyette 	rv = config_detach_children(self, flags);
   1694  1.55.2.1  pgoyette 	if (rv != 0)
   1695  1.55.2.1  pgoyette 		return (rv);
   1696  1.55.2.1  pgoyette 
   1697  1.55.2.1  pgoyette 	if (sc->sk_status_nseg > 0) {
   1698  1.55.2.1  pgoyette 		bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1699  1.55.2.1  pgoyette 		bus_dmamem_unmap(sc->sc_dmatag, sc->sk_status_ring,
   1700  1.55.2.1  pgoyette 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1701  1.55.2.1  pgoyette 		bus_dmamem_free(sc->sc_dmatag,
   1702  1.55.2.1  pgoyette 		    &sc->sk_status_seg, sc->sk_status_nseg);
   1703  1.55.2.1  pgoyette 	}
   1704  1.55.2.1  pgoyette 
   1705  1.55.2.1  pgoyette 	if (sc->sk_bsize > 0)
   1706  1.55.2.1  pgoyette 		bus_space_unmap(sc->sk_btag, sc->sk_bhandle, sc->sk_bsize);
   1707  1.55.2.1  pgoyette 
   1708  1.55.2.1  pgoyette 	return(0);
   1709       1.1       riz }
   1710       1.1       riz 
   1711       1.1       riz int
   1712       1.1       riz msk_encap(struct sk_if_softc *sc_if, struct mbuf *m_head, u_int32_t *txidx)
   1713       1.1       riz {
   1714       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1715       1.1       riz 	struct msk_tx_desc		*f = NULL;
   1716       1.5   msaitoh 	u_int32_t		frag, cur;
   1717       1.1       riz 	int			i;
   1718       1.1       riz 	struct sk_txmap_entry	*entry;
   1719       1.1       riz 	bus_dmamap_t		txmap;
   1720       1.1       riz 
   1721       1.1       riz 	DPRINTFN(2, ("msk_encap\n"));
   1722       1.1       riz 
   1723       1.1       riz 	entry = SIMPLEQ_FIRST(&sc_if->sk_txmap_head);
   1724       1.1       riz 	if (entry == NULL) {
   1725       1.1       riz 		DPRINTFN(2, ("msk_encap: no txmap available\n"));
   1726       1.1       riz 		return (ENOBUFS);
   1727       1.1       riz 	}
   1728       1.1       riz 	txmap = entry->dmamap;
   1729       1.1       riz 
   1730       1.1       riz 	cur = frag = *txidx;
   1731       1.1       riz 
   1732       1.1       riz #ifdef MSK_DEBUG
   1733       1.1       riz 	if (mskdebug >= 2)
   1734       1.1       riz 		msk_dump_mbuf(m_head);
   1735       1.1       riz #endif
   1736       1.1       riz 
   1737       1.1       riz 	/*
   1738       1.1       riz 	 * Start packing the mbufs in this chain into
   1739       1.1       riz 	 * the fragment pointers. Stop when we run out
   1740       1.1       riz 	 * of fragments or hit the end of the mbuf chain.
   1741       1.1       riz 	 */
   1742       1.1       riz 	if (bus_dmamap_load_mbuf(sc->sc_dmatag, txmap, m_head,
   1743       1.1       riz 	    BUS_DMA_NOWAIT)) {
   1744       1.1       riz 		DPRINTFN(2, ("msk_encap: dmamap failed\n"));
   1745       1.1       riz 		return (ENOBUFS);
   1746       1.1       riz 	}
   1747       1.1       riz 
   1748       1.5   msaitoh 	if (txmap->dm_nsegs > (MSK_TX_RING_CNT - sc_if->sk_cdata.sk_tx_cnt - 2)) {
   1749       1.5   msaitoh 		DPRINTFN(2, ("msk_encap: too few descriptors free\n"));
   1750       1.5   msaitoh 		bus_dmamap_unload(sc->sc_dmatag, txmap);
   1751       1.5   msaitoh 		return (ENOBUFS);
   1752       1.5   msaitoh 	}
   1753       1.5   msaitoh 
   1754       1.1       riz 	DPRINTFN(2, ("msk_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
   1755       1.1       riz 
   1756       1.1       riz 	/* Sync the DMA map. */
   1757       1.1       riz 	bus_dmamap_sync(sc->sc_dmatag, txmap, 0, txmap->dm_mapsize,
   1758       1.1       riz 	    BUS_DMASYNC_PREWRITE);
   1759       1.1       riz 
   1760       1.1       riz 	for (i = 0; i < txmap->dm_nsegs; i++) {
   1761       1.1       riz 		f = &sc_if->sk_rdata->sk_tx_ring[frag];
   1762       1.1       riz 		f->sk_addr = htole32(txmap->dm_segs[i].ds_addr);
   1763       1.1       riz 		f->sk_len = htole16(txmap->dm_segs[i].ds_len);
   1764       1.1       riz 		f->sk_ctl = 0;
   1765       1.5   msaitoh 		if (i == 0)
   1766       1.1       riz 			f->sk_opcode = SK_Y2_TXOPC_PACKET;
   1767       1.1       riz 		else
   1768       1.1       riz 			f->sk_opcode = SK_Y2_TXOPC_BUFFER | SK_Y2_TXOPC_OWN;
   1769       1.1       riz 		cur = frag;
   1770       1.1       riz 		SK_INC(frag, MSK_TX_RING_CNT);
   1771       1.1       riz 	}
   1772       1.1       riz 
   1773       1.1       riz 	sc_if->sk_cdata.sk_tx_chain[cur].sk_mbuf = m_head;
   1774       1.1       riz 	SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   1775       1.1       riz 
   1776       1.1       riz 	sc_if->sk_cdata.sk_tx_map[cur] = entry;
   1777       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[cur].sk_ctl |= SK_Y2_TXCTL_LASTFRAG;
   1778       1.1       riz 
   1779       1.1       riz 	/* Sync descriptors before handing to chip */
   1780       1.1       riz 	MSK_CDTXSYNC(sc_if, *txidx, txmap->dm_nsegs,
   1781  1.55.2.1  pgoyette 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1782       1.1       riz 
   1783       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[*txidx].sk_opcode |= SK_Y2_TXOPC_OWN;
   1784       1.1       riz 
   1785       1.1       riz 	/* Sync first descriptor to hand it off */
   1786       1.1       riz 	MSK_CDTXSYNC(sc_if, *txidx, 1,
   1787       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1788       1.1       riz 
   1789       1.5   msaitoh 	sc_if->sk_cdata.sk_tx_cnt += txmap->dm_nsegs;
   1790       1.1       riz 
   1791       1.1       riz #ifdef MSK_DEBUG
   1792       1.1       riz 	if (mskdebug >= 2) {
   1793       1.1       riz 		struct msk_tx_desc *le;
   1794       1.1       riz 		u_int32_t idx;
   1795       1.1       riz 		for (idx = *txidx; idx != frag; SK_INC(idx, MSK_TX_RING_CNT)) {
   1796       1.1       riz 			le = &sc_if->sk_rdata->sk_tx_ring[idx];
   1797       1.1       riz 			msk_dump_txdesc(le, idx);
   1798       1.1       riz 		}
   1799       1.1       riz 	}
   1800       1.1       riz #endif
   1801       1.1       riz 
   1802       1.1       riz 	*txidx = frag;
   1803       1.1       riz 
   1804       1.1       riz 	DPRINTFN(2, ("msk_encap: completed successfully\n"));
   1805       1.1       riz 
   1806       1.1       riz 	return (0);
   1807       1.1       riz }
   1808       1.1       riz 
   1809       1.1       riz void
   1810       1.1       riz msk_start(struct ifnet *ifp)
   1811       1.1       riz {
   1812  1.55.2.1  pgoyette 	struct sk_if_softc	*sc_if = ifp->if_softc;
   1813  1.55.2.1  pgoyette 	struct mbuf		*m_head = NULL;
   1814  1.55.2.1  pgoyette 	u_int32_t		idx = sc_if->sk_cdata.sk_tx_prod;
   1815       1.1       riz 	int			pkts = 0;
   1816       1.1       riz 
   1817       1.1       riz 	DPRINTFN(2, ("msk_start\n"));
   1818       1.1       riz 
   1819       1.1       riz 	while (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf == NULL) {
   1820       1.1       riz 		IFQ_POLL(&ifp->if_snd, m_head);
   1821       1.1       riz 		if (m_head == NULL)
   1822       1.1       riz 			break;
   1823       1.1       riz 
   1824       1.1       riz 		/*
   1825       1.1       riz 		 * Pack the data into the transmit ring. If we
   1826       1.1       riz 		 * don't have room, set the OACTIVE flag and wait
   1827       1.1       riz 		 * for the NIC to drain the ring.
   1828       1.1       riz 		 */
   1829       1.1       riz 		if (msk_encap(sc_if, m_head, &idx)) {
   1830       1.1       riz 			ifp->if_flags |= IFF_OACTIVE;
   1831       1.1       riz 			break;
   1832       1.1       riz 		}
   1833       1.1       riz 
   1834       1.1       riz 		/* now we are committed to transmit the packet */
   1835       1.1       riz 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   1836       1.1       riz 		pkts++;
   1837       1.1       riz 
   1838       1.1       riz 		/*
   1839       1.1       riz 		 * If there's a BPF listener, bounce a copy of this frame
   1840       1.1       riz 		 * to him.
   1841       1.1       riz 		 */
   1842  1.55.2.2  pgoyette 		bpf_mtap(ifp, m_head, BPF_D_OUT);
   1843       1.1       riz 	}
   1844       1.1       riz 	if (pkts == 0)
   1845       1.1       riz 		return;
   1846       1.1       riz 
   1847       1.1       riz 	/* Transmit */
   1848       1.1       riz 	if (idx != sc_if->sk_cdata.sk_tx_prod) {
   1849       1.1       riz 		sc_if->sk_cdata.sk_tx_prod = idx;
   1850       1.1       riz 		SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_PUTIDX, idx);
   1851       1.1       riz 
   1852       1.1       riz 		/* Set a timeout in case the chip goes out to lunch. */
   1853       1.1       riz 		ifp->if_timer = 5;
   1854       1.1       riz 	}
   1855       1.1       riz }
   1856       1.1       riz 
   1857       1.1       riz void
   1858       1.1       riz msk_watchdog(struct ifnet *ifp)
   1859       1.1       riz {
   1860       1.1       riz 	struct sk_if_softc *sc_if = ifp->if_softc;
   1861       1.1       riz 
   1862       1.1       riz 	/*
   1863       1.1       riz 	 * Reclaim first as there is a possibility of losing Tx completion
   1864       1.1       riz 	 * interrupts.
   1865       1.1       riz 	 */
   1866  1.55.2.2  pgoyette 	msk_txeof(sc_if);
   1867  1.55.2.2  pgoyette 	if (sc_if->sk_cdata.sk_tx_cnt != 0) {
   1868  1.55.2.2  pgoyette 		aprint_error_dev(sc_if->sk_dev, "watchdog timeout\n");
   1869  1.55.2.2  pgoyette 
   1870  1.55.2.2  pgoyette 		ifp->if_oerrors++;
   1871  1.55.2.2  pgoyette 
   1872  1.55.2.2  pgoyette 		/* XXX Resets both ports; we shouldn't do that. */
   1873  1.55.2.2  pgoyette 		mskc_reset(sc_if->sk_softc);
   1874  1.55.2.2  pgoyette 		msk_reset(sc_if);
   1875  1.55.2.2  pgoyette 		msk_init(ifp);
   1876       1.1       riz 	}
   1877       1.1       riz }
   1878       1.1       riz 
   1879      1.20     joerg static bool
   1880      1.33    dyoung mskc_suspend(device_t dv, const pmf_qual_t *qual)
   1881       1.1       riz {
   1882      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   1883       1.1       riz 
   1884      1.20     joerg 	DPRINTFN(2, ("mskc_suspend\n"));
   1885       1.1       riz 
   1886       1.1       riz 	/* Turn off the 'driver is loaded' LED. */
   1887       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
   1888       1.1       riz 
   1889      1.20     joerg 	return true;
   1890      1.20     joerg }
   1891      1.20     joerg 
   1892      1.20     joerg static bool
   1893      1.33    dyoung mskc_resume(device_t dv, const pmf_qual_t *qual)
   1894      1.20     joerg {
   1895      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   1896      1.20     joerg 
   1897      1.20     joerg 	DPRINTFN(2, ("mskc_resume\n"));
   1898      1.20     joerg 
   1899  1.55.2.1  pgoyette 	mskc_reset(sc);
   1900      1.20     joerg 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   1901      1.20     joerg 
   1902      1.20     joerg 	return true;
   1903       1.1       riz }
   1904       1.1       riz 
   1905      1.38    plunky static __inline int
   1906       1.3  christos msk_rxvalid(struct sk_softc *sc, u_int32_t stat, u_int32_t len)
   1907       1.1       riz {
   1908       1.1       riz 	if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
   1909       1.1       riz 	    YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
   1910       1.1       riz 	    YU_RXSTAT_JABBER)) != 0 ||
   1911       1.1       riz 	    (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
   1912       1.1       riz 	    YU_RXSTAT_BYTES(stat) != len)
   1913       1.1       riz 		return (0);
   1914       1.1       riz 
   1915       1.1       riz 	return (1);
   1916       1.1       riz }
   1917       1.1       riz 
   1918       1.1       riz void
   1919       1.1       riz msk_rxeof(struct sk_if_softc *sc_if, u_int16_t len, u_int32_t rxstat)
   1920       1.1       riz {
   1921       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1922       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   1923       1.1       riz 	struct mbuf		*m;
   1924       1.1       riz 	struct sk_chain		*cur_rx;
   1925       1.1       riz 	int			cur, total_len = len;
   1926       1.1       riz 	bus_dmamap_t		dmamap;
   1927       1.1       riz 
   1928       1.1       riz 	DPRINTFN(2, ("msk_rxeof\n"));
   1929       1.1       riz 
   1930       1.1       riz 	cur = sc_if->sk_cdata.sk_rx_cons;
   1931       1.1       riz 
   1932       1.1       riz 	/* Sync the descriptor */
   1933       1.1       riz 	MSK_CDRXSYNC(sc_if, cur, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1934       1.1       riz 
   1935       1.1       riz 	cur_rx = &sc_if->sk_cdata.sk_rx_chain[cur];
   1936      1.42  riastrad 	if (cur_rx->sk_mbuf == NULL)
   1937      1.42  riastrad 		return;
   1938      1.42  riastrad 
   1939       1.1       riz 	dmamap = sc_if->sk_cdata.sk_rx_jumbo_map;
   1940  1.55.2.2  pgoyette 	SK_INC(sc_if->sk_cdata.sk_rx_cons, MSK_RX_RING_CNT);
   1941  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt--;
   1942  1.55.2.2  pgoyette 
   1943       1.1       riz 	bus_dmamap_sync(sc_if->sk_softc->sc_dmatag, dmamap, 0,
   1944       1.1       riz 	    dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1945       1.1       riz 
   1946       1.1       riz 	m = cur_rx->sk_mbuf;
   1947       1.1       riz 	cur_rx->sk_mbuf = NULL;
   1948       1.1       riz 
   1949       1.1       riz 	if (total_len < SK_MIN_FRAMELEN ||
   1950      1.19    dyoung 	    total_len > ETHER_MAX_LEN_JUMBO ||
   1951       1.1       riz 	    msk_rxvalid(sc, rxstat, total_len) == 0) {
   1952       1.1       riz 		ifp->if_ierrors++;
   1953  1.55.2.2  pgoyette 		m_freem(m);
   1954       1.1       riz 		return;
   1955       1.1       riz 	}
   1956       1.1       riz 
   1957  1.55.2.2  pgoyette 	m_set_rcvif(m, ifp);
   1958  1.55.2.2  pgoyette 	m->m_pkthdr.len = m->m_len = total_len;
   1959       1.1       riz 
   1960       1.1       riz 	/* pass it on. */
   1961      1.49     ozaki 	if_percpuq_enqueue(ifp->if_percpuq, m);
   1962       1.1       riz }
   1963       1.1       riz 
   1964       1.1       riz void
   1965  1.55.2.2  pgoyette msk_txeof(struct sk_if_softc *sc_if)
   1966       1.1       riz {
   1967       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1968       1.1       riz 	struct msk_tx_desc	*cur_tx;
   1969       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   1970  1.55.2.2  pgoyette 	u_int32_t		idx, reg, sk_ctl;
   1971       1.1       riz 	struct sk_txmap_entry	*entry;
   1972       1.1       riz 
   1973       1.1       riz 	DPRINTFN(2, ("msk_txeof\n"));
   1974       1.1       riz 
   1975  1.55.2.2  pgoyette 	if (sc_if->sk_port == SK_PORT_A)
   1976  1.55.2.2  pgoyette 		reg = SK_STAT_BMU_TXA1_RIDX;
   1977  1.55.2.2  pgoyette 	else
   1978  1.55.2.2  pgoyette 		reg = SK_STAT_BMU_TXA2_RIDX;
   1979  1.55.2.2  pgoyette 
   1980       1.1       riz 	/*
   1981       1.1       riz 	 * Go through our tx ring and free mbufs for those
   1982       1.1       riz 	 * frames that have been sent.
   1983       1.1       riz 	 */
   1984  1.55.2.2  pgoyette 	idx = sc_if->sk_cdata.sk_tx_cons;
   1985  1.55.2.2  pgoyette 	while (idx != sk_win_read_2(sc, reg)) {
   1986  1.55.2.2  pgoyette 		MSK_CDTXSYNC(sc_if, idx, 1,
   1987       1.1       riz 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1988  1.55.2.2  pgoyette 
   1989  1.55.2.2  pgoyette 		cur_tx = &sc_if->sk_rdata->sk_tx_ring[idx];
   1990       1.5   msaitoh 		sk_ctl = cur_tx->sk_ctl;
   1991       1.1       riz #ifdef MSK_DEBUG
   1992       1.1       riz 		if (mskdebug >= 2)
   1993  1.55.2.2  pgoyette 			msk_dump_txdesc(cur_tx, idx);
   1994       1.1       riz #endif
   1995       1.5   msaitoh 		if (sk_ctl & SK_Y2_TXCTL_LASTFRAG)
   1996       1.1       riz 			ifp->if_opackets++;
   1997  1.55.2.2  pgoyette 		if (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf != NULL) {
   1998  1.55.2.2  pgoyette 			entry = sc_if->sk_cdata.sk_tx_map[idx];
   1999  1.55.2.2  pgoyette 
   2000  1.55.2.2  pgoyette 			m_freem(sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf);
   2001  1.55.2.2  pgoyette 			sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf = NULL;
   2002       1.1       riz 
   2003       1.1       riz 			bus_dmamap_sync(sc->sc_dmatag, entry->dmamap, 0,
   2004       1.1       riz 			    entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2005       1.1       riz 
   2006       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag, entry->dmamap);
   2007       1.1       riz 			SIMPLEQ_INSERT_TAIL(&sc_if->sk_txmap_head, entry,
   2008       1.1       riz 					  link);
   2009  1.55.2.2  pgoyette 			sc_if->sk_cdata.sk_tx_map[idx] = NULL;
   2010       1.1       riz 		}
   2011       1.1       riz 		sc_if->sk_cdata.sk_tx_cnt--;
   2012  1.55.2.2  pgoyette 		SK_INC(idx, MSK_TX_RING_CNT);
   2013       1.1       riz 	}
   2014       1.1       riz 	ifp->if_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
   2015       1.1       riz 
   2016       1.1       riz 	if (sc_if->sk_cdata.sk_tx_cnt < MSK_TX_RING_CNT - 2)
   2017       1.1       riz 		ifp->if_flags &= ~IFF_OACTIVE;
   2018       1.1       riz 
   2019  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_tx_cons = idx;
   2020  1.55.2.2  pgoyette }
   2021  1.55.2.2  pgoyette 
   2022  1.55.2.2  pgoyette void
   2023  1.55.2.2  pgoyette msk_fill_rx_ring(struct sk_if_softc *sc_if)
   2024  1.55.2.2  pgoyette {
   2025  1.55.2.2  pgoyette 	/* Make sure to not completely wrap around */
   2026  1.55.2.2  pgoyette 	while (sc_if->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT - 1)) {
   2027  1.55.2.2  pgoyette 		if (msk_newbuf(sc_if,
   2028  1.55.2.2  pgoyette 		    sc_if->sk_cdata.sk_rx_jumbo_map) == ENOBUFS) {
   2029  1.55.2.2  pgoyette 			goto schedretry;
   2030  1.55.2.2  pgoyette 		}
   2031  1.55.2.2  pgoyette 	}
   2032  1.55.2.2  pgoyette 
   2033  1.55.2.2  pgoyette 	return;
   2034  1.55.2.2  pgoyette 
   2035  1.55.2.2  pgoyette schedretry:
   2036  1.55.2.2  pgoyette 	/* Try later */
   2037  1.55.2.2  pgoyette 	callout_schedule(&sc_if->sk_tick_rx, hz/2);
   2038  1.55.2.2  pgoyette }
   2039  1.55.2.2  pgoyette 
   2040  1.55.2.2  pgoyette static void
   2041  1.55.2.2  pgoyette msk_fill_rx_tick(void *xsc_if)
   2042  1.55.2.2  pgoyette {
   2043  1.55.2.2  pgoyette 	struct sk_if_softc *sc_if = xsc_if;
   2044  1.55.2.2  pgoyette 	int s, rx_prod;
   2045  1.55.2.2  pgoyette 
   2046  1.55.2.2  pgoyette 	KASSERT(KERNEL_LOCKED_P()); 	/* XXXSMP */
   2047  1.55.2.2  pgoyette 
   2048  1.55.2.2  pgoyette 	s = splnet();
   2049  1.55.2.2  pgoyette 	rx_prod = sc_if->sk_cdata.sk_rx_prod;
   2050  1.55.2.2  pgoyette 	msk_fill_rx_ring(sc_if);
   2051  1.55.2.2  pgoyette 	if (rx_prod != sc_if->sk_cdata.sk_rx_prod) {
   2052  1.55.2.2  pgoyette 		SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
   2053  1.55.2.2  pgoyette 		    sc_if->sk_cdata.sk_rx_prod);
   2054  1.55.2.2  pgoyette 	}
   2055  1.55.2.2  pgoyette 	splx(s);
   2056       1.1       riz }
   2057       1.1       riz 
   2058       1.1       riz void
   2059       1.5   msaitoh msk_tick(void *xsc_if)
   2060       1.1       riz {
   2061  1.55.2.1  pgoyette 	struct sk_if_softc *sc_if = xsc_if;
   2062       1.1       riz 	struct mii_data *mii = &sc_if->sk_mii;
   2063      1.22     chris 	int s;
   2064       1.1       riz 
   2065      1.22     chris 	s = splnet();
   2066  1.55.2.1  pgoyette 	mii_tick(mii);
   2067      1.22     chris 	splx(s);
   2068      1.22     chris 
   2069       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2070       1.1       riz }
   2071       1.1       riz 
   2072       1.1       riz void
   2073       1.1       riz msk_intr_yukon(struct sk_if_softc *sc_if)
   2074       1.1       riz {
   2075       1.1       riz 	u_int8_t status;
   2076       1.1       riz 
   2077       1.1       riz 	status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
   2078       1.1       riz 	/* RX overrun */
   2079       1.1       riz 	if ((status & SK_GMAC_INT_RX_OVER) != 0) {
   2080       1.1       riz 		SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
   2081       1.1       riz 		    SK_RFCTL_RX_FIFO_OVER);
   2082       1.1       riz 	}
   2083       1.1       riz 	/* TX underrun */
   2084       1.1       riz 	if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
   2085       1.6   msaitoh 		SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST,
   2086       1.1       riz 		    SK_TFCTL_TX_FIFO_UNDER);
   2087       1.1       riz 	}
   2088       1.1       riz 
   2089       1.1       riz 	DPRINTFN(2, ("msk_intr_yukon status=%#x\n", status));
   2090       1.1       riz }
   2091       1.1       riz 
   2092       1.1       riz int
   2093       1.1       riz msk_intr(void *xsc)
   2094       1.1       riz {
   2095       1.1       riz 	struct sk_softc		*sc = xsc;
   2096  1.55.2.2  pgoyette 	struct sk_if_softc	*sc_if;
   2097       1.1       riz 	struct sk_if_softc	*sc_if0 = sc->sk_if[SK_PORT_A];
   2098       1.1       riz 	struct sk_if_softc	*sc_if1 = sc->sk_if[SK_PORT_B];
   2099       1.1       riz 	struct ifnet		*ifp0 = NULL, *ifp1 = NULL;
   2100       1.1       riz 	int			claimed = 0;
   2101       1.1       riz 	u_int32_t		status;
   2102       1.1       riz 	struct msk_status_desc	*cur_st;
   2103       1.1       riz 
   2104       1.1       riz 	status = CSR_READ_4(sc, SK_Y2_ISSR2);
   2105  1.55.2.2  pgoyette 	if (status == 0xffffffff)
   2106  1.55.2.2  pgoyette 		return (0);
   2107       1.1       riz 	if (status == 0) {
   2108       1.1       riz 		CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2109       1.1       riz 		return (0);
   2110       1.1       riz 	}
   2111       1.1       riz 
   2112       1.1       riz 	status = CSR_READ_4(sc, SK_ISR);
   2113       1.1       riz 
   2114       1.1       riz 	if (sc_if0 != NULL)
   2115       1.1       riz 		ifp0 = &sc_if0->sk_ethercom.ec_if;
   2116       1.1       riz 	if (sc_if1 != NULL)
   2117       1.1       riz 		ifp1 = &sc_if1->sk_ethercom.ec_if;
   2118       1.1       riz 
   2119       1.1       riz 	if (sc_if0 && (status & SK_Y2_IMR_MAC1) &&
   2120       1.1       riz 	    (ifp0->if_flags & IFF_RUNNING)) {
   2121       1.1       riz 		msk_intr_yukon(sc_if0);
   2122       1.1       riz 	}
   2123       1.1       riz 
   2124       1.1       riz 	if (sc_if1 && (status & SK_Y2_IMR_MAC2) &&
   2125       1.1       riz 	    (ifp1->if_flags & IFF_RUNNING)) {
   2126       1.1       riz 		msk_intr_yukon(sc_if1);
   2127       1.1       riz 	}
   2128       1.1       riz 
   2129  1.55.2.2  pgoyette 	MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2130  1.55.2.2  pgoyette 	    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2131  1.55.2.2  pgoyette 	cur_st = &sc->sk_status_ring[sc->sk_status_idx];
   2132       1.5   msaitoh 
   2133  1.55.2.2  pgoyette 	while (cur_st->sk_opcode & SK_Y2_STOPC_OWN) {
   2134  1.55.2.2  pgoyette 		cur_st->sk_opcode &= ~SK_Y2_STOPC_OWN;
   2135  1.55.2.2  pgoyette 		switch (cur_st->sk_opcode) {
   2136       1.1       riz 		case SK_Y2_STOPC_RXSTAT:
   2137  1.55.2.2  pgoyette 			sc_if = sc->sk_if[cur_st->sk_link & 0x01];
   2138  1.55.2.2  pgoyette 			msk_rxeof(sc_if, letoh16(cur_st->sk_len),
   2139  1.55.2.2  pgoyette 			    letoh32(cur_st->sk_status));
   2140  1.55.2.2  pgoyette 			if (sc_if->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT/3))
   2141  1.55.2.2  pgoyette 				msk_fill_rx_tick(sc_if);
   2142       1.1       riz 			break;
   2143       1.1       riz 		case SK_Y2_STOPC_TXSTAT:
   2144       1.5   msaitoh 			if (sc_if0)
   2145  1.55.2.2  pgoyette 				msk_txeof(sc_if0);
   2146       1.5   msaitoh 			if (sc_if1)
   2147  1.55.2.2  pgoyette 				msk_txeof(sc_if1);
   2148       1.1       riz 			break;
   2149       1.1       riz 		default:
   2150  1.55.2.2  pgoyette 			aprint_error("opcode=0x%x\n", cur_st->sk_opcode);
   2151       1.1       riz 			break;
   2152       1.1       riz 		}
   2153       1.1       riz 		SK_INC(sc->sk_status_idx, MSK_STATUS_RING_CNT);
   2154       1.5   msaitoh 
   2155  1.55.2.2  pgoyette 		MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2156  1.55.2.2  pgoyette 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2157  1.55.2.2  pgoyette 		cur_st = &sc->sk_status_ring[sc->sk_status_idx];
   2158       1.1       riz 	}
   2159       1.1       riz 
   2160       1.1       riz 	if (status & SK_Y2_IMR_BMU) {
   2161       1.1       riz 		CSR_WRITE_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_IRQ_CLEAR);
   2162       1.1       riz 		claimed = 1;
   2163       1.1       riz 	}
   2164       1.1       riz 
   2165       1.1       riz 	CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2166       1.1       riz 
   2167  1.55.2.2  pgoyette 	if (ifp0 != NULL && !IFQ_IS_EMPTY(&ifp0->if_snd))
   2168      1.53     ozaki 		if_schedule_deferred_start(ifp0);
   2169  1.55.2.2  pgoyette 	if (ifp1 != NULL && !IFQ_IS_EMPTY(&ifp1->if_snd))
   2170      1.53     ozaki 		if_schedule_deferred_start(ifp1);
   2171       1.1       riz 
   2172  1.55.2.2  pgoyette 	KASSERT(sc->rnd_attached > 0);
   2173      1.39       tls 	rnd_add_uint32(&sc->rnd_source, status);
   2174       1.1       riz 
   2175       1.1       riz 	if (sc->sk_int_mod_pending)
   2176      1.30  christos 		msk_update_int_mod(sc, 1);
   2177       1.1       riz 
   2178       1.1       riz 	return claimed;
   2179       1.1       riz }
   2180       1.1       riz 
   2181       1.1       riz void
   2182       1.1       riz msk_init_yukon(struct sk_if_softc *sc_if)
   2183       1.1       riz {
   2184       1.5   msaitoh 	u_int32_t		v;
   2185       1.1       riz 	u_int16_t		reg;
   2186       1.1       riz 	struct sk_softc		*sc;
   2187       1.1       riz 	int			i;
   2188       1.1       riz 
   2189       1.1       riz 	sc = sc_if->sk_softc;
   2190       1.1       riz 
   2191       1.1       riz 	DPRINTFN(2, ("msk_init_yukon: start: sk_csr=%#x\n",
   2192       1.1       riz 		     CSR_READ_4(sc_if->sk_softc, SK_CSR)));
   2193       1.1       riz 
   2194       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 1\n"));
   2195       1.1       riz 
   2196       1.1       riz 	DPRINTFN(3, ("msk_init_yukon: gmac_ctrl=%#x\n",
   2197       1.1       riz 		     SK_IF_READ_4(sc_if, 0, SK_GMAC_CTRL)));
   2198       1.1       riz 
   2199       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 3\n"));
   2200       1.1       riz 
   2201       1.1       riz 	/* unused read of the interrupt source register */
   2202       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4\n"));
   2203       1.1       riz 	SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
   2204       1.1       riz 
   2205       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4a\n"));
   2206       1.1       riz 	reg = SK_YU_READ_2(sc_if, YUKON_PAR);
   2207       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2208       1.1       riz 
   2209       1.1       riz 	/* MIB Counter Clear Mode set */
   2210  1.55.2.1  pgoyette 	reg |= YU_PAR_MIB_CLR;
   2211       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2212       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4b\n"));
   2213       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2214       1.1       riz 
   2215       1.1       riz 	/* MIB Counter Clear Mode clear */
   2216       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 5\n"));
   2217  1.55.2.1  pgoyette 	reg &= ~YU_PAR_MIB_CLR;
   2218       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2219       1.1       riz 
   2220       1.1       riz 	/* receive control reg */
   2221       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 7\n"));
   2222       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
   2223       1.1       riz 
   2224       1.6   msaitoh 	/* transmit control register */
   2225       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TCR, (0x04 << 10));
   2226       1.6   msaitoh 
   2227       1.6   msaitoh 	/* transmit flow control register */
   2228       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TFCR, 0xffff);
   2229       1.6   msaitoh 
   2230       1.1       riz 	/* transmit parameter register */
   2231       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 8\n"));
   2232       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
   2233       1.6   msaitoh 		      YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1c) | 0x04);
   2234       1.1       riz 
   2235       1.1       riz 	/* serial mode register */
   2236       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 9\n"));
   2237       1.5   msaitoh 	reg = YU_SMR_DATA_BLIND(0x1c) |
   2238       1.5   msaitoh 	      YU_SMR_MFL_VLAN |
   2239       1.5   msaitoh 	      YU_SMR_IPG_DATA(0x1e);
   2240       1.5   msaitoh 
   2241  1.55.2.1  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   2242  1.55.2.1  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   2243       1.5   msaitoh 		reg |= YU_SMR_MFL_JUMBO;
   2244       1.5   msaitoh 
   2245       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
   2246       1.1       riz 
   2247       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 10\n"));
   2248      1.50  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   2249      1.50  pgoyette 	/* msk_attach calls me before ether_ifattach so check null */
   2250      1.50  pgoyette 	if (ifp != NULL && ifp->if_sadl != NULL)
   2251      1.50  pgoyette 		memcpy(sc_if->sk_enaddr, CLLADDR(ifp->if_sadl),
   2252      1.50  pgoyette 		    sizeof(sc_if->sk_enaddr));
   2253       1.1       riz 	/* Setup Yukon's address */
   2254       1.1       riz 	for (i = 0; i < 3; i++) {
   2255       1.1       riz 		/* Write Source Address 1 (unicast filter) */
   2256      1.43  christos 		SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
   2257       1.1       riz 			      sc_if->sk_enaddr[i * 2] |
   2258       1.1       riz 			      sc_if->sk_enaddr[i * 2 + 1] << 8);
   2259       1.1       riz 	}
   2260       1.1       riz 
   2261       1.1       riz 	for (i = 0; i < 3; i++) {
   2262       1.1       riz 		reg = sk_win_read_2(sc_if->sk_softc,
   2263       1.1       riz 				    SK_MAC1_0 + i * 2 + sc_if->sk_port * 8);
   2264       1.1       riz 		SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4, reg);
   2265       1.1       riz 	}
   2266       1.1       riz 
   2267       1.1       riz 	/* Set promiscuous mode */
   2268       1.1       riz 	msk_setpromisc(sc_if);
   2269       1.1       riz 
   2270       1.1       riz 	/* Set multicast filter */
   2271       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 11\n"));
   2272       1.1       riz 	msk_setmulti(sc_if);
   2273       1.1       riz 
   2274       1.1       riz 	/* enable interrupt mask for counter overflows */
   2275       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 12\n"));
   2276       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
   2277       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
   2278       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
   2279       1.1       riz 
   2280       1.1       riz 	/* Configure RX MAC FIFO Flush Mask */
   2281       1.1       riz 	v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
   2282       1.1       riz 	    YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
   2283       1.1       riz 	    YU_RXSTAT_JABBER;
   2284       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
   2285       1.1       riz 
   2286       1.1       riz 	/* Configure RX MAC FIFO */
   2287       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
   2288       1.7   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_OPERATION_ON |
   2289       1.7   msaitoh 	    SK_RFCTL_FIFO_FLUSH_ON);
   2290       1.1       riz 
   2291  1.55.2.2  pgoyette 	/* Increase flush threshold to 64 bytes */
   2292       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
   2293       1.1       riz 	    SK_RFCTL_FIFO_THRESHOLD + 1);
   2294       1.1       riz 
   2295       1.1       riz 	/* Configure TX MAC FIFO */
   2296       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
   2297       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
   2298       1.1       riz 
   2299       1.1       riz #if 1
   2300       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, YU_GPCR_TXEN | YU_GPCR_RXEN);
   2301       1.1       riz #endif
   2302       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: end\n"));
   2303       1.1       riz }
   2304       1.1       riz 
   2305       1.1       riz /*
   2306       1.1       riz  * Note that to properly initialize any part of the GEnesis chip,
   2307       1.1       riz  * you first have to take it out of reset mode.
   2308       1.1       riz  */
   2309       1.1       riz int
   2310       1.1       riz msk_init(struct ifnet *ifp)
   2311       1.1       riz {
   2312       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2313       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2314      1.15    dyoung 	int			rc = 0, s;
   2315       1.5   msaitoh 	uint32_t		imr, imtimer_ticks;
   2316       1.1       riz 
   2317       1.1       riz 
   2318       1.1       riz 	DPRINTFN(2, ("msk_init\n"));
   2319       1.1       riz 
   2320       1.1       riz 	s = splnet();
   2321       1.1       riz 
   2322       1.1       riz 	/* Cancel pending I/O and free all RX/TX buffers. */
   2323  1.55.2.2  pgoyette 	msk_stop(ifp, 1);
   2324       1.1       riz 
   2325       1.1       riz 	/* Configure I2C registers */
   2326       1.1       riz 
   2327       1.1       riz 	/* Configure XMAC(s) */
   2328       1.1       riz 	msk_init_yukon(sc_if);
   2329      1.15    dyoung 	if ((rc = ether_mediachange(ifp)) != 0)
   2330      1.15    dyoung 		goto out;
   2331       1.1       riz 
   2332       1.1       riz 	/* Configure transmit arbiter(s) */
   2333       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_ON);
   2334       1.1       riz #if 0
   2335       1.1       riz 	    SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
   2336       1.1       riz #endif
   2337       1.1       riz 
   2338       1.1       riz 	/* Configure RAMbuffers */
   2339       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
   2340       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
   2341       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
   2342       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
   2343       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
   2344       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
   2345       1.1       riz 
   2346       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_UNRESET);
   2347       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_STORENFWD_ON);
   2348       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_START, sc_if->sk_tx_ramstart);
   2349       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_WR_PTR, sc_if->sk_tx_ramstart);
   2350       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_RD_PTR, sc_if->sk_tx_ramstart);
   2351       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_END, sc_if->sk_tx_ramend);
   2352       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_ON);
   2353       1.1       riz 
   2354       1.1       riz 	/* Configure BMUs */
   2355       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000016);
   2356       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000d28);
   2357       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000080);
   2358       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_WM, 0x0600);	/* XXX ??? */
   2359       1.1       riz 
   2360       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000016);
   2361       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000d28);
   2362       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000080);
   2363       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_WM, 0x0600);	/* XXX ??? */
   2364       1.1       riz 
   2365       1.1       riz 	/* Make sure the sync transmit queue is disabled. */
   2366       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET);
   2367       1.1       riz 
   2368       1.1       riz 	/* Init descriptors */
   2369       1.1       riz 	if (msk_init_rx_ring(sc_if) == ENOBUFS) {
   2370      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2371      1.18    cegger 		    "memory for rx buffers\n");
   2372  1.55.2.2  pgoyette 		msk_stop(ifp, 1);
   2373       1.1       riz 		splx(s);
   2374       1.1       riz 		return ENOBUFS;
   2375       1.1       riz 	}
   2376       1.1       riz 
   2377       1.1       riz 	if (msk_init_tx_ring(sc_if) == ENOBUFS) {
   2378      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2379      1.18    cegger 		    "memory for tx buffers\n");
   2380  1.55.2.2  pgoyette 		msk_stop(ifp, 1);
   2381       1.1       riz 		splx(s);
   2382       1.1       riz 		return ENOBUFS;
   2383       1.1       riz 	}
   2384       1.1       riz 
   2385       1.1       riz 	/* Set interrupt moderation if changed via sysctl. */
   2386       1.1       riz 	switch (sc->sk_type) {
   2387       1.1       riz 	case SK_YUKON_EC:
   2388       1.6   msaitoh 	case SK_YUKON_EC_U:
   2389  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   2390  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   2391  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   2392  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   2393  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   2394  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   2395       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
   2396       1.1       riz 		break;
   2397       1.6   msaitoh 	case SK_YUKON_FE:
   2398       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
   2399       1.6   msaitoh 		break;
   2400  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   2401  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
   2402  1.55.2.1  pgoyette 		break;
   2403       1.6   msaitoh 	case SK_YUKON_XL:
   2404       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
   2405       1.6   msaitoh 		break;
   2406       1.1       riz 	default:
   2407       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
   2408       1.1       riz 	}
   2409       1.1       riz 	imr = sk_win_read_4(sc, SK_IMTIMERINIT);
   2410       1.1       riz 	if (imr != SK_IM_USECS(sc->sk_int_mod)) {
   2411       1.1       riz 		sk_win_write_4(sc, SK_IMTIMERINIT,
   2412       1.1       riz 		    SK_IM_USECS(sc->sk_int_mod));
   2413      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
   2414      1.34       tnn 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
   2415       1.1       riz 	}
   2416       1.1       riz 
   2417       1.1       riz 	/* Initialize prefetch engine. */
   2418       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2419       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000002);
   2420       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_LIDX, MSK_RX_RING_CNT - 1);
   2421       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRLO,
   2422       1.1       riz 	    MSK_RX_RING_ADDR(sc_if, 0));
   2423       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRHI,
   2424       1.1       riz 	    (u_int64_t)MSK_RX_RING_ADDR(sc_if, 0) >> 32);
   2425       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000008);
   2426       1.1       riz 	SK_IF_READ_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR);
   2427       1.1       riz 
   2428       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2429       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000002);
   2430       1.1       riz 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_LIDX, MSK_TX_RING_CNT - 1);
   2431       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRLO,
   2432       1.1       riz 	    MSK_TX_RING_ADDR(sc_if, 0));
   2433       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRHI,
   2434       1.1       riz 	    (u_int64_t)MSK_TX_RING_ADDR(sc_if, 0) >> 32);
   2435       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000008);
   2436       1.1       riz 	SK_IF_READ_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR);
   2437       1.1       riz 
   2438       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
   2439       1.1       riz 	    sc_if->sk_cdata.sk_rx_prod);
   2440       1.1       riz 
   2441       1.1       riz 	/* Configure interrupt handling */
   2442       1.1       riz 	if (sc_if->sk_port == SK_PORT_A)
   2443       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS1;
   2444       1.1       riz 	else
   2445       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS2;
   2446       1.1       riz 	sc->sk_intrmask |= SK_Y2_IMR_BMU;
   2447       1.1       riz 	CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2448       1.1       riz 
   2449       1.1       riz 	ifp->if_flags |= IFF_RUNNING;
   2450       1.1       riz 	ifp->if_flags &= ~IFF_OACTIVE;
   2451       1.1       riz 
   2452       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2453       1.1       riz 
   2454      1.15    dyoung out:
   2455       1.1       riz 	splx(s);
   2456      1.15    dyoung 	return rc;
   2457       1.1       riz }
   2458       1.1       riz 
   2459  1.55.2.2  pgoyette /*
   2460  1.55.2.2  pgoyette  * Note: the logic of second parameter is inverted compared to OpenBSD
   2461  1.55.2.2  pgoyette  * code, since this code uses the function as if_stop hook too.
   2462  1.55.2.2  pgoyette  */
   2463       1.1       riz void
   2464       1.3  christos msk_stop(struct ifnet *ifp, int disable)
   2465       1.1       riz {
   2466       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2467       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2468       1.1       riz 	struct sk_txmap_entry	*dma;
   2469       1.1       riz 	int			i;
   2470       1.1       riz 
   2471       1.1       riz 	DPRINTFN(2, ("msk_stop\n"));
   2472       1.1       riz 
   2473       1.1       riz 	callout_stop(&sc_if->sk_tick_ch);
   2474  1.55.2.2  pgoyette 	callout_stop(&sc_if->sk_tick_rx);
   2475       1.1       riz 
   2476       1.1       riz 	ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
   2477       1.1       riz 
   2478       1.1       riz 	/* Stop transfer of Tx descriptors */
   2479       1.1       riz 
   2480       1.1       riz 	/* Stop transfer of Rx descriptors */
   2481       1.1       riz 
   2482  1.55.2.2  pgoyette 	if (disable) {
   2483  1.55.2.2  pgoyette 		/* Turn off various components of this interface. */
   2484  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
   2485  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
   2486  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
   2487  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2488  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, SK_TXBMU_OFFLINE);
   2489  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2490  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
   2491  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
   2492  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_TXLEDCTL_COUNTER_STOP);
   2493  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
   2494  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
   2495  1.55.2.2  pgoyette 
   2496  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2497  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2498  1.55.2.2  pgoyette 
   2499  1.55.2.2  pgoyette 		/* Disable interrupts */
   2500  1.55.2.2  pgoyette 		if (sc_if->sk_port == SK_PORT_A)
   2501  1.55.2.2  pgoyette 			sc->sk_intrmask &= ~SK_Y2_INTRS1;
   2502  1.55.2.2  pgoyette 		else
   2503  1.55.2.2  pgoyette 			sc->sk_intrmask &= ~SK_Y2_INTRS2;
   2504  1.55.2.2  pgoyette 		CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2505  1.55.2.2  pgoyette 	}
   2506       1.1       riz 
   2507       1.1       riz 	/* Free RX and TX mbufs still in the queues. */
   2508       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
   2509       1.1       riz 		if (sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf != NULL) {
   2510       1.1       riz 			m_freem(sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf);
   2511       1.1       riz 			sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf = NULL;
   2512       1.1       riz 		}
   2513       1.1       riz 	}
   2514       1.1       riz 
   2515  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_prod = 0;
   2516  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cons = 0;
   2517  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt = 0;
   2518  1.55.2.2  pgoyette 
   2519       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
   2520       1.1       riz 		if (sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf != NULL) {
   2521       1.1       riz 			m_freem(sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf);
   2522       1.1       riz 			sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf = NULL;
   2523       1.1       riz #if 1
   2524       1.1       riz 			SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head,
   2525       1.1       riz 			    sc_if->sk_cdata.sk_tx_map[i], link);
   2526       1.1       riz 			sc_if->sk_cdata.sk_tx_map[i] = 0;
   2527       1.1       riz #endif
   2528       1.1       riz 		}
   2529       1.1       riz 	}
   2530       1.1       riz 
   2531       1.1       riz #if 1
   2532       1.1       riz 	while ((dma = SIMPLEQ_FIRST(&sc_if->sk_txmap_head))) {
   2533       1.1       riz 		SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   2534       1.1       riz 		bus_dmamap_destroy(sc->sc_dmatag, dma->dmamap);
   2535       1.1       riz 		free(dma, M_DEVBUF);
   2536       1.1       riz 	}
   2537       1.1       riz #endif
   2538       1.1       riz }
   2539       1.1       riz 
   2540  1.55.2.2  pgoyette CFATTACH_DECL3_NEW(mskc, sizeof(struct sk_softc), mskc_probe, mskc_attach,
   2541  1.55.2.2  pgoyette 	mskc_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   2542       1.1       riz 
   2543  1.55.2.2  pgoyette CFATTACH_DECL3_NEW(msk, sizeof(struct sk_if_softc), msk_probe, msk_attach,
   2544  1.55.2.2  pgoyette 	msk_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   2545       1.1       riz 
   2546       1.1       riz #ifdef MSK_DEBUG
   2547       1.1       riz void
   2548       1.1       riz msk_dump_txdesc(struct msk_tx_desc *le, int idx)
   2549       1.1       riz {
   2550       1.1       riz #define DESC_PRINT(X)					\
   2551       1.1       riz 	if (X)					\
   2552       1.1       riz 		printf("txdesc[%d]." #X "=%#x\n",	\
   2553       1.1       riz 		       idx, X);
   2554       1.1       riz 
   2555       1.1       riz 	DESC_PRINT(letoh32(le->sk_addr));
   2556       1.1       riz 	DESC_PRINT(letoh16(le->sk_len));
   2557       1.1       riz 	DESC_PRINT(le->sk_ctl);
   2558       1.1       riz 	DESC_PRINT(le->sk_opcode);
   2559       1.1       riz #undef DESC_PRINT
   2560       1.1       riz }
   2561       1.1       riz 
   2562       1.1       riz void
   2563       1.1       riz msk_dump_bytes(const char *data, int len)
   2564       1.1       riz {
   2565       1.1       riz 	int c, i, j;
   2566       1.1       riz 
   2567       1.1       riz 	for (i = 0; i < len; i += 16) {
   2568       1.1       riz 		printf("%08x  ", i);
   2569       1.1       riz 		c = len - i;
   2570       1.1       riz 		if (c > 16) c = 16;
   2571       1.1       riz 
   2572       1.1       riz 		for (j = 0; j < c; j++) {
   2573       1.1       riz 			printf("%02x ", data[i + j] & 0xff);
   2574       1.1       riz 			if ((j & 0xf) == 7 && j > 0)
   2575       1.1       riz 				printf(" ");
   2576       1.1       riz 		}
   2577  1.55.2.1  pgoyette 
   2578       1.1       riz 		for (; j < 16; j++)
   2579       1.1       riz 			printf("   ");
   2580       1.1       riz 		printf("  ");
   2581       1.1       riz 
   2582       1.1       riz 		for (j = 0; j < c; j++) {
   2583       1.1       riz 			int ch = data[i + j] & 0xff;
   2584       1.1       riz 			printf("%c", ' ' <= ch && ch <= '~' ? ch : ' ');
   2585       1.1       riz 		}
   2586  1.55.2.1  pgoyette 
   2587       1.1       riz 		printf("\n");
   2588  1.55.2.1  pgoyette 
   2589       1.1       riz 		if (c < 16)
   2590       1.1       riz 			break;
   2591       1.1       riz 	}
   2592       1.1       riz }
   2593       1.1       riz 
   2594       1.1       riz void
   2595       1.1       riz msk_dump_mbuf(struct mbuf *m)
   2596       1.1       riz {
   2597       1.1       riz 	int count = m->m_pkthdr.len;
   2598       1.1       riz 
   2599       1.1       riz 	printf("m=%p, m->m_pkthdr.len=%d\n", m, m->m_pkthdr.len);
   2600       1.1       riz 
   2601       1.1       riz 	while (count > 0 && m) {
   2602       1.1       riz 		printf("m=%p, m->m_data=%p, m->m_len=%d\n",
   2603       1.1       riz 		       m, m->m_data, m->m_len);
   2604       1.1       riz 		msk_dump_bytes(mtod(m, char *), m->m_len);
   2605       1.1       riz 
   2606       1.1       riz 		count -= m->m_len;
   2607       1.1       riz 		m = m->m_next;
   2608       1.1       riz 	}
   2609       1.1       riz }
   2610       1.1       riz #endif
   2611       1.1       riz 
   2612       1.1       riz static int
   2613       1.1       riz msk_sysctl_handler(SYSCTLFN_ARGS)
   2614       1.1       riz {
   2615       1.1       riz 	int error, t;
   2616       1.1       riz 	struct sysctlnode node;
   2617       1.1       riz 	struct sk_softc *sc;
   2618       1.1       riz 
   2619       1.1       riz 	node = *rnode;
   2620       1.1       riz 	sc = node.sysctl_data;
   2621       1.1       riz 	t = sc->sk_int_mod;
   2622       1.1       riz 	node.sysctl_data = &t;
   2623       1.1       riz 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   2624       1.1       riz 	if (error || newp == NULL)
   2625       1.1       riz 		return error;
   2626       1.1       riz 
   2627       1.1       riz 	if (t < SK_IM_MIN || t > SK_IM_MAX)
   2628       1.1       riz 		return EINVAL;
   2629       1.1       riz 
   2630       1.1       riz 	/* update the softc with sysctl-changed value, and mark
   2631       1.1       riz 	   for hardware update */
   2632       1.1       riz 	sc->sk_int_mod = t;
   2633       1.1       riz 	sc->sk_int_mod_pending = 1;
   2634       1.1       riz 	return 0;
   2635       1.1       riz }
   2636       1.1       riz 
   2637       1.1       riz /*
   2638  1.55.2.2  pgoyette  * Set up sysctl(3) MIB, hw.msk.* - Individual controllers will be
   2639  1.55.2.2  pgoyette  * set up in mskc_attach()
   2640       1.1       riz  */
   2641       1.1       riz SYSCTL_SETUP(sysctl_msk, "sysctl msk subtree setup")
   2642       1.1       riz {
   2643       1.1       riz 	int rc;
   2644       1.1       riz 	const struct sysctlnode *node;
   2645       1.1       riz 
   2646       1.1       riz 	if ((rc = sysctl_createv(clog, 0, NULL, &node,
   2647       1.1       riz 	    0, CTLTYPE_NODE, "msk",
   2648       1.1       riz 	    SYSCTL_DESCR("msk interface controls"),
   2649       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
   2650       1.1       riz 		goto err;
   2651       1.1       riz 	}
   2652       1.1       riz 
   2653       1.1       riz 	msk_root_num = node->sysctl_num;
   2654       1.1       riz 	return;
   2655       1.1       riz 
   2656       1.1       riz err:
   2657       1.1       riz 	aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
   2658       1.1       riz }
   2659