Home | History | Annotate | Line # | Download | only in pci
if_msk.c revision 1.55.2.8
      1  1.55.2.8  pgoyette /* $NetBSD: if_msk.c,v 1.55.2.8 2019/01/26 22:00:07 pgoyette Exp $ */
      2  1.55.2.2  pgoyette /*	$OpenBSD: if_msk.c,v 1.79 2009/10/15 17:54:56 deraadt Exp $	*/
      3       1.1       riz 
      4       1.1       riz /*
      5       1.1       riz  * Copyright (c) 1997, 1998, 1999, 2000
      6       1.1       riz  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      7       1.1       riz  *
      8       1.1       riz  * Redistribution and use in source and binary forms, with or without
      9       1.1       riz  * modification, are permitted provided that the following conditions
     10       1.1       riz  * are met:
     11       1.1       riz  * 1. Redistributions of source code must retain the above copyright
     12       1.1       riz  *    notice, this list of conditions and the following disclaimer.
     13       1.1       riz  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       riz  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       riz  *    documentation and/or other materials provided with the distribution.
     16       1.1       riz  * 3. All advertising materials mentioning features or use of this software
     17       1.1       riz  *    must display the following acknowledgement:
     18       1.1       riz  *	This product includes software developed by Bill Paul.
     19       1.1       riz  * 4. Neither the name of the author nor the names of any co-contributors
     20       1.1       riz  *    may be used to endorse or promote products derived from this software
     21       1.1       riz  *    without specific prior written permission.
     22       1.1       riz  *
     23       1.1       riz  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     24       1.1       riz  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1       riz  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1       riz  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     27       1.1       riz  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28       1.1       riz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29       1.1       riz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30       1.1       riz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31       1.1       riz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32       1.1       riz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     33       1.1       riz  * THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1       riz  *
     35       1.1       riz  * $FreeBSD: /c/ncvs/src/sys/pci/if_sk.c,v 1.20 2000/04/22 02:16:37 wpaul Exp $
     36       1.1       riz  */
     37       1.1       riz 
     38       1.1       riz /*
     39       1.1       riz  * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
     40       1.1       riz  *
     41       1.1       riz  * Permission to use, copy, modify, and distribute this software for any
     42       1.1       riz  * purpose with or without fee is hereby granted, provided that the above
     43       1.1       riz  * copyright notice and this permission notice appear in all copies.
     44       1.1       riz  *
     45       1.1       riz  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     46       1.1       riz  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     47       1.1       riz  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     48       1.1       riz  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     49       1.1       riz  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     50       1.1       riz  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     51       1.1       riz  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     52       1.1       riz  */
     53       1.1       riz 
     54      1.10       dsl #include <sys/cdefs.h>
     55  1.55.2.8  pgoyette __KERNEL_RCSID(0, "$NetBSD: if_msk.c,v 1.55.2.8 2019/01/26 22:00:07 pgoyette Exp $");
     56       1.1       riz 
     57       1.1       riz #include <sys/param.h>
     58       1.1       riz #include <sys/systm.h>
     59       1.1       riz #include <sys/sockio.h>
     60       1.1       riz #include <sys/mbuf.h>
     61       1.1       riz #include <sys/malloc.h>
     62      1.21      cube #include <sys/mutex.h>
     63       1.1       riz #include <sys/kernel.h>
     64       1.1       riz #include <sys/socket.h>
     65       1.1       riz #include <sys/device.h>
     66       1.1       riz #include <sys/queue.h>
     67       1.1       riz #include <sys/callout.h>
     68       1.1       riz #include <sys/sysctl.h>
     69       1.1       riz #include <sys/endian.h>
     70       1.1       riz #ifdef __NetBSD__
     71       1.1       riz  #define letoh16 htole16
     72       1.1       riz  #define letoh32 htole32
     73       1.1       riz #endif
     74       1.1       riz 
     75       1.1       riz #include <net/if.h>
     76       1.1       riz #include <net/if_dl.h>
     77       1.1       riz #include <net/if_types.h>
     78       1.1       riz 
     79       1.1       riz #include <net/if_media.h>
     80       1.1       riz 
     81       1.1       riz #include <net/bpf.h>
     82      1.48  riastrad #include <sys/rndsource.h>
     83       1.1       riz 
     84       1.1       riz #include <dev/mii/mii.h>
     85       1.1       riz #include <dev/mii/miivar.h>
     86       1.1       riz #include <dev/mii/brgphyreg.h>
     87       1.1       riz 
     88       1.1       riz #include <dev/pci/pcireg.h>
     89       1.1       riz #include <dev/pci/pcivar.h>
     90       1.1       riz #include <dev/pci/pcidevs.h>
     91       1.1       riz 
     92       1.1       riz #include <dev/pci/if_skreg.h>
     93       1.1       riz #include <dev/pci/if_mskvar.h>
     94       1.1       riz 
     95      1.26    cegger int mskc_probe(device_t, cfdata_t, void *);
     96      1.30  christos void mskc_attach(device_t, device_t, void *);
     97  1.55.2.1  pgoyette int mskc_detach(device_t, int);
     98  1.55.2.1  pgoyette void mskc_reset(struct sk_softc *);
     99      1.33    dyoung static bool mskc_suspend(device_t, const pmf_qual_t *);
    100      1.33    dyoung static bool mskc_resume(device_t, const pmf_qual_t *);
    101      1.26    cegger int msk_probe(device_t, cfdata_t, void *);
    102      1.30  christos void msk_attach(device_t, device_t, void *);
    103  1.55.2.1  pgoyette int msk_detach(device_t, int);
    104  1.55.2.1  pgoyette void msk_reset(struct sk_if_softc *);
    105       1.1       riz int mskcprint(void *, const char *);
    106       1.1       riz int msk_intr(void *);
    107       1.1       riz void msk_intr_yukon(struct sk_if_softc *);
    108  1.55.2.7  pgoyette void msk_rxeof(struct sk_if_softc *, uint16_t, uint32_t);
    109  1.55.2.2  pgoyette void msk_txeof(struct sk_if_softc *);
    110  1.55.2.7  pgoyette int msk_encap(struct sk_if_softc *, struct mbuf *, uint32_t *);
    111       1.1       riz void msk_start(struct ifnet *);
    112       1.8  christos int msk_ioctl(struct ifnet *, u_long, void *);
    113       1.1       riz int msk_init(struct ifnet *);
    114       1.1       riz void msk_init_yukon(struct sk_if_softc *);
    115       1.1       riz void msk_stop(struct ifnet *, int);
    116       1.1       riz void msk_watchdog(struct ifnet *);
    117  1.55.2.2  pgoyette int msk_newbuf(struct sk_if_softc *, bus_dmamap_t);
    118       1.1       riz int msk_alloc_jumbo_mem(struct sk_if_softc *);
    119       1.1       riz void *msk_jalloc(struct sk_if_softc *);
    120       1.8  christos void msk_jfree(struct mbuf *, void *, size_t, void *);
    121       1.1       riz int msk_init_rx_ring(struct sk_if_softc *);
    122       1.1       riz int msk_init_tx_ring(struct sk_if_softc *);
    123  1.55.2.2  pgoyette void msk_fill_rx_ring(struct sk_if_softc *);
    124       1.1       riz 
    125      1.30  christos void msk_update_int_mod(struct sk_softc *, int);
    126       1.1       riz 
    127  1.55.2.8  pgoyette int msk_miibus_readreg(device_t, int, int, uint16_t *);
    128  1.55.2.8  pgoyette int msk_miibus_writereg(device_t, int, int, uint16_t);
    129      1.41      matt void msk_miibus_statchg(struct ifnet *);
    130       1.1       riz 
    131       1.1       riz void msk_setmulti(struct sk_if_softc *);
    132       1.1       riz void msk_setpromisc(struct sk_if_softc *);
    133       1.5   msaitoh void msk_tick(void *);
    134  1.55.2.2  pgoyette static void msk_fill_rx_tick(void *);
    135       1.1       riz 
    136       1.1       riz /* #define MSK_DEBUG 1 */
    137       1.1       riz #ifdef MSK_DEBUG
    138       1.1       riz #define DPRINTF(x)	if (mskdebug) printf x
    139       1.1       riz #define DPRINTFN(n,x)	if (mskdebug >= (n)) printf x
    140       1.1       riz int	mskdebug = MSK_DEBUG;
    141       1.1       riz 
    142       1.1       riz void msk_dump_txdesc(struct msk_tx_desc *, int);
    143       1.1       riz void msk_dump_mbuf(struct mbuf *);
    144       1.1       riz void msk_dump_bytes(const char *, int);
    145       1.1       riz #else
    146       1.1       riz #define DPRINTF(x)
    147       1.1       riz #define DPRINTFN(n,x)
    148       1.1       riz #endif
    149       1.1       riz 
    150       1.1       riz static int msk_sysctl_handler(SYSCTLFN_PROTO);
    151       1.1       riz static int msk_root_num;
    152       1.1       riz 
    153  1.55.2.4  pgoyette #define MSK_ADDR_LO(x)  ((uint64_t) (x) & 0xffffffffUL)
    154  1.55.2.4  pgoyette #define MSK_ADDR_HI(x)  ((uint64_t) (x) >> 32)
    155  1.55.2.4  pgoyette 
    156       1.1       riz /* supported device vendors */
    157       1.1       riz static const struct msk_product {
    158  1.55.2.1  pgoyette 	pci_vendor_id_t         msk_vendor;
    159  1.55.2.1  pgoyette 	pci_product_id_t        msk_product;
    160       1.1       riz } msk_products[] = {
    161       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550SX },
    162  1.55.2.1  pgoyette 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE550T_B1 },
    163       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560SX },
    164       1.5   msaitoh 	{ PCI_VENDOR_DLINK,		PCI_PRODUCT_DLINK_DGE560T },
    165  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021CU },
    166  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8021X },
    167  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022CU },
    168  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8022X },
    169       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8035 },
    170       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8036 },
    171       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8038 },
    172       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8039 },
    173      1.47  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040 },
    174  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8040T },
    175  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8042 },
    176  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8048 },
    177       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8050 },
    178       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8052 },
    179       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8053 },
    180       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055 },
    181  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8055_2 },
    182       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8056 },
    183  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8057 },
    184      1.55  christos 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8058 },
    185  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8059 },
    186       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061CU },
    187       1.5   msaitoh 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8061X },
    188       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062CU },
    189       1.1       riz 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKONII_8062X },
    190  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8070 },
    191  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8071 },
    192  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8072 },
    193  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8075 },
    194  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_8079 },
    195  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C032 },
    196  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C033 },
    197  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C034 },
    198  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C036 },
    199  1.55.2.1  pgoyette 	{ PCI_VENDOR_MARVELL,		PCI_PRODUCT_MARVELL_YUKON_C042 },
    200       1.1       riz 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9SXX },
    201  1.55.2.3  pgoyette 	{ PCI_VENDOR_SCHNEIDERKOCH,	PCI_PRODUCT_SCHNEIDERKOCH_SK_9E21 },
    202  1.55.2.3  pgoyette 	{ 0,				0 }
    203       1.1       riz };
    204       1.1       riz 
    205  1.55.2.7  pgoyette static inline uint32_t
    206  1.55.2.7  pgoyette sk_win_read_4(struct sk_softc *sc, uint32_t reg)
    207       1.1       riz {
    208       1.1       riz 	return CSR_READ_4(sc, reg);
    209       1.1       riz }
    210       1.1       riz 
    211  1.55.2.7  pgoyette static inline uint16_t
    212  1.55.2.7  pgoyette sk_win_read_2(struct sk_softc *sc, uint32_t reg)
    213       1.1       riz {
    214       1.1       riz 	return CSR_READ_2(sc, reg);
    215       1.1       riz }
    216       1.1       riz 
    217  1.55.2.7  pgoyette static inline uint8_t
    218  1.55.2.7  pgoyette sk_win_read_1(struct sk_softc *sc, uint32_t reg)
    219       1.1       riz {
    220       1.1       riz 	return CSR_READ_1(sc, reg);
    221       1.1       riz }
    222       1.1       riz 
    223       1.1       riz static inline void
    224  1.55.2.7  pgoyette sk_win_write_4(struct sk_softc *sc, uint32_t reg, uint32_t x)
    225       1.1       riz {
    226       1.1       riz 	CSR_WRITE_4(sc, reg, x);
    227       1.1       riz }
    228       1.1       riz 
    229       1.1       riz static inline void
    230  1.55.2.7  pgoyette sk_win_write_2(struct sk_softc *sc, uint32_t reg, uint16_t x)
    231       1.1       riz {
    232       1.1       riz 	CSR_WRITE_2(sc, reg, x);
    233       1.1       riz }
    234       1.1       riz 
    235       1.1       riz static inline void
    236  1.55.2.7  pgoyette sk_win_write_1(struct sk_softc *sc, uint32_t reg, uint8_t x)
    237       1.1       riz {
    238       1.1       riz 	CSR_WRITE_1(sc, reg, x);
    239       1.1       riz }
    240       1.1       riz 
    241       1.1       riz int
    242  1.55.2.8  pgoyette msk_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
    243       1.1       riz {
    244      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    245  1.55.2.8  pgoyette 	uint16_t data;
    246       1.1       riz 	int i;
    247       1.1       riz 
    248  1.55.2.1  pgoyette 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    249       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_READ);
    250  1.55.2.1  pgoyette 
    251       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    252       1.1       riz 		DELAY(1);
    253  1.55.2.8  pgoyette 		data = SK_YU_READ_2(sc_if, YUKON_SMICR);
    254  1.55.2.8  pgoyette 		if (data & YU_SMICR_READ_VALID)
    255       1.1       riz 			break;
    256       1.1       riz 	}
    257       1.1       riz 
    258       1.1       riz 	if (i == SK_TIMEOUT) {
    259      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy failed to come ready\n");
    260  1.55.2.8  pgoyette 		return ETIMEDOUT;
    261       1.1       riz 	}
    262  1.55.2.1  pgoyette 
    263  1.55.2.8  pgoyette  	DPRINTFN(9, ("msk_miibus_readreg: i=%d, timeout=%d\n", i, SK_TIMEOUT));
    264       1.1       riz 
    265  1.55.2.8  pgoyette 	*val = SK_YU_READ_2(sc_if, YUKON_SMIDR);
    266       1.1       riz 
    267  1.55.2.8  pgoyette 	DPRINTFN(9, ("msk_miibus_readreg phy=%d, reg=%#x, val=%#hx\n",
    268  1.55.2.8  pgoyette 		phy, reg, *val));
    269       1.1       riz 
    270  1.55.2.8  pgoyette 	return 0;
    271       1.1       riz }
    272       1.1       riz 
    273  1.55.2.8  pgoyette int
    274  1.55.2.8  pgoyette msk_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
    275       1.1       riz {
    276      1.27    cegger 	struct sk_if_softc *sc_if = device_private(dev);
    277       1.1       riz 	int i;
    278       1.1       riz 
    279  1.55.2.8  pgoyette 	DPRINTFN(9, ("msk_miibus_writereg phy=%d reg=%#x val=%#hx\n",
    280       1.1       riz 		     phy, reg, val));
    281       1.1       riz 
    282       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMIDR, val);
    283       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_SMICR, YU_SMICR_PHYAD(phy) |
    284       1.1       riz 		      YU_SMICR_REGAD(reg) | YU_SMICR_OP_WRITE);
    285       1.1       riz 
    286       1.1       riz 	for (i = 0; i < SK_TIMEOUT; i++) {
    287       1.1       riz 		DELAY(1);
    288       1.4   msaitoh 		if (!(SK_YU_READ_2(sc_if, YUKON_SMICR) & YU_SMICR_BUSY))
    289       1.1       riz 			break;
    290       1.1       riz 	}
    291       1.1       riz 
    292  1.55.2.8  pgoyette 	if (i == SK_TIMEOUT) {
    293      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "phy write timed out\n");
    294  1.55.2.8  pgoyette 		return ETIMEDOUT;
    295  1.55.2.8  pgoyette 	}
    296  1.55.2.8  pgoyette 
    297  1.55.2.8  pgoyette 	return 0;
    298       1.1       riz }
    299       1.1       riz 
    300       1.1       riz void
    301      1.41      matt msk_miibus_statchg(struct ifnet *ifp)
    302       1.1       riz {
    303      1.41      matt 	struct sk_if_softc *sc_if = ifp->if_softc;
    304       1.5   msaitoh 	struct mii_data *mii = &sc_if->sk_mii;
    305       1.5   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    306       1.5   msaitoh 	int gpcr;
    307       1.5   msaitoh 
    308       1.5   msaitoh 	gpcr = SK_YU_READ_2(sc_if, YUKON_GPCR);
    309       1.5   msaitoh 	gpcr &= (YU_GPCR_TXEN | YU_GPCR_RXEN);
    310       1.5   msaitoh 
    311  1.55.2.1  pgoyette 	if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO ||
    312  1.55.2.1  pgoyette 	    sc_if->sk_softc->sk_type == SK_YUKON_FE_P) {
    313       1.5   msaitoh 		/* Set speed. */
    314       1.5   msaitoh 		gpcr |= YU_GPCR_SPEED_DIS;
    315       1.5   msaitoh 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    316       1.5   msaitoh 		case IFM_1000_SX:
    317       1.5   msaitoh 		case IFM_1000_LX:
    318       1.5   msaitoh 		case IFM_1000_CX:
    319       1.5   msaitoh 		case IFM_1000_T:
    320       1.5   msaitoh 			gpcr |= (YU_GPCR_GIG | YU_GPCR_SPEED);
    321       1.5   msaitoh 			break;
    322       1.5   msaitoh 		case IFM_100_TX:
    323       1.5   msaitoh 			gpcr |= YU_GPCR_SPEED;
    324       1.5   msaitoh 			break;
    325       1.5   msaitoh 		}
    326       1.5   msaitoh 
    327       1.5   msaitoh 		/* Set duplex. */
    328       1.5   msaitoh 		gpcr |= YU_GPCR_DPLX_DIS;
    329       1.5   msaitoh 		if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
    330       1.5   msaitoh 			gpcr |= YU_GPCR_DUPLEX;
    331       1.5   msaitoh 
    332       1.5   msaitoh 		/* Disable flow control. */
    333       1.5   msaitoh 		gpcr |= YU_GPCR_FCTL_DIS;
    334       1.5   msaitoh 		gpcr |= (YU_GPCR_FCTL_TX_DIS | YU_GPCR_FCTL_RX_DIS);
    335       1.5   msaitoh 	}
    336       1.5   msaitoh 
    337       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, gpcr);
    338       1.5   msaitoh 
    339       1.5   msaitoh 	DPRINTFN(9, ("msk_miibus_statchg: gpcr=%x\n",
    340      1.41      matt 		     SK_YU_READ_2(sc_if, YUKON_GPCR)));
    341       1.1       riz }
    342       1.1       riz 
    343       1.1       riz void
    344       1.1       riz msk_setmulti(struct sk_if_softc *sc_if)
    345       1.1       riz {
    346       1.1       riz 	struct ifnet *ifp= &sc_if->sk_ethercom.ec_if;
    347  1.55.2.7  pgoyette 	uint32_t hashes[2] = { 0, 0 };
    348       1.1       riz 	int h;
    349       1.1       riz 	struct ethercom *ec = &sc_if->sk_ethercom;
    350       1.1       riz 	struct ether_multi *enm;
    351       1.1       riz 	struct ether_multistep step;
    352  1.55.2.7  pgoyette 	uint16_t reg;
    353       1.1       riz 
    354       1.1       riz 	/* First, zot all the existing filters. */
    355       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, 0);
    356       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, 0);
    357       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, 0);
    358       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, 0);
    359       1.1       riz 
    360       1.1       riz 
    361       1.1       riz 	/* Now program new ones. */
    362       1.6   msaitoh 	reg = SK_YU_READ_2(sc_if, YUKON_RCR);
    363       1.6   msaitoh 	reg |= YU_RCR_UFLEN;
    364       1.1       riz allmulti:
    365       1.1       riz 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    366       1.6   msaitoh 		if ((ifp->if_flags & IFF_PROMISC) != 0)
    367       1.6   msaitoh 			reg &= ~(YU_RCR_UFLEN | YU_RCR_MUFLEN);
    368       1.6   msaitoh 		else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
    369       1.6   msaitoh 			hashes[0] = 0xFFFFFFFF;
    370       1.6   msaitoh 			hashes[1] = 0xFFFFFFFF;
    371       1.6   msaitoh 		}
    372       1.1       riz 	} else {
    373       1.1       riz 		/* First find the tail of the list. */
    374       1.1       riz 		ETHER_FIRST_MULTI(step, ec, enm);
    375       1.1       riz 		while (enm != NULL) {
    376      1.23    cegger 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    377       1.1       riz 				 ETHER_ADDR_LEN)) {
    378       1.1       riz 				ifp->if_flags |= IFF_ALLMULTI;
    379       1.1       riz 				goto allmulti;
    380       1.1       riz 			}
    381       1.5   msaitoh 			h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) &
    382  1.55.2.1  pgoyette 			    ((1 << SK_HASH_BITS) - 1);
    383       1.1       riz 			if (h < 32)
    384       1.1       riz 				hashes[0] |= (1 << h);
    385       1.1       riz 			else
    386       1.1       riz 				hashes[1] |= (1 << (h - 32));
    387       1.1       riz 
    388       1.1       riz 			ETHER_NEXT_MULTI(step, enm);
    389       1.1       riz 		}
    390       1.6   msaitoh 		reg |= YU_RCR_MUFLEN;
    391       1.1       riz 	}
    392       1.1       riz 
    393       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH1, hashes[0] & 0xffff);
    394       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH2, (hashes[0] >> 16) & 0xffff);
    395       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH3, hashes[1] & 0xffff);
    396       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_MCAH4, (hashes[1] >> 16) & 0xffff);
    397       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_RCR, reg);
    398       1.1       riz }
    399       1.1       riz 
    400       1.1       riz void
    401       1.1       riz msk_setpromisc(struct sk_if_softc *sc_if)
    402       1.1       riz {
    403       1.1       riz 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
    404       1.1       riz 
    405       1.1       riz 	if (ifp->if_flags & IFF_PROMISC)
    406       1.1       riz 		SK_YU_CLRBIT_2(sc_if, YUKON_RCR,
    407       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    408       1.1       riz 	else
    409       1.1       riz 		SK_YU_SETBIT_2(sc_if, YUKON_RCR,
    410       1.1       riz 		    YU_RCR_UFLEN | YU_RCR_MUFLEN);
    411       1.1       riz }
    412       1.1       riz 
    413       1.1       riz int
    414       1.1       riz msk_init_rx_ring(struct sk_if_softc *sc_if)
    415       1.1       riz {
    416       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    417       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    418  1.55.2.4  pgoyette 	struct msk_rx_desc	*r;
    419       1.1       riz 	int			i, nexti;
    420       1.1       riz 
    421      1.30  christos 	memset(rd->sk_rx_ring, 0, sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT);
    422       1.1       riz 
    423       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
    424       1.1       riz 		cd->sk_rx_chain[i].sk_le = &rd->sk_rx_ring[i];
    425       1.1       riz 		if (i == (MSK_RX_RING_CNT - 1))
    426       1.1       riz 			nexti = 0;
    427       1.1       riz 		else
    428       1.1       riz 			nexti = i + 1;
    429       1.1       riz 		cd->sk_rx_chain[i].sk_next = &cd->sk_rx_chain[nexti];
    430       1.1       riz 	}
    431       1.1       riz 
    432  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_prod = 0;
    433       1.1       riz 	sc_if->sk_cdata.sk_rx_cons = 0;
    434  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt = 0;
    435  1.55.2.7  pgoyette 	sc_if->sk_cdata.sk_rx_hiaddr = 0;
    436       1.1       riz 
    437  1.55.2.4  pgoyette 	/* Mark the first ring element to initialize the high address. */
    438  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_rx_hiaddr = 0;
    439  1.55.2.4  pgoyette 	r = &rd->sk_rx_ring[cd->sk_rx_prod];
    440  1.55.2.4  pgoyette 	r->sk_addr = htole32(cd->sk_rx_hiaddr);
    441  1.55.2.4  pgoyette 	r->sk_len = 0;
    442  1.55.2.4  pgoyette 	r->sk_ctl = 0;
    443  1.55.2.4  pgoyette 	r->sk_opcode = SK_Y2_BMUOPC_ADDR64 | SK_Y2_RXOPC_OWN;
    444  1.55.2.4  pgoyette 	MSK_CDRXSYNC(sc_if, cd->sk_rx_prod,
    445  1.55.2.4  pgoyette 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    446  1.55.2.4  pgoyette 	SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
    447  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_rx_cnt++;
    448  1.55.2.4  pgoyette 
    449  1.55.2.2  pgoyette 	msk_fill_rx_ring(sc_if);
    450       1.1       riz 	return (0);
    451       1.1       riz }
    452       1.1       riz 
    453       1.1       riz int
    454       1.1       riz msk_init_tx_ring(struct sk_if_softc *sc_if)
    455       1.1       riz {
    456       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    457       1.1       riz 	struct msk_chain_data	*cd = &sc_if->sk_cdata;
    458       1.1       riz 	struct msk_ring_data	*rd = sc_if->sk_rdata;
    459  1.55.2.4  pgoyette 	struct msk_tx_desc	*t;
    460       1.1       riz 	bus_dmamap_t		dmamap;
    461       1.1       riz 	struct sk_txmap_entry	*entry;
    462       1.1       riz 	int			i, nexti;
    463       1.1       riz 
    464  1.55.2.1  pgoyette 	memset(rd->sk_tx_ring, 0, sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT);
    465       1.1       riz 
    466       1.1       riz 	SIMPLEQ_INIT(&sc_if->sk_txmap_head);
    467       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
    468       1.1       riz 		cd->sk_tx_chain[i].sk_le = &rd->sk_tx_ring[i];
    469       1.1       riz 		if (i == (MSK_TX_RING_CNT - 1))
    470       1.1       riz 			nexti = 0;
    471       1.1       riz 		else
    472       1.1       riz 			nexti = i + 1;
    473       1.1       riz 		cd->sk_tx_chain[i].sk_next = &cd->sk_tx_chain[nexti];
    474       1.1       riz 
    475       1.1       riz 		if (bus_dmamap_create(sc->sc_dmatag, SK_JLEN, SK_NTXSEG,
    476       1.1       riz 		   SK_JLEN, 0, BUS_DMA_NOWAIT, &dmamap))
    477       1.1       riz 			return (ENOBUFS);
    478       1.1       riz 
    479       1.1       riz 		entry = malloc(sizeof(*entry), M_DEVBUF, M_NOWAIT);
    480       1.1       riz 		if (!entry) {
    481       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag, dmamap);
    482       1.1       riz 			return (ENOBUFS);
    483       1.1       riz 		}
    484       1.1       riz 		entry->dmamap = dmamap;
    485       1.1       riz 		SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head, entry, link);
    486       1.1       riz 	}
    487       1.1       riz 
    488       1.1       riz 	sc_if->sk_cdata.sk_tx_prod = 0;
    489       1.1       riz 	sc_if->sk_cdata.sk_tx_cons = 0;
    490       1.1       riz 	sc_if->sk_cdata.sk_tx_cnt = 0;
    491  1.55.2.7  pgoyette 	sc_if->sk_cdata.sk_tx_hiaddr = 0;
    492       1.1       riz 
    493  1.55.2.4  pgoyette 	/* Mark the first ring element to initialize the high address. */
    494  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_tx_hiaddr = 0;
    495  1.55.2.4  pgoyette 	t = &rd->sk_tx_ring[cd->sk_tx_prod];
    496  1.55.2.4  pgoyette 	t->sk_addr = htole32(cd->sk_tx_hiaddr);
    497  1.55.2.4  pgoyette 	t->sk_len = 0;
    498  1.55.2.4  pgoyette 	t->sk_ctl = 0;
    499  1.55.2.4  pgoyette 	t->sk_opcode = SK_Y2_BMUOPC_ADDR64 | SK_Y2_TXOPC_OWN;
    500       1.1       riz 	MSK_CDTXSYNC(sc_if, 0, MSK_TX_RING_CNT,
    501       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    502  1.55.2.4  pgoyette 	SK_INC(sc_if->sk_cdata.sk_tx_prod, MSK_TX_RING_CNT);
    503  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_tx_cnt++;
    504       1.1       riz 
    505       1.1       riz 	return (0);
    506       1.1       riz }
    507       1.1       riz 
    508       1.1       riz int
    509  1.55.2.2  pgoyette msk_newbuf(struct sk_if_softc *sc_if, bus_dmamap_t dmamap)
    510       1.1       riz {
    511       1.1       riz 	struct mbuf		*m_new = NULL;
    512       1.1       riz 	struct sk_chain		*c;
    513       1.1       riz 	struct msk_rx_desc	*r;
    514  1.55.2.4  pgoyette 	void			*buf = NULL;
    515  1.55.2.4  pgoyette 	bus_addr_t		addr;
    516       1.1       riz 
    517  1.55.2.2  pgoyette 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    518  1.55.2.2  pgoyette 	if (m_new == NULL)
    519  1.55.2.2  pgoyette 		return (ENOBUFS);
    520       1.1       riz 
    521  1.55.2.2  pgoyette 	/* Allocate the jumbo buffer */
    522  1.55.2.2  pgoyette 	buf = msk_jalloc(sc_if);
    523  1.55.2.2  pgoyette 	if (buf == NULL) {
    524  1.55.2.2  pgoyette 		m_freem(m_new);
    525  1.55.2.2  pgoyette 		DPRINTFN(1, ("%s jumbo allocation failed -- packet "
    526  1.55.2.2  pgoyette 		    "dropped!\n", sc_if->sk_ethercom.ec_if.if_xname));
    527  1.55.2.2  pgoyette 		return (ENOBUFS);
    528  1.55.2.2  pgoyette 	}
    529  1.55.2.1  pgoyette 
    530  1.55.2.2  pgoyette 	/* Attach the buffer to the mbuf */
    531  1.55.2.2  pgoyette 	m_new->m_len = m_new->m_pkthdr.len = SK_JLEN;
    532  1.55.2.2  pgoyette 	MEXTADD(m_new, buf, SK_JLEN, 0, msk_jfree, sc_if);
    533       1.1       riz 
    534       1.1       riz 	m_adj(m_new, ETHER_ALIGN);
    535       1.1       riz 
    536  1.55.2.4  pgoyette 	addr = dmamap->dm_segs[0].ds_addr +
    537  1.55.2.4  pgoyette 		  ((vaddr_t)m_new->m_data -
    538  1.55.2.4  pgoyette 		   (vaddr_t)sc_if->sk_cdata.sk_jumbo_buf);
    539  1.55.2.4  pgoyette 
    540  1.55.2.4  pgoyette 	if (sc_if->sk_cdata.sk_rx_hiaddr != MSK_ADDR_HI(addr)) {
    541  1.55.2.4  pgoyette 		c = &sc_if->sk_cdata.sk_rx_chain[sc_if->sk_cdata.sk_rx_prod];
    542  1.55.2.4  pgoyette 		r = c->sk_le;
    543  1.55.2.4  pgoyette 		c->sk_mbuf = NULL;
    544  1.55.2.4  pgoyette 		r->sk_addr = htole32(MSK_ADDR_HI(addr));
    545  1.55.2.4  pgoyette 		r->sk_len = 0;
    546  1.55.2.4  pgoyette 		r->sk_ctl = 0;
    547  1.55.2.4  pgoyette 		r->sk_opcode = SK_Y2_BMUOPC_ADDR64 | SK_Y2_RXOPC_OWN;
    548  1.55.2.4  pgoyette 		sc_if->sk_cdata.sk_rx_hiaddr = MSK_ADDR_HI(addr);
    549  1.55.2.4  pgoyette 
    550  1.55.2.4  pgoyette 		MSK_CDRXSYNC(sc_if, sc_if->sk_cdata.sk_rx_prod,
    551  1.55.2.4  pgoyette 		    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    552  1.55.2.4  pgoyette 
    553  1.55.2.4  pgoyette 		SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
    554  1.55.2.4  pgoyette 		sc_if->sk_cdata.sk_rx_cnt++;
    555  1.55.2.4  pgoyette 
    556  1.55.2.4  pgoyette 		DPRINTFN(10, ("%s: rx ADDR64: %#x\n",
    557  1.55.2.7  pgoyette 		    sc_if->sk_ethercom.ec_if.if_xname,
    558  1.55.2.7  pgoyette 			(unsigned)MSK_ADDR_HI(addr)));
    559  1.55.2.4  pgoyette 	}
    560  1.55.2.4  pgoyette 
    561  1.55.2.2  pgoyette 	c = &sc_if->sk_cdata.sk_rx_chain[sc_if->sk_cdata.sk_rx_prod];
    562       1.1       riz 	r = c->sk_le;
    563       1.1       riz 	c->sk_mbuf = m_new;
    564  1.55.2.4  pgoyette 	r->sk_addr = htole32(MSK_ADDR_LO(addr));
    565       1.1       riz 	r->sk_len = htole16(SK_JLEN);
    566       1.1       riz 	r->sk_ctl = 0;
    567       1.1       riz 	r->sk_opcode = SK_Y2_RXOPC_PACKET | SK_Y2_RXOPC_OWN;
    568       1.1       riz 
    569  1.55.2.2  pgoyette 	MSK_CDRXSYNC(sc_if, sc_if->sk_cdata.sk_rx_prod,
    570  1.55.2.2  pgoyette 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    571  1.55.2.2  pgoyette 
    572  1.55.2.2  pgoyette 	SK_INC(sc_if->sk_cdata.sk_rx_prod, MSK_RX_RING_CNT);
    573  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt++;
    574       1.1       riz 
    575       1.1       riz 	return (0);
    576       1.1       riz }
    577       1.1       riz 
    578       1.1       riz /*
    579       1.1       riz  * Memory management for jumbo frames.
    580       1.1       riz  */
    581       1.1       riz 
    582       1.1       riz int
    583       1.1       riz msk_alloc_jumbo_mem(struct sk_if_softc *sc_if)
    584       1.1       riz {
    585       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
    586       1.8  christos 	char *ptr, *kva;
    587  1.55.2.2  pgoyette 	int		i, state, error;
    588       1.1       riz 	struct sk_jpool_entry   *entry;
    589       1.1       riz 
    590       1.1       riz 	state = error = 0;
    591       1.1       riz 
    592       1.1       riz 	/* Grab a big chunk o' storage. */
    593       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, MSK_JMEM, PAGE_SIZE, 0,
    594  1.55.2.2  pgoyette 	     &sc_if->sk_cdata.sk_jumbo_seg, 1, &sc_if->sk_cdata.sk_jumbo_nseg,
    595  1.55.2.2  pgoyette 	     BUS_DMA_NOWAIT)) {
    596       1.1       riz 		aprint_error(": can't alloc rx buffers");
    597       1.1       riz 		return (ENOBUFS);
    598       1.1       riz 	}
    599       1.1       riz 
    600       1.1       riz 	state = 1;
    601  1.55.2.2  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag, &sc_if->sk_cdata.sk_jumbo_seg,
    602  1.55.2.2  pgoyette 	    sc_if->sk_cdata.sk_jumbo_nseg, MSK_JMEM, (void **)&kva,
    603  1.55.2.2  pgoyette 	    BUS_DMA_NOWAIT)) {
    604       1.1       riz 		aprint_error(": can't map dma buffers (%d bytes)", MSK_JMEM);
    605       1.1       riz 		error = ENOBUFS;
    606       1.1       riz 		goto out;
    607       1.1       riz 	}
    608       1.1       riz 
    609       1.1       riz 	state = 2;
    610       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, MSK_JMEM, 1, MSK_JMEM, 0,
    611       1.1       riz 	    BUS_DMA_NOWAIT, &sc_if->sk_cdata.sk_rx_jumbo_map)) {
    612       1.1       riz 		aprint_error(": can't create dma map");
    613       1.1       riz 		error = ENOBUFS;
    614       1.1       riz 		goto out;
    615       1.1       riz 	}
    616       1.1       riz 
    617       1.1       riz 	state = 3;
    618       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map,
    619       1.1       riz 			    kva, MSK_JMEM, NULL, BUS_DMA_NOWAIT)) {
    620       1.1       riz 		aprint_error(": can't load dma map");
    621       1.1       riz 		error = ENOBUFS;
    622       1.1       riz 		goto out;
    623       1.1       riz 	}
    624       1.1       riz 
    625       1.1       riz 	state = 4;
    626       1.8  christos 	sc_if->sk_cdata.sk_jumbo_buf = (void *)kva;
    627  1.55.2.7  pgoyette 	DPRINTFN(1,("msk_jumbo_buf = %p\n",
    628  1.55.2.7  pgoyette 		(void *)sc_if->sk_cdata.sk_jumbo_buf));
    629       1.1       riz 
    630       1.1       riz 	LIST_INIT(&sc_if->sk_jfree_listhead);
    631       1.1       riz 	LIST_INIT(&sc_if->sk_jinuse_listhead);
    632      1.21      cube 	mutex_init(&sc_if->sk_jpool_mtx, MUTEX_DEFAULT, IPL_NET);
    633       1.1       riz 
    634       1.1       riz 	/*
    635       1.1       riz 	 * Now divide it up into 9K pieces and save the addresses
    636       1.1       riz 	 * in an array.
    637       1.1       riz 	 */
    638       1.1       riz 	ptr = sc_if->sk_cdata.sk_jumbo_buf;
    639       1.1       riz 	for (i = 0; i < MSK_JSLOTS; i++) {
    640       1.1       riz 		sc_if->sk_cdata.sk_jslots[i] = ptr;
    641       1.1       riz 		ptr += SK_JLEN;
    642       1.1       riz 		entry = malloc(sizeof(struct sk_jpool_entry),
    643       1.1       riz 		    M_DEVBUF, M_NOWAIT);
    644       1.1       riz 		if (entry == NULL) {
    645       1.5   msaitoh 			sc_if->sk_cdata.sk_jumbo_buf = NULL;
    646       1.1       riz 			aprint_error(": no memory for jumbo buffer queue!");
    647       1.1       riz 			error = ENOBUFS;
    648       1.1       riz 			goto out;
    649       1.1       riz 		}
    650       1.1       riz 		entry->slot = i;
    651       1.5   msaitoh 		LIST_INSERT_HEAD(&sc_if->sk_jfree_listhead,
    652       1.1       riz 				 entry, jpool_entries);
    653       1.1       riz 	}
    654       1.1       riz out:
    655       1.1       riz 	if (error != 0) {
    656       1.1       riz 		switch (state) {
    657       1.1       riz 		case 4:
    658       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag,
    659       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    660       1.1       riz 		case 3:
    661       1.1       riz 			bus_dmamap_destroy(sc->sc_dmatag,
    662       1.1       riz 			    sc_if->sk_cdata.sk_rx_jumbo_map);
    663       1.1       riz 		case 2:
    664       1.1       riz 			bus_dmamem_unmap(sc->sc_dmatag, kva, MSK_JMEM);
    665       1.1       riz 		case 1:
    666  1.55.2.2  pgoyette 			bus_dmamem_free(sc->sc_dmatag,
    667  1.55.2.2  pgoyette 			    &sc_if->sk_cdata.sk_jumbo_seg,
    668  1.55.2.2  pgoyette 			    sc_if->sk_cdata.sk_jumbo_nseg);
    669       1.1       riz 			break;
    670       1.1       riz 		default:
    671       1.1       riz 			break;
    672       1.1       riz 		}
    673       1.1       riz 	}
    674       1.1       riz 
    675      1.52  christos 	return error;
    676       1.1       riz }
    677       1.1       riz 
    678  1.55.2.2  pgoyette static void
    679  1.55.2.2  pgoyette msk_free_jumbo_mem(struct sk_if_softc *sc_if)
    680  1.55.2.2  pgoyette {
    681  1.55.2.2  pgoyette 	struct sk_softc		*sc = sc_if->sk_softc;
    682  1.55.2.2  pgoyette 
    683  1.55.2.2  pgoyette 	bus_dmamap_unload(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map);
    684  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_cdata.sk_rx_jumbo_map);
    685  1.55.2.2  pgoyette 	bus_dmamem_unmap(sc->sc_dmatag, sc_if->sk_cdata.sk_jumbo_buf, MSK_JMEM);
    686  1.55.2.2  pgoyette 	bus_dmamem_free(sc->sc_dmatag, &sc_if->sk_cdata.sk_jumbo_seg,
    687  1.55.2.2  pgoyette 	    sc_if->sk_cdata.sk_jumbo_nseg);
    688  1.55.2.2  pgoyette }
    689  1.55.2.2  pgoyette 
    690       1.1       riz /*
    691       1.1       riz  * Allocate a jumbo buffer.
    692       1.1       riz  */
    693       1.1       riz void *
    694       1.1       riz msk_jalloc(struct sk_if_softc *sc_if)
    695       1.1       riz {
    696       1.1       riz 	struct sk_jpool_entry   *entry;
    697       1.1       riz 
    698      1.21      cube 	mutex_enter(&sc_if->sk_jpool_mtx);
    699       1.1       riz 	entry = LIST_FIRST(&sc_if->sk_jfree_listhead);
    700       1.1       riz 
    701      1.21      cube 	if (entry == NULL) {
    702      1.21      cube 		mutex_exit(&sc_if->sk_jpool_mtx);
    703      1.21      cube 		return NULL;
    704      1.21      cube 	}
    705       1.1       riz 
    706       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    707       1.1       riz 	LIST_INSERT_HEAD(&sc_if->sk_jinuse_listhead, entry, jpool_entries);
    708      1.21      cube 	mutex_exit(&sc_if->sk_jpool_mtx);
    709       1.1       riz 	return (sc_if->sk_cdata.sk_jslots[entry->slot]);
    710       1.1       riz }
    711       1.1       riz 
    712       1.1       riz /*
    713       1.1       riz  * Release a jumbo buffer.
    714       1.1       riz  */
    715       1.1       riz void
    716       1.8  christos msk_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
    717       1.1       riz {
    718       1.1       riz 	struct sk_jpool_entry *entry;
    719       1.1       riz 	struct sk_if_softc *sc;
    720      1.21      cube 	int i;
    721       1.1       riz 
    722       1.1       riz 	/* Extract the softc struct pointer. */
    723       1.1       riz 	sc = (struct sk_if_softc *)arg;
    724       1.1       riz 
    725       1.1       riz 	if (sc == NULL)
    726       1.1       riz 		panic("msk_jfree: can't find softc pointer!");
    727       1.1       riz 
    728       1.1       riz 	/* calculate the slot this buffer belongs to */
    729       1.1       riz 	i = ((vaddr_t)buf
    730       1.1       riz 	     - (vaddr_t)sc->sk_cdata.sk_jumbo_buf) / SK_JLEN;
    731       1.1       riz 
    732       1.1       riz 	if ((i < 0) || (i >= MSK_JSLOTS))
    733       1.6   msaitoh 		panic("msk_jfree: asked to free buffer that we don't manage!");
    734       1.1       riz 
    735      1.21      cube 	mutex_enter(&sc->sk_jpool_mtx);
    736       1.1       riz 	entry = LIST_FIRST(&sc->sk_jinuse_listhead);
    737       1.1       riz 	if (entry == NULL)
    738       1.1       riz 		panic("msk_jfree: buffer not in use!");
    739       1.1       riz 	entry->slot = i;
    740       1.1       riz 	LIST_REMOVE(entry, jpool_entries);
    741       1.1       riz 	LIST_INSERT_HEAD(&sc->sk_jfree_listhead, entry, jpool_entries);
    742      1.21      cube 	mutex_exit(&sc->sk_jpool_mtx);
    743       1.1       riz 
    744       1.1       riz 	if (__predict_true(m != NULL))
    745      1.12        ad 		pool_cache_put(mb_cache, m);
    746  1.55.2.2  pgoyette 
    747  1.55.2.2  pgoyette 	/* Now that we know we have a free RX buffer, refill if running out */
    748  1.55.2.2  pgoyette 	if ((sc->sk_ethercom.ec_if.if_flags & IFF_RUNNING) != 0
    749  1.55.2.2  pgoyette 	    && sc->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT/3))
    750  1.55.2.2  pgoyette 		callout_schedule(&sc->sk_tick_rx, 0);
    751       1.1       riz }
    752       1.1       riz 
    753       1.1       riz int
    754      1.19    dyoung msk_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    755       1.1       riz {
    756      1.52  christos 	struct sk_if_softc *sc = ifp->if_softc;
    757      1.52  christos 	int s, error;
    758       1.1       riz 
    759       1.1       riz 	s = splnet();
    760       1.1       riz 
    761  1.55.2.4  pgoyette 	DPRINTFN(2, ("msk_ioctl ETHER cmd %lx\n", cmd));
    762      1.52  christos 	switch (cmd) {
    763      1.52  christos 	case SIOCSIFFLAGS:
    764      1.52  christos 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    765      1.52  christos 			break;
    766       1.1       riz 
    767      1.52  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
    768      1.52  christos 		case IFF_RUNNING:
    769      1.52  christos 			msk_stop(ifp, 1);
    770      1.52  christos 			break;
    771      1.52  christos 		case IFF_UP:
    772      1.52  christos 			msk_init(ifp);
    773      1.52  christos 			break;
    774      1.52  christos 		case IFF_UP | IFF_RUNNING:
    775      1.52  christos 			if ((ifp->if_flags ^ sc->sk_if_flags) == IFF_PROMISC) {
    776      1.52  christos 				msk_setpromisc(sc);
    777      1.52  christos 				msk_setmulti(sc);
    778      1.52  christos 			} else
    779      1.52  christos 				msk_init(ifp);
    780      1.52  christos 			break;
    781       1.1       riz 		}
    782      1.52  christos 		sc->sk_if_flags = ifp->if_flags;
    783      1.52  christos 		break;
    784      1.52  christos 	default:
    785      1.52  christos 		error = ether_ioctl(ifp, cmd, data);
    786      1.52  christos 		if (error == ENETRESET) {
    787      1.52  christos 			error = 0;
    788      1.52  christos 			if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    789      1.52  christos 				;
    790      1.52  christos 			else if (ifp->if_flags & IFF_RUNNING) {
    791      1.52  christos 				/*
    792      1.52  christos 				 * Multicast list has changed; set the hardware
    793      1.52  christos 				 * filter accordingly.
    794      1.52  christos 				 */
    795      1.52  christos 				msk_setmulti(sc);
    796      1.52  christos 			}
    797      1.52  christos 		}
    798      1.52  christos 		break;
    799       1.1       riz 	}
    800       1.1       riz 
    801       1.1       riz 	splx(s);
    802      1.52  christos 	return error;
    803       1.1       riz }
    804       1.1       riz 
    805       1.1       riz void
    806      1.30  christos msk_update_int_mod(struct sk_softc *sc, int verbose)
    807       1.1       riz {
    808  1.55.2.7  pgoyette 	uint32_t imtimer_ticks;
    809       1.1       riz 
    810       1.1       riz 	/*
    811       1.1       riz  	 * Configure interrupt moderation. The moderation timer
    812       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    813       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    814       1.1       riz 	 * moderation timer init register. Each bit in the timer
    815       1.1       riz 	 * register represents one tick, so to specify a timeout in
    816       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    817       1.1       riz 	 * ticks-per-microsecond.
    818       1.1       riz 	 */
    819       1.1       riz 	switch (sc->sk_type) {
    820       1.1       riz 	case SK_YUKON_EC:
    821       1.6   msaitoh 	case SK_YUKON_EC_U:
    822  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    823  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
    824  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
    825  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
    826  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
    827  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
    828       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
    829       1.1       riz 		break;
    830       1.6   msaitoh 	case SK_YUKON_FE:
    831       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
    832       1.6   msaitoh 		break;
    833  1.55.2.2  pgoyette 	case SK_YUKON_FE_P:
    834  1.55.2.2  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
    835  1.55.2.2  pgoyette 		break;
    836       1.6   msaitoh 	case SK_YUKON_XL:
    837       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
    838       1.6   msaitoh 		break;
    839       1.1       riz 	default:
    840       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
    841       1.1       riz 	}
    842      1.30  christos 	if (verbose)
    843      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
    844      1.30  christos 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
    845  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMTIMERINIT, SK_IM_USECS(sc->sk_int_mod));
    846  1.55.2.1  pgoyette 	sk_win_write_4(sc, SK_IMMR, SK_ISR_TX1_S_EOF|SK_ISR_TX2_S_EOF|
    847       1.1       riz 	    SK_ISR_RX1_EOF|SK_ISR_RX2_EOF);
    848  1.55.2.1  pgoyette 	sk_win_write_1(sc, SK_IMTIMERCTL, SK_IMCTL_START);
    849       1.1       riz 	sc->sk_int_mod_pending = 0;
    850       1.1       riz }
    851       1.1       riz 
    852       1.1       riz static int
    853       1.1       riz msk_lookup(const struct pci_attach_args *pa)
    854       1.1       riz {
    855       1.1       riz 	const struct msk_product *pmsk;
    856       1.1       riz 
    857       1.1       riz 	for ( pmsk = &msk_products[0]; pmsk->msk_vendor != 0; pmsk++) {
    858       1.1       riz 		if (PCI_VENDOR(pa->pa_id) == pmsk->msk_vendor &&
    859       1.1       riz 		    PCI_PRODUCT(pa->pa_id) == pmsk->msk_product)
    860       1.1       riz 			return 1;
    861       1.1       riz 	}
    862       1.1       riz 	return 0;
    863       1.1       riz }
    864       1.1       riz 
    865       1.1       riz /*
    866       1.1       riz  * Probe for a SysKonnect GEnesis chip. Check the PCI vendor and device
    867       1.1       riz  * IDs against our list and return a device name if we find a match.
    868       1.1       riz  */
    869       1.1       riz int
    870      1.26    cegger mskc_probe(device_t parent, cfdata_t match, void *aux)
    871       1.1       riz {
    872       1.1       riz 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    873       1.1       riz 
    874       1.1       riz 	return msk_lookup(pa);
    875       1.1       riz }
    876       1.1       riz 
    877       1.1       riz /*
    878       1.1       riz  * Force the GEnesis into reset, then bring it out of reset.
    879       1.1       riz  */
    880  1.55.2.1  pgoyette void
    881  1.55.2.1  pgoyette mskc_reset(struct sk_softc *sc)
    882       1.1       riz {
    883  1.55.2.7  pgoyette 	uint32_t imtimer_ticks, reg1;
    884       1.1       riz 	int reg;
    885       1.1       riz 
    886  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset\n"));
    887       1.1       riz 
    888       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_RESET);
    889       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_RESET);
    890       1.1       riz 
    891       1.1       riz 	DELAY(1000);
    892       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_SW_UNRESET);
    893       1.1       riz 	DELAY(2);
    894       1.1       riz 	CSR_WRITE_1(sc, SK_CSR, SK_CSR_MASTER_UNRESET);
    895       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 2);
    896       1.5   msaitoh 
    897  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EC_U || sc->sk_type == SK_YUKON_EX ||
    898  1.55.2.1  pgoyette 	    sc->sk_type >= SK_YUKON_FE_P) {
    899      1.22     chris 		uint32_t our;
    900      1.22     chris 
    901      1.22     chris 		CSR_WRITE_2(sc, SK_CSR, SK_CSR_WOL_ON);
    902  1.55.2.1  pgoyette 
    903      1.22     chris 		/* enable all clocks. */
    904      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG3), 0);
    905      1.22     chris 		our = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4));
    906      1.22     chris 		our &= (SK_Y2_REG4_FORCE_ASPM_REQUEST|
    907      1.22     chris 			SK_Y2_REG4_ASPM_GPHY_LINK_DOWN|
    908      1.22     chris 			SK_Y2_REG4_ASPM_INT_FIFO_EMPTY|
    909      1.22     chris 			SK_Y2_REG4_ASPM_CLKRUN_REQUEST);
    910      1.43  christos 		/* Set all bits to 0 except bits 15..12 */
    911      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG4), our);
    912      1.22     chris 		/* Set to default value */
    913      1.22     chris 		sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG5), 0);
    914  1.55.2.2  pgoyette 
    915  1.55.2.2  pgoyette 		/*
    916  1.55.2.2  pgoyette 		 * Disable status race, workaround for Yukon EC Ultra &
    917  1.55.2.2  pgoyette 		 * Yukon EX.
    918  1.55.2.2  pgoyette 		 */
    919  1.55.2.2  pgoyette 		reg1 = sk_win_read_4(sc, SK_GPIO);
    920  1.55.2.2  pgoyette 		reg1 |= SK_Y2_GPIO_STAT_RACE_DIS;
    921  1.55.2.2  pgoyette 		sk_win_write_4(sc, SK_GPIO, reg1);
    922  1.55.2.2  pgoyette 		sk_win_read_4(sc, SK_GPIO);
    923      1.22     chris 	}
    924      1.22     chris 
    925      1.22     chris 	/* release PHY from PowerDown/Coma mode. */
    926  1.55.2.1  pgoyette 	reg1 = sk_win_read_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1));
    927  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    928  1.55.2.1  pgoyette 		reg1 |= (SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    929  1.55.2.1  pgoyette 	else
    930  1.55.2.1  pgoyette 		reg1 &= ~(SK_Y2_REG1_PHY1_COMA | SK_Y2_REG1_PHY2_COMA);
    931       1.5   msaitoh 	sk_win_write_4(sc, SK_Y2_PCI_REG(SK_PCI_OURREG1), reg1);
    932      1.43  christos 
    933       1.5   msaitoh 	if (sc->sk_type == SK_YUKON_XL && sc->sk_rev > SK_YUKON_XL_REV_A1)
    934       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE,
    935       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_GATE_DIS |
    936       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_GATE_DIS |
    937       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_CORE_DIS |
    938       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK2_CORE_DIS |
    939       1.5   msaitoh 		    SK_Y2_CLKGATE_LINK1_PCI_DIS | SK_Y2_CLKGATE_LINK2_PCI_DIS);
    940       1.5   msaitoh 	else
    941       1.5   msaitoh 		sk_win_write_1(sc, SK_Y2_CLKGATE, 0);
    942      1.43  christos 
    943       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_SET);
    944       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_SET);
    945       1.5   msaitoh 	DELAY(1000);
    946       1.1       riz 	CSR_WRITE_2(sc, SK_LINK_CTRL, SK_LINK_RESET_CLEAR);
    947       1.5   msaitoh 	CSR_WRITE_2(sc, SK_LINK_CTRL + SK_WIN_LEN, SK_LINK_RESET_CLEAR);
    948       1.5   msaitoh 
    949  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX || sc->sk_type == SK_YUKON_SUPR) {
    950  1.55.2.1  pgoyette 		CSR_WRITE_2(sc, SK_GMAC_CTRL, SK_GMAC_BYP_MACSECRX |
    951  1.55.2.1  pgoyette 		    SK_GMAC_BYP_MACSECTX | SK_GMAC_BYP_RETR_FIFO);
    952  1.55.2.1  pgoyette 	}
    953  1.55.2.1  pgoyette 
    954       1.5   msaitoh 	sk_win_write_1(sc, SK_TESTCTL1, 1);
    955       1.1       riz 
    956  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_csr=%x\n", CSR_READ_1(sc, SK_CSR)));
    957  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_reset: sk_link_ctrl=%x\n",
    958       1.1       riz 		     CSR_READ_2(sc, SK_LINK_CTRL)));
    959       1.1       riz 
    960       1.1       riz 	/* Disable ASF */
    961       1.1       riz 	CSR_WRITE_1(sc, SK_Y2_ASF_CSR, SK_Y2_ASF_RESET);
    962       1.1       riz 	CSR_WRITE_2(sc, SK_CSR, SK_CSR_ASF_OFF);
    963       1.1       riz 
    964       1.1       riz 	/* Clear I2C IRQ noise */
    965       1.1       riz 	CSR_WRITE_4(sc, SK_I2CHWIRQ, 1);
    966       1.1       riz 
    967       1.1       riz 	/* Disable hardware timer */
    968       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_STOP);
    969       1.1       riz 	CSR_WRITE_1(sc, SK_TIMERCTL, SK_IMCTL_IRQ_CLEAR);
    970       1.1       riz 
    971       1.1       riz 	/* Disable descriptor polling */
    972       1.1       riz 	CSR_WRITE_4(sc, SK_DPT_TIMER_CTRL, SK_DPT_TCTL_STOP);
    973       1.1       riz 
    974       1.1       riz 	/* Disable time stamps */
    975       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_STOP);
    976       1.1       riz 	CSR_WRITE_1(sc, SK_TSTAMP_CTL, SK_TSTAMP_IRQ_CLEAR);
    977       1.1       riz 
    978       1.1       riz 	/* Enable RAM interface */
    979       1.1       riz 	sk_win_write_1(sc, SK_RAMCTL, SK_RAMCTL_UNRESET);
    980       1.1       riz 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    981       1.1       riz 		sk_win_write_1(sc, reg, 36);
    982       1.5   msaitoh 	sk_win_write_1(sc, SK_RAMCTL + (SK_WIN_LEN / 2), SK_RAMCTL_UNRESET);
    983       1.5   msaitoh 	for (reg = SK_TO0;reg <= SK_TO11; reg++)
    984       1.5   msaitoh 		sk_win_write_1(sc, reg + (SK_WIN_LEN / 2), 36);
    985       1.1       riz 
    986       1.1       riz 	/*
    987       1.1       riz 	 * Configure interrupt moderation. The moderation timer
    988       1.1       riz 	 * defers interrupts specified in the interrupt moderation
    989       1.1       riz 	 * timer mask based on the timeout specified in the interrupt
    990       1.1       riz 	 * moderation timer init register. Each bit in the timer
    991       1.1       riz 	 * register represents one tick, so to specify a timeout in
    992       1.1       riz 	 * microseconds, we have to multiply by the correct number of
    993       1.1       riz 	 * ticks-per-microsecond.
    994       1.1       riz 	 */
    995       1.1       riz 	switch (sc->sk_type) {
    996       1.1       riz 	case SK_YUKON_EC:
    997       1.6   msaitoh 	case SK_YUKON_EC_U:
    998  1.55.2.1  pgoyette 	case SK_YUKON_EX:
    999  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1000  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1001  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1002  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1003  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1004       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
   1005       1.6   msaitoh 		break;
   1006       1.6   msaitoh 	case SK_YUKON_FE:
   1007       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
   1008       1.6   msaitoh 		break;
   1009  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   1010  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
   1011  1.55.2.1  pgoyette 		break;
   1012       1.1       riz 	case SK_YUKON_XL:
   1013       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
   1014       1.1       riz 		break;
   1015       1.1       riz 	default:
   1016       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
   1017  1.55.2.1  pgoyette 		break;
   1018       1.1       riz 	}
   1019       1.1       riz 
   1020       1.1       riz 	/* Reset status ring. */
   1021      1.30  christos 	memset(sc->sk_status_ring, 0,
   1022       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1023      1.17  kiyohara 	bus_dmamap_sync(sc->sc_dmatag, sc->sk_status_map, 0,
   1024      1.17  kiyohara 	    sc->sk_status_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   1025       1.1       riz 	sc->sk_status_idx = 0;
   1026       1.1       riz 
   1027       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_RESET);
   1028       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_UNRESET);
   1029       1.1       riz 
   1030       1.1       riz 	sk_win_write_2(sc, SK_STAT_BMU_LIDX, MSK_STATUS_RING_CNT - 1);
   1031       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRLO,
   1032  1.55.2.7  pgoyette 	    MSK_ADDR_LO(sc->sk_status_map->dm_segs[0].ds_addr));
   1033       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_ADDRHI,
   1034  1.55.2.7  pgoyette 	    MSK_ADDR_HI(sc->sk_status_map->dm_segs[0].ds_addr));
   1035  1.55.2.2  pgoyette 	if (sc->sk_type == SK_YUKON_EC &&
   1036  1.55.2.2  pgoyette 	    sc->sk_rev == SK_YUKON_EC_REV_A1) {
   1037  1.55.2.2  pgoyette 		/* WA for dev. #4.3 */
   1038  1.55.2.7  pgoyette 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH,
   1039  1.55.2.7  pgoyette 		    SK_STAT_BMU_TXTHIDX_MSK);
   1040  1.55.2.2  pgoyette 		/* WA for dev. #4.18 */
   1041       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x21);
   1042       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x07);
   1043       1.6   msaitoh 	} else {
   1044       1.6   msaitoh 		sk_win_write_2(sc, SK_STAT_BMU_TX_THRESH, 0x000a);
   1045       1.6   msaitoh 		sk_win_write_1(sc, SK_STAT_BMU_FIFOWM, 0x10);
   1046  1.55.2.2  pgoyette 		if (sc->sk_type == SK_YUKON_XL)
   1047  1.55.2.2  pgoyette 			sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x04);
   1048  1.55.2.2  pgoyette 		else
   1049  1.55.2.2  pgoyette 			sk_win_write_1(sc, SK_STAT_BMU_FIFOIWM, 0x10);
   1050       1.6   msaitoh 		sk_win_write_4(sc, SK_Y2_ISR_ITIMERINIT, 0x0190); /* 3.2us on Yukon-EC */
   1051       1.6   msaitoh 	}
   1052       1.1       riz 
   1053       1.1       riz #if 0
   1054       1.1       riz 	sk_win_write_4(sc, SK_Y2_LEV_ITIMERINIT, SK_IM_USECS(100));
   1055       1.6   msaitoh #endif
   1056       1.1       riz 	sk_win_write_4(sc, SK_Y2_TX_ITIMERINIT, SK_IM_USECS(1000));
   1057       1.1       riz 
   1058  1.55.2.2  pgoyette 	/* Enable status unit. */
   1059       1.1       riz 	sk_win_write_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_ON);
   1060       1.1       riz 
   1061       1.1       riz 	sk_win_write_1(sc, SK_Y2_LEV_ITIMERCTL, SK_IMCTL_START);
   1062       1.1       riz 	sk_win_write_1(sc, SK_Y2_TX_ITIMERCTL, SK_IMCTL_START);
   1063       1.1       riz 	sk_win_write_1(sc, SK_Y2_ISR_ITIMERCTL, SK_IMCTL_START);
   1064       1.1       riz 
   1065      1.30  christos 	msk_update_int_mod(sc, 0);
   1066       1.1       riz }
   1067       1.1       riz 
   1068       1.1       riz int
   1069      1.26    cegger msk_probe(device_t parent, cfdata_t match, void *aux)
   1070       1.1       riz {
   1071       1.1       riz 	struct skc_attach_args *sa = aux;
   1072       1.1       riz 
   1073       1.1       riz 	if (sa->skc_port != SK_PORT_A && sa->skc_port != SK_PORT_B)
   1074       1.1       riz 		return (0);
   1075       1.1       riz 
   1076       1.1       riz 	switch (sa->skc_type) {
   1077       1.1       riz 	case SK_YUKON_XL:
   1078       1.1       riz 	case SK_YUKON_EC_U:
   1079  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1080       1.1       riz 	case SK_YUKON_EC:
   1081       1.1       riz 	case SK_YUKON_FE:
   1082      1.47  christos 	case SK_YUKON_FE_P:
   1083  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1084  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1085  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1086  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1087  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1088       1.1       riz 		return (1);
   1089       1.1       riz 	}
   1090       1.1       riz 
   1091       1.1       riz 	return (0);
   1092       1.1       riz }
   1093       1.1       riz 
   1094  1.55.2.1  pgoyette void
   1095  1.55.2.1  pgoyette msk_reset(struct sk_if_softc *sc_if)
   1096  1.55.2.1  pgoyette {
   1097  1.55.2.1  pgoyette 	/* GMAC and GPHY Reset */
   1098  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_RESET_SET);
   1099  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_SET);
   1100  1.55.2.1  pgoyette 	DELAY(1000);
   1101  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GPHY_CTRL, SK_GPHY_RESET_CLEAR);
   1102  1.55.2.1  pgoyette 	SK_IF_WRITE_4(sc_if, 0, SK_GMAC_CTRL, SK_GMAC_LOOP_OFF |
   1103  1.55.2.1  pgoyette 		      SK_GMAC_PAUSE_ON | SK_GMAC_RESET_CLEAR);
   1104  1.55.2.1  pgoyette }
   1105  1.55.2.1  pgoyette 
   1106      1.20     joerg static bool
   1107      1.33    dyoung msk_resume(device_t dv, const pmf_qual_t *qual)
   1108      1.20     joerg {
   1109      1.20     joerg 	struct sk_if_softc *sc_if = device_private(dv);
   1110      1.43  christos 
   1111      1.20     joerg 	msk_init_yukon(sc_if);
   1112      1.20     joerg 	return true;
   1113      1.20     joerg }
   1114      1.20     joerg 
   1115       1.1       riz /*
   1116       1.1       riz  * Each XMAC chip is attached as a separate logical IP interface.
   1117       1.1       riz  * Single port cards will have only one logical interface of course.
   1118       1.1       riz  */
   1119       1.1       riz void
   1120      1.26    cegger msk_attach(device_t parent, device_t self, void *aux)
   1121       1.1       riz {
   1122      1.27    cegger 	struct sk_if_softc *sc_if = device_private(self);
   1123      1.27    cegger 	struct sk_softc *sc = device_private(parent);
   1124       1.1       riz 	struct skc_attach_args *sa = aux;
   1125       1.1       riz 	struct ifnet *ifp;
   1126       1.8  christos 	void *kva;
   1127  1.55.2.1  pgoyette 	int i;
   1128  1.55.2.7  pgoyette 	uint32_t chunk;
   1129  1.55.2.1  pgoyette 	int mii_flags;
   1130       1.1       riz 
   1131      1.30  christos 	sc_if->sk_dev = self;
   1132       1.1       riz 	sc_if->sk_port = sa->skc_port;
   1133       1.1       riz 	sc_if->sk_softc = sc;
   1134       1.1       riz 	sc->sk_if[sa->skc_port] = sc_if;
   1135       1.1       riz 
   1136       1.1       riz 	DPRINTFN(2, ("begin msk_attach: port=%d\n", sc_if->sk_port));
   1137       1.1       riz 
   1138       1.1       riz 	/*
   1139       1.1       riz 	 * Get station address for this interface. Note that
   1140       1.1       riz 	 * dual port cards actually come with three station
   1141       1.1       riz 	 * addresses: one for each port, plus an extra. The
   1142       1.1       riz 	 * extra one is used by the SysKonnect driver software
   1143       1.1       riz 	 * as a 'virtual' station address for when both ports
   1144       1.1       riz 	 * are operating in failover mode. Currently we don't
   1145       1.1       riz 	 * use this extra address.
   1146       1.1       riz 	 */
   1147       1.1       riz 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1148       1.1       riz 		sc_if->sk_enaddr[i] =
   1149       1.1       riz 		    sk_win_read_1(sc, SK_MAC0_0 + (sa->skc_port * 8) + i);
   1150       1.1       riz 
   1151       1.1       riz 	aprint_normal(": Ethernet address %s\n",
   1152       1.1       riz 	    ether_sprintf(sc_if->sk_enaddr));
   1153       1.1       riz 
   1154       1.1       riz 	/*
   1155  1.55.2.1  pgoyette 	 * Set up RAM buffer addresses. The Yukon2 has a small amount
   1156  1.55.2.1  pgoyette 	 * of SRAM on it, somewhere between 4K and 48K.  We need to
   1157  1.55.2.1  pgoyette 	 * divide this up between the transmitter and receiver.  We
   1158  1.55.2.1  pgoyette 	 * give the receiver 2/3 of the memory (rounded down), and the
   1159  1.55.2.1  pgoyette 	 * transmitter whatever remains.
   1160       1.1       riz 	 */
   1161  1.55.2.4  pgoyette 	if (sc->sk_ramsize) {
   1162  1.55.2.7  pgoyette 		chunk = (2 * (sc->sk_ramsize / sizeof(uint64_t)) / 3) & ~0xff;
   1163  1.55.2.4  pgoyette 		sc_if->sk_rx_ramstart = 0;
   1164  1.55.2.4  pgoyette 		sc_if->sk_rx_ramend = sc_if->sk_rx_ramstart + chunk - 1;
   1165  1.55.2.7  pgoyette 		chunk = (sc->sk_ramsize / sizeof(uint64_t)) - chunk;
   1166  1.55.2.4  pgoyette 		sc_if->sk_tx_ramstart = sc_if->sk_rx_ramend + 1;
   1167  1.55.2.4  pgoyette 		sc_if->sk_tx_ramend = sc_if->sk_tx_ramstart + chunk - 1;
   1168  1.55.2.4  pgoyette 
   1169  1.55.2.4  pgoyette 		DPRINTFN(2, ("msk_attach: rx_ramstart=%#x rx_ramend=%#x\n"
   1170  1.55.2.4  pgoyette 			     "           tx_ramstart=%#x tx_ramend=%#x\n",
   1171  1.55.2.4  pgoyette 			     sc_if->sk_rx_ramstart, sc_if->sk_rx_ramend,
   1172  1.55.2.4  pgoyette 			     sc_if->sk_tx_ramstart, sc_if->sk_tx_ramend));
   1173  1.55.2.4  pgoyette 	}
   1174       1.1       riz 
   1175       1.1       riz 	/* Allocate the descriptor queues. */
   1176       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag, sizeof(struct msk_ring_data),
   1177  1.55.2.1  pgoyette 	    PAGE_SIZE, 0, &sc_if->sk_ring_seg, 1, &sc_if->sk_ring_nseg,
   1178  1.55.2.1  pgoyette 	    BUS_DMA_NOWAIT)) {
   1179       1.1       riz 		aprint_error(": can't alloc rx buffers\n");
   1180       1.1       riz 		goto fail;
   1181       1.1       riz 	}
   1182  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag, &sc_if->sk_ring_seg,
   1183  1.55.2.1  pgoyette 	    sc_if->sk_ring_nseg,
   1184       1.1       riz 	    sizeof(struct msk_ring_data), &kva, BUS_DMA_NOWAIT)) {
   1185       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1186       1.1       riz 		       sizeof(struct msk_ring_data));
   1187       1.1       riz 		goto fail_1;
   1188       1.1       riz 	}
   1189       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag, sizeof(struct msk_ring_data), 1,
   1190       1.1       riz 	    sizeof(struct msk_ring_data), 0, BUS_DMA_NOWAIT,
   1191  1.55.2.1  pgoyette 	    &sc_if->sk_ring_map)) {
   1192       1.1       riz 		aprint_error(": can't create dma map\n");
   1193       1.1       riz 		goto fail_2;
   1194       1.1       riz 	}
   1195       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc_if->sk_ring_map, kva,
   1196       1.1       riz 	    sizeof(struct msk_ring_data), NULL, BUS_DMA_NOWAIT)) {
   1197       1.1       riz 		aprint_error(": can't load dma map\n");
   1198       1.1       riz 		goto fail_3;
   1199       1.1       riz 	}
   1200  1.55.2.1  pgoyette 	sc_if->sk_rdata = (struct msk_ring_data *)kva;
   1201      1.24    cegger 	memset(sc_if->sk_rdata, 0, sizeof(struct msk_ring_data));
   1202       1.1       riz 
   1203  1.55.2.2  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   1204  1.55.2.2  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   1205  1.55.2.2  pgoyette 		sc_if->sk_pktlen = SK_JLEN;
   1206  1.55.2.2  pgoyette 	else
   1207  1.55.2.2  pgoyette 		sc_if->sk_pktlen = MCLBYTES;
   1208  1.55.2.2  pgoyette 
   1209       1.1       riz 	/* Try to allocate memory for jumbo buffers. */
   1210       1.1       riz 	if (msk_alloc_jumbo_mem(sc_if)) {
   1211       1.1       riz 		aprint_error(": jumbo buffer allocation failed\n");
   1212       1.1       riz 		goto fail_3;
   1213       1.1       riz 	}
   1214  1.55.2.2  pgoyette 
   1215      1.19    dyoung 	sc_if->sk_ethercom.ec_capabilities = ETHERCAP_VLAN_MTU;
   1216  1.55.2.2  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   1217  1.55.2.2  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   1218      1.19    dyoung 		sc_if->sk_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1219       1.1       riz 
   1220  1.55.2.2  pgoyette 	ifp = &sc_if->sk_ethercom.ec_if;
   1221       1.1       riz 	ifp->if_softc = sc_if;
   1222       1.1       riz 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1223       1.1       riz 	ifp->if_ioctl = msk_ioctl;
   1224       1.1       riz 	ifp->if_start = msk_start;
   1225       1.1       riz 	ifp->if_stop = msk_stop;
   1226       1.1       riz 	ifp->if_init = msk_init;
   1227       1.1       riz 	ifp->if_watchdog = msk_watchdog;
   1228       1.1       riz 	ifp->if_baudrate = 1000000000;
   1229       1.1       riz 	IFQ_SET_MAXLEN(&ifp->if_snd, MSK_TX_RING_CNT - 1);
   1230       1.1       riz 	IFQ_SET_READY(&ifp->if_snd);
   1231      1.30  christos 	strlcpy(ifp->if_xname, device_xname(sc_if->sk_dev), IFNAMSIZ);
   1232       1.1       riz 
   1233  1.55.2.1  pgoyette 	msk_reset(sc_if);
   1234  1.55.2.1  pgoyette 
   1235       1.1       riz 	/*
   1236       1.1       riz 	 * Do miibus setup.
   1237       1.1       riz 	 */
   1238       1.1       riz 	msk_init_yukon(sc_if);
   1239       1.1       riz 
   1240       1.1       riz  	DPRINTFN(2, ("msk_attach: 1\n"));
   1241       1.1       riz 
   1242       1.1       riz 	sc_if->sk_mii.mii_ifp = ifp;
   1243       1.5   msaitoh 	sc_if->sk_mii.mii_readreg = msk_miibus_readreg;
   1244       1.5   msaitoh 	sc_if->sk_mii.mii_writereg = msk_miibus_writereg;
   1245       1.5   msaitoh 	sc_if->sk_mii.mii_statchg = msk_miibus_statchg;
   1246       1.1       riz 
   1247      1.15    dyoung 	sc_if->sk_ethercom.ec_mii = &sc_if->sk_mii;
   1248       1.1       riz 	ifmedia_init(&sc_if->sk_mii.mii_media, 0,
   1249      1.15    dyoung 	    ether_mediachange, ether_mediastatus);
   1250  1.55.2.1  pgoyette 	mii_flags = MIIF_DOPAUSE;
   1251  1.55.2.1  pgoyette 	if (sc->sk_fibertype)
   1252  1.55.2.1  pgoyette 		mii_flags |= MIIF_HAVEFIBER;
   1253  1.55.2.1  pgoyette 	mii_attach(self, &sc_if->sk_mii, 0xffffffff, 0,
   1254  1.55.2.1  pgoyette 	    MII_OFFSET_ANY, mii_flags);
   1255       1.1       riz 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) == NULL) {
   1256      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "no PHY found!\n");
   1257       1.1       riz 		ifmedia_add(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL,
   1258       1.1       riz 			    0, NULL);
   1259       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_MANUAL);
   1260       1.1       riz 	} else
   1261       1.1       riz 		ifmedia_set(&sc_if->sk_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1262       1.1       riz 
   1263       1.9        ad 	callout_init(&sc_if->sk_tick_ch, 0);
   1264       1.5   msaitoh 	callout_setfunc(&sc_if->sk_tick_ch, msk_tick, sc_if);
   1265       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   1266       1.1       riz 
   1267  1.55.2.2  pgoyette 	callout_init(&sc_if->sk_tick_rx, 0);
   1268  1.55.2.2  pgoyette 	callout_setfunc(&sc_if->sk_tick_rx, msk_fill_rx_tick, sc_if);
   1269  1.55.2.2  pgoyette 
   1270       1.1       riz 	/*
   1271       1.1       riz 	 * Call MI attach routines.
   1272       1.1       riz 	 */
   1273       1.1       riz 	if_attach(ifp);
   1274      1.53     ozaki 	if_deferred_start_init(ifp, NULL);
   1275       1.1       riz 	ether_ifattach(ifp, sc_if->sk_enaddr);
   1276       1.1       riz 
   1277      1.28   tsutsui 	if (pmf_device_register(self, NULL, msk_resume))
   1278      1.28   tsutsui 		pmf_class_network_register(self, ifp);
   1279      1.28   tsutsui 	else
   1280      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1281       1.1       riz 
   1282  1.55.2.2  pgoyette 	if (sc->rnd_attached++ == 0) {
   1283  1.55.2.2  pgoyette 		rnd_attach_source(&sc->rnd_source, device_xname(sc->sk_dev),
   1284  1.55.2.2  pgoyette 			RND_TYPE_NET, RND_FLAG_DEFAULT);
   1285  1.55.2.2  pgoyette 	}
   1286       1.1       riz 
   1287       1.1       riz 	DPRINTFN(2, ("msk_attach: end\n"));
   1288       1.1       riz 	return;
   1289       1.1       riz 
   1290       1.1       riz fail_3:
   1291       1.1       riz 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1292       1.1       riz fail_2:
   1293       1.1       riz 	bus_dmamem_unmap(sc->sc_dmatag, kva, sizeof(struct msk_ring_data));
   1294       1.1       riz fail_1:
   1295  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag, &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1296       1.1       riz fail:
   1297       1.1       riz 	sc->sk_if[sa->skc_port] = NULL;
   1298       1.1       riz }
   1299       1.1       riz 
   1300       1.1       riz int
   1301  1.55.2.1  pgoyette msk_detach(device_t self, int flags)
   1302  1.55.2.1  pgoyette {
   1303  1.55.2.2  pgoyette 	struct sk_if_softc *sc_if = device_private(self);
   1304  1.55.2.1  pgoyette 	struct sk_softc *sc = sc_if->sk_softc;
   1305  1.55.2.1  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   1306  1.55.2.1  pgoyette 
   1307  1.55.2.1  pgoyette 	if (sc->sk_if[sc_if->sk_port] == NULL)
   1308  1.55.2.1  pgoyette 		return (0);
   1309  1.55.2.1  pgoyette 
   1310  1.55.2.6  pgoyette 	msk_stop(ifp, 1);
   1311  1.55.2.2  pgoyette 
   1312  1.55.2.2  pgoyette 	if (--sc->rnd_attached == 0)
   1313  1.55.2.2  pgoyette 		rnd_detach_source(&sc->rnd_source);
   1314  1.55.2.1  pgoyette 
   1315  1.55.2.1  pgoyette 	callout_halt(&sc_if->sk_tick_ch, NULL);
   1316  1.55.2.1  pgoyette 	callout_destroy(&sc_if->sk_tick_ch);
   1317  1.55.2.1  pgoyette 
   1318  1.55.2.2  pgoyette 	callout_halt(&sc_if->sk_tick_rx, NULL);
   1319  1.55.2.2  pgoyette 	callout_destroy(&sc_if->sk_tick_rx);
   1320  1.55.2.2  pgoyette 
   1321  1.55.2.1  pgoyette 	/* Detach any PHYs we might have. */
   1322  1.55.2.1  pgoyette 	if (LIST_FIRST(&sc_if->sk_mii.mii_phys) != NULL)
   1323  1.55.2.1  pgoyette 		mii_detach(&sc_if->sk_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1324  1.55.2.1  pgoyette 
   1325  1.55.2.1  pgoyette 	/* Delete any remaining media. */
   1326  1.55.2.1  pgoyette 	ifmedia_delete_instance(&sc_if->sk_mii.mii_media, IFM_INST_ANY);
   1327  1.55.2.1  pgoyette 
   1328  1.55.2.1  pgoyette 	pmf_device_deregister(self);
   1329  1.55.2.1  pgoyette 
   1330  1.55.2.1  pgoyette 	ether_ifdetach(ifp);
   1331  1.55.2.1  pgoyette 	if_detach(ifp);
   1332  1.55.2.1  pgoyette 
   1333  1.55.2.2  pgoyette 	msk_free_jumbo_mem(sc_if);
   1334  1.55.2.2  pgoyette 
   1335  1.55.2.1  pgoyette 	bus_dmamem_unmap(sc->sc_dmatag, sc_if->sk_rdata,
   1336  1.55.2.1  pgoyette 	    sizeof(struct msk_ring_data));
   1337  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1338  1.55.2.1  pgoyette 	    &sc_if->sk_ring_seg, sc_if->sk_ring_nseg);
   1339  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc_if->sk_ring_map);
   1340  1.55.2.1  pgoyette 	sc->sk_if[sc_if->sk_port] = NULL;
   1341  1.55.2.1  pgoyette 
   1342  1.55.2.1  pgoyette 	return (0);
   1343  1.55.2.1  pgoyette }
   1344  1.55.2.1  pgoyette 
   1345  1.55.2.1  pgoyette int
   1346       1.1       riz mskcprint(void *aux, const char *pnp)
   1347       1.1       riz {
   1348       1.1       riz 	struct skc_attach_args *sa = aux;
   1349       1.1       riz 
   1350       1.1       riz 	if (pnp)
   1351  1.55.2.1  pgoyette 		aprint_normal("msk port %c at %s",
   1352       1.1       riz 		    (sa->skc_port == SK_PORT_A) ? 'A' : 'B', pnp);
   1353       1.1       riz 	else
   1354  1.55.2.7  pgoyette 		aprint_normal(" port %c",
   1355  1.55.2.7  pgoyette 		    (sa->skc_port == SK_PORT_A) ? 'A' : 'B');
   1356       1.1       riz 	return (UNCONF);
   1357       1.1       riz }
   1358       1.1       riz 
   1359       1.1       riz /*
   1360       1.1       riz  * Attach the interface. Allocate softc structures, do ifmedia
   1361       1.1       riz  * setup and ethernet/BPF attach.
   1362       1.1       riz  */
   1363       1.1       riz void
   1364      1.26    cegger mskc_attach(device_t parent, device_t self, void *aux)
   1365       1.1       riz {
   1366      1.27    cegger 	struct sk_softc *sc = device_private(self);
   1367       1.1       riz 	struct pci_attach_args *pa = aux;
   1368       1.1       riz 	struct skc_attach_args skca;
   1369       1.1       riz 	pci_chipset_tag_t pc = pa->pa_pc;
   1370       1.1       riz 	pcireg_t command, memtype;
   1371       1.1       riz 	const char *intrstr = NULL;
   1372       1.1       riz 	int rc, sk_nodenum;
   1373  1.55.2.7  pgoyette 	uint8_t hw, pmd;
   1374       1.1       riz 	const char *revstr = NULL;
   1375       1.1       riz 	const struct sysctlnode *node;
   1376       1.8  christos 	void *kva;
   1377      1.45  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1378       1.1       riz 
   1379       1.1       riz 	DPRINTFN(2, ("begin mskc_attach\n"));
   1380       1.1       riz 
   1381      1.30  christos 	sc->sk_dev = self;
   1382       1.1       riz 	/*
   1383       1.1       riz 	 * Handle power management nonsense.
   1384       1.1       riz 	 */
   1385       1.1       riz 	command = pci_conf_read(pc, pa->pa_tag, SK_PCI_CAPID) & 0x000000FF;
   1386       1.1       riz 
   1387       1.1       riz 	if (command == 0x01) {
   1388       1.1       riz 		command = pci_conf_read(pc, pa->pa_tag, SK_PCI_PWRMGMTCTRL);
   1389       1.1       riz 		if (command & SK_PSTATE_MASK) {
   1390  1.55.2.7  pgoyette 			uint32_t		iobase, membase, irq;
   1391       1.1       riz 
   1392       1.1       riz 			/* Save important PCI config data. */
   1393       1.1       riz 			iobase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOIO);
   1394       1.1       riz 			membase = pci_conf_read(pc, pa->pa_tag, SK_PCI_LOMEM);
   1395       1.1       riz 			irq = pci_conf_read(pc, pa->pa_tag, SK_PCI_INTLINE);
   1396       1.1       riz 
   1397       1.1       riz 			/* Reset the power state. */
   1398      1.30  christos 			aprint_normal_dev(sc->sk_dev, "chip is in D%d power "
   1399      1.30  christos 			    "mode -- setting to D0\n",
   1400       1.1       riz 			    command & SK_PSTATE_MASK);
   1401       1.1       riz 			command &= 0xFFFFFFFC;
   1402       1.1       riz 			pci_conf_write(pc, pa->pa_tag,
   1403       1.1       riz 			    SK_PCI_PWRMGMTCTRL, command);
   1404       1.1       riz 
   1405       1.1       riz 			/* Restore PCI config data. */
   1406       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOIO, iobase);
   1407       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_LOMEM, membase);
   1408       1.1       riz 			pci_conf_write(pc, pa->pa_tag, SK_PCI_INTLINE, irq);
   1409       1.1       riz 		}
   1410       1.1       riz 	}
   1411       1.1       riz 
   1412       1.1       riz 	/*
   1413       1.1       riz 	 * Map control/status registers.
   1414       1.1       riz 	 */
   1415       1.1       riz 	memtype = pci_mapreg_type(pc, pa->pa_tag, SK_PCI_LOMEM);
   1416  1.55.2.1  pgoyette 	if (pci_mapreg_map(pa, SK_PCI_LOMEM, memtype, 0, &sc->sk_btag,
   1417  1.55.2.4  pgoyette 	    &sc->sk_bhandle, NULL, &sc->sk_bsize)) {
   1418       1.1       riz 		aprint_error(": can't map mem space\n");
   1419       1.1       riz 		return;
   1420       1.1       riz 	}
   1421       1.1       riz 
   1422  1.55.2.4  pgoyette 	if (pci_dma64_available(pa))
   1423  1.55.2.4  pgoyette 		sc->sc_dmatag = pa->pa_dmat64;
   1424  1.55.2.4  pgoyette 	else
   1425  1.55.2.4  pgoyette 		sc->sc_dmatag = pa->pa_dmat;
   1426       1.1       riz 
   1427      1.36  jakllsch 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1428      1.37  jakllsch 	command |= PCI_COMMAND_MASTER_ENABLE;
   1429      1.36  jakllsch 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
   1430      1.36  jakllsch 
   1431       1.1       riz 	sc->sk_type = sk_win_read_1(sc, SK_CHIPVER);
   1432       1.1       riz 	sc->sk_rev = (sk_win_read_1(sc, SK_CONFIG) >> 4);
   1433       1.1       riz 
   1434       1.1       riz 	/* bail out here if chip is not recognized */
   1435       1.5   msaitoh 	if (!(SK_IS_YUKON2(sc))) {
   1436       1.1       riz 		aprint_error(": unknown chip type: %d\n", sc->sk_type);
   1437       1.1       riz 		goto fail_1;
   1438       1.1       riz 	}
   1439       1.1       riz 	DPRINTFN(2, ("mskc_attach: allocate interrupt\n"));
   1440       1.1       riz 
   1441       1.1       riz 	/* Allocate interrupt */
   1442  1.55.2.5  pgoyette 	if (pci_intr_alloc(pa, &sc->sk_pihp, NULL, 0)) {
   1443       1.1       riz 		aprint_error(": couldn't map interrupt\n");
   1444       1.1       riz 		goto fail_1;
   1445       1.1       riz 	}
   1446       1.1       riz 
   1447  1.55.2.5  pgoyette 	intrstr = pci_intr_string(pc, sc->sk_pihp[0], intrbuf, sizeof(intrbuf));
   1448  1.55.2.5  pgoyette 	sc->sk_intrhand = pci_intr_establish_xname(pc, sc->sk_pihp[0], IPL_NET,
   1449  1.55.2.5  pgoyette 	    msk_intr, sc, device_xname(sc->sk_dev));
   1450       1.1       riz 	if (sc->sk_intrhand == NULL) {
   1451       1.1       riz 		aprint_error(": couldn't establish interrupt");
   1452       1.1       riz 		if (intrstr != NULL)
   1453       1.1       riz 			aprint_error(" at %s", intrstr);
   1454       1.1       riz 		aprint_error("\n");
   1455       1.1       riz 		goto fail_1;
   1456       1.1       riz 	}
   1457  1.55.2.1  pgoyette 	sc->sk_pc = pc;
   1458       1.1       riz 
   1459       1.1       riz 	if (bus_dmamem_alloc(sc->sc_dmatag,
   1460  1.55.2.2  pgoyette 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1461  1.55.2.2  pgoyette 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1462  1.55.2.1  pgoyette 	    0, &sc->sk_status_seg, 1, &sc->sk_status_nseg, BUS_DMA_NOWAIT)) {
   1463       1.1       riz 		aprint_error(": can't alloc status buffers\n");
   1464       1.1       riz 		goto fail_2;
   1465       1.1       riz 	}
   1466       1.1       riz 
   1467  1.55.2.1  pgoyette 	if (bus_dmamem_map(sc->sc_dmatag,
   1468  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg,
   1469       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1470       1.1       riz 	    &kva, BUS_DMA_NOWAIT)) {
   1471       1.1       riz 		aprint_error(": can't map dma buffers (%zu bytes)\n",
   1472       1.1       riz 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1473       1.1       riz 		goto fail_3;
   1474       1.1       riz 	}
   1475       1.1       riz 	if (bus_dmamap_create(sc->sc_dmatag,
   1476       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 1,
   1477       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc), 0,
   1478       1.1       riz 	    BUS_DMA_NOWAIT, &sc->sk_status_map)) {
   1479       1.1       riz 		aprint_error(": can't create dma map\n");
   1480       1.1       riz 		goto fail_4;
   1481       1.1       riz 	}
   1482       1.1       riz 	if (bus_dmamap_load(sc->sc_dmatag, sc->sk_status_map, kva,
   1483       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc),
   1484       1.1       riz 	    NULL, BUS_DMA_NOWAIT)) {
   1485       1.1       riz 		aprint_error(": can't load dma map\n");
   1486       1.1       riz 		goto fail_5;
   1487       1.1       riz 	}
   1488       1.1       riz 	sc->sk_status_ring = (struct msk_status_desc *)kva;
   1489       1.1       riz 
   1490      1.30  christos 	sc->sk_int_mod = SK_IM_DEFAULT;
   1491      1.30  christos 	sc->sk_int_mod_pending = 0;
   1492      1.30  christos 
   1493       1.1       riz 	/* Reset the adapter. */
   1494  1.55.2.1  pgoyette 	mskc_reset(sc);
   1495       1.1       riz 
   1496  1.55.2.1  pgoyette 	sc->sk_ramsize = sk_win_read_1(sc, SK_EPROM0) * 4096;
   1497  1.55.2.1  pgoyette 	DPRINTFN(2, ("mskc_attach: ramsize=%dK\n", sc->sk_ramsize / 1024));
   1498       1.1       riz 
   1499  1.55.2.1  pgoyette 	pmd = sk_win_read_1(sc, SK_PMDTYPE);
   1500  1.55.2.1  pgoyette 	if (pmd == 'L' || pmd == 'S' || pmd == 'P')
   1501  1.55.2.1  pgoyette 		sc->sk_fibertype = 1;
   1502       1.1       riz 
   1503       1.1       riz 	switch (sc->sk_type) {
   1504       1.1       riz 	case SK_YUKON_XL:
   1505       1.5   msaitoh 		sc->sk_name = "Yukon-2 XL";
   1506       1.1       riz 		break;
   1507       1.1       riz 	case SK_YUKON_EC_U:
   1508       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC Ultra";
   1509       1.1       riz 		break;
   1510  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   1511  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Extreme";
   1512  1.55.2.1  pgoyette 		break;
   1513       1.1       riz 	case SK_YUKON_EC:
   1514       1.5   msaitoh 		sc->sk_name = "Yukon-2 EC";
   1515       1.1       riz 		break;
   1516       1.1       riz 	case SK_YUKON_FE:
   1517       1.5   msaitoh 		sc->sk_name = "Yukon-2 FE";
   1518       1.1       riz 		break;
   1519  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   1520  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 FE+";
   1521  1.55.2.1  pgoyette 		break;
   1522  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   1523  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Supreme";
   1524  1.55.2.1  pgoyette 		break;
   1525  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   1526  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Ultra 2";
   1527  1.55.2.1  pgoyette 		break;
   1528  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   1529  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima";
   1530  1.55.2.1  pgoyette 		break;
   1531  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   1532  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima Prime";
   1533  1.55.2.1  pgoyette 		break;
   1534  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   1535  1.55.2.1  pgoyette 		sc->sk_name = "Yukon-2 Optima 2";
   1536  1.55.2.1  pgoyette 		break;
   1537       1.1       riz 	default:
   1538       1.5   msaitoh 		sc->sk_name = "Yukon (Unknown)";
   1539       1.1       riz 	}
   1540       1.1       riz 
   1541       1.1       riz 	if (sc->sk_type == SK_YUKON_XL) {
   1542       1.1       riz 		switch (sc->sk_rev) {
   1543       1.1       riz 		case SK_YUKON_XL_REV_A0:
   1544       1.1       riz 			revstr = "A0";
   1545       1.1       riz 			break;
   1546       1.1       riz 		case SK_YUKON_XL_REV_A1:
   1547       1.1       riz 			revstr = "A1";
   1548       1.1       riz 			break;
   1549       1.1       riz 		case SK_YUKON_XL_REV_A2:
   1550       1.1       riz 			revstr = "A2";
   1551       1.1       riz 			break;
   1552       1.1       riz 		case SK_YUKON_XL_REV_A3:
   1553       1.1       riz 			revstr = "A3";
   1554       1.1       riz 			break;
   1555       1.1       riz 		default:
   1556       1.6   msaitoh 			break;
   1557       1.1       riz 		}
   1558       1.1       riz 	}
   1559       1.1       riz 
   1560       1.1       riz 	if (sc->sk_type == SK_YUKON_EC) {
   1561       1.1       riz 		switch (sc->sk_rev) {
   1562       1.1       riz 		case SK_YUKON_EC_REV_A1:
   1563       1.1       riz 			revstr = "A1";
   1564       1.1       riz 			break;
   1565       1.1       riz 		case SK_YUKON_EC_REV_A2:
   1566       1.1       riz 			revstr = "A2";
   1567       1.1       riz 			break;
   1568       1.1       riz 		case SK_YUKON_EC_REV_A3:
   1569       1.1       riz 			revstr = "A3";
   1570       1.1       riz 			break;
   1571       1.1       riz 		default:
   1572       1.6   msaitoh 			break;
   1573       1.6   msaitoh 		}
   1574       1.6   msaitoh 	}
   1575       1.6   msaitoh 
   1576       1.6   msaitoh 	if (sc->sk_type == SK_YUKON_FE) {
   1577       1.6   msaitoh 		switch (sc->sk_rev) {
   1578       1.6   msaitoh 		case SK_YUKON_FE_REV_A1:
   1579       1.6   msaitoh 			revstr = "A1";
   1580       1.6   msaitoh 			break;
   1581       1.6   msaitoh 		case SK_YUKON_FE_REV_A2:
   1582       1.6   msaitoh 			revstr = "A2";
   1583       1.6   msaitoh 			break;
   1584       1.6   msaitoh 		default:
   1585       1.6   msaitoh 			break;
   1586       1.1       riz 		}
   1587       1.1       riz 	}
   1588       1.1       riz 
   1589       1.1       riz 	if (sc->sk_type == SK_YUKON_EC_U) {
   1590       1.1       riz 		switch (sc->sk_rev) {
   1591       1.1       riz 		case SK_YUKON_EC_U_REV_A0:
   1592       1.1       riz 			revstr = "A0";
   1593       1.1       riz 			break;
   1594       1.1       riz 		case SK_YUKON_EC_U_REV_A1:
   1595       1.1       riz 			revstr = "A1";
   1596       1.1       riz 			break;
   1597       1.6   msaitoh 		case SK_YUKON_EC_U_REV_B0:
   1598       1.6   msaitoh 			revstr = "B0";
   1599       1.6   msaitoh 			break;
   1600  1.55.2.1  pgoyette 		case SK_YUKON_EC_U_REV_B1:
   1601  1.55.2.1  pgoyette 			revstr = "B1";
   1602  1.55.2.1  pgoyette 			break;
   1603       1.1       riz 		default:
   1604       1.6   msaitoh 			break;
   1605       1.1       riz 		}
   1606       1.1       riz 	}
   1607       1.1       riz 
   1608  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE) {
   1609  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1610  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A1:
   1611  1.55.2.1  pgoyette 			revstr = "A1";
   1612  1.55.2.1  pgoyette 			break;
   1613  1.55.2.1  pgoyette 		case SK_YUKON_FE_REV_A2:
   1614  1.55.2.1  pgoyette 			revstr = "A2";
   1615  1.55.2.1  pgoyette 			break;
   1616  1.55.2.1  pgoyette 		default:
   1617  1.55.2.1  pgoyette 			;
   1618  1.55.2.1  pgoyette 		}
   1619  1.55.2.1  pgoyette 	}
   1620  1.55.2.1  pgoyette 
   1621  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_FE_P && sc->sk_rev == SK_YUKON_FE_P_REV_A0)
   1622  1.55.2.1  pgoyette 		revstr = "A0";
   1623  1.55.2.1  pgoyette 
   1624  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_EX) {
   1625  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1626  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_A0:
   1627  1.55.2.1  pgoyette 			revstr = "A0";
   1628  1.55.2.1  pgoyette 			break;
   1629  1.55.2.1  pgoyette 		case SK_YUKON_EX_REV_B0:
   1630  1.55.2.1  pgoyette 			revstr = "B0";
   1631  1.55.2.1  pgoyette 			break;
   1632  1.55.2.1  pgoyette 		default:
   1633  1.55.2.1  pgoyette 			;
   1634  1.55.2.1  pgoyette 		}
   1635  1.55.2.1  pgoyette 	}
   1636  1.55.2.1  pgoyette 
   1637  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_SUPR) {
   1638  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1639  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_A0:
   1640  1.55.2.1  pgoyette 			revstr = "A0";
   1641  1.55.2.1  pgoyette 			break;
   1642  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B0:
   1643  1.55.2.1  pgoyette 			revstr = "B0";
   1644  1.55.2.1  pgoyette 			break;
   1645  1.55.2.1  pgoyette 		case SK_YUKON_SUPR_REV_B1:
   1646  1.55.2.1  pgoyette 			revstr = "B1";
   1647  1.55.2.1  pgoyette 			break;
   1648  1.55.2.1  pgoyette 		default:
   1649  1.55.2.1  pgoyette 			;
   1650  1.55.2.1  pgoyette 		}
   1651  1.55.2.1  pgoyette 	}
   1652  1.55.2.1  pgoyette 
   1653  1.55.2.1  pgoyette 	if (sc->sk_type == SK_YUKON_PRM) {
   1654  1.55.2.1  pgoyette 		switch (sc->sk_rev) {
   1655  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_Z1:
   1656  1.55.2.1  pgoyette 			revstr = "Z1";
   1657  1.55.2.1  pgoyette 			break;
   1658  1.55.2.1  pgoyette 		case SK_YUKON_PRM_REV_A0:
   1659  1.55.2.1  pgoyette 			revstr = "A0";
   1660  1.55.2.1  pgoyette 			break;
   1661  1.55.2.1  pgoyette 		default:
   1662  1.55.2.1  pgoyette 			;
   1663  1.55.2.1  pgoyette 		}
   1664  1.55.2.1  pgoyette 	}
   1665  1.55.2.1  pgoyette 
   1666       1.1       riz 	/* Announce the product name. */
   1667       1.1       riz 	aprint_normal(", %s", sc->sk_name);
   1668       1.1       riz 	if (revstr != NULL)
   1669       1.1       riz 		aprint_normal(" rev. %s", revstr);
   1670       1.1       riz 	aprint_normal(" (0x%x): %s\n", sc->sk_rev, intrstr);
   1671       1.1       riz 
   1672       1.1       riz 	sc->sk_macs = 1;
   1673       1.1       riz 
   1674       1.1       riz 	hw = sk_win_read_1(sc, SK_Y2_HWRES);
   1675       1.1       riz 	if ((hw & SK_Y2_HWRES_LINK_MASK) == SK_Y2_HWRES_LINK_DUAL) {
   1676       1.1       riz 		if ((sk_win_read_1(sc, SK_Y2_CLKGATE) &
   1677       1.1       riz 		    SK_Y2_CLKGATE_LINK2_INACTIVE) == 0)
   1678       1.1       riz 			sc->sk_macs++;
   1679       1.1       riz 	}
   1680       1.1       riz 
   1681       1.1       riz 	skca.skc_port = SK_PORT_A;
   1682       1.1       riz 	skca.skc_type = sc->sk_type;
   1683       1.1       riz 	skca.skc_rev = sc->sk_rev;
   1684      1.30  christos 	(void)config_found(sc->sk_dev, &skca, mskcprint);
   1685       1.1       riz 
   1686       1.1       riz 	if (sc->sk_macs > 1) {
   1687       1.1       riz 		skca.skc_port = SK_PORT_B;
   1688       1.1       riz 		skca.skc_type = sc->sk_type;
   1689       1.1       riz 		skca.skc_rev = sc->sk_rev;
   1690      1.30  christos 		(void)config_found(sc->sk_dev, &skca, mskcprint);
   1691       1.1       riz 	}
   1692       1.1       riz 
   1693       1.1       riz 	/* Turn on the 'driver is loaded' LED. */
   1694       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   1695       1.1       riz 
   1696       1.1       riz 	/* skc sysctl setup */
   1697       1.1       riz 
   1698       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1699      1.30  christos 	    0, CTLTYPE_NODE, device_xname(sc->sk_dev),
   1700       1.1       riz 	    SYSCTL_DESCR("mskc per-controller controls"),
   1701       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, msk_root_num, CTL_CREATE,
   1702       1.1       riz 	    CTL_EOL)) != 0) {
   1703      1.30  christos 		aprint_normal_dev(sc->sk_dev, "couldn't create sysctl node\n");
   1704       1.1       riz 		goto fail_6;
   1705       1.1       riz 	}
   1706       1.1       riz 
   1707       1.1       riz 	sk_nodenum = node->sysctl_num;
   1708       1.1       riz 
   1709       1.1       riz 	/* interrupt moderation time in usecs */
   1710       1.1       riz 	if ((rc = sysctl_createv(&sc->sk_clog, 0, NULL, &node,
   1711       1.1       riz 	    CTLFLAG_READWRITE,
   1712       1.1       riz 	    CTLTYPE_INT, "int_mod",
   1713       1.1       riz 	    SYSCTL_DESCR("msk interrupt moderation timer"),
   1714      1.40       dsl 	    msk_sysctl_handler, 0, (void *)sc,
   1715       1.1       riz 	    0, CTL_HW, msk_root_num, sk_nodenum, CTL_CREATE,
   1716       1.1       riz 	    CTL_EOL)) != 0) {
   1717  1.55.2.7  pgoyette 		aprint_normal_dev(sc->sk_dev,
   1718  1.55.2.7  pgoyette 		    "couldn't create int_mod sysctl node\n");
   1719       1.1       riz 		goto fail_6;
   1720       1.1       riz 	}
   1721       1.1       riz 
   1722      1.20     joerg 	if (!pmf_device_register(self, mskc_suspend, mskc_resume))
   1723      1.20     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
   1724      1.20     joerg 
   1725       1.1       riz 	return;
   1726       1.1       riz 
   1727  1.55.2.2  pgoyette fail_6:
   1728       1.1       riz 	bus_dmamap_unload(sc->sc_dmatag, sc->sk_status_map);
   1729       1.1       riz fail_4:
   1730      1.43  christos 	bus_dmamem_unmap(sc->sc_dmatag, kva,
   1731       1.1       riz 	    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1732       1.1       riz fail_3:
   1733  1.55.2.1  pgoyette 	bus_dmamem_free(sc->sc_dmatag,
   1734  1.55.2.1  pgoyette 	    &sc->sk_status_seg, sc->sk_status_nseg);
   1735  1.55.2.1  pgoyette 	sc->sk_status_nseg = 0;
   1736  1.55.2.2  pgoyette fail_5:
   1737  1.55.2.2  pgoyette 	bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1738       1.1       riz fail_2:
   1739       1.1       riz 	pci_intr_disestablish(pc, sc->sk_intrhand);
   1740  1.55.2.1  pgoyette 	sc->sk_intrhand = NULL;
   1741       1.1       riz fail_1:
   1742  1.55.2.4  pgoyette 	bus_space_unmap(sc->sk_btag, sc->sk_bhandle, sc->sk_bsize);
   1743  1.55.2.1  pgoyette 	sc->sk_bsize = 0;
   1744  1.55.2.1  pgoyette }
   1745  1.55.2.1  pgoyette 
   1746  1.55.2.1  pgoyette int
   1747  1.55.2.1  pgoyette mskc_detach(device_t self, int flags)
   1748  1.55.2.1  pgoyette {
   1749  1.55.2.2  pgoyette 	struct sk_softc *sc = device_private(self);
   1750  1.55.2.1  pgoyette 	int rv;
   1751  1.55.2.1  pgoyette 
   1752  1.55.2.4  pgoyette 	if (sc->sk_intrhand) {
   1753  1.55.2.2  pgoyette 		pci_intr_disestablish(sc->sk_pc, sc->sk_intrhand);
   1754  1.55.2.4  pgoyette 		sc->sk_intrhand = NULL;
   1755  1.55.2.4  pgoyette 	}
   1756  1.55.2.2  pgoyette 
   1757  1.55.2.5  pgoyette 	if (sc->sk_pihp != NULL) {
   1758  1.55.2.5  pgoyette 		pci_intr_release(sc->sk_pc, sc->sk_pihp, 1);
   1759  1.55.2.5  pgoyette 		sc->sk_pihp = NULL;
   1760  1.55.2.5  pgoyette 	}
   1761  1.55.2.5  pgoyette 
   1762  1.55.2.1  pgoyette 	rv = config_detach_children(self, flags);
   1763  1.55.2.1  pgoyette 	if (rv != 0)
   1764  1.55.2.1  pgoyette 		return (rv);
   1765  1.55.2.1  pgoyette 
   1766  1.55.2.1  pgoyette 	if (sc->sk_status_nseg > 0) {
   1767  1.55.2.1  pgoyette 		bus_dmamap_destroy(sc->sc_dmatag, sc->sk_status_map);
   1768  1.55.2.1  pgoyette 		bus_dmamem_unmap(sc->sc_dmatag, sc->sk_status_ring,
   1769  1.55.2.1  pgoyette 		    MSK_STATUS_RING_CNT * sizeof(struct msk_status_desc));
   1770  1.55.2.1  pgoyette 		bus_dmamem_free(sc->sc_dmatag,
   1771  1.55.2.1  pgoyette 		    &sc->sk_status_seg, sc->sk_status_nseg);
   1772  1.55.2.1  pgoyette 	}
   1773  1.55.2.1  pgoyette 
   1774  1.55.2.1  pgoyette 	if (sc->sk_bsize > 0)
   1775  1.55.2.1  pgoyette 		bus_space_unmap(sc->sk_btag, sc->sk_bhandle, sc->sk_bsize);
   1776  1.55.2.1  pgoyette 
   1777  1.55.2.1  pgoyette 	return(0);
   1778       1.1       riz }
   1779       1.1       riz 
   1780       1.1       riz int
   1781  1.55.2.7  pgoyette msk_encap(struct sk_if_softc *sc_if, struct mbuf *m_head, uint32_t *txidx)
   1782       1.1       riz {
   1783       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   1784       1.1       riz 	struct msk_tx_desc		*f = NULL;
   1785  1.55.2.7  pgoyette 	uint32_t		frag, cur, hiaddr, old_hiaddr, total;
   1786  1.55.2.7  pgoyette 	uint32_t		entries = 0;
   1787  1.55.2.4  pgoyette 	size_t			i;
   1788       1.1       riz 	struct sk_txmap_entry	*entry;
   1789       1.1       riz 	bus_dmamap_t		txmap;
   1790  1.55.2.4  pgoyette 	bus_addr_t		addr;
   1791       1.1       riz 
   1792       1.1       riz 	DPRINTFN(2, ("msk_encap\n"));
   1793       1.1       riz 
   1794       1.1       riz 	entry = SIMPLEQ_FIRST(&sc_if->sk_txmap_head);
   1795       1.1       riz 	if (entry == NULL) {
   1796       1.1       riz 		DPRINTFN(2, ("msk_encap: no txmap available\n"));
   1797       1.1       riz 		return (ENOBUFS);
   1798       1.1       riz 	}
   1799       1.1       riz 	txmap = entry->dmamap;
   1800       1.1       riz 
   1801       1.1       riz 	cur = frag = *txidx;
   1802       1.1       riz 
   1803       1.1       riz #ifdef MSK_DEBUG
   1804       1.1       riz 	if (mskdebug >= 2)
   1805       1.1       riz 		msk_dump_mbuf(m_head);
   1806       1.1       riz #endif
   1807       1.1       riz 
   1808       1.1       riz 	/*
   1809       1.1       riz 	 * Start packing the mbufs in this chain into
   1810       1.1       riz 	 * the fragment pointers. Stop when we run out
   1811       1.1       riz 	 * of fragments or hit the end of the mbuf chain.
   1812       1.1       riz 	 */
   1813       1.1       riz 	if (bus_dmamap_load_mbuf(sc->sc_dmatag, txmap, m_head,
   1814       1.1       riz 	    BUS_DMA_NOWAIT)) {
   1815       1.1       riz 		DPRINTFN(2, ("msk_encap: dmamap failed\n"));
   1816       1.1       riz 		return (ENOBUFS);
   1817       1.1       riz 	}
   1818       1.1       riz 
   1819  1.55.2.4  pgoyette 	/* Count how many tx descriptors needed. */
   1820  1.55.2.4  pgoyette 	hiaddr = sc_if->sk_cdata.sk_tx_hiaddr;
   1821  1.55.2.4  pgoyette 	for (total = i = 0; i < txmap->dm_nsegs; i++) {
   1822  1.55.2.4  pgoyette 		if (hiaddr != MSK_ADDR_HI(txmap->dm_segs[i].ds_addr)) {
   1823  1.55.2.4  pgoyette 			hiaddr = MSK_ADDR_HI(txmap->dm_segs[i].ds_addr);
   1824  1.55.2.4  pgoyette 			total++;
   1825  1.55.2.4  pgoyette 		}
   1826  1.55.2.4  pgoyette 		total++;
   1827  1.55.2.4  pgoyette 	}
   1828  1.55.2.4  pgoyette 
   1829  1.55.2.4  pgoyette 	if (total > MSK_TX_RING_CNT - sc_if->sk_cdata.sk_tx_cnt - 2) {
   1830       1.5   msaitoh 		DPRINTFN(2, ("msk_encap: too few descriptors free\n"));
   1831       1.5   msaitoh 		bus_dmamap_unload(sc->sc_dmatag, txmap);
   1832       1.5   msaitoh 		return (ENOBUFS);
   1833       1.5   msaitoh 	}
   1834       1.5   msaitoh 
   1835  1.55.2.4  pgoyette 	DPRINTFN(2, ("msk_encap: dm_nsegs=%d total desc=%u\n",
   1836  1.55.2.4  pgoyette 	    txmap->dm_nsegs, total));
   1837       1.1       riz 
   1838       1.1       riz 	/* Sync the DMA map. */
   1839       1.1       riz 	bus_dmamap_sync(sc->sc_dmatag, txmap, 0, txmap->dm_mapsize,
   1840       1.1       riz 	    BUS_DMASYNC_PREWRITE);
   1841       1.1       riz 
   1842  1.55.2.4  pgoyette 	old_hiaddr = sc_if->sk_cdata.sk_tx_hiaddr;
   1843       1.1       riz 	for (i = 0; i < txmap->dm_nsegs; i++) {
   1844  1.55.2.4  pgoyette 		addr = txmap->dm_segs[i].ds_addr;
   1845  1.55.2.4  pgoyette 		DPRINTFN(2, ("msk_encap: addr %llx\n",
   1846  1.55.2.4  pgoyette 		    (unsigned long long)addr));
   1847  1.55.2.4  pgoyette 		hiaddr = MSK_ADDR_HI(addr);
   1848  1.55.2.4  pgoyette 
   1849  1.55.2.4  pgoyette 		if (sc_if->sk_cdata.sk_tx_hiaddr != hiaddr) {
   1850  1.55.2.4  pgoyette 			f = &sc_if->sk_rdata->sk_tx_ring[frag];
   1851  1.55.2.4  pgoyette 			f->sk_addr = htole32(hiaddr);
   1852  1.55.2.4  pgoyette 			f->sk_len = 0;
   1853  1.55.2.4  pgoyette 			f->sk_ctl = 0;
   1854  1.55.2.4  pgoyette 			if (i == 0)
   1855  1.55.2.4  pgoyette 				f->sk_opcode = SK_Y2_BMUOPC_ADDR64;
   1856  1.55.2.4  pgoyette 			else
   1857  1.55.2.4  pgoyette 				f->sk_opcode = SK_Y2_BMUOPC_ADDR64 | SK_Y2_TXOPC_OWN;
   1858  1.55.2.4  pgoyette 			sc_if->sk_cdata.sk_tx_hiaddr = hiaddr;
   1859  1.55.2.4  pgoyette 			SK_INC(frag, MSK_TX_RING_CNT);
   1860  1.55.2.4  pgoyette 			entries++;
   1861  1.55.2.4  pgoyette 			DPRINTFN(10, ("%s: tx ADDR64: %#x\n",
   1862  1.55.2.4  pgoyette 			    sc_if->sk_ethercom.ec_if.if_xname, hiaddr));
   1863  1.55.2.4  pgoyette 		}
   1864  1.55.2.4  pgoyette 
   1865       1.1       riz 		f = &sc_if->sk_rdata->sk_tx_ring[frag];
   1866  1.55.2.4  pgoyette 		f->sk_addr = htole32(MSK_ADDR_LO(addr));
   1867       1.1       riz 		f->sk_len = htole16(txmap->dm_segs[i].ds_len);
   1868       1.1       riz 		f->sk_ctl = 0;
   1869  1.55.2.4  pgoyette 		if (i == 0) {
   1870  1.55.2.4  pgoyette 			if (hiaddr != old_hiaddr)
   1871  1.55.2.4  pgoyette 				f->sk_opcode = SK_Y2_TXOPC_PACKET | SK_Y2_TXOPC_OWN;
   1872  1.55.2.4  pgoyette 			else
   1873  1.55.2.4  pgoyette 				f->sk_opcode = SK_Y2_TXOPC_PACKET;
   1874  1.55.2.4  pgoyette 		} else
   1875       1.1       riz 			f->sk_opcode = SK_Y2_TXOPC_BUFFER | SK_Y2_TXOPC_OWN;
   1876       1.1       riz 		cur = frag;
   1877       1.1       riz 		SK_INC(frag, MSK_TX_RING_CNT);
   1878  1.55.2.4  pgoyette 		entries++;
   1879       1.1       riz 	}
   1880  1.55.2.4  pgoyette 	KASSERTMSG(entries == total, "entries %u total %u", entries, total);
   1881       1.1       riz 
   1882       1.1       riz 	sc_if->sk_cdata.sk_tx_chain[cur].sk_mbuf = m_head;
   1883       1.1       riz 	SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   1884       1.1       riz 
   1885       1.1       riz 	sc_if->sk_cdata.sk_tx_map[cur] = entry;
   1886       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[cur].sk_ctl |= SK_Y2_TXCTL_LASTFRAG;
   1887       1.1       riz 
   1888       1.1       riz 	/* Sync descriptors before handing to chip */
   1889  1.55.2.4  pgoyette 	MSK_CDTXSYNC(sc_if, *txidx, entries,
   1890  1.55.2.1  pgoyette 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1891       1.1       riz 
   1892       1.1       riz 	sc_if->sk_rdata->sk_tx_ring[*txidx].sk_opcode |= SK_Y2_TXOPC_OWN;
   1893       1.1       riz 
   1894       1.1       riz 	/* Sync first descriptor to hand it off */
   1895       1.1       riz 	MSK_CDTXSYNC(sc_if, *txidx, 1,
   1896       1.1       riz 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1897       1.1       riz 
   1898  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_tx_cnt += entries;
   1899       1.1       riz 
   1900       1.1       riz #ifdef MSK_DEBUG
   1901       1.1       riz 	if (mskdebug >= 2) {
   1902       1.1       riz 		struct msk_tx_desc *le;
   1903  1.55.2.7  pgoyette 		uint32_t idx;
   1904       1.1       riz 		for (idx = *txidx; idx != frag; SK_INC(idx, MSK_TX_RING_CNT)) {
   1905       1.1       riz 			le = &sc_if->sk_rdata->sk_tx_ring[idx];
   1906       1.1       riz 			msk_dump_txdesc(le, idx);
   1907       1.1       riz 		}
   1908       1.1       riz 	}
   1909       1.1       riz #endif
   1910       1.1       riz 
   1911       1.1       riz 	*txidx = frag;
   1912       1.1       riz 
   1913  1.55.2.7  pgoyette 	DPRINTFN(2, ("msk_encap: successful: %u entries\n", entries));
   1914       1.1       riz 
   1915       1.1       riz 	return (0);
   1916       1.1       riz }
   1917       1.1       riz 
   1918       1.1       riz void
   1919       1.1       riz msk_start(struct ifnet *ifp)
   1920       1.1       riz {
   1921  1.55.2.1  pgoyette 	struct sk_if_softc	*sc_if = ifp->if_softc;
   1922  1.55.2.1  pgoyette 	struct mbuf		*m_head = NULL;
   1923  1.55.2.7  pgoyette 	uint32_t		idx = sc_if->sk_cdata.sk_tx_prod;
   1924       1.1       riz 	int			pkts = 0;
   1925       1.1       riz 
   1926       1.1       riz 	DPRINTFN(2, ("msk_start\n"));
   1927       1.1       riz 
   1928       1.1       riz 	while (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf == NULL) {
   1929       1.1       riz 		IFQ_POLL(&ifp->if_snd, m_head);
   1930       1.1       riz 		if (m_head == NULL)
   1931       1.1       riz 			break;
   1932       1.1       riz 
   1933       1.1       riz 		/*
   1934       1.1       riz 		 * Pack the data into the transmit ring. If we
   1935       1.1       riz 		 * don't have room, set the OACTIVE flag and wait
   1936       1.1       riz 		 * for the NIC to drain the ring.
   1937       1.1       riz 		 */
   1938       1.1       riz 		if (msk_encap(sc_if, m_head, &idx)) {
   1939       1.1       riz 			ifp->if_flags |= IFF_OACTIVE;
   1940       1.1       riz 			break;
   1941       1.1       riz 		}
   1942       1.1       riz 
   1943       1.1       riz 		/* now we are committed to transmit the packet */
   1944       1.1       riz 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   1945       1.1       riz 		pkts++;
   1946       1.1       riz 
   1947       1.1       riz 		/*
   1948       1.1       riz 		 * If there's a BPF listener, bounce a copy of this frame
   1949       1.1       riz 		 * to him.
   1950       1.1       riz 		 */
   1951  1.55.2.2  pgoyette 		bpf_mtap(ifp, m_head, BPF_D_OUT);
   1952       1.1       riz 	}
   1953       1.1       riz 	if (pkts == 0)
   1954       1.1       riz 		return;
   1955       1.1       riz 
   1956       1.1       riz 	/* Transmit */
   1957       1.1       riz 	if (idx != sc_if->sk_cdata.sk_tx_prod) {
   1958       1.1       riz 		sc_if->sk_cdata.sk_tx_prod = idx;
   1959       1.1       riz 		SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_PUTIDX, idx);
   1960       1.1       riz 
   1961       1.1       riz 		/* Set a timeout in case the chip goes out to lunch. */
   1962       1.1       riz 		ifp->if_timer = 5;
   1963       1.1       riz 	}
   1964       1.1       riz }
   1965       1.1       riz 
   1966       1.1       riz void
   1967       1.1       riz msk_watchdog(struct ifnet *ifp)
   1968       1.1       riz {
   1969       1.1       riz 	struct sk_if_softc *sc_if = ifp->if_softc;
   1970       1.1       riz 
   1971       1.1       riz 	/*
   1972       1.1       riz 	 * Reclaim first as there is a possibility of losing Tx completion
   1973       1.1       riz 	 * interrupts.
   1974       1.1       riz 	 */
   1975  1.55.2.2  pgoyette 	msk_txeof(sc_if);
   1976  1.55.2.2  pgoyette 	if (sc_if->sk_cdata.sk_tx_cnt != 0) {
   1977  1.55.2.2  pgoyette 		aprint_error_dev(sc_if->sk_dev, "watchdog timeout\n");
   1978  1.55.2.2  pgoyette 
   1979  1.55.2.2  pgoyette 		ifp->if_oerrors++;
   1980  1.55.2.2  pgoyette 
   1981  1.55.2.2  pgoyette 		/* XXX Resets both ports; we shouldn't do that. */
   1982  1.55.2.2  pgoyette 		mskc_reset(sc_if->sk_softc);
   1983  1.55.2.2  pgoyette 		msk_reset(sc_if);
   1984  1.55.2.2  pgoyette 		msk_init(ifp);
   1985       1.1       riz 	}
   1986       1.1       riz }
   1987       1.1       riz 
   1988      1.20     joerg static bool
   1989      1.33    dyoung mskc_suspend(device_t dv, const pmf_qual_t *qual)
   1990       1.1       riz {
   1991      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   1992       1.1       riz 
   1993      1.20     joerg 	DPRINTFN(2, ("mskc_suspend\n"));
   1994       1.1       riz 
   1995       1.1       riz 	/* Turn off the 'driver is loaded' LED. */
   1996       1.1       riz 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_OFF);
   1997       1.1       riz 
   1998      1.20     joerg 	return true;
   1999      1.20     joerg }
   2000      1.20     joerg 
   2001      1.20     joerg static bool
   2002      1.33    dyoung mskc_resume(device_t dv, const pmf_qual_t *qual)
   2003      1.20     joerg {
   2004      1.20     joerg 	struct sk_softc *sc = device_private(dv);
   2005      1.20     joerg 
   2006      1.20     joerg 	DPRINTFN(2, ("mskc_resume\n"));
   2007      1.20     joerg 
   2008  1.55.2.1  pgoyette 	mskc_reset(sc);
   2009      1.20     joerg 	CSR_WRITE_2(sc, SK_LED, SK_LED_GREEN_ON);
   2010      1.20     joerg 
   2011      1.20     joerg 	return true;
   2012       1.1       riz }
   2013       1.1       riz 
   2014      1.38    plunky static __inline int
   2015  1.55.2.7  pgoyette msk_rxvalid(struct sk_softc *sc, uint32_t stat, uint32_t len)
   2016       1.1       riz {
   2017       1.1       riz 	if ((stat & (YU_RXSTAT_CRCERR | YU_RXSTAT_LONGERR |
   2018       1.1       riz 	    YU_RXSTAT_MIIERR | YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC |
   2019       1.1       riz 	    YU_RXSTAT_JABBER)) != 0 ||
   2020       1.1       riz 	    (stat & YU_RXSTAT_RXOK) != YU_RXSTAT_RXOK ||
   2021       1.1       riz 	    YU_RXSTAT_BYTES(stat) != len)
   2022       1.1       riz 		return (0);
   2023       1.1       riz 
   2024       1.1       riz 	return (1);
   2025       1.1       riz }
   2026       1.1       riz 
   2027       1.1       riz void
   2028  1.55.2.7  pgoyette msk_rxeof(struct sk_if_softc *sc_if, uint16_t len, uint32_t rxstat)
   2029       1.1       riz {
   2030       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2031       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   2032       1.1       riz 	struct mbuf		*m;
   2033  1.55.2.4  pgoyette 	unsigned		cur, prod, tail, total_len = len;
   2034       1.1       riz 	bus_dmamap_t		dmamap;
   2035       1.1       riz 
   2036       1.1       riz 	cur = sc_if->sk_cdata.sk_rx_cons;
   2037  1.55.2.4  pgoyette 	prod = sc_if->sk_cdata.sk_rx_prod;
   2038       1.1       riz 
   2039       1.1       riz 	/* Sync the descriptor */
   2040       1.1       riz 	MSK_CDRXSYNC(sc_if, cur, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2041       1.1       riz 
   2042  1.55.2.7  pgoyette 	DPRINTFN(2, ("msk_rxeof: cur %u prod %u rx_cnt %u\n", cur, prod,
   2043  1.55.2.7  pgoyette 		sc_if->sk_cdata.sk_rx_cnt));
   2044  1.55.2.4  pgoyette 
   2045  1.55.2.4  pgoyette 	while (prod != cur) {
   2046  1.55.2.4  pgoyette 		tail = cur;
   2047  1.55.2.4  pgoyette 		SK_INC(cur, MSK_RX_RING_CNT);
   2048  1.55.2.4  pgoyette 
   2049  1.55.2.4  pgoyette 		sc_if->sk_cdata.sk_rx_cnt--;
   2050  1.55.2.4  pgoyette 		m = sc_if->sk_cdata.sk_rx_chain[tail].sk_mbuf;
   2051  1.55.2.4  pgoyette 		sc_if->sk_cdata.sk_rx_chain[tail].sk_mbuf = NULL;
   2052  1.55.2.4  pgoyette 		if (m != NULL)
   2053  1.55.2.4  pgoyette 			break;	/* found it */
   2054  1.55.2.4  pgoyette 	}
   2055  1.55.2.4  pgoyette 	sc_if->sk_cdata.sk_rx_cons = cur;
   2056  1.55.2.7  pgoyette 	DPRINTFN(2, ("msk_rxeof: cur %u rx_cnt %u m %p\n", cur,
   2057  1.55.2.7  pgoyette 		sc_if->sk_cdata.sk_rx_cnt, m));
   2058  1.55.2.4  pgoyette 
   2059  1.55.2.4  pgoyette 	if (m == NULL)
   2060      1.42  riastrad 		return;
   2061      1.42  riastrad 
   2062       1.1       riz 	dmamap = sc_if->sk_cdata.sk_rx_jumbo_map;
   2063  1.55.2.2  pgoyette 
   2064       1.1       riz 	bus_dmamap_sync(sc_if->sk_softc->sc_dmatag, dmamap, 0,
   2065       1.1       riz 	    dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2066       1.1       riz 
   2067       1.1       riz 	if (total_len < SK_MIN_FRAMELEN ||
   2068      1.19    dyoung 	    total_len > ETHER_MAX_LEN_JUMBO ||
   2069       1.1       riz 	    msk_rxvalid(sc, rxstat, total_len) == 0) {
   2070       1.1       riz 		ifp->if_ierrors++;
   2071  1.55.2.2  pgoyette 		m_freem(m);
   2072       1.1       riz 		return;
   2073       1.1       riz 	}
   2074       1.1       riz 
   2075  1.55.2.2  pgoyette 	m_set_rcvif(m, ifp);
   2076  1.55.2.2  pgoyette 	m->m_pkthdr.len = m->m_len = total_len;
   2077       1.1       riz 
   2078       1.1       riz 	/* pass it on. */
   2079      1.49     ozaki 	if_percpuq_enqueue(ifp->if_percpuq, m);
   2080       1.1       riz }
   2081       1.1       riz 
   2082       1.1       riz void
   2083  1.55.2.2  pgoyette msk_txeof(struct sk_if_softc *sc_if)
   2084       1.1       riz {
   2085       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2086       1.1       riz 	struct msk_tx_desc	*cur_tx;
   2087       1.1       riz 	struct ifnet		*ifp = &sc_if->sk_ethercom.ec_if;
   2088  1.55.2.7  pgoyette 	uint32_t		idx, reg, sk_ctl;
   2089       1.1       riz 	struct sk_txmap_entry	*entry;
   2090       1.1       riz 
   2091       1.1       riz 	DPRINTFN(2, ("msk_txeof\n"));
   2092       1.1       riz 
   2093  1.55.2.2  pgoyette 	if (sc_if->sk_port == SK_PORT_A)
   2094  1.55.2.2  pgoyette 		reg = SK_STAT_BMU_TXA1_RIDX;
   2095  1.55.2.2  pgoyette 	else
   2096  1.55.2.2  pgoyette 		reg = SK_STAT_BMU_TXA2_RIDX;
   2097  1.55.2.2  pgoyette 
   2098       1.1       riz 	/*
   2099       1.1       riz 	 * Go through our tx ring and free mbufs for those
   2100       1.1       riz 	 * frames that have been sent.
   2101       1.1       riz 	 */
   2102  1.55.2.2  pgoyette 	idx = sc_if->sk_cdata.sk_tx_cons;
   2103  1.55.2.2  pgoyette 	while (idx != sk_win_read_2(sc, reg)) {
   2104  1.55.2.2  pgoyette 		MSK_CDTXSYNC(sc_if, idx, 1,
   2105       1.1       riz 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2106  1.55.2.2  pgoyette 
   2107  1.55.2.2  pgoyette 		cur_tx = &sc_if->sk_rdata->sk_tx_ring[idx];
   2108       1.5   msaitoh 		sk_ctl = cur_tx->sk_ctl;
   2109       1.1       riz #ifdef MSK_DEBUG
   2110       1.1       riz 		if (mskdebug >= 2)
   2111  1.55.2.2  pgoyette 			msk_dump_txdesc(cur_tx, idx);
   2112       1.1       riz #endif
   2113       1.5   msaitoh 		if (sk_ctl & SK_Y2_TXCTL_LASTFRAG)
   2114       1.1       riz 			ifp->if_opackets++;
   2115  1.55.2.2  pgoyette 		if (sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf != NULL) {
   2116  1.55.2.2  pgoyette 			entry = sc_if->sk_cdata.sk_tx_map[idx];
   2117  1.55.2.2  pgoyette 
   2118  1.55.2.2  pgoyette 			m_freem(sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf);
   2119  1.55.2.2  pgoyette 			sc_if->sk_cdata.sk_tx_chain[idx].sk_mbuf = NULL;
   2120       1.1       riz 
   2121       1.1       riz 			bus_dmamap_sync(sc->sc_dmatag, entry->dmamap, 0,
   2122       1.1       riz 			    entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2123       1.1       riz 
   2124       1.1       riz 			bus_dmamap_unload(sc->sc_dmatag, entry->dmamap);
   2125       1.1       riz 			SIMPLEQ_INSERT_TAIL(&sc_if->sk_txmap_head, entry,
   2126       1.1       riz 					  link);
   2127  1.55.2.2  pgoyette 			sc_if->sk_cdata.sk_tx_map[idx] = NULL;
   2128       1.1       riz 		}
   2129       1.1       riz 		sc_if->sk_cdata.sk_tx_cnt--;
   2130  1.55.2.2  pgoyette 		SK_INC(idx, MSK_TX_RING_CNT);
   2131       1.1       riz 	}
   2132  1.55.2.4  pgoyette 	if (idx == sc_if->sk_cdata.sk_tx_cons)
   2133  1.55.2.4  pgoyette 		return;
   2134  1.55.2.4  pgoyette 
   2135       1.1       riz 	ifp->if_timer = sc_if->sk_cdata.sk_tx_cnt > 0 ? 5 : 0;
   2136       1.1       riz 
   2137       1.1       riz 	if (sc_if->sk_cdata.sk_tx_cnt < MSK_TX_RING_CNT - 2)
   2138       1.1       riz 		ifp->if_flags &= ~IFF_OACTIVE;
   2139       1.1       riz 
   2140  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_tx_cons = idx;
   2141  1.55.2.2  pgoyette }
   2142  1.55.2.2  pgoyette 
   2143  1.55.2.2  pgoyette void
   2144  1.55.2.2  pgoyette msk_fill_rx_ring(struct sk_if_softc *sc_if)
   2145  1.55.2.2  pgoyette {
   2146  1.55.2.2  pgoyette 	/* Make sure to not completely wrap around */
   2147  1.55.2.2  pgoyette 	while (sc_if->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT - 1)) {
   2148  1.55.2.2  pgoyette 		if (msk_newbuf(sc_if,
   2149  1.55.2.2  pgoyette 		    sc_if->sk_cdata.sk_rx_jumbo_map) == ENOBUFS) {
   2150  1.55.2.2  pgoyette 			goto schedretry;
   2151  1.55.2.2  pgoyette 		}
   2152  1.55.2.2  pgoyette 	}
   2153  1.55.2.2  pgoyette 
   2154  1.55.2.2  pgoyette 	return;
   2155  1.55.2.2  pgoyette 
   2156  1.55.2.2  pgoyette schedretry:
   2157  1.55.2.2  pgoyette 	/* Try later */
   2158  1.55.2.2  pgoyette 	callout_schedule(&sc_if->sk_tick_rx, hz/2);
   2159  1.55.2.2  pgoyette }
   2160  1.55.2.2  pgoyette 
   2161  1.55.2.2  pgoyette static void
   2162  1.55.2.2  pgoyette msk_fill_rx_tick(void *xsc_if)
   2163  1.55.2.2  pgoyette {
   2164  1.55.2.2  pgoyette 	struct sk_if_softc *sc_if = xsc_if;
   2165  1.55.2.2  pgoyette 	int s, rx_prod;
   2166  1.55.2.2  pgoyette 
   2167  1.55.2.2  pgoyette 	KASSERT(KERNEL_LOCKED_P()); 	/* XXXSMP */
   2168  1.55.2.2  pgoyette 
   2169  1.55.2.2  pgoyette 	s = splnet();
   2170  1.55.2.2  pgoyette 	rx_prod = sc_if->sk_cdata.sk_rx_prod;
   2171  1.55.2.2  pgoyette 	msk_fill_rx_ring(sc_if);
   2172  1.55.2.2  pgoyette 	if (rx_prod != sc_if->sk_cdata.sk_rx_prod) {
   2173  1.55.2.2  pgoyette 		SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
   2174  1.55.2.2  pgoyette 		    sc_if->sk_cdata.sk_rx_prod);
   2175  1.55.2.2  pgoyette 	}
   2176  1.55.2.2  pgoyette 	splx(s);
   2177       1.1       riz }
   2178       1.1       riz 
   2179       1.1       riz void
   2180       1.5   msaitoh msk_tick(void *xsc_if)
   2181       1.1       riz {
   2182  1.55.2.1  pgoyette 	struct sk_if_softc *sc_if = xsc_if;
   2183       1.1       riz 	struct mii_data *mii = &sc_if->sk_mii;
   2184      1.22     chris 	int s;
   2185       1.1       riz 
   2186      1.22     chris 	s = splnet();
   2187  1.55.2.1  pgoyette 	mii_tick(mii);
   2188      1.22     chris 	splx(s);
   2189      1.22     chris 
   2190       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2191       1.1       riz }
   2192       1.1       riz 
   2193       1.1       riz void
   2194       1.1       riz msk_intr_yukon(struct sk_if_softc *sc_if)
   2195       1.1       riz {
   2196  1.55.2.7  pgoyette 	uint8_t status;
   2197       1.1       riz 
   2198       1.1       riz 	status = SK_IF_READ_1(sc_if, 0, SK_GMAC_ISR);
   2199       1.1       riz 	/* RX overrun */
   2200       1.1       riz 	if ((status & SK_GMAC_INT_RX_OVER) != 0) {
   2201       1.1       riz 		SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST,
   2202       1.1       riz 		    SK_RFCTL_RX_FIFO_OVER);
   2203       1.1       riz 	}
   2204       1.1       riz 	/* TX underrun */
   2205       1.1       riz 	if ((status & SK_GMAC_INT_TX_UNDER) != 0) {
   2206       1.6   msaitoh 		SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST,
   2207       1.1       riz 		    SK_TFCTL_TX_FIFO_UNDER);
   2208       1.1       riz 	}
   2209       1.1       riz 
   2210       1.1       riz 	DPRINTFN(2, ("msk_intr_yukon status=%#x\n", status));
   2211       1.1       riz }
   2212       1.1       riz 
   2213       1.1       riz int
   2214       1.1       riz msk_intr(void *xsc)
   2215       1.1       riz {
   2216       1.1       riz 	struct sk_softc		*sc = xsc;
   2217  1.55.2.2  pgoyette 	struct sk_if_softc	*sc_if;
   2218       1.1       riz 	struct sk_if_softc	*sc_if0 = sc->sk_if[SK_PORT_A];
   2219       1.1       riz 	struct sk_if_softc	*sc_if1 = sc->sk_if[SK_PORT_B];
   2220       1.1       riz 	struct ifnet		*ifp0 = NULL, *ifp1 = NULL;
   2221       1.1       riz 	int			claimed = 0;
   2222  1.55.2.7  pgoyette 	uint32_t		status;
   2223       1.1       riz 	struct msk_status_desc	*cur_st;
   2224       1.1       riz 
   2225       1.1       riz 	status = CSR_READ_4(sc, SK_Y2_ISSR2);
   2226  1.55.2.2  pgoyette 	if (status == 0xffffffff)
   2227  1.55.2.2  pgoyette 		return (0);
   2228       1.1       riz 	if (status == 0) {
   2229       1.1       riz 		CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2230       1.1       riz 		return (0);
   2231       1.1       riz 	}
   2232       1.1       riz 
   2233       1.1       riz 	status = CSR_READ_4(sc, SK_ISR);
   2234       1.1       riz 
   2235       1.1       riz 	if (sc_if0 != NULL)
   2236       1.1       riz 		ifp0 = &sc_if0->sk_ethercom.ec_if;
   2237       1.1       riz 	if (sc_if1 != NULL)
   2238       1.1       riz 		ifp1 = &sc_if1->sk_ethercom.ec_if;
   2239       1.1       riz 
   2240       1.1       riz 	if (sc_if0 && (status & SK_Y2_IMR_MAC1) &&
   2241       1.1       riz 	    (ifp0->if_flags & IFF_RUNNING)) {
   2242       1.1       riz 		msk_intr_yukon(sc_if0);
   2243       1.1       riz 	}
   2244       1.1       riz 
   2245       1.1       riz 	if (sc_if1 && (status & SK_Y2_IMR_MAC2) &&
   2246       1.1       riz 	    (ifp1->if_flags & IFF_RUNNING)) {
   2247       1.1       riz 		msk_intr_yukon(sc_if1);
   2248       1.1       riz 	}
   2249       1.1       riz 
   2250  1.55.2.2  pgoyette 	MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2251  1.55.2.2  pgoyette 	    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2252  1.55.2.2  pgoyette 	cur_st = &sc->sk_status_ring[sc->sk_status_idx];
   2253       1.5   msaitoh 
   2254  1.55.2.2  pgoyette 	while (cur_st->sk_opcode & SK_Y2_STOPC_OWN) {
   2255  1.55.2.2  pgoyette 		cur_st->sk_opcode &= ~SK_Y2_STOPC_OWN;
   2256  1.55.2.2  pgoyette 		switch (cur_st->sk_opcode) {
   2257       1.1       riz 		case SK_Y2_STOPC_RXSTAT:
   2258  1.55.2.2  pgoyette 			sc_if = sc->sk_if[cur_st->sk_link & 0x01];
   2259  1.55.2.6  pgoyette 			if (sc_if) {
   2260  1.55.2.6  pgoyette 				msk_rxeof(sc_if, letoh16(cur_st->sk_len),
   2261  1.55.2.6  pgoyette 				    letoh32(cur_st->sk_status));
   2262  1.55.2.6  pgoyette 				if (sc_if->sk_cdata.sk_rx_cnt < (MSK_RX_RING_CNT/3))
   2263  1.55.2.6  pgoyette 					msk_fill_rx_tick(sc_if);
   2264  1.55.2.6  pgoyette 			}
   2265       1.1       riz 			break;
   2266       1.1       riz 		case SK_Y2_STOPC_TXSTAT:
   2267       1.5   msaitoh 			if (sc_if0)
   2268  1.55.2.2  pgoyette 				msk_txeof(sc_if0);
   2269       1.5   msaitoh 			if (sc_if1)
   2270  1.55.2.2  pgoyette 				msk_txeof(sc_if1);
   2271       1.1       riz 			break;
   2272       1.1       riz 		default:
   2273  1.55.2.2  pgoyette 			aprint_error("opcode=0x%x\n", cur_st->sk_opcode);
   2274       1.1       riz 			break;
   2275       1.1       riz 		}
   2276       1.1       riz 		SK_INC(sc->sk_status_idx, MSK_STATUS_RING_CNT);
   2277       1.5   msaitoh 
   2278  1.55.2.2  pgoyette 		MSK_CDSTSYNC(sc, sc->sk_status_idx,
   2279  1.55.2.2  pgoyette 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2280  1.55.2.2  pgoyette 		cur_st = &sc->sk_status_ring[sc->sk_status_idx];
   2281       1.1       riz 	}
   2282       1.1       riz 
   2283       1.1       riz 	if (status & SK_Y2_IMR_BMU) {
   2284       1.1       riz 		CSR_WRITE_4(sc, SK_STAT_BMU_CSR, SK_STAT_BMU_IRQ_CLEAR);
   2285       1.1       riz 		claimed = 1;
   2286       1.1       riz 	}
   2287       1.1       riz 
   2288       1.1       riz 	CSR_WRITE_4(sc, SK_Y2_ICR, 2);
   2289       1.1       riz 
   2290  1.55.2.2  pgoyette 	if (ifp0 != NULL && !IFQ_IS_EMPTY(&ifp0->if_snd))
   2291      1.53     ozaki 		if_schedule_deferred_start(ifp0);
   2292  1.55.2.2  pgoyette 	if (ifp1 != NULL && !IFQ_IS_EMPTY(&ifp1->if_snd))
   2293      1.53     ozaki 		if_schedule_deferred_start(ifp1);
   2294       1.1       riz 
   2295  1.55.2.2  pgoyette 	KASSERT(sc->rnd_attached > 0);
   2296      1.39       tls 	rnd_add_uint32(&sc->rnd_source, status);
   2297       1.1       riz 
   2298       1.1       riz 	if (sc->sk_int_mod_pending)
   2299      1.30  christos 		msk_update_int_mod(sc, 1);
   2300       1.1       riz 
   2301       1.1       riz 	return claimed;
   2302       1.1       riz }
   2303       1.1       riz 
   2304       1.1       riz void
   2305       1.1       riz msk_init_yukon(struct sk_if_softc *sc_if)
   2306       1.1       riz {
   2307  1.55.2.7  pgoyette 	uint32_t		v;
   2308  1.55.2.7  pgoyette 	uint16_t		reg;
   2309       1.1       riz 	struct sk_softc		*sc;
   2310       1.1       riz 	int			i;
   2311       1.1       riz 
   2312       1.1       riz 	sc = sc_if->sk_softc;
   2313       1.1       riz 
   2314       1.1       riz 	DPRINTFN(2, ("msk_init_yukon: start: sk_csr=%#x\n",
   2315       1.1       riz 		     CSR_READ_4(sc_if->sk_softc, SK_CSR)));
   2316       1.1       riz 
   2317       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 1\n"));
   2318       1.1       riz 
   2319       1.1       riz 	DPRINTFN(3, ("msk_init_yukon: gmac_ctrl=%#x\n",
   2320       1.1       riz 		     SK_IF_READ_4(sc_if, 0, SK_GMAC_CTRL)));
   2321       1.1       riz 
   2322       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 3\n"));
   2323       1.1       riz 
   2324       1.1       riz 	/* unused read of the interrupt source register */
   2325       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4\n"));
   2326       1.1       riz 	SK_IF_READ_2(sc_if, 0, SK_GMAC_ISR);
   2327       1.1       riz 
   2328       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4a\n"));
   2329       1.1       riz 	reg = SK_YU_READ_2(sc_if, YUKON_PAR);
   2330       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2331       1.1       riz 
   2332       1.1       riz 	/* MIB Counter Clear Mode set */
   2333  1.55.2.1  pgoyette 	reg |= YU_PAR_MIB_CLR;
   2334       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: YUKON_PAR=%#x\n", reg));
   2335       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 4b\n"));
   2336       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2337       1.1       riz 
   2338       1.1       riz 	/* MIB Counter Clear Mode clear */
   2339       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 5\n"));
   2340  1.55.2.1  pgoyette 	reg &= ~YU_PAR_MIB_CLR;
   2341       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_PAR, reg);
   2342       1.1       riz 
   2343       1.1       riz 	/* receive control reg */
   2344       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 7\n"));
   2345       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RCR, YU_RCR_CRCR);
   2346       1.1       riz 
   2347       1.6   msaitoh 	/* transmit control register */
   2348       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TCR, (0x04 << 10));
   2349       1.6   msaitoh 
   2350       1.6   msaitoh 	/* transmit flow control register */
   2351       1.6   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_TFCR, 0xffff);
   2352       1.6   msaitoh 
   2353       1.1       riz 	/* transmit parameter register */
   2354       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 8\n"));
   2355       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TPR, YU_TPR_JAM_LEN(0x3) |
   2356       1.6   msaitoh 		      YU_TPR_JAM_IPG(0xb) | YU_TPR_JAM2DATA_IPG(0x1c) | 0x04);
   2357       1.1       riz 
   2358       1.1       riz 	/* serial mode register */
   2359       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 9\n"));
   2360       1.5   msaitoh 	reg = YU_SMR_DATA_BLIND(0x1c) |
   2361       1.5   msaitoh 	      YU_SMR_MFL_VLAN |
   2362       1.5   msaitoh 	      YU_SMR_IPG_DATA(0x1e);
   2363       1.5   msaitoh 
   2364  1.55.2.1  pgoyette 	if (sc->sk_type != SK_YUKON_FE &&
   2365  1.55.2.1  pgoyette 	    sc->sk_type != SK_YUKON_FE_P)
   2366       1.5   msaitoh 		reg |= YU_SMR_MFL_JUMBO;
   2367       1.5   msaitoh 
   2368       1.5   msaitoh 	SK_YU_WRITE_2(sc_if, YUKON_SMR, reg);
   2369       1.1       riz 
   2370       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 10\n"));
   2371      1.50  pgoyette 	struct ifnet *ifp = &sc_if->sk_ethercom.ec_if;
   2372      1.50  pgoyette 	/* msk_attach calls me before ether_ifattach so check null */
   2373      1.50  pgoyette 	if (ifp != NULL && ifp->if_sadl != NULL)
   2374      1.50  pgoyette 		memcpy(sc_if->sk_enaddr, CLLADDR(ifp->if_sadl),
   2375      1.50  pgoyette 		    sizeof(sc_if->sk_enaddr));
   2376       1.1       riz 	/* Setup Yukon's address */
   2377       1.1       riz 	for (i = 0; i < 3; i++) {
   2378       1.1       riz 		/* Write Source Address 1 (unicast filter) */
   2379      1.43  christos 		SK_YU_WRITE_2(sc_if, YUKON_SAL1 + i * 4,
   2380       1.1       riz 			      sc_if->sk_enaddr[i * 2] |
   2381       1.1       riz 			      sc_if->sk_enaddr[i * 2 + 1] << 8);
   2382       1.1       riz 	}
   2383       1.1       riz 
   2384       1.1       riz 	for (i = 0; i < 3; i++) {
   2385       1.1       riz 		reg = sk_win_read_2(sc_if->sk_softc,
   2386       1.1       riz 				    SK_MAC1_0 + i * 2 + sc_if->sk_port * 8);
   2387       1.1       riz 		SK_YU_WRITE_2(sc_if, YUKON_SAL2 + i * 4, reg);
   2388       1.1       riz 	}
   2389       1.1       riz 
   2390       1.1       riz 	/* Set promiscuous mode */
   2391       1.1       riz 	msk_setpromisc(sc_if);
   2392       1.1       riz 
   2393       1.1       riz 	/* Set multicast filter */
   2394       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 11\n"));
   2395       1.1       riz 	msk_setmulti(sc_if);
   2396       1.1       riz 
   2397       1.1       riz 	/* enable interrupt mask for counter overflows */
   2398       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: 12\n"));
   2399       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TIMR, 0);
   2400       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_RIMR, 0);
   2401       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_TRIMR, 0);
   2402       1.1       riz 
   2403       1.1       riz 	/* Configure RX MAC FIFO Flush Mask */
   2404       1.1       riz 	v = YU_RXSTAT_FOFL | YU_RXSTAT_CRCERR | YU_RXSTAT_MIIERR |
   2405       1.1       riz 	    YU_RXSTAT_BADFC | YU_RXSTAT_GOODFC | YU_RXSTAT_RUNT |
   2406       1.1       riz 	    YU_RXSTAT_JABBER;
   2407       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_MASK, v);
   2408       1.1       riz 
   2409       1.1       riz 	/* Configure RX MAC FIFO */
   2410       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_CLEAR);
   2411       1.7   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_OPERATION_ON |
   2412       1.7   msaitoh 	    SK_RFCTL_FIFO_FLUSH_ON);
   2413       1.1       riz 
   2414  1.55.2.2  pgoyette 	/* Increase flush threshold to 64 bytes */
   2415       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXMF1_FLUSH_THRESHOLD,
   2416       1.1       riz 	    SK_RFCTL_FIFO_THRESHOLD + 1);
   2417       1.1       riz 
   2418       1.1       riz 	/* Configure TX MAC FIFO */
   2419       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_CLEAR);
   2420       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_OPERATION_ON);
   2421       1.1       riz 
   2422       1.1       riz #if 1
   2423       1.1       riz 	SK_YU_WRITE_2(sc_if, YUKON_GPCR, YU_GPCR_TXEN | YU_GPCR_RXEN);
   2424       1.1       riz #endif
   2425       1.1       riz 	DPRINTFN(6, ("msk_init_yukon: end\n"));
   2426       1.1       riz }
   2427       1.1       riz 
   2428       1.1       riz /*
   2429       1.1       riz  * Note that to properly initialize any part of the GEnesis chip,
   2430       1.1       riz  * you first have to take it out of reset mode.
   2431       1.1       riz  */
   2432       1.1       riz int
   2433       1.1       riz msk_init(struct ifnet *ifp)
   2434       1.1       riz {
   2435       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2436       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2437      1.15    dyoung 	int			rc = 0, s;
   2438       1.5   msaitoh 	uint32_t		imr, imtimer_ticks;
   2439       1.1       riz 
   2440       1.1       riz 
   2441       1.1       riz 	DPRINTFN(2, ("msk_init\n"));
   2442       1.1       riz 
   2443       1.1       riz 	s = splnet();
   2444       1.1       riz 
   2445       1.1       riz 	/* Cancel pending I/O and free all RX/TX buffers. */
   2446  1.55.2.2  pgoyette 	msk_stop(ifp, 1);
   2447       1.1       riz 
   2448       1.1       riz 	/* Configure I2C registers */
   2449       1.1       riz 
   2450       1.1       riz 	/* Configure XMAC(s) */
   2451       1.1       riz 	msk_init_yukon(sc_if);
   2452      1.15    dyoung 	if ((rc = ether_mediachange(ifp)) != 0)
   2453      1.15    dyoung 		goto out;
   2454       1.1       riz 
   2455       1.1       riz 	/* Configure transmit arbiter(s) */
   2456       1.1       riz 	SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_ON);
   2457       1.1       riz #if 0
   2458       1.1       riz 	    SK_TXARCTL_ON|SK_TXARCTL_FSYNC_ON);
   2459       1.1       riz #endif
   2460       1.1       riz 
   2461  1.55.2.4  pgoyette 	if (sc->sk_ramsize) {
   2462  1.55.2.4  pgoyette 		/* Configure RAMbuffers */
   2463  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_UNRESET);
   2464  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_START, sc_if->sk_rx_ramstart);
   2465  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_WR_PTR, sc_if->sk_rx_ramstart);
   2466  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_RD_PTR, sc_if->sk_rx_ramstart);
   2467  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_END, sc_if->sk_rx_ramend);
   2468  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_ON);
   2469  1.55.2.4  pgoyette 
   2470  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_UNRESET);
   2471  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_STORENFWD_ON);
   2472  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_START, sc_if->sk_tx_ramstart);
   2473  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_WR_PTR, sc_if->sk_tx_ramstart);
   2474  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_RD_PTR, sc_if->sk_tx_ramstart);
   2475  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_END, sc_if->sk_tx_ramend);
   2476  1.55.2.4  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_ON);
   2477  1.55.2.4  pgoyette 	}
   2478       1.1       riz 
   2479       1.1       riz 	/* Configure BMUs */
   2480       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000016);
   2481       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000d28);
   2482       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, 0x00000080);
   2483       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_WM, 0x0600);	/* XXX ??? */
   2484       1.1       riz 
   2485       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000016);
   2486       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000d28);
   2487       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, 0x00000080);
   2488       1.6   msaitoh 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_WM, 0x0600);	/* XXX ??? */
   2489       1.1       riz 
   2490       1.1       riz 	/* Make sure the sync transmit queue is disabled. */
   2491       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXRBS1_CTLTST, SK_RBCTL_RESET);
   2492       1.1       riz 
   2493       1.1       riz 	/* Init descriptors */
   2494       1.1       riz 	if (msk_init_rx_ring(sc_if) == ENOBUFS) {
   2495      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2496      1.18    cegger 		    "memory for rx buffers\n");
   2497  1.55.2.2  pgoyette 		msk_stop(ifp, 1);
   2498       1.1       riz 		splx(s);
   2499       1.1       riz 		return ENOBUFS;
   2500       1.1       riz 	}
   2501       1.1       riz 
   2502       1.1       riz 	if (msk_init_tx_ring(sc_if) == ENOBUFS) {
   2503      1.30  christos 		aprint_error_dev(sc_if->sk_dev, "initialization failed: no "
   2504      1.18    cegger 		    "memory for tx buffers\n");
   2505  1.55.2.2  pgoyette 		msk_stop(ifp, 1);
   2506       1.1       riz 		splx(s);
   2507       1.1       riz 		return ENOBUFS;
   2508       1.1       riz 	}
   2509       1.1       riz 
   2510       1.1       riz 	/* Set interrupt moderation if changed via sysctl. */
   2511       1.1       riz 	switch (sc->sk_type) {
   2512       1.1       riz 	case SK_YUKON_EC:
   2513       1.6   msaitoh 	case SK_YUKON_EC_U:
   2514  1.55.2.1  pgoyette 	case SK_YUKON_EX:
   2515  1.55.2.1  pgoyette 	case SK_YUKON_SUPR:
   2516  1.55.2.1  pgoyette 	case SK_YUKON_ULTRA2:
   2517  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA:
   2518  1.55.2.1  pgoyette 	case SK_YUKON_PRM:
   2519  1.55.2.1  pgoyette 	case SK_YUKON_OPTIMA2:
   2520       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_EC;
   2521       1.1       riz 		break;
   2522       1.6   msaitoh 	case SK_YUKON_FE:
   2523       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE;
   2524       1.6   msaitoh 		break;
   2525  1.55.2.1  pgoyette 	case SK_YUKON_FE_P:
   2526  1.55.2.1  pgoyette 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_FE_P;
   2527  1.55.2.1  pgoyette 		break;
   2528       1.6   msaitoh 	case SK_YUKON_XL:
   2529       1.6   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON_XL;
   2530       1.6   msaitoh 		break;
   2531       1.1       riz 	default:
   2532       1.5   msaitoh 		imtimer_ticks = SK_IMTIMER_TICKS_YUKON;
   2533       1.1       riz 	}
   2534       1.1       riz 	imr = sk_win_read_4(sc, SK_IMTIMERINIT);
   2535       1.1       riz 	if (imr != SK_IM_USECS(sc->sk_int_mod)) {
   2536       1.1       riz 		sk_win_write_4(sc, SK_IMTIMERINIT,
   2537       1.1       riz 		    SK_IM_USECS(sc->sk_int_mod));
   2538      1.30  christos 		aprint_verbose_dev(sc->sk_dev,
   2539      1.34       tnn 		    "interrupt moderation is %d us\n", sc->sk_int_mod);
   2540       1.1       riz 	}
   2541       1.1       riz 
   2542       1.1       riz 	/* Initialize prefetch engine. */
   2543       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2544       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000002);
   2545       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_LIDX, MSK_RX_RING_CNT - 1);
   2546       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRLO,
   2547       1.1       riz 	    MSK_RX_RING_ADDR(sc_if, 0));
   2548       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_ADDRHI,
   2549  1.55.2.7  pgoyette 	    (uint64_t)MSK_RX_RING_ADDR(sc_if, 0) >> 32);
   2550       1.1       riz 	SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000008);
   2551       1.1       riz 	SK_IF_READ_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR);
   2552       1.1       riz 
   2553       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2554       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000002);
   2555       1.1       riz 	SK_IF_WRITE_2(sc_if, 1, SK_TXQA1_Y2_PREF_LIDX, MSK_TX_RING_CNT - 1);
   2556       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRLO,
   2557       1.1       riz 	    MSK_TX_RING_ADDR(sc_if, 0));
   2558       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_ADDRHI,
   2559  1.55.2.7  pgoyette 	    (uint64_t)MSK_TX_RING_ADDR(sc_if, 0) >> 32);
   2560       1.1       riz 	SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000008);
   2561       1.1       riz 	SK_IF_READ_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR);
   2562       1.1       riz 
   2563       1.1       riz 	SK_IF_WRITE_2(sc_if, 0, SK_RXQ1_Y2_PREF_PUTIDX,
   2564       1.1       riz 	    sc_if->sk_cdata.sk_rx_prod);
   2565       1.1       riz 
   2566       1.1       riz 	/* Configure interrupt handling */
   2567       1.1       riz 	if (sc_if->sk_port == SK_PORT_A)
   2568       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS1;
   2569       1.1       riz 	else
   2570       1.1       riz 		sc->sk_intrmask |= SK_Y2_INTRS2;
   2571       1.1       riz 	sc->sk_intrmask |= SK_Y2_IMR_BMU;
   2572       1.1       riz 	CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2573       1.1       riz 
   2574       1.1       riz 	ifp->if_flags |= IFF_RUNNING;
   2575       1.1       riz 	ifp->if_flags &= ~IFF_OACTIVE;
   2576       1.1       riz 
   2577       1.1       riz 	callout_schedule(&sc_if->sk_tick_ch, hz);
   2578       1.1       riz 
   2579      1.15    dyoung out:
   2580       1.1       riz 	splx(s);
   2581      1.15    dyoung 	return rc;
   2582       1.1       riz }
   2583       1.1       riz 
   2584  1.55.2.2  pgoyette /*
   2585  1.55.2.2  pgoyette  * Note: the logic of second parameter is inverted compared to OpenBSD
   2586  1.55.2.2  pgoyette  * code, since this code uses the function as if_stop hook too.
   2587  1.55.2.2  pgoyette  */
   2588       1.1       riz void
   2589       1.3  christos msk_stop(struct ifnet *ifp, int disable)
   2590       1.1       riz {
   2591       1.1       riz 	struct sk_if_softc	*sc_if = ifp->if_softc;
   2592       1.1       riz 	struct sk_softc		*sc = sc_if->sk_softc;
   2593       1.1       riz 	struct sk_txmap_entry	*dma;
   2594       1.1       riz 	int			i;
   2595       1.1       riz 
   2596       1.1       riz 	DPRINTFN(2, ("msk_stop\n"));
   2597       1.1       riz 
   2598       1.1       riz 	callout_stop(&sc_if->sk_tick_ch);
   2599  1.55.2.2  pgoyette 	callout_stop(&sc_if->sk_tick_rx);
   2600       1.1       riz 
   2601       1.1       riz 	ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
   2602       1.1       riz 
   2603       1.1       riz 	/* Stop transfer of Tx descriptors */
   2604       1.1       riz 
   2605       1.1       riz 	/* Stop transfer of Rx descriptors */
   2606       1.1       riz 
   2607  1.55.2.2  pgoyette 	if (disable) {
   2608  1.55.2.2  pgoyette 		/* Turn off various components of this interface. */
   2609  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_RXMF1_CTRL_TEST, SK_RFCTL_RESET_SET);
   2610  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXMF1_CTRL_TEST, SK_TFCTL_RESET_SET);
   2611  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_BMU_CSR, SK_RXBMU_OFFLINE);
   2612  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXRB1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2613  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_BMU_CSR, SK_TXBMU_OFFLINE);
   2614  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXRBA1_CTLTST, SK_RBCTL_RESET|SK_RBCTL_OFF);
   2615  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXAR1_COUNTERCTL, SK_TXARCTL_OFF);
   2616  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_RXLED1_CTL, SK_RXLEDCTL_COUNTER_STOP);
   2617  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_TXLED1_CTL, SK_TXLEDCTL_COUNTER_STOP);
   2618  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_OFF);
   2619  1.55.2.2  pgoyette 		SK_IF_WRITE_1(sc_if, 0, SK_LINKLED1_CTL, SK_LINKLED_LINKSYNC_OFF);
   2620  1.55.2.2  pgoyette 
   2621  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 0, SK_RXQ1_Y2_PREF_CSR, 0x00000001);
   2622  1.55.2.2  pgoyette 		SK_IF_WRITE_4(sc_if, 1, SK_TXQA1_Y2_PREF_CSR, 0x00000001);
   2623  1.55.2.2  pgoyette 
   2624  1.55.2.2  pgoyette 		/* Disable interrupts */
   2625  1.55.2.2  pgoyette 		if (sc_if->sk_port == SK_PORT_A)
   2626  1.55.2.2  pgoyette 			sc->sk_intrmask &= ~SK_Y2_INTRS1;
   2627  1.55.2.2  pgoyette 		else
   2628  1.55.2.2  pgoyette 			sc->sk_intrmask &= ~SK_Y2_INTRS2;
   2629  1.55.2.2  pgoyette 		CSR_WRITE_4(sc, SK_IMR, sc->sk_intrmask);
   2630  1.55.2.2  pgoyette 	}
   2631       1.1       riz 
   2632       1.1       riz 	/* Free RX and TX mbufs still in the queues. */
   2633       1.1       riz 	for (i = 0; i < MSK_RX_RING_CNT; i++) {
   2634       1.1       riz 		if (sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf != NULL) {
   2635       1.1       riz 			m_freem(sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf);
   2636       1.1       riz 			sc_if->sk_cdata.sk_rx_chain[i].sk_mbuf = NULL;
   2637       1.1       riz 		}
   2638       1.1       riz 	}
   2639       1.1       riz 
   2640  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_prod = 0;
   2641  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cons = 0;
   2642  1.55.2.2  pgoyette 	sc_if->sk_cdata.sk_rx_cnt = 0;
   2643  1.55.2.2  pgoyette 
   2644       1.1       riz 	for (i = 0; i < MSK_TX_RING_CNT; i++) {
   2645       1.1       riz 		if (sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf != NULL) {
   2646       1.1       riz 			m_freem(sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf);
   2647       1.1       riz 			sc_if->sk_cdata.sk_tx_chain[i].sk_mbuf = NULL;
   2648       1.1       riz #if 1
   2649       1.1       riz 			SIMPLEQ_INSERT_HEAD(&sc_if->sk_txmap_head,
   2650       1.1       riz 			    sc_if->sk_cdata.sk_tx_map[i], link);
   2651       1.1       riz 			sc_if->sk_cdata.sk_tx_map[i] = 0;
   2652       1.1       riz #endif
   2653       1.1       riz 		}
   2654       1.1       riz 	}
   2655       1.1       riz 
   2656       1.1       riz #if 1
   2657       1.1       riz 	while ((dma = SIMPLEQ_FIRST(&sc_if->sk_txmap_head))) {
   2658       1.1       riz 		SIMPLEQ_REMOVE_HEAD(&sc_if->sk_txmap_head, link);
   2659       1.1       riz 		bus_dmamap_destroy(sc->sc_dmatag, dma->dmamap);
   2660       1.1       riz 		free(dma, M_DEVBUF);
   2661       1.1       riz 	}
   2662       1.1       riz #endif
   2663       1.1       riz }
   2664       1.1       riz 
   2665  1.55.2.2  pgoyette CFATTACH_DECL3_NEW(mskc, sizeof(struct sk_softc), mskc_probe, mskc_attach,
   2666  1.55.2.2  pgoyette 	mskc_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   2667       1.1       riz 
   2668  1.55.2.2  pgoyette CFATTACH_DECL3_NEW(msk, sizeof(struct sk_if_softc), msk_probe, msk_attach,
   2669  1.55.2.2  pgoyette 	msk_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   2670       1.1       riz 
   2671       1.1       riz #ifdef MSK_DEBUG
   2672       1.1       riz void
   2673       1.1       riz msk_dump_txdesc(struct msk_tx_desc *le, int idx)
   2674       1.1       riz {
   2675       1.1       riz #define DESC_PRINT(X)					\
   2676  1.55.2.7  pgoyette 	if (X)						\
   2677       1.1       riz 		printf("txdesc[%d]." #X "=%#x\n",	\
   2678       1.1       riz 		       idx, X);
   2679       1.1       riz 
   2680       1.1       riz 	DESC_PRINT(letoh32(le->sk_addr));
   2681       1.1       riz 	DESC_PRINT(letoh16(le->sk_len));
   2682       1.1       riz 	DESC_PRINT(le->sk_ctl);
   2683       1.1       riz 	DESC_PRINT(le->sk_opcode);
   2684       1.1       riz #undef DESC_PRINT
   2685       1.1       riz }
   2686       1.1       riz 
   2687       1.1       riz void
   2688       1.1       riz msk_dump_bytes(const char *data, int len)
   2689       1.1       riz {
   2690       1.1       riz 	int c, i, j;
   2691       1.1       riz 
   2692       1.1       riz 	for (i = 0; i < len; i += 16) {
   2693       1.1       riz 		printf("%08x  ", i);
   2694       1.1       riz 		c = len - i;
   2695       1.1       riz 		if (c > 16) c = 16;
   2696       1.1       riz 
   2697       1.1       riz 		for (j = 0; j < c; j++) {
   2698       1.1       riz 			printf("%02x ", data[i + j] & 0xff);
   2699       1.1       riz 			if ((j & 0xf) == 7 && j > 0)
   2700       1.1       riz 				printf(" ");
   2701       1.1       riz 		}
   2702  1.55.2.1  pgoyette 
   2703       1.1       riz 		for (; j < 16; j++)
   2704       1.1       riz 			printf("   ");
   2705       1.1       riz 		printf("  ");
   2706       1.1       riz 
   2707       1.1       riz 		for (j = 0; j < c; j++) {
   2708       1.1       riz 			int ch = data[i + j] & 0xff;
   2709       1.1       riz 			printf("%c", ' ' <= ch && ch <= '~' ? ch : ' ');
   2710       1.1       riz 		}
   2711  1.55.2.1  pgoyette 
   2712       1.1       riz 		printf("\n");
   2713  1.55.2.1  pgoyette 
   2714       1.1       riz 		if (c < 16)
   2715       1.1       riz 			break;
   2716       1.1       riz 	}
   2717       1.1       riz }
   2718       1.1       riz 
   2719       1.1       riz void
   2720       1.1       riz msk_dump_mbuf(struct mbuf *m)
   2721       1.1       riz {
   2722       1.1       riz 	int count = m->m_pkthdr.len;
   2723       1.1       riz 
   2724       1.1       riz 	printf("m=%p, m->m_pkthdr.len=%d\n", m, m->m_pkthdr.len);
   2725       1.1       riz 
   2726       1.1       riz 	while (count > 0 && m) {
   2727       1.1       riz 		printf("m=%p, m->m_data=%p, m->m_len=%d\n",
   2728       1.1       riz 		       m, m->m_data, m->m_len);
   2729  1.55.2.4  pgoyette 		if (mskdebug >= 4)
   2730  1.55.2.4  pgoyette 			msk_dump_bytes(mtod(m, char *), m->m_len);
   2731       1.1       riz 
   2732       1.1       riz 		count -= m->m_len;
   2733       1.1       riz 		m = m->m_next;
   2734       1.1       riz 	}
   2735       1.1       riz }
   2736       1.1       riz #endif
   2737       1.1       riz 
   2738       1.1       riz static int
   2739       1.1       riz msk_sysctl_handler(SYSCTLFN_ARGS)
   2740       1.1       riz {
   2741       1.1       riz 	int error, t;
   2742       1.1       riz 	struct sysctlnode node;
   2743       1.1       riz 	struct sk_softc *sc;
   2744       1.1       riz 
   2745       1.1       riz 	node = *rnode;
   2746       1.1       riz 	sc = node.sysctl_data;
   2747       1.1       riz 	t = sc->sk_int_mod;
   2748       1.1       riz 	node.sysctl_data = &t;
   2749       1.1       riz 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   2750       1.1       riz 	if (error || newp == NULL)
   2751       1.1       riz 		return error;
   2752       1.1       riz 
   2753       1.1       riz 	if (t < SK_IM_MIN || t > SK_IM_MAX)
   2754       1.1       riz 		return EINVAL;
   2755       1.1       riz 
   2756       1.1       riz 	/* update the softc with sysctl-changed value, and mark
   2757       1.1       riz 	   for hardware update */
   2758       1.1       riz 	sc->sk_int_mod = t;
   2759       1.1       riz 	sc->sk_int_mod_pending = 1;
   2760       1.1       riz 	return 0;
   2761       1.1       riz }
   2762       1.1       riz 
   2763       1.1       riz /*
   2764  1.55.2.2  pgoyette  * Set up sysctl(3) MIB, hw.msk.* - Individual controllers will be
   2765  1.55.2.2  pgoyette  * set up in mskc_attach()
   2766       1.1       riz  */
   2767       1.1       riz SYSCTL_SETUP(sysctl_msk, "sysctl msk subtree setup")
   2768       1.1       riz {
   2769       1.1       riz 	int rc;
   2770       1.1       riz 	const struct sysctlnode *node;
   2771       1.1       riz 
   2772       1.1       riz 	if ((rc = sysctl_createv(clog, 0, NULL, &node,
   2773       1.1       riz 	    0, CTLTYPE_NODE, "msk",
   2774       1.1       riz 	    SYSCTL_DESCR("msk interface controls"),
   2775       1.1       riz 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
   2776       1.1       riz 		goto err;
   2777       1.1       riz 	}
   2778       1.1       riz 
   2779       1.1       riz 	msk_root_num = node->sysctl_num;
   2780       1.1       riz 	return;
   2781       1.1       riz 
   2782       1.1       riz err:
   2783       1.1       riz 	aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
   2784       1.1       riz }
   2785