Home | History | Annotate | Line # | Download | only in pci
if_nfe.c revision 1.20.2.1
      1  1.20.2.1       mjf /*	$NetBSD: if_nfe.c,v 1.20.2.1 2007/11/19 00:48:10 mjf Exp $	*/
      2       1.1       chs /*	$OpenBSD: if_nfe.c,v 1.52 2006/03/02 09:04:00 jsg Exp $	*/
      3       1.1       chs 
      4       1.1       chs /*-
      5       1.1       chs  * Copyright (c) 2006 Damien Bergamini <damien.bergamini (at) free.fr>
      6       1.1       chs  * Copyright (c) 2005, 2006 Jonathan Gray <jsg (at) openbsd.org>
      7       1.1       chs  *
      8       1.1       chs  * Permission to use, copy, modify, and distribute this software for any
      9       1.1       chs  * purpose with or without fee is hereby granted, provided that the above
     10       1.1       chs  * copyright notice and this permission notice appear in all copies.
     11       1.1       chs  *
     12       1.1       chs  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     13       1.1       chs  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     14       1.1       chs  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     15       1.1       chs  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     16       1.1       chs  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     17       1.1       chs  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     18       1.1       chs  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     19       1.1       chs  */
     20       1.1       chs 
     21       1.1       chs /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
     22       1.1       chs 
     23       1.1       chs #include <sys/cdefs.h>
     24  1.20.2.1       mjf __KERNEL_RCSID(0, "$NetBSD: if_nfe.c,v 1.20.2.1 2007/11/19 00:48:10 mjf Exp $");
     25       1.1       chs 
     26       1.1       chs #include "opt_inet.h"
     27       1.1       chs #include "bpfilter.h"
     28       1.1       chs #include "vlan.h"
     29       1.1       chs 
     30       1.1       chs #include <sys/param.h>
     31       1.1       chs #include <sys/endian.h>
     32       1.1       chs #include <sys/systm.h>
     33       1.1       chs #include <sys/types.h>
     34       1.1       chs #include <sys/sockio.h>
     35       1.1       chs #include <sys/mbuf.h>
     36       1.1       chs #include <sys/queue.h>
     37       1.1       chs #include <sys/malloc.h>
     38       1.1       chs #include <sys/kernel.h>
     39       1.1       chs #include <sys/device.h>
     40       1.1       chs #include <sys/socket.h>
     41       1.1       chs 
     42      1.20        ad #include <sys/bus.h>
     43       1.1       chs 
     44       1.1       chs #include <net/if.h>
     45       1.1       chs #include <net/if_dl.h>
     46       1.1       chs #include <net/if_media.h>
     47       1.1       chs #include <net/if_ether.h>
     48       1.1       chs #include <net/if_arp.h>
     49       1.1       chs 
     50       1.1       chs #ifdef INET
     51       1.1       chs #include <netinet/in.h>
     52       1.1       chs #include <netinet/in_systm.h>
     53       1.1       chs #include <netinet/in_var.h>
     54       1.1       chs #include <netinet/ip.h>
     55       1.1       chs #include <netinet/if_inarp.h>
     56       1.1       chs #endif
     57       1.1       chs 
     58       1.1       chs #if NVLAN > 0
     59       1.1       chs #include <net/if_types.h>
     60       1.1       chs #endif
     61       1.1       chs 
     62       1.1       chs #if NBPFILTER > 0
     63       1.1       chs #include <net/bpf.h>
     64       1.1       chs #endif
     65       1.1       chs 
     66       1.1       chs #include <dev/mii/mii.h>
     67       1.1       chs #include <dev/mii/miivar.h>
     68       1.1       chs 
     69       1.1       chs #include <dev/pci/pcireg.h>
     70       1.1       chs #include <dev/pci/pcivar.h>
     71       1.1       chs #include <dev/pci/pcidevs.h>
     72       1.1       chs 
     73       1.1       chs #include <dev/pci/if_nfereg.h>
     74       1.1       chs #include <dev/pci/if_nfevar.h>
     75       1.1       chs 
     76       1.1       chs int	nfe_match(struct device *, struct cfdata *, void *);
     77       1.1       chs void	nfe_attach(struct device *, struct device *, void *);
     78       1.1       chs void	nfe_power(int, void *);
     79       1.1       chs void	nfe_miibus_statchg(struct device *);
     80       1.1       chs int	nfe_miibus_readreg(struct device *, int, int);
     81       1.1       chs void	nfe_miibus_writereg(struct device *, int, int, int);
     82       1.1       chs int	nfe_intr(void *);
     83      1.15  christos int	nfe_ioctl(struct ifnet *, u_long, void *);
     84       1.1       chs void	nfe_txdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
     85       1.1       chs void	nfe_txdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
     86       1.1       chs void	nfe_txdesc32_rsync(struct nfe_softc *, int, int, int);
     87       1.1       chs void	nfe_txdesc64_rsync(struct nfe_softc *, int, int, int);
     88       1.1       chs void	nfe_rxdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
     89       1.1       chs void	nfe_rxdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
     90       1.1       chs void	nfe_rxeof(struct nfe_softc *);
     91       1.1       chs void	nfe_txeof(struct nfe_softc *);
     92       1.1       chs int	nfe_encap(struct nfe_softc *, struct mbuf *);
     93       1.1       chs void	nfe_start(struct ifnet *);
     94       1.1       chs void	nfe_watchdog(struct ifnet *);
     95       1.1       chs int	nfe_init(struct ifnet *);
     96       1.1       chs void	nfe_stop(struct ifnet *, int);
     97      1.19      cube struct	nfe_jbuf *nfe_jalloc(struct nfe_softc *, int);
     98      1.15  christos void	nfe_jfree(struct mbuf *, void *, size_t, void *);
     99       1.1       chs int	nfe_jpool_alloc(struct nfe_softc *);
    100       1.1       chs void	nfe_jpool_free(struct nfe_softc *);
    101       1.1       chs int	nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
    102       1.1       chs void	nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
    103       1.1       chs void	nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
    104       1.1       chs int	nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
    105       1.1       chs void	nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
    106       1.1       chs void	nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
    107       1.1       chs int	nfe_ifmedia_upd(struct ifnet *);
    108       1.1       chs void	nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    109       1.1       chs void	nfe_setmulti(struct nfe_softc *);
    110       1.1       chs void	nfe_get_macaddr(struct nfe_softc *, uint8_t *);
    111       1.1       chs void	nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
    112       1.1       chs void	nfe_tick(void *);
    113       1.1       chs 
    114       1.1       chs CFATTACH_DECL(nfe, sizeof(struct nfe_softc), nfe_match, nfe_attach, NULL, NULL);
    115       1.1       chs 
    116       1.1       chs /*#define NFE_NO_JUMBO*/
    117       1.1       chs 
    118       1.1       chs #ifdef NFE_DEBUG
    119       1.1       chs int nfedebug = 0;
    120       1.1       chs #define DPRINTF(x)	do { if (nfedebug) printf x; } while (0)
    121       1.1       chs #define DPRINTFN(n,x)	do { if (nfedebug >= (n)) printf x; } while (0)
    122       1.1       chs #else
    123       1.1       chs #define DPRINTF(x)
    124       1.1       chs #define DPRINTFN(n,x)
    125       1.1       chs #endif
    126       1.1       chs 
    127       1.1       chs /* deal with naming differences */
    128       1.1       chs 
    129       1.1       chs #define	PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 \
    130       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1
    131       1.1       chs #define	PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 \
    132       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2
    133       1.1       chs #define	PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 \
    134       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN
    135       1.1       chs 
    136       1.1       chs #define	PCI_PRODUCT_NVIDIA_CK804_LAN1 \
    137       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE4_LAN1
    138       1.1       chs #define	PCI_PRODUCT_NVIDIA_CK804_LAN2 \
    139       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE4_LAN2
    140       1.1       chs 
    141       1.1       chs #define	PCI_PRODUCT_NVIDIA_MCP51_LAN1 \
    142       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE430_LAN1
    143       1.1       chs #define	PCI_PRODUCT_NVIDIA_MCP51_LAN2 \
    144       1.1       chs 	PCI_PRODUCT_NVIDIA_NFORCE430_LAN2
    145       1.1       chs 
    146       1.1       chs #ifdef	_LP64
    147       1.1       chs #define	__LP64__ 1
    148       1.1       chs #endif
    149       1.1       chs 
    150       1.1       chs const struct nfe_product {
    151       1.1       chs 	pci_vendor_id_t		vendor;
    152       1.1       chs 	pci_product_id_t	product;
    153       1.1       chs } nfe_devices[] = {
    154       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN },
    155       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN },
    156       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1 },
    157       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 },
    158       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 },
    159       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4 },
    160       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 },
    161       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1 },
    162       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2 },
    163       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1 },
    164       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2 },
    165       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1 },
    166       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2 },
    167       1.1       chs 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1 },
    168       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2 },
    169       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1 },
    170       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2 },
    171       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3 },
    172       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4 },
    173       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1 },
    174       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2 },
    175       1.4   xtraeme 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3 },
    176  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4 },
    177  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1 },
    178  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2 },
    179  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3 },
    180  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4 },
    181  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1 },
    182  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2 },
    183  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3 },
    184  1.20.2.1       mjf 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4 }
    185       1.1       chs };
    186       1.1       chs 
    187       1.1       chs int
    188       1.7  christos nfe_match(struct device *dev, struct cfdata *match, void *aux)
    189       1.1       chs {
    190       1.1       chs 	struct pci_attach_args *pa = aux;
    191       1.1       chs 	const struct nfe_product *np;
    192       1.1       chs 	int i;
    193       1.1       chs 
    194       1.1       chs 	for (i = 0; i < sizeof(nfe_devices) / sizeof(nfe_devices[0]); i++) {
    195       1.1       chs 		np = &nfe_devices[i];
    196       1.1       chs 		if (PCI_VENDOR(pa->pa_id) == np->vendor &&
    197       1.1       chs 		    PCI_PRODUCT(pa->pa_id) == np->product)
    198       1.1       chs 			return 1;
    199       1.1       chs 	}
    200       1.1       chs 	return 0;
    201       1.1       chs }
    202       1.1       chs 
    203       1.1       chs void
    204       1.7  christos nfe_attach(struct device *parent, struct device *self, void *aux)
    205       1.1       chs {
    206       1.1       chs 	struct nfe_softc *sc = (struct nfe_softc *)self;
    207       1.1       chs 	struct pci_attach_args *pa = aux;
    208       1.1       chs 	pci_chipset_tag_t pc = pa->pa_pc;
    209       1.1       chs 	pci_intr_handle_t ih;
    210       1.1       chs 	const char *intrstr;
    211       1.1       chs 	struct ifnet *ifp;
    212       1.1       chs 	bus_size_t memsize;
    213       1.1       chs 	pcireg_t memtype;
    214      1.10   tsutsui 	char devinfo[256];
    215      1.10   tsutsui 
    216      1.10   tsutsui 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    217      1.10   tsutsui 	aprint_normal(": %s (rev. 0x%02x)\n",
    218      1.10   tsutsui 	    devinfo, PCI_REVISION(pa->pa_class));
    219       1.1       chs 
    220       1.1       chs 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NFE_PCI_BA);
    221       1.1       chs 	switch (memtype) {
    222       1.1       chs 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    223       1.1       chs 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    224       1.1       chs 		if (pci_mapreg_map(pa, NFE_PCI_BA, memtype, 0, &sc->sc_memt,
    225       1.1       chs 		    &sc->sc_memh, NULL, &memsize) == 0)
    226       1.1       chs 			break;
    227       1.1       chs 		/* FALLTHROUGH */
    228       1.1       chs 	default:
    229      1.10   tsutsui 		printf("%s: could not map mem space\n", sc->sc_dev.dv_xname);
    230       1.1       chs 		return;
    231       1.1       chs 	}
    232       1.1       chs 
    233       1.1       chs 	if (pci_intr_map(pa, &ih) != 0) {
    234      1.10   tsutsui 		printf("%s: could not map interrupt\n", sc->sc_dev.dv_xname);
    235       1.1       chs 		return;
    236       1.1       chs 	}
    237       1.1       chs 
    238       1.1       chs 	intrstr = pci_intr_string(pc, ih);
    239       1.1       chs 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nfe_intr, sc);
    240       1.1       chs 	if (sc->sc_ih == NULL) {
    241      1.10   tsutsui 		printf("%s: could not establish interrupt",
    242      1.10   tsutsui 		    sc->sc_dev.dv_xname);
    243       1.1       chs 		if (intrstr != NULL)
    244       1.1       chs 			printf(" at %s", intrstr);
    245       1.1       chs 		printf("\n");
    246       1.1       chs 		return;
    247       1.1       chs 	}
    248      1.10   tsutsui 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    249       1.1       chs 
    250       1.1       chs 	sc->sc_dmat = pa->pa_dmat;
    251       1.1       chs 
    252       1.1       chs 	nfe_get_macaddr(sc, sc->sc_enaddr);
    253      1.10   tsutsui 	printf("%s: Ethernet address %s\n",
    254      1.10   tsutsui 	    sc->sc_dev.dv_xname, ether_sprintf(sc->sc_enaddr));
    255       1.1       chs 
    256       1.1       chs 	sc->sc_flags = 0;
    257       1.1       chs 
    258       1.1       chs 	switch (PCI_PRODUCT(pa->pa_id)) {
    259       1.1       chs 	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
    260       1.1       chs 	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
    261       1.1       chs 	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
    262       1.1       chs 	case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
    263       1.1       chs 		sc->sc_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
    264       1.1       chs 		break;
    265       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
    266       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
    267       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
    268       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
    269       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
    270       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
    271  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
    272  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
    273  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
    274  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
    275  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
    276  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
    277  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
    278  1.20.2.1       mjf 	case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
    279       1.1       chs 		sc->sc_flags |= NFE_40BIT_ADDR;
    280       1.1       chs 		break;
    281       1.1       chs 	case PCI_PRODUCT_NVIDIA_CK804_LAN1:
    282       1.1       chs 	case PCI_PRODUCT_NVIDIA_CK804_LAN2:
    283       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
    284       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
    285       1.1       chs 		sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM;
    286       1.1       chs 		break;
    287       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
    288       1.1       chs 	case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
    289       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
    290       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
    291       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
    292       1.4   xtraeme 	case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
    293       1.1       chs 		sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
    294       1.1       chs 		    NFE_HW_VLAN;
    295       1.1       chs 		break;
    296       1.1       chs 	}
    297       1.1       chs 
    298       1.1       chs #ifndef NFE_NO_JUMBO
    299       1.1       chs 	/* enable jumbo frames for adapters that support it */
    300       1.1       chs 	if (sc->sc_flags & NFE_JUMBO_SUP)
    301       1.1       chs 		sc->sc_flags |= NFE_USE_JUMBO;
    302       1.1       chs #endif
    303       1.1       chs 
    304       1.1       chs 	/*
    305       1.1       chs 	 * Allocate Tx and Rx rings.
    306       1.1       chs 	 */
    307       1.1       chs 	if (nfe_alloc_tx_ring(sc, &sc->txq) != 0) {
    308       1.1       chs 		printf("%s: could not allocate Tx ring\n",
    309       1.1       chs 		    sc->sc_dev.dv_xname);
    310       1.1       chs 		return;
    311       1.1       chs 	}
    312       1.1       chs 
    313       1.1       chs 	if (nfe_alloc_rx_ring(sc, &sc->rxq) != 0) {
    314       1.1       chs 		printf("%s: could not allocate Rx ring\n",
    315       1.1       chs 		    sc->sc_dev.dv_xname);
    316       1.1       chs 		nfe_free_tx_ring(sc, &sc->txq);
    317       1.1       chs 		return;
    318       1.1       chs 	}
    319       1.1       chs 
    320       1.1       chs 	ifp = &sc->sc_ethercom.ec_if;
    321       1.1       chs 	ifp->if_softc = sc;
    322       1.1       chs 	ifp->if_mtu = ETHERMTU;
    323       1.1       chs 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    324       1.1       chs 	ifp->if_ioctl = nfe_ioctl;
    325       1.1       chs 	ifp->if_start = nfe_start;
    326       1.1       chs 	ifp->if_watchdog = nfe_watchdog;
    327       1.1       chs 	ifp->if_init = nfe_init;
    328       1.1       chs 	ifp->if_baudrate = IF_Gbps(1);
    329       1.1       chs 	IFQ_SET_MAXLEN(&ifp->if_snd, NFE_IFQ_MAXLEN);
    330       1.1       chs 	IFQ_SET_READY(&ifp->if_snd);
    331       1.1       chs 	strlcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
    332       1.1       chs 
    333       1.1       chs #if NVLAN > 0
    334       1.1       chs 	if (sc->sc_flags & NFE_HW_VLAN)
    335       1.1       chs 		sc->sc_ethercom.ec_capabilities |=
    336       1.1       chs 			ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
    337       1.1       chs #endif
    338       1.1       chs 	if (sc->sc_flags & NFE_HW_CSUM) {
    339      1.13   tsutsui 		ifp->if_capabilities |=
    340      1.13   tsutsui 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    341      1.13   tsutsui 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    342      1.13   tsutsui 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    343       1.1       chs 	}
    344       1.1       chs 
    345       1.1       chs 	sc->sc_mii.mii_ifp = ifp;
    346       1.1       chs 	sc->sc_mii.mii_readreg = nfe_miibus_readreg;
    347       1.1       chs 	sc->sc_mii.mii_writereg = nfe_miibus_writereg;
    348       1.1       chs 	sc->sc_mii.mii_statchg = nfe_miibus_statchg;
    349       1.1       chs 
    350       1.1       chs 	ifmedia_init(&sc->sc_mii.mii_media, 0, nfe_ifmedia_upd,
    351       1.1       chs 	    nfe_ifmedia_sts);
    352       1.1       chs 	mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    353       1.1       chs 	    MII_OFFSET_ANY, 0);
    354       1.1       chs 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    355       1.1       chs 		printf("%s: no PHY found!\n", sc->sc_dev.dv_xname);
    356       1.1       chs 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
    357       1.1       chs 		    0, NULL);
    358       1.1       chs 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
    359       1.1       chs 	} else
    360       1.1       chs 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
    361       1.1       chs 
    362       1.1       chs 	if_attach(ifp);
    363       1.1       chs 	ether_ifattach(ifp, sc->sc_enaddr);
    364       1.1       chs 
    365      1.16        ad 	callout_init(&sc->sc_tick_ch, 0);
    366       1.1       chs 	callout_setfunc(&sc->sc_tick_ch, nfe_tick, sc);
    367       1.1       chs 
    368       1.5  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    369       1.5  jmcneill 	    nfe_power, sc);
    370       1.1       chs }
    371       1.1       chs 
    372       1.1       chs void
    373       1.1       chs nfe_power(int why, void *arg)
    374       1.1       chs {
    375       1.1       chs 	struct nfe_softc *sc = arg;
    376       1.1       chs 	struct ifnet *ifp;
    377       1.1       chs 
    378       1.1       chs 	if (why == PWR_RESUME) {
    379       1.1       chs 		ifp = &sc->sc_ethercom.ec_if;
    380       1.1       chs 		if (ifp->if_flags & IFF_UP) {
    381       1.1       chs 			ifp->if_flags &= ~IFF_RUNNING;
    382       1.1       chs 			nfe_init(ifp);
    383       1.1       chs 			if (ifp->if_flags & IFF_RUNNING)
    384       1.1       chs 				nfe_start(ifp);
    385       1.1       chs 		}
    386       1.1       chs 	}
    387       1.1       chs }
    388       1.1       chs 
    389       1.1       chs void
    390       1.1       chs nfe_miibus_statchg(struct device *dev)
    391       1.1       chs {
    392       1.1       chs 	struct nfe_softc *sc = (struct nfe_softc *)dev;
    393       1.1       chs 	struct mii_data *mii = &sc->sc_mii;
    394       1.1       chs 	uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
    395       1.1       chs 
    396       1.1       chs 	phy = NFE_READ(sc, NFE_PHY_IFACE);
    397       1.1       chs 	phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
    398       1.1       chs 
    399       1.1       chs 	seed = NFE_READ(sc, NFE_RNDSEED);
    400       1.1       chs 	seed &= ~NFE_SEED_MASK;
    401       1.1       chs 
    402       1.1       chs 	if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
    403       1.1       chs 		phy  |= NFE_PHY_HDX;	/* half-duplex */
    404       1.1       chs 		misc |= NFE_MISC1_HDX;
    405       1.1       chs 	}
    406       1.1       chs 
    407       1.1       chs 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    408       1.1       chs 	case IFM_1000_T:	/* full-duplex only */
    409       1.1       chs 		link |= NFE_MEDIA_1000T;
    410       1.1       chs 		seed |= NFE_SEED_1000T;
    411       1.1       chs 		phy  |= NFE_PHY_1000T;
    412       1.1       chs 		break;
    413       1.1       chs 	case IFM_100_TX:
    414       1.1       chs 		link |= NFE_MEDIA_100TX;
    415       1.1       chs 		seed |= NFE_SEED_100TX;
    416       1.1       chs 		phy  |= NFE_PHY_100TX;
    417       1.1       chs 		break;
    418       1.1       chs 	case IFM_10_T:
    419       1.1       chs 		link |= NFE_MEDIA_10T;
    420       1.1       chs 		seed |= NFE_SEED_10T;
    421       1.1       chs 		break;
    422       1.1       chs 	}
    423       1.1       chs 
    424       1.1       chs 	NFE_WRITE(sc, NFE_RNDSEED, seed);	/* XXX: gigabit NICs only? */
    425       1.1       chs 
    426       1.1       chs 	NFE_WRITE(sc, NFE_PHY_IFACE, phy);
    427       1.1       chs 	NFE_WRITE(sc, NFE_MISC1, misc);
    428       1.1       chs 	NFE_WRITE(sc, NFE_LINKSPEED, link);
    429       1.1       chs }
    430       1.1       chs 
    431       1.1       chs int
    432       1.1       chs nfe_miibus_readreg(struct device *dev, int phy, int reg)
    433       1.1       chs {
    434       1.1       chs 	struct nfe_softc *sc = (struct nfe_softc *)dev;
    435       1.1       chs 	uint32_t val;
    436       1.1       chs 	int ntries;
    437       1.1       chs 
    438       1.1       chs 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
    439       1.1       chs 
    440       1.1       chs 	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
    441       1.1       chs 		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
    442       1.1       chs 		DELAY(100);
    443       1.1       chs 	}
    444       1.1       chs 
    445       1.1       chs 	NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
    446       1.1       chs 
    447       1.1       chs 	for (ntries = 0; ntries < 1000; ntries++) {
    448       1.1       chs 		DELAY(100);
    449       1.1       chs 		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
    450       1.1       chs 			break;
    451       1.1       chs 	}
    452       1.1       chs 	if (ntries == 1000) {
    453       1.1       chs 		DPRINTFN(2, ("%s: timeout waiting for PHY\n",
    454       1.1       chs 		    sc->sc_dev.dv_xname));
    455       1.1       chs 		return 0;
    456       1.1       chs 	}
    457       1.1       chs 
    458       1.1       chs 	if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
    459       1.1       chs 		DPRINTFN(2, ("%s: could not read PHY\n",
    460       1.1       chs 		    sc->sc_dev.dv_xname));
    461       1.1       chs 		return 0;
    462       1.1       chs 	}
    463       1.1       chs 
    464       1.1       chs 	val = NFE_READ(sc, NFE_PHY_DATA);
    465       1.1       chs 	if (val != 0xffffffff && val != 0)
    466       1.1       chs 		sc->mii_phyaddr = phy;
    467       1.1       chs 
    468       1.1       chs 	DPRINTFN(2, ("%s: mii read phy %d reg 0x%x ret 0x%x\n",
    469       1.1       chs 	    sc->sc_dev.dv_xname, phy, reg, val));
    470       1.1       chs 
    471       1.1       chs 	return val;
    472       1.1       chs }
    473       1.1       chs 
    474       1.1       chs void
    475       1.1       chs nfe_miibus_writereg(struct device *dev, int phy, int reg, int val)
    476       1.1       chs {
    477       1.1       chs 	struct nfe_softc *sc = (struct nfe_softc *)dev;
    478       1.1       chs 	uint32_t ctl;
    479       1.1       chs 	int ntries;
    480       1.1       chs 
    481       1.1       chs 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
    482       1.1       chs 
    483       1.1       chs 	if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
    484       1.1       chs 		NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
    485       1.1       chs 		DELAY(100);
    486       1.1       chs 	}
    487       1.1       chs 
    488       1.1       chs 	NFE_WRITE(sc, NFE_PHY_DATA, val);
    489       1.1       chs 	ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
    490       1.1       chs 	NFE_WRITE(sc, NFE_PHY_CTL, ctl);
    491       1.1       chs 
    492       1.1       chs 	for (ntries = 0; ntries < 1000; ntries++) {
    493       1.1       chs 		DELAY(100);
    494       1.1       chs 		if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
    495       1.1       chs 			break;
    496       1.1       chs 	}
    497       1.1       chs #ifdef NFE_DEBUG
    498       1.1       chs 	if (nfedebug >= 2 && ntries == 1000)
    499       1.1       chs 		printf("could not write to PHY\n");
    500       1.1       chs #endif
    501       1.1       chs }
    502       1.1       chs 
    503       1.1       chs int
    504       1.1       chs nfe_intr(void *arg)
    505       1.1       chs {
    506       1.1       chs 	struct nfe_softc *sc = arg;
    507       1.1       chs 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    508       1.1       chs 	uint32_t r;
    509      1.14   tsutsui 	int handled;
    510       1.1       chs 
    511      1.14   tsutsui 	if ((ifp->if_flags & IFF_UP) == 0)
    512      1.14   tsutsui 		return 0;
    513       1.1       chs 
    514      1.14   tsutsui 	handled = 0;
    515       1.1       chs 
    516      1.12  jmcneill 	NFE_WRITE(sc, NFE_IRQ_MASK, 0);
    517      1.12  jmcneill 
    518      1.14   tsutsui 	for (;;) {
    519      1.14   tsutsui 		r = NFE_READ(sc, NFE_IRQ_STATUS);
    520      1.14   tsutsui 		if ((r & NFE_IRQ_WANTED) == 0)
    521      1.14   tsutsui 			break;
    522       1.1       chs 
    523      1.14   tsutsui 		NFE_WRITE(sc, NFE_IRQ_STATUS, r);
    524      1.14   tsutsui 		handled = 1;
    525      1.14   tsutsui 		DPRINTFN(5, ("nfe_intr: interrupt register %x\n", r));
    526      1.14   tsutsui 
    527      1.14   tsutsui 		if ((r & (NFE_IRQ_RXERR | NFE_IRQ_RX_NOBUF | NFE_IRQ_RX))
    528      1.14   tsutsui 		    != 0) {
    529      1.14   tsutsui 			/* check Rx ring */
    530      1.14   tsutsui 			nfe_rxeof(sc);
    531      1.14   tsutsui 		}
    532      1.14   tsutsui 
    533      1.14   tsutsui 		if ((r & (NFE_IRQ_TXERR | NFE_IRQ_TXERR2 | NFE_IRQ_TX_DONE))
    534      1.14   tsutsui 		    != 0) {
    535      1.14   tsutsui 			/* check Tx ring */
    536      1.14   tsutsui 			nfe_txeof(sc);
    537      1.14   tsutsui 		}
    538      1.14   tsutsui 
    539      1.14   tsutsui 		if ((r & NFE_IRQ_LINK) != 0) {
    540      1.14   tsutsui 			NFE_READ(sc, NFE_PHY_STATUS);
    541      1.14   tsutsui 			NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
    542      1.14   tsutsui 			DPRINTF(("%s: link state changed\n",
    543      1.14   tsutsui 			    sc->sc_dev.dv_xname));
    544      1.14   tsutsui 		}
    545       1.1       chs 	}
    546       1.1       chs 
    547      1.12  jmcneill 	NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
    548      1.12  jmcneill 
    549      1.14   tsutsui 	if (handled && !IF_IS_EMPTY(&ifp->if_snd))
    550      1.12  jmcneill 		nfe_start(ifp);
    551      1.12  jmcneill 
    552      1.14   tsutsui 	return handled;
    553       1.1       chs }
    554       1.1       chs 
    555       1.1       chs int
    556      1.15  christos nfe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    557       1.1       chs {
    558       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
    559       1.1       chs 	struct ifreq *ifr = (struct ifreq *)data;
    560       1.1       chs 	struct ifaddr *ifa = (struct ifaddr *)data;
    561       1.1       chs 	int s, error = 0;
    562       1.1       chs 
    563       1.1       chs 	s = splnet();
    564       1.1       chs 
    565       1.1       chs 	switch (cmd) {
    566       1.1       chs 	case SIOCSIFADDR:
    567       1.1       chs 		ifp->if_flags |= IFF_UP;
    568       1.1       chs 		nfe_init(ifp);
    569       1.1       chs 		switch (ifa->ifa_addr->sa_family) {
    570       1.1       chs #ifdef INET
    571       1.1       chs 		case AF_INET:
    572       1.1       chs 			arp_ifinit(ifp, ifa);
    573       1.1       chs 			break;
    574       1.1       chs #endif
    575       1.1       chs 		default:
    576       1.1       chs 			break;
    577       1.1       chs 		}
    578       1.1       chs 		break;
    579       1.1       chs 	case SIOCSIFMTU:
    580       1.1       chs 		if (ifr->ifr_mtu < ETHERMIN ||
    581       1.1       chs 		    ((sc->sc_flags & NFE_USE_JUMBO) &&
    582       1.1       chs 		    ifr->ifr_mtu > ETHERMTU_JUMBO) ||
    583       1.1       chs 		    (!(sc->sc_flags & NFE_USE_JUMBO) &&
    584       1.1       chs 		    ifr->ifr_mtu > ETHERMTU))
    585       1.1       chs 			error = EINVAL;
    586       1.1       chs 		else if (ifp->if_mtu != ifr->ifr_mtu)
    587       1.1       chs 			ifp->if_mtu = ifr->ifr_mtu;
    588       1.1       chs 		break;
    589       1.1       chs 	case SIOCSIFFLAGS:
    590       1.1       chs 		if (ifp->if_flags & IFF_UP) {
    591       1.1       chs 			/*
    592       1.1       chs 			 * If only the PROMISC or ALLMULTI flag changes, then
    593       1.1       chs 			 * don't do a full re-init of the chip, just update
    594       1.1       chs 			 * the Rx filter.
    595       1.1       chs 			 */
    596       1.1       chs 			if ((ifp->if_flags & IFF_RUNNING) &&
    597       1.1       chs 			    ((ifp->if_flags ^ sc->sc_if_flags) &
    598       1.1       chs 			     (IFF_ALLMULTI | IFF_PROMISC)) != 0)
    599       1.1       chs 				nfe_setmulti(sc);
    600       1.1       chs 			else
    601       1.1       chs 				nfe_init(ifp);
    602       1.1       chs 		} else {
    603       1.1       chs 			if (ifp->if_flags & IFF_RUNNING)
    604       1.1       chs 				nfe_stop(ifp, 1);
    605       1.1       chs 		}
    606       1.1       chs 		sc->sc_if_flags = ifp->if_flags;
    607       1.1       chs 		break;
    608       1.1       chs 	case SIOCADDMULTI:
    609       1.1       chs 	case SIOCDELMULTI:
    610      1.17    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
    611       1.1       chs 			if (ifp->if_flags & IFF_RUNNING)
    612       1.1       chs 				nfe_setmulti(sc);
    613       1.1       chs 			error = 0;
    614       1.1       chs 		}
    615       1.1       chs 		break;
    616       1.1       chs 	case SIOCSIFMEDIA:
    617       1.1       chs 	case SIOCGIFMEDIA:
    618       1.1       chs 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    619       1.1       chs 		break;
    620       1.1       chs 	default:
    621       1.1       chs 		error = ether_ioctl(ifp, cmd, data);
    622       1.1       chs 		if (error == ENETRESET) {
    623       1.1       chs 			if (ifp->if_flags & IFF_RUNNING)
    624       1.1       chs 				nfe_setmulti(sc);
    625       1.1       chs 			error = 0;
    626       1.1       chs 		}
    627       1.1       chs 		break;
    628       1.1       chs 
    629       1.1       chs 	}
    630       1.1       chs 
    631       1.1       chs 	splx(s);
    632       1.1       chs 
    633       1.1       chs 	return error;
    634       1.1       chs }
    635       1.1       chs 
    636       1.1       chs void
    637       1.1       chs nfe_txdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
    638       1.1       chs {
    639       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    640      1.15  christos 	    (char *)desc32 - (char *)sc->txq.desc32,
    641       1.1       chs 	    sizeof (struct nfe_desc32), ops);
    642       1.1       chs }
    643       1.1       chs 
    644       1.1       chs void
    645       1.1       chs nfe_txdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
    646       1.1       chs {
    647       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    648      1.15  christos 	    (char *)desc64 - (char *)sc->txq.desc64,
    649       1.1       chs 	    sizeof (struct nfe_desc64), ops);
    650       1.1       chs }
    651       1.1       chs 
    652       1.1       chs void
    653       1.1       chs nfe_txdesc32_rsync(struct nfe_softc *sc, int start, int end, int ops)
    654       1.1       chs {
    655       1.1       chs 	if (end > start) {
    656       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    657      1.15  christos 		    (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
    658      1.15  christos 		    (char *)&sc->txq.desc32[end] -
    659      1.15  christos 		    (char *)&sc->txq.desc32[start], ops);
    660       1.1       chs 		return;
    661       1.1       chs 	}
    662       1.1       chs 	/* sync from 'start' to end of ring */
    663       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    664      1.15  christos 	    (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
    665      1.15  christos 	    (char *)&sc->txq.desc32[NFE_TX_RING_COUNT] -
    666      1.15  christos 	    (char *)&sc->txq.desc32[start], ops);
    667       1.1       chs 
    668       1.1       chs 	/* sync from start of ring to 'end' */
    669       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
    670      1.15  christos 	    (char *)&sc->txq.desc32[end] - (char *)sc->txq.desc32, ops);
    671       1.1       chs }
    672       1.1       chs 
    673       1.1       chs void
    674       1.1       chs nfe_txdesc64_rsync(struct nfe_softc *sc, int start, int end, int ops)
    675       1.1       chs {
    676       1.1       chs 	if (end > start) {
    677       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    678      1.15  christos 		    (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
    679      1.15  christos 		    (char *)&sc->txq.desc64[end] -
    680      1.15  christos 		    (char *)&sc->txq.desc64[start], ops);
    681       1.1       chs 		return;
    682       1.1       chs 	}
    683       1.1       chs 	/* sync from 'start' to end of ring */
    684       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
    685      1.15  christos 	    (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
    686      1.15  christos 	    (char *)&sc->txq.desc64[NFE_TX_RING_COUNT] -
    687      1.15  christos 	    (char *)&sc->txq.desc64[start], ops);
    688       1.1       chs 
    689       1.1       chs 	/* sync from start of ring to 'end' */
    690       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
    691      1.15  christos 	    (char *)&sc->txq.desc64[end] - (char *)sc->txq.desc64, ops);
    692       1.1       chs }
    693       1.1       chs 
    694       1.1       chs void
    695       1.1       chs nfe_rxdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
    696       1.1       chs {
    697       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
    698      1.15  christos 	    (char *)desc32 - (char *)sc->rxq.desc32,
    699       1.1       chs 	    sizeof (struct nfe_desc32), ops);
    700       1.1       chs }
    701       1.1       chs 
    702       1.1       chs void
    703       1.1       chs nfe_rxdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
    704       1.1       chs {
    705       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
    706      1.15  christos 	    (char *)desc64 - (char *)sc->rxq.desc64,
    707       1.1       chs 	    sizeof (struct nfe_desc64), ops);
    708       1.1       chs }
    709       1.1       chs 
    710       1.1       chs void
    711       1.1       chs nfe_rxeof(struct nfe_softc *sc)
    712       1.1       chs {
    713       1.1       chs 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    714       1.1       chs 	struct nfe_desc32 *desc32;
    715       1.1       chs 	struct nfe_desc64 *desc64;
    716       1.1       chs 	struct nfe_rx_data *data;
    717       1.1       chs 	struct nfe_jbuf *jbuf;
    718       1.1       chs 	struct mbuf *m, *mnew;
    719       1.1       chs 	bus_addr_t physaddr;
    720       1.1       chs 	uint16_t flags;
    721      1.14   tsutsui 	int error, len, i;
    722       1.1       chs 
    723       1.1       chs 	desc32 = NULL;
    724       1.1       chs 	desc64 = NULL;
    725      1.14   tsutsui 	for (i = sc->rxq.cur;; i = NFE_RX_NEXTDESC(i)) {
    726      1.14   tsutsui 		data = &sc->rxq.data[i];
    727       1.1       chs 
    728       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
    729      1.14   tsutsui 			desc64 = &sc->rxq.desc64[i];
    730      1.14   tsutsui 			nfe_rxdesc64_sync(sc, desc64,
    731      1.14   tsutsui 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    732       1.1       chs 
    733       1.1       chs 			flags = le16toh(desc64->flags);
    734       1.1       chs 			len = le16toh(desc64->length) & 0x3fff;
    735       1.1       chs 		} else {
    736      1.14   tsutsui 			desc32 = &sc->rxq.desc32[i];
    737      1.14   tsutsui 			nfe_rxdesc32_sync(sc, desc32,
    738      1.14   tsutsui 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    739       1.1       chs 
    740       1.1       chs 			flags = le16toh(desc32->flags);
    741       1.1       chs 			len = le16toh(desc32->length) & 0x3fff;
    742       1.1       chs 		}
    743       1.1       chs 
    744      1.14   tsutsui 		if ((flags & NFE_RX_READY) != 0)
    745       1.1       chs 			break;
    746       1.1       chs 
    747       1.1       chs 		if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
    748      1.14   tsutsui 			if ((flags & NFE_RX_VALID_V1) == 0)
    749       1.1       chs 				goto skip;
    750       1.1       chs 
    751       1.1       chs 			if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
    752       1.1       chs 				flags &= ~NFE_RX_ERROR;
    753       1.1       chs 				len--;	/* fix buffer length */
    754       1.1       chs 			}
    755       1.1       chs 		} else {
    756      1.14   tsutsui 			if ((flags & NFE_RX_VALID_V2) == 0)
    757       1.1       chs 				goto skip;
    758       1.1       chs 
    759       1.1       chs 			if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
    760       1.1       chs 				flags &= ~NFE_RX_ERROR;
    761       1.1       chs 				len--;	/* fix buffer length */
    762       1.1       chs 			}
    763       1.1       chs 		}
    764       1.1       chs 
    765       1.1       chs 		if (flags & NFE_RX_ERROR) {
    766       1.1       chs 			ifp->if_ierrors++;
    767       1.1       chs 			goto skip;
    768       1.1       chs 		}
    769       1.1       chs 
    770       1.1       chs 		/*
    771       1.1       chs 		 * Try to allocate a new mbuf for this ring element and load
    772       1.1       chs 		 * it before processing the current mbuf. If the ring element
    773       1.1       chs 		 * cannot be loaded, drop the received packet and reuse the
    774       1.1       chs 		 * old mbuf. In the unlikely case that the old mbuf can't be
    775       1.1       chs 		 * reloaded either, explicitly panic.
    776       1.1       chs 		 */
    777       1.1       chs 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
    778       1.1       chs 		if (mnew == NULL) {
    779       1.1       chs 			ifp->if_ierrors++;
    780       1.1       chs 			goto skip;
    781       1.1       chs 		}
    782       1.1       chs 
    783       1.1       chs 		if (sc->sc_flags & NFE_USE_JUMBO) {
    784      1.19      cube 			physaddr =
    785      1.19      cube 			    sc->rxq.jbuf[sc->rxq.jbufmap[i]].physaddr;
    786      1.19      cube 			if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
    787      1.19      cube 				if (len > MCLBYTES) {
    788      1.19      cube 					m_freem(mnew);
    789      1.19      cube 					ifp->if_ierrors++;
    790      1.19      cube 					goto skip1;
    791      1.19      cube 				}
    792      1.19      cube 				MCLGET(mnew, M_DONTWAIT);
    793      1.19      cube 				if ((mnew->m_flags & M_EXT) == 0) {
    794      1.19      cube 					m_freem(mnew);
    795      1.19      cube 					ifp->if_ierrors++;
    796      1.19      cube 					goto skip1;
    797      1.19      cube 				}
    798       1.1       chs 
    799      1.19      cube 				memcpy(mtod(mnew, void *),
    800      1.19      cube 				    mtod(data->m, const void *), len);
    801      1.19      cube 				m = mnew;
    802      1.19      cube 				goto mbufcopied;
    803      1.19      cube 			} else {
    804      1.19      cube 				MEXTADD(mnew, jbuf->buf, NFE_JBYTES, 0, nfe_jfree, sc);
    805      1.19      cube 
    806      1.19      cube 				bus_dmamap_sync(sc->sc_dmat, sc->rxq.jmap,
    807      1.19      cube 				    mtod(data->m, char *) - (char *)sc->rxq.jpool,
    808      1.19      cube 				    NFE_JBYTES, BUS_DMASYNC_POSTREAD);
    809       1.1       chs 
    810      1.19      cube 				physaddr = jbuf->physaddr;
    811      1.19      cube 			}
    812       1.1       chs 		} else {
    813       1.1       chs 			MCLGET(mnew, M_DONTWAIT);
    814      1.14   tsutsui 			if ((mnew->m_flags & M_EXT) == 0) {
    815       1.1       chs 				m_freem(mnew);
    816       1.1       chs 				ifp->if_ierrors++;
    817       1.1       chs 				goto skip;
    818       1.1       chs 			}
    819       1.1       chs 
    820       1.1       chs 			bus_dmamap_sync(sc->sc_dmat, data->map, 0,
    821       1.1       chs 			    data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
    822       1.1       chs 			bus_dmamap_unload(sc->sc_dmat, data->map);
    823       1.1       chs 
    824      1.19      cube 			error = bus_dmamap_load(sc->sc_dmat, data->map,
    825      1.19      cube 			    mtod(mnew, void *), MCLBYTES, NULL,
    826      1.19      cube 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
    827       1.1       chs 			if (error != 0) {
    828       1.1       chs 				m_freem(mnew);
    829       1.1       chs 
    830       1.1       chs 				/* try to reload the old mbuf */
    831      1.19      cube 				error = bus_dmamap_load(sc->sc_dmat, data->map,
    832      1.19      cube 				    mtod(data->m, void *), MCLBYTES, NULL,
    833       1.1       chs 				    BUS_DMA_READ | BUS_DMA_NOWAIT);
    834       1.1       chs 				if (error != 0) {
    835       1.1       chs 					/* very unlikely that it will fail.. */
    836       1.1       chs 					panic("%s: could not load old rx mbuf",
    837       1.1       chs 					    sc->sc_dev.dv_xname);
    838       1.1       chs 				}
    839       1.1       chs 				ifp->if_ierrors++;
    840       1.1       chs 				goto skip;
    841       1.1       chs 			}
    842       1.1       chs 			physaddr = data->map->dm_segs[0].ds_addr;
    843       1.1       chs 		}
    844       1.1       chs 
    845       1.1       chs 		/*
    846       1.1       chs 		 * New mbuf successfully loaded, update Rx ring and continue
    847       1.1       chs 		 * processing.
    848       1.1       chs 		 */
    849       1.1       chs 		m = data->m;
    850       1.1       chs 		data->m = mnew;
    851       1.1       chs 
    852      1.19      cube mbufcopied:
    853       1.1       chs 		/* finalize mbuf */
    854       1.1       chs 		m->m_pkthdr.len = m->m_len = len;
    855       1.1       chs 		m->m_pkthdr.rcvif = ifp;
    856       1.1       chs 
    857      1.13   tsutsui 		if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
    858      1.13   tsutsui 			/*
    859      1.13   tsutsui 			 * XXX
    860      1.13   tsutsui 			 * no way to check M_CSUM_IPv4_BAD or non-IPv4 packets?
    861      1.13   tsutsui 			 */
    862      1.13   tsutsui 			if (flags & NFE_RX_IP_CSUMOK) {
    863      1.13   tsutsui 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
    864      1.13   tsutsui 				DPRINTFN(3, ("%s: ip4csum-rx ok\n",
    865      1.13   tsutsui 				    sc->sc_dev.dv_xname));
    866      1.13   tsutsui 			}
    867      1.13   tsutsui 			/*
    868      1.13   tsutsui 			 * XXX
    869      1.13   tsutsui 			 * no way to check M_CSUM_TCP_UDP_BAD or
    870      1.13   tsutsui 			 * other protocols?
    871      1.13   tsutsui 			 */
    872      1.13   tsutsui 			if (flags & NFE_RX_UDP_CSUMOK) {
    873      1.13   tsutsui 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
    874      1.13   tsutsui 				DPRINTFN(3, ("%s: udp4csum-rx ok\n",
    875      1.13   tsutsui 				    sc->sc_dev.dv_xname));
    876      1.13   tsutsui 			} else if (flags & NFE_RX_TCP_CSUMOK) {
    877      1.13   tsutsui 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
    878      1.13   tsutsui 				DPRINTFN(3, ("%s: tcp4csum-rx ok\n",
    879      1.13   tsutsui 				    sc->sc_dev.dv_xname));
    880      1.13   tsutsui 			}
    881      1.13   tsutsui 		}
    882       1.1       chs 
    883       1.1       chs #if NBPFILTER > 0
    884       1.1       chs 		if (ifp->if_bpf)
    885       1.1       chs 			bpf_mtap(ifp->if_bpf, m);
    886       1.1       chs #endif
    887       1.1       chs 		ifp->if_ipackets++;
    888       1.1       chs 		(*ifp->if_input)(ifp, m);
    889       1.1       chs 
    890      1.19      cube skip1:
    891       1.1       chs 		/* update mapping address in h/w descriptor */
    892       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
    893       1.1       chs #if defined(__LP64__)
    894       1.1       chs 			desc64->physaddr[0] = htole32(physaddr >> 32);
    895       1.1       chs #endif
    896       1.1       chs 			desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
    897       1.1       chs 		} else {
    898       1.1       chs 			desc32->physaddr = htole32(physaddr);
    899       1.1       chs 		}
    900       1.1       chs 
    901      1.14   tsutsui  skip:
    902      1.14   tsutsui 		if (sc->sc_flags & NFE_40BIT_ADDR) {
    903       1.1       chs 			desc64->length = htole16(sc->rxq.bufsz);
    904       1.1       chs 			desc64->flags = htole16(NFE_RX_READY);
    905       1.1       chs 
    906      1.14   tsutsui 			nfe_rxdesc64_sync(sc, desc64,
    907      1.14   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    908       1.1       chs 		} else {
    909       1.1       chs 			desc32->length = htole16(sc->rxq.bufsz);
    910       1.1       chs 			desc32->flags = htole16(NFE_RX_READY);
    911       1.1       chs 
    912      1.14   tsutsui 			nfe_rxdesc32_sync(sc, desc32,
    913      1.14   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    914       1.1       chs 		}
    915       1.1       chs 	}
    916      1.14   tsutsui 	/* update current RX pointer */
    917      1.14   tsutsui 	sc->rxq.cur = i;
    918       1.1       chs }
    919       1.1       chs 
    920       1.1       chs void
    921       1.1       chs nfe_txeof(struct nfe_softc *sc)
    922       1.1       chs {
    923       1.1       chs 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    924       1.1       chs 	struct nfe_desc32 *desc32;
    925       1.1       chs 	struct nfe_desc64 *desc64;
    926       1.1       chs 	struct nfe_tx_data *data = NULL;
    927      1.14   tsutsui 	int i;
    928       1.1       chs 	uint16_t flags;
    929       1.1       chs 
    930      1.14   tsutsui 	for (i = sc->txq.next;
    931      1.14   tsutsui 	    sc->txq.queued > 0;
    932      1.14   tsutsui 	    i = NFE_TX_NEXTDESC(i), sc->txq.queued--) {
    933       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
    934      1.14   tsutsui 			desc64 = &sc->txq.desc64[i];
    935      1.14   tsutsui 			nfe_txdesc64_sync(sc, desc64,
    936      1.14   tsutsui 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    937       1.1       chs 
    938       1.1       chs 			flags = le16toh(desc64->flags);
    939       1.1       chs 		} else {
    940      1.14   tsutsui 			desc32 = &sc->txq.desc32[i];
    941      1.14   tsutsui 			nfe_txdesc32_sync(sc, desc32,
    942      1.14   tsutsui 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    943       1.1       chs 
    944       1.1       chs 			flags = le16toh(desc32->flags);
    945       1.1       chs 		}
    946       1.1       chs 
    947      1.14   tsutsui 		if ((flags & NFE_TX_VALID) != 0)
    948       1.1       chs 			break;
    949       1.1       chs 
    950      1.14   tsutsui 		data = &sc->txq.data[i];
    951       1.1       chs 
    952       1.1       chs 		if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
    953      1.14   tsutsui 			if ((flags & NFE_TX_LASTFRAG_V1) == 0 &&
    954      1.14   tsutsui 			    data->m == NULL)
    955      1.14   tsutsui 				continue;
    956       1.1       chs 
    957       1.1       chs 			if ((flags & NFE_TX_ERROR_V1) != 0) {
    958       1.1       chs 				printf("%s: tx v1 error 0x%04x\n",
    959       1.1       chs 				    sc->sc_dev.dv_xname, flags);
    960       1.1       chs 				ifp->if_oerrors++;
    961       1.1       chs 			} else
    962       1.1       chs 				ifp->if_opackets++;
    963       1.1       chs 		} else {
    964      1.14   tsutsui 			if ((flags & NFE_TX_LASTFRAG_V2) == 0 &&
    965      1.14   tsutsui 			    data->m == NULL)
    966      1.14   tsutsui 				continue;
    967       1.1       chs 
    968       1.1       chs 			if ((flags & NFE_TX_ERROR_V2) != 0) {
    969       1.1       chs 				printf("%s: tx v2 error 0x%04x\n",
    970       1.1       chs 				    sc->sc_dev.dv_xname, flags);
    971       1.1       chs 				ifp->if_oerrors++;
    972       1.1       chs 			} else
    973       1.1       chs 				ifp->if_opackets++;
    974       1.1       chs 		}
    975       1.1       chs 
    976       1.1       chs 		if (data->m == NULL) {	/* should not get there */
    977       1.1       chs 			printf("%s: last fragment bit w/o associated mbuf!\n",
    978       1.1       chs 			    sc->sc_dev.dv_xname);
    979      1.14   tsutsui 			continue;
    980       1.1       chs 		}
    981       1.1       chs 
    982       1.1       chs 		/* last fragment of the mbuf chain transmitted */
    983       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, data->active, 0,
    984       1.1       chs 		    data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    985       1.1       chs 		bus_dmamap_unload(sc->sc_dmat, data->active);
    986       1.1       chs 		m_freem(data->m);
    987       1.1       chs 		data->m = NULL;
    988      1.14   tsutsui 	}
    989       1.1       chs 
    990      1.14   tsutsui 	sc->txq.next = i;
    991       1.1       chs 
    992      1.14   tsutsui 	if (sc->txq.queued < NFE_TX_RING_COUNT) {
    993      1.14   tsutsui 		/* at least one slot freed */
    994      1.14   tsutsui 		ifp->if_flags &= ~IFF_OACTIVE;
    995       1.1       chs 	}
    996       1.1       chs 
    997      1.14   tsutsui 	if (sc->txq.queued == 0) {
    998      1.14   tsutsui 		/* all queued packets are sent */
    999      1.14   tsutsui 		ifp->if_timer = 0;
   1000       1.1       chs 	}
   1001       1.1       chs }
   1002       1.1       chs 
   1003       1.1       chs int
   1004       1.1       chs nfe_encap(struct nfe_softc *sc, struct mbuf *m0)
   1005       1.1       chs {
   1006       1.1       chs 	struct nfe_desc32 *desc32;
   1007       1.1       chs 	struct nfe_desc64 *desc64;
   1008       1.1       chs 	struct nfe_tx_data *data;
   1009       1.1       chs 	bus_dmamap_t map;
   1010      1.13   tsutsui 	uint16_t flags, csumflags;
   1011       1.1       chs #if NVLAN > 0
   1012       1.1       chs 	struct m_tag *mtag;
   1013       1.1       chs 	uint32_t vtag = 0;
   1014       1.1       chs #endif
   1015      1.11   tsutsui 	int error, i, first;
   1016       1.1       chs 
   1017       1.1       chs 	desc32 = NULL;
   1018       1.1       chs 	desc64 = NULL;
   1019       1.1       chs 	data = NULL;
   1020      1.11   tsutsui 
   1021      1.11   tsutsui 	flags = 0;
   1022      1.13   tsutsui 	csumflags = 0;
   1023      1.11   tsutsui 	first = sc->txq.cur;
   1024      1.11   tsutsui 
   1025      1.11   tsutsui 	map = sc->txq.data[first].map;
   1026       1.1       chs 
   1027       1.1       chs 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0, BUS_DMA_NOWAIT);
   1028       1.1       chs 	if (error != 0) {
   1029       1.1       chs 		printf("%s: could not map mbuf (error %d)\n",
   1030       1.1       chs 		    sc->sc_dev.dv_xname, error);
   1031       1.1       chs 		return error;
   1032       1.1       chs 	}
   1033       1.1       chs 
   1034       1.1       chs 	if (sc->txq.queued + map->dm_nsegs >= NFE_TX_RING_COUNT - 1) {
   1035       1.1       chs 		bus_dmamap_unload(sc->sc_dmat, map);
   1036       1.1       chs 		return ENOBUFS;
   1037       1.1       chs 	}
   1038       1.1       chs 
   1039       1.1       chs #if NVLAN > 0
   1040       1.1       chs 	/* setup h/w VLAN tagging */
   1041       1.9       alc 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL)
   1042       1.1       chs 		vtag = NFE_TX_VTAG | VLAN_TAG_VALUE(mtag);
   1043       1.1       chs #endif
   1044      1.13   tsutsui 	if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
   1045      1.13   tsutsui 		if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
   1046      1.13   tsutsui 			csumflags |= NFE_TX_IP_CSUM;
   1047      1.13   tsutsui 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
   1048      1.14   tsutsui 			csumflags |= NFE_TX_TCP_UDP_CSUM;
   1049      1.13   tsutsui 	}
   1050       1.1       chs 
   1051       1.1       chs 	for (i = 0; i < map->dm_nsegs; i++) {
   1052       1.1       chs 		data = &sc->txq.data[sc->txq.cur];
   1053       1.1       chs 
   1054       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
   1055       1.1       chs 			desc64 = &sc->txq.desc64[sc->txq.cur];
   1056       1.1       chs #if defined(__LP64__)
   1057       1.1       chs 			desc64->physaddr[0] =
   1058       1.1       chs 			    htole32(map->dm_segs[i].ds_addr >> 32);
   1059       1.1       chs #endif
   1060       1.1       chs 			desc64->physaddr[1] =
   1061       1.1       chs 			    htole32(map->dm_segs[i].ds_addr & 0xffffffff);
   1062       1.1       chs 			desc64->length = htole16(map->dm_segs[i].ds_len - 1);
   1063       1.1       chs 			desc64->flags = htole16(flags);
   1064      1.13   tsutsui 			desc64->vtag = 0;
   1065       1.1       chs 		} else {
   1066       1.1       chs 			desc32 = &sc->txq.desc32[sc->txq.cur];
   1067       1.1       chs 
   1068       1.1       chs 			desc32->physaddr = htole32(map->dm_segs[i].ds_addr);
   1069       1.1       chs 			desc32->length = htole16(map->dm_segs[i].ds_len - 1);
   1070       1.1       chs 			desc32->flags = htole16(flags);
   1071       1.1       chs 		}
   1072       1.1       chs 
   1073      1.13   tsutsui 		/*
   1074      1.13   tsutsui 		 * Setting of the valid bit in the first descriptor is
   1075      1.13   tsutsui 		 * deferred until the whole chain is fully setup.
   1076      1.13   tsutsui 		 */
   1077      1.13   tsutsui 		flags |= NFE_TX_VALID;
   1078       1.1       chs 
   1079       1.1       chs 		sc->txq.queued++;
   1080      1.14   tsutsui 		sc->txq.cur = NFE_TX_NEXTDESC(sc->txq.cur);
   1081       1.1       chs 	}
   1082       1.1       chs 
   1083      1.11   tsutsui 	/* the whole mbuf chain has been setup */
   1084       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR) {
   1085      1.11   tsutsui 		/* fix last descriptor */
   1086       1.1       chs 		flags |= NFE_TX_LASTFRAG_V2;
   1087       1.1       chs 		desc64->flags = htole16(flags);
   1088      1.11   tsutsui 
   1089      1.13   tsutsui 		/* Checksum flags and vtag belong to the first fragment only. */
   1090      1.13   tsutsui #if NVLAN > 0
   1091      1.13   tsutsui 		sc->txq.desc64[first].vtag = htole32(vtag);
   1092      1.13   tsutsui #endif
   1093      1.13   tsutsui 		sc->txq.desc64[first].flags |= htole16(csumflags);
   1094      1.13   tsutsui 
   1095      1.11   tsutsui 		/* finally, set the valid bit in the first descriptor */
   1096      1.11   tsutsui 		sc->txq.desc64[first].flags |= htole16(NFE_TX_VALID);
   1097       1.1       chs 	} else {
   1098      1.11   tsutsui 		/* fix last descriptor */
   1099       1.1       chs 		if (sc->sc_flags & NFE_JUMBO_SUP)
   1100       1.1       chs 			flags |= NFE_TX_LASTFRAG_V2;
   1101       1.1       chs 		else
   1102       1.1       chs 			flags |= NFE_TX_LASTFRAG_V1;
   1103       1.1       chs 		desc32->flags = htole16(flags);
   1104      1.11   tsutsui 
   1105      1.13   tsutsui 		/* Checksum flags belong to the first fragment only. */
   1106      1.13   tsutsui 		sc->txq.desc32[first].flags |= htole16(csumflags);
   1107      1.13   tsutsui 
   1108      1.11   tsutsui 		/* finally, set the valid bit in the first descriptor */
   1109      1.11   tsutsui 		sc->txq.desc32[first].flags |= htole16(NFE_TX_VALID);
   1110       1.1       chs 	}
   1111       1.1       chs 
   1112       1.1       chs 	data->m = m0;
   1113       1.1       chs 	data->active = map;
   1114       1.1       chs 
   1115       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1116       1.1       chs 	    BUS_DMASYNC_PREWRITE);
   1117       1.1       chs 
   1118       1.1       chs 	return 0;
   1119       1.1       chs }
   1120       1.1       chs 
   1121       1.1       chs void
   1122       1.1       chs nfe_start(struct ifnet *ifp)
   1123       1.1       chs {
   1124       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1125      1.14   tsutsui 	int old = sc->txq.queued;
   1126       1.1       chs 	struct mbuf *m0;
   1127       1.1       chs 
   1128      1.18      cube 	if ((ifp->if_flags & (IFF_OACTIVE | IFF_RUNNING)) != IFF_RUNNING)
   1129      1.18      cube 		return;
   1130      1.18      cube 
   1131       1.1       chs 	for (;;) {
   1132       1.1       chs 		IFQ_POLL(&ifp->if_snd, m0);
   1133       1.1       chs 		if (m0 == NULL)
   1134       1.1       chs 			break;
   1135       1.1       chs 
   1136       1.1       chs 		if (nfe_encap(sc, m0) != 0) {
   1137       1.1       chs 			ifp->if_flags |= IFF_OACTIVE;
   1138       1.1       chs 			break;
   1139       1.1       chs 		}
   1140       1.1       chs 
   1141       1.1       chs 		/* packet put in h/w queue, remove from s/w queue */
   1142       1.1       chs 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1143       1.1       chs 
   1144       1.1       chs #if NBPFILTER > 0
   1145       1.1       chs 		if (ifp->if_bpf != NULL)
   1146       1.1       chs 			bpf_mtap(ifp->if_bpf, m0);
   1147       1.1       chs #endif
   1148       1.1       chs 	}
   1149       1.1       chs 
   1150      1.14   tsutsui 	if (sc->txq.queued != old) {
   1151      1.14   tsutsui 		/* packets are queued */
   1152      1.14   tsutsui 		if (sc->sc_flags & NFE_40BIT_ADDR)
   1153      1.14   tsutsui 			nfe_txdesc64_rsync(sc, old, sc->txq.cur,
   1154      1.14   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1155      1.14   tsutsui 		else
   1156      1.14   tsutsui 			nfe_txdesc32_rsync(sc, old, sc->txq.cur,
   1157      1.14   tsutsui 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1158      1.14   tsutsui 		/* kick Tx */
   1159      1.14   tsutsui 		NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
   1160       1.1       chs 
   1161      1.14   tsutsui 		/*
   1162      1.14   tsutsui 		 * Set a timeout in case the chip goes out to lunch.
   1163      1.14   tsutsui 		 */
   1164      1.14   tsutsui 		ifp->if_timer = 5;
   1165      1.14   tsutsui 	}
   1166       1.1       chs }
   1167       1.1       chs 
   1168       1.1       chs void
   1169       1.1       chs nfe_watchdog(struct ifnet *ifp)
   1170       1.1       chs {
   1171       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1172       1.1       chs 
   1173       1.1       chs 	printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
   1174       1.1       chs 
   1175       1.1       chs 	ifp->if_flags &= ~IFF_RUNNING;
   1176       1.1       chs 	nfe_init(ifp);
   1177       1.1       chs 
   1178       1.1       chs 	ifp->if_oerrors++;
   1179       1.1       chs }
   1180       1.1       chs 
   1181       1.1       chs int
   1182       1.1       chs nfe_init(struct ifnet *ifp)
   1183       1.1       chs {
   1184       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1185       1.1       chs 	uint32_t tmp;
   1186      1.12  jmcneill 	int s;
   1187       1.1       chs 
   1188       1.1       chs 	if (ifp->if_flags & IFF_RUNNING)
   1189       1.1       chs 		return 0;
   1190       1.1       chs 
   1191       1.1       chs 	nfe_stop(ifp, 0);
   1192       1.1       chs 
   1193       1.1       chs 	NFE_WRITE(sc, NFE_TX_UNK, 0);
   1194       1.1       chs 	NFE_WRITE(sc, NFE_STATUS, 0);
   1195       1.1       chs 
   1196       1.1       chs 	sc->rxtxctl = NFE_RXTX_BIT2;
   1197       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR)
   1198       1.1       chs 		sc->rxtxctl |= NFE_RXTX_V3MAGIC;
   1199       1.1       chs 	else if (sc->sc_flags & NFE_JUMBO_SUP)
   1200       1.1       chs 		sc->rxtxctl |= NFE_RXTX_V2MAGIC;
   1201       1.1       chs 	if (sc->sc_flags & NFE_HW_CSUM)
   1202       1.1       chs 		sc->rxtxctl |= NFE_RXTX_RXCSUM;
   1203       1.1       chs #if NVLAN > 0
   1204       1.1       chs 	/*
   1205       1.1       chs 	 * Although the adapter is capable of stripping VLAN tags from received
   1206       1.1       chs 	 * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
   1207       1.1       chs 	 * purpose.  This will be done in software by our network stack.
   1208       1.1       chs 	 */
   1209       1.1       chs 	if (sc->sc_flags & NFE_HW_VLAN)
   1210       1.1       chs 		sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
   1211       1.1       chs #endif
   1212       1.1       chs 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
   1213       1.1       chs 	DELAY(10);
   1214       1.1       chs 	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
   1215       1.1       chs 
   1216       1.1       chs #if NVLAN
   1217       1.1       chs 	if (sc->sc_flags & NFE_HW_VLAN)
   1218       1.1       chs 		NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
   1219       1.1       chs #endif
   1220       1.1       chs 
   1221       1.1       chs 	NFE_WRITE(sc, NFE_SETUP_R6, 0);
   1222       1.1       chs 
   1223       1.1       chs 	/* set MAC address */
   1224       1.1       chs 	nfe_set_macaddr(sc, sc->sc_enaddr);
   1225       1.1       chs 
   1226       1.1       chs 	/* tell MAC where rings are in memory */
   1227       1.1       chs #ifdef __LP64__
   1228       1.1       chs 	NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
   1229       1.1       chs #endif
   1230       1.1       chs 	NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
   1231       1.1       chs #ifdef __LP64__
   1232       1.1       chs 	NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
   1233       1.1       chs #endif
   1234       1.1       chs 	NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
   1235       1.1       chs 
   1236       1.1       chs 	NFE_WRITE(sc, NFE_RING_SIZE,
   1237       1.1       chs 	    (NFE_RX_RING_COUNT - 1) << 16 |
   1238       1.1       chs 	    (NFE_TX_RING_COUNT - 1));
   1239       1.1       chs 
   1240       1.1       chs 	NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
   1241       1.1       chs 
   1242       1.1       chs 	/* force MAC to wakeup */
   1243       1.1       chs 	tmp = NFE_READ(sc, NFE_PWR_STATE);
   1244       1.1       chs 	NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
   1245       1.1       chs 	DELAY(10);
   1246       1.1       chs 	tmp = NFE_READ(sc, NFE_PWR_STATE);
   1247       1.1       chs 	NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
   1248       1.1       chs 
   1249      1.12  jmcneill 	s = splnet();
   1250      1.12  jmcneill 	nfe_intr(sc); /* XXX clear IRQ status registers */
   1251      1.12  jmcneill 	splx(s);
   1252      1.12  jmcneill 
   1253       1.1       chs #if 1
   1254       1.1       chs 	/* configure interrupts coalescing/mitigation */
   1255       1.1       chs 	NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
   1256       1.1       chs #else
   1257       1.1       chs 	/* no interrupt mitigation: one interrupt per packet */
   1258       1.1       chs 	NFE_WRITE(sc, NFE_IMTIMER, 970);
   1259       1.1       chs #endif
   1260       1.1       chs 
   1261       1.1       chs 	NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
   1262       1.1       chs 	NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
   1263       1.1       chs 	NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
   1264       1.1       chs 
   1265       1.1       chs 	/* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
   1266       1.1       chs 	NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
   1267       1.1       chs 
   1268       1.1       chs 	NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
   1269       1.1       chs 	NFE_WRITE(sc, NFE_WOL_CTL, NFE_WOL_MAGIC);
   1270       1.1       chs 
   1271       1.1       chs 	sc->rxtxctl &= ~NFE_RXTX_BIT2;
   1272       1.1       chs 	NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
   1273       1.1       chs 	DELAY(10);
   1274       1.1       chs 	NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
   1275       1.1       chs 
   1276       1.1       chs 	/* set Rx filter */
   1277       1.1       chs 	nfe_setmulti(sc);
   1278       1.1       chs 
   1279       1.1       chs 	nfe_ifmedia_upd(ifp);
   1280       1.1       chs 
   1281      1.12  jmcneill 	nfe_tick(sc);
   1282      1.12  jmcneill 
   1283       1.1       chs 	/* enable Rx */
   1284       1.1       chs 	NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
   1285       1.1       chs 
   1286       1.1       chs 	/* enable Tx */
   1287       1.1       chs 	NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
   1288       1.1       chs 
   1289       1.1       chs 	NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
   1290       1.1       chs 
   1291       1.1       chs 	/* enable interrupts */
   1292       1.1       chs 	NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
   1293       1.1       chs 
   1294       1.1       chs 	callout_schedule(&sc->sc_tick_ch, hz);
   1295       1.1       chs 
   1296       1.1       chs 	ifp->if_flags |= IFF_RUNNING;
   1297       1.1       chs 	ifp->if_flags &= ~IFF_OACTIVE;
   1298       1.1       chs 
   1299       1.1       chs 	return 0;
   1300       1.1       chs }
   1301       1.1       chs 
   1302       1.1       chs void
   1303       1.7  christos nfe_stop(struct ifnet *ifp, int disable)
   1304       1.1       chs {
   1305       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1306       1.1       chs 
   1307       1.1       chs 	callout_stop(&sc->sc_tick_ch);
   1308       1.1       chs 
   1309       1.1       chs 	ifp->if_timer = 0;
   1310       1.1       chs 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1311       1.1       chs 
   1312       1.1       chs 	mii_down(&sc->sc_mii);
   1313       1.1       chs 
   1314       1.1       chs 	/* abort Tx */
   1315       1.1       chs 	NFE_WRITE(sc, NFE_TX_CTL, 0);
   1316       1.1       chs 
   1317       1.1       chs 	/* disable Rx */
   1318       1.1       chs 	NFE_WRITE(sc, NFE_RX_CTL, 0);
   1319       1.1       chs 
   1320       1.1       chs 	/* disable interrupts */
   1321       1.1       chs 	NFE_WRITE(sc, NFE_IRQ_MASK, 0);
   1322       1.1       chs 
   1323       1.1       chs 	/* reset Tx and Rx rings */
   1324       1.1       chs 	nfe_reset_tx_ring(sc, &sc->txq);
   1325       1.1       chs 	nfe_reset_rx_ring(sc, &sc->rxq);
   1326       1.1       chs }
   1327       1.1       chs 
   1328       1.1       chs int
   1329       1.1       chs nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
   1330       1.1       chs {
   1331       1.1       chs 	struct nfe_desc32 *desc32;
   1332       1.1       chs 	struct nfe_desc64 *desc64;
   1333       1.1       chs 	struct nfe_rx_data *data;
   1334       1.1       chs 	struct nfe_jbuf *jbuf;
   1335       1.1       chs 	void **desc;
   1336       1.1       chs 	bus_addr_t physaddr;
   1337       1.1       chs 	int i, nsegs, error, descsize;
   1338       1.1       chs 
   1339       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR) {
   1340       1.1       chs 		desc = (void **)&ring->desc64;
   1341       1.1       chs 		descsize = sizeof (struct nfe_desc64);
   1342       1.1       chs 	} else {
   1343       1.1       chs 		desc = (void **)&ring->desc32;
   1344       1.1       chs 		descsize = sizeof (struct nfe_desc32);
   1345       1.1       chs 	}
   1346       1.1       chs 
   1347       1.1       chs 	ring->cur = ring->next = 0;
   1348       1.1       chs 	ring->bufsz = MCLBYTES;
   1349       1.1       chs 
   1350       1.1       chs 	error = bus_dmamap_create(sc->sc_dmat, NFE_RX_RING_COUNT * descsize, 1,
   1351       1.1       chs 	    NFE_RX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
   1352       1.1       chs 	if (error != 0) {
   1353       1.1       chs 		printf("%s: could not create desc DMA map\n",
   1354       1.1       chs 		    sc->sc_dev.dv_xname);
   1355       1.1       chs 		goto fail;
   1356       1.1       chs 	}
   1357       1.1       chs 
   1358       1.1       chs 	error = bus_dmamem_alloc(sc->sc_dmat, NFE_RX_RING_COUNT * descsize,
   1359       1.1       chs 	    PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
   1360       1.1       chs 	if (error != 0) {
   1361       1.1       chs 		printf("%s: could not allocate DMA memory\n",
   1362       1.1       chs 		    sc->sc_dev.dv_xname);
   1363       1.1       chs 		goto fail;
   1364       1.1       chs 	}
   1365       1.1       chs 
   1366       1.1       chs 	error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
   1367      1.15  christos 	    NFE_RX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
   1368       1.1       chs 	if (error != 0) {
   1369       1.1       chs 		printf("%s: could not map desc DMA memory\n",
   1370       1.1       chs 		    sc->sc_dev.dv_xname);
   1371       1.1       chs 		goto fail;
   1372       1.1       chs 	}
   1373       1.1       chs 
   1374       1.1       chs 	error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
   1375       1.1       chs 	    NFE_RX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
   1376       1.1       chs 	if (error != 0) {
   1377       1.1       chs 		printf("%s: could not load desc DMA map\n",
   1378       1.1       chs 		    sc->sc_dev.dv_xname);
   1379       1.1       chs 		goto fail;
   1380       1.1       chs 	}
   1381       1.1       chs 
   1382       1.1       chs 	bzero(*desc, NFE_RX_RING_COUNT * descsize);
   1383       1.1       chs 	ring->physaddr = ring->map->dm_segs[0].ds_addr;
   1384       1.1       chs 
   1385       1.1       chs 	if (sc->sc_flags & NFE_USE_JUMBO) {
   1386       1.1       chs 		ring->bufsz = NFE_JBYTES;
   1387       1.1       chs 		if ((error = nfe_jpool_alloc(sc)) != 0) {
   1388       1.1       chs 			printf("%s: could not allocate jumbo frames\n",
   1389       1.1       chs 			    sc->sc_dev.dv_xname);
   1390       1.1       chs 			goto fail;
   1391       1.1       chs 		}
   1392       1.1       chs 	}
   1393       1.1       chs 
   1394       1.1       chs 	/*
   1395       1.1       chs 	 * Pre-allocate Rx buffers and populate Rx ring.
   1396       1.1       chs 	 */
   1397       1.1       chs 	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
   1398       1.1       chs 		data = &sc->rxq.data[i];
   1399       1.1       chs 
   1400       1.1       chs 		MGETHDR(data->m, M_DONTWAIT, MT_DATA);
   1401       1.1       chs 		if (data->m == NULL) {
   1402       1.1       chs 			printf("%s: could not allocate rx mbuf\n",
   1403       1.1       chs 			    sc->sc_dev.dv_xname);
   1404       1.1       chs 			error = ENOMEM;
   1405       1.1       chs 			goto fail;
   1406       1.1       chs 		}
   1407       1.1       chs 
   1408       1.1       chs 		if (sc->sc_flags & NFE_USE_JUMBO) {
   1409      1.19      cube 			if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
   1410       1.1       chs 				printf("%s: could not allocate jumbo buffer\n",
   1411       1.1       chs 				    sc->sc_dev.dv_xname);
   1412       1.1       chs 				goto fail;
   1413       1.1       chs 			}
   1414       1.1       chs 			MEXTADD(data->m, jbuf->buf, NFE_JBYTES, 0, nfe_jfree,
   1415       1.1       chs 			    sc);
   1416       1.1       chs 
   1417       1.1       chs 			physaddr = jbuf->physaddr;
   1418       1.1       chs 		} else {
   1419       1.1       chs 			error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1420       1.1       chs 			    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->map);
   1421       1.1       chs 			if (error != 0) {
   1422       1.1       chs 				printf("%s: could not create DMA map\n",
   1423       1.1       chs 				    sc->sc_dev.dv_xname);
   1424       1.1       chs 				goto fail;
   1425       1.1       chs 			}
   1426       1.1       chs 			MCLGET(data->m, M_DONTWAIT);
   1427       1.1       chs 			if (!(data->m->m_flags & M_EXT)) {
   1428       1.1       chs 				printf("%s: could not allocate mbuf cluster\n",
   1429       1.1       chs 				    sc->sc_dev.dv_xname);
   1430       1.1       chs 				error = ENOMEM;
   1431       1.1       chs 				goto fail;
   1432       1.1       chs 			}
   1433       1.1       chs 
   1434       1.1       chs 			error = bus_dmamap_load(sc->sc_dmat, data->map,
   1435       1.1       chs 			    mtod(data->m, void *), MCLBYTES, NULL,
   1436       1.1       chs 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1437       1.1       chs 			if (error != 0) {
   1438       1.1       chs 				printf("%s: could not load rx buf DMA map",
   1439       1.1       chs 				    sc->sc_dev.dv_xname);
   1440       1.1       chs 				goto fail;
   1441       1.1       chs 			}
   1442       1.1       chs 			physaddr = data->map->dm_segs[0].ds_addr;
   1443       1.1       chs 		}
   1444       1.1       chs 
   1445       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
   1446       1.1       chs 			desc64 = &sc->rxq.desc64[i];
   1447       1.1       chs #if defined(__LP64__)
   1448       1.1       chs 			desc64->physaddr[0] = htole32(physaddr >> 32);
   1449       1.1       chs #endif
   1450       1.1       chs 			desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
   1451       1.1       chs 			desc64->length = htole16(sc->rxq.bufsz);
   1452       1.1       chs 			desc64->flags = htole16(NFE_RX_READY);
   1453       1.1       chs 		} else {
   1454       1.1       chs 			desc32 = &sc->rxq.desc32[i];
   1455       1.1       chs 			desc32->physaddr = htole32(physaddr);
   1456       1.1       chs 			desc32->length = htole16(sc->rxq.bufsz);
   1457       1.1       chs 			desc32->flags = htole16(NFE_RX_READY);
   1458       1.1       chs 		}
   1459       1.1       chs 	}
   1460       1.1       chs 
   1461       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
   1462       1.1       chs 	    BUS_DMASYNC_PREWRITE);
   1463       1.1       chs 
   1464       1.1       chs 	return 0;
   1465       1.1       chs 
   1466       1.1       chs fail:	nfe_free_rx_ring(sc, ring);
   1467       1.1       chs 	return error;
   1468       1.1       chs }
   1469       1.1       chs 
   1470       1.1       chs void
   1471       1.1       chs nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
   1472       1.1       chs {
   1473       1.1       chs 	int i;
   1474       1.1       chs 
   1475       1.1       chs 	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
   1476       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR) {
   1477       1.1       chs 			ring->desc64[i].length = htole16(ring->bufsz);
   1478       1.1       chs 			ring->desc64[i].flags = htole16(NFE_RX_READY);
   1479       1.1       chs 		} else {
   1480       1.1       chs 			ring->desc32[i].length = htole16(ring->bufsz);
   1481       1.1       chs 			ring->desc32[i].flags = htole16(NFE_RX_READY);
   1482       1.1       chs 		}
   1483       1.1       chs 	}
   1484       1.1       chs 
   1485       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
   1486       1.1       chs 	    BUS_DMASYNC_PREWRITE);
   1487       1.1       chs 
   1488       1.1       chs 	ring->cur = ring->next = 0;
   1489       1.1       chs }
   1490       1.1       chs 
   1491       1.1       chs void
   1492       1.1       chs nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
   1493       1.1       chs {
   1494       1.1       chs 	struct nfe_rx_data *data;
   1495       1.1       chs 	void *desc;
   1496       1.1       chs 	int i, descsize;
   1497       1.1       chs 
   1498       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR) {
   1499       1.1       chs 		desc = ring->desc64;
   1500       1.1       chs 		descsize = sizeof (struct nfe_desc64);
   1501       1.1       chs 	} else {
   1502       1.1       chs 		desc = ring->desc32;
   1503       1.1       chs 		descsize = sizeof (struct nfe_desc32);
   1504       1.1       chs 	}
   1505       1.1       chs 
   1506       1.1       chs 	if (desc != NULL) {
   1507       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
   1508       1.1       chs 		    ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1509       1.1       chs 		bus_dmamap_unload(sc->sc_dmat, ring->map);
   1510      1.15  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
   1511       1.1       chs 		    NFE_RX_RING_COUNT * descsize);
   1512       1.1       chs 		bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
   1513       1.1       chs 	}
   1514       1.1       chs 
   1515       1.1       chs 	for (i = 0; i < NFE_RX_RING_COUNT; i++) {
   1516       1.1       chs 		data = &ring->data[i];
   1517       1.1       chs 
   1518       1.1       chs 		if (data->map != NULL) {
   1519       1.1       chs 			bus_dmamap_sync(sc->sc_dmat, data->map, 0,
   1520       1.1       chs 			    data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1521       1.1       chs 			bus_dmamap_unload(sc->sc_dmat, data->map);
   1522       1.1       chs 			bus_dmamap_destroy(sc->sc_dmat, data->map);
   1523       1.1       chs 		}
   1524       1.1       chs 		if (data->m != NULL)
   1525       1.1       chs 			m_freem(data->m);
   1526       1.1       chs 	}
   1527       1.1       chs }
   1528       1.1       chs 
   1529       1.1       chs struct nfe_jbuf *
   1530      1.19      cube nfe_jalloc(struct nfe_softc *sc, int i)
   1531       1.1       chs {
   1532       1.1       chs 	struct nfe_jbuf *jbuf;
   1533       1.1       chs 
   1534       1.1       chs 	jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
   1535       1.1       chs 	if (jbuf == NULL)
   1536       1.1       chs 		return NULL;
   1537      1.19      cube 	sc->rxq.jbufmap[i] =
   1538      1.19      cube 	    ((char *)jbuf->buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
   1539       1.1       chs 	SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
   1540       1.1       chs 	return jbuf;
   1541       1.1       chs }
   1542       1.1       chs 
   1543       1.1       chs /*
   1544       1.1       chs  * This is called automatically by the network stack when the mbuf is freed.
   1545       1.1       chs  * Caution must be taken that the NIC might be reset by the time the mbuf is
   1546       1.1       chs  * freed.
   1547       1.1       chs  */
   1548       1.1       chs void
   1549      1.15  christos nfe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
   1550       1.1       chs {
   1551       1.1       chs 	struct nfe_softc *sc = arg;
   1552       1.1       chs 	struct nfe_jbuf *jbuf;
   1553       1.1       chs 	int i;
   1554       1.1       chs 
   1555       1.1       chs 	/* find the jbuf from the base pointer */
   1556      1.15  christos 	i = ((char *)buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
   1557       1.1       chs 	if (i < 0 || i >= NFE_JPOOL_COUNT) {
   1558       1.1       chs 		printf("%s: request to free a buffer (%p) not managed by us\n",
   1559       1.1       chs 		    sc->sc_dev.dv_xname, buf);
   1560       1.1       chs 		return;
   1561       1.1       chs 	}
   1562       1.1       chs 	jbuf = &sc->rxq.jbuf[i];
   1563       1.1       chs 
   1564       1.1       chs 	/* ..and put it back in the free list */
   1565       1.1       chs 	SLIST_INSERT_HEAD(&sc->rxq.jfreelist, jbuf, jnext);
   1566       1.2       chs 
   1567       1.2       chs         if (m != NULL)
   1568  1.20.2.1       mjf                 pool_cache_put(mb_cache, m);
   1569       1.1       chs }
   1570       1.1       chs 
   1571       1.1       chs int
   1572       1.1       chs nfe_jpool_alloc(struct nfe_softc *sc)
   1573       1.1       chs {
   1574       1.1       chs 	struct nfe_rx_ring *ring = &sc->rxq;
   1575       1.1       chs 	struct nfe_jbuf *jbuf;
   1576       1.1       chs 	bus_addr_t physaddr;
   1577      1.15  christos 	char *buf;
   1578       1.1       chs 	int i, nsegs, error;
   1579       1.1       chs 
   1580       1.1       chs 	/*
   1581       1.1       chs 	 * Allocate a big chunk of DMA'able memory.
   1582       1.1       chs 	 */
   1583       1.1       chs 	error = bus_dmamap_create(sc->sc_dmat, NFE_JPOOL_SIZE, 1,
   1584       1.1       chs 	    NFE_JPOOL_SIZE, 0, BUS_DMA_NOWAIT, &ring->jmap);
   1585       1.1       chs 	if (error != 0) {
   1586       1.1       chs 		printf("%s: could not create jumbo DMA map\n",
   1587       1.1       chs 		    sc->sc_dev.dv_xname);
   1588       1.1       chs 		goto fail;
   1589       1.1       chs 	}
   1590       1.1       chs 
   1591       1.1       chs 	error = bus_dmamem_alloc(sc->sc_dmat, NFE_JPOOL_SIZE, PAGE_SIZE, 0,
   1592       1.1       chs 	    &ring->jseg, 1, &nsegs, BUS_DMA_NOWAIT);
   1593       1.1       chs 	if (error != 0) {
   1594       1.1       chs 		printf("%s could not allocate jumbo DMA memory\n",
   1595       1.1       chs 		    sc->sc_dev.dv_xname);
   1596       1.1       chs 		goto fail;
   1597       1.1       chs 	}
   1598       1.1       chs 
   1599       1.1       chs 	error = bus_dmamem_map(sc->sc_dmat, &ring->jseg, nsegs, NFE_JPOOL_SIZE,
   1600       1.1       chs 	    &ring->jpool, BUS_DMA_NOWAIT);
   1601       1.1       chs 	if (error != 0) {
   1602       1.1       chs 		printf("%s: could not map jumbo DMA memory\n",
   1603       1.1       chs 		    sc->sc_dev.dv_xname);
   1604       1.1       chs 		goto fail;
   1605       1.1       chs 	}
   1606       1.1       chs 
   1607       1.1       chs 	error = bus_dmamap_load(sc->sc_dmat, ring->jmap, ring->jpool,
   1608       1.1       chs 	    NFE_JPOOL_SIZE, NULL, BUS_DMA_READ | BUS_DMA_NOWAIT);
   1609       1.1       chs 	if (error != 0) {
   1610       1.1       chs 		printf("%s: could not load jumbo DMA map\n",
   1611       1.1       chs 		    sc->sc_dev.dv_xname);
   1612       1.1       chs 		goto fail;
   1613       1.1       chs 	}
   1614       1.1       chs 
   1615       1.1       chs 	/* ..and split it into 9KB chunks */
   1616       1.1       chs 	SLIST_INIT(&ring->jfreelist);
   1617       1.1       chs 
   1618       1.1       chs 	buf = ring->jpool;
   1619       1.1       chs 	physaddr = ring->jmap->dm_segs[0].ds_addr;
   1620       1.1       chs 	for (i = 0; i < NFE_JPOOL_COUNT; i++) {
   1621       1.1       chs 		jbuf = &ring->jbuf[i];
   1622       1.1       chs 
   1623       1.1       chs 		jbuf->buf = buf;
   1624       1.1       chs 		jbuf->physaddr = physaddr;
   1625       1.1       chs 
   1626       1.1       chs 		SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
   1627       1.1       chs 
   1628       1.1       chs 		buf += NFE_JBYTES;
   1629       1.1       chs 		physaddr += NFE_JBYTES;
   1630       1.1       chs 	}
   1631       1.1       chs 
   1632       1.1       chs 	return 0;
   1633       1.1       chs 
   1634       1.1       chs fail:	nfe_jpool_free(sc);
   1635       1.1       chs 	return error;
   1636       1.1       chs }
   1637       1.1       chs 
   1638       1.1       chs void
   1639       1.1       chs nfe_jpool_free(struct nfe_softc *sc)
   1640       1.1       chs {
   1641       1.1       chs 	struct nfe_rx_ring *ring = &sc->rxq;
   1642       1.1       chs 
   1643       1.1       chs 	if (ring->jmap != NULL) {
   1644       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, ring->jmap, 0,
   1645       1.1       chs 		    ring->jmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1646       1.1       chs 		bus_dmamap_unload(sc->sc_dmat, ring->jmap);
   1647       1.1       chs 		bus_dmamap_destroy(sc->sc_dmat, ring->jmap);
   1648       1.1       chs 	}
   1649       1.1       chs 	if (ring->jpool != NULL) {
   1650       1.1       chs 		bus_dmamem_unmap(sc->sc_dmat, ring->jpool, NFE_JPOOL_SIZE);
   1651       1.1       chs 		bus_dmamem_free(sc->sc_dmat, &ring->jseg, 1);
   1652       1.1       chs 	}
   1653       1.1       chs }
   1654       1.1       chs 
   1655       1.1       chs int
   1656       1.1       chs nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
   1657       1.1       chs {
   1658       1.1       chs 	int i, nsegs, error;
   1659       1.1       chs 	void **desc;
   1660       1.1       chs 	int descsize;
   1661       1.1       chs 
   1662       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR) {
   1663       1.1       chs 		desc = (void **)&ring->desc64;
   1664       1.1       chs 		descsize = sizeof (struct nfe_desc64);
   1665       1.1       chs 	} else {
   1666       1.1       chs 		desc = (void **)&ring->desc32;
   1667       1.1       chs 		descsize = sizeof (struct nfe_desc32);
   1668       1.1       chs 	}
   1669       1.1       chs 
   1670       1.1       chs 	ring->queued = 0;
   1671       1.1       chs 	ring->cur = ring->next = 0;
   1672       1.1       chs 
   1673       1.1       chs 	error = bus_dmamap_create(sc->sc_dmat, NFE_TX_RING_COUNT * descsize, 1,
   1674       1.1       chs 	    NFE_TX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
   1675       1.1       chs 
   1676       1.1       chs 	if (error != 0) {
   1677       1.1       chs 		printf("%s: could not create desc DMA map\n",
   1678       1.1       chs 		    sc->sc_dev.dv_xname);
   1679       1.1       chs 		goto fail;
   1680       1.1       chs 	}
   1681       1.1       chs 
   1682       1.1       chs 	error = bus_dmamem_alloc(sc->sc_dmat, NFE_TX_RING_COUNT * descsize,
   1683       1.1       chs 	    PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
   1684       1.1       chs 	if (error != 0) {
   1685       1.1       chs 		printf("%s: could not allocate DMA memory\n",
   1686       1.1       chs 		    sc->sc_dev.dv_xname);
   1687       1.1       chs 		goto fail;
   1688       1.1       chs 	}
   1689       1.1       chs 
   1690       1.1       chs 	error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
   1691      1.15  christos 	    NFE_TX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
   1692       1.1       chs 	if (error != 0) {
   1693       1.1       chs 		printf("%s: could not map desc DMA memory\n",
   1694       1.1       chs 		    sc->sc_dev.dv_xname);
   1695       1.1       chs 		goto fail;
   1696       1.1       chs 	}
   1697       1.1       chs 
   1698       1.1       chs 	error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
   1699       1.1       chs 	    NFE_TX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
   1700       1.1       chs 	if (error != 0) {
   1701       1.1       chs 		printf("%s: could not load desc DMA map\n",
   1702       1.1       chs 		    sc->sc_dev.dv_xname);
   1703       1.1       chs 		goto fail;
   1704       1.1       chs 	}
   1705       1.1       chs 
   1706       1.1       chs 	bzero(*desc, NFE_TX_RING_COUNT * descsize);
   1707       1.1       chs 	ring->physaddr = ring->map->dm_segs[0].ds_addr;
   1708       1.1       chs 
   1709       1.1       chs 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
   1710       1.1       chs 		error = bus_dmamap_create(sc->sc_dmat, NFE_JBYTES,
   1711       1.1       chs 		    NFE_MAX_SCATTER, NFE_JBYTES, 0, BUS_DMA_NOWAIT,
   1712       1.1       chs 		    &ring->data[i].map);
   1713       1.1       chs 		if (error != 0) {
   1714       1.1       chs 			printf("%s: could not create DMA map\n",
   1715       1.1       chs 			    sc->sc_dev.dv_xname);
   1716       1.1       chs 			goto fail;
   1717       1.1       chs 		}
   1718       1.1       chs 	}
   1719       1.1       chs 
   1720       1.1       chs 	return 0;
   1721       1.1       chs 
   1722       1.1       chs fail:	nfe_free_tx_ring(sc, ring);
   1723       1.1       chs 	return error;
   1724       1.1       chs }
   1725       1.1       chs 
   1726       1.1       chs void
   1727       1.1       chs nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
   1728       1.1       chs {
   1729       1.1       chs 	struct nfe_tx_data *data;
   1730       1.1       chs 	int i;
   1731       1.1       chs 
   1732       1.1       chs 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
   1733       1.1       chs 		if (sc->sc_flags & NFE_40BIT_ADDR)
   1734       1.1       chs 			ring->desc64[i].flags = 0;
   1735       1.1       chs 		else
   1736       1.1       chs 			ring->desc32[i].flags = 0;
   1737       1.1       chs 
   1738       1.1       chs 		data = &ring->data[i];
   1739       1.1       chs 
   1740       1.1       chs 		if (data->m != NULL) {
   1741       1.1       chs 			bus_dmamap_sync(sc->sc_dmat, data->active, 0,
   1742       1.1       chs 			    data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1743       1.1       chs 			bus_dmamap_unload(sc->sc_dmat, data->active);
   1744       1.1       chs 			m_freem(data->m);
   1745       1.1       chs 			data->m = NULL;
   1746       1.1       chs 		}
   1747       1.1       chs 	}
   1748       1.1       chs 
   1749       1.1       chs 	bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
   1750       1.1       chs 	    BUS_DMASYNC_PREWRITE);
   1751       1.1       chs 
   1752       1.1       chs 	ring->queued = 0;
   1753       1.1       chs 	ring->cur = ring->next = 0;
   1754       1.1       chs }
   1755       1.1       chs 
   1756       1.1       chs void
   1757       1.1       chs nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
   1758       1.1       chs {
   1759       1.1       chs 	struct nfe_tx_data *data;
   1760       1.1       chs 	void *desc;
   1761       1.1       chs 	int i, descsize;
   1762       1.1       chs 
   1763       1.1       chs 	if (sc->sc_flags & NFE_40BIT_ADDR) {
   1764       1.1       chs 		desc = ring->desc64;
   1765       1.1       chs 		descsize = sizeof (struct nfe_desc64);
   1766       1.1       chs 	} else {
   1767       1.1       chs 		desc = ring->desc32;
   1768       1.1       chs 		descsize = sizeof (struct nfe_desc32);
   1769       1.1       chs 	}
   1770       1.1       chs 
   1771       1.1       chs 	if (desc != NULL) {
   1772       1.1       chs 		bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
   1773       1.1       chs 		    ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1774       1.1       chs 		bus_dmamap_unload(sc->sc_dmat, ring->map);
   1775      1.15  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
   1776       1.1       chs 		    NFE_TX_RING_COUNT * descsize);
   1777       1.1       chs 		bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
   1778       1.1       chs 	}
   1779       1.1       chs 
   1780       1.1       chs 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
   1781       1.1       chs 		data = &ring->data[i];
   1782       1.1       chs 
   1783       1.1       chs 		if (data->m != NULL) {
   1784       1.1       chs 			bus_dmamap_sync(sc->sc_dmat, data->active, 0,
   1785       1.1       chs 			    data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1786       1.1       chs 			bus_dmamap_unload(sc->sc_dmat, data->active);
   1787       1.1       chs 			m_freem(data->m);
   1788       1.1       chs 		}
   1789       1.1       chs 	}
   1790       1.1       chs 
   1791       1.1       chs 	/* ..and now actually destroy the DMA mappings */
   1792       1.1       chs 	for (i = 0; i < NFE_TX_RING_COUNT; i++) {
   1793       1.1       chs 		data = &ring->data[i];
   1794       1.1       chs 		if (data->map == NULL)
   1795       1.1       chs 			continue;
   1796       1.1       chs 		bus_dmamap_destroy(sc->sc_dmat, data->map);
   1797       1.1       chs 	}
   1798       1.1       chs }
   1799       1.1       chs 
   1800       1.1       chs int
   1801       1.1       chs nfe_ifmedia_upd(struct ifnet *ifp)
   1802       1.1       chs {
   1803       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1804       1.1       chs 	struct mii_data *mii = &sc->sc_mii;
   1805       1.1       chs 	struct mii_softc *miisc;
   1806       1.1       chs 
   1807       1.1       chs 	if (mii->mii_instance != 0) {
   1808       1.1       chs 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
   1809       1.1       chs 			mii_phy_reset(miisc);
   1810       1.1       chs 	}
   1811       1.1       chs 	return mii_mediachg(mii);
   1812       1.1       chs }
   1813       1.1       chs 
   1814       1.1       chs void
   1815       1.1       chs nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1816       1.1       chs {
   1817       1.1       chs 	struct nfe_softc *sc = ifp->if_softc;
   1818       1.1       chs 	struct mii_data *mii = &sc->sc_mii;
   1819       1.1       chs 
   1820       1.1       chs 	mii_pollstat(mii);
   1821       1.1       chs 	ifmr->ifm_status = mii->mii_media_status;
   1822       1.1       chs 	ifmr->ifm_active = mii->mii_media_active;
   1823       1.1       chs }
   1824       1.1       chs 
   1825       1.1       chs void
   1826       1.1       chs nfe_setmulti(struct nfe_softc *sc)
   1827       1.1       chs {
   1828       1.1       chs 	struct ethercom *ec = &sc->sc_ethercom;
   1829       1.1       chs 	struct ifnet *ifp = &ec->ec_if;
   1830       1.1       chs 	struct ether_multi *enm;
   1831       1.1       chs 	struct ether_multistep step;
   1832       1.1       chs 	uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
   1833       1.1       chs 	uint32_t filter = NFE_RXFILTER_MAGIC;
   1834       1.1       chs 	int i;
   1835       1.1       chs 
   1836       1.1       chs 	if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
   1837       1.1       chs 		bzero(addr, ETHER_ADDR_LEN);
   1838       1.1       chs 		bzero(mask, ETHER_ADDR_LEN);
   1839       1.1       chs 		goto done;
   1840       1.1       chs 	}
   1841       1.1       chs 
   1842       1.1       chs 	bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
   1843       1.1       chs 	bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
   1844       1.1       chs 
   1845       1.1       chs 	ETHER_FIRST_MULTI(step, ec, enm);
   1846       1.1       chs 	while (enm != NULL) {
   1847       1.1       chs 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1848       1.1       chs 			ifp->if_flags |= IFF_ALLMULTI;
   1849       1.1       chs 			bzero(addr, ETHER_ADDR_LEN);
   1850       1.1       chs 			bzero(mask, ETHER_ADDR_LEN);
   1851       1.1       chs 			goto done;
   1852       1.1       chs 		}
   1853       1.1       chs 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1854       1.1       chs 			addr[i] &=  enm->enm_addrlo[i];
   1855       1.1       chs 			mask[i] &= ~enm->enm_addrlo[i];
   1856       1.1       chs 		}
   1857       1.1       chs 		ETHER_NEXT_MULTI(step, enm);
   1858       1.1       chs 	}
   1859       1.1       chs 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1860       1.1       chs 		mask[i] |= addr[i];
   1861       1.1       chs 
   1862       1.1       chs done:
   1863       1.1       chs 	addr[0] |= 0x01;	/* make sure multicast bit is set */
   1864       1.1       chs 
   1865       1.1       chs 	NFE_WRITE(sc, NFE_MULTIADDR_HI,
   1866       1.1       chs 	    addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
   1867       1.1       chs 	NFE_WRITE(sc, NFE_MULTIADDR_LO,
   1868       1.1       chs 	    addr[5] <<  8 | addr[4]);
   1869       1.1       chs 	NFE_WRITE(sc, NFE_MULTIMASK_HI,
   1870       1.1       chs 	    mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
   1871       1.1       chs 	NFE_WRITE(sc, NFE_MULTIMASK_LO,
   1872       1.1       chs 	    mask[5] <<  8 | mask[4]);
   1873       1.1       chs 
   1874       1.1       chs 	filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
   1875       1.1       chs 	NFE_WRITE(sc, NFE_RXFILTER, filter);
   1876       1.1       chs }
   1877       1.1       chs 
   1878       1.1       chs void
   1879       1.1       chs nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
   1880       1.1       chs {
   1881       1.1       chs 	uint32_t tmp;
   1882       1.1       chs 
   1883       1.1       chs 	tmp = NFE_READ(sc, NFE_MACADDR_LO);
   1884       1.1       chs 	addr[0] = (tmp >> 8) & 0xff;
   1885       1.1       chs 	addr[1] = (tmp & 0xff);
   1886       1.1       chs 
   1887       1.1       chs 	tmp = NFE_READ(sc, NFE_MACADDR_HI);
   1888       1.1       chs 	addr[2] = (tmp >> 24) & 0xff;
   1889       1.1       chs 	addr[3] = (tmp >> 16) & 0xff;
   1890       1.1       chs 	addr[4] = (tmp >>  8) & 0xff;
   1891       1.1       chs 	addr[5] = (tmp & 0xff);
   1892       1.1       chs }
   1893       1.1       chs 
   1894       1.1       chs void
   1895       1.1       chs nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
   1896       1.1       chs {
   1897       1.1       chs 	NFE_WRITE(sc, NFE_MACADDR_LO,
   1898       1.1       chs 	    addr[5] <<  8 | addr[4]);
   1899       1.1       chs 	NFE_WRITE(sc, NFE_MACADDR_HI,
   1900       1.1       chs 	    addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
   1901       1.1       chs }
   1902       1.1       chs 
   1903       1.1       chs void
   1904       1.1       chs nfe_tick(void *arg)
   1905       1.1       chs {
   1906       1.1       chs 	struct nfe_softc *sc = arg;
   1907       1.1       chs 	int s;
   1908       1.1       chs 
   1909       1.1       chs 	s = splnet();
   1910       1.1       chs 	mii_tick(&sc->sc_mii);
   1911       1.1       chs 	splx(s);
   1912       1.1       chs 
   1913       1.1       chs 	callout_schedule(&sc->sc_tick_ch, hz);
   1914       1.1       chs }
   1915