if_nfe.c revision 1.25 1 1.25 tsutsui /* $NetBSD: if_nfe.c,v 1.25 2007/12/17 12:41:06 tsutsui Exp $ */
2 1.1 chs /* $OpenBSD: if_nfe.c,v 1.52 2006/03/02 09:04:00 jsg Exp $ */
3 1.1 chs
4 1.1 chs /*-
5 1.1 chs * Copyright (c) 2006 Damien Bergamini <damien.bergamini (at) free.fr>
6 1.1 chs * Copyright (c) 2005, 2006 Jonathan Gray <jsg (at) openbsd.org>
7 1.1 chs *
8 1.1 chs * Permission to use, copy, modify, and distribute this software for any
9 1.1 chs * purpose with or without fee is hereby granted, provided that the above
10 1.1 chs * copyright notice and this permission notice appear in all copies.
11 1.1 chs *
12 1.1 chs * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 chs * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 chs * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 chs * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 chs * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 chs * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 chs * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 chs */
20 1.1 chs
21 1.1 chs /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
22 1.1 chs
23 1.1 chs #include <sys/cdefs.h>
24 1.25 tsutsui __KERNEL_RCSID(0, "$NetBSD: if_nfe.c,v 1.25 2007/12/17 12:41:06 tsutsui Exp $");
25 1.1 chs
26 1.1 chs #include "opt_inet.h"
27 1.1 chs #include "bpfilter.h"
28 1.1 chs #include "vlan.h"
29 1.1 chs
30 1.1 chs #include <sys/param.h>
31 1.1 chs #include <sys/endian.h>
32 1.1 chs #include <sys/systm.h>
33 1.1 chs #include <sys/types.h>
34 1.1 chs #include <sys/sockio.h>
35 1.1 chs #include <sys/mbuf.h>
36 1.1 chs #include <sys/queue.h>
37 1.1 chs #include <sys/malloc.h>
38 1.1 chs #include <sys/kernel.h>
39 1.1 chs #include <sys/device.h>
40 1.1 chs #include <sys/socket.h>
41 1.1 chs
42 1.20 ad #include <sys/bus.h>
43 1.1 chs
44 1.1 chs #include <net/if.h>
45 1.1 chs #include <net/if_dl.h>
46 1.1 chs #include <net/if_media.h>
47 1.1 chs #include <net/if_ether.h>
48 1.1 chs #include <net/if_arp.h>
49 1.1 chs
50 1.1 chs #ifdef INET
51 1.1 chs #include <netinet/in.h>
52 1.1 chs #include <netinet/in_systm.h>
53 1.1 chs #include <netinet/in_var.h>
54 1.1 chs #include <netinet/ip.h>
55 1.1 chs #include <netinet/if_inarp.h>
56 1.1 chs #endif
57 1.1 chs
58 1.1 chs #if NVLAN > 0
59 1.1 chs #include <net/if_types.h>
60 1.1 chs #endif
61 1.1 chs
62 1.1 chs #if NBPFILTER > 0
63 1.1 chs #include <net/bpf.h>
64 1.1 chs #endif
65 1.1 chs
66 1.1 chs #include <dev/mii/mii.h>
67 1.1 chs #include <dev/mii/miivar.h>
68 1.1 chs
69 1.1 chs #include <dev/pci/pcireg.h>
70 1.1 chs #include <dev/pci/pcivar.h>
71 1.1 chs #include <dev/pci/pcidevs.h>
72 1.1 chs
73 1.1 chs #include <dev/pci/if_nfereg.h>
74 1.1 chs #include <dev/pci/if_nfevar.h>
75 1.1 chs
76 1.1 chs int nfe_match(struct device *, struct cfdata *, void *);
77 1.1 chs void nfe_attach(struct device *, struct device *, void *);
78 1.1 chs void nfe_power(int, void *);
79 1.1 chs void nfe_miibus_statchg(struct device *);
80 1.1 chs int nfe_miibus_readreg(struct device *, int, int);
81 1.1 chs void nfe_miibus_writereg(struct device *, int, int, int);
82 1.1 chs int nfe_intr(void *);
83 1.15 christos int nfe_ioctl(struct ifnet *, u_long, void *);
84 1.1 chs void nfe_txdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
85 1.1 chs void nfe_txdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
86 1.1 chs void nfe_txdesc32_rsync(struct nfe_softc *, int, int, int);
87 1.1 chs void nfe_txdesc64_rsync(struct nfe_softc *, int, int, int);
88 1.1 chs void nfe_rxdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
89 1.1 chs void nfe_rxdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
90 1.1 chs void nfe_rxeof(struct nfe_softc *);
91 1.1 chs void nfe_txeof(struct nfe_softc *);
92 1.1 chs int nfe_encap(struct nfe_softc *, struct mbuf *);
93 1.1 chs void nfe_start(struct ifnet *);
94 1.1 chs void nfe_watchdog(struct ifnet *);
95 1.1 chs int nfe_init(struct ifnet *);
96 1.1 chs void nfe_stop(struct ifnet *, int);
97 1.19 cube struct nfe_jbuf *nfe_jalloc(struct nfe_softc *, int);
98 1.15 christos void nfe_jfree(struct mbuf *, void *, size_t, void *);
99 1.1 chs int nfe_jpool_alloc(struct nfe_softc *);
100 1.1 chs void nfe_jpool_free(struct nfe_softc *);
101 1.1 chs int nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
102 1.1 chs void nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
103 1.1 chs void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
104 1.1 chs int nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
105 1.1 chs void nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
106 1.1 chs void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
107 1.1 chs int nfe_ifmedia_upd(struct ifnet *);
108 1.1 chs void nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
109 1.1 chs void nfe_setmulti(struct nfe_softc *);
110 1.1 chs void nfe_get_macaddr(struct nfe_softc *, uint8_t *);
111 1.1 chs void nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
112 1.1 chs void nfe_tick(void *);
113 1.1 chs
114 1.1 chs CFATTACH_DECL(nfe, sizeof(struct nfe_softc), nfe_match, nfe_attach, NULL, NULL);
115 1.1 chs
116 1.1 chs /*#define NFE_NO_JUMBO*/
117 1.1 chs
118 1.1 chs #ifdef NFE_DEBUG
119 1.1 chs int nfedebug = 0;
120 1.1 chs #define DPRINTF(x) do { if (nfedebug) printf x; } while (0)
121 1.1 chs #define DPRINTFN(n,x) do { if (nfedebug >= (n)) printf x; } while (0)
122 1.1 chs #else
123 1.1 chs #define DPRINTF(x)
124 1.1 chs #define DPRINTFN(n,x)
125 1.1 chs #endif
126 1.1 chs
127 1.1 chs /* deal with naming differences */
128 1.1 chs
129 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 \
130 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1
131 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 \
132 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2
133 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 \
134 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN
135 1.1 chs
136 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN1 \
137 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN1
138 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN2 \
139 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN2
140 1.1 chs
141 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN1 \
142 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN1
143 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN2 \
144 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN2
145 1.1 chs
146 1.1 chs #ifdef _LP64
147 1.1 chs #define __LP64__ 1
148 1.1 chs #endif
149 1.1 chs
150 1.1 chs const struct nfe_product {
151 1.1 chs pci_vendor_id_t vendor;
152 1.1 chs pci_product_id_t product;
153 1.1 chs } nfe_devices[] = {
154 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN },
155 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN },
156 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1 },
157 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 },
158 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 },
159 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4 },
160 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 },
161 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1 },
162 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2 },
163 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1 },
164 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2 },
165 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1 },
166 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2 },
167 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1 },
168 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2 },
169 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1 },
170 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2 },
171 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3 },
172 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4 },
173 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1 },
174 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2 },
175 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3 },
176 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4 },
177 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1 },
178 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2 },
179 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3 },
180 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4 },
181 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1 },
182 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2 },
183 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3 },
184 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4 }
185 1.1 chs };
186 1.1 chs
187 1.1 chs int
188 1.7 christos nfe_match(struct device *dev, struct cfdata *match, void *aux)
189 1.1 chs {
190 1.1 chs struct pci_attach_args *pa = aux;
191 1.1 chs const struct nfe_product *np;
192 1.1 chs int i;
193 1.1 chs
194 1.1 chs for (i = 0; i < sizeof(nfe_devices) / sizeof(nfe_devices[0]); i++) {
195 1.1 chs np = &nfe_devices[i];
196 1.1 chs if (PCI_VENDOR(pa->pa_id) == np->vendor &&
197 1.1 chs PCI_PRODUCT(pa->pa_id) == np->product)
198 1.1 chs return 1;
199 1.1 chs }
200 1.1 chs return 0;
201 1.1 chs }
202 1.1 chs
203 1.1 chs void
204 1.7 christos nfe_attach(struct device *parent, struct device *self, void *aux)
205 1.1 chs {
206 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)self;
207 1.1 chs struct pci_attach_args *pa = aux;
208 1.1 chs pci_chipset_tag_t pc = pa->pa_pc;
209 1.1 chs pci_intr_handle_t ih;
210 1.1 chs const char *intrstr;
211 1.1 chs struct ifnet *ifp;
212 1.1 chs bus_size_t memsize;
213 1.1 chs pcireg_t memtype;
214 1.10 tsutsui char devinfo[256];
215 1.10 tsutsui
216 1.10 tsutsui pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
217 1.10 tsutsui aprint_normal(": %s (rev. 0x%02x)\n",
218 1.10 tsutsui devinfo, PCI_REVISION(pa->pa_class));
219 1.1 chs
220 1.1 chs memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NFE_PCI_BA);
221 1.1 chs switch (memtype) {
222 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
223 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
224 1.1 chs if (pci_mapreg_map(pa, NFE_PCI_BA, memtype, 0, &sc->sc_memt,
225 1.1 chs &sc->sc_memh, NULL, &memsize) == 0)
226 1.1 chs break;
227 1.1 chs /* FALLTHROUGH */
228 1.1 chs default:
229 1.10 tsutsui printf("%s: could not map mem space\n", sc->sc_dev.dv_xname);
230 1.1 chs return;
231 1.1 chs }
232 1.1 chs
233 1.1 chs if (pci_intr_map(pa, &ih) != 0) {
234 1.10 tsutsui printf("%s: could not map interrupt\n", sc->sc_dev.dv_xname);
235 1.1 chs return;
236 1.1 chs }
237 1.1 chs
238 1.1 chs intrstr = pci_intr_string(pc, ih);
239 1.1 chs sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nfe_intr, sc);
240 1.1 chs if (sc->sc_ih == NULL) {
241 1.10 tsutsui printf("%s: could not establish interrupt",
242 1.10 tsutsui sc->sc_dev.dv_xname);
243 1.1 chs if (intrstr != NULL)
244 1.1 chs printf(" at %s", intrstr);
245 1.1 chs printf("\n");
246 1.1 chs return;
247 1.1 chs }
248 1.10 tsutsui printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
249 1.1 chs
250 1.1 chs sc->sc_dmat = pa->pa_dmat;
251 1.1 chs
252 1.25 tsutsui /* Check for reversed ethernet address */
253 1.25 tsutsui if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0)
254 1.25 tsutsui sc->sc_flags |= NFE_CORRECT_MACADDR;
255 1.25 tsutsui
256 1.1 chs nfe_get_macaddr(sc, sc->sc_enaddr);
257 1.10 tsutsui printf("%s: Ethernet address %s\n",
258 1.10 tsutsui sc->sc_dev.dv_xname, ether_sprintf(sc->sc_enaddr));
259 1.1 chs
260 1.1 chs sc->sc_flags = 0;
261 1.1 chs
262 1.1 chs switch (PCI_PRODUCT(pa->pa_id)) {
263 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
264 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
265 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
266 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
267 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
268 1.1 chs break;
269 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
270 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
271 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
272 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
273 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
274 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
275 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
276 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
277 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
278 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
279 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
280 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
281 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
282 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
283 1.1 chs sc->sc_flags |= NFE_40BIT_ADDR;
284 1.1 chs break;
285 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN1:
286 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN2:
287 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
288 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
289 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM;
290 1.1 chs break;
291 1.1 chs case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
292 1.1 chs case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
293 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
294 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
295 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
296 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
297 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
298 1.1 chs NFE_HW_VLAN;
299 1.1 chs break;
300 1.1 chs }
301 1.1 chs
302 1.1 chs #ifndef NFE_NO_JUMBO
303 1.1 chs /* enable jumbo frames for adapters that support it */
304 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
305 1.1 chs sc->sc_flags |= NFE_USE_JUMBO;
306 1.1 chs #endif
307 1.1 chs
308 1.1 chs /*
309 1.1 chs * Allocate Tx and Rx rings.
310 1.1 chs */
311 1.1 chs if (nfe_alloc_tx_ring(sc, &sc->txq) != 0) {
312 1.1 chs printf("%s: could not allocate Tx ring\n",
313 1.1 chs sc->sc_dev.dv_xname);
314 1.1 chs return;
315 1.1 chs }
316 1.1 chs
317 1.1 chs if (nfe_alloc_rx_ring(sc, &sc->rxq) != 0) {
318 1.1 chs printf("%s: could not allocate Rx ring\n",
319 1.1 chs sc->sc_dev.dv_xname);
320 1.1 chs nfe_free_tx_ring(sc, &sc->txq);
321 1.1 chs return;
322 1.1 chs }
323 1.1 chs
324 1.1 chs ifp = &sc->sc_ethercom.ec_if;
325 1.1 chs ifp->if_softc = sc;
326 1.1 chs ifp->if_mtu = ETHERMTU;
327 1.1 chs ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
328 1.1 chs ifp->if_ioctl = nfe_ioctl;
329 1.1 chs ifp->if_start = nfe_start;
330 1.24 jmcneill ifp->if_stop = nfe_stop;
331 1.1 chs ifp->if_watchdog = nfe_watchdog;
332 1.1 chs ifp->if_init = nfe_init;
333 1.1 chs ifp->if_baudrate = IF_Gbps(1);
334 1.1 chs IFQ_SET_MAXLEN(&ifp->if_snd, NFE_IFQ_MAXLEN);
335 1.1 chs IFQ_SET_READY(&ifp->if_snd);
336 1.1 chs strlcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
337 1.1 chs
338 1.1 chs #if NVLAN > 0
339 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
340 1.1 chs sc->sc_ethercom.ec_capabilities |=
341 1.1 chs ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
342 1.1 chs #endif
343 1.1 chs if (sc->sc_flags & NFE_HW_CSUM) {
344 1.13 tsutsui ifp->if_capabilities |=
345 1.13 tsutsui IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
346 1.13 tsutsui IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
347 1.13 tsutsui IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
348 1.1 chs }
349 1.1 chs
350 1.1 chs sc->sc_mii.mii_ifp = ifp;
351 1.1 chs sc->sc_mii.mii_readreg = nfe_miibus_readreg;
352 1.1 chs sc->sc_mii.mii_writereg = nfe_miibus_writereg;
353 1.1 chs sc->sc_mii.mii_statchg = nfe_miibus_statchg;
354 1.1 chs
355 1.1 chs ifmedia_init(&sc->sc_mii.mii_media, 0, nfe_ifmedia_upd,
356 1.1 chs nfe_ifmedia_sts);
357 1.1 chs mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
358 1.1 chs MII_OFFSET_ANY, 0);
359 1.1 chs if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
360 1.1 chs printf("%s: no PHY found!\n", sc->sc_dev.dv_xname);
361 1.1 chs ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
362 1.1 chs 0, NULL);
363 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
364 1.1 chs } else
365 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
366 1.1 chs
367 1.1 chs if_attach(ifp);
368 1.1 chs ether_ifattach(ifp, sc->sc_enaddr);
369 1.1 chs
370 1.16 ad callout_init(&sc->sc_tick_ch, 0);
371 1.1 chs callout_setfunc(&sc->sc_tick_ch, nfe_tick, sc);
372 1.1 chs
373 1.24 jmcneill if (!pmf_device_register(self, NULL, NULL))
374 1.24 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
375 1.24 jmcneill else
376 1.24 jmcneill pmf_class_network_register(self, ifp);
377 1.1 chs }
378 1.1 chs
379 1.1 chs void
380 1.1 chs nfe_miibus_statchg(struct device *dev)
381 1.1 chs {
382 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
383 1.1 chs struct mii_data *mii = &sc->sc_mii;
384 1.1 chs uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
385 1.1 chs
386 1.1 chs phy = NFE_READ(sc, NFE_PHY_IFACE);
387 1.1 chs phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
388 1.1 chs
389 1.1 chs seed = NFE_READ(sc, NFE_RNDSEED);
390 1.1 chs seed &= ~NFE_SEED_MASK;
391 1.1 chs
392 1.1 chs if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
393 1.1 chs phy |= NFE_PHY_HDX; /* half-duplex */
394 1.1 chs misc |= NFE_MISC1_HDX;
395 1.1 chs }
396 1.1 chs
397 1.1 chs switch (IFM_SUBTYPE(mii->mii_media_active)) {
398 1.1 chs case IFM_1000_T: /* full-duplex only */
399 1.1 chs link |= NFE_MEDIA_1000T;
400 1.1 chs seed |= NFE_SEED_1000T;
401 1.1 chs phy |= NFE_PHY_1000T;
402 1.1 chs break;
403 1.1 chs case IFM_100_TX:
404 1.1 chs link |= NFE_MEDIA_100TX;
405 1.1 chs seed |= NFE_SEED_100TX;
406 1.1 chs phy |= NFE_PHY_100TX;
407 1.1 chs break;
408 1.1 chs case IFM_10_T:
409 1.1 chs link |= NFE_MEDIA_10T;
410 1.1 chs seed |= NFE_SEED_10T;
411 1.1 chs break;
412 1.1 chs }
413 1.1 chs
414 1.1 chs NFE_WRITE(sc, NFE_RNDSEED, seed); /* XXX: gigabit NICs only? */
415 1.1 chs
416 1.1 chs NFE_WRITE(sc, NFE_PHY_IFACE, phy);
417 1.1 chs NFE_WRITE(sc, NFE_MISC1, misc);
418 1.1 chs NFE_WRITE(sc, NFE_LINKSPEED, link);
419 1.1 chs }
420 1.1 chs
421 1.1 chs int
422 1.1 chs nfe_miibus_readreg(struct device *dev, int phy, int reg)
423 1.1 chs {
424 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
425 1.1 chs uint32_t val;
426 1.1 chs int ntries;
427 1.1 chs
428 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
429 1.1 chs
430 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
431 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
432 1.1 chs DELAY(100);
433 1.1 chs }
434 1.1 chs
435 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
436 1.1 chs
437 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
438 1.1 chs DELAY(100);
439 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
440 1.1 chs break;
441 1.1 chs }
442 1.1 chs if (ntries == 1000) {
443 1.1 chs DPRINTFN(2, ("%s: timeout waiting for PHY\n",
444 1.1 chs sc->sc_dev.dv_xname));
445 1.1 chs return 0;
446 1.1 chs }
447 1.1 chs
448 1.1 chs if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
449 1.1 chs DPRINTFN(2, ("%s: could not read PHY\n",
450 1.1 chs sc->sc_dev.dv_xname));
451 1.1 chs return 0;
452 1.1 chs }
453 1.1 chs
454 1.1 chs val = NFE_READ(sc, NFE_PHY_DATA);
455 1.1 chs if (val != 0xffffffff && val != 0)
456 1.1 chs sc->mii_phyaddr = phy;
457 1.1 chs
458 1.1 chs DPRINTFN(2, ("%s: mii read phy %d reg 0x%x ret 0x%x\n",
459 1.1 chs sc->sc_dev.dv_xname, phy, reg, val));
460 1.1 chs
461 1.1 chs return val;
462 1.1 chs }
463 1.1 chs
464 1.1 chs void
465 1.1 chs nfe_miibus_writereg(struct device *dev, int phy, int reg, int val)
466 1.1 chs {
467 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
468 1.1 chs uint32_t ctl;
469 1.1 chs int ntries;
470 1.1 chs
471 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
472 1.1 chs
473 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
474 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
475 1.1 chs DELAY(100);
476 1.1 chs }
477 1.1 chs
478 1.1 chs NFE_WRITE(sc, NFE_PHY_DATA, val);
479 1.1 chs ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
480 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, ctl);
481 1.1 chs
482 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
483 1.1 chs DELAY(100);
484 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
485 1.1 chs break;
486 1.1 chs }
487 1.1 chs #ifdef NFE_DEBUG
488 1.1 chs if (nfedebug >= 2 && ntries == 1000)
489 1.1 chs printf("could not write to PHY\n");
490 1.1 chs #endif
491 1.1 chs }
492 1.1 chs
493 1.1 chs int
494 1.1 chs nfe_intr(void *arg)
495 1.1 chs {
496 1.1 chs struct nfe_softc *sc = arg;
497 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
498 1.1 chs uint32_t r;
499 1.14 tsutsui int handled;
500 1.1 chs
501 1.14 tsutsui if ((ifp->if_flags & IFF_UP) == 0)
502 1.14 tsutsui return 0;
503 1.1 chs
504 1.14 tsutsui handled = 0;
505 1.1 chs
506 1.12 jmcneill NFE_WRITE(sc, NFE_IRQ_MASK, 0);
507 1.12 jmcneill
508 1.14 tsutsui for (;;) {
509 1.14 tsutsui r = NFE_READ(sc, NFE_IRQ_STATUS);
510 1.14 tsutsui if ((r & NFE_IRQ_WANTED) == 0)
511 1.14 tsutsui break;
512 1.1 chs
513 1.14 tsutsui NFE_WRITE(sc, NFE_IRQ_STATUS, r);
514 1.14 tsutsui handled = 1;
515 1.14 tsutsui DPRINTFN(5, ("nfe_intr: interrupt register %x\n", r));
516 1.14 tsutsui
517 1.14 tsutsui if ((r & (NFE_IRQ_RXERR | NFE_IRQ_RX_NOBUF | NFE_IRQ_RX))
518 1.14 tsutsui != 0) {
519 1.14 tsutsui /* check Rx ring */
520 1.14 tsutsui nfe_rxeof(sc);
521 1.14 tsutsui }
522 1.14 tsutsui
523 1.14 tsutsui if ((r & (NFE_IRQ_TXERR | NFE_IRQ_TXERR2 | NFE_IRQ_TX_DONE))
524 1.14 tsutsui != 0) {
525 1.14 tsutsui /* check Tx ring */
526 1.14 tsutsui nfe_txeof(sc);
527 1.14 tsutsui }
528 1.14 tsutsui
529 1.14 tsutsui if ((r & NFE_IRQ_LINK) != 0) {
530 1.14 tsutsui NFE_READ(sc, NFE_PHY_STATUS);
531 1.14 tsutsui NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
532 1.14 tsutsui DPRINTF(("%s: link state changed\n",
533 1.14 tsutsui sc->sc_dev.dv_xname));
534 1.14 tsutsui }
535 1.1 chs }
536 1.1 chs
537 1.12 jmcneill NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
538 1.12 jmcneill
539 1.14 tsutsui if (handled && !IF_IS_EMPTY(&ifp->if_snd))
540 1.12 jmcneill nfe_start(ifp);
541 1.12 jmcneill
542 1.14 tsutsui return handled;
543 1.1 chs }
544 1.1 chs
545 1.1 chs int
546 1.15 christos nfe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
547 1.1 chs {
548 1.1 chs struct nfe_softc *sc = ifp->if_softc;
549 1.1 chs struct ifreq *ifr = (struct ifreq *)data;
550 1.1 chs struct ifaddr *ifa = (struct ifaddr *)data;
551 1.1 chs int s, error = 0;
552 1.1 chs
553 1.1 chs s = splnet();
554 1.1 chs
555 1.1 chs switch (cmd) {
556 1.1 chs case SIOCSIFADDR:
557 1.1 chs ifp->if_flags |= IFF_UP;
558 1.1 chs nfe_init(ifp);
559 1.1 chs switch (ifa->ifa_addr->sa_family) {
560 1.1 chs #ifdef INET
561 1.1 chs case AF_INET:
562 1.1 chs arp_ifinit(ifp, ifa);
563 1.1 chs break;
564 1.1 chs #endif
565 1.1 chs default:
566 1.1 chs break;
567 1.1 chs }
568 1.1 chs break;
569 1.1 chs case SIOCSIFMTU:
570 1.1 chs if (ifr->ifr_mtu < ETHERMIN ||
571 1.1 chs ((sc->sc_flags & NFE_USE_JUMBO) &&
572 1.1 chs ifr->ifr_mtu > ETHERMTU_JUMBO) ||
573 1.1 chs (!(sc->sc_flags & NFE_USE_JUMBO) &&
574 1.1 chs ifr->ifr_mtu > ETHERMTU))
575 1.1 chs error = EINVAL;
576 1.1 chs else if (ifp->if_mtu != ifr->ifr_mtu)
577 1.1 chs ifp->if_mtu = ifr->ifr_mtu;
578 1.1 chs break;
579 1.1 chs case SIOCSIFFLAGS:
580 1.1 chs if (ifp->if_flags & IFF_UP) {
581 1.1 chs /*
582 1.1 chs * If only the PROMISC or ALLMULTI flag changes, then
583 1.1 chs * don't do a full re-init of the chip, just update
584 1.1 chs * the Rx filter.
585 1.1 chs */
586 1.1 chs if ((ifp->if_flags & IFF_RUNNING) &&
587 1.1 chs ((ifp->if_flags ^ sc->sc_if_flags) &
588 1.1 chs (IFF_ALLMULTI | IFF_PROMISC)) != 0)
589 1.1 chs nfe_setmulti(sc);
590 1.1 chs else
591 1.1 chs nfe_init(ifp);
592 1.1 chs } else {
593 1.1 chs if (ifp->if_flags & IFF_RUNNING)
594 1.1 chs nfe_stop(ifp, 1);
595 1.1 chs }
596 1.1 chs sc->sc_if_flags = ifp->if_flags;
597 1.1 chs break;
598 1.1 chs case SIOCADDMULTI:
599 1.1 chs case SIOCDELMULTI:
600 1.17 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
601 1.1 chs if (ifp->if_flags & IFF_RUNNING)
602 1.1 chs nfe_setmulti(sc);
603 1.1 chs error = 0;
604 1.1 chs }
605 1.1 chs break;
606 1.1 chs case SIOCSIFMEDIA:
607 1.1 chs case SIOCGIFMEDIA:
608 1.1 chs error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
609 1.1 chs break;
610 1.1 chs default:
611 1.1 chs error = ether_ioctl(ifp, cmd, data);
612 1.1 chs if (error == ENETRESET) {
613 1.1 chs if (ifp->if_flags & IFF_RUNNING)
614 1.1 chs nfe_setmulti(sc);
615 1.1 chs error = 0;
616 1.1 chs }
617 1.1 chs break;
618 1.1 chs
619 1.1 chs }
620 1.1 chs
621 1.1 chs splx(s);
622 1.1 chs
623 1.1 chs return error;
624 1.1 chs }
625 1.1 chs
626 1.1 chs void
627 1.1 chs nfe_txdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
628 1.1 chs {
629 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
630 1.15 christos (char *)desc32 - (char *)sc->txq.desc32,
631 1.1 chs sizeof (struct nfe_desc32), ops);
632 1.1 chs }
633 1.1 chs
634 1.1 chs void
635 1.1 chs nfe_txdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
636 1.1 chs {
637 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
638 1.15 christos (char *)desc64 - (char *)sc->txq.desc64,
639 1.1 chs sizeof (struct nfe_desc64), ops);
640 1.1 chs }
641 1.1 chs
642 1.1 chs void
643 1.1 chs nfe_txdesc32_rsync(struct nfe_softc *sc, int start, int end, int ops)
644 1.1 chs {
645 1.1 chs if (end > start) {
646 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
647 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
648 1.15 christos (char *)&sc->txq.desc32[end] -
649 1.15 christos (char *)&sc->txq.desc32[start], ops);
650 1.1 chs return;
651 1.1 chs }
652 1.1 chs /* sync from 'start' to end of ring */
653 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
654 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
655 1.15 christos (char *)&sc->txq.desc32[NFE_TX_RING_COUNT] -
656 1.15 christos (char *)&sc->txq.desc32[start], ops);
657 1.1 chs
658 1.1 chs /* sync from start of ring to 'end' */
659 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
660 1.15 christos (char *)&sc->txq.desc32[end] - (char *)sc->txq.desc32, ops);
661 1.1 chs }
662 1.1 chs
663 1.1 chs void
664 1.1 chs nfe_txdesc64_rsync(struct nfe_softc *sc, int start, int end, int ops)
665 1.1 chs {
666 1.1 chs if (end > start) {
667 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
668 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
669 1.15 christos (char *)&sc->txq.desc64[end] -
670 1.15 christos (char *)&sc->txq.desc64[start], ops);
671 1.1 chs return;
672 1.1 chs }
673 1.1 chs /* sync from 'start' to end of ring */
674 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
675 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
676 1.15 christos (char *)&sc->txq.desc64[NFE_TX_RING_COUNT] -
677 1.15 christos (char *)&sc->txq.desc64[start], ops);
678 1.1 chs
679 1.1 chs /* sync from start of ring to 'end' */
680 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
681 1.15 christos (char *)&sc->txq.desc64[end] - (char *)sc->txq.desc64, ops);
682 1.1 chs }
683 1.1 chs
684 1.1 chs void
685 1.1 chs nfe_rxdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
686 1.1 chs {
687 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
688 1.15 christos (char *)desc32 - (char *)sc->rxq.desc32,
689 1.1 chs sizeof (struct nfe_desc32), ops);
690 1.1 chs }
691 1.1 chs
692 1.1 chs void
693 1.1 chs nfe_rxdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
694 1.1 chs {
695 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
696 1.15 christos (char *)desc64 - (char *)sc->rxq.desc64,
697 1.1 chs sizeof (struct nfe_desc64), ops);
698 1.1 chs }
699 1.1 chs
700 1.1 chs void
701 1.1 chs nfe_rxeof(struct nfe_softc *sc)
702 1.1 chs {
703 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
704 1.1 chs struct nfe_desc32 *desc32;
705 1.1 chs struct nfe_desc64 *desc64;
706 1.1 chs struct nfe_rx_data *data;
707 1.1 chs struct nfe_jbuf *jbuf;
708 1.1 chs struct mbuf *m, *mnew;
709 1.1 chs bus_addr_t physaddr;
710 1.1 chs uint16_t flags;
711 1.14 tsutsui int error, len, i;
712 1.1 chs
713 1.1 chs desc32 = NULL;
714 1.1 chs desc64 = NULL;
715 1.14 tsutsui for (i = sc->rxq.cur;; i = NFE_RX_NEXTDESC(i)) {
716 1.14 tsutsui data = &sc->rxq.data[i];
717 1.1 chs
718 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
719 1.14 tsutsui desc64 = &sc->rxq.desc64[i];
720 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
721 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
722 1.1 chs
723 1.1 chs flags = le16toh(desc64->flags);
724 1.1 chs len = le16toh(desc64->length) & 0x3fff;
725 1.1 chs } else {
726 1.14 tsutsui desc32 = &sc->rxq.desc32[i];
727 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
728 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
729 1.1 chs
730 1.1 chs flags = le16toh(desc32->flags);
731 1.1 chs len = le16toh(desc32->length) & 0x3fff;
732 1.1 chs }
733 1.1 chs
734 1.14 tsutsui if ((flags & NFE_RX_READY) != 0)
735 1.1 chs break;
736 1.1 chs
737 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
738 1.14 tsutsui if ((flags & NFE_RX_VALID_V1) == 0)
739 1.1 chs goto skip;
740 1.1 chs
741 1.1 chs if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
742 1.1 chs flags &= ~NFE_RX_ERROR;
743 1.1 chs len--; /* fix buffer length */
744 1.1 chs }
745 1.1 chs } else {
746 1.14 tsutsui if ((flags & NFE_RX_VALID_V2) == 0)
747 1.1 chs goto skip;
748 1.1 chs
749 1.1 chs if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
750 1.1 chs flags &= ~NFE_RX_ERROR;
751 1.1 chs len--; /* fix buffer length */
752 1.1 chs }
753 1.1 chs }
754 1.1 chs
755 1.1 chs if (flags & NFE_RX_ERROR) {
756 1.1 chs ifp->if_ierrors++;
757 1.1 chs goto skip;
758 1.1 chs }
759 1.1 chs
760 1.1 chs /*
761 1.1 chs * Try to allocate a new mbuf for this ring element and load
762 1.1 chs * it before processing the current mbuf. If the ring element
763 1.1 chs * cannot be loaded, drop the received packet and reuse the
764 1.1 chs * old mbuf. In the unlikely case that the old mbuf can't be
765 1.1 chs * reloaded either, explicitly panic.
766 1.1 chs */
767 1.1 chs MGETHDR(mnew, M_DONTWAIT, MT_DATA);
768 1.1 chs if (mnew == NULL) {
769 1.1 chs ifp->if_ierrors++;
770 1.1 chs goto skip;
771 1.1 chs }
772 1.1 chs
773 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
774 1.19 cube physaddr =
775 1.19 cube sc->rxq.jbuf[sc->rxq.jbufmap[i]].physaddr;
776 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
777 1.19 cube if (len > MCLBYTES) {
778 1.19 cube m_freem(mnew);
779 1.19 cube ifp->if_ierrors++;
780 1.19 cube goto skip1;
781 1.19 cube }
782 1.19 cube MCLGET(mnew, M_DONTWAIT);
783 1.19 cube if ((mnew->m_flags & M_EXT) == 0) {
784 1.19 cube m_freem(mnew);
785 1.19 cube ifp->if_ierrors++;
786 1.19 cube goto skip1;
787 1.19 cube }
788 1.1 chs
789 1.19 cube memcpy(mtod(mnew, void *),
790 1.19 cube mtod(data->m, const void *), len);
791 1.19 cube m = mnew;
792 1.19 cube goto mbufcopied;
793 1.19 cube } else {
794 1.19 cube MEXTADD(mnew, jbuf->buf, NFE_JBYTES, 0, nfe_jfree, sc);
795 1.19 cube
796 1.19 cube bus_dmamap_sync(sc->sc_dmat, sc->rxq.jmap,
797 1.19 cube mtod(data->m, char *) - (char *)sc->rxq.jpool,
798 1.19 cube NFE_JBYTES, BUS_DMASYNC_POSTREAD);
799 1.1 chs
800 1.19 cube physaddr = jbuf->physaddr;
801 1.19 cube }
802 1.1 chs } else {
803 1.1 chs MCLGET(mnew, M_DONTWAIT);
804 1.14 tsutsui if ((mnew->m_flags & M_EXT) == 0) {
805 1.1 chs m_freem(mnew);
806 1.1 chs ifp->if_ierrors++;
807 1.1 chs goto skip;
808 1.1 chs }
809 1.1 chs
810 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
811 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
812 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
813 1.1 chs
814 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
815 1.19 cube mtod(mnew, void *), MCLBYTES, NULL,
816 1.19 cube BUS_DMA_READ | BUS_DMA_NOWAIT);
817 1.1 chs if (error != 0) {
818 1.1 chs m_freem(mnew);
819 1.1 chs
820 1.1 chs /* try to reload the old mbuf */
821 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
822 1.19 cube mtod(data->m, void *), MCLBYTES, NULL,
823 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
824 1.1 chs if (error != 0) {
825 1.1 chs /* very unlikely that it will fail.. */
826 1.1 chs panic("%s: could not load old rx mbuf",
827 1.1 chs sc->sc_dev.dv_xname);
828 1.1 chs }
829 1.1 chs ifp->if_ierrors++;
830 1.1 chs goto skip;
831 1.1 chs }
832 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
833 1.1 chs }
834 1.1 chs
835 1.1 chs /*
836 1.1 chs * New mbuf successfully loaded, update Rx ring and continue
837 1.1 chs * processing.
838 1.1 chs */
839 1.1 chs m = data->m;
840 1.1 chs data->m = mnew;
841 1.1 chs
842 1.19 cube mbufcopied:
843 1.1 chs /* finalize mbuf */
844 1.1 chs m->m_pkthdr.len = m->m_len = len;
845 1.1 chs m->m_pkthdr.rcvif = ifp;
846 1.1 chs
847 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
848 1.13 tsutsui /*
849 1.13 tsutsui * XXX
850 1.13 tsutsui * no way to check M_CSUM_IPv4_BAD or non-IPv4 packets?
851 1.13 tsutsui */
852 1.13 tsutsui if (flags & NFE_RX_IP_CSUMOK) {
853 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
854 1.13 tsutsui DPRINTFN(3, ("%s: ip4csum-rx ok\n",
855 1.13 tsutsui sc->sc_dev.dv_xname));
856 1.13 tsutsui }
857 1.13 tsutsui /*
858 1.13 tsutsui * XXX
859 1.13 tsutsui * no way to check M_CSUM_TCP_UDP_BAD or
860 1.13 tsutsui * other protocols?
861 1.13 tsutsui */
862 1.13 tsutsui if (flags & NFE_RX_UDP_CSUMOK) {
863 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
864 1.13 tsutsui DPRINTFN(3, ("%s: udp4csum-rx ok\n",
865 1.13 tsutsui sc->sc_dev.dv_xname));
866 1.13 tsutsui } else if (flags & NFE_RX_TCP_CSUMOK) {
867 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
868 1.13 tsutsui DPRINTFN(3, ("%s: tcp4csum-rx ok\n",
869 1.13 tsutsui sc->sc_dev.dv_xname));
870 1.13 tsutsui }
871 1.13 tsutsui }
872 1.1 chs
873 1.1 chs #if NBPFILTER > 0
874 1.1 chs if (ifp->if_bpf)
875 1.1 chs bpf_mtap(ifp->if_bpf, m);
876 1.1 chs #endif
877 1.1 chs ifp->if_ipackets++;
878 1.1 chs (*ifp->if_input)(ifp, m);
879 1.1 chs
880 1.19 cube skip1:
881 1.1 chs /* update mapping address in h/w descriptor */
882 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
883 1.1 chs #if defined(__LP64__)
884 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
885 1.1 chs #endif
886 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
887 1.1 chs } else {
888 1.1 chs desc32->physaddr = htole32(physaddr);
889 1.1 chs }
890 1.1 chs
891 1.14 tsutsui skip:
892 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR) {
893 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
894 1.1 chs desc64->flags = htole16(NFE_RX_READY);
895 1.1 chs
896 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
897 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
898 1.1 chs } else {
899 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
900 1.1 chs desc32->flags = htole16(NFE_RX_READY);
901 1.1 chs
902 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
903 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
904 1.1 chs }
905 1.1 chs }
906 1.14 tsutsui /* update current RX pointer */
907 1.14 tsutsui sc->rxq.cur = i;
908 1.1 chs }
909 1.1 chs
910 1.1 chs void
911 1.1 chs nfe_txeof(struct nfe_softc *sc)
912 1.1 chs {
913 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
914 1.1 chs struct nfe_desc32 *desc32;
915 1.1 chs struct nfe_desc64 *desc64;
916 1.1 chs struct nfe_tx_data *data = NULL;
917 1.14 tsutsui int i;
918 1.1 chs uint16_t flags;
919 1.1 chs
920 1.14 tsutsui for (i = sc->txq.next;
921 1.14 tsutsui sc->txq.queued > 0;
922 1.14 tsutsui i = NFE_TX_NEXTDESC(i), sc->txq.queued--) {
923 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
924 1.14 tsutsui desc64 = &sc->txq.desc64[i];
925 1.14 tsutsui nfe_txdesc64_sync(sc, desc64,
926 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
927 1.1 chs
928 1.1 chs flags = le16toh(desc64->flags);
929 1.1 chs } else {
930 1.14 tsutsui desc32 = &sc->txq.desc32[i];
931 1.14 tsutsui nfe_txdesc32_sync(sc, desc32,
932 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
933 1.1 chs
934 1.1 chs flags = le16toh(desc32->flags);
935 1.1 chs }
936 1.1 chs
937 1.14 tsutsui if ((flags & NFE_TX_VALID) != 0)
938 1.1 chs break;
939 1.1 chs
940 1.14 tsutsui data = &sc->txq.data[i];
941 1.1 chs
942 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
943 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V1) == 0 &&
944 1.14 tsutsui data->m == NULL)
945 1.14 tsutsui continue;
946 1.1 chs
947 1.1 chs if ((flags & NFE_TX_ERROR_V1) != 0) {
948 1.1 chs printf("%s: tx v1 error 0x%04x\n",
949 1.1 chs sc->sc_dev.dv_xname, flags);
950 1.1 chs ifp->if_oerrors++;
951 1.1 chs } else
952 1.1 chs ifp->if_opackets++;
953 1.1 chs } else {
954 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V2) == 0 &&
955 1.14 tsutsui data->m == NULL)
956 1.14 tsutsui continue;
957 1.1 chs
958 1.1 chs if ((flags & NFE_TX_ERROR_V2) != 0) {
959 1.1 chs printf("%s: tx v2 error 0x%04x\n",
960 1.1 chs sc->sc_dev.dv_xname, flags);
961 1.1 chs ifp->if_oerrors++;
962 1.1 chs } else
963 1.1 chs ifp->if_opackets++;
964 1.1 chs }
965 1.1 chs
966 1.1 chs if (data->m == NULL) { /* should not get there */
967 1.1 chs printf("%s: last fragment bit w/o associated mbuf!\n",
968 1.1 chs sc->sc_dev.dv_xname);
969 1.14 tsutsui continue;
970 1.1 chs }
971 1.1 chs
972 1.1 chs /* last fragment of the mbuf chain transmitted */
973 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
974 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
975 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
976 1.1 chs m_freem(data->m);
977 1.1 chs data->m = NULL;
978 1.14 tsutsui }
979 1.1 chs
980 1.14 tsutsui sc->txq.next = i;
981 1.1 chs
982 1.14 tsutsui if (sc->txq.queued < NFE_TX_RING_COUNT) {
983 1.14 tsutsui /* at least one slot freed */
984 1.14 tsutsui ifp->if_flags &= ~IFF_OACTIVE;
985 1.1 chs }
986 1.1 chs
987 1.14 tsutsui if (sc->txq.queued == 0) {
988 1.14 tsutsui /* all queued packets are sent */
989 1.14 tsutsui ifp->if_timer = 0;
990 1.1 chs }
991 1.1 chs }
992 1.1 chs
993 1.1 chs int
994 1.1 chs nfe_encap(struct nfe_softc *sc, struct mbuf *m0)
995 1.1 chs {
996 1.1 chs struct nfe_desc32 *desc32;
997 1.1 chs struct nfe_desc64 *desc64;
998 1.1 chs struct nfe_tx_data *data;
999 1.1 chs bus_dmamap_t map;
1000 1.13 tsutsui uint16_t flags, csumflags;
1001 1.1 chs #if NVLAN > 0
1002 1.1 chs struct m_tag *mtag;
1003 1.1 chs uint32_t vtag = 0;
1004 1.1 chs #endif
1005 1.11 tsutsui int error, i, first;
1006 1.1 chs
1007 1.1 chs desc32 = NULL;
1008 1.1 chs desc64 = NULL;
1009 1.1 chs data = NULL;
1010 1.11 tsutsui
1011 1.11 tsutsui flags = 0;
1012 1.13 tsutsui csumflags = 0;
1013 1.11 tsutsui first = sc->txq.cur;
1014 1.11 tsutsui
1015 1.11 tsutsui map = sc->txq.data[first].map;
1016 1.1 chs
1017 1.1 chs error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0, BUS_DMA_NOWAIT);
1018 1.1 chs if (error != 0) {
1019 1.1 chs printf("%s: could not map mbuf (error %d)\n",
1020 1.1 chs sc->sc_dev.dv_xname, error);
1021 1.1 chs return error;
1022 1.1 chs }
1023 1.1 chs
1024 1.1 chs if (sc->txq.queued + map->dm_nsegs >= NFE_TX_RING_COUNT - 1) {
1025 1.1 chs bus_dmamap_unload(sc->sc_dmat, map);
1026 1.1 chs return ENOBUFS;
1027 1.1 chs }
1028 1.1 chs
1029 1.1 chs #if NVLAN > 0
1030 1.1 chs /* setup h/w VLAN tagging */
1031 1.9 alc if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL)
1032 1.1 chs vtag = NFE_TX_VTAG | VLAN_TAG_VALUE(mtag);
1033 1.1 chs #endif
1034 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
1035 1.13 tsutsui if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
1036 1.13 tsutsui csumflags |= NFE_TX_IP_CSUM;
1037 1.13 tsutsui if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
1038 1.14 tsutsui csumflags |= NFE_TX_TCP_UDP_CSUM;
1039 1.13 tsutsui }
1040 1.1 chs
1041 1.1 chs for (i = 0; i < map->dm_nsegs; i++) {
1042 1.1 chs data = &sc->txq.data[sc->txq.cur];
1043 1.1 chs
1044 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1045 1.1 chs desc64 = &sc->txq.desc64[sc->txq.cur];
1046 1.1 chs #if defined(__LP64__)
1047 1.1 chs desc64->physaddr[0] =
1048 1.1 chs htole32(map->dm_segs[i].ds_addr >> 32);
1049 1.1 chs #endif
1050 1.1 chs desc64->physaddr[1] =
1051 1.1 chs htole32(map->dm_segs[i].ds_addr & 0xffffffff);
1052 1.1 chs desc64->length = htole16(map->dm_segs[i].ds_len - 1);
1053 1.1 chs desc64->flags = htole16(flags);
1054 1.13 tsutsui desc64->vtag = 0;
1055 1.1 chs } else {
1056 1.1 chs desc32 = &sc->txq.desc32[sc->txq.cur];
1057 1.1 chs
1058 1.1 chs desc32->physaddr = htole32(map->dm_segs[i].ds_addr);
1059 1.1 chs desc32->length = htole16(map->dm_segs[i].ds_len - 1);
1060 1.1 chs desc32->flags = htole16(flags);
1061 1.1 chs }
1062 1.1 chs
1063 1.13 tsutsui /*
1064 1.13 tsutsui * Setting of the valid bit in the first descriptor is
1065 1.13 tsutsui * deferred until the whole chain is fully setup.
1066 1.13 tsutsui */
1067 1.13 tsutsui flags |= NFE_TX_VALID;
1068 1.1 chs
1069 1.1 chs sc->txq.queued++;
1070 1.14 tsutsui sc->txq.cur = NFE_TX_NEXTDESC(sc->txq.cur);
1071 1.1 chs }
1072 1.1 chs
1073 1.11 tsutsui /* the whole mbuf chain has been setup */
1074 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1075 1.11 tsutsui /* fix last descriptor */
1076 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1077 1.1 chs desc64->flags = htole16(flags);
1078 1.11 tsutsui
1079 1.13 tsutsui /* Checksum flags and vtag belong to the first fragment only. */
1080 1.13 tsutsui #if NVLAN > 0
1081 1.13 tsutsui sc->txq.desc64[first].vtag = htole32(vtag);
1082 1.13 tsutsui #endif
1083 1.13 tsutsui sc->txq.desc64[first].flags |= htole16(csumflags);
1084 1.13 tsutsui
1085 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1086 1.11 tsutsui sc->txq.desc64[first].flags |= htole16(NFE_TX_VALID);
1087 1.1 chs } else {
1088 1.11 tsutsui /* fix last descriptor */
1089 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
1090 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1091 1.1 chs else
1092 1.1 chs flags |= NFE_TX_LASTFRAG_V1;
1093 1.1 chs desc32->flags = htole16(flags);
1094 1.11 tsutsui
1095 1.13 tsutsui /* Checksum flags belong to the first fragment only. */
1096 1.13 tsutsui sc->txq.desc32[first].flags |= htole16(csumflags);
1097 1.13 tsutsui
1098 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1099 1.11 tsutsui sc->txq.desc32[first].flags |= htole16(NFE_TX_VALID);
1100 1.1 chs }
1101 1.1 chs
1102 1.1 chs data->m = m0;
1103 1.1 chs data->active = map;
1104 1.1 chs
1105 1.1 chs bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1106 1.1 chs BUS_DMASYNC_PREWRITE);
1107 1.1 chs
1108 1.1 chs return 0;
1109 1.1 chs }
1110 1.1 chs
1111 1.1 chs void
1112 1.1 chs nfe_start(struct ifnet *ifp)
1113 1.1 chs {
1114 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1115 1.14 tsutsui int old = sc->txq.queued;
1116 1.1 chs struct mbuf *m0;
1117 1.1 chs
1118 1.18 cube if ((ifp->if_flags & (IFF_OACTIVE | IFF_RUNNING)) != IFF_RUNNING)
1119 1.18 cube return;
1120 1.18 cube
1121 1.1 chs for (;;) {
1122 1.1 chs IFQ_POLL(&ifp->if_snd, m0);
1123 1.1 chs if (m0 == NULL)
1124 1.1 chs break;
1125 1.1 chs
1126 1.1 chs if (nfe_encap(sc, m0) != 0) {
1127 1.1 chs ifp->if_flags |= IFF_OACTIVE;
1128 1.1 chs break;
1129 1.1 chs }
1130 1.1 chs
1131 1.1 chs /* packet put in h/w queue, remove from s/w queue */
1132 1.1 chs IFQ_DEQUEUE(&ifp->if_snd, m0);
1133 1.1 chs
1134 1.1 chs #if NBPFILTER > 0
1135 1.1 chs if (ifp->if_bpf != NULL)
1136 1.1 chs bpf_mtap(ifp->if_bpf, m0);
1137 1.1 chs #endif
1138 1.1 chs }
1139 1.1 chs
1140 1.14 tsutsui if (sc->txq.queued != old) {
1141 1.14 tsutsui /* packets are queued */
1142 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR)
1143 1.14 tsutsui nfe_txdesc64_rsync(sc, old, sc->txq.cur,
1144 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1145 1.14 tsutsui else
1146 1.14 tsutsui nfe_txdesc32_rsync(sc, old, sc->txq.cur,
1147 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1148 1.14 tsutsui /* kick Tx */
1149 1.14 tsutsui NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
1150 1.1 chs
1151 1.14 tsutsui /*
1152 1.14 tsutsui * Set a timeout in case the chip goes out to lunch.
1153 1.14 tsutsui */
1154 1.14 tsutsui ifp->if_timer = 5;
1155 1.14 tsutsui }
1156 1.1 chs }
1157 1.1 chs
1158 1.1 chs void
1159 1.1 chs nfe_watchdog(struct ifnet *ifp)
1160 1.1 chs {
1161 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1162 1.1 chs
1163 1.1 chs printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
1164 1.1 chs
1165 1.1 chs ifp->if_flags &= ~IFF_RUNNING;
1166 1.1 chs nfe_init(ifp);
1167 1.1 chs
1168 1.1 chs ifp->if_oerrors++;
1169 1.1 chs }
1170 1.1 chs
1171 1.1 chs int
1172 1.1 chs nfe_init(struct ifnet *ifp)
1173 1.1 chs {
1174 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1175 1.1 chs uint32_t tmp;
1176 1.12 jmcneill int s;
1177 1.1 chs
1178 1.1 chs if (ifp->if_flags & IFF_RUNNING)
1179 1.1 chs return 0;
1180 1.1 chs
1181 1.1 chs nfe_stop(ifp, 0);
1182 1.1 chs
1183 1.1 chs NFE_WRITE(sc, NFE_TX_UNK, 0);
1184 1.1 chs NFE_WRITE(sc, NFE_STATUS, 0);
1185 1.1 chs
1186 1.1 chs sc->rxtxctl = NFE_RXTX_BIT2;
1187 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1188 1.1 chs sc->rxtxctl |= NFE_RXTX_V3MAGIC;
1189 1.1 chs else if (sc->sc_flags & NFE_JUMBO_SUP)
1190 1.1 chs sc->rxtxctl |= NFE_RXTX_V2MAGIC;
1191 1.1 chs if (sc->sc_flags & NFE_HW_CSUM)
1192 1.1 chs sc->rxtxctl |= NFE_RXTX_RXCSUM;
1193 1.1 chs #if NVLAN > 0
1194 1.1 chs /*
1195 1.1 chs * Although the adapter is capable of stripping VLAN tags from received
1196 1.1 chs * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
1197 1.1 chs * purpose. This will be done in software by our network stack.
1198 1.1 chs */
1199 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1200 1.1 chs sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
1201 1.1 chs #endif
1202 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
1203 1.1 chs DELAY(10);
1204 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1205 1.1 chs
1206 1.1 chs #if NVLAN
1207 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1208 1.1 chs NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
1209 1.1 chs #endif
1210 1.1 chs
1211 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, 0);
1212 1.1 chs
1213 1.1 chs /* set MAC address */
1214 1.1 chs nfe_set_macaddr(sc, sc->sc_enaddr);
1215 1.1 chs
1216 1.1 chs /* tell MAC where rings are in memory */
1217 1.1 chs #ifdef __LP64__
1218 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
1219 1.1 chs #endif
1220 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
1221 1.1 chs #ifdef __LP64__
1222 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
1223 1.1 chs #endif
1224 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
1225 1.1 chs
1226 1.1 chs NFE_WRITE(sc, NFE_RING_SIZE,
1227 1.1 chs (NFE_RX_RING_COUNT - 1) << 16 |
1228 1.1 chs (NFE_TX_RING_COUNT - 1));
1229 1.1 chs
1230 1.1 chs NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
1231 1.1 chs
1232 1.1 chs /* force MAC to wakeup */
1233 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1234 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
1235 1.1 chs DELAY(10);
1236 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1237 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
1238 1.1 chs
1239 1.12 jmcneill s = splnet();
1240 1.12 jmcneill nfe_intr(sc); /* XXX clear IRQ status registers */
1241 1.12 jmcneill splx(s);
1242 1.12 jmcneill
1243 1.1 chs #if 1
1244 1.1 chs /* configure interrupts coalescing/mitigation */
1245 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
1246 1.1 chs #else
1247 1.1 chs /* no interrupt mitigation: one interrupt per packet */
1248 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, 970);
1249 1.1 chs #endif
1250 1.1 chs
1251 1.1 chs NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
1252 1.1 chs NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
1253 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
1254 1.1 chs
1255 1.1 chs /* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
1256 1.1 chs NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
1257 1.1 chs
1258 1.1 chs NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
1259 1.1 chs NFE_WRITE(sc, NFE_WOL_CTL, NFE_WOL_MAGIC);
1260 1.1 chs
1261 1.1 chs sc->rxtxctl &= ~NFE_RXTX_BIT2;
1262 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1263 1.1 chs DELAY(10);
1264 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
1265 1.1 chs
1266 1.1 chs /* set Rx filter */
1267 1.1 chs nfe_setmulti(sc);
1268 1.1 chs
1269 1.1 chs nfe_ifmedia_upd(ifp);
1270 1.1 chs
1271 1.12 jmcneill nfe_tick(sc);
1272 1.12 jmcneill
1273 1.1 chs /* enable Rx */
1274 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
1275 1.1 chs
1276 1.1 chs /* enable Tx */
1277 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
1278 1.1 chs
1279 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1280 1.1 chs
1281 1.1 chs /* enable interrupts */
1282 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1283 1.1 chs
1284 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1285 1.1 chs
1286 1.1 chs ifp->if_flags |= IFF_RUNNING;
1287 1.1 chs ifp->if_flags &= ~IFF_OACTIVE;
1288 1.1 chs
1289 1.1 chs return 0;
1290 1.1 chs }
1291 1.1 chs
1292 1.1 chs void
1293 1.7 christos nfe_stop(struct ifnet *ifp, int disable)
1294 1.1 chs {
1295 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1296 1.1 chs
1297 1.1 chs callout_stop(&sc->sc_tick_ch);
1298 1.1 chs
1299 1.1 chs ifp->if_timer = 0;
1300 1.1 chs ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1301 1.1 chs
1302 1.1 chs mii_down(&sc->sc_mii);
1303 1.1 chs
1304 1.1 chs /* abort Tx */
1305 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, 0);
1306 1.1 chs
1307 1.1 chs /* disable Rx */
1308 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, 0);
1309 1.1 chs
1310 1.1 chs /* disable interrupts */
1311 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1312 1.1 chs
1313 1.1 chs /* reset Tx and Rx rings */
1314 1.1 chs nfe_reset_tx_ring(sc, &sc->txq);
1315 1.1 chs nfe_reset_rx_ring(sc, &sc->rxq);
1316 1.1 chs }
1317 1.1 chs
1318 1.1 chs int
1319 1.1 chs nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1320 1.1 chs {
1321 1.1 chs struct nfe_desc32 *desc32;
1322 1.1 chs struct nfe_desc64 *desc64;
1323 1.1 chs struct nfe_rx_data *data;
1324 1.1 chs struct nfe_jbuf *jbuf;
1325 1.1 chs void **desc;
1326 1.1 chs bus_addr_t physaddr;
1327 1.1 chs int i, nsegs, error, descsize;
1328 1.1 chs
1329 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1330 1.1 chs desc = (void **)&ring->desc64;
1331 1.1 chs descsize = sizeof (struct nfe_desc64);
1332 1.1 chs } else {
1333 1.1 chs desc = (void **)&ring->desc32;
1334 1.1 chs descsize = sizeof (struct nfe_desc32);
1335 1.1 chs }
1336 1.1 chs
1337 1.1 chs ring->cur = ring->next = 0;
1338 1.1 chs ring->bufsz = MCLBYTES;
1339 1.1 chs
1340 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_RX_RING_COUNT * descsize, 1,
1341 1.1 chs NFE_RX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1342 1.1 chs if (error != 0) {
1343 1.1 chs printf("%s: could not create desc DMA map\n",
1344 1.1 chs sc->sc_dev.dv_xname);
1345 1.1 chs goto fail;
1346 1.1 chs }
1347 1.1 chs
1348 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_RX_RING_COUNT * descsize,
1349 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1350 1.1 chs if (error != 0) {
1351 1.1 chs printf("%s: could not allocate DMA memory\n",
1352 1.1 chs sc->sc_dev.dv_xname);
1353 1.1 chs goto fail;
1354 1.1 chs }
1355 1.1 chs
1356 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1357 1.15 christos NFE_RX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1358 1.1 chs if (error != 0) {
1359 1.1 chs printf("%s: could not map desc DMA memory\n",
1360 1.1 chs sc->sc_dev.dv_xname);
1361 1.1 chs goto fail;
1362 1.1 chs }
1363 1.1 chs
1364 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1365 1.1 chs NFE_RX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1366 1.1 chs if (error != 0) {
1367 1.1 chs printf("%s: could not load desc DMA map\n",
1368 1.1 chs sc->sc_dev.dv_xname);
1369 1.1 chs goto fail;
1370 1.1 chs }
1371 1.1 chs
1372 1.1 chs bzero(*desc, NFE_RX_RING_COUNT * descsize);
1373 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1374 1.1 chs
1375 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1376 1.1 chs ring->bufsz = NFE_JBYTES;
1377 1.1 chs if ((error = nfe_jpool_alloc(sc)) != 0) {
1378 1.1 chs printf("%s: could not allocate jumbo frames\n",
1379 1.1 chs sc->sc_dev.dv_xname);
1380 1.1 chs goto fail;
1381 1.1 chs }
1382 1.1 chs }
1383 1.1 chs
1384 1.1 chs /*
1385 1.1 chs * Pre-allocate Rx buffers and populate Rx ring.
1386 1.1 chs */
1387 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1388 1.1 chs data = &sc->rxq.data[i];
1389 1.1 chs
1390 1.1 chs MGETHDR(data->m, M_DONTWAIT, MT_DATA);
1391 1.1 chs if (data->m == NULL) {
1392 1.1 chs printf("%s: could not allocate rx mbuf\n",
1393 1.1 chs sc->sc_dev.dv_xname);
1394 1.1 chs error = ENOMEM;
1395 1.1 chs goto fail;
1396 1.1 chs }
1397 1.1 chs
1398 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1399 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
1400 1.1 chs printf("%s: could not allocate jumbo buffer\n",
1401 1.1 chs sc->sc_dev.dv_xname);
1402 1.1 chs goto fail;
1403 1.1 chs }
1404 1.1 chs MEXTADD(data->m, jbuf->buf, NFE_JBYTES, 0, nfe_jfree,
1405 1.1 chs sc);
1406 1.1 chs
1407 1.1 chs physaddr = jbuf->physaddr;
1408 1.1 chs } else {
1409 1.1 chs error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1410 1.1 chs MCLBYTES, 0, BUS_DMA_NOWAIT, &data->map);
1411 1.1 chs if (error != 0) {
1412 1.1 chs printf("%s: could not create DMA map\n",
1413 1.1 chs sc->sc_dev.dv_xname);
1414 1.1 chs goto fail;
1415 1.1 chs }
1416 1.1 chs MCLGET(data->m, M_DONTWAIT);
1417 1.1 chs if (!(data->m->m_flags & M_EXT)) {
1418 1.1 chs printf("%s: could not allocate mbuf cluster\n",
1419 1.1 chs sc->sc_dev.dv_xname);
1420 1.1 chs error = ENOMEM;
1421 1.1 chs goto fail;
1422 1.1 chs }
1423 1.1 chs
1424 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
1425 1.1 chs mtod(data->m, void *), MCLBYTES, NULL,
1426 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
1427 1.1 chs if (error != 0) {
1428 1.1 chs printf("%s: could not load rx buf DMA map",
1429 1.1 chs sc->sc_dev.dv_xname);
1430 1.1 chs goto fail;
1431 1.1 chs }
1432 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
1433 1.1 chs }
1434 1.1 chs
1435 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1436 1.1 chs desc64 = &sc->rxq.desc64[i];
1437 1.1 chs #if defined(__LP64__)
1438 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
1439 1.1 chs #endif
1440 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
1441 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
1442 1.1 chs desc64->flags = htole16(NFE_RX_READY);
1443 1.1 chs } else {
1444 1.1 chs desc32 = &sc->rxq.desc32[i];
1445 1.1 chs desc32->physaddr = htole32(physaddr);
1446 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
1447 1.1 chs desc32->flags = htole16(NFE_RX_READY);
1448 1.1 chs }
1449 1.1 chs }
1450 1.1 chs
1451 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1452 1.1 chs BUS_DMASYNC_PREWRITE);
1453 1.1 chs
1454 1.1 chs return 0;
1455 1.1 chs
1456 1.1 chs fail: nfe_free_rx_ring(sc, ring);
1457 1.1 chs return error;
1458 1.1 chs }
1459 1.1 chs
1460 1.1 chs void
1461 1.1 chs nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1462 1.1 chs {
1463 1.1 chs int i;
1464 1.1 chs
1465 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1466 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1467 1.1 chs ring->desc64[i].length = htole16(ring->bufsz);
1468 1.1 chs ring->desc64[i].flags = htole16(NFE_RX_READY);
1469 1.1 chs } else {
1470 1.1 chs ring->desc32[i].length = htole16(ring->bufsz);
1471 1.1 chs ring->desc32[i].flags = htole16(NFE_RX_READY);
1472 1.1 chs }
1473 1.1 chs }
1474 1.1 chs
1475 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1476 1.1 chs BUS_DMASYNC_PREWRITE);
1477 1.1 chs
1478 1.1 chs ring->cur = ring->next = 0;
1479 1.1 chs }
1480 1.1 chs
1481 1.1 chs void
1482 1.1 chs nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1483 1.1 chs {
1484 1.1 chs struct nfe_rx_data *data;
1485 1.1 chs void *desc;
1486 1.1 chs int i, descsize;
1487 1.1 chs
1488 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1489 1.1 chs desc = ring->desc64;
1490 1.1 chs descsize = sizeof (struct nfe_desc64);
1491 1.1 chs } else {
1492 1.1 chs desc = ring->desc32;
1493 1.1 chs descsize = sizeof (struct nfe_desc32);
1494 1.1 chs }
1495 1.1 chs
1496 1.1 chs if (desc != NULL) {
1497 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1498 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1499 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1500 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1501 1.1 chs NFE_RX_RING_COUNT * descsize);
1502 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1503 1.1 chs }
1504 1.1 chs
1505 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1506 1.1 chs data = &ring->data[i];
1507 1.1 chs
1508 1.1 chs if (data->map != NULL) {
1509 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1510 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1511 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
1512 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1513 1.1 chs }
1514 1.1 chs if (data->m != NULL)
1515 1.1 chs m_freem(data->m);
1516 1.1 chs }
1517 1.1 chs }
1518 1.1 chs
1519 1.1 chs struct nfe_jbuf *
1520 1.19 cube nfe_jalloc(struct nfe_softc *sc, int i)
1521 1.1 chs {
1522 1.1 chs struct nfe_jbuf *jbuf;
1523 1.1 chs
1524 1.1 chs jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
1525 1.1 chs if (jbuf == NULL)
1526 1.1 chs return NULL;
1527 1.19 cube sc->rxq.jbufmap[i] =
1528 1.19 cube ((char *)jbuf->buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1529 1.1 chs SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
1530 1.1 chs return jbuf;
1531 1.1 chs }
1532 1.1 chs
1533 1.1 chs /*
1534 1.1 chs * This is called automatically by the network stack when the mbuf is freed.
1535 1.1 chs * Caution must be taken that the NIC might be reset by the time the mbuf is
1536 1.1 chs * freed.
1537 1.1 chs */
1538 1.1 chs void
1539 1.15 christos nfe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1540 1.1 chs {
1541 1.1 chs struct nfe_softc *sc = arg;
1542 1.1 chs struct nfe_jbuf *jbuf;
1543 1.1 chs int i;
1544 1.1 chs
1545 1.1 chs /* find the jbuf from the base pointer */
1546 1.15 christos i = ((char *)buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1547 1.1 chs if (i < 0 || i >= NFE_JPOOL_COUNT) {
1548 1.1 chs printf("%s: request to free a buffer (%p) not managed by us\n",
1549 1.1 chs sc->sc_dev.dv_xname, buf);
1550 1.1 chs return;
1551 1.1 chs }
1552 1.1 chs jbuf = &sc->rxq.jbuf[i];
1553 1.1 chs
1554 1.1 chs /* ..and put it back in the free list */
1555 1.1 chs SLIST_INSERT_HEAD(&sc->rxq.jfreelist, jbuf, jnext);
1556 1.2 chs
1557 1.2 chs if (m != NULL)
1558 1.21 ad pool_cache_put(mb_cache, m);
1559 1.1 chs }
1560 1.1 chs
1561 1.1 chs int
1562 1.1 chs nfe_jpool_alloc(struct nfe_softc *sc)
1563 1.1 chs {
1564 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1565 1.1 chs struct nfe_jbuf *jbuf;
1566 1.1 chs bus_addr_t physaddr;
1567 1.15 christos char *buf;
1568 1.1 chs int i, nsegs, error;
1569 1.1 chs
1570 1.1 chs /*
1571 1.1 chs * Allocate a big chunk of DMA'able memory.
1572 1.1 chs */
1573 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JPOOL_SIZE, 1,
1574 1.1 chs NFE_JPOOL_SIZE, 0, BUS_DMA_NOWAIT, &ring->jmap);
1575 1.1 chs if (error != 0) {
1576 1.1 chs printf("%s: could not create jumbo DMA map\n",
1577 1.1 chs sc->sc_dev.dv_xname);
1578 1.1 chs goto fail;
1579 1.1 chs }
1580 1.1 chs
1581 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_JPOOL_SIZE, PAGE_SIZE, 0,
1582 1.1 chs &ring->jseg, 1, &nsegs, BUS_DMA_NOWAIT);
1583 1.1 chs if (error != 0) {
1584 1.1 chs printf("%s could not allocate jumbo DMA memory\n",
1585 1.1 chs sc->sc_dev.dv_xname);
1586 1.1 chs goto fail;
1587 1.1 chs }
1588 1.1 chs
1589 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->jseg, nsegs, NFE_JPOOL_SIZE,
1590 1.1 chs &ring->jpool, BUS_DMA_NOWAIT);
1591 1.1 chs if (error != 0) {
1592 1.1 chs printf("%s: could not map jumbo DMA memory\n",
1593 1.1 chs sc->sc_dev.dv_xname);
1594 1.1 chs goto fail;
1595 1.1 chs }
1596 1.1 chs
1597 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->jmap, ring->jpool,
1598 1.1 chs NFE_JPOOL_SIZE, NULL, BUS_DMA_READ | BUS_DMA_NOWAIT);
1599 1.1 chs if (error != 0) {
1600 1.1 chs printf("%s: could not load jumbo DMA map\n",
1601 1.1 chs sc->sc_dev.dv_xname);
1602 1.1 chs goto fail;
1603 1.1 chs }
1604 1.1 chs
1605 1.1 chs /* ..and split it into 9KB chunks */
1606 1.1 chs SLIST_INIT(&ring->jfreelist);
1607 1.1 chs
1608 1.1 chs buf = ring->jpool;
1609 1.1 chs physaddr = ring->jmap->dm_segs[0].ds_addr;
1610 1.1 chs for (i = 0; i < NFE_JPOOL_COUNT; i++) {
1611 1.1 chs jbuf = &ring->jbuf[i];
1612 1.1 chs
1613 1.1 chs jbuf->buf = buf;
1614 1.1 chs jbuf->physaddr = physaddr;
1615 1.1 chs
1616 1.1 chs SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1617 1.1 chs
1618 1.1 chs buf += NFE_JBYTES;
1619 1.1 chs physaddr += NFE_JBYTES;
1620 1.1 chs }
1621 1.1 chs
1622 1.1 chs return 0;
1623 1.1 chs
1624 1.1 chs fail: nfe_jpool_free(sc);
1625 1.1 chs return error;
1626 1.1 chs }
1627 1.1 chs
1628 1.1 chs void
1629 1.1 chs nfe_jpool_free(struct nfe_softc *sc)
1630 1.1 chs {
1631 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1632 1.1 chs
1633 1.1 chs if (ring->jmap != NULL) {
1634 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->jmap, 0,
1635 1.1 chs ring->jmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1636 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->jmap);
1637 1.1 chs bus_dmamap_destroy(sc->sc_dmat, ring->jmap);
1638 1.1 chs }
1639 1.1 chs if (ring->jpool != NULL) {
1640 1.1 chs bus_dmamem_unmap(sc->sc_dmat, ring->jpool, NFE_JPOOL_SIZE);
1641 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->jseg, 1);
1642 1.1 chs }
1643 1.1 chs }
1644 1.1 chs
1645 1.1 chs int
1646 1.1 chs nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1647 1.1 chs {
1648 1.1 chs int i, nsegs, error;
1649 1.1 chs void **desc;
1650 1.1 chs int descsize;
1651 1.1 chs
1652 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1653 1.1 chs desc = (void **)&ring->desc64;
1654 1.1 chs descsize = sizeof (struct nfe_desc64);
1655 1.1 chs } else {
1656 1.1 chs desc = (void **)&ring->desc32;
1657 1.1 chs descsize = sizeof (struct nfe_desc32);
1658 1.1 chs }
1659 1.1 chs
1660 1.1 chs ring->queued = 0;
1661 1.1 chs ring->cur = ring->next = 0;
1662 1.1 chs
1663 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_TX_RING_COUNT * descsize, 1,
1664 1.1 chs NFE_TX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1665 1.1 chs
1666 1.1 chs if (error != 0) {
1667 1.1 chs printf("%s: could not create desc DMA map\n",
1668 1.1 chs sc->sc_dev.dv_xname);
1669 1.1 chs goto fail;
1670 1.1 chs }
1671 1.1 chs
1672 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_TX_RING_COUNT * descsize,
1673 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1674 1.1 chs if (error != 0) {
1675 1.1 chs printf("%s: could not allocate DMA memory\n",
1676 1.1 chs sc->sc_dev.dv_xname);
1677 1.1 chs goto fail;
1678 1.1 chs }
1679 1.1 chs
1680 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1681 1.15 christos NFE_TX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1682 1.1 chs if (error != 0) {
1683 1.1 chs printf("%s: could not map desc DMA memory\n",
1684 1.1 chs sc->sc_dev.dv_xname);
1685 1.1 chs goto fail;
1686 1.1 chs }
1687 1.1 chs
1688 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1689 1.1 chs NFE_TX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1690 1.1 chs if (error != 0) {
1691 1.1 chs printf("%s: could not load desc DMA map\n",
1692 1.1 chs sc->sc_dev.dv_xname);
1693 1.1 chs goto fail;
1694 1.1 chs }
1695 1.1 chs
1696 1.1 chs bzero(*desc, NFE_TX_RING_COUNT * descsize);
1697 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1698 1.1 chs
1699 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1700 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JBYTES,
1701 1.1 chs NFE_MAX_SCATTER, NFE_JBYTES, 0, BUS_DMA_NOWAIT,
1702 1.1 chs &ring->data[i].map);
1703 1.1 chs if (error != 0) {
1704 1.1 chs printf("%s: could not create DMA map\n",
1705 1.1 chs sc->sc_dev.dv_xname);
1706 1.1 chs goto fail;
1707 1.1 chs }
1708 1.1 chs }
1709 1.1 chs
1710 1.1 chs return 0;
1711 1.1 chs
1712 1.1 chs fail: nfe_free_tx_ring(sc, ring);
1713 1.1 chs return error;
1714 1.1 chs }
1715 1.1 chs
1716 1.1 chs void
1717 1.1 chs nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1718 1.1 chs {
1719 1.1 chs struct nfe_tx_data *data;
1720 1.1 chs int i;
1721 1.1 chs
1722 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1723 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1724 1.1 chs ring->desc64[i].flags = 0;
1725 1.1 chs else
1726 1.1 chs ring->desc32[i].flags = 0;
1727 1.1 chs
1728 1.1 chs data = &ring->data[i];
1729 1.1 chs
1730 1.1 chs if (data->m != NULL) {
1731 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1732 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1733 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1734 1.1 chs m_freem(data->m);
1735 1.1 chs data->m = NULL;
1736 1.1 chs }
1737 1.1 chs }
1738 1.1 chs
1739 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1740 1.1 chs BUS_DMASYNC_PREWRITE);
1741 1.1 chs
1742 1.1 chs ring->queued = 0;
1743 1.1 chs ring->cur = ring->next = 0;
1744 1.1 chs }
1745 1.1 chs
1746 1.1 chs void
1747 1.1 chs nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1748 1.1 chs {
1749 1.1 chs struct nfe_tx_data *data;
1750 1.1 chs void *desc;
1751 1.1 chs int i, descsize;
1752 1.1 chs
1753 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1754 1.1 chs desc = ring->desc64;
1755 1.1 chs descsize = sizeof (struct nfe_desc64);
1756 1.1 chs } else {
1757 1.1 chs desc = ring->desc32;
1758 1.1 chs descsize = sizeof (struct nfe_desc32);
1759 1.1 chs }
1760 1.1 chs
1761 1.1 chs if (desc != NULL) {
1762 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1763 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1764 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1765 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1766 1.1 chs NFE_TX_RING_COUNT * descsize);
1767 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1768 1.1 chs }
1769 1.1 chs
1770 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1771 1.1 chs data = &ring->data[i];
1772 1.1 chs
1773 1.1 chs if (data->m != NULL) {
1774 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1775 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1776 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1777 1.1 chs m_freem(data->m);
1778 1.1 chs }
1779 1.1 chs }
1780 1.1 chs
1781 1.1 chs /* ..and now actually destroy the DMA mappings */
1782 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1783 1.1 chs data = &ring->data[i];
1784 1.1 chs if (data->map == NULL)
1785 1.1 chs continue;
1786 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1787 1.1 chs }
1788 1.1 chs }
1789 1.1 chs
1790 1.1 chs int
1791 1.1 chs nfe_ifmedia_upd(struct ifnet *ifp)
1792 1.1 chs {
1793 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1794 1.1 chs struct mii_data *mii = &sc->sc_mii;
1795 1.1 chs struct mii_softc *miisc;
1796 1.1 chs
1797 1.1 chs if (mii->mii_instance != 0) {
1798 1.1 chs LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
1799 1.1 chs mii_phy_reset(miisc);
1800 1.1 chs }
1801 1.1 chs return mii_mediachg(mii);
1802 1.1 chs }
1803 1.1 chs
1804 1.1 chs void
1805 1.1 chs nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1806 1.1 chs {
1807 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1808 1.1 chs struct mii_data *mii = &sc->sc_mii;
1809 1.1 chs
1810 1.1 chs mii_pollstat(mii);
1811 1.1 chs ifmr->ifm_status = mii->mii_media_status;
1812 1.1 chs ifmr->ifm_active = mii->mii_media_active;
1813 1.1 chs }
1814 1.1 chs
1815 1.1 chs void
1816 1.1 chs nfe_setmulti(struct nfe_softc *sc)
1817 1.1 chs {
1818 1.1 chs struct ethercom *ec = &sc->sc_ethercom;
1819 1.1 chs struct ifnet *ifp = &ec->ec_if;
1820 1.1 chs struct ether_multi *enm;
1821 1.1 chs struct ether_multistep step;
1822 1.1 chs uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
1823 1.1 chs uint32_t filter = NFE_RXFILTER_MAGIC;
1824 1.1 chs int i;
1825 1.1 chs
1826 1.1 chs if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
1827 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1828 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1829 1.1 chs goto done;
1830 1.1 chs }
1831 1.1 chs
1832 1.1 chs bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
1833 1.1 chs bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
1834 1.1 chs
1835 1.1 chs ETHER_FIRST_MULTI(step, ec, enm);
1836 1.1 chs while (enm != NULL) {
1837 1.1 chs if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1838 1.1 chs ifp->if_flags |= IFF_ALLMULTI;
1839 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1840 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1841 1.1 chs goto done;
1842 1.1 chs }
1843 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++) {
1844 1.1 chs addr[i] &= enm->enm_addrlo[i];
1845 1.1 chs mask[i] &= ~enm->enm_addrlo[i];
1846 1.1 chs }
1847 1.1 chs ETHER_NEXT_MULTI(step, enm);
1848 1.1 chs }
1849 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++)
1850 1.1 chs mask[i] |= addr[i];
1851 1.1 chs
1852 1.1 chs done:
1853 1.1 chs addr[0] |= 0x01; /* make sure multicast bit is set */
1854 1.1 chs
1855 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_HI,
1856 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1857 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_LO,
1858 1.1 chs addr[5] << 8 | addr[4]);
1859 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_HI,
1860 1.1 chs mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
1861 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_LO,
1862 1.1 chs mask[5] << 8 | mask[4]);
1863 1.1 chs
1864 1.1 chs filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
1865 1.1 chs NFE_WRITE(sc, NFE_RXFILTER, filter);
1866 1.1 chs }
1867 1.1 chs
1868 1.1 chs void
1869 1.1 chs nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
1870 1.1 chs {
1871 1.1 chs uint32_t tmp;
1872 1.1 chs
1873 1.25 tsutsui if ((sc->sc_flags & NFE_CORRECT_MACADDR) == 0) {
1874 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_LO);
1875 1.25 tsutsui addr[0] = (tmp >> 8) & 0xff;
1876 1.25 tsutsui addr[1] = (tmp & 0xff);
1877 1.25 tsutsui
1878 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_HI);
1879 1.25 tsutsui addr[2] = (tmp >> 24) & 0xff;
1880 1.25 tsutsui addr[3] = (tmp >> 16) & 0xff;
1881 1.25 tsutsui addr[4] = (tmp >> 8) & 0xff;
1882 1.25 tsutsui addr[5] = (tmp & 0xff);
1883 1.25 tsutsui } else {
1884 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_LO);
1885 1.25 tsutsui addr[5] = (tmp >> 8) & 0xff;
1886 1.25 tsutsui addr[4] = (tmp & 0xff);
1887 1.25 tsutsui
1888 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_HI);
1889 1.25 tsutsui addr[3] = (tmp >> 24) & 0xff;
1890 1.25 tsutsui addr[2] = (tmp >> 16) & 0xff;
1891 1.25 tsutsui addr[1] = (tmp >> 8) & 0xff;
1892 1.25 tsutsui addr[0] = (tmp & 0xff);
1893 1.25 tsutsui }
1894 1.1 chs }
1895 1.1 chs
1896 1.1 chs void
1897 1.1 chs nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
1898 1.1 chs {
1899 1.1 chs NFE_WRITE(sc, NFE_MACADDR_LO,
1900 1.1 chs addr[5] << 8 | addr[4]);
1901 1.1 chs NFE_WRITE(sc, NFE_MACADDR_HI,
1902 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1903 1.1 chs }
1904 1.1 chs
1905 1.1 chs void
1906 1.1 chs nfe_tick(void *arg)
1907 1.1 chs {
1908 1.1 chs struct nfe_softc *sc = arg;
1909 1.1 chs int s;
1910 1.1 chs
1911 1.1 chs s = splnet();
1912 1.1 chs mii_tick(&sc->sc_mii);
1913 1.1 chs splx(s);
1914 1.1 chs
1915 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1916 1.1 chs }
1917