if_nfe.c revision 1.36.6.1 1 1.36.6.1 snj /* $NetBSD: if_nfe.c,v 1.36.6.1 2009/03/02 20:46:03 snj Exp $ */
2 1.31 christos /* $OpenBSD: if_nfe.c,v 1.77 2008/02/05 16:52:50 brad Exp $ */
3 1.1 chs
4 1.1 chs /*-
5 1.31 christos * Copyright (c) 2006, 2007 Damien Bergamini <damien.bergamini (at) free.fr>
6 1.1 chs * Copyright (c) 2005, 2006 Jonathan Gray <jsg (at) openbsd.org>
7 1.1 chs *
8 1.1 chs * Permission to use, copy, modify, and distribute this software for any
9 1.1 chs * purpose with or without fee is hereby granted, provided that the above
10 1.1 chs * copyright notice and this permission notice appear in all copies.
11 1.1 chs *
12 1.1 chs * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 chs * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 chs * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 chs * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 chs * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 chs * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 chs * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 chs */
20 1.1 chs
21 1.1 chs /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
22 1.1 chs
23 1.1 chs #include <sys/cdefs.h>
24 1.36.6.1 snj __KERNEL_RCSID(0, "$NetBSD: if_nfe.c,v 1.36.6.1 2009/03/02 20:46:03 snj Exp $");
25 1.1 chs
26 1.1 chs #include "opt_inet.h"
27 1.1 chs #include "bpfilter.h"
28 1.1 chs #include "vlan.h"
29 1.1 chs
30 1.1 chs #include <sys/param.h>
31 1.1 chs #include <sys/endian.h>
32 1.1 chs #include <sys/systm.h>
33 1.1 chs #include <sys/types.h>
34 1.1 chs #include <sys/sockio.h>
35 1.1 chs #include <sys/mbuf.h>
36 1.34 cube #include <sys/mutex.h>
37 1.1 chs #include <sys/queue.h>
38 1.1 chs #include <sys/kernel.h>
39 1.1 chs #include <sys/device.h>
40 1.31 christos #include <sys/callout.h>
41 1.1 chs #include <sys/socket.h>
42 1.1 chs
43 1.20 ad #include <sys/bus.h>
44 1.1 chs
45 1.1 chs #include <net/if.h>
46 1.1 chs #include <net/if_dl.h>
47 1.1 chs #include <net/if_media.h>
48 1.1 chs #include <net/if_ether.h>
49 1.1 chs #include <net/if_arp.h>
50 1.1 chs
51 1.1 chs #ifdef INET
52 1.1 chs #include <netinet/in.h>
53 1.1 chs #include <netinet/in_systm.h>
54 1.1 chs #include <netinet/in_var.h>
55 1.1 chs #include <netinet/ip.h>
56 1.1 chs #include <netinet/if_inarp.h>
57 1.1 chs #endif
58 1.1 chs
59 1.1 chs #if NVLAN > 0
60 1.1 chs #include <net/if_types.h>
61 1.1 chs #endif
62 1.1 chs
63 1.1 chs #if NBPFILTER > 0
64 1.1 chs #include <net/bpf.h>
65 1.1 chs #endif
66 1.1 chs
67 1.1 chs #include <dev/mii/mii.h>
68 1.1 chs #include <dev/mii/miivar.h>
69 1.1 chs
70 1.1 chs #include <dev/pci/pcireg.h>
71 1.1 chs #include <dev/pci/pcivar.h>
72 1.1 chs #include <dev/pci/pcidevs.h>
73 1.1 chs
74 1.1 chs #include <dev/pci/if_nfereg.h>
75 1.1 chs #include <dev/pci/if_nfevar.h>
76 1.1 chs
77 1.30 cube int nfe_match(device_t, cfdata_t, void *);
78 1.30 cube void nfe_attach(device_t, device_t, void *);
79 1.1 chs void nfe_power(int, void *);
80 1.30 cube void nfe_miibus_statchg(device_t);
81 1.30 cube int nfe_miibus_readreg(device_t, int, int);
82 1.30 cube void nfe_miibus_writereg(device_t, int, int, int);
83 1.1 chs int nfe_intr(void *);
84 1.15 christos int nfe_ioctl(struct ifnet *, u_long, void *);
85 1.1 chs void nfe_txdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
86 1.1 chs void nfe_txdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
87 1.1 chs void nfe_txdesc32_rsync(struct nfe_softc *, int, int, int);
88 1.1 chs void nfe_txdesc64_rsync(struct nfe_softc *, int, int, int);
89 1.1 chs void nfe_rxdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
90 1.1 chs void nfe_rxdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
91 1.1 chs void nfe_rxeof(struct nfe_softc *);
92 1.1 chs void nfe_txeof(struct nfe_softc *);
93 1.1 chs int nfe_encap(struct nfe_softc *, struct mbuf *);
94 1.1 chs void nfe_start(struct ifnet *);
95 1.1 chs void nfe_watchdog(struct ifnet *);
96 1.1 chs int nfe_init(struct ifnet *);
97 1.1 chs void nfe_stop(struct ifnet *, int);
98 1.19 cube struct nfe_jbuf *nfe_jalloc(struct nfe_softc *, int);
99 1.15 christos void nfe_jfree(struct mbuf *, void *, size_t, void *);
100 1.1 chs int nfe_jpool_alloc(struct nfe_softc *);
101 1.1 chs void nfe_jpool_free(struct nfe_softc *);
102 1.1 chs int nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
103 1.1 chs void nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
104 1.1 chs void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
105 1.1 chs int nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
106 1.1 chs void nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
107 1.1 chs void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
108 1.1 chs void nfe_setmulti(struct nfe_softc *);
109 1.1 chs void nfe_get_macaddr(struct nfe_softc *, uint8_t *);
110 1.1 chs void nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
111 1.1 chs void nfe_tick(void *);
112 1.35 jmcneill void nfe_poweron(device_t);
113 1.35 jmcneill bool nfe_resume(device_t PMF_FN_PROTO);
114 1.1 chs
115 1.30 cube CFATTACH_DECL_NEW(nfe, sizeof(struct nfe_softc), nfe_match, nfe_attach,
116 1.30 cube NULL, NULL);
117 1.1 chs
118 1.34 cube /* #define NFE_NO_JUMBO */
119 1.34 cube
120 1.1 chs #ifdef NFE_DEBUG
121 1.1 chs int nfedebug = 0;
122 1.1 chs #define DPRINTF(x) do { if (nfedebug) printf x; } while (0)
123 1.1 chs #define DPRINTFN(n,x) do { if (nfedebug >= (n)) printf x; } while (0)
124 1.1 chs #else
125 1.1 chs #define DPRINTF(x)
126 1.1 chs #define DPRINTFN(n,x)
127 1.1 chs #endif
128 1.1 chs
129 1.1 chs /* deal with naming differences */
130 1.1 chs
131 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 \
132 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1
133 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 \
134 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2
135 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 \
136 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN
137 1.1 chs
138 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN1 \
139 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN1
140 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN2 \
141 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN2
142 1.1 chs
143 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN1 \
144 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN1
145 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN2 \
146 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN2
147 1.1 chs
148 1.1 chs #ifdef _LP64
149 1.1 chs #define __LP64__ 1
150 1.1 chs #endif
151 1.1 chs
152 1.1 chs const struct nfe_product {
153 1.1 chs pci_vendor_id_t vendor;
154 1.1 chs pci_product_id_t product;
155 1.1 chs } nfe_devices[] = {
156 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN },
157 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN },
158 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1 },
159 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 },
160 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 },
161 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4 },
162 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 },
163 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1 },
164 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2 },
165 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1 },
166 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2 },
167 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1 },
168 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2 },
169 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1 },
170 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2 },
171 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1 },
172 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2 },
173 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3 },
174 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4 },
175 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1 },
176 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2 },
177 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3 },
178 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4 },
179 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1 },
180 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2 },
181 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3 },
182 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4 },
183 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1 },
184 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2 },
185 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3 },
186 1.29 isaki { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4 },
187 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN1 },
188 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN2 },
189 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN3 },
190 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN4 },
191 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN1 },
192 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN2 },
193 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN3 },
194 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN4 }
195 1.1 chs };
196 1.1 chs
197 1.1 chs int
198 1.30 cube nfe_match(device_t dev, cfdata_t match, void *aux)
199 1.1 chs {
200 1.1 chs struct pci_attach_args *pa = aux;
201 1.1 chs const struct nfe_product *np;
202 1.1 chs int i;
203 1.1 chs
204 1.1 chs for (i = 0; i < sizeof(nfe_devices) / sizeof(nfe_devices[0]); i++) {
205 1.1 chs np = &nfe_devices[i];
206 1.1 chs if (PCI_VENDOR(pa->pa_id) == np->vendor &&
207 1.1 chs PCI_PRODUCT(pa->pa_id) == np->product)
208 1.1 chs return 1;
209 1.1 chs }
210 1.1 chs return 0;
211 1.1 chs }
212 1.1 chs
213 1.1 chs void
214 1.30 cube nfe_attach(device_t parent, device_t self, void *aux)
215 1.1 chs {
216 1.30 cube struct nfe_softc *sc = device_private(self);
217 1.1 chs struct pci_attach_args *pa = aux;
218 1.1 chs pci_chipset_tag_t pc = pa->pa_pc;
219 1.1 chs pci_intr_handle_t ih;
220 1.1 chs const char *intrstr;
221 1.1 chs struct ifnet *ifp;
222 1.1 chs bus_size_t memsize;
223 1.1 chs pcireg_t memtype;
224 1.10 tsutsui char devinfo[256];
225 1.10 tsutsui
226 1.30 cube sc->sc_dev = self;
227 1.10 tsutsui pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
228 1.31 christos aprint_normal(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
229 1.1 chs
230 1.1 chs memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NFE_PCI_BA);
231 1.1 chs switch (memtype) {
232 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
233 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
234 1.1 chs if (pci_mapreg_map(pa, NFE_PCI_BA, memtype, 0, &sc->sc_memt,
235 1.1 chs &sc->sc_memh, NULL, &memsize) == 0)
236 1.1 chs break;
237 1.1 chs /* FALLTHROUGH */
238 1.1 chs default:
239 1.30 cube aprint_error_dev(self, "could not map mem space\n");
240 1.1 chs return;
241 1.1 chs }
242 1.1 chs
243 1.1 chs if (pci_intr_map(pa, &ih) != 0) {
244 1.30 cube aprint_error_dev(self, "could not map interrupt\n");
245 1.36.6.1 snj goto fail;
246 1.1 chs }
247 1.1 chs
248 1.1 chs intrstr = pci_intr_string(pc, ih);
249 1.1 chs sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nfe_intr, sc);
250 1.1 chs if (sc->sc_ih == NULL) {
251 1.30 cube aprint_error_dev(self, "could not establish interrupt");
252 1.1 chs if (intrstr != NULL)
253 1.30 cube aprint_normal(" at %s", intrstr);
254 1.30 cube aprint_normal("\n");
255 1.36.6.1 snj goto fail;
256 1.1 chs }
257 1.30 cube aprint_normal_dev(self, "interrupting at %s\n", intrstr);
258 1.1 chs
259 1.1 chs sc->sc_dmat = pa->pa_dmat;
260 1.1 chs
261 1.1 chs sc->sc_flags = 0;
262 1.1 chs
263 1.1 chs switch (PCI_PRODUCT(pa->pa_id)) {
264 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
265 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
266 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
267 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
268 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
269 1.1 chs break;
270 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
271 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
272 1.31 christos sc->sc_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT;
273 1.31 christos break;
274 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
275 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
276 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
277 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
278 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
279 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
280 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
281 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
282 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
283 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
284 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
285 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
286 1.31 christos sc->sc_flags |= NFE_40BIT_ADDR | NFE_CORRECT_MACADDR |
287 1.31 christos NFE_PWR_MGMT;
288 1.31 christos break;
289 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN1:
290 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN2:
291 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN3:
292 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN4:
293 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN1:
294 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN2:
295 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN3:
296 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN4:
297 1.31 christos sc->sc_flags |= NFE_40BIT_ADDR | NFE_HW_CSUM |
298 1.31 christos NFE_CORRECT_MACADDR | NFE_PWR_MGMT;
299 1.1 chs break;
300 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN1:
301 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN2:
302 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
303 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
304 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM;
305 1.1 chs break;
306 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
307 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
308 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
309 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
310 1.31 christos sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR |
311 1.31 christos NFE_CORRECT_MACADDR | NFE_PWR_MGMT;
312 1.31 christos break;
313 1.31 christos case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
314 1.31 christos case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
315 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
316 1.27 tsutsui NFE_HW_VLAN | NFE_PWR_MGMT;
317 1.1 chs break;
318 1.1 chs }
319 1.1 chs
320 1.35 jmcneill nfe_poweron(self);
321 1.27 tsutsui
322 1.34 cube #ifndef NFE_NO_JUMBO
323 1.1 chs /* enable jumbo frames for adapters that support it */
324 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
325 1.1 chs sc->sc_flags |= NFE_USE_JUMBO;
326 1.1 chs #endif
327 1.1 chs
328 1.31 christos /* Check for reversed ethernet address */
329 1.31 christos if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0)
330 1.31 christos sc->sc_flags |= NFE_CORRECT_MACADDR;
331 1.31 christos
332 1.31 christos nfe_get_macaddr(sc, sc->sc_enaddr);
333 1.31 christos aprint_normal_dev(self, "Ethernet address %s\n",
334 1.31 christos ether_sprintf(sc->sc_enaddr));
335 1.31 christos
336 1.1 chs /*
337 1.1 chs * Allocate Tx and Rx rings.
338 1.1 chs */
339 1.1 chs if (nfe_alloc_tx_ring(sc, &sc->txq) != 0) {
340 1.30 cube aprint_error_dev(self, "could not allocate Tx ring\n");
341 1.36.6.1 snj goto fail;
342 1.1 chs }
343 1.1 chs
344 1.36 cube mutex_init(&sc->rxq.mtx, MUTEX_DEFAULT, IPL_NET);
345 1.34 cube
346 1.1 chs if (nfe_alloc_rx_ring(sc, &sc->rxq) != 0) {
347 1.30 cube aprint_error_dev(self, "could not allocate Rx ring\n");
348 1.1 chs nfe_free_tx_ring(sc, &sc->txq);
349 1.36.6.1 snj goto fail;
350 1.1 chs }
351 1.1 chs
352 1.1 chs ifp = &sc->sc_ethercom.ec_if;
353 1.1 chs ifp->if_softc = sc;
354 1.1 chs ifp->if_mtu = ETHERMTU;
355 1.1 chs ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
356 1.1 chs ifp->if_ioctl = nfe_ioctl;
357 1.1 chs ifp->if_start = nfe_start;
358 1.24 jmcneill ifp->if_stop = nfe_stop;
359 1.1 chs ifp->if_watchdog = nfe_watchdog;
360 1.1 chs ifp->if_init = nfe_init;
361 1.1 chs ifp->if_baudrate = IF_Gbps(1);
362 1.1 chs IFQ_SET_MAXLEN(&ifp->if_snd, NFE_IFQ_MAXLEN);
363 1.1 chs IFQ_SET_READY(&ifp->if_snd);
364 1.30 cube strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
365 1.1 chs
366 1.31 christos #ifdef notyet
367 1.31 christos if (sc->sc_flags & NFE_USE_JUMBO)
368 1.31 christos ifp->if_hardmtu = NFE_JUMBO_MTU;
369 1.31 christos #endif
370 1.31 christos
371 1.1 chs #if NVLAN > 0
372 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
373 1.1 chs sc->sc_ethercom.ec_capabilities |=
374 1.1 chs ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
375 1.1 chs #endif
376 1.1 chs if (sc->sc_flags & NFE_HW_CSUM) {
377 1.13 tsutsui ifp->if_capabilities |=
378 1.13 tsutsui IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
379 1.13 tsutsui IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
380 1.13 tsutsui IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
381 1.1 chs }
382 1.1 chs
383 1.1 chs sc->sc_mii.mii_ifp = ifp;
384 1.1 chs sc->sc_mii.mii_readreg = nfe_miibus_readreg;
385 1.1 chs sc->sc_mii.mii_writereg = nfe_miibus_writereg;
386 1.1 chs sc->sc_mii.mii_statchg = nfe_miibus_statchg;
387 1.1 chs
388 1.26 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
389 1.26 dyoung ifmedia_init(&sc->sc_mii.mii_media, 0, ether_mediachange,
390 1.26 dyoung ether_mediastatus);
391 1.1 chs mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
392 1.1 chs MII_OFFSET_ANY, 0);
393 1.1 chs if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
394 1.30 cube aprint_error_dev(self, "no PHY found!\n");
395 1.1 chs ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
396 1.1 chs 0, NULL);
397 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
398 1.1 chs } else
399 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
400 1.1 chs
401 1.1 chs if_attach(ifp);
402 1.1 chs ether_ifattach(ifp, sc->sc_enaddr);
403 1.1 chs
404 1.16 ad callout_init(&sc->sc_tick_ch, 0);
405 1.1 chs callout_setfunc(&sc->sc_tick_ch, nfe_tick, sc);
406 1.1 chs
407 1.35 jmcneill if (!pmf_device_register(self, NULL, nfe_resume))
408 1.24 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
409 1.24 jmcneill else
410 1.24 jmcneill pmf_class_network_register(self, ifp);
411 1.36.6.1 snj
412 1.36.6.1 snj return;
413 1.36.6.1 snj
414 1.36.6.1 snj fail:
415 1.36.6.1 snj if (sc->sc_ih != NULL) {
416 1.36.6.1 snj pci_intr_disestablish(pc, sc->sc_ih);
417 1.36.6.1 snj sc->sc_ih = NULL;
418 1.36.6.1 snj }
419 1.36.6.1 snj if (memsize)
420 1.36.6.1 snj bus_space_unmap(sc->sc_memt, sc->sc_memh, memsize);
421 1.1 chs }
422 1.1 chs
423 1.1 chs void
424 1.30 cube nfe_miibus_statchg(device_t dev)
425 1.1 chs {
426 1.30 cube struct nfe_softc *sc = device_private(dev);
427 1.1 chs struct mii_data *mii = &sc->sc_mii;
428 1.1 chs uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
429 1.1 chs
430 1.1 chs phy = NFE_READ(sc, NFE_PHY_IFACE);
431 1.1 chs phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
432 1.1 chs
433 1.1 chs seed = NFE_READ(sc, NFE_RNDSEED);
434 1.1 chs seed &= ~NFE_SEED_MASK;
435 1.1 chs
436 1.1 chs if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
437 1.1 chs phy |= NFE_PHY_HDX; /* half-duplex */
438 1.1 chs misc |= NFE_MISC1_HDX;
439 1.1 chs }
440 1.1 chs
441 1.1 chs switch (IFM_SUBTYPE(mii->mii_media_active)) {
442 1.1 chs case IFM_1000_T: /* full-duplex only */
443 1.1 chs link |= NFE_MEDIA_1000T;
444 1.1 chs seed |= NFE_SEED_1000T;
445 1.1 chs phy |= NFE_PHY_1000T;
446 1.1 chs break;
447 1.1 chs case IFM_100_TX:
448 1.1 chs link |= NFE_MEDIA_100TX;
449 1.1 chs seed |= NFE_SEED_100TX;
450 1.1 chs phy |= NFE_PHY_100TX;
451 1.1 chs break;
452 1.1 chs case IFM_10_T:
453 1.1 chs link |= NFE_MEDIA_10T;
454 1.1 chs seed |= NFE_SEED_10T;
455 1.1 chs break;
456 1.1 chs }
457 1.1 chs
458 1.1 chs NFE_WRITE(sc, NFE_RNDSEED, seed); /* XXX: gigabit NICs only? */
459 1.1 chs
460 1.1 chs NFE_WRITE(sc, NFE_PHY_IFACE, phy);
461 1.1 chs NFE_WRITE(sc, NFE_MISC1, misc);
462 1.1 chs NFE_WRITE(sc, NFE_LINKSPEED, link);
463 1.1 chs }
464 1.1 chs
465 1.1 chs int
466 1.30 cube nfe_miibus_readreg(device_t dev, int phy, int reg)
467 1.1 chs {
468 1.30 cube struct nfe_softc *sc = device_private(dev);
469 1.1 chs uint32_t val;
470 1.1 chs int ntries;
471 1.1 chs
472 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
473 1.1 chs
474 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
475 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
476 1.1 chs DELAY(100);
477 1.1 chs }
478 1.1 chs
479 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
480 1.1 chs
481 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
482 1.1 chs DELAY(100);
483 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
484 1.1 chs break;
485 1.1 chs }
486 1.1 chs if (ntries == 1000) {
487 1.1 chs DPRINTFN(2, ("%s: timeout waiting for PHY\n",
488 1.30 cube device_xname(sc->sc_dev)));
489 1.1 chs return 0;
490 1.1 chs }
491 1.1 chs
492 1.1 chs if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
493 1.1 chs DPRINTFN(2, ("%s: could not read PHY\n",
494 1.30 cube device_xname(sc->sc_dev)));
495 1.1 chs return 0;
496 1.1 chs }
497 1.1 chs
498 1.1 chs val = NFE_READ(sc, NFE_PHY_DATA);
499 1.1 chs if (val != 0xffffffff && val != 0)
500 1.1 chs sc->mii_phyaddr = phy;
501 1.1 chs
502 1.1 chs DPRINTFN(2, ("%s: mii read phy %d reg 0x%x ret 0x%x\n",
503 1.30 cube device_xname(sc->sc_dev), phy, reg, val));
504 1.1 chs
505 1.1 chs return val;
506 1.1 chs }
507 1.1 chs
508 1.1 chs void
509 1.30 cube nfe_miibus_writereg(device_t dev, int phy, int reg, int val)
510 1.1 chs {
511 1.30 cube struct nfe_softc *sc = device_private(dev);
512 1.1 chs uint32_t ctl;
513 1.1 chs int ntries;
514 1.1 chs
515 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
516 1.1 chs
517 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
518 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
519 1.1 chs DELAY(100);
520 1.1 chs }
521 1.1 chs
522 1.1 chs NFE_WRITE(sc, NFE_PHY_DATA, val);
523 1.1 chs ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
524 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, ctl);
525 1.1 chs
526 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
527 1.1 chs DELAY(100);
528 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
529 1.1 chs break;
530 1.1 chs }
531 1.1 chs #ifdef NFE_DEBUG
532 1.1 chs if (nfedebug >= 2 && ntries == 1000)
533 1.1 chs printf("could not write to PHY\n");
534 1.1 chs #endif
535 1.1 chs }
536 1.1 chs
537 1.1 chs int
538 1.1 chs nfe_intr(void *arg)
539 1.1 chs {
540 1.1 chs struct nfe_softc *sc = arg;
541 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
542 1.1 chs uint32_t r;
543 1.14 tsutsui int handled;
544 1.1 chs
545 1.14 tsutsui if ((ifp->if_flags & IFF_UP) == 0)
546 1.14 tsutsui return 0;
547 1.1 chs
548 1.14 tsutsui handled = 0;
549 1.1 chs
550 1.12 jmcneill NFE_WRITE(sc, NFE_IRQ_MASK, 0);
551 1.12 jmcneill
552 1.14 tsutsui for (;;) {
553 1.14 tsutsui r = NFE_READ(sc, NFE_IRQ_STATUS);
554 1.14 tsutsui if ((r & NFE_IRQ_WANTED) == 0)
555 1.14 tsutsui break;
556 1.1 chs
557 1.14 tsutsui NFE_WRITE(sc, NFE_IRQ_STATUS, r);
558 1.14 tsutsui handled = 1;
559 1.14 tsutsui DPRINTFN(5, ("nfe_intr: interrupt register %x\n", r));
560 1.14 tsutsui
561 1.31 christos if ((r & (NFE_IRQ_RXERR|NFE_IRQ_RX_NOBUF|NFE_IRQ_RX)) != 0) {
562 1.14 tsutsui /* check Rx ring */
563 1.14 tsutsui nfe_rxeof(sc);
564 1.14 tsutsui }
565 1.31 christos if ((r & (NFE_IRQ_TXERR|NFE_IRQ_TXERR2|NFE_IRQ_TX_DONE)) != 0) {
566 1.14 tsutsui /* check Tx ring */
567 1.14 tsutsui nfe_txeof(sc);
568 1.14 tsutsui }
569 1.14 tsutsui if ((r & NFE_IRQ_LINK) != 0) {
570 1.14 tsutsui NFE_READ(sc, NFE_PHY_STATUS);
571 1.14 tsutsui NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
572 1.14 tsutsui DPRINTF(("%s: link state changed\n",
573 1.30 cube device_xname(sc->sc_dev)));
574 1.14 tsutsui }
575 1.1 chs }
576 1.1 chs
577 1.12 jmcneill NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
578 1.12 jmcneill
579 1.14 tsutsui if (handled && !IF_IS_EMPTY(&ifp->if_snd))
580 1.12 jmcneill nfe_start(ifp);
581 1.12 jmcneill
582 1.14 tsutsui return handled;
583 1.1 chs }
584 1.1 chs
585 1.1 chs int
586 1.15 christos nfe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
587 1.1 chs {
588 1.1 chs struct nfe_softc *sc = ifp->if_softc;
589 1.1 chs struct ifreq *ifr = (struct ifreq *)data;
590 1.1 chs struct ifaddr *ifa = (struct ifaddr *)data;
591 1.1 chs int s, error = 0;
592 1.1 chs
593 1.1 chs s = splnet();
594 1.1 chs
595 1.1 chs switch (cmd) {
596 1.1 chs case SIOCSIFADDR:
597 1.1 chs ifp->if_flags |= IFF_UP;
598 1.1 chs nfe_init(ifp);
599 1.1 chs switch (ifa->ifa_addr->sa_family) {
600 1.1 chs #ifdef INET
601 1.1 chs case AF_INET:
602 1.1 chs arp_ifinit(ifp, ifa);
603 1.1 chs break;
604 1.1 chs #endif
605 1.1 chs default:
606 1.1 chs break;
607 1.1 chs }
608 1.1 chs break;
609 1.1 chs case SIOCSIFMTU:
610 1.1 chs if (ifr->ifr_mtu < ETHERMIN ||
611 1.1 chs ((sc->sc_flags & NFE_USE_JUMBO) &&
612 1.1 chs ifr->ifr_mtu > ETHERMTU_JUMBO) ||
613 1.1 chs (!(sc->sc_flags & NFE_USE_JUMBO) &&
614 1.1 chs ifr->ifr_mtu > ETHERMTU))
615 1.1 chs error = EINVAL;
616 1.28 dyoung else if ((error = ifioctl_common(ifp, cmd, data)) == ENETRESET)
617 1.28 dyoung error = 0;
618 1.1 chs break;
619 1.1 chs case SIOCSIFFLAGS:
620 1.1 chs if (ifp->if_flags & IFF_UP) {
621 1.1 chs /*
622 1.1 chs * If only the PROMISC or ALLMULTI flag changes, then
623 1.1 chs * don't do a full re-init of the chip, just update
624 1.1 chs * the Rx filter.
625 1.1 chs */
626 1.1 chs if ((ifp->if_flags & IFF_RUNNING) &&
627 1.1 chs ((ifp->if_flags ^ sc->sc_if_flags) &
628 1.31 christos (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
629 1.1 chs nfe_setmulti(sc);
630 1.31 christos } else
631 1.1 chs nfe_init(ifp);
632 1.1 chs } else {
633 1.1 chs if (ifp->if_flags & IFF_RUNNING)
634 1.1 chs nfe_stop(ifp, 1);
635 1.1 chs }
636 1.1 chs sc->sc_if_flags = ifp->if_flags;
637 1.1 chs break;
638 1.26 dyoung default:
639 1.28 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
640 1.28 dyoung break;
641 1.31 christos
642 1.28 dyoung error = 0;
643 1.28 dyoung
644 1.28 dyoung if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
645 1.28 dyoung ;
646 1.28 dyoung else if (ifp->if_flags & IFF_RUNNING)
647 1.28 dyoung nfe_setmulti(sc);
648 1.1 chs break;
649 1.1 chs }
650 1.1 chs
651 1.1 chs splx(s);
652 1.1 chs
653 1.1 chs return error;
654 1.1 chs }
655 1.1 chs
656 1.1 chs void
657 1.1 chs nfe_txdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
658 1.1 chs {
659 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
660 1.15 christos (char *)desc32 - (char *)sc->txq.desc32,
661 1.1 chs sizeof (struct nfe_desc32), ops);
662 1.1 chs }
663 1.1 chs
664 1.1 chs void
665 1.1 chs nfe_txdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
666 1.1 chs {
667 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
668 1.15 christos (char *)desc64 - (char *)sc->txq.desc64,
669 1.1 chs sizeof (struct nfe_desc64), ops);
670 1.1 chs }
671 1.1 chs
672 1.1 chs void
673 1.1 chs nfe_txdesc32_rsync(struct nfe_softc *sc, int start, int end, int ops)
674 1.1 chs {
675 1.1 chs if (end > start) {
676 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
677 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
678 1.15 christos (char *)&sc->txq.desc32[end] -
679 1.15 christos (char *)&sc->txq.desc32[start], ops);
680 1.1 chs return;
681 1.1 chs }
682 1.1 chs /* sync from 'start' to end of ring */
683 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
684 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
685 1.15 christos (char *)&sc->txq.desc32[NFE_TX_RING_COUNT] -
686 1.15 christos (char *)&sc->txq.desc32[start], ops);
687 1.1 chs
688 1.1 chs /* sync from start of ring to 'end' */
689 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
690 1.15 christos (char *)&sc->txq.desc32[end] - (char *)sc->txq.desc32, ops);
691 1.1 chs }
692 1.1 chs
693 1.1 chs void
694 1.1 chs nfe_txdesc64_rsync(struct nfe_softc *sc, int start, int end, int ops)
695 1.1 chs {
696 1.1 chs if (end > start) {
697 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
698 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
699 1.15 christos (char *)&sc->txq.desc64[end] -
700 1.15 christos (char *)&sc->txq.desc64[start], ops);
701 1.1 chs return;
702 1.1 chs }
703 1.1 chs /* sync from 'start' to end of ring */
704 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
705 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
706 1.15 christos (char *)&sc->txq.desc64[NFE_TX_RING_COUNT] -
707 1.15 christos (char *)&sc->txq.desc64[start], ops);
708 1.1 chs
709 1.1 chs /* sync from start of ring to 'end' */
710 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
711 1.15 christos (char *)&sc->txq.desc64[end] - (char *)sc->txq.desc64, ops);
712 1.1 chs }
713 1.1 chs
714 1.1 chs void
715 1.1 chs nfe_rxdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
716 1.1 chs {
717 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
718 1.15 christos (char *)desc32 - (char *)sc->rxq.desc32,
719 1.1 chs sizeof (struct nfe_desc32), ops);
720 1.1 chs }
721 1.1 chs
722 1.1 chs void
723 1.1 chs nfe_rxdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
724 1.1 chs {
725 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
726 1.15 christos (char *)desc64 - (char *)sc->rxq.desc64,
727 1.1 chs sizeof (struct nfe_desc64), ops);
728 1.1 chs }
729 1.1 chs
730 1.1 chs void
731 1.1 chs nfe_rxeof(struct nfe_softc *sc)
732 1.1 chs {
733 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
734 1.1 chs struct nfe_desc32 *desc32;
735 1.1 chs struct nfe_desc64 *desc64;
736 1.1 chs struct nfe_rx_data *data;
737 1.1 chs struct nfe_jbuf *jbuf;
738 1.1 chs struct mbuf *m, *mnew;
739 1.1 chs bus_addr_t physaddr;
740 1.1 chs uint16_t flags;
741 1.14 tsutsui int error, len, i;
742 1.1 chs
743 1.1 chs desc32 = NULL;
744 1.1 chs desc64 = NULL;
745 1.14 tsutsui for (i = sc->rxq.cur;; i = NFE_RX_NEXTDESC(i)) {
746 1.14 tsutsui data = &sc->rxq.data[i];
747 1.1 chs
748 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
749 1.14 tsutsui desc64 = &sc->rxq.desc64[i];
750 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
751 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
752 1.1 chs
753 1.1 chs flags = le16toh(desc64->flags);
754 1.1 chs len = le16toh(desc64->length) & 0x3fff;
755 1.1 chs } else {
756 1.14 tsutsui desc32 = &sc->rxq.desc32[i];
757 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
758 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
759 1.1 chs
760 1.1 chs flags = le16toh(desc32->flags);
761 1.1 chs len = le16toh(desc32->length) & 0x3fff;
762 1.1 chs }
763 1.1 chs
764 1.14 tsutsui if ((flags & NFE_RX_READY) != 0)
765 1.1 chs break;
766 1.1 chs
767 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
768 1.14 tsutsui if ((flags & NFE_RX_VALID_V1) == 0)
769 1.1 chs goto skip;
770 1.1 chs
771 1.1 chs if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
772 1.1 chs flags &= ~NFE_RX_ERROR;
773 1.1 chs len--; /* fix buffer length */
774 1.1 chs }
775 1.1 chs } else {
776 1.14 tsutsui if ((flags & NFE_RX_VALID_V2) == 0)
777 1.1 chs goto skip;
778 1.1 chs
779 1.1 chs if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
780 1.1 chs flags &= ~NFE_RX_ERROR;
781 1.1 chs len--; /* fix buffer length */
782 1.1 chs }
783 1.1 chs }
784 1.1 chs
785 1.1 chs if (flags & NFE_RX_ERROR) {
786 1.1 chs ifp->if_ierrors++;
787 1.1 chs goto skip;
788 1.1 chs }
789 1.1 chs
790 1.1 chs /*
791 1.1 chs * Try to allocate a new mbuf for this ring element and load
792 1.1 chs * it before processing the current mbuf. If the ring element
793 1.1 chs * cannot be loaded, drop the received packet and reuse the
794 1.1 chs * old mbuf. In the unlikely case that the old mbuf can't be
795 1.1 chs * reloaded either, explicitly panic.
796 1.1 chs */
797 1.1 chs MGETHDR(mnew, M_DONTWAIT, MT_DATA);
798 1.1 chs if (mnew == NULL) {
799 1.1 chs ifp->if_ierrors++;
800 1.1 chs goto skip;
801 1.1 chs }
802 1.1 chs
803 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
804 1.19 cube physaddr =
805 1.19 cube sc->rxq.jbuf[sc->rxq.jbufmap[i]].physaddr;
806 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
807 1.19 cube if (len > MCLBYTES) {
808 1.19 cube m_freem(mnew);
809 1.19 cube ifp->if_ierrors++;
810 1.19 cube goto skip1;
811 1.19 cube }
812 1.19 cube MCLGET(mnew, M_DONTWAIT);
813 1.19 cube if ((mnew->m_flags & M_EXT) == 0) {
814 1.19 cube m_freem(mnew);
815 1.19 cube ifp->if_ierrors++;
816 1.19 cube goto skip1;
817 1.19 cube }
818 1.1 chs
819 1.31 christos (void)memcpy(mtod(mnew, void *),
820 1.19 cube mtod(data->m, const void *), len);
821 1.19 cube m = mnew;
822 1.19 cube goto mbufcopied;
823 1.19 cube } else {
824 1.19 cube MEXTADD(mnew, jbuf->buf, NFE_JBYTES, 0, nfe_jfree, sc);
825 1.19 cube bus_dmamap_sync(sc->sc_dmat, sc->rxq.jmap,
826 1.19 cube mtod(data->m, char *) - (char *)sc->rxq.jpool,
827 1.19 cube NFE_JBYTES, BUS_DMASYNC_POSTREAD);
828 1.1 chs
829 1.19 cube physaddr = jbuf->physaddr;
830 1.19 cube }
831 1.1 chs } else {
832 1.1 chs MCLGET(mnew, M_DONTWAIT);
833 1.14 tsutsui if ((mnew->m_flags & M_EXT) == 0) {
834 1.1 chs m_freem(mnew);
835 1.1 chs ifp->if_ierrors++;
836 1.1 chs goto skip;
837 1.1 chs }
838 1.1 chs
839 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
840 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
841 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
842 1.1 chs
843 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
844 1.19 cube mtod(mnew, void *), MCLBYTES, NULL,
845 1.19 cube BUS_DMA_READ | BUS_DMA_NOWAIT);
846 1.1 chs if (error != 0) {
847 1.1 chs m_freem(mnew);
848 1.1 chs
849 1.1 chs /* try to reload the old mbuf */
850 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
851 1.19 cube mtod(data->m, void *), MCLBYTES, NULL,
852 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
853 1.1 chs if (error != 0) {
854 1.1 chs /* very unlikely that it will fail.. */
855 1.1 chs panic("%s: could not load old rx mbuf",
856 1.30 cube device_xname(sc->sc_dev));
857 1.1 chs }
858 1.1 chs ifp->if_ierrors++;
859 1.1 chs goto skip;
860 1.1 chs }
861 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
862 1.1 chs }
863 1.1 chs
864 1.1 chs /*
865 1.1 chs * New mbuf successfully loaded, update Rx ring and continue
866 1.1 chs * processing.
867 1.1 chs */
868 1.1 chs m = data->m;
869 1.1 chs data->m = mnew;
870 1.1 chs
871 1.19 cube mbufcopied:
872 1.1 chs /* finalize mbuf */
873 1.1 chs m->m_pkthdr.len = m->m_len = len;
874 1.1 chs m->m_pkthdr.rcvif = ifp;
875 1.1 chs
876 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
877 1.13 tsutsui /*
878 1.13 tsutsui * XXX
879 1.13 tsutsui * no way to check M_CSUM_IPv4_BAD or non-IPv4 packets?
880 1.13 tsutsui */
881 1.13 tsutsui if (flags & NFE_RX_IP_CSUMOK) {
882 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
883 1.13 tsutsui DPRINTFN(3, ("%s: ip4csum-rx ok\n",
884 1.30 cube device_xname(sc->sc_dev)));
885 1.13 tsutsui }
886 1.13 tsutsui /*
887 1.13 tsutsui * XXX
888 1.13 tsutsui * no way to check M_CSUM_TCP_UDP_BAD or
889 1.13 tsutsui * other protocols?
890 1.13 tsutsui */
891 1.13 tsutsui if (flags & NFE_RX_UDP_CSUMOK) {
892 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
893 1.13 tsutsui DPRINTFN(3, ("%s: udp4csum-rx ok\n",
894 1.30 cube device_xname(sc->sc_dev)));
895 1.13 tsutsui } else if (flags & NFE_RX_TCP_CSUMOK) {
896 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
897 1.13 tsutsui DPRINTFN(3, ("%s: tcp4csum-rx ok\n",
898 1.30 cube device_xname(sc->sc_dev)));
899 1.13 tsutsui }
900 1.13 tsutsui }
901 1.1 chs #if NBPFILTER > 0
902 1.1 chs if (ifp->if_bpf)
903 1.1 chs bpf_mtap(ifp->if_bpf, m);
904 1.1 chs #endif
905 1.1 chs ifp->if_ipackets++;
906 1.1 chs (*ifp->if_input)(ifp, m);
907 1.1 chs
908 1.19 cube skip1:
909 1.1 chs /* update mapping address in h/w descriptor */
910 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
911 1.1 chs #if defined(__LP64__)
912 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
913 1.1 chs #endif
914 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
915 1.1 chs } else {
916 1.1 chs desc32->physaddr = htole32(physaddr);
917 1.1 chs }
918 1.1 chs
919 1.31 christos skip:
920 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR) {
921 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
922 1.1 chs desc64->flags = htole16(NFE_RX_READY);
923 1.1 chs
924 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
925 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
926 1.1 chs } else {
927 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
928 1.1 chs desc32->flags = htole16(NFE_RX_READY);
929 1.1 chs
930 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
931 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
932 1.1 chs }
933 1.1 chs }
934 1.14 tsutsui /* update current RX pointer */
935 1.14 tsutsui sc->rxq.cur = i;
936 1.1 chs }
937 1.1 chs
938 1.1 chs void
939 1.1 chs nfe_txeof(struct nfe_softc *sc)
940 1.1 chs {
941 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
942 1.1 chs struct nfe_desc32 *desc32;
943 1.1 chs struct nfe_desc64 *desc64;
944 1.1 chs struct nfe_tx_data *data = NULL;
945 1.14 tsutsui int i;
946 1.1 chs uint16_t flags;
947 1.31 christos char buf[128];
948 1.1 chs
949 1.14 tsutsui for (i = sc->txq.next;
950 1.14 tsutsui sc->txq.queued > 0;
951 1.14 tsutsui i = NFE_TX_NEXTDESC(i), sc->txq.queued--) {
952 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
953 1.14 tsutsui desc64 = &sc->txq.desc64[i];
954 1.14 tsutsui nfe_txdesc64_sync(sc, desc64,
955 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
956 1.1 chs
957 1.1 chs flags = le16toh(desc64->flags);
958 1.1 chs } else {
959 1.14 tsutsui desc32 = &sc->txq.desc32[i];
960 1.14 tsutsui nfe_txdesc32_sync(sc, desc32,
961 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
962 1.1 chs
963 1.1 chs flags = le16toh(desc32->flags);
964 1.1 chs }
965 1.1 chs
966 1.14 tsutsui if ((flags & NFE_TX_VALID) != 0)
967 1.1 chs break;
968 1.1 chs
969 1.14 tsutsui data = &sc->txq.data[i];
970 1.1 chs
971 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
972 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V1) == 0 &&
973 1.14 tsutsui data->m == NULL)
974 1.14 tsutsui continue;
975 1.1 chs
976 1.1 chs if ((flags & NFE_TX_ERROR_V1) != 0) {
977 1.33 christos aprint_error_dev(sc->sc_dev, "tx v1 error %s\n",
978 1.31 christos bitmask_snprintf(flags, NFE_V1_TXERR,
979 1.31 christos buf, sizeof(buf)));
980 1.1 chs ifp->if_oerrors++;
981 1.1 chs } else
982 1.1 chs ifp->if_opackets++;
983 1.1 chs } else {
984 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V2) == 0 &&
985 1.14 tsutsui data->m == NULL)
986 1.14 tsutsui continue;
987 1.1 chs
988 1.1 chs if ((flags & NFE_TX_ERROR_V2) != 0) {
989 1.32 xtraeme aprint_error_dev(sc->sc_dev, "tx v2 error %s\n",
990 1.31 christos bitmask_snprintf(flags, NFE_V2_TXERR,
991 1.31 christos buf, sizeof(buf)));
992 1.1 chs ifp->if_oerrors++;
993 1.1 chs } else
994 1.1 chs ifp->if_opackets++;
995 1.1 chs }
996 1.1 chs
997 1.1 chs if (data->m == NULL) { /* should not get there */
998 1.30 cube aprint_error_dev(sc->sc_dev,
999 1.30 cube "last fragment bit w/o associated mbuf!\n");
1000 1.14 tsutsui continue;
1001 1.1 chs }
1002 1.1 chs
1003 1.1 chs /* last fragment of the mbuf chain transmitted */
1004 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1005 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1006 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1007 1.1 chs m_freem(data->m);
1008 1.1 chs data->m = NULL;
1009 1.14 tsutsui }
1010 1.1 chs
1011 1.14 tsutsui sc->txq.next = i;
1012 1.1 chs
1013 1.14 tsutsui if (sc->txq.queued < NFE_TX_RING_COUNT) {
1014 1.14 tsutsui /* at least one slot freed */
1015 1.14 tsutsui ifp->if_flags &= ~IFF_OACTIVE;
1016 1.1 chs }
1017 1.1 chs
1018 1.14 tsutsui if (sc->txq.queued == 0) {
1019 1.14 tsutsui /* all queued packets are sent */
1020 1.14 tsutsui ifp->if_timer = 0;
1021 1.1 chs }
1022 1.1 chs }
1023 1.1 chs
1024 1.1 chs int
1025 1.1 chs nfe_encap(struct nfe_softc *sc, struct mbuf *m0)
1026 1.1 chs {
1027 1.1 chs struct nfe_desc32 *desc32;
1028 1.1 chs struct nfe_desc64 *desc64;
1029 1.1 chs struct nfe_tx_data *data;
1030 1.1 chs bus_dmamap_t map;
1031 1.13 tsutsui uint16_t flags, csumflags;
1032 1.1 chs #if NVLAN > 0
1033 1.1 chs struct m_tag *mtag;
1034 1.1 chs uint32_t vtag = 0;
1035 1.1 chs #endif
1036 1.11 tsutsui int error, i, first;
1037 1.1 chs
1038 1.1 chs desc32 = NULL;
1039 1.1 chs desc64 = NULL;
1040 1.1 chs data = NULL;
1041 1.11 tsutsui
1042 1.11 tsutsui flags = 0;
1043 1.13 tsutsui csumflags = 0;
1044 1.11 tsutsui first = sc->txq.cur;
1045 1.11 tsutsui
1046 1.11 tsutsui map = sc->txq.data[first].map;
1047 1.1 chs
1048 1.1 chs error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0, BUS_DMA_NOWAIT);
1049 1.1 chs if (error != 0) {
1050 1.30 cube aprint_error_dev(sc->sc_dev, "could not map mbuf (error %d)\n",
1051 1.30 cube error);
1052 1.1 chs return error;
1053 1.1 chs }
1054 1.1 chs
1055 1.1 chs if (sc->txq.queued + map->dm_nsegs >= NFE_TX_RING_COUNT - 1) {
1056 1.1 chs bus_dmamap_unload(sc->sc_dmat, map);
1057 1.1 chs return ENOBUFS;
1058 1.1 chs }
1059 1.1 chs
1060 1.1 chs #if NVLAN > 0
1061 1.1 chs /* setup h/w VLAN tagging */
1062 1.9 alc if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL)
1063 1.1 chs vtag = NFE_TX_VTAG | VLAN_TAG_VALUE(mtag);
1064 1.1 chs #endif
1065 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
1066 1.13 tsutsui if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
1067 1.13 tsutsui csumflags |= NFE_TX_IP_CSUM;
1068 1.13 tsutsui if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
1069 1.14 tsutsui csumflags |= NFE_TX_TCP_UDP_CSUM;
1070 1.13 tsutsui }
1071 1.1 chs
1072 1.1 chs for (i = 0; i < map->dm_nsegs; i++) {
1073 1.1 chs data = &sc->txq.data[sc->txq.cur];
1074 1.1 chs
1075 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1076 1.1 chs desc64 = &sc->txq.desc64[sc->txq.cur];
1077 1.1 chs #if defined(__LP64__)
1078 1.1 chs desc64->physaddr[0] =
1079 1.1 chs htole32(map->dm_segs[i].ds_addr >> 32);
1080 1.1 chs #endif
1081 1.1 chs desc64->physaddr[1] =
1082 1.1 chs htole32(map->dm_segs[i].ds_addr & 0xffffffff);
1083 1.1 chs desc64->length = htole16(map->dm_segs[i].ds_len - 1);
1084 1.1 chs desc64->flags = htole16(flags);
1085 1.13 tsutsui desc64->vtag = 0;
1086 1.1 chs } else {
1087 1.1 chs desc32 = &sc->txq.desc32[sc->txq.cur];
1088 1.1 chs
1089 1.1 chs desc32->physaddr = htole32(map->dm_segs[i].ds_addr);
1090 1.1 chs desc32->length = htole16(map->dm_segs[i].ds_len - 1);
1091 1.1 chs desc32->flags = htole16(flags);
1092 1.1 chs }
1093 1.1 chs
1094 1.13 tsutsui /*
1095 1.13 tsutsui * Setting of the valid bit in the first descriptor is
1096 1.13 tsutsui * deferred until the whole chain is fully setup.
1097 1.13 tsutsui */
1098 1.13 tsutsui flags |= NFE_TX_VALID;
1099 1.1 chs
1100 1.1 chs sc->txq.queued++;
1101 1.14 tsutsui sc->txq.cur = NFE_TX_NEXTDESC(sc->txq.cur);
1102 1.1 chs }
1103 1.1 chs
1104 1.11 tsutsui /* the whole mbuf chain has been setup */
1105 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1106 1.11 tsutsui /* fix last descriptor */
1107 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1108 1.1 chs desc64->flags = htole16(flags);
1109 1.11 tsutsui
1110 1.13 tsutsui /* Checksum flags and vtag belong to the first fragment only. */
1111 1.13 tsutsui #if NVLAN > 0
1112 1.13 tsutsui sc->txq.desc64[first].vtag = htole32(vtag);
1113 1.13 tsutsui #endif
1114 1.13 tsutsui sc->txq.desc64[first].flags |= htole16(csumflags);
1115 1.13 tsutsui
1116 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1117 1.11 tsutsui sc->txq.desc64[first].flags |= htole16(NFE_TX_VALID);
1118 1.1 chs } else {
1119 1.11 tsutsui /* fix last descriptor */
1120 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
1121 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1122 1.1 chs else
1123 1.1 chs flags |= NFE_TX_LASTFRAG_V1;
1124 1.1 chs desc32->flags = htole16(flags);
1125 1.11 tsutsui
1126 1.13 tsutsui /* Checksum flags belong to the first fragment only. */
1127 1.13 tsutsui sc->txq.desc32[first].flags |= htole16(csumflags);
1128 1.13 tsutsui
1129 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1130 1.11 tsutsui sc->txq.desc32[first].flags |= htole16(NFE_TX_VALID);
1131 1.1 chs }
1132 1.1 chs
1133 1.1 chs data->m = m0;
1134 1.1 chs data->active = map;
1135 1.1 chs
1136 1.1 chs bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1137 1.1 chs BUS_DMASYNC_PREWRITE);
1138 1.1 chs
1139 1.1 chs return 0;
1140 1.1 chs }
1141 1.1 chs
1142 1.1 chs void
1143 1.1 chs nfe_start(struct ifnet *ifp)
1144 1.1 chs {
1145 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1146 1.14 tsutsui int old = sc->txq.queued;
1147 1.1 chs struct mbuf *m0;
1148 1.1 chs
1149 1.31 christos if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1150 1.18 cube return;
1151 1.18 cube
1152 1.1 chs for (;;) {
1153 1.1 chs IFQ_POLL(&ifp->if_snd, m0);
1154 1.1 chs if (m0 == NULL)
1155 1.1 chs break;
1156 1.1 chs
1157 1.1 chs if (nfe_encap(sc, m0) != 0) {
1158 1.1 chs ifp->if_flags |= IFF_OACTIVE;
1159 1.1 chs break;
1160 1.1 chs }
1161 1.1 chs
1162 1.1 chs /* packet put in h/w queue, remove from s/w queue */
1163 1.1 chs IFQ_DEQUEUE(&ifp->if_snd, m0);
1164 1.1 chs
1165 1.1 chs #if NBPFILTER > 0
1166 1.1 chs if (ifp->if_bpf != NULL)
1167 1.1 chs bpf_mtap(ifp->if_bpf, m0);
1168 1.1 chs #endif
1169 1.1 chs }
1170 1.1 chs
1171 1.14 tsutsui if (sc->txq.queued != old) {
1172 1.14 tsutsui /* packets are queued */
1173 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR)
1174 1.14 tsutsui nfe_txdesc64_rsync(sc, old, sc->txq.cur,
1175 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1176 1.14 tsutsui else
1177 1.14 tsutsui nfe_txdesc32_rsync(sc, old, sc->txq.cur,
1178 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1179 1.14 tsutsui /* kick Tx */
1180 1.14 tsutsui NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
1181 1.1 chs
1182 1.14 tsutsui /*
1183 1.14 tsutsui * Set a timeout in case the chip goes out to lunch.
1184 1.14 tsutsui */
1185 1.14 tsutsui ifp->if_timer = 5;
1186 1.14 tsutsui }
1187 1.1 chs }
1188 1.1 chs
1189 1.1 chs void
1190 1.1 chs nfe_watchdog(struct ifnet *ifp)
1191 1.1 chs {
1192 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1193 1.1 chs
1194 1.30 cube aprint_error_dev(sc->sc_dev, "watchdog timeout\n");
1195 1.1 chs
1196 1.1 chs ifp->if_flags &= ~IFF_RUNNING;
1197 1.1 chs nfe_init(ifp);
1198 1.1 chs
1199 1.1 chs ifp->if_oerrors++;
1200 1.1 chs }
1201 1.1 chs
1202 1.1 chs int
1203 1.1 chs nfe_init(struct ifnet *ifp)
1204 1.1 chs {
1205 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1206 1.1 chs uint32_t tmp;
1207 1.26 dyoung int rc = 0, s;
1208 1.1 chs
1209 1.1 chs if (ifp->if_flags & IFF_RUNNING)
1210 1.1 chs return 0;
1211 1.1 chs
1212 1.1 chs nfe_stop(ifp, 0);
1213 1.1 chs
1214 1.1 chs NFE_WRITE(sc, NFE_TX_UNK, 0);
1215 1.1 chs NFE_WRITE(sc, NFE_STATUS, 0);
1216 1.1 chs
1217 1.1 chs sc->rxtxctl = NFE_RXTX_BIT2;
1218 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1219 1.1 chs sc->rxtxctl |= NFE_RXTX_V3MAGIC;
1220 1.1 chs else if (sc->sc_flags & NFE_JUMBO_SUP)
1221 1.1 chs sc->rxtxctl |= NFE_RXTX_V2MAGIC;
1222 1.1 chs if (sc->sc_flags & NFE_HW_CSUM)
1223 1.1 chs sc->rxtxctl |= NFE_RXTX_RXCSUM;
1224 1.1 chs #if NVLAN > 0
1225 1.1 chs /*
1226 1.1 chs * Although the adapter is capable of stripping VLAN tags from received
1227 1.1 chs * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
1228 1.1 chs * purpose. This will be done in software by our network stack.
1229 1.1 chs */
1230 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1231 1.1 chs sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
1232 1.1 chs #endif
1233 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
1234 1.1 chs DELAY(10);
1235 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1236 1.1 chs
1237 1.1 chs #if NVLAN
1238 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1239 1.1 chs NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
1240 1.1 chs #endif
1241 1.1 chs
1242 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, 0);
1243 1.1 chs
1244 1.1 chs /* set MAC address */
1245 1.1 chs nfe_set_macaddr(sc, sc->sc_enaddr);
1246 1.1 chs
1247 1.1 chs /* tell MAC where rings are in memory */
1248 1.1 chs #ifdef __LP64__
1249 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
1250 1.1 chs #endif
1251 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
1252 1.1 chs #ifdef __LP64__
1253 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
1254 1.1 chs #endif
1255 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
1256 1.1 chs
1257 1.1 chs NFE_WRITE(sc, NFE_RING_SIZE,
1258 1.1 chs (NFE_RX_RING_COUNT - 1) << 16 |
1259 1.1 chs (NFE_TX_RING_COUNT - 1));
1260 1.1 chs
1261 1.1 chs NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
1262 1.1 chs
1263 1.1 chs /* force MAC to wakeup */
1264 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1265 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
1266 1.1 chs DELAY(10);
1267 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1268 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
1269 1.1 chs
1270 1.12 jmcneill s = splnet();
1271 1.12 jmcneill nfe_intr(sc); /* XXX clear IRQ status registers */
1272 1.12 jmcneill splx(s);
1273 1.12 jmcneill
1274 1.1 chs #if 1
1275 1.1 chs /* configure interrupts coalescing/mitigation */
1276 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
1277 1.1 chs #else
1278 1.1 chs /* no interrupt mitigation: one interrupt per packet */
1279 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, 970);
1280 1.1 chs #endif
1281 1.1 chs
1282 1.1 chs NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
1283 1.1 chs NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
1284 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
1285 1.1 chs
1286 1.1 chs /* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
1287 1.1 chs NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
1288 1.1 chs
1289 1.1 chs NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
1290 1.31 christos NFE_WRITE(sc, NFE_WOL_CTL, NFE_WOL_ENABLE);
1291 1.1 chs
1292 1.1 chs sc->rxtxctl &= ~NFE_RXTX_BIT2;
1293 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1294 1.1 chs DELAY(10);
1295 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
1296 1.1 chs
1297 1.1 chs /* set Rx filter */
1298 1.1 chs nfe_setmulti(sc);
1299 1.1 chs
1300 1.26 dyoung if ((rc = ether_mediachange(ifp)) != 0)
1301 1.26 dyoung goto out;
1302 1.1 chs
1303 1.12 jmcneill nfe_tick(sc);
1304 1.12 jmcneill
1305 1.1 chs /* enable Rx */
1306 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
1307 1.1 chs
1308 1.1 chs /* enable Tx */
1309 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
1310 1.1 chs
1311 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1312 1.1 chs
1313 1.1 chs /* enable interrupts */
1314 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1315 1.1 chs
1316 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1317 1.1 chs
1318 1.1 chs ifp->if_flags |= IFF_RUNNING;
1319 1.1 chs ifp->if_flags &= ~IFF_OACTIVE;
1320 1.1 chs
1321 1.26 dyoung out:
1322 1.26 dyoung return rc;
1323 1.1 chs }
1324 1.1 chs
1325 1.1 chs void
1326 1.7 christos nfe_stop(struct ifnet *ifp, int disable)
1327 1.1 chs {
1328 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1329 1.1 chs
1330 1.1 chs callout_stop(&sc->sc_tick_ch);
1331 1.1 chs
1332 1.1 chs ifp->if_timer = 0;
1333 1.1 chs ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1334 1.1 chs
1335 1.1 chs mii_down(&sc->sc_mii);
1336 1.1 chs
1337 1.1 chs /* abort Tx */
1338 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, 0);
1339 1.1 chs
1340 1.1 chs /* disable Rx */
1341 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, 0);
1342 1.1 chs
1343 1.1 chs /* disable interrupts */
1344 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1345 1.1 chs
1346 1.1 chs /* reset Tx and Rx rings */
1347 1.1 chs nfe_reset_tx_ring(sc, &sc->txq);
1348 1.1 chs nfe_reset_rx_ring(sc, &sc->rxq);
1349 1.1 chs }
1350 1.1 chs
1351 1.1 chs int
1352 1.1 chs nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1353 1.1 chs {
1354 1.1 chs struct nfe_desc32 *desc32;
1355 1.1 chs struct nfe_desc64 *desc64;
1356 1.1 chs struct nfe_rx_data *data;
1357 1.1 chs struct nfe_jbuf *jbuf;
1358 1.1 chs void **desc;
1359 1.1 chs bus_addr_t physaddr;
1360 1.1 chs int i, nsegs, error, descsize;
1361 1.1 chs
1362 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1363 1.1 chs desc = (void **)&ring->desc64;
1364 1.1 chs descsize = sizeof (struct nfe_desc64);
1365 1.1 chs } else {
1366 1.1 chs desc = (void **)&ring->desc32;
1367 1.1 chs descsize = sizeof (struct nfe_desc32);
1368 1.1 chs }
1369 1.1 chs
1370 1.1 chs ring->cur = ring->next = 0;
1371 1.1 chs ring->bufsz = MCLBYTES;
1372 1.1 chs
1373 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_RX_RING_COUNT * descsize, 1,
1374 1.1 chs NFE_RX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1375 1.1 chs if (error != 0) {
1376 1.30 cube aprint_error_dev(sc->sc_dev,
1377 1.30 cube "could not create desc DMA map\n");
1378 1.36.6.1 snj ring->map = NULL;
1379 1.1 chs goto fail;
1380 1.1 chs }
1381 1.1 chs
1382 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_RX_RING_COUNT * descsize,
1383 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1384 1.1 chs if (error != 0) {
1385 1.30 cube aprint_error_dev(sc->sc_dev,
1386 1.30 cube "could not allocate DMA memory\n");
1387 1.1 chs goto fail;
1388 1.1 chs }
1389 1.1 chs
1390 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1391 1.15 christos NFE_RX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1392 1.1 chs if (error != 0) {
1393 1.30 cube aprint_error_dev(sc->sc_dev,
1394 1.30 cube "could not map desc DMA memory\n");
1395 1.1 chs goto fail;
1396 1.1 chs }
1397 1.1 chs
1398 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1399 1.1 chs NFE_RX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1400 1.1 chs if (error != 0) {
1401 1.30 cube aprint_error_dev(sc->sc_dev, "could not load desc DMA map\n");
1402 1.1 chs goto fail;
1403 1.1 chs }
1404 1.1 chs
1405 1.1 chs bzero(*desc, NFE_RX_RING_COUNT * descsize);
1406 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1407 1.1 chs
1408 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1409 1.1 chs ring->bufsz = NFE_JBYTES;
1410 1.1 chs if ((error = nfe_jpool_alloc(sc)) != 0) {
1411 1.30 cube aprint_error_dev(sc->sc_dev,
1412 1.30 cube "could not allocate jumbo frames\n");
1413 1.1 chs goto fail;
1414 1.1 chs }
1415 1.1 chs }
1416 1.1 chs
1417 1.1 chs /*
1418 1.1 chs * Pre-allocate Rx buffers and populate Rx ring.
1419 1.1 chs */
1420 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1421 1.1 chs data = &sc->rxq.data[i];
1422 1.1 chs
1423 1.1 chs MGETHDR(data->m, M_DONTWAIT, MT_DATA);
1424 1.1 chs if (data->m == NULL) {
1425 1.30 cube aprint_error_dev(sc->sc_dev,
1426 1.30 cube "could not allocate rx mbuf\n");
1427 1.1 chs error = ENOMEM;
1428 1.1 chs goto fail;
1429 1.1 chs }
1430 1.1 chs
1431 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1432 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
1433 1.30 cube aprint_error_dev(sc->sc_dev,
1434 1.30 cube "could not allocate jumbo buffer\n");
1435 1.1 chs goto fail;
1436 1.1 chs }
1437 1.1 chs MEXTADD(data->m, jbuf->buf, NFE_JBYTES, 0, nfe_jfree,
1438 1.1 chs sc);
1439 1.1 chs
1440 1.1 chs physaddr = jbuf->physaddr;
1441 1.1 chs } else {
1442 1.1 chs error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1443 1.1 chs MCLBYTES, 0, BUS_DMA_NOWAIT, &data->map);
1444 1.1 chs if (error != 0) {
1445 1.30 cube aprint_error_dev(sc->sc_dev,
1446 1.30 cube "could not create DMA map\n");
1447 1.36.6.1 snj data->map = NULL;
1448 1.1 chs goto fail;
1449 1.1 chs }
1450 1.1 chs MCLGET(data->m, M_DONTWAIT);
1451 1.1 chs if (!(data->m->m_flags & M_EXT)) {
1452 1.30 cube aprint_error_dev(sc->sc_dev,
1453 1.30 cube "could not allocate mbuf cluster\n");
1454 1.1 chs error = ENOMEM;
1455 1.1 chs goto fail;
1456 1.1 chs }
1457 1.1 chs
1458 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
1459 1.1 chs mtod(data->m, void *), MCLBYTES, NULL,
1460 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
1461 1.1 chs if (error != 0) {
1462 1.30 cube aprint_error_dev(sc->sc_dev,
1463 1.30 cube "could not load rx buf DMA map");
1464 1.1 chs goto fail;
1465 1.1 chs }
1466 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
1467 1.1 chs }
1468 1.1 chs
1469 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1470 1.1 chs desc64 = &sc->rxq.desc64[i];
1471 1.1 chs #if defined(__LP64__)
1472 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
1473 1.1 chs #endif
1474 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
1475 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
1476 1.1 chs desc64->flags = htole16(NFE_RX_READY);
1477 1.1 chs } else {
1478 1.1 chs desc32 = &sc->rxq.desc32[i];
1479 1.1 chs desc32->physaddr = htole32(physaddr);
1480 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
1481 1.1 chs desc32->flags = htole16(NFE_RX_READY);
1482 1.1 chs }
1483 1.1 chs }
1484 1.1 chs
1485 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1486 1.1 chs BUS_DMASYNC_PREWRITE);
1487 1.1 chs
1488 1.1 chs return 0;
1489 1.1 chs
1490 1.1 chs fail: nfe_free_rx_ring(sc, ring);
1491 1.1 chs return error;
1492 1.1 chs }
1493 1.1 chs
1494 1.1 chs void
1495 1.1 chs nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1496 1.1 chs {
1497 1.1 chs int i;
1498 1.1 chs
1499 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1500 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1501 1.1 chs ring->desc64[i].length = htole16(ring->bufsz);
1502 1.1 chs ring->desc64[i].flags = htole16(NFE_RX_READY);
1503 1.1 chs } else {
1504 1.1 chs ring->desc32[i].length = htole16(ring->bufsz);
1505 1.1 chs ring->desc32[i].flags = htole16(NFE_RX_READY);
1506 1.1 chs }
1507 1.1 chs }
1508 1.1 chs
1509 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1510 1.1 chs BUS_DMASYNC_PREWRITE);
1511 1.1 chs
1512 1.1 chs ring->cur = ring->next = 0;
1513 1.1 chs }
1514 1.1 chs
1515 1.1 chs void
1516 1.1 chs nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1517 1.1 chs {
1518 1.1 chs struct nfe_rx_data *data;
1519 1.1 chs void *desc;
1520 1.1 chs int i, descsize;
1521 1.1 chs
1522 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1523 1.1 chs desc = ring->desc64;
1524 1.1 chs descsize = sizeof (struct nfe_desc64);
1525 1.1 chs } else {
1526 1.1 chs desc = ring->desc32;
1527 1.1 chs descsize = sizeof (struct nfe_desc32);
1528 1.1 chs }
1529 1.1 chs
1530 1.1 chs if (desc != NULL) {
1531 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1532 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1533 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1534 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1535 1.1 chs NFE_RX_RING_COUNT * descsize);
1536 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1537 1.1 chs }
1538 1.1 chs
1539 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1540 1.1 chs data = &ring->data[i];
1541 1.1 chs
1542 1.1 chs if (data->map != NULL) {
1543 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1544 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1545 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
1546 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1547 1.1 chs }
1548 1.1 chs if (data->m != NULL)
1549 1.1 chs m_freem(data->m);
1550 1.1 chs }
1551 1.1 chs }
1552 1.1 chs
1553 1.1 chs struct nfe_jbuf *
1554 1.19 cube nfe_jalloc(struct nfe_softc *sc, int i)
1555 1.1 chs {
1556 1.1 chs struct nfe_jbuf *jbuf;
1557 1.1 chs
1558 1.34 cube mutex_enter(&sc->rxq.mtx);
1559 1.1 chs jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
1560 1.34 cube if (jbuf != NULL)
1561 1.34 cube SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
1562 1.34 cube mutex_exit(&sc->rxq.mtx);
1563 1.1 chs if (jbuf == NULL)
1564 1.1 chs return NULL;
1565 1.19 cube sc->rxq.jbufmap[i] =
1566 1.19 cube ((char *)jbuf->buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1567 1.1 chs return jbuf;
1568 1.1 chs }
1569 1.1 chs
1570 1.1 chs /*
1571 1.1 chs * This is called automatically by the network stack when the mbuf is freed.
1572 1.1 chs * Caution must be taken that the NIC might be reset by the time the mbuf is
1573 1.1 chs * freed.
1574 1.1 chs */
1575 1.1 chs void
1576 1.15 christos nfe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1577 1.1 chs {
1578 1.1 chs struct nfe_softc *sc = arg;
1579 1.1 chs struct nfe_jbuf *jbuf;
1580 1.1 chs int i;
1581 1.1 chs
1582 1.1 chs /* find the jbuf from the base pointer */
1583 1.15 christos i = ((char *)buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1584 1.1 chs if (i < 0 || i >= NFE_JPOOL_COUNT) {
1585 1.30 cube aprint_error_dev(sc->sc_dev,
1586 1.30 cube "request to free a buffer (%p) not managed by us\n", buf);
1587 1.1 chs return;
1588 1.1 chs }
1589 1.1 chs jbuf = &sc->rxq.jbuf[i];
1590 1.1 chs
1591 1.1 chs /* ..and put it back in the free list */
1592 1.34 cube mutex_enter(&sc->rxq.mtx);
1593 1.1 chs SLIST_INSERT_HEAD(&sc->rxq.jfreelist, jbuf, jnext);
1594 1.34 cube mutex_exit(&sc->rxq.mtx);
1595 1.2 chs
1596 1.31 christos if (m != NULL)
1597 1.31 christos pool_cache_put(mb_cache, m);
1598 1.1 chs }
1599 1.1 chs
1600 1.1 chs int
1601 1.1 chs nfe_jpool_alloc(struct nfe_softc *sc)
1602 1.1 chs {
1603 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1604 1.1 chs struct nfe_jbuf *jbuf;
1605 1.1 chs bus_addr_t physaddr;
1606 1.15 christos char *buf;
1607 1.1 chs int i, nsegs, error;
1608 1.1 chs
1609 1.1 chs /*
1610 1.1 chs * Allocate a big chunk of DMA'able memory.
1611 1.1 chs */
1612 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JPOOL_SIZE, 1,
1613 1.1 chs NFE_JPOOL_SIZE, 0, BUS_DMA_NOWAIT, &ring->jmap);
1614 1.1 chs if (error != 0) {
1615 1.30 cube aprint_error_dev(sc->sc_dev,
1616 1.30 cube "could not create jumbo DMA map\n");
1617 1.36.6.1 snj ring->jmap = NULL;
1618 1.1 chs goto fail;
1619 1.1 chs }
1620 1.1 chs
1621 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_JPOOL_SIZE, PAGE_SIZE, 0,
1622 1.1 chs &ring->jseg, 1, &nsegs, BUS_DMA_NOWAIT);
1623 1.1 chs if (error != 0) {
1624 1.30 cube aprint_error_dev(sc->sc_dev,
1625 1.30 cube "could not allocate jumbo DMA memory\n");
1626 1.1 chs goto fail;
1627 1.1 chs }
1628 1.1 chs
1629 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->jseg, nsegs, NFE_JPOOL_SIZE,
1630 1.1 chs &ring->jpool, BUS_DMA_NOWAIT);
1631 1.1 chs if (error != 0) {
1632 1.30 cube aprint_error_dev(sc->sc_dev,
1633 1.30 cube "could not map jumbo DMA memory\n");
1634 1.1 chs goto fail;
1635 1.1 chs }
1636 1.1 chs
1637 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->jmap, ring->jpool,
1638 1.1 chs NFE_JPOOL_SIZE, NULL, BUS_DMA_READ | BUS_DMA_NOWAIT);
1639 1.1 chs if (error != 0) {
1640 1.30 cube aprint_error_dev(sc->sc_dev,
1641 1.30 cube "could not load jumbo DMA map\n");
1642 1.1 chs goto fail;
1643 1.1 chs }
1644 1.1 chs
1645 1.1 chs /* ..and split it into 9KB chunks */
1646 1.1 chs SLIST_INIT(&ring->jfreelist);
1647 1.1 chs
1648 1.1 chs buf = ring->jpool;
1649 1.1 chs physaddr = ring->jmap->dm_segs[0].ds_addr;
1650 1.1 chs for (i = 0; i < NFE_JPOOL_COUNT; i++) {
1651 1.1 chs jbuf = &ring->jbuf[i];
1652 1.1 chs
1653 1.1 chs jbuf->buf = buf;
1654 1.1 chs jbuf->physaddr = physaddr;
1655 1.1 chs
1656 1.1 chs SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1657 1.1 chs
1658 1.1 chs buf += NFE_JBYTES;
1659 1.1 chs physaddr += NFE_JBYTES;
1660 1.1 chs }
1661 1.1 chs
1662 1.1 chs return 0;
1663 1.1 chs
1664 1.1 chs fail: nfe_jpool_free(sc);
1665 1.1 chs return error;
1666 1.1 chs }
1667 1.1 chs
1668 1.1 chs void
1669 1.1 chs nfe_jpool_free(struct nfe_softc *sc)
1670 1.1 chs {
1671 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1672 1.1 chs
1673 1.1 chs if (ring->jmap != NULL) {
1674 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->jmap, 0,
1675 1.1 chs ring->jmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1676 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->jmap);
1677 1.1 chs bus_dmamap_destroy(sc->sc_dmat, ring->jmap);
1678 1.1 chs }
1679 1.1 chs if (ring->jpool != NULL) {
1680 1.1 chs bus_dmamem_unmap(sc->sc_dmat, ring->jpool, NFE_JPOOL_SIZE);
1681 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->jseg, 1);
1682 1.1 chs }
1683 1.1 chs }
1684 1.1 chs
1685 1.1 chs int
1686 1.1 chs nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1687 1.1 chs {
1688 1.1 chs int i, nsegs, error;
1689 1.1 chs void **desc;
1690 1.1 chs int descsize;
1691 1.1 chs
1692 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1693 1.1 chs desc = (void **)&ring->desc64;
1694 1.1 chs descsize = sizeof (struct nfe_desc64);
1695 1.1 chs } else {
1696 1.1 chs desc = (void **)&ring->desc32;
1697 1.1 chs descsize = sizeof (struct nfe_desc32);
1698 1.1 chs }
1699 1.1 chs
1700 1.1 chs ring->queued = 0;
1701 1.1 chs ring->cur = ring->next = 0;
1702 1.1 chs
1703 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_TX_RING_COUNT * descsize, 1,
1704 1.1 chs NFE_TX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1705 1.1 chs
1706 1.1 chs if (error != 0) {
1707 1.30 cube aprint_error_dev(sc->sc_dev,
1708 1.30 cube "could not create desc DMA map\n");
1709 1.36.6.1 snj ring->map = NULL;
1710 1.1 chs goto fail;
1711 1.1 chs }
1712 1.1 chs
1713 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_TX_RING_COUNT * descsize,
1714 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1715 1.1 chs if (error != 0) {
1716 1.30 cube aprint_error_dev(sc->sc_dev,
1717 1.30 cube "could not allocate DMA memory\n");
1718 1.1 chs goto fail;
1719 1.1 chs }
1720 1.1 chs
1721 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1722 1.15 christos NFE_TX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1723 1.1 chs if (error != 0) {
1724 1.30 cube aprint_error_dev(sc->sc_dev,
1725 1.30 cube "could not map desc DMA memory\n");
1726 1.1 chs goto fail;
1727 1.1 chs }
1728 1.1 chs
1729 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1730 1.1 chs NFE_TX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1731 1.1 chs if (error != 0) {
1732 1.30 cube aprint_error_dev(sc->sc_dev, "could not load desc DMA map\n");
1733 1.1 chs goto fail;
1734 1.1 chs }
1735 1.1 chs
1736 1.1 chs bzero(*desc, NFE_TX_RING_COUNT * descsize);
1737 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1738 1.1 chs
1739 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1740 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JBYTES,
1741 1.1 chs NFE_MAX_SCATTER, NFE_JBYTES, 0, BUS_DMA_NOWAIT,
1742 1.1 chs &ring->data[i].map);
1743 1.1 chs if (error != 0) {
1744 1.30 cube aprint_error_dev(sc->sc_dev,
1745 1.30 cube "could not create DMA map\n");
1746 1.36.6.1 snj ring->data[i].map = NULL;
1747 1.1 chs goto fail;
1748 1.1 chs }
1749 1.1 chs }
1750 1.1 chs
1751 1.1 chs return 0;
1752 1.1 chs
1753 1.1 chs fail: nfe_free_tx_ring(sc, ring);
1754 1.1 chs return error;
1755 1.1 chs }
1756 1.1 chs
1757 1.1 chs void
1758 1.1 chs nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1759 1.1 chs {
1760 1.1 chs struct nfe_tx_data *data;
1761 1.1 chs int i;
1762 1.1 chs
1763 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1764 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1765 1.1 chs ring->desc64[i].flags = 0;
1766 1.1 chs else
1767 1.1 chs ring->desc32[i].flags = 0;
1768 1.1 chs
1769 1.1 chs data = &ring->data[i];
1770 1.1 chs
1771 1.1 chs if (data->m != NULL) {
1772 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1773 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1774 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1775 1.1 chs m_freem(data->m);
1776 1.1 chs data->m = NULL;
1777 1.1 chs }
1778 1.1 chs }
1779 1.1 chs
1780 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1781 1.1 chs BUS_DMASYNC_PREWRITE);
1782 1.1 chs
1783 1.1 chs ring->queued = 0;
1784 1.1 chs ring->cur = ring->next = 0;
1785 1.1 chs }
1786 1.1 chs
1787 1.1 chs void
1788 1.1 chs nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1789 1.1 chs {
1790 1.1 chs struct nfe_tx_data *data;
1791 1.1 chs void *desc;
1792 1.1 chs int i, descsize;
1793 1.1 chs
1794 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1795 1.1 chs desc = ring->desc64;
1796 1.1 chs descsize = sizeof (struct nfe_desc64);
1797 1.1 chs } else {
1798 1.1 chs desc = ring->desc32;
1799 1.1 chs descsize = sizeof (struct nfe_desc32);
1800 1.1 chs }
1801 1.1 chs
1802 1.1 chs if (desc != NULL) {
1803 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1804 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1805 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1806 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1807 1.1 chs NFE_TX_RING_COUNT * descsize);
1808 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1809 1.1 chs }
1810 1.1 chs
1811 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1812 1.1 chs data = &ring->data[i];
1813 1.1 chs
1814 1.1 chs if (data->m != NULL) {
1815 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1816 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1817 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1818 1.1 chs m_freem(data->m);
1819 1.1 chs }
1820 1.1 chs }
1821 1.1 chs
1822 1.1 chs /* ..and now actually destroy the DMA mappings */
1823 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1824 1.1 chs data = &ring->data[i];
1825 1.1 chs if (data->map == NULL)
1826 1.1 chs continue;
1827 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1828 1.1 chs }
1829 1.1 chs }
1830 1.1 chs
1831 1.1 chs void
1832 1.1 chs nfe_setmulti(struct nfe_softc *sc)
1833 1.1 chs {
1834 1.1 chs struct ethercom *ec = &sc->sc_ethercom;
1835 1.1 chs struct ifnet *ifp = &ec->ec_if;
1836 1.1 chs struct ether_multi *enm;
1837 1.1 chs struct ether_multistep step;
1838 1.1 chs uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
1839 1.1 chs uint32_t filter = NFE_RXFILTER_MAGIC;
1840 1.1 chs int i;
1841 1.1 chs
1842 1.1 chs if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
1843 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1844 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1845 1.1 chs goto done;
1846 1.1 chs }
1847 1.1 chs
1848 1.1 chs bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
1849 1.1 chs bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
1850 1.1 chs
1851 1.1 chs ETHER_FIRST_MULTI(step, ec, enm);
1852 1.1 chs while (enm != NULL) {
1853 1.1 chs if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1854 1.1 chs ifp->if_flags |= IFF_ALLMULTI;
1855 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1856 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1857 1.1 chs goto done;
1858 1.1 chs }
1859 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++) {
1860 1.1 chs addr[i] &= enm->enm_addrlo[i];
1861 1.1 chs mask[i] &= ~enm->enm_addrlo[i];
1862 1.1 chs }
1863 1.1 chs ETHER_NEXT_MULTI(step, enm);
1864 1.1 chs }
1865 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++)
1866 1.1 chs mask[i] |= addr[i];
1867 1.1 chs
1868 1.1 chs done:
1869 1.1 chs addr[0] |= 0x01; /* make sure multicast bit is set */
1870 1.1 chs
1871 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_HI,
1872 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1873 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_LO,
1874 1.1 chs addr[5] << 8 | addr[4]);
1875 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_HI,
1876 1.1 chs mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
1877 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_LO,
1878 1.1 chs mask[5] << 8 | mask[4]);
1879 1.1 chs
1880 1.1 chs filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
1881 1.1 chs NFE_WRITE(sc, NFE_RXFILTER, filter);
1882 1.1 chs }
1883 1.1 chs
1884 1.1 chs void
1885 1.1 chs nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
1886 1.1 chs {
1887 1.1 chs uint32_t tmp;
1888 1.1 chs
1889 1.31 christos if ((sc->sc_flags & NFE_CORRECT_MACADDR) != 0) {
1890 1.31 christos tmp = NFE_READ(sc, NFE_MACADDR_HI);
1891 1.31 christos addr[0] = (tmp & 0xff);
1892 1.31 christos addr[1] = (tmp >> 8) & 0xff;
1893 1.31 christos addr[2] = (tmp >> 16) & 0xff;
1894 1.31 christos addr[3] = (tmp >> 24) & 0xff;
1895 1.31 christos
1896 1.31 christos tmp = NFE_READ(sc, NFE_MACADDR_LO);
1897 1.31 christos addr[4] = (tmp & 0xff);
1898 1.31 christos addr[5] = (tmp >> 8) & 0xff;
1899 1.31 christos
1900 1.31 christos } else {
1901 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_LO);
1902 1.25 tsutsui addr[0] = (tmp >> 8) & 0xff;
1903 1.25 tsutsui addr[1] = (tmp & 0xff);
1904 1.25 tsutsui
1905 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_HI);
1906 1.25 tsutsui addr[2] = (tmp >> 24) & 0xff;
1907 1.25 tsutsui addr[3] = (tmp >> 16) & 0xff;
1908 1.25 tsutsui addr[4] = (tmp >> 8) & 0xff;
1909 1.25 tsutsui addr[5] = (tmp & 0xff);
1910 1.25 tsutsui }
1911 1.1 chs }
1912 1.1 chs
1913 1.1 chs void
1914 1.1 chs nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
1915 1.1 chs {
1916 1.1 chs NFE_WRITE(sc, NFE_MACADDR_LO,
1917 1.1 chs addr[5] << 8 | addr[4]);
1918 1.1 chs NFE_WRITE(sc, NFE_MACADDR_HI,
1919 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1920 1.1 chs }
1921 1.1 chs
1922 1.1 chs void
1923 1.1 chs nfe_tick(void *arg)
1924 1.1 chs {
1925 1.1 chs struct nfe_softc *sc = arg;
1926 1.1 chs int s;
1927 1.1 chs
1928 1.1 chs s = splnet();
1929 1.1 chs mii_tick(&sc->sc_mii);
1930 1.1 chs splx(s);
1931 1.1 chs
1932 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1933 1.1 chs }
1934 1.35 jmcneill
1935 1.35 jmcneill void
1936 1.35 jmcneill nfe_poweron(device_t self)
1937 1.35 jmcneill {
1938 1.35 jmcneill struct nfe_softc *sc = device_private(self);
1939 1.35 jmcneill
1940 1.35 jmcneill if ((sc->sc_flags & NFE_PWR_MGMT) != 0) {
1941 1.35 jmcneill NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | NFE_RXTX_BIT2);
1942 1.35 jmcneill NFE_WRITE(sc, NFE_MAC_RESET, NFE_MAC_RESET_MAGIC);
1943 1.35 jmcneill DELAY(100);
1944 1.35 jmcneill NFE_WRITE(sc, NFE_MAC_RESET, 0);
1945 1.35 jmcneill DELAY(100);
1946 1.35 jmcneill NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT2);
1947 1.35 jmcneill NFE_WRITE(sc, NFE_PWR2_CTL,
1948 1.35 jmcneill NFE_READ(sc, NFE_PWR2_CTL) & ~NFE_PWR2_WAKEUP_MASK);
1949 1.35 jmcneill }
1950 1.35 jmcneill }
1951 1.35 jmcneill
1952 1.35 jmcneill bool
1953 1.35 jmcneill nfe_resume(device_t dv PMF_FN_ARGS)
1954 1.35 jmcneill {
1955 1.35 jmcneill nfe_poweron(dv);
1956 1.35 jmcneill
1957 1.35 jmcneill return true;
1958 1.35 jmcneill }
1959